#### **PRELIMINARY INFORMATION** 16K Military X2816BM 2048 x 8 Bit # **Electrically Erasable PROM** #### **FEATURES** - 250 ns Access Time - High Performance Advanced NMOS **Technology** - Fast Write Cycle Times - -16-Byte Page Write Operation - -Byte or Page Write Cycle: 5 ms Typical - -Complete Memory Rewrite: 640 ms - —Effective Byte Write Cycle Time of 300 $\mu$ s **Typical** - DATA Polling - -Allows User to Minimize Write Cycle Time - Simple Byte and Page Write - -Single TTL Level WE Signal - -Internally Latched Address and Data - -Automatic Write Timing - JEDEC Approved Byte-Wide Pinout #### DESCRIPTION The Xicor X2816B is a 2K x 8 E2PROM, fabricated with an advanced, high performance N-channel floating gate MOS technology. Like all Xicor programmable nonvolatile memories it is a 5V only device. The X2816B features the JEDEC approved pinout for bytewide memories, compatible with industry standard RAMs, ROMs and EPROMs. The X2816B supports a 16-byte page write operation, typically providing a 300 µs/byte write cycle, enabling the entire memory to be written in less than 640 ms. The X2816B also features DATA Polling, a system software support scheme used to indicate the early completion of a write cycle. Xicor E2PROMs are designed and tested for applications requiring extended endurance. Data retention is specified to be greater than 100 years. ## PIN CONFIGURATIONS ## PIN NAMES | A <sub>0</sub> -A <sub>10</sub><br>i/O <sub>0</sub> -I/O <sub>7</sub> | Address Inputs | |-----------------------------------------------------------------------|-------------------| | 1/00-1/07 | Data Input/Output | | WE | Write Enable | | CE | Chip Enable | | ŌĒ | Output Enable | | Vcc | +5V | | VSS | Ground | | NC | No Connect | ## **FUNCTIONAL DIAGRAM** 0036-3 # X2816BM T-44-13-27 #### **ABSOLUTE MAXIMUM RATINGS\*** # (Soldering, 10 Seconds) .......300°C ## \*COMMENT Stresses above those listed under "Absolute Maximum Rat-Stresses above those listed under "Absolute Maximum Hat-ings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the op-erational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## D.C. OPERATING CHARACTERISTICS $T_A = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. | Symbol | Parameter | Limits | | | Units | Test Conditions | |-----------------|-----------------------------------|--------|---------|-----------------------|-------|-------------------------------------------------------------------------------------------| | | | Min. | Typ.(1) | Max. | Omio_ | , 55, 55114140115 | | lcc | V <sub>CC</sub> Current (Active) | | 80 | 140 | mA | $\overline{CE} = \overline{OE} = V_{IL}$ All I/O's = Open Other Inputs = $V_{CC}$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 45 | 70 | mA | $\overline{CE} = V_{IH}, \overline{OE} = V_{IL}$ All I/O's = Open Other Inputs = $V_{CC}$ | | ILI | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = GND to V <sub>CC</sub> | | ILO | Output Leakage Current | | | 10 | μΑ | $V_{OUT} = GND \text{ to } V_{CC}, \overline{CE} = V_{IH}$ | | V <sub>IL</sub> | Input Low Voltage | -1.0 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> + 1.0 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | $I_{OH} = -400 \mu\text{A}$ | ## TYPICAL POWER-UP TIMING | Symbol | Parameter | Тур.(1) | Units | |----------------------|-----------------------------|---------|-------| | t <sub>PUR</sub> (2) | Power-Up to Read Operation | 1 | ms | | t <sub>PUW</sub> (2) | Power-Up to Write Operation | 5 | ms | ## CAPACITANCE $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Max. | Units | Conditions | |----------------------|--------------------------|------|-------|----------------| | C <sub>I/O</sub> (2) | Input/Output Capacitance | 10 | pF | $V_{I/O} = 0V$ | | C <sub>IN</sub> (2) | Input Capacitance | 6 | pF | $V_{IN} = 0V$ | ## A.C. CONDITIONS OF TEST | Input Pulse Levels | 0V to 3.0V | |-----------------------------------|----------------------------------------| | Input Rise and Fall Times | 10 ns | | Input and Output<br>Timing Levels | 1.5V | | Output Load | 1 TTL Gate and C <sub>L</sub> = 100 pF | ## MODE SELECTION | CÉ | ŌĒ | WE | Mode | 1/0 | Power | |----|----|----|------------------------------|------------------|---------| | L | L | Н | Read | D <sub>OUT</sub> | Active | | L | Н | L | Write | D <sub>IN</sub> | Active | | Н | Х | × | Standby and<br>Write Inhibit | High Z | Standby | | Х | L | Х | Write Inhibit | _ | | | × | Х | Н | Write Inhibit | _ | | Notes: (1) Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. (2) This parameter is periodically sampled and not 100% tested. ## X2816BM T-46-13-27 ## A.C. CHARACTERISTICS $T_A = -55$ °C to $\pm 125$ °C, $V_{CC} = \pm 5V \pm 10$ %, unless otherwise specified. ## **Read Cycle Limits** | Symbol | Parameter | X2816BM-25 | | X2816BM | | Units | |----------------------|------------------------------------|------------|------|---------|------|-------| | | | Min. | Max. | Min. | Max. | | | t <sub>RC</sub> | Read Cycle Time | 250 | | 300 | | ns | | tCE | Chip Enable Access Time | | 250 | | 300 | ns | | taa | Address Access Time | | 250 | | 300 | ns | | t <sub>OE</sub> | Output Enable Access Time | | 100 | | 100 | ns | | tLZ | Chip Enable to Output in Low Z | 10 | | 10 | | ns | | t <sub>HZ</sub> (3) | Chip Disable to Output in High Z | 10 | 60 | 10 | 80 | ns | | tolz | Output Enable to Output in Low Z | 10 | | 10 | | ns | | t <sub>OHZ</sub> (3) | Output Disable to Output in High Z | 10 | 60 | 10 | 80 | ns | | t <sub>OH</sub> | Output Hold from Address Change | 10 | | 10 | | ns | **Read Cycle** Note: (3) t<sub>HZ</sub> and t<sub>OHZ</sub> are measured from the point when $\overline{\text{CE}}$ or $\overline{\text{OE}}$ return high (whichever occurs first) to the time when the outputs are no longer driven. 95D 01493 D ## X2816BM # T-46 -13-27 ## **Write Cycle Limits** | Symbol | Parameter | Min. | Typ.(4) | Max. | Units | |------------------|---------------------|------|---------|------|-------| | twc | Write Cycle Time | | 5 | 10 | ms | | t <sub>AS</sub> | Address Setup Time | 10 | | | ns | | t <sub>AH</sub> | Address Hold Time | 150 | | | ns | | tcs | Write Setup Time | 0 | | | ns | | tсн | Write Hold Time | 0 | | | ns | | tcw | CE Pulse Width | 150 | | | ns | | toes | OE High Setup Time | 10 | | | ns | | <sup>t</sup> OEH | OE High Hold Time | 10 | | | ns | | t <sub>WP</sub> | WE Pulse Width | 150 | | | ns | | twpH | WE High Recovery | 50 | | | ns | | t <sub>DV</sub> | Data Valid | | | 300 | ns | | t <sub>DS</sub> | Data Setup | 100 | | | ns | | t <sub>DH</sub> | Data Hold | 15 | | | ns | | t <sub>DW</sub> | Delay to Next Write | 500 | | | μs | | tBLC | Byte Load Cycle | 3 | | 20 | μs | ## **WE** Controlled Write Cycle Note: (4) Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. 9941743 XICOR INC 95D 01494 ## X2816BM T-46-13-27 **CE** Controlled Write Cycle Page Mode Write Cycle 3-49 95D 01495 D ## X2816BM T-46-13-27 \_ DATA Polling Timing Diagram #### PIN DESCRIPTIONS #### Addresses (A<sub>0</sub>-A<sub>10</sub>) The Address inputs select an 8-bit memory location during a read or write operation. ## Chip Enable (CE) The Chip Enable input must be LOW to enable all read/write operations. When CE is HIGH, power consumption is reduced. ## Output Enable (OE) The Output Enable input controls the data output buffers and is used to initiate read operations. ## Data In/Data Out $(I/O_0-I/O_7)$ Data is written to or read from the X2816B through the I/O pins. ## Write Enable (WE) The Write Enable input controls the writing of data to the X2816B. #### **DEVICE OPERATION** #### Read Read operations are initiated by both OE and CE LOW. The read operation is terminated by either $\overline{\text{CE}}$ or $\overline{\text{OE}}$ returning HIGH. This 2-line control architecture eliminates bus contention in a system environment. The data bus will be in a high impedance state when either OE or CE is HIGH. #### Write Write operations are initiated when both CE and WE are LOW and OE is HIGH. The X2816B supports both a CE and WE controlled write cycle. That is, the address is latched by the falling edge of either CE or WE, whichever occurs last. Similarly, the data is latched internally by the rising edge of either CE or WE, whichever occurs first. A byte write operation, once initiated, will automatically continue to completion, typically within 5 ms. #### **Page Write Operation** The page write feature of the X2816B allows the entire memory to be typically written in 640 ms. Page write allows two to sixteen bytes of data to be consecutively written to the X2816B prior to the commencement of the internal programming cycle. Although the host system may read data from any location in the system to transfer to the X2816B, the destination page address of the X2816B should be the same on each subsequent strobe of the WE and CE inputs. That is, A4 through A<sub>10</sub> must be the same for each transfer of data to the X2816B during a page write cycle. The page write mode can be entered during any write operation. Following the initial byte write cycle, the host can write an additional one to fifteen bytes in the same manner as the first byte was written. Each successive byte load cycle, started by the $\overline{\text{WE}}$ HIGH to LOW transition, must begin within 20 $\mu s$ of the falling edge of the preceding WE. If a subsequent WE HIGH to LOW transition is not detected within 20 µs, the internal automatic programming cycle will commence. There is no page write window limitation. The page write window is infinitely wide, so long as the host continues to access the device within the byte load cycle time of 20 µs. ## DATA Polling The X2816B features DATA Polling as a method to indicate to the host system that the byte write or page write cycle has completed. DATA Polling allows a simple bit test operation to determine the status of the X2816B, eliminating additional interrupt inputs or external hardware. During the internal programming cycle, any attempt to read the last byte written will produce the complement of that data on I/O<sub>7</sub> (i.e., write data = 0xxx xxxx, read data = 1xxx xxxx). Once the programming cycle is complete, I/O7 will reflect true data. ## WRITE PROTECTION There are three features that protect the nonvolatile data from inadvertent writes. - Noise Protection—A WE pulse of less than 20 ns will not initiate a write cycle. - V<sub>CC</sub> Sense—All functions are inhibited when V<sub>CC</sub> is ≤3V, typically. - Write Inhibit—Holding either OE LOW, WE HIGH or $\overline{\text{CE}}$ HIGH during power-on and power-off, will inhibit inadvertent writes. #### **ENDURANCE** Xicor E2PROMs are designed and tested for applications requiring extended endurance. The process average for endurance of Xicor E2PROMs is approximately 1/2 million cycles, as documented in RR504, the Xicor Reliability Report on Endurance. Included in that report is a method for determining the expected endurance of the device based upon the specific application environment. RR504 and additional reliability reports are available from Xicor. 95D 01497 D ## X2816BM # T-46-13-27 #### SYSTEM CONSIDERATIONS Because the X2816B is frequently used in large memory arrays it is provided with a two line control architecture for both read and write operations. Proper usage can provide the lowest possible power dissipation and eliminate the possibility of contention where multiple I/O pins share the same bus. To gain the most benefit it is recommended that $\overline{\text{CE}}$ be decoded from the address bus and be used as the primary device selection input. Both $\overline{\text{OE}}$ and $\overline{\text{WE}}$ would then be common among all devices in the array. For a read operation this assures that all deselected devices are in their standby mode and that only the selected device(s) is outputting data on the bus. Because the X2816B has two power modes, standby and active, proper decoupling of the memory array is of prime concern. Enabling $\overline{\text{CE}}$ will cause transient current spikes. The magnitude of these spikes is dependent on the output capacitive loading of the I/Os. Therefore, the larger the array sharing a common bus, the larger the transient spikes. The voltage peaks associated with the current transients can be suppressed by the proper selection and placement of decoupling capacitors. As a minimum, it is recommended that a 0.1 $\mu\text{F}$ high frequency ceramic capacitor be used between V<sub>CC</sub> and GND at each device. Depending on the size of the array, the value of the capacitor may have to be larger. In addition, it is recommended that a 4.7 $\mu$ F electrolytic bulk capacitor be placed between V<sub>CC</sub> and GND for each eight devices employed in the array. This bulk capacitor is employed to overcome the voltage droop caused by the inductive effects of the PC board traces. #### SYMBOL TABLE | INPUTS | OUTPUTS | |--------------|-------------------------------------------------------------------------------------------------------------------------| | Must be | Will be | | steady | steady | | May change | Will change | | from Low to | from Low to | | High | High | | May change | Will change | | from High to | from High to | | Low | Low | | Don't Care: | Changing: | | Changes | State Not | | Allowed | Known | | N/A | Center Line<br>is High<br>Impedance | | | Must be<br>steady May change<br>from Low to<br>High May change<br>from High to<br>Low Don't Care:<br>Changes Allowed | # X2816BM T-46-13-27 Normalized Active Supply Current vs. Ambient Temperature Normalized Standby Supply Current vs. Ambient Temperature Normalized Access Time vs. Ambient Temperature 3