## 512K x 32 FLASH MODULE # PUMA 2/67/77F16006/A-80/90/12/15 Issue 4.0: November 1996 ## Description Mosaic offers a flexible range of high density 16 Megabit CMOS 5.0V operation only FLASH Modules in industry standard packages. These include PUMA 2, a 66 pin PGA package, PUMA 67, • Output Configurable as 32 / 16 / 8 bit wide. a 68 J-Leaded surface mount package and the PUMA 77, a 68 lead gull wing surface mount package. 80, 90, 120 and 150 ns. All options are configurable as 8, 16, 32 bit wide using CE1-4 for optimum application flexibility. In addition, the surface mount packages are available with the option of independant or single WE control. All options may be screened in accordance with MIL-STD-883. #### **Features** - 16 Megabit FLASH module. - Fast Access Times of 80/90/120/150 ns. - Operating Power 880/451/237 mW (Max). Low Power Standby 2.2mW (Max). - The devices are available with Read Access times of Automatic Write/Erase by Embedded Algorithm end of Write/Erase indicated by DATA Polling and Toggle Bit. - Flexible Sector Erase Architecture 64K byte sector size, with hardware protection of any number of sectors. - Single Byte Program of 16µs (Min.), Sector Program time of 1 sec (typ.) - Erase/Write Cycle Endurance 100,000 (Min.) Evariant. - · May be screened in accordance with MIL-STD-883. ## **Block Diagram** PUMA2F16006, 67F16006A and 77F16006A ### **Pin Functions** A0-A18 Address Input CE1-4 Chip Enables 0E **Output Enable** GND Ground D0-D31 **Data Inputs/Outputs** WE1-4 Vcc **Write Enables** Power (+5V) | Absolute Maximum Ratings (1) | | | |-----------------------------------------|----------------|--| | • • • • • • • • • • • • • • • • • • • • | max unit | | | Voltage on any pin w.r.t. Gnd | -2.0 to +7 V | | | Supply Voltage (2) | -2.0 to +7 V | | | Voltage on A9 w.r.t. Gnd (3) | -2.0 to +14 V | | | Storage Temperature | -65 to +150 °C | | - Notes: (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not implied. - (2) Minimum DC voltage on any input or I/O pin is -0.5V. Maximum DC voltage on output and I/O pins is Vcc+0.5V During transitions voltage may overshoot by +/-2V for upto 20ns - (3) Minimum DC input voltage on A9 is -0.5V during voltage transitions, A9 may overshoot Vss to -2V for periods of up to 20ns, maximum DC input voltage in A9 is 13.5V which may overshoot to 14.0V for periods up to 20ns | Recommended Operating Conditions | <u>. 19.48</u> | | | | | |----------------------------------|-----------------|-------------|-----|----------------------------|-------------------| | Parameter | | min | typ | max | unit | | Supply Voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | Input High Voltage | ViH | 2.0 | - | V <sub>cc</sub> +0.5 | V | | Input Low Voltage | V,,, | $0.7V_{cc}$ | - | V <sub>22</sub> +0.3 | V | | Operating Temperature | Τ', | 0 ိ | _ | V <sub>cc</sub> +0.3<br>70 | °C | | | T <sub>AI</sub> | -40 | _ | 85 | °C (-I suffix) | | | TAM | -55 | - | 125 | °C (-M\MB suffix) | # DC Electrical Characteristic (T<sub>A</sub>=-55°C to +125°C, V<sub>CC</sub>=5V ± 10%) | Parameter | S | ymbol | Test Condition | min | typ | max | Unit | |--------------------------------------|----------|----------------------|------------------------------------------------------------------------------------|------|-----|------|------| | I/P Leakage Current Addre | ess, OE | i <sub>us</sub> | V <sub>cc</sub> =V <sub>cc</sub> max, V <sub>iN</sub> =0V or V <sub>cc</sub> | - | _ | ±4 | μA | | A9 Input Leakage Current | | l <sub></sub> | V <sub>cc</sub> =V <sub>cc</sub> max, A9=12.5V | - | _ | 200 | μA | | Oth | ner Pins | I <sub>L12</sub> | V <sub>cc</sub> =V <sub>cc</sub> max, V <sub>IN</sub> =0V or V <sub>cc</sub> | - | - | ±1 | μA | | Output Leakage Current | | I <sub>LO</sub> | V <sub>cc</sub> =V <sub>cc</sub> max, V <sub>out</sub> =0V or V <sub>cc</sub> | - | _ | ±4 | μA | | V <sub>cc</sub> Operating Current | 32 bit | I <sub>CCO32</sub> | $\overline{CE}=V_{IL}^{(1)}, \overline{OE}=V_{IH}, I_{OUT}=0$ mA, $f=6$ MHz | - | - | 160 | mA | | | 16 bit | I <sub>CCO16</sub> | As above | - | - | 82 | mA | | | 8 bit | I <sub>CCO8</sub> | As above | - | - | 43 | mA | | V <sub>cc</sub> Program/EraseCurrent | 32 bit | I <sub>CCP32</sub> | Programming in Progress | - | - | 240 | mA | | | 16 bit | I <sub>CCP16</sub> | As above | - | - | 122 | mA | | | 8 bit | I <sub>CCP8</sub> | As above | - | - | 63 | mΑ | | Standby Supply Current | | l <sub>SB1</sub> | $V_{cc} = V_{cc} \text{ max}, \overline{CE} = V_{iH}^{(1)} \overline{OE} = V_{iH}$ | - | - | 4 | mA | | Autoselect / Sector Protect \ | /oltage | $V_{_{\mathrm{ID}}}$ | V <sub>cc</sub> = 5.0V | 11.5 | - | 12.5 | V | | Voltage for Sector Unprotec | t | $V_{\rm SP}$ | $V_{cc} = 5.0V$ | 9.5 | - | 10.5 | V | | Output Low Voltage | | V <sub>OL</sub> | $I_{OL}$ =12mA. $V_{CC} = V_{CC}$ min. | - | - | 0.45 | V | | Output High Voltage | | V <sub>OH1</sub> | $I_{OH}$ =-2.5mA. $V_{CC} = V_{CC}$ min. | 2.4 | - | - | V | | Low V <sub>cc</sub> Lock-Out Voltage | | VLKO | | 3.2 | - | 4.2 | V | | | | | | | | | | Notes (1) $\overline{\text{CE}}$ above are accessed through $\overline{\text{CE}1\text{-}4}$ . These inputs must be operated simultaneously for 32 bit operation, in pairs in 16 bit mode and singly for 8 bit mode. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 # Capacitance (T<sub>A</sub>=25°C,f=1MHz) | Parameter | | Symbol | Test Condition | typ | max | Unit | | |--------------------|-------------|--------------------|----------------------|-----|-----|------|--| | Input Capacitance | Address, OE | CINI | V <sub>IN</sub> =0V | - | 30 | pF | | | | Other pins | CIN2 | V <sub>IN</sub> =0V | - | 36 | pF | | | Output Capacitance | 32 bit | C <sub>OUT32</sub> | V <sub>OUT</sub> =0V | - | 48 | pF | | Note: These parameters are calculated, not measured. ## **AC Test Conditions** \* Input pulse levels : 0.0V to 3.0V \* Input rise and fall times: 5 ns \* Input and output timing reference levels : 1.5V \* VCC = 5V +/- 10% \* Module tested in 32 bit mode ## **AC OPERATING CONDITIONS** ## **Read Cycle** | Parameter | Symbol | | 80 | | | 90 | | | |--------------------------------|--------|------|-----|-----|-----|-----|-----|------| | | | min_ | typ | max | min | typ | max | Unit | | Read Cycle Time | tRC | 80 | - | - | 90 | - | - | ns | | Address to output delay | tacc | - | - | 80 | - | - | 90 | ns | | Chip enable to output | tCE | - | - | 80 | - | - | 90 | ns | | Output enable to output | tOE | - | - | 35 | - | - | 35 | ns | | Output enable to output High Z | tDF | - | - | 20 | - | - | 20 | ns | | Output hold time from address | tон | 0 | - | - | 0 | - | - | ns | | CE or OE whichever occurs firs | st | | | | | | | | | CE or | OE | whichever | occurs first | |-------|----|-----------|--------------| |-------|----|-----------|--------------| | Parameter | Symbol | | 120 | | | 150 | | | |--------------------------------|--------|-----|-----|-----|-----|-----|-----|------| | | | min | typ | max | min | typ | max | Unit | | Read Cycle Time | tRC | 120 | - | - | 150 | - | - | ns | | Address to output delay | tacc | - | - | 120 | - | - | 150 | ns | | Chip enable to output | tCE | - | - | 120 | - | - | 150 | ns | | Output enable to output | toE | - | - | 50 | - | - | 55 | ns | | Output enable to output High Z | tof | - | - | 30 | - | - | 35 | ns | | Output hold time from address | tон | 0 | - | - | 0 | - | - | ns | | OF as OF which access to | | | | | | | | | ## Write/Erase/Program | Parameter | Symbol | | | | | |--------------------------------------------------------------------------------|--------------------|-----|-----|-----|------| | | | min | typ | max | unit | | Write Cycle time (4) | t <sub>wc</sub> | 90 | - | - | ns | | Address Setup time | t <sub>AS</sub> | 0 | - | - | ns | | Address Hold time | t <sub>AH</sub> | 50 | - | - | ns | | Data Setup Time | t <sub>DS</sub> | 50 | - | - | ns | | Data hold Time | t <sub>DH</sub> | 0 | - | - | ns | | Output Enable Setup Time | t <sub>oes</sub> | 0 | - | - | ns | | Read Recover before Write | t <sub>GHWL</sub> | 0 | - | - | ns | | CE setup time | t <sub>CE</sub> | 0 | - | - | ns | | CE hold time | t <sub>ch</sub> | 0 | - | - | ns | | WE Pulse Width | t <sub>we</sub> | 50 | - | - | ns | | WE Pulse Width High | t <sub>weh</sub> | 20 | - | - | ns | | Programming operation | t <sub>whwh1</sub> | - | 16 | - | μs | | Sector Erase operation (1) | t <sub>whwh2</sub> | - | 1 | 30 | sec | | Chip Erase operation (1) | t <sub>whwh2</sub> | - | 8 | - | sec | | Vcc setup time (4) | t <sub>vcs</sub> | 50 | - | - | μs | | Voltage Transition Time (2,4) | t <sub>vlht</sub> | 4 | - | - | μs | | Write Pulse Width 1 (2) | t <sub>wpp1</sub> | 100 | - | - | μs | | Write Pulse Width 2 (2) | t <sub>wpp2</sub> | 10 | - | - | ms | | OE setup to WE active(2,4) | t <sub>OESP</sub> | 4 | - | - | μs | | $\overline{\text{CE}}$ setup to $\overline{\text{WE}}$ active <sup>(3,4)</sup> | t <sub>CSP</sub> | 4 | - | - | μs | Notes: (1) This does not include the preprogramming time. (2) These timings are for Sector Protect/Unprotect operations. (3) This timing is only for Sector Unprotect. (4) Not 100% tested. # Write/Erase/Program Alternate CE controlled Writes | Parameter | Symbol | | | | | | |----------------------------|--------------------|-----|-----|-----|------|--| | | | min | typ | max | Unit | | | Write Cycle time (2) | t <sub>wc</sub> | 90 | - | - | ns | | | Address Setup time | t <sub>AS</sub> | 0 | - | - | ns | | | Address Hold time | t <sub>AH</sub> | 50 | - | - | ns | | | Data Setup Time | t <sub>os</sub> | 50 | - | - | ns | | | Data hold Time | t <sub>DH</sub> | 0 | - | - | ns | | | Output Enable Setup Time | toes | 0 | - | - | ns | | | Read Recover before Write | t <sub>GHEL</sub> | 0 | - | - | ns | | | WE setup time | t <sub>ws</sub> | 0 | - | - | ns | | | WE hold time | t <sub>wh</sub> | 0 | - | - | ns | | | CE Pulse Width | t <sub>CP</sub> | 50 | - | - | ns | | | CE Pulse Width High | t <sub>cph</sub> | 120 | - | - | ns | | | Programming operation | $t_{whwh_1}$ | - | 16 | - | us | | | Sector Erase operation (1) | t <sub>whwh2</sub> | - | 1 | 30 | sec | | | Chip Erase operation (1) | t <sub>whwh2</sub> | - | 8 | - | sec | | | Vcc setup time (2) | t <sub>vce</sub> | - | 50 | - | us | | Note: (1) Does not include pre-programming time. (2) Not 100% tested. ## **AC Waveforms Program** ### Notes: - 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. DQ7 is the out put of the complement of the data written to the device. - 4. DOUT is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 # A.C Waveforms - Alternate CE controlled Program operation timings ## NOTES: - 1. PA is address of memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. DQ7 is the output of the complement of the data written to the device. - 4. DOUT is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. # AC Waveforms for Data Polling During Embedded Algorithm Operations Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 # **AC Waveforms for Toggle Bit During Embedded Algorithm Operations** \* DQ6 stops toggling (the device has completed the embedded operations) ## **AC Waveforms For Sector Protection** $SA_x$ = sector Addr for intial sector $SA_y$ = sector Addr for next sector Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ## **AC Waveforms for Sector Unprotect** ## **AC Waveforms Chip / Sector Erase** ## **NOTES:** 1. SA is the address for sector erase. Addresses = don't care for Chip Erase. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 Program Command Sequence (Address / Command) Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 Chip Erase Command Sequence (Address/Command): Individual Sector/Mulitiple Sector Erase Command Sequence (Address/Command): Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ### **DATA POLLING ALGORITHM** ### NOTE: - 1. DQ7 is rechecked even if DQ5 = 1 because DQ7 may change simultaneously with DQ5. - 2. VA = Byte address for programming. - = Any of the sector addresses within the sector being erased during sector erase operation - = XXXXXH during chip erase ## **TOGGLE BIT ALGORITHM** ## NOTES: 1. DQ6 is rechecked even if DQ5 = 1 because DQ6 may stop toggling at the same time as DQ5 changing to "1". 2 VA = As above. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ### NOTES: SA0 = The First Sector Address SA7 = The Last Sector Address (Sector Address is indicated using A16 to A18) Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 #### **DEVICE OPERATION** The following description deals with the device operating in 8 bit mode accessed through CE1, however status flag definitions shown apply equally to the corresponding flag for each device in the module. ### **Read Mode** The device has two control functions which must be satisfied in order to obtain data at the outputs CE1-4 is the power control and should be used for device selection OE is the output control and should be used to gate data to the output pins if the device is selected. ## **Standby Mode** Two standby modes are available: CMOS standby: CE1-4 held at Vcc +/- 0.5V TTL standby : CE1-4 held at V In the standby mode the outputs are in a high impedance state independent of the $\overline{OE}$ input. If the device is deselected during erasure or programming the device will draw active current until the operation is completed. ## **Output Disable** With the OE input at a logic high level $(V_{\mbox{\tiny IH}})$ , output from the device is disabled. This will cause the output pins to be in a high impedance state. #### **Autoselect** The autoselect mode allows the reading out of a binary code from the device and will identify the die manufacturer and type. This mode is intended for use by programming equipment. This mode is functional over the full military temperature range. The autoselect codes for the first device are as follows: | Туре | A18 | A17 | A16 | <b>A6</b> | A1 | A0 | Code<br>(HEX) | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | |----------------------|--------|---------|-----------------|-----------------|-----------------|-----------------|---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Manufacture<br>Code | Х | X | X | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | 04H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Device Code | × | x | x | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | A4H | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Sector<br>Protection | Sector | Address | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 01H* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | <sup>\*</sup> Outputs 01H at protected sector address To activate this mode the programming equipment must force $V_{|D}$ on address A9 . Two identifier bytes may then be sequenced from each die device outputs by toggling A0 from $V_{|L}$ to $V_{|H}$ . All addresses are dont care apart from A1 & A0. All identifiers for manufacturer and device will exhibit odd parity with D7 defined as the parity bit. In order to read the proper device codes when executing the autoselect A1 must be $V_{|L}$ . ### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The register is a latch used to store the commands along with the address and data information required to execute the command. The command register is written by bringing $\overline{WE}$ to $V_{IL}$ while $\overline{CE1-4}$ is at $V_{IL}$ and $\overline{OE}$ is at $V_{IH}$ . Addresses are latched on the falling edge of $\overline{WE}$ while data is latched on the rising edge. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ## **COMMAND DEFINITIONS** Device operations are selected by writing specific address and data sequences into the command register. The following table defines these register command sequences. | Bus<br>Write<br>Command Cycles<br>Seguence Req'd<br>Read/Reset | Write<br>Cvcles | First Bus<br>Write Cycle | | Second Bus<br>Write Cycle | | Third Bus<br>Write Cycle | | Fourth Bus<br>Read/Write<br>Cycle | | Fifth Bus<br>Write Cycle | | Sixth Bus<br>Write Cycle | | |----------------------------------------------------------------|-----------------|--------------------------|----------|---------------------------|------------|--------------------------|---------------|-----------------------------------|------|--------------------------|------|--------------------------|------| | | | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read/Reset | 1 | хххн | F0H | | | | | | | | 7 | | | | Read/Reset | 4 | 5555H | ААН | 2AAAH | 55H | 5555H | F0H | RA | RD | | | | _ | | Autoselect | 4 | 5555H | ААН | 2AAAH | 55H | 5555H | 90H | | | | | | | | Byte Program | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | AOH | PA | Data | | | | | | Chip Erase | 6 | 5555H | ААН | 2AAAH | 55H | 5555H | 80H | 5555H | ААН | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Sector Erase Susp | end | Erase can | be suspe | ended during | g sector e | ase with Ac | ldr (don't ca | are) Data (B | он) | | 1 | <u>-</u> | | | Sector Erase Resu | me | Erase can | be resum | ned after su | spend with | n Addr (Don | 't Care), Da | ita (30H) | | - | | | | #### NOTES: - 1. Address bit A<sub>15</sub>, A<sub>16</sub>, A<sub>17</sub>, A<sub>18</sub>=X=Don't care. Write Sequences may be initiated with A<sub>15</sub>, A<sub>17</sub> and A<sub>18</sub> in either state. - Address bit A<sub>15</sub>,A<sub>16</sub>,A<sub>17</sub>, A<sub>18</sub>=X=Don't care for all address commands except for Program Address (PA) and Sector Address (SA). - 3. RA=Address of the memory location to be read. PA=Address of memory location to be programmed. Addresses are latched on the falling edge of the $\overline{\text{WE}}$ pulse. SA=Address of the sector to be erased. The combination of $A_{18}$ , $A_{17}$ and $A_{16}$ will uniquely select any sector. RD=Data read from location RA during read operation. PD=Data to be programmed at location PA. Data is latched on the falling edge of WE ### **Read / Reset Command** The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for specific timing parameters. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 #### **Sector Protection** The device features hardware sector protection. This feature will disable both program and erase operations in any number of sectors (0 through 8). The sector protect feature is enabled using programming equipment at the users site. The device is shipped with all sectors unprotected. To activate this mode, the programming equipment must force $V_{ID}$ on address pin $A_9$ and control pin $\overline{OE}$ , and $\overline{CE}=V_{IH}$ . The sector adresses ( $A_{18}$ , $A_{17}$ and $A_{16}$ ) should be set to the sector to be protected. Programming of the protection circuitry begins on the falling edge of the $\overline{WE}$ pulse and is terminated with the rising edge of the same. Sector addresses must be held constant during the $\overline{WE}$ pulse. To verify programming of the protection equipment circuitry, the programming equipment must force $V_{ID}$ on address pin $A_9$ with CE and OE at $V_{IL}$ and WE at $V_{IH}$ . Reading the device at a particular sector address ( $A_{16}$ , $A_{17}$ and $A_{18}$ ) while ( $A_6$ , $A_1$ , $A_0$ ) = (0,1,0) will produce 01H at data output D0 for a protected sector. Otherwise the device will read 00H for unprotected sector. In this mode, the lower order addresses, except for $A_0$ , $A_1$ and $A_6$ , are don't care. Address with $A_1 = V_{IL}$ are reserved for autoselect codes. If a verify of the sector protection circuitry were done at these addresses, the device would output the manufacturer and device codes respectively. It is also possible to determine if a sector is protected in the system by writing the autoselect command. Performing a read operation at XX02H, where the higher order addresses (A16, A17, A18) are sector addresses, (other addresses are a don't care) will produce 01H data if those sectors are protected. Otherwise the devide will read 00H for an unprotected sector. #### **Sector Address Table** | | A18 | A17 | A16 | Address Range | |-----|-----|-----|-----|----------------| | SA0 | 0 | 0 | 0 | 000000h-0FFFFh | | SA1 | 0 | 0 | 1 | 10000h-1FFFFh | | SA2 | 0 | 1 | 0 | 20000h-2FFFFh | | SA3 | 0 | 1 | 1 | 30000h-3FFFFh | | SA4 | 1 | 0 | 0 | 40000h-4FFFFh | | SA5 | 1 | 0 | 1 | 50000h-5FFFFh | | SA6 | 1 | 1 | 0 | 60000h-6FFFFh | | SA7 | 1 | 1 | 1 | 70000h-7FFFFh | ## **Sector Unprotect** Sectors which have previously been protected from being programmed or erased may be unprotected using the Sector Unprotect Algorithm. All sectors must be placed in the protection mode using the protection algorithm before unprotection can proceed. A special high voltage for unprotection $V_{\rm sp}$ is defined to be 10V+/-0.5V. The unprotection mode is entered by setting $\overline{OE}$ to $V_{ID}$ or $V_{SP}$ , $\overline{WE}$ to $V_{SP}$ , A5 to $V_{IH}$ and A0=A9 to $V_{IL}$ . Unprotect is invoked by applying to negative pulses on $\overline{CE}$ for a period of $t_{WPP2}$ . Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 #### **Autoselect Command** Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the device resides in the target systems. PROM programmers typically access the signature codes by raising A<sub>9</sub> to a high voltage. However, multiplexing high voltage onto the address lines is not generally a desired system design practice. The device contains an autoselect operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address XX00H retrieves the manufacture code of 01H. A read cycle from address XX01H returns the device code A4H. A read cycle from address XXX2H returns information as to which sectors are protected. All manufacturer and device codes will exhibit odd parity with the MSB (D7) defined as the parity bit. To terminate the operation, it is necessary to write the read/reset command sequence into the register. ## **Byte Programming** The device is programmed on a byte-by-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycle. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of WE or CE1-4, whichever happens later, while the data are latched on the rising edge of WE or CE1-4 whichever happens first. The rising edge of WE or CE1-4 begins programming. Upon executing the Embedded Program Algorithm Command sequence the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on D<sub>7</sub> is equivalent to data written to this bit (see written Operations Status) at which time the device returns to read mode. Data Polling must be performed at the memory location which is being programmed. Programming is allowed in any address sequence and across sector boundaries. ### **Chip Erase** Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase doesn't require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the device automatically will program and verify the entire memory for an all zero data pattern prior to electrical erase. The systems is not required to provide any controls or timings during these operations. The automatic erase begins on the rising edge of the last $\overline{WE}$ pulse in the command sequence and terminates when the data on $D_7$ is "1" (See Written Operation Section) at which time the device returns to read the mode. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 #### **Sector Erase** Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "Set-up" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{WE}$ , while the command (data) is latched on the rising edge of $\overline{WE}$ . A time-out of 50us from the rising edge of the last sector erase command will initiate the sector erase command(s). Multiple sectors may be erased concurrently by writing the six bus cycle operations as desribed above. This sequence is followed with writes of the sector erase command 30H to addresses in other sectors required to be concurrently erased. A time-out of 50us from the rising edge of the WE pulse for the last sector erase command will initiate the sector erase. If another sector erase command is wriiten within the 50us time-out window the timer is reset. Any command other than sector erase within the time-out window will reset the device to the read mode, ignoring the previous command string (refer to Write Operation Status section for Sector Erase Timer operation). Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 7). Sector erase doesn't require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations. The automatic sector erase begins after the 50us time-out from the rising edge of the $\overline{WE}$ pulse for the last sector erase command pulse and terminates when the data on $D_7$ is "1" (see Written Operation Status Section) at which time the device returns to read mode. Data polling must be preformed at an address within any of the sectors being erased. ## **Erase Suspend** Erase suspend allows the user to interupt the chip and read data (not program) from a non busy sector while it is in the middle of a sector erase operation, which may take several seconds. The command can only be used during sector erase operation and otherwise will be ignored. The erase suspend command B0h is also allowed during the Sector Erase Operation that will include the sector erase time out period after the sector erase commands B0h. Writing this command during the timeout will result in immediate termination of the time out period and any subsequent writes of Sector Erase Command will be taken as Erase Resume. To suspend the erase operation and go into erase suspend mode (pseudo read mode) requires between 0.1 and 10µs, during which time the user can read from a sector that is not being erased. The toggle bit stops toggling when the device enters pseudo read mode and an address of a sector not being erased must be used to read the toggle bit. After the user writes the erase suspend command and waits until the toggle bit stops toggling, data reads from the device may then be performed. After an Erase Resume command the internal counters, which are used to count the high voltage pulses required to program or erase, are reset. The Exceed Time limit flag D5 is set if the count exceeds a certain limit. (The resetting of the counters is necessary as the erase suspend command can potentially interupt the high voltage pulses.) Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ## **Operating Modes** The following modes are used to control the device. | OPERATION | CE | OE | WE | A0 | <b>A</b> 1 | <b>A6</b> | <b>A9</b> | 1/0 | |-------------------------------|----|-----------------|----|------------|------------|------------|-----------------|------------------| | Auto-Select Manufacturer Code | L | L | Н | L | L | L | V <sub>ID</sub> | Code | | Auto Select Device Code | L | L | Н | Н | L | L | V <sub>ID</sub> | Code | | Read <sup>(1)</sup> | L | L | Н | A0 | A1 | <b>A</b> 6 | <b>A</b> 9 | D <sub>OUT</sub> | | Standby | н | x | x | X | x | х | х | High Z | | Output Disable | L | Н | Н | х | х | х | Х | High Z | | Write | L | Н | L | <b>A</b> 0 | A1 | <b>A</b> 6 | A9 | Din | | Enable Sector Protect | L | V <sub>ID</sub> | L | х | х | х | V <sub>ID</sub> | х | | Verify Sector Protect | L | L | Н | L | Н | L | V <sub>ID</sub> | Code | <sup>1)</sup> L=V<sub>II</sub>, H=V<sub>IH</sub> X=Don't Care NOTE: 1) $\overline{\text{WE}}$ can be $V_{IL}$ if $\overline{\text{OE}}$ is $V_{IL}$ , $\overline{\text{OE}}$ at $V_{IH}$ initiates write cycle. ## WRITE OPERATIONS STATUS ## **HARDWARE SEQUENCE FLAGS** | | STATUS | D7 | D6 | D5 | D3 | D2-D0 | |-------------|---------------------------|-----------------|--------|----|----|-------| | | Auto-Programming | DQ <sub>7</sub> | Toggle | 0 | 0 | | | | Programming in auto erase | 0 | Toggle | 0 | 1 | (D) | | | Erasing in Auto Erase | 0 | Toggle | 0 | 1 | | | | Auto-Programming | DQ <sub>7</sub> | Toggle | 1 | 1 | | | Exceeded | Programming in auto erase | 0 | Toggle | 1 | 1 | (D) | | Time limits | Erasing in Auto-Erase | 0 | Toggle | 1 | 1 | | NOTE: DQ0, DQ1, DQ2, DQ4 are reserve pins for future use. ### **D7 Data Polling** The device features Data Polling as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During the Embedded Programming Algorithm, an attempt to read the device will produce complement data of the data last written to $D_7$ . Upon completion of the Embedded Programming Algorithm an attempt to read the device will produce the true data last written to $D_7$ . Data Polling is valid after the rising edge of the forth WE pulse in the four write pulse sequence. During the Embedded Erase Algorithm, D<sub>7</sub> will be "0" until the erase operation is completed. Upon completion data at D<sub>7</sub> is "1". For chip erase, the Data Polling is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. For sector erase, Data Polling is valid after the last rising edge of the sector erase WE pulse. The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm, or sector erase time-out. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ## D<sub>6</sub> Toggle Bit The device also features the "toggle bit" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read data from the device will result in $D_6$ toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, $D_6$ will stop toggling and valid data will be read on successive attempts. During programming, the Toggle bit is valid after the rising edge of the forth $\overline{WE}$ pulse in the four write pulse sequence. For chip erase, the Toggle bit is valid after the last rising edge of the sector erase $\overline{WE}$ pulse. The Toggle Bit is active during the sector time-out. ## D<sub>5</sub> Exceeding Time Limits D<sub>5</sub> will indicate if the program or erase time has exceeded the specified limits. Under these conditions D<sub>5</sub> will produce "1", indicating the program or erase cycle was not successfully completed. Data Polling is the only operating function of the device under this condition. The CE circuit will partially power down the device under these conditions (to approximately 2mA). The OE and WE pins will control the output disable functions. To reset the device, write reset command sequence to the device. This allows the system to continue to use the other active sectors in the device, if this failure occurs during sector erase operations, it specifies that a particular sector is bad and may not be re-used. The device must be reset to use other sectors. While the reset command sequence and execute program or erase command sequence. If this failure occurs during chip erase operation, it specifies that the device chip or combination of sectors are bad. If this failure occurs during the byte programming operation, it specifies that the active sectors containing that byte is bad and may not be re-used. The D5 failure condition may also appear if the user tries to program a non blank location without erasing. In this case the device locks out and never completes the embedded algorithm operation. Hence the system never reads a valid data on D7 and D6 never stops toggling. Once the device has exceeded timing limits, the D5 bit will indicate '1' ## D<sub>4</sub> Hardware Sequence Flag If the device has exceeded the specified erase or program time and $D_5$ is "1", then $D_4$ will indicate at which step in the algorithm the device exceeded the limits. A "0" in $D_4$ indicates in programming, a "1" indicates an erase. #### D<sub>3</sub> Sector Erase Timer After the completion of the initial sector erase command sequence the sector erase time-out will begin. D<sub>3</sub> will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence. If $\overline{Data}$ Polling or the Toggle Bit indicates the device has been written with a valid erase command, $D_3$ may be used to determine if the sector erase timer window is still open. If $D_3$ is high the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by $\overline{Data}$ Polling or Toggle Bit. If $D_3$ is low, the device will accept additional sector erase commands. To insure the command has been accepted, the software should check the status of $D_3$ prior to and following each subsequent sector erase command. If $D_3$ were high on the second status check, the command may not have been accepted. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ### DATA PROTECTION The device is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the internal state machine in the Read mode. Also, with its controls register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from Vcc power up and power down transitions or system noise. #### Low Vcc Write Inhibit To avoid initiation of a write cycle during Vcc power up and power down, a write cycle is locked out for Vcc less than 3.2V (typically 3.7V). If Vcc<Vlko, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to read mode. Subsequent writes will be ignored until the Vcc level is greater than Vlko. It is usually correct to prevent unintentional writes when Vcc is above 3.2V. ## Write Pulse "Glitch" Protection Noise pulses of less than 5ns (typical) on OE, CE, WE will not initiate a write cycle ## **Logical Inhibit** Writing is inhibited by holding any one of $\overline{OE}=V_{IL}$ , $\overline{CE}=V_{IH}$ or $\overline{WE}=V_{IH}$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be logical zero while $\overline{OE}$ is a logical one. ## **Power Up Write Inhibit** Power-up of the device with $WE=\overline{CE}=V_{\parallel}$ and $\overline{OE}=V_{\parallel}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. ## **Sector Protect** Sectors of the device may be hardware protected at the users factory. The protection circuitry will disable both program and erase functions for the protected sector(s). Requests to program or erase a protected sector will be ignored by the device. #### **ERASE AND PROGRAMMING PERFORMANCE** | Parameter | | Limits | | | Comments | | |-----------------------|---------|-----------------|------------------|--------|--------------------------------------------|--| | | Min | Тур | Max | Unit | | | | Sector Erase Time | | 1<br>(Note 1) | 30 | sec | Excludes 00H programming prior to erasure. | | | Byte Programming Time | | 16 | 1000<br>(Note 2) | us | Excludes System-level overhead. | | | Chip Programming Time | | 8.0<br>(Note 1) | 50 | sec | Excludes system-level overhead. | | | Erase/Program Cycles | 100,000 | 1,000,000 | | cycles | 10,000 Min for none E varian | | **Notes:** (1) 25°C, 5V V<sub>cc</sub>, 100,000 cycles. (2) The Embedded Algorithms allow for 48ms byte program time. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ### **Package Details** ## PUMA77F16006 ## PUMA 2F16006 Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 ### PUMA 67F16006 / PUMA 77F16006 ### ᇟ 60 D16 59 D17 58 D18 D1 d D2 C 12 58 D D18 57 D D19 56 D D20 55 D D21 53 D D23 52 D GND 51 D D24 50 D D25 49 D D26 48 D D27 47 D D28 D3 🗆 13 D4 🗆 14 D5 🗆 15 D6 🗆 16 **VIEW** D7 = 17 GND = 18 **FROM** D8 🗆 19 D9 🗆 20 **ABOVE** D10 C 21 D12 🗆 23 D13 🗆 24 46 D29 D14 🗆 25 D15 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 D31 ## PUMA 67F16006A / PUMA 77F16006A #### PUMA 2F16006 # Military Screening Procedure MultiChip Screening Flow for high reliability product in accordance with Mil-883 method 5004 shown below | MB MULTICHIP MODULE SCREENING FLOW | | | | | | | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--| | SCREEN | TEST METHOD | LEVEL | | | | | | Visual and Mechanical | And the second of o | | | | | | | Internal visual | 2017 Condition B or manufacturers equivalent | 100% | | | | | | Temperature cycle | 1010 Condition B (10 Cycles,-55°C to +125°C) | 100% | | | | | | Constant acceleration | 2001 Condition E (Y <sub>1</sub> only) (10,000g) | 100% | | | | | | Burn-In | | | | | | | | Pre-Burn-in electrical | Per applicable device specifications at T <sub>a</sub> =+25°C | 100% | | | | | | Burn-in | Method 1015, Condition D, T <sub>A</sub> =+125°C, 160hrs min | 100% | | | | | | | The state of s | 100 % | | | | | | Final Electrical Tests | Per applicable Device Specification | | | | | | | Static (dc) | a) @ T <sub>A</sub> =+25°C and power supply extremes | 100% | | | | | | | b) @ temperature and power supply extremes | 100% | | | | | | Functional | a) @ T <sub>A</sub> =+25°C and power supply extremes | 100% | | | | | | | b) @ temperature and power supply extremes | 100% | | | | | | Switching (ac) | a) @ T <sub>A</sub> =+25°C and power supply extremes | 100% | | | | | | • · · · · · · · · · · · · · · · · · · · | b) @ temperature and power supply extremes | 100% | | | | | | | by a temperature and power supply extremes | 100 /8 | | | | | | Percent Defective allowable (PDA) | Calculated at post burn-in at T <sub>A</sub> =+25°C | 10% | | | | | | Hermeticity | 1014 | | | | | | | Fine | Condition A | 100% | | | | | | Gross | Condition C | 100% | | | | | | Quality Conformance | Per applicable Device Specification | Sample | | | | | | External Visual | 2009 Per vendor or customer specification | 100% | | | | | NOTE: E is designated to parts with extended Erase/Write Cycle Endurance (100,000 Min.). If not specified when ordered only a Erase/Write Cycle Endurance of 10,000 Minimum can be guaranteed. Mosaic Semiconductor, Inc., 7420 Carroll Rd. Suite 300, San Diego, CA 92121 Tel: 619.271.4565 Fax: 619.271.6058 Surface Mount package