# T-46-13-27 # Am9864 8192 x 8-Bit Electrically Erasable PROM ## DISTINCTIVE CHARACTERISTICS - 5 V only operation - Self Timed Write Cycle with on chip latches Ready/Busy Pin for end of write indication - Data Protection Features to prevent writes from occurring during V<sub>CC</sub> power up/down - Fast Read Access Time - Am9864-2/-20 : 200 ns - Am9864 /-25 : 250 ns Am9864-30 : 300 ns - Am9864-3/-35 : 350 ns - Minimum endurance of 10,000 write cycles per byte with a 10 year data retention (See 9864 Reliability Report Order #06891A for detailed information). # **GENERAL DESCRIPTION** The Am9864 is a 65,536 bit Electrically Erasable Programmable Read Only Memory (EEPROM), organized as 8192 words by 8 bits per word. It operates from a single 5 volt supply and has a fully self timed write cycle with address, data and control lines latched during the write operation. The Am9864 is fabricated on AMD's highly manufacturable N-Channel Silicon gate process, and uses AMD's proprietary EEPROM technology to achieve the Electrically Alterable Nonvolatile Storage. This technology employs the industry accepted Fowler-Nordheim tunneling across a thin The Am9864 provides on chip the logic necessary to interface with most microprocessors. The latched inputs and self timed write cycle free the microprocessor to perform other tasks during a write. A transparent automatic erase before write enhances system performance. #### **BLOCK DIAGRAM** #### MODE SELECTION | | Inpute | | 0 | utputs | Mode | |----|--------|----|-----|----------|---------------| | ÇE | ŌE | WE | R/B | 1/0 | | | L | L | Н | Н | Data Out | Read | | L | Н | T | Ъ | Data In | Write | | н | X | X | Н | Hi Z | Standby | | L | Н | Н | Н | Hi Z | Read Inhibit | | X | L | X | - | - | Write Inhibit | H = High L = Low X = Don't Care ∐ = Puise # PRODUCT SELECTOR GUIDE | Part Number | Am9864-2 | Am9864-20 | Am9864 | Am9864-25 | Am9864-30 | Am9864-3 | Am9864-35 | |----------------------------------|----------|-----------|--------|-----------|-----------|----------|-----------| | V <sub>CC</sub> Supply tolerance | ±5% | ±10% | ±5% | ±10% | ± 10% | ±5% | ±10% | | Access Time | 200 | ) ns | 25 | 0 ns | 300 ns | 350 | ) ns | | Chip Select Delay | . 200 | ) ns | 25 | 0 ns | 300 ns | 350 | ) ns | | Output Enable Delay | 75 | 5 ns | 10 | 0 ns | 120 ns | 120 | ) ns | Publication # 05003 Rev. Amendment /0 Issue Date: May 1986 # CONNECTION DIAGRAMS Top View T-46-13-27 Note: Pin 1 is marked for orientation. #### LOGIC SYMBOL \*Same pinouts apply to PLCC. 1. A. # ORDERING INFORMATION T-46-13-27 # Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number B. Speed Option (if applicable) C. Package Type D. Temperature Pages - D. Temperature Range - E. Optional Processing | Va | Valid Combinations | | | | | | | | |-----------|----------------------------------------|--|--|--|--|--|--|--| | AM9864-2 | | | | | | | | | | AM9864-20 | PC, PCB, DC, DCB, | | | | | | | | | AM9864 | DI, DIB, LI, | | | | | | | | | AM9864-3 | <b></b> | | | | | | | | | AM9864-25 | PC, PCB, DC, DCB, DI,<br>DIB, DE, DEB, | | | | | | | | | AM9864-35 | LC, LCB, LI, LIB,<br>LE, LEB | | | | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. \*To be announced. # ORDERING INFORMATION #### **APL Products** 7-46-13-27 AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number B. Speed Option (if applicable) ١, - C. Device Class - D. Package Type - E. Lead Finish -- A. DEVICE NUMBER/DESCRIPTION Am9864 8192 x 8-Bit EEPROM | Valid Combinations | | | | | | | | | |--------------------|------------------|--|--|--|--|--|--|--| | AM9864-25 | | | | | | | | | | AM9864-30 | /BXA, /BXC, /BUC | | | | | | | | | AM0864-35 | <b>-</b> | | | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **FUNCTIONAL DESCRIPTION** #### Read Mode The Am9864 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tce). Data is available at the outputs toe after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tACC-tOE. #### Standby Mode The Am9864 has a standby mode which reduces the active power dissipation by 60%, from 525 mW to 210 mW (VCC ±5% values for 0 to 70°C). The Am9864 is placed in the standby mode by applying a TTL high signal to the CE input. When in the standby mode, the outputs are in a highimpedance state, independent of the OE input. #### **Data Protection** The Am9864 incorporates several features that prevent unwanted write cycles during V<sub>CC</sub> power up and power down. These features protect the integrity of the stored data. To avoid the initiation of a write cycle during $V_{\mbox{\footnotesize{CC}}}$ power up and power down, a write cycle is locked out for VCC less than 3.3 volts (typical 3.8 V). It is the users's responsibility to insure that the control levels are logically correct when VCC is above There is a WE lockout circuit that prevents WE pulses of less than 10 ns duration from initiating a write cycle. When the OE control is in logic zero condition, a write cycle cannot be initiated. #### Write Mode The Am9864 has a write cycle that is similar to that of a Static RAM. The write cycle is completely self timed, and initiated by a low going pulse on the WE pin. On the falling edge of WE the address information is latched. On the rising edge, the data and the control pins (CE and OE) are latched. The Ready/ Busy pin goes to a logic low level indicating that the Am9864 is in a write cycle which signals the microprocessor host that the system bus is free for other activity. When Ready/Busy goes back to a high the Am9864 has completed writing, and is ready to accept another cycle. #### **Output OR-Tieing** To accommodate multiple memory connections, a 2-line control function is provided to allow for: - 1. Low memory power dissipation - 2. Assurance that output bus contention will not occur. It is recommended that $\overline{\text{CE}}$ be decoded and used as the primary device selecting function, while OEW be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power \*This parameter is sampled and is not 100% tested. standby mode and that the output pins are only active when data is desired from a particular memory device. #### Ready/Busy Pin T-46-13-27 The Ready/Busy is a totem-pole output, it can be tied to a system interrupt to allow a writing operation to be defined by one microprocessor cycle time. The state of this output is determined by the Am9864 and must not be externally forced. When not used this pin must be kept floating. This output cannot be or-tied. #### **APPLICATIONS** During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. A 0.1 µF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between V<sub>CC</sub> and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EEPROM arrays, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the #### **Endurance** Since endurance testing is a destructive test it is sampled and not 100% tested. To test for endurance, a sample of devices are written 10,000 times and checked for data retention capability. There is one main failure mechanism associated with endurance failures in EEPROMs. This failure mechanism is due to charge trapping in the thin tunneling dielectric. At a point, when the amount of trapped charge creates an electric field that exceeds the dielectric breakdown of the oxide, the oxide becomes conductive, and reliable storage of charge on the floating gate is no longer possible. This results in the failure of a single bit to properly write and retain data. There are three different failure rates associated with this failure mechanism, and the failure rates are a function of the number of write cycles. For less than a few hundred write cycles, the failure rate is relatively high. During AMD testing, each part is written hundreds of times to allow those cells that would be infant mortality failures to be screened out. For the next 10,000 write cycles the failure rate is low. It is in this region that AMD EEPROMs are operated. Somewhere above this region, typically well above 12,000 total write cycles, the failure rate again starts increasing. The endurance failure rate is a function of the number of write cycles that the part has experienced. All parts that pass the AMD test screens will write a minimum of 10,000 times at every byte location with a maximum failure rate of 5%. In other words, 5% of a sample of devices will fail to write 10.000 times. Those devices that fail will have one single bit that fails to retain the correct data after being written. This failure rate is measured from a sample of devices, in the same manner that other reliability failure mechanisms are measured. For more detailed information on how this data was obtained please refer to the Am9864 reliability report. ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 Ambient Temperature with Power | to | + 150°C | |------------------------------------------------------|------|---------| | Applied65 | to | + 135°C | | Voltage on All Inputs with Respect to GND+6.25 | 5 to | -0.6 V | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Supply Voltage* (V <sub>CC</sub> ±5%)+4.75 to +5.25 V | |-------------------------------------------------------| | Supply Voltage** (VCC ±10%)+4.5 to +5.5 V | | *9864-2, 9864, 9864-3 | | **9864-20, 9864-25, 9864-35 | | Commercial (C) Device | | Case Temperature 0 to +70°C | | Industrial (I) Device | | Case Temperature40 to +85°C | | Limited (L) Device | | Case Temperature55 to +100°C | | Extended Commercial (E) Device | | Case Temperature55 to +125°C | | Military (M) Device | | Case Temperature55 to +125°C | Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over operating range unless otherwise specified \* | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | Min. | Тур. | . Max. | Units | |---------------------|-----------------------------------|-------------------------------|------|------|--------------------|-------| | ILI | Input Leakage Current | V <sub>IN</sub> = 0 to 5.5 V | | | 10 | μΑ | | ILO | Output Leakage Current | V <sub>OUT</sub> = 0 to 5.5 V | | | 10 | μА | | loc <sub>1</sub> | V <sub>CC</sub> Current (Standby) | CE = VIH, OE = VIL | | | 40 | mA | | lcc2 | V <sub>CC</sub> Current (Active) | OE = CE = V <sub>IL</sub> | | | 100 | mA | | loc | V <sub>CC</sub> Current (Write) | WE = "L", CE = VIL, OE = VIH | | | 120 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | | .8 | Voits | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> +1 | Volts | | VoL | ·Output Low Voltage | loL = 2.1 mA | | | .45 | Volts | | VoH | Output High Voltage | i <sub>OH</sub> = -400 μA | 2.4 | | | Volts | | CIN | Input Capacitance (Notes 1, 2) | V <sub>IN</sub> = 0 V | | 4 | 10 | pF | | COUT | Output Capacitance (Notes 1, 2) | OE = CE = VIH, VOUT = 0V | | 8 | 12 | pF | | V <sub>WI</sub> | Write Inhibit Voltage | | 3.3 | 3.8 | | Volts | | V <sub>RB</sub> | R/B Output Low | I <sub>AB</sub> = 2.1 mA | | | .45 | Volts | Note 1. This parameter is sampled on a periodic basis and not 100% tested. 2. freq = 1 MHz @ 25°C. 3.Typical values are for nominal supply voltages. \*See the last page of this spec for Group A Subgroup Testing Information. ## **KEY TO SWITCHING WAVEFORMS** | Parameter | | Parameter | t | | Am986 | 4-2, -20 | Am98 | 64, -25 | Am9864-30 | | Am9864-3, -35 | | l | |-----------|----------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|------------------------------|-------|----------|------|---------|-----------|------|---------------|------|-------| | No. | Symbol | Parameter<br>Description | Test Conditions | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unite | | RI | EAD | | | | | | | | | | ٠ | | | | 1 | *ACC | Address to Output Delay | WE = VIH<br>Output Load: 1 TTL | CE = OE | | 200 | | 250 • | | 300 | | 350 | ns | | 2 | tce | CE to Output Delay | gate and Ct = 100 pF<br>input Rise and Fall | OE - VIL | | 200 | | 250 | | 300 | | 350 | ns | | 3 | to€ | Output Enable to Output<br>Delay | Times: <20 ns<br>Input Pulse Levels:<br>_0.45 to 2.4 V | CE - VIL | | 76 | | 100 | | 120 | | 120 | ns | | 4. | t <sub>DF</sub><br>(Note 1) | Output Enable High to<br>Output Float | Timing Measurement<br>Reference Level<br>inputs: | CE - VIL | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | | 5 | tOH<br>(Note 1) | Output Hold from<br>Addresses, CE or OE<br>Whichever Occurred First | 0,8 V and 2 V<br>Outputs:<br>0,8 V and 2 V | CE - OE<br>- V <sub>IL</sub> | 0 | | - 0 | | 0 | | 0 | | ns | | W | RITE | | | • | | | | | | | | | | | 6 | tas | Address to Write Setup<br>Time | | | 20 | | 20 | | 20 | | 60 | | ns | | 7 | tcs | CE to Write Setup Time | | | 20 | | 20 | | 20 | | 20 | | ns | | В | fwp | Write Pulse Width | | | 100 | | 100 | | 100 | | 150 | | ns | | 9 | <sup>†</sup> A`H | Address Hold Time | | | 80 | | 80 | - | 80 | | 100 | | ns | | 10 | tos | Data Setup Time | | | 50 | | 50 | | 50 | | 70 | | ns | | 11 | фн | Data Hold Time | | | 20 | | 20 | | 20 | | 20 | | ns | | 12 | tсн | CE Hold Time | | | 50 | | 50 | | 50 | | 50 | | na | | 13 | toes | OE Setup Time | | | 20 | | 20 | | 20 | | 20 | | ns | | 14 | toeh | OE Hold Time | | | 35 | | 35 | l | 35 | | 35 | | ns | | 15 | tos | Time to Device Busy | | | | 100 | | 100 | | 100 | | 100 | ns | | 16 | twn | Bytes Write Cycle | | | | 10 | | 10 | | 10 | | 20 | ms | | 17 | twpH | Write Control Recovery | | | 50 | | 50 | | 50 | | 50 | | ns | | 18 | tae<br>(Note 4) | Write Recovery Time | | | 0 | | 0 | | 0 | | 0 | | ns | | 19 | t <sub>RBO</sub><br>(Notes 2, 4) | R/B to Output Time | | | | 50 | | 50 | | 50 | | - 50 | ns | | 20 | tweh<br>(Note 4) | WE HIGH Recovery from R/B | | | 10 | | 10 | | 10 | | 10 | | μв | | | (Notes 1, 3) | Number of Writes per | | | 10 | | 10 | | 10 | ١, | 10 | | x1000 | Notes: 1. This parameter is sampled on a periodic basis and is not 100% tested. 2. If CE and OE = V<sub>IL</sub> when R/B is going to V<sub>OH</sub>, then DQ<sub>0</sub> - DQ<sub>7</sub> becomes valid after t<sub>RBO</sub> + t<sub>ACC</sub> 3. See 9864 reliability report. 4. This parameter is for information only, it is not tested or characterized. \*See the last page of this spec for Group A Subgroup Testing Information. SWITCHING TEST CONDITIONS Output load: 1 TTL gate and $C_L = 100 \ pF$ input pulse levels: 0.45 V to 2.4 V # Timing Measurement Reference Levels Input: 0.8 V and 2.0 V Output: 0.8 V and 2.0 V ### SWITCHING TEST CIRCUIT $C_L = 100 pF$ , including jig capacitance. Notes: 1. $\overline{\text{OE}}$ may be delayed up to tACC-tOE after the falling edge of $\overline{\text{CE}}$ without impact on tACC. 2. tDF is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first, WF010280 Notes: 1. After twph and before the end of write cycle (R/B goes high), WE, CE and OE are don't cares. However, in order to prevent an accidental write when R/B returns high, it is recommended that at least one of the following conditions are met after twph: WE high, CE high or an OE low. 2. After the write cycle is completed (R/B is high) the user must meet one of the following conditions to prevent an accidental write: OE low, CE high or WE high. # DC CHARACTERISTICS | Subgroups | |-----------| | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 1, 2, 3 | | 4 | | 4 | | 7, 8 | | 1, 2, 3 | | | # SWITCHING CHARACTERISTICS | No. | Parameter<br>Symbol | Subgroups | No. | Parameter<br>Symbol | Subgroups | | |-----|---------------------|-----------|-----|---------------------|-----------|--| | 1 | tACC | 9, 10, 11 | 9 | t <sub>AH</sub> | 9, 10, 11 | | | 2 | t <sub>CE</sub> | 9, 10, 11 | 10 | t <sub>DS</sub> | 9, 10, 11 | | | 3 | toE | 9, 10, 11 | 11 | <sup>t</sup> DH | 9, 10, 11 | | | 4 | tDF | 9, 10, 11 | 12 | tсн | 9, 10, 11 | | | 5 | tон | 9, 10, 11 | 13 | toes | 9, 10, 11 | | | 6 | tas | 9, 10, 11 | 14 | <sup>t</sup> OEH | 9, 10, 11 | | | 7 | tcs | 9, 10, 11 | 15 | t <sub>DB</sub> | 9, 10, 11 | | | 8 | twp | 9, 10, 11 | 16 | twn | 9, 10, 11 | | | | <u></u> | | 17 | twph | 9, 10, 11 | | #### **MILITARY BURN-IN** Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.