## intel # 8XC196KB ADVANCED 16-BIT CHMOS MICROCONTROLLER ROMIESS OR ROM Automotive - -40°C to +125°C Ambient - 232 Bytes of On-Chip Register RAM - 8 Kbytes of On-Chip ROM (Optional) - High-Performance CHMOS Process - Register-to-Register Architecture - 10-Bit A/D Converter with S/H - Five 8-Bit I/O Ports - **28 Interrupt Sources** - Pulse Width Modulated Output - Powerdown and Idle Modes - High Speed I/O Subsystem - Dynamically Configurable 8/16-Bit Buswidth - Full Duplex Serial Port - Dedicated Baud Rate Generator - 1.725 µs 16 x 16 Multiply - 3 µs 32/16 Divide - 16-Bit Watchdog Timer - 16-Bit Timer - 16-Bit Up/Down Counter w/Capture - Four 16-Bit Software Timers - **HOLD/HOLDA Bus Protocol** The 8XC196KB 16-bit microcontroller comes with 8 Kbytes of on-chip mask programmable ROM or in ROM-less versions. All devices are high performance members of the 8096 microcontroller family. The 8XC196KB is pin-to-pin compatible and uses a true superset of the 8096 instructions. Intel's CHMOS process provides a high performance processor along with low power consumption. To further reduce power requirements, the processor can be placed into Idle or Powerdown Mode. Bit, byte, word and some 32-bit operations are available on the 8XC196KB. With a 16 MHz oscillator, a 16-bit addition takes 0.495 $\mu$ s, and the instruction times average 0.375 $\mu$ s to 1.125 $\mu$ s in typical applications. Four high-speed capture inputs are provided to record times when events occur. 4 + 2 high-speed outputs are available for pulse or waveform generation. The high-speed output can also generate four software timers or start an A/D conversion. Events can be based on the 16-bit timer or a 16-bit up/down counter. Also provided on-chip are an 8 channel, 10-bit A/D converter with Sample and Hold, a serial port with synchronous/asynchronous modes and on-chip baud rate generator, a 16-bit watchdog timer, pulse width modulated output with prescaler and an on-chip clock failure detect circuitry. Figure 1. 8XC196KB Block Diagram February 1995 Order Number: 270679-005 **4**826175 0168429 316 **=** 5-171 270679-1 Figure 2. The 8XC196KB Family Nomenclature ## **ARCHITECTURE** The 8XC196KB is a member of the 8096 family, as such has the same architecture and uses the same instruction set as the 8096. Many new features have been added on the 8CX196KB including: #### **CPU FEATURES** Divide by 2 instead of divide by 3 clock for a $1.5 \times$ performance improvement Faster instructions, especially indexed/indirect data operations 1.725 $\mu s$ 16 x 16 multiply with 16 MHz clock (is 6.25 $\mu s$ on the 8096) Faster interrupt response (almost twice as fast) Powerdown and Idle Modes 6 new instructions 8 new interrupt vectors/6 new interrupt sources #### **PERIPHERAL FEATURES** SFR window switching allows read-only SFRs to be written and vice-versa Timer 2 can count up and down by external selection Timer 2 has an independent capture register on rising edges of (P2.7) HSO line events are stored in a register HSO has CAM lock and CAM clear commands New baud rate values are needed for serial port, which enables higher speeds in all modes. Double buffered serial port transmit register (before, only receive was double buffered) Serial port receive overrun and framing error detection PWM has a divide by 2 prescaler HOLD/HLDA bus protocol #### THERMAL CHARACTERISTICS | | PLCC | |-------------------------|--------| | $\theta_{JA}$ | 35°C/W | | $\theta_{ m JC}$ | 12°C/W | | Max Case<br>Temperature | 135°C | #### **NEW INSTRUCTIONS** PUSHA PUSHes the PSW, IMASK, IMASK1 and WSR (used instead of PUSHF when us- ing the new interrupts and registers) POPA POPs the PSW, IMASK, IMASK1 and WSR (used instead of POPF when using the new interrupts and registers) 5-172 **■** 4826175 0168430 038 **■** PRELIMINARY IDLPD Sets the device into Idle or Powerdown Mode. The instruction has the following format: IDLPD # key (where key = 1 for Idle and key = 2 for Powerdown. Illegal keys are processed, but no action is taken **CMPL** Compare 2 long direct values. Only the direct addressing mode is supported for this instruction and the format follows the CMP format. **BMOV** Block move using 2 auto-incrementing pointers and a counter. The instruction has the following format: BMOV IPTR.wCNT. The IPTR is a long word, with the low word being the address of the source and the upper word being the address of the destination. wCNT is the number of words to be transferred. DJNZW\* Decrement Jump Not Zero using a word counter. The instruction format follows the DJNZ instruction. \*See the Functional Deviations section for details. #### SFR OPERATION All of the registers that were present on the 8096 work the same way as they did, except that the baud rate value will be different on the 8XC196KB. The new registers shown in the memory map control new functions. The most important register is the Window Select Register (WSR) which allows the reading of the formerly write-only registers, and vice-versa. #### **PACKAGING** The 8XC196KB is available in 68-pin plastic leaded chip carrier (PLCC) and 68-pin CERQUAD packages. Contact your local sales office to determine the exact ordering code for the part desired. Figure 3. 68-Pin PLCC Package | PLCC | Description | |-----------------|-----------------| | 9 | ACH7/PO.7/PMD3 | | 8 | ACH6/PO.6/PMD2 | | 7 | ACH2/PO.2 | | 6 | ACH0/PO.0 | | 5 | ACH1/PO.1 | | 4 | ACH3/PO.3 | | . 3 | NMI | | 2 | EA | | 1 | V <sub>CC</sub> | | 68 | V <sub>SS</sub> | | 67 | XTAL1 | | 66 | XTAL2 | | 65 | CLKOUT | | 64 | BUSWIDTH | | 63 | INST | | 62 | ALE/ADV | | <sub>.</sub> 61 | RD | | 60 | AD0/P3.0 | | 59 | AD1/P3.1 | | 58 | AD2/P3.2 | | 57 | AD3/P3.3 | | 56 | AD4/P3.4 | | 55 | AD5/P3.5 | | 54 | AD6/P3.6 | | 53 | AD7/P3.7 | | 52 | AD8/P4.0 | | 51 | AD9/P4.1 | | 50 | AD10/P4.2 | | 49 | AD11/P4.3 | | 48 | AD12/P4.4 | | 47 | AD13/P4.5 | | 46 | AD14/P4.6 | | 45 | AD15/P4.7 | | 44 | T2CLK/P2.3 | | PLCC | Description | |------|---------------------| | 43 | READY | | 42 | T2RST/P2.4/AINC | | 41 | BHE/WRH | | 40 | WR/WRL | | 39 | PWM/P2.5 | | 38 | P2.7/T2CAPTURE/PACT | | 37 | Vpp | | 36 | V <sub>SS</sub> | | 35 | HSO.3 | | 34 | HSO.2 | | 33 | P2.6 | | 32 , | P1.7/HOLD | | 31 | P1.6/HLDA | | 30 | P1.5/BREQ | | 29 | HSO.1 | | 28 | HSO.0 | | 27 | HSO.5/HSI.3/SID3 | | 26 | HSO.4/HSI.2/SID2 | | 25 | HSI.1/SID1 | | 24 | HSI.0/SID0 | | 23 | P1.4 | | 22 | P1.3 | | 21 | P1.2 | | 20 | P1.1 | | 19 | P1.0 | | 18 | TXD/P2.0/PVER | | 17 | RXD/P2.1/PALE | | 16 | RESET | | 15 | EXTINT/P2.2/PROG | | 14 | V <sub>SS</sub> | | 13 | V <sub>REF</sub> | | 12: | ANGND | | 11 | ACH4/P0.4/PMD0 | | 10 | ACH4/P0.5/PMD1 | Figure 4. PLCC Functional Pinouts ## **PIN DESCRIPTIONS** | Symbol | Name and Function | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Main Supply Voltage (+5V) | | V <sub>SS</sub> | Digital Circuit Ground (0V). There are three V <sub>SS</sub> pins, all of which MUST be connected. | | V <sub>REF</sub> | Reference for the A/D Converter ( $+5V$ ). $V_{REF}$ is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function. | | ANGND | Reference Ground for the A/D Converter. Must be held at nominally the same potential as Vss. | | V <sub>P</sub> P | Programming Voltage for the EPROM Parts. It should be $\pm$ 12.75V for programming. This pin was V <sub>BB</sub> on 8X9X-90 parts. It is also the timing pin for the return from powerdown circuit. Connect this pin with a 1 $\mu$ F capacitor to V <sub>SS</sub> and a 1 M $\Omega$ resistor to V <sub>CC</sub> . If this function is not used, V <sub>PP</sub> may be tied to V <sub>CC</sub> . | | XTAL1 | Input of the Oscillator Inverter and the Internal Clock Generator | | XTAL2 | Output of the Oscillator Inverter | | CLKOUT | Output of the Internal Clock Generator. The frequency of CLKOUT is ½ the oscillator frequency. It has a 50% duty cycle. | | RESET | Reset Input to the Chip. Input low for at least 4 state times will reset the chip. The subsequent low to high transition resynchronizes CLKOUT and commences a 10-state time sequence in which the PSW is cleared, a byte is read from 2018H loading the CCB, and a jump to location 2080H is executed. Input high for normal operation. RESET has an internal pullup. | | BUSWIDTH | Input for Bus Width Selection. If CCR bit 1 is a one, this pin selects the buswidth for the bus cycle in progress. If BUSWIDTH is low, an 8-bit cycle occurs. If BUSWIDTH is high, a 16-bit cycle occurs. If CCR bit 1 is a 0, the bus is always an 8-bit bus. This pin is the TEST pin on the 8X9X-90 parts. Systems with TEST tied to V <sub>CC</sub> need NOT change. | | NMI | A positive transition causes an interrupt vector through external memory location 203EH. | | INST | Output High during an External Memory Read. Indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is active only during external memory fetches, during internal EPROM/ROM fetches INST is held low. | | ĒĀ | Input for Memory Select (External Access). $\overline{EA}$ equal to a TTL-high causes memory accesses to locations 2000H through 3FFFH to be directed to on-chip EPROM/ROM. $\overline{EA}$ equal to a TTL-low causes accesses to these locations to be directed to off-chip memory. $\overline{EA}$ = + 12.75V causes execution to begin in the Programming Mode. $\overline{EA}$ has an internal pulldown, so it defaults to execute from external memory, unless otherwise driven. $\overline{EA}$ is latched at reset. | | ALE/ADV | Address Latch Enable or Address Valid Output, as Selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is ADV, it goes inactive (high) at the end of the bus cycle. ADV can be used as a chip select for external memory. ALE/ADV is active only during external memory accesses. | ## **AUTOMOTIVE 8XC196KB** ## PIN DESCRIPTIONS (Continued) | Symbol | Name and Function | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RD | Read Signal Output to External Memory. RD is active only during external memory reads. | | WR/WRL | Write and Write Low Output to External Memory, as Selected by the CCR. WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is active during external memory writes. | | BHE/WRH | Byte High Enable or Write High Output as Selected by the CCR. BHE = 0 selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects that bank of memory that is connected to the low byte. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0, BHE = 1), to the high byte only (A0 = 1, BHE = 0) or both bytes (A0 = 0, BHE = 0). If the WRH function is selected, the pin will go low if the bus cycle is writing to an odd memory location. BHE/WRH is only valid during 16-bit external memory write cycles. | | READY | Ready Input to lengthen external memory cycles, for interfacing with slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait state mode until the next positive transition in CLKOUT occurs with READY high. When external memory is not used, READY has no effect. The number of wait states inserted into the bus cycle is controlled by the CCR. | | HSI | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2, HSI.3. Two of which are shared with the HSO Unit (HSI.2 and HSI.3). The HSI pins are also used as the SID in Slave Programming Mode. | | HSO | Outputs from High Speed Output Unit. Six HSO pins are available (HSO.0 through HSO.5). HSO.4 and HSO.5 are shared with HSI. | | PORT 0 | 8-Bit High Impedance Input-Only Port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. These pins are also used as inputs to EPROM parts to select the Programming Mode. | | PORT 1 | 8-Bit Quasi-Bidirectional I/O Port. | | PORT 2 | 8-Bit Multi-Functional Port. All of its pins are shared with other functions. | | PORT 3 and 4 | 8-Bit Bidirectional I/O Ports with Open Drain Outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. | | HOLD | Bus Hold Input Requesting Control of the Bus. Enabled by Setting WSR.7 | | HLDA | Bus Hold Acknowledge Output Indicating Release of the Bus. Enabled by setting WSR.7. | | BREQ | Bus Request Output. Activated when the bus controller has a pending external memory cycle. Enabled by setting WSR.7. | ## **ELECTRICAL CHARACTERISTICS** ## **Absolute Maximum Ratings\*** Power Dissipation......1.5W NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## **OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------|------|-------|-------| | T <sub>A</sub> | Ambient Temperature under Bias | -40 | + 125 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | V | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | V | | Fosc | Oscillator Frequency | 3.5 | 16 | MHz | #### NOTE: ANGND and VSS should be nominally at the same potential. ## DC CHARACTERISTICS (Under Listed Operating Conditions) | Symbol | Parameter | Min | Тур | Max | Units | Test Conditions | |------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----------------------|---------------|---------------------------------------------------------------------------------------| | Icc | V <sub>CC</sub> Supply Current<br>(-40°C to +125°C Ambient) | | 50 | 70 | mA | XTAL1 = 16 MHz,<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | I <sub>PD</sub> | Powerdown Mode Current | | 5 | | μΑ | $V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | IREF | A/D Reference<br>Supply Current | | 2 | 5 | mA | XTAL1 = 16 MHz,<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | IDLE | Idle Mode Current | | 10 | 35 | mA | XTAL1 = 16 MHz,<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | VIL | Input Low Voltage | -0.5V | | +0.8 | ٧ | | | V <sub>iH</sub> | Input High Voltage(1) | 0.2 V <sub>CC</sub> +1.1 | , | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage on XTAL1 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH2</sub> | Input on High Voltage on RESET | 2.6 | | V <sub>CC</sub> + 0.5 | > | · | | V <sub>OL</sub> | Output Low Voltage | | | 0.3<br>0.45<br>1.5 | >>> | $I_{OL} = 200 \mu\text{A}$ $I_{OL} = 3.2 \text{mA}$ $I_{OL} = 7.0 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage<br>(Standard Outputs) | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | >>> | $I_{OH} = -200 \mu\text{A}$<br>$I_{OH} = -3.2 \text{mA}$<br>$I_{OH} = -7.0 \text{mA}$ | | V <sub>OH1</sub> | Output High Voltage<br>(Quasi-Bidirectional<br>Outputs) | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | <b>&gt;</b> > | $I_{OH} = -15 \mu\text{A}$ $I_{OH} = -30 \mu\text{A}$ $I_{OH} = -60 \mu\text{A}$ | PRELIMINARY ■ 4826175 O168435 61T ■ DC CHARACTERISTICS (Under Listed Operating Conditions) (Continued) | Symbol | Parameter | Min | Тур | Max | Units | Test Conditions | |------------------|-----------------------------------------------------|-----|-----|------|-------|----------------------------------------------| | lu . | Input Leakage Current<br>(Std. Inputs) | | | ±10 | μΑ | 0 < V <sub>IN</sub> < V <sub>CC</sub> - 0.3V | | I <sub>LI1</sub> | Input Leakage Current<br>(Port 0) | | | ±3. | μА | 0 < V <sub>IN</sub> < V <sub>REF</sub> | | I <sub>TL</sub> | 1 to 0 Transition Current<br>(QBD Pins) | | | -800 | μΑ | V <sub>IN</sub> = 2.0V | | կլ | Logical 0 Input Current<br>(QBD Pins) | | 7 | -50 | μΑ | V <sub>IN</sub> = 0.45V | | I <sub>IL1</sub> | Logical 0 Input Current in Reset (ALE, RD, INST) | | | -9 | mA | V <sub>IN</sub> = 0.45V | | l <sub>IL2</sub> | Logical 0 Input Current in<br>Reset (WR, P2.0, BHE) | | | -700 | μА | V <sub>IN</sub> = 0.45V | | HYST | Hysteresis on RESET Pin | 250 | | | mV | | | R <sub>RST</sub> | Reset Pullup Resistor | 6K | | 50 | Ω | | | Cs | Pin Capacitance<br>(Any Pin to V <sub>SS</sub> ) | | | 10 | pF | F <sub>TEST</sub> = 1.0 MHz | NOTES: (Notes apply to all specifications) - 1. All pins except RESET and XTAL1. QBC (Quasi-bidirectional) pins include Port 1, P2.6, P2.7. 2. Standard Outputs include AD0-15, RD, WR, ALE, BHE, INST, HSO pins, PWM/P2.5, CLKOUT, RESET, Port 3 and 4, TXD/P2.0 and RXD (in serial mode 0). The V<sub>OH</sub> specification is not valid for RESET. Ports 3 and 4 are open drain outputs. 3. Standard Inputs include HSI pins, CDE, EA, READY, BUSWIDTH, NMI, RXD/P2.1, EXTINT/P2.2, T2CLK/P2.3 and - T2RST/P2.4 - 4. Maximum current per pin must be externally limited to the following values if $V_{OL}$ is held above 0.45V or $V_{OH}$ is held below V<sub>CC</sub> - 0.7V: IOL on Output pins: 10 mA IOL on QBD pins: self limiting IOL on Standard Output pins: 10 mA - 5. Maximum current per bus pin (data and control) during normal operation is $\pm 3.2$ mA. - 6. During normal (non-transient) conditions the following total current limits apply: I<sub>OL</sub>: 29 mA IOH: is Self Limiting Port 1, P2.6 IOL: 29 mA IOH: 26 mA HSO, P2.0, RXD, RESET P2.5, P2.7, WR, BHE IOL: 13 mA IOL: 52 mA AD0-AD15 IOL: 13 mA RD, ALE, INST, CLKOUT IOH: 11 mA IOH: 52 mA IOH: 13 mA 7. Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and $V_{REF} = V_{CC} = 5V.$ Figure 5. I<sub>CC</sub> vs Frequency ## **AC CHARACTERISTICS** Over Specified Operating Conditions Test Conditions: Capacitance load on all pins = 100 pF, Rise and fall times = 10 ns, $F_{OSC}$ = 16 MHz The system must meet these specifications to work with the 8XC196KB | Symbol | Parameter | Min | Max | Units | |-------------------|------------------------------------------------------|-----------------------|-------------------------|-------| | TAVYV | Address Valid to READY Setup | | 2 T <sub>OSC</sub> - 75 | ns | | TLLYV | ALE Low to READY Setup | | T <sub>OSC</sub> - 60 | ns | | T <sub>YLYH</sub> | Non READY Time | No Up | per Limit | ns | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | 0 | T <sub>OSC</sub> - 30 | ns(1) | | T <sub>LLYX</sub> | READY Hold after ALE Low | T <sub>OSC</sub> - 15 | 2 T <sub>OSC</sub> 40 | ns(1) | | TAVGV | Address Valid to Buswidth Setup | | 2 T <sub>OSC</sub> - 75 | ns | | T <sub>LLGV</sub> | ALE Low to Buswidth Setup | | T <sub>OSC</sub> - 60 | ns | | T <sub>CLGX</sub> | Buswidth Hold after CLKOUT Low | 0 | | ns | | TAVDV | Address Valid to Input Data Valid | | 3 T <sub>OSC</sub> - 55 | ns | | T <sub>RLDV</sub> | RD Active to Input Data Valid | | T <sub>OSC</sub> - 23 | ns | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>OSC</sub> - 50 | ns | | T <sub>RHDZ</sub> | End of RD to Input Data Float | | T <sub>OSC</sub> - 20 | ns | | T <sub>RXDX</sub> | Data hold after RD Inactive | 0 | | ns | | F <sub>XTAL</sub> | Oscillator Frequency | 3.5 | 16 | MHz | | Tosc | Oscillator Period (1/f <sub>XTAL</sub> ) | 62.5 | 286 | ns | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or LOW(1) | 20 | 110 | ns | | TCLCL | CLKOUT Period | 2 | Tosc | ns | | T <sub>CHCL</sub> | CLKOUT High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 10 | ns | | T <sub>CLLH</sub> | CLKOUT Falling Edge to ALE Rising | -10 | 10 | ns | | TLLCH | ALE/ADV Falling Edge to CLKOUT Rising | -15 | 15 | ns | | TLHLH | ALE/ADV Cycle Time | 4 | Tosc | , ns | | TLHLL | ALE/ADV High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 10 | ns | | TAVLL | Address Setup to ALE/ADV Falling Edge | T <sub>OSC</sub> - 30 | | ns | | T <sub>LLAX</sub> | Address Hold after ALE/ADV Falling Edge | T <sub>OSC</sub> - 40 | | ns | | T <sub>LLRL</sub> | ALE/ADV Falling Edge to RD Falling Edge | T <sub>OSC</sub> - 35 | | ns | | TRLCL | RD Low to CLKOUT Falling Edge | 4 | 25 | ns | | T <sub>RLRH</sub> | RD Low Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 25 | ns | | T <sub>RHLH</sub> | RD Rising Edge to ALE/ADV Rising Edge <sup>(3)</sup> | Tosc | T <sub>OSC</sub> + 25 | ns | | T <sub>RLAZ</sub> | RD Low to Address Float | | 5 | ns | | TLLWL | ALE/ADV Falling Edge to WR Falling Edge | T <sub>OSC</sub> - 10 | | ns | | T <sub>CLWL</sub> | CLKOUT Low to WR Falling Edge | 0 | 25 | ns | | TQVWH | Data Stable to WR Rising Edge | T <sub>OSC</sub> - 23 | | ns | | T <sub>CHWH</sub> | CLKOUT High to WR Rising Edge | -5 | 15 | ns | | T <sub>WLWH</sub> | WR Low Period | T <sub>OSC</sub> - 15 | Tosc + 5 | ns | ## AC CHARACTERISTICS Over Specified Operating Conditions (Continued) Test Conditions: Capacitance load on all pins = 100 pF, Rise and fall times = 10 ns, $F_{OSC} =$ 16 MHz The system must meet these specifications to work with the 8XC196KB | Symbol | Parameter | Min | Max | Units | |-------------------|---------------------------------------------------------|-----------------------|-----------------------|-------| | T <sub>WHQX</sub> | Data Hold after WR Rising Edge | T <sub>OSC</sub> - 15 | | ns | | Twhlh | WR Rising Edge to ALE/ADV<br>Rising Edge <sup>(3)</sup> | T <sub>OSC</sub> - 20 | T <sub>OSC</sub> + 10 | ns | | T <sub>WHBX</sub> | BHE, INST, HOLD after WR, RD Rising Edge | T <sub>OSC</sub> - 15 | | ns | | Тунах | AD8-15 Hold after WR/RD Rising Edge | T <sub>OSC</sub> - 30 | | ns | | T <sub>RHBX</sub> | BHE, INST HOLD after RD Rising | T <sub>OSC</sub> - 10 | | ns | | TRHAX | AD8-15 HOLD after RD Rising | T <sub>OSC</sub> - 25 | | ns | #### NOTES: ## **System Bus Timing** <sup>1.</sup> Typical specification, not guaranteed. <sup>2.</sup> Assuming back-to-back bus cycles. $T_{OSC} = 62.5$ ns at 16 MHz; $T_{OSC} = 100$ ns at 10 MHz; $T_{OSC} = 125$ ns at 8 MHz. ## Ready/Buswidth Timing ## **HOLD/HLDA** Timings | Symbol | Description | Min | Max | Units | Notes | |--------------------|---------------------------------------------------|----------|----------|-------|-------| | T <sub>HVCH</sub> | HOLD Setup<br>80C196KB<br>83C196KB | 75<br>85 | | ns | 1 | | T <sub>CLHAL</sub> | CLKOUT Low to HLDA Low | -15 | 15 | ns | | | T <sub>CLBRL</sub> | CLKOUT Low to BREQ Low | -15 | 15 | ns | | | T <sub>HALAZ</sub> | HLDA Low to Address Float<br>80C196KB<br>83C196KB | | 15<br>20 | ns | | | THALBZ | HLDA Low to BHE, INST, RD, WR Float | | | ns | | | TCLHAH | CLKOUT Low to HLDA High | -15 | 15 | ns | | | T <sub>CLBRH</sub> | CLKOUT Low to BREQ High | -15 | 15 | ns | | | T <sub>HAHAX</sub> | HLDA High to Address No Longer Float | -5 | | ns | | | THAHBY | HLDA High to BHE, INST, RD, WR Valid | -20 | | ns | | | T <sub>CLLH</sub> | CLKOUT Low to ALE High | -5 | 15 | ns | | ## NOTE: 1. To guarantee recognition at next clock. ## **External Clock Drive** | Symbol | Parameter | Min | Max | Units | |---------------------|--------------------------|-----------------------|-----------------------|-------| | 1/T <sub>XLXL</sub> | Oscillator Frequency | 3.5 | 16 | MHz | | T <sub>XLXL</sub> | Oscillator Period (Tosc) | 62.5 | 286 | ns | | T <sub>XHXX</sub> | High Time | T <sub>OSC</sub> - 51 | | ns | | T <sub>XLXX</sub> | Low Time | T <sub>OSC</sub> - 51 | · | ns | | T <sub>XLXH</sub> | Rise Time | | T <sub>OSC</sub> - 73 | ns | | T <sub>XHXL</sub> | Fall Time | | T <sub>OSC</sub> - 73 | ns | ## **EXTERNAL CLOCK DRIVE WAVEFORMS** # intel. ## AC TESTING INPUT, OUTPUT WAVEFORMS ## **EXPLANATION OF AC SYMBOLS** Each symbol is two pairs of letters prefixed by "t" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points. ## FLOAT WAVEFORMS Conditions: Signals: H— High A— Address L— ALE/ADV L— Low B— BHE R— RD V— Valid C— CLKOUT W— WR/WRH/WRI X— No Longer Valid D— Data X— XTAL1 X— No Longer Valid D— Data X— XTAL1 Z— Floating G—Buswidth Y— Ready ## AC CHARACTERISTICS—SERIAL PORT—SHIFT REGISTER MODE #### SERIAL PORT TIMING—SHIFT REGISTER MODE Test Conditions: $T_C = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ ; $V_{CC} = 5.0 \text{V} \pm 10^{\circ}$ ; $V_{SS} = 0.0 \text{V}$ ; Load Capacitance = 80 pF | Symbol | Parameter | Min | Max | Unit | |-----------------------|--------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|------| | T <sub>XLXL</sub> | Serial Port Clock Period <sup>(9)</sup> | 6 T <sub>OSC</sub> /4 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge to Rising Edge <sup>(9)</sup> | 4 T <sub>OSC</sub> - 50/2 T <sub>OSC</sub> - 50 | 4 T <sub>OSC</sub> + 50/2 T <sub>OSC</sub> - 50 | ns | | T <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> -50 | | ns | | T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>OSC</sub> -50 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge | | 2 T <sub>OSC</sub> + 50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | T <sub>OSC</sub> +50 | | ns | | T <sub>XHDX</sub> (8) | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> (8) | Last Clock Rising to Output Float | | Tosc | ns | #### NOTES: - 8. Parameter not tested. - 9. Baud Rate Register ≥ 8002H/Baud Rate Register = 8001H. ## A to D CHARACTERISTICS There are two modes of A/D operation: with and without clock prescaler. The modes are shown in the table below. In mode 2, with the clock prescaler disabled, the maximum XTAL1 frequency is 8.0 MHz. Accuracy will degrade at higher frequencies in this mode. The frequency divider option is provided to obtain higher accuracy outside of the currently specified operating conditions. The converter is ratiometric, so the absolute accuracy is directly dependent on the accuracy and stability of $V_{REF}$ . $V_{REF}$ must be close to $V_{CC}$ since it supplies both the resister ladder and the digital section of the converter. ## A/D Converter Specifications The specifications given below assume adherence to the operating conditions section of this data sheet. Testing is performed in mode 2 with $V_{REF}=5.12V$ and 8 MHz operating clock frequency. ## WAVEFORM-SERIAL PORT-SHIFT REGISTER MODE ## SERIAL PORT WAVEFORM—SHIFT REGISTER MODE | Clock Prescaler ON IOC2.4 = 0 | Clock Prescaler OFF<br>IOC2.4 = 1 | |-------------------------------------------------------|------------------------------------------------------------| | Mode 1— 158 States for Execution<br>26.33 μs @ 12 MHz | Mode 2— 91 States for Execution 22.75 μs @ 8 MHz (Maximum) | #### NOTE: IOC2.3 = 0, The No Sample and Hold feature is not available on the 8XC196KB device. | Parameter | Typical*(1) | Minimum | Maximum | Units** | |---------------------------------------------------------------------------------|-------------------------|----------|------------|----------------------------------| | Resolution | | 512<br>9 | 1024<br>10 | Level<br>Bits | | Absolute Error | | 0 | ±6 | LSBs | | Full Scale Error | 0.25 ± 0.5 | | | LSBs | | Zero Offset Error | -0.25 ±0.5 | | | LSBs | | Non-Linearity | 1.5 ± 2.5 | 0 | ±4 | LSBs | | Differential Non-Linearity | | >-1 | +2 | LSBs | | Channel-to-Channel Matching | ±0.1 | 0 | ±1 | LSBs | | Repeatability | ±0.25 | | | LSBs(1) | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/C(1)<br>LSB/C(1)<br>LSB/C(1) | | Off Isolation | | -60· | | dB(1, 2, 4) | | Feedthrough | 60 | | | dB(1, 2) | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB(1, 2) | | Input Resistance | | 1K | 5K | Ω(1) | | DC Input Leakage | | 0 | 3 | μА | | Sample Time (Prescaler on/off) | 15/8 | | | States (3) | | Input Capacitance | 3 | | | pF | #### **NOTES:** - \*These values are expected for most parts at 25°C but are not tested or guaranteed. - \*\*An "LSB", as used here, has a value of approximately 5 mV. (See Automotive Handbook, for A/D glossary of terms. - 1. These values are not tested in production and are based on theoretical estimates and/or laboratory test. - 2. DC to 100 KHz. - 3. One state = 125 ns @ 16 MHz; 333 ns @ 6 MHz. - 4. Multiplexer Break-Before-Make Guaranteed. ## **80C196KB FUNCTIONAL DEVIATIONS** The 80C196KB has the following problems. The HSI unit has two errata: one dealing with resolution and the other with first entries into the FIFO. The HSI resolution is 9 states instead of 8 states. Events on the same line may be lost if they occur faster than once every 9 state times. There is a mismatch between the 9 state time HSI resolution and the 8 state time timer. This causes one time value to be unused every 9 timer counts. Events may receive a time-tag one count later than expected because of this "skipped" time value. If the first two events into an empty FIFO (not including the Holding Register) occur in the same internal phase, both are recorded with one timetag. Otherwise, if the second event occurs within 9 states after the first, its time-tag is one count later than the first's. If this is the "skipped" time value, the second event's time-tag is 2 counts later than the first's. If the FIFO and Holding Register are empty, the first event will transfer into the Holding Register after 8 state times, leaving the FIFO empty again. If the second event occurs after this time, it will act as a new first event into an empty FIFO. If an A/D conversion in progress is aborted by starting a new A/D conversion, results of the second conversion may be inaccurate. #### **AUTOMOTIVE 8XC196KB** The work-around is to wait for the conversion in progress to finish before starting the second conversion. Polling or an interrupt will detect the conversion completion. If the unsigned divide instruction (word or byte) is in the queue as HOLD or READY is asserted, the result may be incorrect. TechBit (MC1791). (B-step only.) ## DIFFERENCES BETWEEN THE 80C196KA AND THE 80C196KB The 8XC196KB is identical to 8XC196KA except for the following differences. - ALE is high after reset on the 80C196KB instead of low as on the 80C196KA. - The DJNZW instruction is not guaranteed to work on the 80C196KB. (A-step only.) - The HOLD/HLDA bus protocol is available on the 80C196KB. # CONVERTING FROM OTHER 8096BH FAMILY PRODUCTS TO THE 80C196KB The following list of suggestions for designing an 809XBH system will yield a design that is easily converted to the 80C196KB. - Do not base critical timing loops on instruction or peripheral execution times. - Use equate statements to set all timing parameters, including the baud rate. - Do not base hardware timings on CLKOUT or XTAL1. The timings of the 80C196KB are different than those of the 8X9XBH, but they will function with standard ROM/EPROM/Peripheral type memory systems. - 4. Make sure all inputs are tied high or low and not left floating. - 5. Indexed and indirect operations relative to the stack pointer (SP) work differently on the 80C196KB than on the 8096BH. On the 8096BH, the address is calculated based on the un-updated version of the stack pointer. The 80C196KB uses the updated version. The offset for POP[SP] and POP nn[SP] instructions may need to be changed by a count of 2. - The V<sub>PD</sub> pin on the 8096BH has changed to a V<sub>SS</sub> pin on the 80C196KB. ## OTHER DESIGN CONSIDERATIONS (KB B-0 to KB C-1) - The NMI pin on the KB ROM (C-1) has a weak pulldown. I<sub>IH1</sub> max is 100 μA. The KB ROM (B-0) did not have a pulldown on NMI. If KB ROM (B-0) designs have NMI tied to V<sub>CC</sub>, the NMI pin must be tied to V<sub>SS</sub>. If NMI is tied to V<sub>SS</sub> or is floating, it is okay. - 2. The ALE, RD, and INST pins on the KB ROM (C-1) have stronger pullups during RESET than on the KB ROM (B-0). I<sub>|L1</sub> is -7 mA on the KB ROM (C-1) compared to -1.2 mA on the KB ROM (B-0). Designs which pull these pins low to enter ONCE mode must have strong enough pull-downs to overcome the pullups. - Pin on the PLCC package on the KB ROM (B-0) was the CDE pin. That function did not work so the pin was assigned to V<sub>SS</sub>. On the KB ROM (C-1) this pin is tied directly to V<sub>SS</sub> on the device and MUST be tied to V<sub>SS</sub> externally. - Several AC/DC specifications have changed. (See Data Sheet Revision History; review them carefully.) # intel. ## **DATA SHEET REVISION HISTORY** This is the -005 revision of the 8XC196KB data sheet and is valid for devices marked with a "F" or "G" at the end of the topside tracking number. The following differences exist between the -004 revision and the -005 revision: - All performance related data is now quoted at 16 MHz. The maximum clock rate has changed from 12 MHz to 16 MHz. - Max power dissipation changes from 0.43W to 1.5W. - 3. I<sub>CC</sub> max has changed from 60 mA to 70 mA. - I<sub>CC</sub> typical has changed from 40 mA to 50 mA. - 5. IREF typical has changed from 1 mA to 2 mA. - 6. I<sub>IDLE</sub> has changed from 25 mA to 35 mA. - 7. V<sub>IH2</sub> min has changed from 2.4V to 2.5V. - 8. $V_{OH1}$ test condition for $V_{CC} = 0.3V$ has changed from $-7~\mu A$ to $-15~\mu A$ . - 9. I<sub>TL</sub> has changed from $-650~\mu\text{A}$ to $-800~\mu\text{A}$ . - 10. $I_{IL1}$ has changed from -1.2 mA to -9 mA. - 11. I<sub>IL1</sub> now only applies to ALE, RD and INST. - 12. $R_{RST}$ max has changed from 100 K $\Omega$ to 50 K $\Omega$ . - Added spec for RESET pin hysteresis and I<sub>IL2</sub> for WR, P2.0, and BHE. - T<sub>AVYV</sub> has changed from 2 T<sub>OSC</sub> 85 ns to 2 T<sub>OSC</sub> - 75 ns. - T<sub>LLYV</sub> has changed from T<sub>OSC</sub> 72 ns to T<sub>OSC</sub> 60 ns. - T<sub>AVGV</sub> has changed from 2 T<sub>OSC</sub> 85 ns to 2 T<sub>OSC</sub> - 75 ns. - T<sub>AVDV</sub> has changed from 3 T<sub>OSC</sub> 65 ns to 3 T<sub>OSC</sub> - 55 ns. - F<sub>XTAL</sub> max has changed from 12 MHz to 16 MHz. - 19. TOSC min has changed from 83 ns to 62.5 ns. - 20. TXHCH min has changed from 40 ns to 20 ns. - 21. T<sub>CLLH</sub> min/max has changed from -5 ns/15 ns to -10 ns/10 ns. - 22. $T_{LHLL}$ min/max has changed from $T_{OSC}$ $\pm$ 12 ns to $T_{OSC}$ $\pm$ 10 ns. - T<sub>AVLL</sub> has changed from T<sub>OSC</sub> 20 ns to T<sub>OSC</sub> 30 ns. - 24. T<sub>LLRL</sub> has changed from T<sub>OSC</sub> 40 ns to T<sub>OSC</sub> 35 ns. - T<sub>RLCL</sub> min/max has changed from 5 ns/30 ns to 4 ns/25 ns. - T<sub>RLRH</sub> has changed from T<sub>OSC</sub> 5 ns to T<sub>OSC</sub> 10 ns. - 27. TRLAZ has changed from 12 ns to 5 ns. - 28. T<sub>CHWH</sub> min/max has changed from -10 ns/ 10 ns to -5 ns/15 ns. - TWLWH min/max has changed from TOSC 30 ns to TOSC — 15 ns. - 30. $T_{WHQX}$ has changed from $T_{OSC}$ 10 ns to $T_{OSC}$ 15 ns. - 31. $T_{WHLH}$ min/max has changed from $T_{OSC}$ 10 ns/ $T_{OSC}$ + 15 ns to $T_{OSC}$ 20 ns/ $T_{OSC}$ + 10 ns. - 32. $T_{WHBX}$ has changed from $T_{OSC}-$ 10 ns to $T_{OSC}-$ 15 ns. - 33. $T_{WHAX}$ has changed from $T_{OSC}$ 50 ns to $T_{OSC}$ 30 ns. - 34. $T_{RHAX}$ has changed from $T_{OSC}$ 50 ns to $T_{OSC}$ 25 ns. - Functional deviation number 1 has been removed (DJWZ is now functional). - Functional deviation number 3 has been removed (SIO framing flag now works correctly). - Functional deviation number 5 has been removed (SIO RI now correctly generated). - Functional deviation number 6 has been corrected. The divide during HOLD bug has been fixed. - The section "Other Design Considerations KB B-0 to KB C-1" has been added.