## Index of /ds/R2/

Parent Directory

R29621.pdf
R29623.pdf
R29631.pdf
R29633.pdf
R29651.pdf R29653.pdf

R29681.pdf R29683.pdf R296XX.pdf R29771.pdf R29773.pdf R29791.pdf R29793.pdf R297XX.pdf

22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K
22-Dec-99 00:14 170K

## R296XX/R297XX <br> Standard PROMs and Power-Switched SPROMs

## Features

- Devices are available in military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ temperature range
- Standard PROMs are offered in power-switched SPROM versions
- Typically, $75 \%$ power savings achieved by deselected SPROMs
- Reliable nichrome fuses
- Three-state outputs
- Devices programmed on standard PROM programmers
- High immunity or resistance to space levels of radiation
- Device pinouts comply with JEDEC standards
- Available in surface mount and through-hole packaging
- PROMs and SPROMs are offered in 24 -pin, $0.3^{\prime \prime}$ wide DIPs


## Applications

- Microprogram control store
- Microprocessor program store
- Programmable logic
- Custom look-up tables
- Security encoding/decoding
- Code converter
- Character generator
- Use in redundant systems


## Description

Fairchild Semiconductor Electronics Semiconductor Division's Bipolar Field Programmable Read-Only Memories include both standard and power-switched versions. CS/PS inputs provide logic flexibility and ease of memory expansion decoding. SPROM power-switch circuitry is activated by the PS input.

Fairchild Semiconductor PROMs and SPROMs are manufactured with nichrome fuses and low power Schottky technology. The devices are shipped with all bits in the HIGH (logical ONE) state. To achieve a LOW state in a given bit location the nichrome link is fused open by passing a short, high current pulse through the link. All devices are programmed using the same programming technique.

Standard PROMs are enabled by a single active LOW CS or by both active LOW $\overline{\mathrm{CS}}$ and HIGH CS inputs. Powerswitched PROMs (SPROMs) are enabled by a single active LOW $\overline{\text { PS }}$ or by both active LOW $\overline{\text { PS }}$ and HIGH PS inputs. See the individual block diagrams for the enable scheme.

Absolute Maximum Ratings (above which the useful life may be impaired)

| Supply Voltage to Ground Potential (continuous), $\mathrm{V}_{\mathrm{CC}}$ | -0.5 V to +7.0 V |
| :--- | :--- |
| DC Input Current | -30 mA to +5.0 mA |
| DC Input Voltage (address inputs) | -0.5 V to +5.5 V |
| DC Input Voltage (chip/power select input pin) |  |
| R296XX | -0.5 V to +33 V |
| R297XX | -0.5 V to +28 V |
| DC Voltage Applied to Outputs (except during programming) | -0.5 V to $+\mathrm{V}_{\mathrm{CC}}$ max. |
| Output Current into Outputs During Programming | 240 mA |
| DC Voltage Applied to Outputs During Programming <br> R296XX <br> R297XX | 26 V |
| Junction Temperature | 24 V |
| Storage Temperature | $+175^{\circ} \mathrm{C}$ |
| Programming Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10 seconds) | $25 \pm 5^{\circ} \mathrm{C}$ |
| Current Density (metallization) | $300^{\circ} \mathrm{C}$ |
| Thermal Resistance, Junction-to-Case $\theta_{\text {Jc }}$ | $<5 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$ |
| Dual-In-Line |  |
| Leadless Chip Carrier | $\leq 11^{\circ} \mathrm{C} / \mathrm{W}$ |
| Flat Pack | $\leq 10^{\circ} \mathrm{C} / \mathrm{W}$ |

## Operating Conditions

| Parameter | Description | Military |  |  |
| :--- | :--- | :---: | :---: | :---: |
|  | Min. | Max. | Unit |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{C}}$ | Case Operating Temperature | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IL} 1}{ }^{1,2}$ | DC Low Level Input Voltage |  | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}{ }^{1}$ | DC High Level Input Voltage | 2.0 |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | AC/Functional Low Level Input Voltage |  | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | AC/Functional High Level Input Voltage | 3.0 |  | V |

## Note:

1. Tests shall be conducted at input test conditions as follows: $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{IH}}(\min )+20 \%,-0 \% ; \mathrm{V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{IL}}(\max )+0 \%,-50 \%$. Devices may be tested using any input voltage within this input voltage range but shall be guaranteed to $\mathrm{V}_{\mathrm{IH}}(\min )$ and $\mathrm{V}_{\mathrm{IL}}(\max )$. CAUTION: To avoid test correlation problems, the test system noise (e.g., testers, handlers, etc.) should be verified to assure that $\mathrm{V}_{\mathrm{IH}}(\min )$ and $\mathrm{V}_{\mathrm{IL}}(\max )$ requirements are not violated at the device terminals.
2. $\mathrm{V}_{\mathrm{IL}}=0.6 \mathrm{~V}$ for Chip Select Pins on all 29600 series devices.

## Electrical Characteristics (Over Operating Range)

Devices conform to MIL-STD-883, Group A, Subgroups 1, 2 and 3.

| Parameter | Description | Conditions |  | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{I}_{\mathrm{OH}}=-1.6 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 2.4 |  | V |
| $\mathrm{V}_{\text {OL }}{ }^{1}$ | Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.5 |  |
| $I_{\text {IL }}$ | Input Low Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | R296XX |  | -250 | $\mu \mathrm{A}$ |
|  |  |  | R297XX |  | -100 |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=$ Max, $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 40 |  |
| $\mathrm{los}^{2}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max}, \mathrm{V}_{\mathrm{OUT}}=0.2 \mathrm{~V}^{3}$ |  | -15 | -85 | mA |
| $\mathrm{V}_{\text {IC }}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{I}_{\text {IN }}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{I}_{\text {CEX }}$ | Output Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max},$ <br> Chip Disabled | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$ |  | +40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  | -40 |  |

## Notes:

1. This characteristic cannot be tested prior to programming; it is guaranteed by factory testing.
2. Not more than one output should be shorted at a time. Duration of the short circuit should not exceed 1 second.
3. $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ for R29791/R29793.

## Pin Definitions

| Symbol | Description |
| :---: | :--- |
| $\mathrm{A}_{0}-\mathrm{A}_{\mathrm{n}}$ | Address Inputs |
| $\overline{\mathrm{CS}}$ | Chip Select Active Low (PROM) |
| CS | Chip Select Active High (PROM) |
| $\overline{\mathrm{PS}}$ | Chip Select Active Low (SPROM) |
| PS | Chip Select Active High (SPROM) |
| $\mathrm{O}_{1}-\mathrm{O}_{\mathrm{n}}$ | Data Outputs |

## $512 \times 8$ PROM—R29621/R29621A

## Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29621AM | R29621M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ <br> All Inputs GND | 155 | 155 | mA |
| $\mathrm{taA}^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 75 | 95 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | 50 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 40 | 40 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 853 | 853 | mW |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29621DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29621DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29621DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29621ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29621ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29621ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 20 Lead Ceramic DIP

## Pin Assignments

Pin 15 is also the programming pin (pp)


## Block Diagram



## $512 \times 8$ SPROM—R29623/R29623A

## Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9,10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29623AM | R29623M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{PS}=\mathrm{V}_{\mathrm{IH}}, \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 45 | 45 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 155 | 155 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 75 | 100 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 80 | 100 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 40 | 40 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 248 | 248 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 853 | 853 | mW |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29623DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29623DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29623DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29623ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29623ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29623ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 20 Lead Ceramic DIP

## Pin Assignments

20 Lead Ceramic DIP

Pin 15 is also the programming pin (pp)


Block Diagram


## $1024 \times 8$ PROM—R29631/R29631A <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29631AM | R29631M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ <br> All Inputs GND | 170 | 170 | mA |
| $\mathrm{taA}^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 75 | 105 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | 50 | ns |
| $\mathrm{ter}^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 40 | 40 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 935 | 935 | mW |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29631DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631FM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631AFMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631ADM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631AFM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29631AFMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 24 Lead Ceramic DIP - .600" Body Width
F = 24 Lead CERPACK

## Pin Assignments

24 Lead Ceramic DIP/24 Lead CERPACK


Pin 20 is also the programming pin (pp)

## Block Diagram



## $1024 \times 8$ SPROM—R29633/R29633A

## Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29633AM | R29633M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \overline{\mathrm{PS}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 45 | 45 | mA |
| ${ }^{\text {ICC }}$ | Supply Current (Enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 170 | 170 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | 105 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{C C}$ | 85 | 130 | ns |
| $\mathrm{ter}^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 40 | 40 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 248 | 248 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 935 | 935 | mW |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29633DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633DM $/ 883 \mathrm{~B}$ | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633FM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633AFM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633AFM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29633AFMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D $=24$ Lead Ceramic DIP - .600" Body Width
F = 24 Lead CERPACK

## Pin Assignments

24 Lead Ceramic DIP/24 Lead CERPACK


Pin 20 is also the programming pin (pp)

## Block Diagram



## $2048 \times 4$ PROM—R29651/R29651A <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29651AM | R29651M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max}$ <br> All Inputs GND | 170 | 170 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | 105 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | 55 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 45 | 45 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 935 | 935 | mW |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $T_{E R}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29651DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29651DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29651DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29651ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29651ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29651ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 18 Lead Ceramic DIP

## Pin Assignments

Pin 10 is also the programming pin (pp)


## Block Diagram



## $2048 \times 4$ SPROM—R29653/R29653A <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29653AM | R29653M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{PS}=\mathrm{V}_{1 \mathrm{H},} \\ & \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 45 | 45 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 170 | 170 | mA |
| $\mathrm{taA}^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 90 | 105 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 95 | 110 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 45 | 45 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 248 | 248 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 935 | 935 | mW |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating Temperature <br> Range |
| :--- | :---: | :---: |
| R29653DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29653DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29653DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29653ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29653ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29653ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 18 Lead Ceramic DIP

## Pin Assignments

18 Lead Ceramic DIP
$\begin{array}{llllllllll}\mathrm{V}_{\mathrm{CC}} & \mathrm{A}_{7} & \mathrm{~A}_{8} & \mathrm{~A}_{9} & \mathrm{O}_{1} & \mathrm{O}_{2} & \mathrm{O}_{3} & \mathrm{O}_{4} & \overline{\mathrm{PS}}\end{array}$


Pin 10 is also the programming pin (pp)

Block Diagram


## $2048 \times 8$ PROM—R29681/R29681A <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29681AM | R29681M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max}$ <br> All Inputs GND | 180 | 180 | mA |
| $t_{A A}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | 120 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | 55 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 35 | 45 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 990 | 990 | mW |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29681DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681LM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681LM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681LMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681SM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ALM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ALM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ALMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ASM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ASM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29681ASMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing S suffix denotes Level S processing
D = 24 Lead Ceramic DIP - .600" Body Width
L = 28 Terminal Leadless Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width
Contact factory regarding flat pack package

## Pin Assignments

28 Terminal Leadless Chip Carrier


24 Lead Ceramic DIP/24 Lead Sidebrazed


## Block Diagram



## $2048 \times 8$ SPROM—R29683/R29683A <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 29683AM | R29683M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (Disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \overline{\mathrm{PS}}=\mathrm{V}_{\mathrm{IH}}, \\ & \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 50 | 50 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 180 | 180 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | 120 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 100 | 125 | ns |
| $\mathrm{ter}^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 45 | 50 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 275 | 275 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 990 | 990 | mW |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $T_{E R}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29683DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683LM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683LM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683LMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683SM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ADM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ADM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ADMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ALM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ALM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ALMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ASM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ASM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29683ASMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D $=24$ Lead Ceramic DIP - .600" Body Width
L = 28 Terminal Leadless Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width
Contact factory regarding flat pack package

## Pin Assignments



24 Lead Ceramic DIP/24 Lead Sidebrazed
$\begin{array}{llllllllll}\mathrm{V}_{\mathrm{CC}} & \mathrm{A}_{8} & \mathrm{~A}_{9} & \mathrm{~A}_{10} & \overline{\mathrm{PS}}_{1} & \mathrm{PS}_{2} & \mathrm{PS}_{3} & \mathrm{O}_{8} & \mathrm{O}_{7} & \mathrm{O}_{6} \\ \mathrm{O}_{5} & \mathrm{O}_{4}\end{array}$

$\begin{array}{lllllllllll}A_{7} & A_{6} & A_{5} & A_{4} & A_{3} & A_{2} & A_{1} & A_{0} & O_{1} & O_{2} & O_{3}\end{array}$ Gnd Pin 20 is also the programming pin (pp)

## Block Diagram



## $4096 \times 8$ PROM—R29771

## Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | R29771M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max}$ <br> All Inputs GND | 190 | mA |
| $t_{A A}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 35 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 1.05 | mW |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $\mathrm{T}_{\mathrm{ER}}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29771DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771DM $/ 883 \mathrm{~B}$ | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771FM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771LM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771LM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771LMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771SM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29771SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 24 Lead Ceramic DIP - .600" Body Width
F = 24 Lead Leadless Chip Carrier
L = 28 Terminal Leadless Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width

## Pin Assignments

28 Terminal Leadless Chip Carrier


Pin 24 is also the programming pin (pp)

24 Lead Ceramic DIP/24 Lead Leaded Chip Carrier/24 Lead Sidebrazed



## Block Diagram



## $4096 \times 8$ SPROM—R29773

## Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | R29773M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \overline{\mathrm{PS}}=\mathrm{V}_{\mathrm{IH}}, \\ & \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 55 | mA |
| $\mathrm{I}_{\mathrm{Cc}}$ | Supply Current (Enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 190 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 85 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 135 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 35 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 303 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 1.05 | W |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $T_{E R}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29773DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773FM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773LM | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773LM/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773LMS | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773SM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29773SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing S suffix denotes Level S processing
D = 24 Lead Ceramic DIP - .600" Body Width
F = 24 Lead Leaded Chip Carrier
L = 28 Terminal Leadless Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width

## Pin Assignments



## Block Diagram



## $8192 \times 8$ PROM—R29791 <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | R29791M |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\text {CC }}=$ Max, All Inputs GND | 190 | mA |
| $t_{A A}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 95 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 50 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 30 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation |  | 1.05 | W |

Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $T_{E R}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29791DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791DM $/ 883 \mathrm{~B}$ | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791FM $/ 883 \mathrm{~B}$ | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791SM $/ 883 \mathrm{~B}$ | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29791SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes MIL-STD-883, Level B processing
S suffix denotes Level S processing
D = 24 Lead Ceramic DIP - .600" Body Width
F $=24$ Lead Leaded Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width

## Pin Assignments

## 24 Lead Ceramic DIP/24 Lead Leaded Chip Carrier/

24 Lead Sidebrazed

Pin 20 is also the programming pin (pp)

## Block Diagram



## $8192 \times 8$ SPROM—R29793 <br> Power and AC Characteristics Over Operating Range

ICC conforms to MIL-STD-883, Group A, Subgroups 1, 2 and 3.
AC parameters conform to MIL-STD-883, Group A, Subgroups 9, 10 and 11.

| Parameter | Description | Test Conditions | Maximum Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | R29793M |  |
| $\mathrm{I}_{\text {CCD }}$ | Power Down, Supply Current (disabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \overline{\mathrm{PS}}=\mathrm{V}_{\mathrm{IH}}, \\ & \text { All other inputs }=\mathrm{GND} \end{aligned}$ | 50 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Enabled) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \\ & \text { All Inputs = GND } \end{aligned}$ | 190 | mA |
| $\mathrm{t}_{\mathrm{AA}}{ }^{2}$ | Address Access Time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}^{1}$ | 95 | ns |
| $\mathrm{t}_{\mathrm{EA}}{ }^{2}$ | Enable Access Time | $\mathrm{R} 1=300 \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ | 145 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{3}$ | Enable Recovery Time | R2 $=600 \Omega$ to GND, 16 mA Load | 30 | ns |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Disabled) |  | 275 | mW |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation (Enabled) |  | 1.05 | W |

## Notes:

1. See AC Test Load Circuit and Switching Waveforms.
2. Speeds are based on a minimum of $50 \%$ of the array being programmed.
3. $T_{E R}$ is guaranteed by design but not performed.

## Ordering Information

| Part Type | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| R29793DM | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793DM/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793DMS | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793FM | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793FM/883B | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793FMS | F | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793SM | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793SM/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| R29793SMS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes MIL-STD-883, Level B processing S suffix denotes Level S processing
D $=24$ Lead Ceramic DIP - .600" Body Width
F = 24 Lead Leaded Chip Carrier
S = 24 Lead Sidebrazed - .300" Body Width

## Block Diagram



## Pin Assignments

24 Lead Ceramic DIP/24 Lead Leaded Chip Carrier/ 24 Lead Sidebrazed
$\begin{array}{lllllllllllll}\mathrm{V}_{\mathrm{Cc}} & \mathrm{A}_{8} & \mathrm{~A}_{9} & \mathrm{~A}_{10} & \overline{\mathrm{PS}} & \mathrm{A}_{11} & \mathrm{~A}_{12} & \mathrm{O}_{8} & \mathrm{O}_{7} & \mathrm{O}_{6} & \mathrm{O}_{5} & \mathrm{O}_{4}\end{array}$

| 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
| $\mathrm{~A}_{7}$ | $\mathrm{~A}_{6}$ | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{4}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{0}$ | $\mathrm{O}_{1}$ | $\mathrm{O}_{2}$ | $\mathrm{O}_{3}$ | Gnd |

[^0]
## AC Test Load Circuit



Notes:

1. $\mathrm{t}_{\mathrm{AA}}$ is tested with switch $\mathrm{S}_{1}$ closed and $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
2. $t_{E A}$ is tested with $C_{L}=30 \mathrm{pF} ; \mathrm{S}_{1}$ is open for high impedance to " 1 " test and closed for high impedance to " 0 " test.
3. $t_{E R}$, is tested with $C_{L}=5 \mathrm{pF} ; \mathrm{S}_{1}$ is open for " 1 " to high impedance test and measured at $\mathrm{V}_{\mathrm{OH}}-0.5 \mathrm{~V}$ output level and is closed for " 0 " to high impedance test and measured at $\mathrm{V}_{\mathrm{OL}}+0.5 \mathrm{~V}$ output level.

## Switching Waveforms



## Dynamic Life Test/Burn-In Circuits

In accordance with MIL-STD-883, Methods 1005/1015, Condition D:
$\mathrm{T}_{\mathrm{A}}=125_{-0}^{+10}{ }^{\circ} \mathrm{C}$ minimum
$\mathrm{V}_{\mathrm{CC}}=5.25 \pm 0.25 \mathrm{~V}$
Square Wave Pulses on $\mathrm{F}_{0}$ to $\mathrm{F}_{\mathrm{n}}$ are:

- $50 \% \pm 10 \%$ duty cycle
- Frequency of each address is to be $1 / 2$ of each preceding input,
with $\mathrm{F}_{0}$ beginning at 100 kHz
(e.g., $\mathrm{F}_{0}=100 \mathrm{kHz} \pm 10 \%$,
$\mathrm{F}_{1}=50 \mathrm{kHz} \pm 10 \%$,
$\mathrm{F}_{2}=25 \mathrm{kHz} \pm 10 \%$,
$\mathrm{Fn}=1 / 2 \mathrm{Fn}-1 \pm 10 \%$, etc.)
Resistors are optional on input pins
 ( $\mathrm{R}=300 \pm 10 \%$ )



## Static Life Test/Burn-In Circuits

In accordance with MIL-STD-883, Methods 1005/1015, Condition C:
$\mathrm{T}_{\mathrm{A}}=125_{-0}^{+10}{ }^{\circ} \mathrm{C}$ minimum
$\mathrm{V}_{\mathrm{CC}}=5.25 \pm 0.25 \mathrm{~V}$
Resistors are optional on input pins ( $\mathrm{R}=300 \Omega \pm 10 \%$ )


## Programming Characteristics



## Programming Timing

## Device Programming Inputs

If you would like to have Fairchild Semiconductor program your devices, please submit one of the following:

- Two masters and truth table
- Two masters and checksum

In either case, we require customer approval prior to programming the devices.

If you need blank devices in order to supply programming masters, please do not hesitate to contact Fairchild Semiconductor Electronics Semiconductor Division for unprogrammed samples.

## Commercial Programmers

(subject to change)
Equipment must be calibrated at regular intervals. Each time a new board or a new programming module is inserted, the whole system should be checked. Both timing and voltages must meet published specifications for the device.

Please contact the following manufacturers for equipment information:

Data I/O Corp.
10525 Willows Road, N.E.
P.O. Box 97046

Redmond, WA 98073-9746
(800) 247-5700

Stag Microsystems Inc. (R296XX Series)
1600 Wyatt Drive, Suite 3
Santa Clara, CA 95054
(408) 988-1118

## Commercial Surface Mount Socket Adapter Manufacturer (subject to change)

Please contact the following manufacturer for equipment information:

Emulation Technology, Inc.
2344 Walsh Avenue, Bldg. F
Santa Clara, CA 95051
(408) 982-0660

The companies listed above are not intended to be a complete guide of manufacturers of programmers or adapters, nor does Fairchild Semiconductor endorse any specific company.

## Mechanical Dimensions

## 24 Lead CERPACK

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .045 | .090 | 1.14 | 2.29 |  |
| b1 | .015 | .019 | .38 | .48 | 4 |
| c1 | .004 | .006 | .10 | .15 | 4 |
| D | - | .640 | - | 16.26 | 3 |
| E | .300 | .420 | 7.62 | 10.67 |  |
| E1 | - | .440 | - | 11.18 | 3 |
| e | .050 BSC |  | 1.27 |  | BSC |
| L | .250 | .370 | 6.35 | 9.40 |  |
| Q | .026 | .045 | .66 | 1.14 | 2 |
| s1 | .005 | - | .13 | - | 5 |

## Notes:

1. Index area: a notch or pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as a pin one identification mark.
2. Dimension $Q$ shall be measured at the point of exit of the lead from the body.
3. This dimension allows for off-center lid, meniscus and glass overrun.
4. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish is applied.
5. Dimension s1 may be .000 (.00mm) minimum if leads number 1, 12, 13 and 24 bend toward the cavity of the package within one lead's width from the point of entry of the lead into the body.

## Mechanical Dimensions (continued)

## 24 Lead Leaded Chip Carrier

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .045 | .115 | 1.14 | 2.92 |  |
| b1 | .015 | .019 | .38 | .48 | 4 |
| c1 | .004 | .006 | .10 | .15 | 4 |
| D | - | .640 | - | 16.26 | 2 |
| E | .350 | .420 | 8.89 | 10.67 |  |
| E1 | - | .450 | - | 11.43 | 2 |
| E2 | .180 | - | 4.57 | - |  |
| E3 | .030 | - | .76 | - |  |
| e | .050 |  | BSC | 1.27 |  |
| BSC | .250 | .370 | 6.35 | 9.40 | 3,5 |
| Q | .026 | .045 | .66 | 1.14 |  |
| s1 | .000 | - | .00 | - | 6 |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification mark shall not be used as a pin one identification mark. Alternatively, a tab (dim. K) may be used to identify pin one.
2. This dimension allows for off-center lid, meniscus and glass overrun.
3. The basic pin spacing is $.050(1.27 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .005$ (.13mm) of its exact longitudinal position relative to pins 1 and 24 .
4. All leads - Increase maximum limit by $.003(0.08 \mathrm{~mm})$ measured at the center of the flat, when finish " A " is applied.
5. Twenty-two spaces.
6. Applies to all four corners (leads number 1, 12, 13, and 24).


## Mechanical Dimensions (continued)

## 28 Terminal Leadless Chip Carrier

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 060 | . 100 | 1.52 | 2.54 | 3,6 |
| A1 | . 050 | . 088 | 1.27 | 2.24 | 3,6 |
| B1 | . 022 | . 028 | . 56 | . 71 | 2 |
| B3 | . 006 | . 022 | . 15 | . 56 | 2, 5 |
| D/E | . 442 | . 460 | 11.23 | 11.68 |  |
| D1/E1 | . 300 BSC |  | 7.62 BSC |  |  |
| D2/E2 | . 150 BSC |  | 3.81 BSC |  |  |
| D3/E3 | - | . 460 | - | 11.68 |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| h | . 040 REF |  | 1.02 REF |  | 4 |
| j | . 020 REF |  | . 51 REF |  | 4 |
| L1 | . 045 | . 055 | 1.14 | 1.40 |  |
| L2 | . 075 | . 095 | 1.91 | 2.41 |  |
| L3 | . 003 | . 015 | . 08 | . 38 | 5 |
| ND/NE | 7 |  | 7 |  | 7 |
| N | 28 |  | 28 |  | 7 |

## Notes:

1. The index feature for terminal 1 identification, optical orientation or handling purposes, shall be within the shaded index areas shown on planes 1 and 2. Plane 1, terminal 1 identification may be an extension of the length of the metalized terminal which shall not be wider than the B1 dimension.
2. Unless otherwise specified, a minimum clearance of .015 inch ( 0.38 mm ) shall be maintained between all metallized features (e.g., lid, castellations, terminals, thermal pads, etc.).
3. Dimension " A " controls the overall package thickness. The maximum " $A$ " dimension is the package height before being solder dipped.
(4) The corner shape (square, notch, radius, etc.) may vary at the manufacturer's option, from that shown on the drawing. The index corner shall be clearly unique.
4. Dimension "B3" minimum and "L3" minimum and the appropriately derived castellation length define an unobstructed three dimensional space traversing all of the ceramic layers in which a castellation was designed. Dimensions "B3" and "L3" maximum define the maximum width and depth of the castellation at any point on its surface. Measurement of these dimensions may be made prior to solder dripping.
5. Chip carriers shall be constructed of a minimum of two ceramic layers.
6. Symbol " $N$ " is the maximum number of terminals. Symbol " $N D$ " and "NE" are the number of terminals along the sides of Length "D" and "E" respectively.


## Mechanical Dimensions (continued)

## 24 Lead Sidebrazed - .300" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b1 | .014 | .023 | .36 | .58 | 7 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c1 | .008 | .015 | .20 | .38 | 7 |
| D | - | 1.280 | - | 32.51 |  |
| E | .220 | .310 | 5.59 | 7.87 |  |
| e | .100 |  | BSC | 2.54 BSC |  |
| eA | .300 BSC |  | 7.62 BSC |  | 4,8 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| S1 | .005 | - | .13 | - | 5 |
| S2 | .005 | - | .13 | - |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 12, 13, and 24 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010$ (. 25 mm ) of its exact longitudinal position relative to pins 1 and 24.
5. Applies to all four corners (leads number 1, 12, 13, and 24).
6. "eA" shall be measured at the centerline of the leads.
7. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat when lead finish is applied.
8. Twenty-two spaces.


## Mechanical Dimensions (continued)

## 18 Lead Ceramic Dual Inline Package (CerDIP)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .960 | - | 24.38 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 | BSC | 5,9 |
| eA | 300 BSC |  | 7.62 BSC |  | 7 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .070 | .38 | 1.78 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark
2. The minimum limit for dimension "b2" may be .023(.58mm) for leads number 1, 8, 9 and 18 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 18.
6. Applies to all four corner's (leads number 1, 8, 9, and 18).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish is applied.
9. Sixteen spaces.


## Mechanical Dimensions (continued)

## 20 Lead Ceramic Dual Inline Package (CerDIP)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c1 | .008 | .015 | .20 | .38 | 8 |
| D | - | 1.060 | - | 25.92 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 |  | BSC | 2.54 |  |
| BSC | 5,9 |  |  |  |  |
| eA | 300 BSC |  | 7.62 BSC |  | 7 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number $1,10,11$ and 20 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010$ ( .25 mm ) of its exact longitudinal position relative to pins 1 and 20.
6. Applies to all four corner's (leads number 1, 10, 11, and 20).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish is applied
9. Eighteen spaces.


Mechanical Dimensions (continued)

## 24 Lead Ceramic Dual Inline Package (CerDIP) - .600" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .225 | - | 5.72 |  |
| b1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c1 | .008 | .015 | .20 | .38 | 8 |
| D | - | 1.290 | - | 32.77 | 4 |
| E | .500 | .610 | 12.70 | 15.49 | 4 |
| e | .100 |  | BSC | 2.54 |  |
| BSC | 5,9 |  |  |  |  |
| eA | 600 |  | BSC | 15.24 BSC |  |
| L | .120 | .200 | 3.05 | 5.08 |  |
| Q | .015 | .075 | .38 | 1.91 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 12, 13 and 24 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 24.
6. Applies to all four corners (leads number 1, 12, 13, and 24).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied.
9. Twenty-two spaces.


Mechanical Dimensions (continued)

## 24 Lead Ceramic Dual Inline Package (CerDIP) - .300" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c1 | .008 | .015 | .20 | .38 | 8 |
| D | - | 1.280 | - | 32.51 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 |  | BSC | 2.54 |  |
| BSC | 5,9 |  |  |  |  |
| L | .300 |  | BSC | 7.62 | BSC |
| Q | .125 | .200 | 3.18 | 5.08 |  |
| s1 | .015 | .060 | .38 | 1.52 | 3 |
| $\alpha$ | .005 | - | .13 | - | 6 |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 12, 13 and 24 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 24.
6. Applies to all four corners (leads number 1, 12, 13, and 24).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by . 003 (.08mm) measured at the center of the flat, when lead finish applied.
9. Twenty-two spaces.


## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

[^0]:    Pin 20 is also the programming pin (pp)

