## RC5040 # Programmable Synchronous DC-DC Converter #### **Features** - Programmable output from 2.1V to 3.5V using integrated 4-bit DAC - 87% efficiency - Oscillator frequency adjustable from 200KHz to 1MHz - On-chip Power Good and Output Enable functions - · Excellent transient response - · Over-Voltage Protection - · Short Circuit Protection - Precision trimmed low TC voltage reference - 20 pin SOIC package - Meets Intel Pentium® Pro VRM specifications using minimum number of external components ## **Applications** - Programmable power supply for Pentium<sup>®</sup> Pro and Pentium<sup>®</sup> based CPU motherboards - VRM module for Pentium<sup>®</sup> Pro CPU - Programmable power supply for high current microprocessors #### Description The RC5040 is a synchronous mode DC-DC controller IC which provides an accurate, programmable output for Pentium® Pro CPU applications. Using an integrated 4-bit DAC to accept a voltage identification (VID) code directly from the CPU, the RC5040 can generate precise output voltages between 2.1V and 3.5V in 100mV increments. Output load currents in excess of 12A can be delivered using minimal external circuitry. The RC5040 is designed to operate in a standard PWM control mode under heavy load conditions and in PFM control mode while supplying light loads for optimal efficiency. An on-board precision low TC voltage reference eliminates the requirement for external components in order to achieve tight voltage regulation. The Pentium Pro® CPU is continuously protected by an integrated Power Good function, which sends an active-low interrupt signal to the CPU in the event that the output voltage is out of tolerance. The internal oscillator can be programmed to operate over a range of 200KHz to 1MHz to allow flexibility in choosing external components. ## **Block Diagram** Rev. 1.3.1 ## **Pin Assignments** ## **Pin Definitions** | Pin Number | Pin Name | Pin Function Description | |------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CEXT | Oscillator capacitor connection. Connecting an external capacitor to this pin sets the internal oscillator frequency from 200 KHz to 1 MHz. Layout of this pin is critical to system performance. See Application Information for details. | | 2 | ENABLE | Output Enable. Open collector/TTL input. Logic LOW will disable output. A $10K\Omega$ internal pull-up resistor assures correct operation if pin is left unconnected. | | 3 | PWRGD | Power Good output flag. Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within ±10% of nominal. | | 4 | IFB | <b>High side current feedback.</b> Pins short 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. | | 5 | VFB | <b>Voltage feedback.</b> Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. | | 6 | VCCA | Analog Vcc. Connect to system 5V supply and decouple to ground with $0.1 \mu F$ ceramic capacitor. | | 7 | VCCD | <b>Digital Vcc.</b> Connect to system 5V supply and decouple to ground with 4.7μF tantalum capacitor. | | 8 | VCCP | Power V <sub>CC</sub> for low side FET driver. Connect to system 5V supply. | | 9 | LODRV | Low side FET driver output. Connect this pin to the gate of the N-channel MOSFET M3 in Figure 2. The trace from this pin to the MOSFET gate should be as short as possible (less than 0.5"). See Application Information for details. | | 10, 11 | GNDP | <b>Power ground.</b> Return pin for high currents flowing in pins 12 and 13 (HIDRV and VCCQP). Connect to low impedance ground. See Application Information for details. | | 12 | HIDRV | High side FET driver output. Connect this pin to the gate of the N-channel MOSFETs M1 and M2 in Figures 1 and 2. The trace from this pin to the MOSFET gates should be kept as short as possible (less than 0.5"). See Application Information for details. | | 13 | VCCQP | Power V <sub>CC</sub> for high side FET driver. VCCQP must be connected to a voltage of at least VCCA + V <sub>GS,ON</sub> (M1). See Application Information for details. | | 14 | GNDD | <b>Digital ground.</b> Return path for digital logic. This pin should be connected to system ground so that ground loops are avoided. See Application Information for details. | ## Pin Definitions (continued) | Pin Number | Pin Name | Pin Function Description | |------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | GNDA | <b>Analog ground.</b> Return path for low power analog circuitry. Connect to system ground so that ground loops are avoided. See Application Information for details. | | 16 | VREF | Reference voltage test point. This pin provides access to the DAC output and should be decoupled to ground using a 0.1μF capacitor. No load should be connected to this pin. | | 17–20 | VID3 –<br>VID0 | Voltage identification (VID) code inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. Internal $10K\Omega$ pull-up resistors assure correct operation if pins are left unconnected. | # Absolute Maximum Ratings<sup>1</sup> | Supply Voltages, VCCA, VCCD, VCCP | 13V | |-----------------------------------------------|--------------| | Supply Voltage for high side FET, VCCQP | 13V | | Voltage Identification Code Inputs, VID3-VID0 | 13V | | Junction Temperature, TJ | 150°C | | Storage Temperature, T <sub>S</sub> | -65 to 150°C | | Lead Soldering Temperature, 10 seconds | 300°C | #### Notes: ## **Operating Conditions** | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------|------------|------|------|------|-------| | Supply Voltages, VCCA, VCCD, VCCP <sup>1</sup> | | 4.5 | 5 | 7 | V | | High side FET supply, VCCQP | | 9 | 10 | 12 | V | | VID Code Input Voltage, Logic HIGH | | 2 | | | V | | VID Code Input Voltage, Logic LOW | | | | 0.8 | V | | PWRGD HIGH Threshold | | | | +7 | %VREF | | PWRGD LOW Threshold | | -7 | | | %VREF | | Operating Ambient Temperature, TA | | 0 | | 70 | ,C | #### Notes: ## **Electrical Specifications** $(V_{CCA}, V_{CCD} = 5V, fosc = 650 \text{ KHz}, and T_A = +25^{\circ}C \text{ using circuit in Figure 1, unless otherwise noted})$ The • denotes specifications which apply over the full operating temperature range. | Parameter | Conditions | | Min. | Тур. | Max. | Units | |----------------------------------|----------------------------------------------------|---|------|-------|------|-------| | Output Voltage | T <sub>A</sub> = 0-70°C, See Table 1. | • | 2.0 | | 3.5 | V | | Output Current <sup>1</sup> | | | | 12.5 | 14.5 | Α | | Setpoint Accuracy <sup>2</sup> | I <sub>LOAD</sub> = 5.25A | | | 1.0 | 1.5 | % | | Output Temperature Drift | T <sub>A</sub> = 0-70°C | • | | +40 | | ppm/ | | Load Regulation | I <sub>LOAD</sub> = 0.5 to 12.5A | • | | -1.0 | | %Vo | | Line Regulation | $V_{IN} = 4.75-5.25V$ , $I_{LOAD} = 12.5A$ | • | | +0.14 | | %Vo | | Output Ripple/Noise, pk-pk | V <sub>OUT</sub> = 2.1–3.5V, 20MHz BW | • | | 30 | | mV | | Cumulative Accuracy <sup>3</sup> | T <sub>A</sub> = 0-70°C | • | | ±3.3 | ±5.0 | % | | Efficiency | I <sub>LOAD</sub> = 12.5A, V <sub>OUT</sub> = 3.3V | • | 80 | 85 | | % | <sup>1.</sup> Functional operation under any of these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings. <sup>1.</sup> In non-synchronous operation, VCCP must be connected to GND. ## **Electrical Specifications** (continued) (VCCA, VCCD = 5V, fosc = 650 KHz, and TA = +25°C using circuit in Figure 1, unless otherwise noted) The • denotes specifications which apply over the full operating temperature range. | Parameter | Conditions | | Min. | Тур. | Max. | Units | |-----------------------------------------|----------------------------|---|------|------|------|-------| | Short Circuit Detect Threshold | Internal comparator offset | • | 100 | 120 | 140 | mV | | Output Current Driver | | | 0.5 | 1.0 | | Α | | Power Dissipation | No load | | | 0.1 | 0.2 | W | | Thermal Impedance, θJA | | | | 80 | | °C/W | | Response Time, Sleep to Full Load | | | | 10 | | μs | | Oscillator Frequency Range <sup>4</sup> | | | 0.2 | | 1 | MHz | | Oscillator Frequency Accuracy | excludes tolerance of CEXT | | | 10 | | % | | Maximum Duty Cycle in PWM Mode | | | 90 | 95 | | % | | Minimum Pulse Width in PFM Mode | | | | | 100 | ns | | Response Time to Short Circuit | | | | 15 | 30 | ns | | Soft Start Duration at Power-Up | | | | 10 | | μs | | Load Transient, 0.5 to 12.5A step | Slew rate = 30A/µs | | | 100 | | mV | #### Notes: - 1. The maximum output current is limited only by the external components used and their thermal limitations. For loads greater than 12.5A, adequate thermal management is required to achieve optimal performance and reliability. - 2. Setpoint Accuracy includes Output Ripple/Noise. - 3. Cumulative Accuracy is determined by Setpoint Accuracy, Line and Load Regulation, Output Ripple/Noise, Transient Performance and Temperature Drift. - 4. See Typical Operating Characteristics. Table 1. Voltage Identification Codes<sup>1</sup> | Pent | Pentium Pro™ Processor Pins VII | | | | Setpoint Accuracy <sup>2</sup> | Cumulative Accuracy <sup>3</sup> | |------|---------------------------------|------|------|----------|--------------------------------|----------------------------------| | VID3 | VID2 | VID1 | VID0 | Setpoint | (mV) | (mV) | | 1 | 1 | 1 | 1 | 2.0 | _ | _ | | 1 | 1 | 1 | 0 | 2.1 | ±31 | ±105 | | 1 | 1 | 0 | 1 | 2.2 | ±33 | ±110 | | 1 | 1 | 0 | 0 | 2.3 | ±34 | ±115 | | 1 | 0 | 1 | 1 | 2.4 | ±36 | ±120 | | 1 | 0 | 1 | 0 | 2.5 | ±37 | ±125 | | 1 | 0 | 0 | 1 | 2.6 | ±39 | ±130 | | 1 | 0 | 0 | 0 | 2.7 | ±40 | ±135 | | 0 | 1 | 1 | 1 | 2.8 | ±42 | ±140 | | 0 | 1 | 1 | 0 | 2.9 | ±43 | ±145 | | 0 | 1 | 0 | 1 | 3.0 | ±45 | ±150 | | 0 | 1 | 0 | 0 | 3.1 | ±46 | ±155 | | 0 | 0 | 1 | 1 | 3.2 | ±48 | ±160 | | 0 | 0 | 1 | 0 | 3.3 | ±49 | ±165 | | 0 | 0 | 0 | 1 | 3.4 | ±51 | ±170 | | 0 | 0 | 0 | 0 | 3.5 | ±60 | ±175 | #### Notes: - 1. 0 = processor pin connected to VSS. 1 = Open. - 2. Setpoint Accuracy includes Output Ripple/Noise. - 3. Cumulative Accuracy includes Setpoint Accuracy, Line & Load Regulation, Transient Effects and Temperature Drift. 4 ## **Typical Operating Characteristics** (VCCA, VCCD = 5V, fosc = 650 KHz, and TA = +25°C using circuit in Figure 1, unless otherwise noted) ## **Typical Operating Characteristics** (continued) 65-5040-08 Time (20ms/division) Time (50ms/division) #### **Test Circuits** Figure 1. Non-Synchronous DC-DC Converter Application Schematic Figure 2. Synchronous DC-DC Converter Application Schematic | Table | 2 | RC50 | በ4በ | Rill | Λf | Mate | riale | |-------|---|------|-----|------|----|------|-------| | | | | | | | | | | Reference | Part Number | Description | Relevant Spec. | |---------------------|---------------------------|--------------------------------------------------|---------------------------------------------------------| | C4, C5, C7-C10 | Panasonic ECU-V1H104ZFX | 0.1μF 50V capacitor | | | C6 | Panasonic ECSH1CY475R | 4.7μF 16V capacitor | | | C <sub>EXT</sub> | Panasonic ECU-V1H121JCG | 39pF capacitor | | | C12 | Panasonic ECSH1CY105R | 1μF 16V capacitor | | | C1, C2, C3 | Sanyo 6MV1000GX | 1000μF 6.3V electrolytic capacitor | | | C11 | Panasonic ECU-V1H224ZFX | 0.22μF 50V capacitor | | | C13-C15 | Sanyo 6MV1500GX | 1500μF 6.3 electrolytic capacitor | ESR < 0.047 Ω | | DS1 | General Instrument SS32 | Schottky Diode | 3A, 20V | | DS2 | General Instrument IN5817 | 7 | 8 | | 8 | Skynet 320-8107 | 1.3μH inductor | | | L2 <sup>1</sup> | Skynet 320-6110 | 2.5μH inductor | | | M1, M2 <sup>2</sup> | Fuji 2SK1388 | N-Channel Logic Level<br>Enhancement Mode MOSFET | $R_{DS(ON)} < 37m\Omega$<br>$V_{GS} < 4V$ , $I_D > 20A$ | | RSENSE | Copel A.W.G #18 | 6 mΩ CuNi Alloy Wire Resistor | | | R1–R4, R6, R7 | Panasonic ERJ-6ENF10.0KV | 10K 5% Resistors | | #### Notes: - 1. The inductor L2 is recommended to isolate the 5V input supply from current surges caused by MOSFET switching. L2 is not required for normal operation and may be omitted if desired. - A total of 3 MOSFETs are recommended only for the synchronous DC-DC converter application. For the non-synchronous application, the low side MOSFET M3 is not used. ### **Application Information** #### Simple Step-Down Converter Figure 3. Simple Buck DC-DC Converter Figure 3 illustrates a step-down DC-DC converter with no feedback control. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5040. Referring to Figure 3, the basic operation begins by closing the switch S1. When S1 is closed, the input voltage V<sub>IN</sub> is impressed across inductor L1. The current flowing in this inductor is given by the following equation: $$I_{L} = \frac{(V_{IN} - V_{OUT})T_{ON}}{L1}$$ where Ton is the duty cycle (the time when S1 is closed). When S1 opens, the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation: $$I_{L} = \frac{V_{OUT}(T_{S} - T_{ON})}{L1}$$ where: $T_S$ is the overall switching period. $(T_S - T_{ON})$ is the time during which S1 is open. By solving these two equations, we can arrive at the basic relationship for the output voltage of a step-down converter: $$V_{OUT} = V_{IN} \left( \frac{T_{ON}}{T_S} \right)$$ In order to obtain a more accurate approximation for V<sub>OUT</sub>, we must also include the forward voltage V<sub>D</sub> across diode D1 and the switching loss, Vsw. After taking into account these factors, the new relationship becomes: $$V_{OUT} = (V_{IN} + V_D - V_{SW}) \frac{T_{ON}}{T_S} - V_D$$ #### Overview The RC5040 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5040 can be configured to deliver more than 14.5A of output current. During heavy loading conditions, the RC5040 functions as a current-mode PWM stepdown regulator. Under light loads, the regulator functions in the PFM (pulse frequency modulation), or pulse skipping mode. The controller will sense the load level and switch between the two operating modes automatically, thus optimizing its efficiency under all loading conditions. Figure 4. Typical Switching Waveforms #### Main Control Loop digital control block. Refer to the Block Diagram on page 1. The control loop of the regulator contains two main sections; the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the The additional comparators in the analog control section set the thresholds of where the RC5040 enters its pulse skipping mode during light loads as well as the point at which the maximum current comparator disables the output drive signals to the external power MOSFETs. The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output pin that controls the external power MOSFET. The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5040 to operate at clock speeds as high as 1MHz. #### **High Current Output Drivers** The RC5040 contains two identical high current output drivers which utilize high speed bipolar transistors arranged in a push-pull configuration. Each driver is capable of delivering 1A of current in less than 100ns. Each driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity. The HIDRV driver has a power supply, VCCQP, which is boot-strapped from a flying capacitor as illustrated in Figure 2. Using this configuration, C12 is alternately charged from VCC via the Schottky diode DS2 and then boosted up when the FET is turned on. This scheme provides a VCCQP voltage equal to $2 \cdot VCC - VDS(DS2)$ , or approximately 9.5V with VCC =5V. This voltage is sufficient to provide the 9V gate drive to the external MOSFET required in order to achieve a low RDS(ON). Since the low side synchronous FET is referenced to ground (refer to Figure 4), there is no need to boost the gate drive voltage and its VCCP power pin can be tied to VCC. See Typical Operating Characteristics for typical full load VCCQP waveform. #### Internal Voltage Reference The reference included in the RC5040 is a 1.24V precision band-gap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference input is the resulting output from an integrated 4-bit DAC. The DAC is provided in accordance with the Pentium Pro specification guideline, which requires the DC-DC converter output to be directly programmable via a 4-bit voltage identification (VID) code. This code will scale the reference voltage from 2.0V (no CPU) to 3.5V in 100mV increments. For guaranteed stable operation under all loading conditions, a $10 \mathrm{K}\Omega$ pull-up resistor and $0.1 \mu\mathrm{F}$ of decoupling capacitance should be connected to the VREF pin. #### **Power Good** The RC5040 Power Good function is designed in accordance with the Pentium Pro DC-DC converter specification and provides a constant voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed ±7% of its nominal setpoint. The Power Good flag provides no other control function to the RC5040. #### **Output Enable (OUTEN)** The DC-DC converter accepts an open collector signal for controlling the output voltage. A logic low on the ENABLE pin disables the output voltage. When disabled, the PWRGD output is in the low state. This feature is available for the RC5040 only. #### **Upgrade Present (UP#)** Intel's specifications state that the DC-DC converter must accept an open collector signal, used to indicate the presence of an upgrade processor. The typical state is high (standard CPU). When in the low or ground state (OverDrive processor present), the output voltage must be disabled unless the converter can supply the OverDrive processor's specifications. When disabled, the PWRGD output must be in the low state. Since the RC5040 can supply the OverDrive processor specifications, the UP# signal is not required. #### **Over-Voltage Protection** The RC5040 provides a constant monitor of the output voltage for protection against overvoltage conditions. If the voltage at the VFB pin exceeds 20% of the selected program voltage, an overvoltage condition will be assumed, and the RC5040 will disable the output drive signal to the MOSFET(s). #### **Short Circuit Protection** A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When voltage developed across the sense resistor exceeds the comparator threshold voltage, the RC5040 will disable the output drive signal to the MOSFET(s). The DC-DC converter returns to normal operation after the fault has been removed, for either an overvoltage or a short circuit condition. #### Oscillator The RC5040 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 200KHz and 1MHz. This scheme allows maximum flexibility in setting the switching frequency as well as choosing external components. In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor, and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller. As the operating frequency is increased, the user should note that the efficiency losses due to switching are relatively fixed per switching cycle. Therefore, as the switching frequency is increased, so is the contribution toward efficiency due to switching losses. Careful analysis of the RC5040 DC-DC controller has resulted in an optimal operating frequency of 650KHz, which allows the use of smaller inductive and capacitive components while maximizing peak efficiency under all operating conditions. # Design Considerations and Component Selection #### **MOSFET Selection** This application requires N-channel *Logic Level* Enhancement Mode Field Effect Transistors. Desired characteristics are as follows: - Low Static Drain-Source On-Resistance, R<sub>DS(on)</sub> < 37 mΩ (lower is better)</li> - Low gate drive voltage, VGS < 4V</li> - Power package with low thermal resistance - Drain current rating of 20A minimum - Drain-Source voltage > 15V The on-resistance (RDS(ON)) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 5 presents a list of suitable MOSFETs for this application. **Table 5. MOSFET Selection Table** | | | | R <sub>DS,O</sub> | N( <b>m</b> Ω) | | Thermal | |------------------------------------|-----------------------------------|------------------------|-------------------|----------------|----------------------|-------------------------------------------------------| | Manufacturer & Model # | Conditions <sup>1</sup> | | Тур. | Max. | Package | Resistance | | Fuji | Vgs = 4V, | T <sub>J</sub> = 25°C | 25 | 37 | TO-220 | ФЈА = 75 | | 2SK1388 | I <sub>D</sub> = 17.5A | T <sub>J</sub> = 125°C | 37 | | | | | Siliconix | V <sub>GS</sub> = 4.5V, | T <sub>J</sub> = 25°C | 16.5 | 20 | SO-8 | $\Phi_{\text{JA}} = 50$ | | SI4410DY | I <sub>D</sub> = 5A | T <sub>J</sub> = 125°C | 28 | 34 | (SMD) | | | National Semiconductor<br>NDP706AL | VGS = 5V,<br>I <sub>D</sub> = 40A | T <sub>J</sub> = 25°C | 13 | 15 | TO-220 | $\Phi_{\text{JA}} = 62.5$<br>$\Phi_{\text{JC}} = 1.5$ | | NDP706AEL | | T <sub>J</sub> = 125°C | 20 | 24 | | | | National Semiconductor | VGS = 4.5V, | T <sub>J</sub> = 25°C | 31 | 40 | TO-220 | $\Phi_{JA} = 62.5$ | | NDP603AL | I <sub>D</sub> = 10A | T <sub>J</sub> = 125°C | 42 | 54 | | $\Phi_{\text{JC}} = 2.5$ | | National Semiconductor | VGS = 5V, | T <sub>J</sub> = 25°C | 22 | 25 | TO-220 | $\Phi_{JA} = 62.5$ | | NDP606AL | I <sub>D</sub> = 24A | T <sub>J</sub> = 125°C | 33 | 40 | | $\Phi_{\text{JC}} = 1.5$ | | Motorola | V <sub>GS</sub> = 5V, | T <sub>J</sub> = 25°C | 6 | 9 | TO-263 | $\Phi_{JA} = 62.5$ | | MTB75N03HDL | I <sub>D</sub> = 37.5A | T <sub>J</sub> = 125°C | 9.3 | 14 | (D <sub>2</sub> PAK) | $\Phi_{\text{JC}} = 1.0$ | | Int. Rectifier | V <sub>GS</sub> = 5V, | T <sub>J</sub> = 25°C | _ | 28 | TO-220 | $\Phi_{\text{JA}} = 62.5$ | | IRLZ44 | I <sub>D</sub> = 31A | T <sub>J</sub> = 125°C | _ | 46 | | $\Phi_{\text{JC}} = 1.0$ | | Int. Rectifier | VGS = 4.5V, | T <sub>J</sub> = 25°C | _ | 19 | TO-220 | $\Phi_{JA} = 62.5$ | | IRL3103S | I <sub>D</sub> = 28A | T <sub>J</sub> = 125°C | | 31 | | $\Phi_{\text{JC}} = 1.0$ | Note: $R_{DS(ON)}$ values at $T_J = 125^{\circ}C$ for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only. Only National Semiconductor offers maximum values at $T_J = 125^{\circ}C$ . #### **Two MOSFETs in Parallel** We recommend that two MOSFETs be used in parallel instead of one single MOSFET. Significant advantages are realized using two MOSFETs in parallel: · Significant reduction of power dissipation. Maximum current of 14A with one MOSFET: $$P_{MOSFET} = (I^2 R_{DS(ON)})(Duty Cycle) = (14)^2(0.050*)(3.3+0.4)/(5+0.4-0.35) = 7.2 W$$ With two MOSFETs in parallel: $$P_{MOSFET} = (I^2 R_{DS(ON)})(Duty Cycle) = (14/2)^2(0.037*)(3.3+0.4)/(5+0.4-0.35) = 1.3W/FET$$ - \*Note: R<sub>DS(on)</sub> increases with temperature. Assume R<sub>DS(on)</sub>=25mΩ at 25°C. R<sub>DS(on)</sub> can easily increase to 50mΩ at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the R<sub>DS(on)</sub> to rise above the listed maximum value of 37mΩ. - Less heat sink required. With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, there will be considerably less heat sink required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at 2°C/W and the motherboard serves as an excellent heat sink. Higher current capability. With thermal management under control, this on-board DC-DC converter is able to deliver load currents up to 14.5A with no problem at all. #### **MOSFET Gate Bias** Figure 5 employs a charge pump to provide gate bias. Capacitor CP is the charge pump deployed to boost the voltage of the RC5040 output driver. When the MOSFET switches off, the source of the MOSFET is at -0.6V. VCCQP is charged through the Schottky diode to 4.5V. Thus, the capacitor CP is charged to 5V. When the MOSFET turns on, the source of the MOSFET voltage is equal to 5V. The capacitor voltage follows, and hence provides a voltage at VCCQP equal to 10V. The Schottky is required to provide the charge path when the MOSFET is off. The Schottky reverses bias when the VCCQP goes to 10V. The charge pump capacitor, CP, needs to be a high Q and high frequency capacitor. A $1\mu F$ ceramic capacitor is recommended here. Figure 6. R(DS) vs. VGS for Selected MOSFETs #### **Converter Efficiency** Losses due to parasitic resistance in the switches, coil, and sense resistor dominate at high load-current level. The major loss mechanisms under heavy loads, in usual order of importance, are: - MOSFET I<sup>2</sup>R Losses - Inductor Coil Losses - Sense Resistor Losses - · gate-charge losses - · diode-conduction losses - · transition losses - Input Capacitor losses - losses due to the operating supply current of the IC. Efficiency of the converter under heavy loads can be calculated as follows: $$\label{eq:efficiency} \text{Efficiency} = \frac{P_{\text{OUT}}}{p_{\text{IN}}} = \frac{I_{\text{OUT}} \times V_{\text{OUT}}}{I_{\text{OUT}} \times V_{\text{OUT}} + P_{\text{LOSS}}} \; ,$$ $\text{where} \quad P_{\text{LOSS}} = PD_{\text{MOSFET}} + PD_{\text{INDUCTOR}} + PD_{\text{RSENSE}} + PD_{\text{GATE}} + PD_{\text{DIODE}} + PD_{\text{TRAN}} + PD_{\text{CAP}} + PD_{\text{ICOL}} + PD_{\text{CAP}} +$ #### **Design Equations:** (1) $PD_{MOSFET} = I_{OUT}^{2} \times R_{DS(ON)} \times DutyCycle$ $$\label{eq:where DutyCycle} where \ \ DutyCycle = \frac{V_{OUT} + V_{D}}{V_{IN} + V_{D} - V_{SW}}$$ - (2) $PD_{INDUCTOR} = I_{OUT}^2 \times R_{INDUCTOR}$ - (3) $PD_{RSENSE} = I_{OUT}^2 \times R_{SENSE}$ - (4) $PD_{GATE} = q_{GATE} \times f \times 5V$ , where $q_{GATE}$ is the gate charge and f is the switching frequency - (5) $PD_{DIODE} = V_f \times I_{OUT}(1 Dutycycle)$ - (6) $PD_{TRAN} = \frac{V_{IN}^2 \times C_{RSS} \times I_{LOAD} \times f}{I_{DRIVE}}$ , where CRSS is the reverse transfer capacitance of the high-side MOSFET. (7) $$PD_{CAP} = I_{RMS}^{2} \times ESR$$ (8) $$PD_{IC} = V_{CC} \times I_{CC}$$ #### Example: DutyCycle = $$\frac{3.3 + 0.5}{5 + 0.5 - 0.3} = 0.73$$ $$PD_{MOSFET} = 10^2 \times 0.030 \times 0.73 = 2.19W$$ $$PD_{INDUCTOR} = 10^2 \times 0.010 = 1W$$ $$PD_{RSENSE} = 10^2 \times 0.0065 = 0.65W$$ $$PD_{GATE} = CV \times f \times 5V = 1.75 \text{nf} \times (9-1)V \times 650 \text{Khz} \times 5V = 0.045 \text{W}$$ $$PD_{DIODE} = 0.5 \times 10(1 - 0.73) = 1.35W$$ $$PD_{TRAN} = \frac{5^2 \times 400 pf \times 10 \times 650 khz}{0.7A} \sim 0.010W$$ $$PD_{CAP} = (7.5 - 2.5)^2 \times 0.015 = 0.37W$$ $$PD_{IC} = 0.2W$$ $$PD_{LOSS} = 2.19W + 1.0W + 0.65W + 0.045W + 1.35W + 0.010W + 0.37W + 0.2W = 5.815W$$ :. Efficiency = $$\frac{3.3 \times 10}{3.3 \times 10 + 5.815} \sim 85\%$$ #### Selecting the Inductor The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the coil resistance (R1). The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency (>500KHz) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400KHz. Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: $P_{LOSS} = I_0^2 \times R1$ . The value of the inductor is a function of the oscillator duty cycle (TON) and the maximum inductor current (IpK). IpK can be calculated from the relationship: $$I_{PK} = I_{MIN} + \left(\frac{V_{IN} - V_{SW} - V_{D}}{L}\right) T_{ON}$$ Where $T_{ON}$ is the maximum duty cycle and $V_D$ is the forward voltage of diode DS1. Then the inductor value can be calculated using the relationship: $$L = \left(\frac{V_{IN} - V_{SW} - V_{O}}{I_{PK} - I_{MIN}}\right) T_{ON}$$ Where V<sub>SW</sub> (R<sub>DSON</sub> x I<sub>O</sub>) is the drain-to-source voltage of M1 when it is switched on. #### Implementing Short Circuit Protection Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Fairchild Semiconductor has implemented a current sense methodology to disable the output drive signal to the MOSFET(s) when an over current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has the threshold voltage, nominally of 120mV. Table 6 states the limits for the comparator threshold of the Switching Regulator. | Table 6. RC5040 Sho | rt Circuit Comparator | |---------------------|-----------------------| | Threshold Voltage | | | | Short Circuit Comparator Vthreshold (mV) | |---------|------------------------------------------| | Typical | 120 | | Minimum | 100 | | Maximum | 140 | When designing the external current sense circuitry, the designer must pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels. The design equation used to set the short circuit threshold limit is as follows: $$R_{SENSE} = \frac{V_{th}}{I_{SC}}$$ , where: $I_{SC} = Output$ short circuit current $$I_{SC} \ge I_{\text{inductor}} = I_{\text{Load, max}} + \frac{(I_{PK} - I_{\min})}{2}$$ Where $I_{pk}$ and $I_{min}$ are peak ripple current and $I_{load, max}$ = maximum output load current The designer must also take into account the current ( $Ip_K - I_{min}$ ), or the ripple current flowing through the inductor under normal operation. Figure 7 illustrates the inductor current waveform for the RC5040 DC-DC converter at maximum load. Figure 7. Typical DC-DC Converter Inductor Current Waveform The calculation of this ripple current is as follows: $$\frac{(I_{\rm pk} - I_{\rm min})}{2} = \frac{(V_{\rm IN} - V_{\rm SW} - V_{\rm OUT})}{L} \times \frac{(V_{\rm OUT} + V_{\rm D})}{(V_{\rm IN} - V_{\rm SW} + V_{\rm D})} T$$ where: • V<sub>in</sub>= input voltage to Converter - V<sub>SW</sub>=voltage across Switcher (MOSFET) =I<sub>LOAD</sub> x RDS(ON) - V<sub>D</sub>= Forward Voltage of the Schottky diode - T = the switching period of the converter = 1/fs, where fs = switching frequency. For an input voltage of 5V, an output voltage of 3.3V, an inductor value of $1.3\mu H$ and a switching frequency of 650KHz (using $C_{\rm EXT}=39{\rm pF}$ ), the inductor current can be calculated as follows: $$\frac{(I_{pk} - I_{min})}{2} = \frac{(5.0 - 14.5 \times 0.037 - 3.3)}{1.3 \times 10^{-6}} \times$$ $$\frac{(3.3+0.5)}{(5.0-14.5\times0.037+0.5)} \times \frac{1}{650\times10^3} = 1.048A$$ Therefore, the peak current, IpK, through the inductor for a 14.5A load is found to be: $$I_{SC} \ge I_{inductor} = I_{Load, max} + \frac{(I_{PK} - I_{min})}{2} = 14.5 + 1 = 15.5A$$ As a result, the short circuit detection threshold must be at least 15.5A. The next step is to determine the value of the sense resistor. Including sense resistor tolerance, the sense resistor value can be approximated as follows $$R_{SENSE} = \frac{V_{th,min}}{I_{SC}} \times (1 - TF) = \frac{V_{th,min}}{1.0 + I_{Load,max}} \times (1 - TF)$$ Where TF = Tolerance Factor for the sense resistor. There are several different type of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various type of sense resistors. Table 7. Comparison of Sense Resistors<sup>1</sup> | Description | Motherboard<br>Trace Resistor | Discrete Iron<br>Alloy<br>resistor (IRC) | Discrete Metal<br>Strip surface<br>mount resistor<br>(Dale) | Discrete MnCu<br>Alloy wire<br>resistor | Discrete<br>CuNi Alloy<br>wire resistor<br>(Copel) | |----------------------------|---------------------------------------|------------------------------------------|-------------------------------------------------------------|-----------------------------------------|----------------------------------------------------| | Tolerance<br>Factor (TF) | ±29% | ±5%<br>(±1% available) | ±1% | ±10% | ±10% | | Size<br>(L x W x H) | 2" x 0.2" x 0.001"<br>(1 oz Cu trace) | 0.45" x 0.065" x<br>0.200" | 0.25" x 0.125" x<br>0.025" | 0.200" x 0.04" x<br>0.160" | 0.200" x 0.04" x<br>0.100" | | Power capability | >50 <b>A</b> /in | 1 watt<br>(3W and 5W<br>available) | 1 watt | 1 watt | 1 watt | | Temperature<br>Coefficient | +4,000 ppm | +30 ppm | ±75 ppm | ±30 ppm | ±20 ppm | | Cost<br>@10,000 piece | Low<br>included in<br>motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 | #### Notes: 1. Refer to Appendix A for Directory of component suppliers Based on the Tolerance in the above table, For Embedded PC Trace Resistor and for $I_{load,max}$ =14.5A: $$R_{SENSE} = \frac{V_{th,min}}{1.0A + I_{Load, max}} \times (1 - TF)$$ = $\frac{100 \text{mV}}{1.0A + 14.5A} \times (1 - 29\%) = 4.6 \text{m}\Omega$ For discrete resistor and $I_{load, max} = 14.5A$ : $$\begin{split} R_{\rm SENSE} &= \frac{V_{\rm th,min}}{1.0\,\mathrm{A} + \mathrm{I}_{\rm Load,\,max}} \times (1 - \mathrm{TF}) \\ &= \frac{100\mathrm{mV}}{1.0\,\mathrm{A} + 14.5\,\mathrm{A}} \times (1 - 5\%) = 6.1\mathrm{m}\Omega \end{split}$$ For user convenience, Table 8 lists recommended Value for sense resistor for various load current using Embedded PC Trace Resistor or Discrete Resistor. Table 8. R<sub>sense</sub> for various load currents | I <sub>Load,max</sub> (A) | RSENSE<br>PC Trace<br>Resistor (mΩ) | R <sub>SENSE</sub> Discrete Resistor (mΩ) | | |---------------------------|-------------------------------------|-------------------------------------------|--| | 10.00 | 6.5 | 8.6 | | | 11.20 | 5.8 | 7.8 | | | 12.40 | 5.3 | 7.1 | | | 13.90 | 4.8 | 6.4 | | | 14.00 | 4.7 | 6.3 | | | 14.50 | 4.6 | 6.1 | | #### **RC5040 Short Circuit Current Characteristics** The RC5040 has a short circuit current characteristic that includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output with a sense resistor of 6 m $\Omega$ is presented in the Typical Operating Characteristics section, page 5. The converter performs with a normal load regulation characteristic until the voltage across the resistor reaches the internal short circuit threshold of 120mV. At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit mode of control. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter. #### **Schottky Diode Selection** The application circuit diagrams of Figures 1 and 2 show two Schottky diodes, DS1 and DS2. In synchronous mode, DS1 is used in parallel with M3 to prevent the lossy diode in the FET from turning on. DS2 serves a dual purpose. As configured, it allows the VCCQP supply pin of the RC5040 to be bootstrapped up to 9V using capacitor C12. When the lower MOSFET M3 is turned on, one side of capacitor C12 is connected to ground while the other side of the capacitor is being charged up to voltage VIN - VD through DS2. The voltage that is then applied to the gate of the MOSFET is VCCQP - VSAT, or typically around 9V. A vital selection criteria for DS1 and DS2 is that they exhibit a very low forward voltage drop, as this parameter can directly affect the regulator efficiency. In non-synchronous mode, DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. Table 9 lists several suitable Schottky diodes. Note that the MBR2015CTL has a very low forward voltage drop. This diode is most ideal for application where output voltage is required to be less than 2.8V. **Table 9. Schottky Diode Selection Table** | Manufacturer<br>Model # | Conditions | Forward Voltage<br>V <sub>F</sub> | | |-------------------------|---------------------------|-----------------------------------|--| | Philips | $I_F = 20A; T_j = 25$ °C | < 0.84V | | | PBYR1035 | $I_F = 20A; T_j = 125$ °C | < 0.72V | | | Motorola | $I_F = 20A; T_j = 25$ °C | < 0.84V | | | MBR2035CT | $I_F = 20A; T_j = 125$ °C | < 0.72V | | | Motorola | $I_F = 15A; T_j = 25$ °C | < 0.84V | | | MBR1545CT | $I_F = 15A; T_j = 125$ °C | < 0.72V | | | Motorola | $I_F = 20A; T_j = 25$ °C | < 0.58V | | | MBR2015CTL | $I_F = 20A; T_j = 150$ °C | < 0.48V | | #### **Output Filter Capacitors** Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5040. The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET. Low "ESR" capacitors are best suited for this type of application and can influence the converter's efficiency if not chosen carefully. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths. The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained using the following equation: $$ESR = \frac{DF}{2\pi fC}$$ Where: - · DF is the dissipation factor of the capacitor - f is the operating frequency - C is the capacitance in farads With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows: $$C(\mu F) = \frac{I_O \times \Delta T}{\Delta V - I_O \times ESR}$$ Where $\Delta V$ is the maximum voltage deviation due load transient $\Delta T$ is reaction time of the power source (Loop response time of the RC5040) and it is approximately $8\mu s$ Io is the output load current For $I_O = 10A$ , and $\Delta V = 75 \text{mV}$ , the bulk capacitor required can be approximated as follows: $$C(\mu F) = \frac{I_O \times \Delta T}{\Delta V - I_O \times ESR} = \frac{10A \times 8\mu s}{75mV - 10A \times 5m\Omega} = 3200\mu F$$ #### Input filter We recommend that the design include an input inductor between the system +5V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5V supply from noise occurring in the switching portion of the DC-DC converter and to also limit the inrush current into the input capacitors on power up. A value of around $2.5\mu H$ is recommended. Figure 8. Input Filter # PCB Layout Guidelines and Considerations #### **PCB Layout Guidelines** Placement of the MOSFETs relative to the RC5040 is critical. The MOSFETs (M1 & M2), should be placed such that the trace length of the HIDRV pin from the RC5040 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET. This noise will radiate all over the board, and because it is switching at such a high voltage and frequency, it will be very difficult to suppress. Figure 9 below depicts an example of good placement for the MOSFETs in relation to the RC5040 and also an example of problematic placement for the MOSFETs. In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5040. That is to say, traces that connect to pins 12 and 13 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 5, and pin 16. Place decoupling capacitors (.1μF) as close to the RC5040 pins as possible. Extra lead length on these will negate their ability to suppress noise. - 3. Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help give isolation between pins. - 4. Surround the CEXT timing capacitor with a ground trace as much as possible. Also be sure to keep a ground or power plane underneath the capacitor for further noise isolation. This will help to shield the oscillator pin 1 from the noise on the PCB. Place this capacitor as close to the RC5040 pin 1 as possible. - 5. Place MOSFETs, inductor and Schottky as close together as possible for the same reasons as #1 above. Place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a 0.1μF decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter. - 6. The traces that run from the RC5040 IFB (pin 4) and VFB (pin 5) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5040 feedback input. Try as much as possible to run the noisy switching signals (HIDRV & VCCQP) on one layer; and use the inner layers for only power and ground. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB. Figure 9. MOSFET Layout Guidelines # Example of a Layout on a PC Motherboard and Gerber File A reference design for motherboard implementation of the RC5040 along with Layout Gerber File and Silk Screen are presented below. The actual Gerber File can be obtained from a Fairchild Semiconductor local Sales Rep Office or from Fairchild Semiconductor Marketing Department at 415-966-7819. #### **RC5040 Evaluation Board** Fairchild Semiconductor provides an evaluation board for the purpose of verifying the system level performance of the RC5040. The evaluation board serves as a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your Fairchild Semiconductor local Sales Rep Office or Fairchild Semiconductor Marketing department at 415-966-7819 for an evaluation board. ### **Additional Application Information** A comprehensive Application Note providing implementation guidelines for the RC5040 and RC5042 DC-DC Converters for Pentium® Pro processors (AP-42) is available from your local Fairchild Semiconductor Sales Rep or from Fairchild Semiconductor Marketing at 415-966-7819. Most application notes and data sheets can also be obtained by calling Fairchild Semiconductor's RAYFAX line at 415-988-2123. ## Mechanical Dimensions - 20 Lead SOIC | Symbol | Inches | | Millimeters | | NI-4 | |--------|----------|------|-------------|-------|-------| | | Min. | Max. | Min. | Max. | Notes | | Α | .093 | .104 | 2.35 | 2.65 | | | A1 | .004 | .012 | 0.10 | 0.30 | | | В | .013 | .020 | 0.33 | 0.51 | | | С | .009 | .013 | 0.23 | 0.32 | 5 | | D | .496 | .512 | 12.60 | 13.00 | 2 | | E | .291 | .299 | 7.40 | 7.60 | 2 | | е | .050 BSC | | 1.27 BSC | | | | Н | .394 | .419 | 10.00 | 10.65 | | | h | .010 | .029 | 0.25 | 0.75 | | | L | .016 | .050 | 0.40 | 1.27 | 3 | | N | 20 | | 20 | | 6 | | α | 0° | 8° | 0° | 8° | · | | ccc | _ | .004 | _ | 0.10 | | #### Notes: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. "L" is the length of terminal for soldering to a substrate. - 4. Terminal numbers are shown for reference only. - 5. "C" dimension does not include solder finish thickness. - 6. Symbol "N" is the maximum number of terminals. ## **Ordering Information** | Product Number | Package | |----------------|-------------| | RC5040M | 20 pin SOIC | #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com 5/20/98 0.0m 001 Stock#DS30005040 © 1998 Fairchild Semiconductor Corporation