## Index of /ds/RC/

Parent Directory

RC10-XX.pdf
RC1117.pdf
RC1584.pdf
RC1585.pdf
RC1587.pdf
RC1616.pdf
RC2207.pdf RC2211.pdf RC2211A.pdf RC2798.pdf RC2951.pdf RC3403A.pdf RC40-XX.pdf RC4136.pdf RC4152.pdf RC4153.pdf RC4156.pdf RC4157.pdf RC4190.pdf RC4191.pdf RC4192.pdf RC4193.pdf RC4194.pdf

11-Aug-98 15:45 23K
17-Feb-00 00:01 47K
17-Feb-00 00:01 67K
17-Feb-00 00:01 65K
22-Dec-99 00:14 59K
22-Dec-99 00:14 35K
22-Dec-99 00:14 73K
11-Aug-98 15:45 135K
22-Dec-99 00:14 83K
22-Dec-99 00:14 75K
22-Dec-99 00:14 102K
22-Dec-99 00:14 81K
11-Aug-98 15:45 22K
22-Dec-99 00:14 119K
22-Dec-99 00:14 76K
22-Dec-99 00:14 123K
22-Dec-99 00:14 91K
22-Dec-99 00:14 91K
22-Dec-99 00:14 164K
12-Aug-98 00:00 75K
06-Aug-98 00:00 75K
06-Aug-98 00:00 75K
22-Dec-99 00:14 108K

| RC4195.pdf | 22-Dec-99 | 00:14 | 84 K |
| :---: | :---: | :---: | :---: |
| RC4200.pdf | 22-Dec-99 | 00:14 | 190K |
| RC4207.pdf | 22-Dec-99 | 00:14 | 75K |
| RC4227.pdf | 22-Dec-99 | 00:14 | 83K |
| RC4277.pdf | 22-Dec-99 | 00:14 | 91K |
| RC431A.pdf | 22-Dec-99 | 00:14 | 52K |
| RC4391.pdf | 22-Dec-99 | 00:14 | 135K |
| RC4558.pdf | 22-Dec-99 | 00:14 | 68K |
| RC4559.pdf | 22-Dec-99 | 00:14 | 92K |
| RC4560.pdf | 22-Dec-99 | 00:14 | 59K |
| RC4741.pdf | 22-Dec-99 | 00:14 | 48K |
| RC4861.pdf | 22-Dec-99 | 00:14 | 53K |
| RC5010.pdf | 11-Aug-98 | 15:46 | 47 K |
| RC5011.pdf | 11-Aug-98 | 15:46 | 60K |
| RC5011DB.pdf | 11-Aug-98 | 15:46 | 81K |
| RC5031.pdf | 22-Dec-99 | 00:14 | 104K |
| RC5031AP.pdf | 11-Aug-98 | 15:46 | 9K |
| RC5032.pdf | 22-Dec-99 | 00:14 | 46 K |
| RC5033.pdf | 22-Dec-99 | 00:14 | 119K |
| RC5034.pdf | 22-Dec-99 | 00:14 | 114 K |
| RC5035.pdf | 11-Aug-98 | 15:47 | 203K |
| RC5035A.pdf | 11-Aug-98 | 15:47 | 82K |
| RC5036.pdf | 02-Feb-00 | 00:00 | 108K |
| RC5036AP.pdf | 11-Aug-98 | 15:47 | 21K |
| RC5037.pdf | 02-Feb-00 | 00:00 | 81K |
| RC5037A.pdf | 11-Aug-98 | 15:47 | 100K |
| RC5039.pdf | 22-Dec-99 | 00:14 | 129K |


|  | 22 -Dec-99 | $00: 14$ |
| :--- | :--- | :--- | 196K


| RC5534.pdf | 22-Dec-99 | 00:14 | 82K |
| :---: | :---: | :---: | :---: |
| RC5534A.pdf | 22-Dec-99 | 00:14 | 82K |
| RC5601.pdf | 11-Aug-98 | 15:48 | 100K |
| RC5X01.pdf | 11-Aug-98 | 15:48 | 18K |
| RC5X02.pdf | 11-Aug-98 | 15:48 | 21K |
| RC6100.pdf | 22-Dec-99 | 00:14 | 77K |
| RC6120.pdf | 11-Aug-98 | 15:48 | 83K |
| RC6302.pdf | 22-Dec-99 | 00:14 | 40K |
| RC6303.pdf | 22-Dec-99 | 00:14 | 49K |
| RC6333.pdf | 22-Dec-99 | 00:14 | 41K |
| RC6334.pdf | 22-Dec-99 | 00:14 | 41K |
| RC6505.pdf | 22-Dec-99 | 00:14 | 67 K |
| RC6508.pdf | 22-Dec-99 | $00: 14$ | 78K |
| RC6516.pdf | 11-Aug-98 | 15:49 | 59 K |
| RC6564.pdf | 11-Aug-98 | 15:49 | 60K |
| RC6564A.pdf | 11-Aug-98 | 15:49 | 75K |
| RC6601.pdf | 22-Dec-99 | 00:14 | 64 K |
| RC6702.pdf | 22-Dec-99 | $00: 14$ | 71K |
| RC6704.pdf | 11-Aug-98 | 15:49 | 73K |
| RC7100.pdf | 22-Dec-99 | $00: 14$ | 72K |
| RC7101.pdf | 22-Dec-99 | 00:14 | 64 K |
| RC7102.pdf | 22-Dec-99 | 00:14 | 72K |
| RC7104.pdf | 22-Dec-99 | $00: 14$ | 64 K |
| RC7105.pdf | 22-Dec-99 | 00:14 | 83K |
| RC7106.pdf | 22-Dec-99 | 00:14 | 60K |
| RC7108.pdf | 22-Dec-99 | 00:14 | 57 K |
| RC7144.pdf | 22-Dec-99 | 00:14 | 65K |


| RC7310.pdf | 22-Dec-99 | 00:14 | 55K |
| :---: | :---: | :---: | :---: |
| RC7311.pdf | 22-Dec-99 | 00:14 | 55K |
| RC7315.pdf | 22-Dec-99 | 00:14 | 50K |
| RC7316.pdf | 22-Dec-99 | 00:14 | 54 K |
| RC7321.pdf | 22-Dec-99 | 00:14 | 55K |
| RC7352.pdf | 22-Dec-99 | 00:14 | 74K |
| RC73687.pdf | 22-Dec-99 | 00:14 | 59K |
| RC7B00.pdf | 11-Aug-98 | 15:49 | 80K |
| RCB001.pdf | 22-Dec-99 | 00:14 | 32K |
| RCB002.pdf | 22-Dec-99 | 00:14 | 28K |
| RCB004.pdf | 22-Dec-99 | 00:14 | 33K |
| RCB005-K.pdf | 22-Dec-99 | 00:14 | 49K |
| RCB005.pdf | 11-Aug-98 | 15:50 | 63K |
| RCB005K.pdf | 02-Mar-99 | 00:00 | 49 K |
| RCB006-K.pdf | 22-Dec-99 | 00:14 | 48K |
| RCB006.pdf | 11-Aug-98 | 15:50 | 63K |
| RCB006K.pdf | 02-Mar-99 | 00:00 | 48K |
| RCB007.pdf | 11-Aug-98 | 15:50 | 37 K |
| RCB010.pdf | 11-Aug-98 | 15:50 | 37 K |
| RCC611.050A.pdf | 11-Aug-98 | 15:50 | 121K |
| RCC611.053.pdf | 11-Aug-98 | 15:50 | 122K |
| RCC613.pdf | 11-Aug-98 | 15:50 | 62 K |
| RCC615.pdf | 22-Dec-99 | 00:14 | 58K |
| RCC700A.pdf | 22-Dec-99 | 00:14 | 84 K |
| RCXXXX.XXX.pdf | 11-Aug-98 | 15:50 | 14 K |

## RC10-XX

## Sense Resistors for Fairchild Semic onductor DC-DC Controllers

## Features

- Resistor typical tolerance $\pm 5 \%$
- Resistance wire TCR +20ppm/C
- Wire alloy $\mathrm{MnCu}(0.624 \mathrm{~m} \Omega / \mathrm{mm})$


## Sense Resistor Selection

| CPU Type | CPU Imax | Fairchild Semiconductor Controller | FairchildSemiconductor Sense Resistor Part Number |
| :---: | :---: | :---: | :---: |
| Socket 7: <br> P54C, P55C, K6, M2 | 10A | RC5036 | RC10-58 |
|  |  | $\begin{aligned} & \text { RC5041 } \\ & \text { RC5050 } \\ & \text { RC5051 } \end{aligned}$ | RC10-73 |
|  | 13A | RC5036 | RC10-44 |
|  |  | RC5041 <br> RC5050 <br> RC505 | RC10-58 |
| Pentium Pro <br> Pentium II Klamath <br> Pentium II Deschutes | 13A | $\begin{aligned} & \hline \text { RC5050 } \\ & \text { RC5051 } \end{aligned}$ | RC10-58 |
|  | 15A | $\begin{aligned} & \text { RC5050 } \\ & \text { RC5051 } \end{aligned}$ | RC10-52 |
|  | 18A | $\begin{aligned} & \text { RC5050 } \\ & \text { RC5051 } \end{aligned}$ | RC10-44 |

## Resistor Dimensions



| Type | $\mathbf{R ( m \Omega )}$ | $\mathbf{D}(\mathbf{m m})$ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{H ( m m )}$ |
| :---: | :---: | :---: | :---: | :---: |
| RC10-58 | 5.8 | 1.0 | 9.3 | 5.0 |
| RC10-73 | 7.3 | 1.0 | 11.7 | 5.0 |
| RC10-52 | 5.2 | 1.0 | 8.3 | 5.0 |
| RC10-44 | 4.4 | 1.0 | 7.1 | 5.0 |

## System Requirements

The design of the sense resistor is driven by the following system requirements:

- Load current, (ILOAD). This is the full load DC current the converter is designed to support.
- The controller short circuit current detect threshold voltage (VTH), which for Fairchild Semiconductor family of Controllers is specified at $120+/-20 \mathrm{mV}$ for the RC5040, RC5041, RC5042, RC5050, and RC5051, or $90 \pm 10 \mathrm{mV}$ for the RC5036.
- The inductor current ripple (IR). A reasonable design guideline is to assume the current ripple is limited to 1.5 A .


## Design Equations

The design of the sense resistor must consider carefully the output requirements during normal operation and during a fault condition. If the sense resistor is too high, it may develop enough voltage drop accross it to trip the short circuit detect circuitry so that the DC-DC converter may not be able to deliver the maximum required load current. If the sense resistor is too low, the controller may not be disabled when a certain safe amount of load current is exceeded, thus the power dissipation within the $\operatorname{MOSFET}(\mathrm{s})$ may rise to destructive levels.

The design equations used to calculate the sense resistor are as follows:
$\mathrm{I}_{\mathrm{SC}(\mathrm{MIN})}=\left(\mathrm{I}_{\mathrm{LOAD}}+\mathrm{I}_{\mathrm{R}}+1\right)$
$\mathrm{R}_{\text {SENSE(MAX) }}=\frac{\mathrm{V}_{\mathrm{TH}(\mathrm{MIN})}}{\mathrm{I}_{\mathrm{SC}(\mathrm{MIN})}}$
and, assuming a $10 \%$ tolerance, the nominal design value of the sense resistor is given by:

$$
\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{R}_{\text {SENSE(MAX) }}}{(1+0.10)}
$$

## Wire Sense Resistors

There are several types of sense resitors available to the system designer in a wide range of cost and specifications.

The resistors with higher precision (i.e. $1 \%$ SMT) demand the highest cost (i.e. \$0.47); however a $10 \%$ to $15 \%$ tolerance is adequate for most DC-DC converters designs and wire resistors offer a very cost effective alternative.

MnCu or CuNi alloy wire resistors have been used extensively in the manufacture of sense resistors used in the Fairchild Semiconductor's family of DC-DC converters.

These resistive wires are available in all the most common gages and Table 1 and Table 2 describe the specifications of MnCu and CuNi alloys for various wire diameters.

Wire with diameter of $\sim 1 \mathrm{~mm}$ is best suited to make sense resistors for DC-DC converters used in motherboard applications. Refer to Figure 1 for the typical shape of a wire sense resistor and Figure 2 through Figure 5 for the dimensions of the resistor as function of the load current requirements of the converter.

Table 1. MnCu Wire Resistor Specifications

| Diameter <br> (mm) | $\Omega / \mathbf{m}$ | $\mathbf{m} \Omega / \mathbf{m m}$ | Imax <br> (Amp) |
| :---: | :---: | :---: | :---: |
| 1.40 | 0.31831 | 0.318 | 154 |
| 1.30 | 0.36916 | 0.369 | 133 |
| 1.10 | 0.51561 | 0.516 | 95 |
| 1.00 | 0.62389 | 0.624 | 79 |
| 0.90 | 0.77023 | 0.770 | 64 |
| 0.80 | 0.97482 | 0.975 | 50 |

Note:

1. $\mathrm{J}=10^{4} \mathrm{~A} / \mathrm{cm}^{2}$

## Table 2. CiNi Wire Resistor Specifications

| AWG | Diameter <br> $(\mathbf{m m})$ | $\Omega / \mathbf{f t}$ | $\mathbf{m} \Omega / \mathbf{m}$ | Imax <br> (Amp) |
| :---: | :---: | :---: | :---: | :---: |
| 15 | 1.45 | 0.09049 | 0.30 | 165 |
| 16 | 1.29 | 0.11300 | 0.37 | 131 |
| 17 | 1.15 | 0.14520 | 0.48 | 104 |
| 18 | 1.02 | 0.18370 | 0.60 | 82 |
| 19 | 0.912 | 0.22690 | 0.74 | 65 |
| 20 | 0.812 | 0.28710 | 0.94 | 52 |

## Note:

1. $J=10^{4} \mathrm{~A} / \mathrm{cm}^{2}$


Figure 1. Wire Resistor


Figure 2. Rsense vs. Imax (CuNi)


Figure 4. Rsense vs. Imax (CuNi)


Figure 3. Rsense vs. Imax (MnCu)


Figure 5. Rsense vs. Imax (MnCu)

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

www.fairchildsemi.com

## RC1117

## 1A Adjustable/Fixed Low Dropout Linear Regulator

## Features

- Low dropout voltage
- Load regulation: 0.05\% typical
- Trimmed current limit
- On-chip thermal limiting
- Standard SOT-223 and TO-263 packages
- Three-terminal adjustable or fixed $2.5 \mathrm{~V}, 2.85 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}$


## Applications

- Active SCSI terminators
- High efficiency linear regulators
- Post regulators for switching supplies
- Battery chargers
- 5 V to 3.3 V linear regulators
- Motherboard clock supplies


## Description

The RC1117 and RC1117-2.5, -2.85, -3.3 and -5 are low dropout three-terminal regulators with 1 A output current capability. These devices have been optimized for low voltage where transient response and minimum input voltage are critical. The 2.85 V version is designed specifically to be used in Active Terminators for SCSI bus.

Current limit is trimmed to ensure specified output current and controlled short-circuit current. On-chip thermal limiting provides protection against any combination of overload and ambient temperatures that would create excessive junction temperatures.

Unlike PNP type regulators where up to $10 \%$ of the output current is wasted as quiescent current, the quiescent current of the RC1117 flows into the load, increasing efficiency.

The RC1117 series regulators are available in the industrystandard SOT-223 and TO-263 power packages.

## Typical Applications



## Pin Assignments


*With package soldered to 0.5 square inch copper area over backside ground plane or internal power plane., $\Theta_{\mathrm{JA}}$ can vary from $30^{\circ} \mathrm{C} / \mathrm{W}$ to more than $50^{\circ} \mathrm{C} / \mathrm{W}$. Other mounting techniques may provide better thermal resistance than $30^{\circ} \mathrm{C} / \mathrm{W}$.

## Absolute Maximum Ratings

| Parameter | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ |  | 7.5 | V |
| Operating Junction Temperature Range | 0 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Operating Conditions: $\mathrm{V}_{\mathbb{I N}} \leq 7 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The $\bullet$ denotes specifications which apply over the specified operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| Reference Voltage ${ }^{3}$ | $1.5 \mathrm{~V} \leq\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right) \leq 5.75 \mathrm{~V}$, | $\bullet$ | 1.225 | 1.250 | 1.275 |
| $(+2 \%)$ | V |  |  |  |  |
|  | $10 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{OUT}} \leq 1 \mathrm{~A}$ |  |  |  |  |$)$

## Notes:

1. See thermal regulation specifications for changes in output voltage due to heating effects. Load and line regulation are measured at a constant junction temperature by low duty cycle pulse testing.
2. Line and load regulation are guaranteed up to the maximum power dissipation (18W). Power dissipation is determined by input/output differential and the output current. Guaranteed maximum output power will not be available over the full input/ output voltage range.
3. RC1117 only.

## Typical Performance Characteristics



Figure 1. Dropout Voltage vs. Output Current


Figure 3. Reference Voltage vs. Temperature


Figure 5. Minimum Load Current vs. Temperature


Figure 2. Load Regulation vs. Temperature


Figure 4. Output Voltage vs. Temperature


Figure 6. Adjust Pin Current vs. Temperature

## Typical Performance Characteristics (continued)



Figure 7. Short-Circuit Current vs. Temperature


Figure 8. Ripple Rejection vs. Frequency


Figure 9. Maximum Power Dissipation

## Mechanical Dimensions

## 3-Lead TO-263 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b 2 | .049 | .051 | 1.25 | 1.30 |  |
| C 2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 | 10.29 |  |
| e | .100 BSC |  | 2.54 BSC |  |  |
| L | .575 | .625 | 14.61 | 10.88 |  |
| L 1 | .090 | .100 | 2.29 | 2.79 |  |
| L 2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.48 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Stand off-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimension exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


## Mechanical Dimensions

## 4-Lead SOT-223 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .071 | - | 1.80 |  |
| A1 | - | .181 | - | 4.80 |  |
| B | .025 | .033 | .640 | .840 |  |
| C | - | .090 | - | 2.29 |  |
| D | .248 | .264 | 6.30 | 6.71 |  |
| E | .130 | .148 | 3.30 | 3.71 |  |
| e | .115 | .124 | 2.95 | 3.15 |  |
| F | .033 | .041 | .840 | 1.04 |  |
| H | .264 | .287 | 6.71 | 7.29 |  |
| l | .012 | - | .310 | - |  |
| J | - | $10^{\circ}$ | - | $10^{\circ}$ |  |
| K | $10^{\circ}$ | $16^{\circ}$ | $10^{\circ}$ | $16^{\circ}$ |  |
| L | .0008 | .0040 | .0203 | .1018 |  |
| M | $10^{\circ}$ | $16^{\circ}$ | $10^{\circ}$ | $16^{\circ}$ |  |
| N | .010 | .014 | .250 | .360 |  |



## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC1117M | TO-263 |
| RC1117S | SOT-223 |
| RC1117M-2.5 | TO-263 |
| RC1117S-2.5 | SOT-223 |
| RC1117M-2.85 | TO-263 |
| RC1117S-2.85 | SOT-223 |
| RC1117M-3.3 | TO-263 |
| RC1117S-3.3 | SOT-223 |
| RC1117M-5 | TO-263 |
| RC1117S-5 | SOT-223 |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {TM }}$ | ISOPLANAR ${ }^{\text {™ }}$ | SyncFET ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| CoolFET ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | TinyLogic ${ }^{\text {TM }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | POP ${ }^{\text {тм }}$ | UHC' ${ }^{\text {² }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {M }}$ | PowerTrench ${ }^{\circledR}$ | VCX ${ }^{\text {™ }}$ |
| FACT ${ }^{\text {тм }}$ | QFET ${ }^{\text {TM }}$ |  |
| FACT Quiet Series ${ }^{\text {™ }}$ | QS ${ }^{\text {TM }}$ |  |
| FAST ${ }^{\circledR}$ | Quiet Series ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | SuperSOTT-3 |  |
| GTO $^{\text {™ }}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| HiSeC ${ }^{\text {¹ }}$ | SuperSOTT-8 |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice in order to improve <br> design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice in order to improve design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

## 7A Adjustable/Fixed Low Dropout Linear Regulator

## Features

- Fast transient response
- Low dropout voltage at up to 7A
- Load regulation: 0.05\% typical
- Trimmed current limit
- On-chip thermal limiting
- Standard TO-220, TO-263 and TO-263 center cut packages


## Applications

- Pentium ${ }^{\circledR}$ Class GTL+ bus supply
- Low voltage logic supply
- Post regulator for switching supply


## Description

The RC1584 and RC1584-1.5 are low dropout three-terminal regulators with 7A output current capability. These devices have been optimized for low voltage applications including VTT bus termination, where transient response and minimum input voltage are critical. The RC1584 is ideal for low voltage microprocessor applications requiring a regulated output from 1.5 V to 3.6 V with an input supply of 5 V or less. The RC1584-1.5 offers fixed 1.5 V with 7A current capability for GTL+ bus VTT termination.

Current limit is trimmed to ensure specified output current and controlled short-circuit current. On-chip thermal limiting provides protection against any combination of overload and ambient temperature that would create excessive junction temperatures.

The RC1584 and RC1584-1.5 are available in the industrystandard TO-220, TO-263 and TO-263 center cut power packages.

## Typical Applications



## Pin Assignments



* $\theta \mathrm{JA}$ can vary from $20^{\circ} \mathrm{C} / \mathrm{W}$ to $>40^{\circ} \mathrm{C} / \mathrm{W}$ with various mounting techniques.


## Absolute Maximum Ratings

| Parameter | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: |
| VIN |  | 7 | V |
| Operating Junction Temperature Range | 0 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\mathrm{Tj}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The $\bullet$ denotes specifications which apply over the specified operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{lOUT} \leq 7 \mathrm{~A} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.225 \\ & (-2 \%) \end{aligned}$ | 1.250 | $\begin{aligned} & 1.275 \\ & (+2 \%) \end{aligned}$ | V |
| Output Voltage ${ }^{4}$ | $\begin{aligned} & 3.3 \mathrm{~V} \leq \mathrm{VIN} \leq 7 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 7 \mathrm{~A} \end{aligned}$ | $\bullet$ | 1.47 | 1.5 | 1.53 | V |
| Line Regulation ${ }^{1,2}$ | $\begin{aligned} & (\mathrm{VOUT}+1.5 \mathrm{~V}) \leq \mathrm{V} \text { IN } \leq 7 \mathrm{~V}, \\ & \mathrm{IOUT}=10 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | 0.005 | 0.2 | \% |
| Load Regulation ${ }^{1,2}$ | $\begin{aligned} & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 7 \mathrm{~A} \end{aligned}$ | $\bullet$ |  | 0.05 | 0.5 | \% |
| Dropout Voltage | $\Delta \mathrm{VREF}=1 \%$, IOUT $=7 \mathrm{~A}$ | - |  | 1.150 | 1.300 | V |
| Current Limit | $(\mathrm{VIN}-\mathrm{VOUT})=2 \mathrm{~V}$ | $\bullet$ | 7.1 | 8 |  | A |
| Adjust Pin Current ${ }^{3}$ |  | $\bullet$ |  | 35 | 120 | $\mu \mathrm{A}$ |
| Adjust Pin Current Change ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{V} \text { IN }-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 7 \mathrm{~A} \end{aligned}$ | $\bullet$ |  | 0.2 | 5 | $\mu \mathrm{A}$ |
| Minimum Load Current | $1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}$ | $\bullet$ | 10 |  |  | mA |
| Quiescent Current | $\mathrm{VIN}=5 \mathrm{~V}$ | $\bullet$ |  | 4 | 13 | mA |
| Ripple Rejection | $\begin{aligned} & f=120 \mathrm{~Hz}, \text { CoUT }=22 \mu \mathrm{~F} \text { Tantalum, } \\ & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V}, \text { IOUT }=7 \mathrm{~A} \end{aligned}$ |  | 60 | 72 |  | dB |
| Thermal Regulation | $\mathrm{TA}=25^{\circ} \mathrm{C}, 30 \mathrm{~ms}$ pulse |  |  | 0.004 | 0.02 | \%/W |
| Temperature Stability |  | $\bullet$ |  | 0.5 |  | \% |
| Long-Term Stability | $\mathrm{T} A=125^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$. |  |  | 0.03 | 1.0 | \% |
| RMS Output Noise (\% of VOUT) | $\mathrm{T} A=25^{\circ} \mathrm{C}, 10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ |  |  | 0.003 |  | \% |
| Thermal Resistance, | TO-220 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case | TO-263 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Shutdown |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. See thermal regulation specifications for changes in output voltage due to heating effects. Load and line regulation are measured at a constant junction temperature by low duty cycle pulse testing.
2. Line and load regulation are guaranteed up to the maximum power dissipation (18W). Power dissipation is determined by input/output differential and the output currrent. Guaranteed maximum output power will not be available over the full input/ output voltage range.
3. RC1584 only.
4. RC1584-1.5 only.

## Typical Performance Characteristics



Figure 1. Dropout Voltage vs. Output Current


Figure 3. Reference Voltage vs. Temperature


Figure 5. Minimum Load Current vs. Temperature


Figure 2. Load Regulation vs. Temperature


Figure 4. Output Voltage vs. Temperature


Figure 6. Adjust Pin Current vs. Temperature

Typical Performance Characteristics (continued)


Figure 7. Short-Circuit Current vs. Temperature


Figure 8. Ripple Rejection vs. Frequency


Figure 9. Maximum Power Dissipation

## Applications Information

## General

The RC1584 and RC1584-1.5 are three-terminal regulators optimized for GTL+ VTT termination applications. These devices are short-circuit protected, and offer thermal shutdown to turn off the regulator when the junction temperature exceeds about $150^{\circ} \mathrm{C}$. The RC1584 series provides low dropout voltage and fast transient response. Frequency compensation uses capacitors with low ESR while still maintaining stability. This is critical in addressing the needs of low voltage high speed microprocessor buses like GTL+.

## Stability

The RC1584 series require an output capacitor as a part of the frequency compensation. It is recommended to use a $22 \mu \mathrm{~F}$ solid tantalum or a $100 \mu \mathrm{~F}$ aluminum electrolytic on the output to ensure stability. The frequency compensation of these devices optimizes the frequency response with low ESR capacitors. In general, it is suggested to use capacitors with an ESR of $<1 \Omega$. It is also recommended to use bypass capacitors such as a $22 \mu \mathrm{~F}$ tantalum or a $100 \mu \mathrm{~F}$ aluminum on the adjust pin of the RC1584 for low ripple and fast transient response. When these bypassing capacitors are not used at the adjust pin, larger values of output capacitors provide equally good results.

## Protection Diodes

In normal operation, the RC1584 series does not require any protection diodes. For the RC1584, internal resistors limit internal current paths on the adjust pin. Therefore, even with bypass capacitors on the adjust pin, no protection diode is needed to ensure device safety under shortcircuit conditions.

A protection diode between the input and output pins is usually not needed. An internal diode between the input and output pins on the RC1584 series can handle microsecond surge currents of 50 A to 100 A . Even with large value output capacitors it is difficult to obtain those values of surge currents in normal operation. Only with large values of output capacitance, such as $1000 \mu \mathrm{~F}$ to $5000 \mu \mathrm{~F}$, and with the input pin instantaneously shorted to ground can damage occur. A crowbar circuit at the input can generate those levels of current; a diode from output to input is then recommended, as shown in Figure 10. Usually, normal power supply cycling or system "hot plugging and unplugging" will not generate current large enough to do any damage.

The adjust pin can be driven on a transient basis $\pm 7 \mathrm{~V}$ with respect to the output, without any device degradation. As with any IC regulator, exceeding the maximum input-tooutput voltage differential causes the internal transistors to break down and none of the protection circuitry is then functional.


Figure 10. Optional Protection

## Ripple Rejection

In applications that require improved ripple rejection, a bypass capacitor from the adjust pin of the RC1584 to ground reduces the output ripple by the ratio of VOUT/1.25V. The impedance of the adjust pin capacitor at the ripple frequency should be less than the value of R1 (typically in the range of $100 \Omega$ to $120 \Omega$ ) in the feedback divider network in Figure 10. Therefore, the value of the required adjust pin capacitor is a function of the input ripple frequency. For example, if R1 equals $100 \Omega$ and the ripple frequency equals 120 Hz , the adjust pin capacitor should be $22 \mu \mathrm{~F}$. At 10 kHz , only $0.22 \mu \mathrm{~F}$ is needed.

## Output Voltage

The RC1584 regulator develops a 1.25 V reference voltage between the output pin and the adjust pin (see Figure 11). Placing a resistor R1 between these two terminals causes a constant current to flow through R1 and down through R2 to set the overall output voltage. Normally, this current is the specified minimum load current of 10 mA .

The current out of the adjust pin adds to the current from R1 and is typically $35 \mu \mathrm{~A}$. Its output voltage contribution is small and only needs consideration when very precise output voltage setting is required.


Figure 11. Basic Regulator Circuit

## Load Regulation

It is not possible to provide true remote load sensing because the RC1584 series are three-terminal devices. Load regulation is limited by the resistance of the wire connecting the regulators to the load. Load regulation per the data sheet specification is measured at the bottom of the package.

For fixed voltage devices, negative side sensing is a true Kelvin connection with the ground pin of the device returned to the negative side of the load. This is illustrated in Figure 12.


Figure 12. Connection for Best Load Regulation
For adjustable voltage devices, negative side sensing is a true Kelvin connection with the bottom of the output divider returned to the negative side of the load. The best load regulation is obtained when the top of resistor divider R1 connects directly to the regulator output and not to the load. Figure 13 illustrates this point.

If R1 connects to the load, then the effective resistance between the regulator and the load would be:
$R P \times(1+R 2 / R 1), R P=$ Parasitic Line Resistance
The connection shown in Figure 13 does not multiply Rp by the divider ratio. As an example, Rp is about four milliohms per foot with 16 -gauge wire. This translates to 4 mV per foot at 1 A load current. At higher load currents, this drop represents a significant percentage of the overall regulation. It is important to keep the positive lead between the regulator and the load as short as possible and to use large wire or PC board traces.


Figure 13. Connection for Best Load Regulation

## Thermal Considerations

The RC1584 series protect themselves under overload conditions with internal power and thermal limiting circuitry. However, for normal continuous load conditions, do not exceed maximum junction temperature ratings. It is important to consider all sources of thermal resistance from junc-tion-to-ambient. These sources include the junction-to-case resistance, the case-to-heat sink interface resistance, and the heat sink resistance. Thermal resistance specifications have been developed to more accurately reflect device temperature and ensure safe operating temperatures.

For example, look at using an RC1584T to generate 7A @ $1.5 \mathrm{~V} \pm 2 \%$ from a 1.8 V source ( 1.71 V to 1.89 V ).

## Assumptions:

- VIN $=1.89 \mathrm{~V}$ worst case
- VOUT $=1.46 \mathrm{~V}$ worst case
- IOUT $=7 \mathrm{~A}$ continuous
- $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$
- $\theta_{\text {Case-to-Ambient }}=3^{\circ} \mathrm{C} / \mathrm{W}$ (assuming both a heatsink and a thermally conductive material)
The power dissipation in this application is:
$\mathrm{PD}_{\mathrm{D}}=(\mathrm{VIN}-\mathrm{VOUT}) *(\mathrm{IOUT})=(1.89-1.46) *(3)=3.01 \mathrm{~W}$
From the specification table:

$$
\begin{aligned}
\mathrm{T}_{\mathrm{J}} & =\mathrm{T}_{\mathrm{A}}+(\mathrm{PD}) *(\theta \text { Case-to-Ambient }+\theta \mathrm{JC}) \\
& =70+(3.01) *(3+3)=88^{\circ} \mathrm{C}
\end{aligned}
$$

The junction temperature is below the maximum rating.

Junction-to-case thermal resistance is specified from the IC junction to the bottom of the case directly below the die. This is the lowest resistance path for heat flow. Proper mounting ensures the best thermal flow from this area of the package to the heat sink. Use of a thermally conductive material at the
case-to-heat sink interface is recommended. Use a thermally conductive spacer if the case of the device must be electrically isolated and include its contribution to the total thermal resistance. The cases of the RC1584 series are directly connected to the output of the device.


Figure 14. Application Circuit (RC1584)

Table 1. Bill of Materials for Application Circuit for the RC1584

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C2, C3 | 2 | Xicon | L10V100 | $100 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| R1 | 1 | Generic |  | $124 \Omega, 1 \%$ |
| R2 | 1 | Generic |  | $24.9 \Omega, 1 \%$ |
| U1 | 1 | Fairchild | RC1584T | 7 A Regulator |



65-1584-19
Figure 15. Application Circuit (RC1584-1.5)

Table 2. Bill of Materials for Application Circuit for the RC1584-1.5

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C3 | 1 | Xicon | L10V100 | $100 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| U1 | 1 | Fairchild | RC1584T-1.5 | 7A Regulator |

## Mechanical Dimensions

## 3-Lead TO-263 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b2 | .049 | .051 | 1.25 | 1.30 |  |
| C 2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 | 10.29 |  |
| e | .100 | BSC | 2.54 | BSC |  |
| L | .575 | .625 | 14.61 | 15.88 |  |
| L 1 | .090 | .110 | 2.29 | 2.79 |  |
| L 2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


## Mechanical Dimensions (continued)

## 3-Lead TO-263 Center Cut Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b2 | .049 | .051 | 1.25 | 1.30 |  |
| c2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 |  | 10.29 |
| e | .100 |  | BSC | 2.54 BSC |  |
| L | .575 | .625 | 14.61 | 15.88 |  |
| L 1 | .090 | .110 | 2.29 | 2.79 |  |
| L2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


Mechanical Dimensions (continued)

## 3-Lead TO-220 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .140 | .190 | 3.56 | 4.83 |  |
| b | .015 | .040 | .38 | 1.02 |  |
| b1 | .045 | .070 | 1.14 | 1.78 |  |
| c1 | .014 | .022 | .36 | .56 |  |
| øP | .139 | .161 | 3.53 | 4.09 |  |
| D | .560 | .650 | 14.22 | 16.51 |  |
| E | .380 | .420 | 9.65 | 10.67 |  |
| e | .090 | .110 | 2.29 | 2.79 |  |
| e1 | .190 | .210 | 4.83 | 5.33 |  |
| e3 | .045 | - | 1.14 | - |  |
| F | .020 | .055 | .51 | 1.40 |  |
| H1 | .230 | .270 | 5.94 | 6.87 |  |
| J 1 | .080 | .115 | 2.04 | 2.92 |  |
| L | .500 | .580 | 12.70 | 14.73 |  |
| L1 | .250 BSC | 6.35 | BSC |  |  |
| Q | .100 | .135 | 2.54 | 3.43 |  |
| $\alpha$ | $3^{\circ}$ | $7^{\circ}$ | $3^{\circ}$ | $7^{\circ}$ |  |

## Notes:

1. Dimension c1 apply for lead finish.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC1584M | TO-263 |
| RC1584MC | TO-263 center cut |
| RC1584T | TO-220 |
| RC1584M-1.5 | TO-263 |
| RC1584MC-1.5 | TO-263 center cut |
| RC1584T-1.5 | TO-220 |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {TM }}$ | ISOPLANAR ${ }^{\text {™ }}$ | SyncFET ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| CoolFET ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | TinyLogic ${ }^{\text {TM }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | POP ${ }^{\text {тм }}$ | UHC' ${ }^{\text {² }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {M }}$ | PowerTrench ${ }^{\circledR}$ | VCX ${ }^{\text {™ }}$ |
| FACT ${ }^{\text {тм }}$ | QFET ${ }^{\text {TM }}$ |  |
| FACT Quiet Series ${ }^{\text {™ }}$ | QS ${ }^{\text {TM }}$ |  |
| FAST ${ }^{\circledR}$ | Quiet Series ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | SuperSOTT-3 |  |
| GTO $^{\text {™ }}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| HiSeC ${ }^{\text {¹ }}$ | SuperSOTT-8 |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice in order to improve <br> design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice in order to improve design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

## RC1585

## 5A Adjustable/Fixed Low Dropout Linear Regulator

## Features

- Fast transient response
- Low dropout voltage at up to 5A
- Load regulation: 0.05\% typical
- Trimmed current limit
- On-chip thermal limiting
- Standard TO-220, TO-263 and TO-263 center cut packages


## Applications

- Pentium ${ }^{\circledR}$ class GTL+ bus supply
- Low voltage logic supply
- Post regulator for switching supply


## Description

The RC1585 and RC1585-1.5 are low dropout three-terminal regulators with 5 A output current capability. These devices have been optimized for low voltage applications including VTT bus termination, where transient response and minimum input voltage are critical. The RC1585 is ideal for low voltage microprocessor applications requiring a regulated output from 1.5 V to 3.6 V with an input supply of 5 V or less. The RC1585-1.5 offers fixed 1.5 V with 5 A current capabilities for GTL+ bus VTT termination.

Current limit is trimmed to ensure specified output current and controlled short-circuit current. On-chip thermal limiting provides protection against any combination of overload and ambient temperature that would create excessive junction temperatures.

The RC1585 series regulators are available in the industrystandard TO-220, TO-263 and TO-263 center cut power packages.

## Typical Applications



## Pin Assignments



* $\theta$ JA can vary from $20^{\circ} \mathrm{C} / \mathrm{W}$ to $>40^{\circ} \mathrm{C} / \mathrm{W}$ with various mounting techniques.


## Absolute Maximum Ratings

| Parameter | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: |
| VIN |  | 7 | V |
| Operating Junction Temperature Range | 0 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\mathrm{Tj}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The $\bullet$ denotes specifications which apply over the specified operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{lOUT} \leq 5 \mathrm{~A} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.225 \\ & (-2 \%) \end{aligned}$ | 1.250 | $\begin{aligned} & 1.275 \\ & (+2 \%) \end{aligned}$ | V |
| Output Voltage ${ }^{4}$ | $\begin{aligned} & 3 \mathrm{~V} \leq \mathrm{VIN} \leq 7 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 5 \mathrm{~A} \end{aligned}$ | $\bullet$ | 1.47 | 1.5 | 1.53 | V |
| Line Regulation ${ }^{1,2}$ | $\begin{aligned} & (\mathrm{VOUT}+1.5 \mathrm{~V}) \leq \mathrm{V} \text { IN } \leq 7 \mathrm{~V}, \\ & \text { IOUT }=10 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | 0.005 | 0.2 | \% |
| Load Regulation ${ }^{1,2,3}$ | $\begin{aligned} & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 5 \mathrm{~A} \end{aligned}$ | $\bullet$ |  | 0.05 | 0.5 | \% |
| Dropout Voltage | $\Delta \mathrm{VREF}=1 \%$, IOUT $=5 \mathrm{~A}$ | - |  | 1.150 | 1.300 | V |
| Current Limit | $(\mathrm{VIN}-\mathrm{VOUT})=2 \mathrm{~V}$ | $\bullet$ | 5.1 | 5.5 |  | A |
| Adjust Pin Current ${ }^{3}$ |  | $\bullet$ |  | 35 | 120 | $\mu \mathrm{A}$ |
| Adjust Pin Current Change ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{V} \text { IN }-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 5 \mathrm{~A} \end{aligned}$ | $\bullet$ |  | 0.2 | 5 | $\mu \mathrm{A}$ |
| Minimum Load Current | $1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}$ | $\bullet$ | 10 |  |  | mA |
| Quiescent Current | $\mathrm{VIN}=5 \mathrm{~V}$ | $\bullet$ |  | 4 | 13 | mA |
| Ripple Rejection | $\begin{aligned} & f=120 \mathrm{~Hz}, \text { CoUT }=22 \mu \mathrm{~F} \text { Tantalum, } \\ & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V}, \text { IOUT }=5 \mathrm{~A} \end{aligned}$ |  | 60 | 72 |  | dB |
| Thermal Regulation | $\mathrm{TA}=25^{\circ} \mathrm{C}, 30 \mathrm{~ms}$ pulse |  |  | 0.004 | 0.02 | \%/W |
| Temperature Stability |  | $\bullet$ |  | 0.5 |  | \% |
| Long-Term Stability | $\mathrm{T} A=125^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$. |  |  | 0.03 | 1.0 | \% |
| RMS Output Noise (\% of VOUT) | $\mathrm{T} A=25^{\circ} \mathrm{C}, 10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ |  |  | 0.003 |  | \% |
| Thermal Resistance, | TO-220 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case | TO-263 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Shutdown |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. See thermal regulation specifications for changes in output voltage due to heating effects. Load and line regulation are measured at a constant junction temperature by low duty cycle pulse testing.
2. Line and load regulation are guaranteed up to the maximum power dissipation (18W). Power dissipation is determined by input/output differential and the output currrent. Guaranteed maximum output power will not be available over the full input/ output voltage range.
3. RC1585 only.
4. RC1585-1.5 only.

## Typical Performance Characteristics



Figure 1. Dropout Voltage vs. Output Current


Figure 3. Reference Voltage vs. Temperature


Figure 5. Minimum Load Current vs. Temperature


Figure 2. Load Regulation vs. Temperature


Figure 4. Output Voltage vs. Temperature


Figure 6. Adjust Pin Current vs. Temperature

## Typical Performance Characteristics (continued)



Figure 7. Short-Circuit Current vs. Temperature


Figure 8. Ripple Rejection vs. Frequency


Figure 9. Maximum Power Dissipation

## Applications Information

## General

The RC1585 and RC1585-1.5 are three-terminal regulators optimized for GTL+ VTT termination and logic applications. These devices are short-circuit protected and offer thermal shutdown to turn off the regulator when the junction temperature exceeds about $150^{\circ} \mathrm{C}$. The RC 1585 series provides low dropout voltage and fast transient response. Frequency compensation uses capacitors with low ESR while still maintaining stability. This is critical in addressing the needs of low voltage high speed microprocessor buses like GTL+.

## Stability

The RC1585 series requires an output capacitor as a part of the frequency compensation. It is recommended to use a $22 \mu \mathrm{~F}$ solid tantalum or a $100 \mu \mathrm{~F}$ aluminum electrolytic on the output to ensure stability. The frequency compensation of these devices optimizes the frequency response with low ESR capacitors. In general, it is suggested to use capacitors with an ESR of $<1 \Omega$. It is also recommended to use bypass capacitors such as a $22 \mu \mathrm{~F}$ tantalum or a $100 \mu \mathrm{~F}$ aluminum on the adjust pin of the RC1585 for low ripple and fast transient response. When these bypassing capacitors are not used at the adjust pin, larger values of output capacitors provide equally good results.

## Protection Diodes

In normal operation, the RC1585 series does not require any protection diodes. For the RC1585, internal resistors limit internal current paths on the adjust pin. Therefore, even with bypass capacitors on the adjust pin, no protection diode is needed to ensure device safety under short-circuit conditions.

A protection diode between the input and output pins is usually not needed. An internal diode between the input and the output pins on the RC1585 series can handle microsecond surge currents of 50A to 100A. Even with large value output capacitors it is difficult to obtain those values of surge currents in normal operation. Only with large values of output capacitance, such as $1000 \mu \mathrm{~F}$ to $5000 \mu \mathrm{~F}$, and with the input pin instantaneously shorted to ground can damage occur. A crowbar circuit at the input can generate those levels of current; a diode from output to input is then recommended, as shown in Figure 10. Usually, normal power supply cycling or system "hot plugging and unplugging" will not generate current large enough to do any damage.

The adjust pin can be driven on a transient basis $\pm 7 \mathrm{~V}$ with respect to the output, without any device degradation. As with any IC regulator, exceeding the maximum input-tooutput voltage differential causes the internal transistors to break down and none of the protection circuitry is then functional.


Figure 10. Optional Protection

## Ripple Rejection

In applications that require improved ripple rejection, a bypass capacitor from the adjust pin of the RC1585 to ground reduces the output ripple by the ratio of VOUT/1.25V. The impedance of the adjust pin capacitor at the ripple frequency should be less than the value of R1 (typically in the range of $100 \Omega$ to $120 \Omega$ ) in the feedback divider network in Figure 10. Therefore, the value of the required adjust pin capacitor is a function of the input ripple frequency. For example, if R1 equals $100 \Omega$ and the ripple frequency equals 120 Hz , the adjust pin capacitor should be $22 \mu \mathrm{~F}$. At 10 kHz , only $0.22 \mu \mathrm{~F}$ is needed.

## Output Voltage

The RC1585 regulator develops a 1.25 V reference voltage between the output pin and the adjust pin (see Figure 11). Placing a resistor R1 between these two terminals causes a constant current to flow through R1 and down through R2 to set the overall output voltage. Normally, this current is the specified minimum load current of 10 mA .

The current out of the adjust pin adds to the current from R1 and is typically $35 \mu \mathrm{~A}$. Its output voltage contribution is small and only needs consideration when a very precise output voltage setting is required.


Figure 11. Basic Regulator Circuit

## Load Regulation

It is not possible to provide true remote load sensing because the RC1585 series are three-terminal devices. Load regulation is limited by the resistance of the wire connecting the regulators to the load. Load regulation per the data sheet specification is measured at the bottom of the package.

For fixed voltage devices, negative side sensing is a true Kelvin connection with the ground pin of the device returned to the negative side of the load. This is illustrated in Figure 12.


Figure 12. Connection for Best Load Regulation
For adjustable voltage devices, negative side sensing is a true Kelvin connection with the bottom of the output divider returned to the negative side of the load. The best load regulation is obtained when the top of the resistor divider R1 connects directly to the regulator output and not to the load. Figure 13 illustrates this point.

If R1 connects to the load, then the effective resistance between the regulator and the load would be:
$R P x(1+R 2 / R 1), R P=$ Parasitic Line Resistance
The connection shown in Figure 13 does not multiply Rp by the divider ratio. As an example, Rp is about four milliohms per foot with 16 -gauge wire. This translates to 4 mV per foot at 1 A load current. At higher load currents, this drop represents a significant percentage of the overall regulation. It is important to keep the positive lead between the regulator and the load as short as possible and to use large wire or PC board traces.


Figure 13. Connection for Best Load Regulation

## Thermal Considerations

The RC1585 series protect themselves under overload conditions with internal power and thermal limiting circuitry. However, for normal continuous load conditions, do not exceed maximum junction temperature ratings. It is important to consider all sources of thermal resistance from junc-tion-to-ambient. These sources include the junction-to-case resistance, the case-to-heat sink interface resistance, and the heat sink resistance. Thermal resistance specifications have been developed to more accurately reflect device temperature and ensure safe operating temperatures.

For example, look at using an RC1585T to generate 5A @ $1.5 \mathrm{~V} \pm 2 \%$ from a 3.3 V source ( 3.2 V to 3.6 V ).

## Assumptions:

- V IN $=3.6 \mathrm{~V}$ worst case
- VOUT $=1.46 \mathrm{~V}$ worst case
- IOUT $=5 \mathrm{~A}$ continuous
- $\mathrm{T}_{\mathrm{A}}=60^{\circ} \mathrm{C}$
- Case-to-Ambient $=3^{\circ} \mathrm{C} / \mathrm{W}$ (assuming both a heatsink and a thermally conductive material)

The power dissipation in this application is:
$\mathrm{P}_{\mathrm{D}}=\left(\mathrm{V}_{\text {IN }}-\mathrm{VOUT}\right) *(\mathrm{IOUT})=(3.6-1.46) *(5)=10.7 \mathrm{~W}$
From the specification table:

$$
\begin{aligned}
\mathrm{TJ} & =\mathrm{TA}_{\mathrm{A}}+(\mathrm{PD}) *(\theta \text { Case-to-Ambient }+\theta \mathrm{JC}) \\
& =60+(10.7) *(3+3)=120^{\circ} \mathrm{C}
\end{aligned}
$$

The junction temperature is below the maximum rating.

Junction-to-case thermal resistance is specified from the IC junction to the bottom of the case directly below the die. This is the lowest resistance path for heat flow. Proper mounting ensures the best thermal flow from this area of the package to the heat sink. Use of a thermally conductive material at the
case-to-heat sink interface is recommended. Use a thermally conductive spacer if the case of the device must be electrically isolated and include its contribution to the total thermal resistance. The cases of the RC1585 series are directly connected to the output of the device.


Figure 14. Application Circuit (RC1585)

Table 1. Bill of Materials for Application Circuit for the RC1585

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C2, C3 | 2 | Xicon | L10V100 | $100 \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| R1 | 1 | Generic |  | $124 \Omega, 1 \%$ |
| R2 | 1 | Generic |  | $24.9 \Omega, 1 \%$ |
| U1 | 1 | Fairchild | RC1585T | 5 A Regulator |



Figure 15. Application Circuit (RC1585-1.5)

Table 2. Bill of Materials for Application Circuit for the RC1585-1.5

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C3 | 1 | Xicon | L10V100 | $100 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| U1 | 1 | Fairchild | RC1585T-1.5 | 5A Regulator |

## Mechanical Dimensions

## 3-Lead TO-263 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b2 | .049 | .051 | 1.25 | 1.30 |  |
| c2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 | 10.29 |  |
| e | .100 |  | BSC | 2.54 BSC |  |
| L | .575 | .625 | 14.61 | 15.88 |  |
| L1 | .090 | .110 | 2.29 | 2.79 |  |
| L2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


## Mechanical Dimensions (continued)

## 3-Lead TO-263 Center Cut Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 160 | . 190 | 4.06 | 4.83 |  |
| b | . 020 | . 039 | 0.51 | 0.99 |  |
| b2 | . 049 | . 051 | 1.25 | 1.30 |  |
| c2 | . 045 | . 055 | 1.14 | 1.40 |  |
| D | . 340 | . 380 | 8.64 | 9.65 |  |
| E | . 380 | . 405 | 9.65 | 10.29 |  |
| e | . 100 BSC |  | 2.54 BSC |  |  |
| L | . 575 | . 625 | 14.61 | 15.88 |  |
| L1 | . 090 | . 110 | 2.29 | 2.79 |  |
| L2 | - | . 055 | - | 1.40 |  |
| R | . 017 | . 019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


Mechanical Dimensions (continued)

## 3-Lead TO-220 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .140 | .190 | 3.56 | 4.83 |  |
| b | .015 | .040 | .38 | 1.02 |  |
| b1 | .045 | .070 | 1.14 | 1.78 |  |
| c1 | .014 | .022 | .36 | .56 |  |
| $\varnothing \mathrm{P}$ | .139 | .161 | 3.53 | 4.09 |  |
| D | .560 | .650 | 14.22 | 16.51 |  |
| E | .380 | .420 | 9.65 | 10.67 |  |
| e | .090 | .110 | 2.29 | 2.79 |  |
| e1 | .190 | .210 | 4.83 | 5.33 |  |
| e3 | .045 | - | 1.14 | - |  |
| F | .020 | .055 | .51 | 1.40 |  |
| H1 | .230 | .270 | 5.94 | 6.87 |  |
| J1 | .060 | .115 | 2.04 | 2.92 |  |
| L | .500 | .580 | 12.70 | 14.73 |  |
| L1 | .250 |  | BSC | 6.35 |  |
| BSC |  |  |  |  |  |
| $\alpha$ | .100 | .135 | 2.54 | 3.43 |  |
| $\alpha$ | $3^{\circ}$ | $7^{\circ}$ | $3^{\circ}$ | $7^{\circ}$ |  |

## Notes:

1. Dimension c1 apply for lead finish.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC1585M | TO-263 |
| RC1585MC | TO-263 Center Cut |
| RC1585T | TO-220 |
| RC1585M-1.5 | TO-263 |
| RC1585MC-1.5 | TO-263 Center Cut |
| RC1585T-1.5 | TO-220 |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {TM }}$ | ISOPLANAR ${ }^{\text {™ }}$ | SyncFET ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| CoolFET ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | TinyLogic ${ }^{\text {TM }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | POP ${ }^{\text {тм }}$ | UHC' ${ }^{\text {² }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {M }}$ | PowerTrench ${ }^{\circledR}$ | VCX ${ }^{\text {™ }}$ |
| FACT ${ }^{\text {тм }}$ | QFET ${ }^{\text {TM }}$ |  |
| FACT Quiet Series ${ }^{\text {™ }}$ | QS ${ }^{\text {TM }}$ |  |
| FAST ${ }^{\circledR}$ | Quiet Series ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | SuperSOTT-3 |  |
| GTO $^{\text {™ }}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| HiSeC ${ }^{\text {¹ }}$ | SuperSOTT-8 |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice in order to improve <br> design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice in order to improve design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

## RC1587

## 3A Adjustable/Fixed Low Dropout Linear Regulator

## Features

- Fast transient response
- Low dropout voltage at up to 3A
- Load regulation: $0.05 \%$ typical
- Trimmed current limit
- On-chip thermal limiting
- Standard TO-220, TO-263 and TO-263 center cut packages


## Applications

- Pentium ${ }^{\circledR}$ Class GTL+ bus supply
- Low voltage logic supply
- Post regulator for switching supply


## Description

The RC1587, RC1587-1.5, and RC1587-3.3 are low dropout three-terminal regulators with 3A output current capability. These devices have been optimized for low voltage applications including $V_{T T}$ bus termination, where transient response and minimum input voltage are critical. The RC1587 is ideal for low voltage microprocessor applications requiring a regulated output from 1.5 V to 3.6 V with an input supply of 5 V or less. The RC1587-1.5 offers fixed 1.5 V with 3 A current capability for GTL+ bus VTT termination. The RC1587-3.3 offers fixed 3.3 V current capability for logic IC operation.

Current limit is trimmed to ensure specified output current and controlled short-circuit current. On-chip thermal limiting provides protection against any combination of overload and ambient temperature that would create excessive junction temperatures.

The RC1587, RC1587-1.5, and RC1587-3.3 are available in the industry-standard TO-220, TO-263 and TO-263 center cut power packages.

## Typical Applications



## Pin Assignments



## Absolute Maximum Ratings

| Parameter | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: |
| VIN |  | 7 | V |
| Operating Junction Temperature Range | 0 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\mathrm{Tj}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The • denotes specifications which apply over the specified operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 3 \mathrm{~A} \end{aligned}$ | - | $\begin{aligned} & 1.225 \\ & (-2 \%) \end{aligned}$ | 1.250 | $\begin{aligned} & 1.275 \\ & (+2 \%) \end{aligned}$ | V |
| Output Voltage ${ }^{4}$ | $\begin{aligned} & 3.3 \mathrm{~V} \leq \mathrm{VIN} \leq 7 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq 1 \mathrm{OUT} \leq 3 \mathrm{~A} \end{aligned}$ | - | 1.47 | 1.5 | 1.53 | V |
| Output Voltage ${ }^{5}$ | $\begin{aligned} & 5.1 \mathrm{~V} \leq \mathrm{V} \mathrm{IN} \leq 7 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 3 \mathrm{~A} \end{aligned}$ | - | 3.234 | 3.3 | 3.366 | V |
| Line Regulation ${ }^{1,2}$ | $\begin{aligned} & \text { (VOUT }+1.5 \mathrm{~V}) \leq \mathrm{VIN} \leq 7 \mathrm{~V}, \\ & \text { IOUT }=10 \mathrm{~mA} \end{aligned}$ | - |  | 0.005 | 0.2 | \% |
| Load Regulation ${ }^{1,2}$ | $\begin{aligned} & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V} \\ & 10 \mathrm{~mA} \leq \mathrm{IOUT} \leq 3 \mathrm{~A} \end{aligned}$ | - |  | 0.05 | 0.5 | \% |
| Dropout Voltage | $\Delta \mathrm{V}_{\text {REF }}=1 \%$, IOUT $=3 \mathrm{~A}$ | - |  | 1.150 | 1.300 | V |
| Current Limit | $\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)=2 \mathrm{~V}$ | - | 3.1 | 4 |  | A |
| Adjust Pin Current ${ }^{3}$ |  | $\bullet$ |  | 35 | 120 | $\mu \mathrm{A}$ |
| Adjust Pin Current Change ${ }^{3}$ | $\begin{aligned} & 1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}, \\ & 10 \mathrm{~mA} \leq \mathrm{loUT} \leq 3 \mathrm{~A} \end{aligned}$ | - |  | 0.2 | 5 | $\mu \mathrm{A}$ |
| Minimum Load Current | $1.5 \mathrm{~V} \leq(\mathrm{VIN}-\mathrm{VOUT}) \leq 5.75 \mathrm{~V}$ | - | 10 |  |  | mA |
| Quiescent Current | $\mathrm{V} \mathrm{IN}=5 \mathrm{~V}$ | - |  | 4 | 13 | mA |
| Ripple Rejection | $\begin{aligned} & f=120 \mathrm{~Hz}, \text { COUT }=22 \mu \mathrm{~F} \text { Tantalum, } \\ & (\mathrm{VIN}-\mathrm{VOUT})=3 \mathrm{~V}, \text { IOUT }=3 \mathrm{~A} \end{aligned}$ |  | 60 | 72 |  | dB |
| Thermal Regulation | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 30 \mathrm{~ms}$ pulse |  |  | 0.004 | 0.02 | \%/W |
| Temperature Stability |  | - |  | 0.5 |  | \% |
| Long-Term Stability | $\mathrm{TA}=125^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$. |  |  | 0.03 | 1.0 | \% |
| RMS Output Noise (\% of VOUT) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 10 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ |  |  | 0.003 |  | \% |
| Thermal Resistance, | TO-220 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case | TO-263 |  |  | 3 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Shutdown |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. See thermal regulation specifications for changes in output voltage due to heating effects. Load and line regulation are measured at a constant junction temperature by low duty cycle pulse testing.
2. Line and load regulation are guaranteed up to the maximum power dissipation (18W). Power dissipation is determined by input/output differential and the output currrent. Guaranteed maximum output power will not be available over the full input/ output voltage range.
3. RC1587 only.
4. RC1587-1.5 only.
5. RC1587-3.3 only.

## Typical Performance Characteristics



Figure 1. Dropout Voltage vs. Output Current


Figure 3. Reference Voltage vs. Temperature


Figure 5. Minimum Load Current vs. Temperature


Figure 2. Load Regulation vs. Temperature


Figure 4. Output Voltage vs. Temperature


Figure 6. Adjust Pin Current vs. Temperature

## Typical Performance Characteristics (continued)



Figure 7. Short-Circuit Current vs. Temperature


Figure 8. Ripple Rejection vs. Frequency


Figure 9. Maximum Power Dissipation

## Applications Information

## General

The RC1587, RC1587-1.5, and RC1587-3.3 are three-terminal regulators optimized for GTL+ VTT termination applications. These devices are short-circuit protected, and offer thermal shutdown to turn off the regulator when the junction temperature exceeds about $150^{\circ} \mathrm{C}$. The RC1587 series provides low dropout voltage and fast transient response. Frequency compensation uses capacitors with low ESR while still maintaining stability. This is critical in addressing the needs of low voltage high speed microprocessor buses like GTL+.

## Stability

The RC1587 series require an output capacitor as a part of the frequency compensation. It is recommended to use a $22 \mu \mathrm{~F}$ solid tantalum or a $100 \mu \mathrm{~F}$ aluminum electrolytic on the output to ensure stability. The frequency compensation of these devices optimizes the frequency response with low ESR capacitors. In general, it is suggested to use capacitors with an ESR of $<1 \Omega$. It is also recommended to use bypass capacitors such as a $22 \mu \mathrm{~F}$ tantalum or a $100 \mu \mathrm{~F}$ aluminum on the adjust pin of the RC1587 for low ripple and fast transient response. When these bypassing capacitors are not used at the adjust pin, larger values of output capacitors provide equally good results.

## Protection Diodes

In normal operation, the RC1587 series does not require any protection diodes. For the RC1587, internal resistors limit internal current paths on the adjust pin. Therefore, even with bypass capacitors on the adjust pin, no protection diode is needed to ensure device safety under shortcircuit conditions.

A protection diode between the input and output pins is usually not needed. An internal diode between the input and output pins on the RC1587 series can handle microsecond surge currents of 50 A to 100 A . Even with large value output capacitors it is difficult to obtain those values of surge currents in normal operation. Only with large values of output capacitance, such as $1000 \mu \mathrm{~F}$ to $5000 \mu \mathrm{~F}$, and with the input pin instantaneously shorted to ground can damage occur. A crowbar circuit at the input can generate those levels of current; a diode from output to input is then recommended, as shown in Figure 10. Usually, normal power supply cycling or system "hot plugging and unplugging" will not generate current large enough to do any damage.

The adjust pin can be driven on a transient basis $\pm 7 \mathrm{~V}$ with respect to the output, without any device degradation. As with any IC regulator, exceeding the maximum input-tooutput voltage differential causes the internal transistors to break down and none of the protection circuitry is then functional.


Figure 10. Optional Protection

## Ripple Rejection

In applications that require improved ripple rejection, a bypass capacitor from the adjust pin of the RC1587 to ground reduces the output ripple by the ratio of VOUT/1.25V. The impedance of the adjust pin capacitor at the ripple frequency should be less than the value of R1 (typically in the range of $100 \Omega$ to $120 \Omega$ ) in the feedback divider network in Figure 10. Therefore, the value of the required adjust pin capacitor is a function of the input ripple frequency. For example, if R1 equals $100 \Omega$ and the ripple frequency equals 120 Hz , the adjust pin capacitor should be $22 \mu \mathrm{~F}$. At 10 kHz , only $0.22 \mu \mathrm{~F}$ is needed.

## Output Voltage

The RC1587 regulator develops a 1.25 V reference voltage between the output pin and the adjust pin (see Figure 11). Placing a resistor R1 between these two terminals causes a constant current to flow through R1 and down through R2 to set the overall output voltage. Normally, this current is the specified minimum load current of 10 mA .

The current out of the adjust pin adds to the current from R1 and is typically $35 \mu \mathrm{~A}$. Its output voltage contribution is small and only needs consideration when very precise output voltage setting is required.


Figure 11. Basic Regulator Circuit

## Load Regulation

It is not possible to provide true remote load sensing because the RC1587 series are three-terminal devices. Load regulation is limited by the resistance of the wire connecting the regulators to the load. Load regulation per the data sheet specification is measured at the bottom of the package.

For fixed voltage devices, negative side sensing is a true Kelvin connection with the ground pin of the device returned to the negative side of the load. This is illustrated in Figure 12.


Figure 12. Connection for Best Load Regulation
For adjustable voltage devices, negative side sensing is a true Kelvin connection with the bottom of the output divider returned to the negative side of the load. The best load regulation is obtained when the top of resistor divider R1 connects directly to the regulator output and not to the load. Figure 13 illustrates this point.

If R1 connects to the load, then the effective resistance between the regulator and the load would be:
$R P \times(1+R 2 / R 1), R P=$ Parasitic Line Resistance
The connection shown in Figure 13 does not multiply Rp by the divider ratio. As an example, Rp is about four milliohms per foot with 16 -gauge wire. This translates to 4 mV per foot at 1 A load current. At higher load currents, this drop represents a significant percentage of the overall regulation. It is important to keep the positive lead between the regulator and the load as short as possible and to use large wire or PC board traces.


Figure 13. Connection for Best Load Regulation

## Thermal Considerations

The RC1587 series protect themselves under overload conditions with internal power and thermal limiting circuitry. However, for normal continuous load conditions, do not exceed maximum junction temperature ratings. It is important to consider all sources of thermal resistance from junc-tion-to-ambient. These sources include the junction-to-case resistance, the case-to-heat sink interface resistance, and the heat sink resistance. Thermal resistance specifications have been developed to more accurately reflect device temperature and ensure safe operating temperatures.

For example, look at using an RC1587T to generate 3A @ $1.5 \mathrm{~V} \pm 2 \%$ from a 3.3 V source ( 3.2 V to 3.6 V ).

## Assumptions:

- $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ worst case
- VOUT $=1.46 \mathrm{~V}$ worst case
- IOUT $=3 \mathrm{~A}$ continuous
- $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$
- $\theta_{\text {Case-to-Ambient }}=3^{\circ} \mathrm{C} / \mathrm{W}$ (assuming both a heatsink and a thermally conductive material)
The power dissipation in this application is:
$\mathrm{PD}_{\mathrm{D}}=\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{VOUT}\right) *(\mathrm{IOUT})=(3.6-1.46) *(3)=6.42 \mathrm{~W}$
From the specification table:

$$
\begin{aligned}
\mathrm{T}_{\mathrm{J}} & =\mathrm{T}_{\mathrm{A}}+(\mathrm{PD}) *(\theta \text { Case-to-Ambient }+\theta \mathrm{JC}) \\
& =70+(6.42) *(3+3)=109^{\circ} \mathrm{C}
\end{aligned}
$$

The junction temperature is below the maximum rating.

Junction-to-case thermal resistance is specified from the IC junction to the bottom of the case directly below the die. This is the lowest resistance path for heat flow. Proper mounting ensures the best thermal flow from this area of the package to the heat sink. Use of a thermally conductive material at the
case-to-heat sink interface is recommended. Use a thermally conductive spacer if the case of the device must be electrically isolated and include its contribution to the total thermal resistance. The cases of the RC1587 series are directly connected to the output of the device.


Figure 14. Application Circuit (RC1587)

Table 1. Bill of Materials for Application Circuit for the RC1587

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C2, C3 | 2 | Xicon | L10V100 | $100 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| R1 | 1 | Generic |  | $124 \Omega, 1 \%$ |
| R2 | 1 | Generic |  | $24.9 \Omega, 1 \%$ |
| U1 | 1 | Fairchild | RC1587T | 3 A Regulator |



Figure 15. Application Circuit (RC1587-1.5)

Table 2. Bill of Materials for Application Circuit for the RC1587-1.5

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C3 | 1 | Xicon | L10V100 | $100 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| U1 | 1 | Fairchild | RC1587T-1.5 | 3A Regulator |



Figure 16. Application Circuit (RC1587-3.3)

Table 3. Bill of Materials for Application Circuit for the RC1587-1.5

| Item | Quantity | Manufacturer | Part Number | Description |
| :--- | :---: | :---: | :---: | :--- |
| C1 | 1 | Xicon | L10V10 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| C3 | 1 | Xicon | L10V100 | $100 \mathrm{~F}, 10 \mathrm{~V}$ Aluminum |
| U1 | 1 | Fairchild | RC1587T-3.3 | 3A Regulator |

## Notes

## Mechanical Dimensions

## 3-Lead TO-263 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b2 | .049 | .051 | 1.25 | 1.30 |  |
| C 2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 | 10.29 |  |
| e | .100 | BSC | 2.54 | BSC |  |
| L | .575 | .625 | 14.61 | 15.88 |  |
| L 1 | .090 | .110 | 2.29 | 2.79 |  |
| L 2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


## Mechanical Dimensions (continued)

## 3-Lead TO-263 Center Cut Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b2 | .049 | .051 | 1.25 | 1.30 |  |
| c2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 |  | 10.29 |
| e | .100 |  | BSC | 2.54 BSC |  |
| L | .575 | .625 | 14.61 | 15.88 |  |
| L 1 | .090 | .110 | 2.29 | 2.79 |  |
| L2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.78 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimensiuon exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


Mechanical Dimensions (continued)

## 3-Lead TO-220 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .140 | .190 | 3.56 | 4.83 |  |
| b | .015 | .040 | .38 | 1.02 |  |
| b1 | .045 | .070 | 1.14 | 1.78 |  |
| c1 | .014 | .022 | .36 | .56 |  |
| øP | .139 | .161 | 3.53 | 4.09 |  |
| D | .560 | .650 | 14.22 | 16.51 |  |
| E | .380 | .420 | 9.65 | 10.67 |  |
| e | .090 | .110 | 2.29 | 2.79 |  |
| e1 | .190 | .210 | 4.83 | 5.33 |  |
| e3 | .045 | - | 1.14 | - |  |
| F | .020 | .055 | .51 | 1.40 |  |
| H1 | .230 | .270 | 5.94 | 6.87 |  |
| J 1 | .080 | .115 | 2.04 | 2.92 |  |
| L | .500 | .580 | 12.70 | 14.73 |  |
| L1 | .250 BSC | 6.35 | BSC |  |  |
| Q | .100 | .135 | 2.54 | 3.43 |  |
| $\alpha$ | $3^{\circ}$ | $7^{\circ}$ | $3^{\circ}$ | $7^{\circ}$ |  |

## Notes:

1. Dimension c1 apply for lead finish.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC1587M | TO-263 |
| RC1587MC | TO-263 center cut |
| RC1587T | TO-220 |
| RC1587M-1.5 | TO-263 |
| RC1587MC-1.5 | TO-263 center cut |
| RC1587T-1.5 | TO-220 |
| RC1587M-3.3 | TO-263 |
| RC1587MC-3.3 | TO-263 center cut |
| RC1587T-3.3 | TO-220 |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC1616

### 0.5A Adjustable/Fixed Low Dropout Linear Regulator

## Features

- Low dropout voltage
- Load regulation: 0.05\% typical
- Current limit
- On-chip thermal limiting
- Standard SOT-223 and TO-263 packages
- Three-terminal adjustable or fixed $2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ or 5 V


## Applications

- USB Controlled Power Supply
- High efficiency linear regulators for Mixed Voltage Logic, ASIC, FPGA based systems
- Post regulators for switching supplies
- Battery chargers
- 5 V to 3.3 V , or $2.5 \mathrm{~V}, 1.8 \mathrm{~V}, 1.5 \mathrm{~V}$ linear regulators
- Motherboard clock supplies
- SDRAM Module supplies


## Description

The RC1616 and RC1616-2.5, -3.3 and -5 are low dropout three-terminal regulators with 0.5 A output current capability. These devices have been optimized for low voltage where transient response and minimum input voltage are critical. The 5 V version is designed also to be used in USB Hub and Motherboard applications.

On-chip thermal limiting provides protection against any combination of overload and ambient temperature that would create excessive junction temperatures.

Unlike PNP type regulators where up to $10 \%$ of the output current is wasted as quiescent current, the bias current of the RC1616 flows into the load, increasing efficiency.

The RC1616 series regulators are available in the industrystandard SOT-223 and TO-263 power packages.

## Typical Applications



## Pin Assignments


*With package soldered to 0.5 square inch copper area over backside ground plane or internal power plane, $\Theta_{\mathrm{JA}}$ can vary from $30^{\circ} \mathrm{C} / \mathrm{W}$ to $>50^{\circ} \mathrm{C} / \mathrm{W}$. Other mounting techniques may provide better power dissipation than $30^{\circ} \mathrm{C} / \mathrm{W}$.

## Absolute Maximum Ratings

| Parameter | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ |  | 7.5 | V |
| Operating Junction Temperature Range | 0 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Operating Conditions: $\mathrm{V}_{I N} \leq 7 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
The $\bullet$ denotes specifications which apply over the specified operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Reference Voltage $^{3}$ | $1.5 \mathrm{~V} \leq\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \leq 5.75 \mathrm{~V}$, | $\bullet$ | 1.225 | 1.250 | 1.275 | V |
|  | $10 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 0.5 \mathrm{~A}$ |  |  |  |  |  |$)$

Notes:

1. See thermal regulation specifications for changes in output voltage due to heating effects. Load and line regulation are measured at a constant junction temperature by low duty cycle pulse testing.
2. Line and load regulation are guaranteed up to the maximum power dissipation. Power dissipation is determined by input/ output differential and the output current. Guaranteed maximum output power will not be available over the full input/output voltage range.
3. RC1616 only.

## Typical Performance Characteristics



Figure 1. Dropout Voltage vs. Output Current


Figure 3. Reference Voltage vs. Temperature


Figure 5. Minimum Load Current vs. Temperature


Figure 2. Load Regulation vs. Temperature


Figure 4. Output Voltage vs. Temperature


Figure 6. Adjust Pin Current vs. Temperature

## Typical Performance Characteristics (continued)



Figure 7. Short-Circuit Current vs. Temperature


Figure 8. Ripple Rejection vs. Frequency


Figure 9. Maximum Power Dissipation

## Mechanical Dimensions

## 3-Lead TO-263 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .160 | .190 | 4.06 | 4.83 |  |
| b | .020 | .039 | 0.51 | 0.99 |  |
| b 2 | .049 | .051 | 1.25 | 1.30 |  |
| c 2 | .045 | .055 | 1.14 | 1.40 |  |
| D | .340 | .380 | 8.64 | 9.65 |  |
| E | .380 | .405 | 9.65 | 10.29 |  |
| e | .100 BSC |  | 2.54 BSC |  |  |
| L | .575 | .625 | 14.61 | 10.88 |  |
| L 1 | .090 | .100 | 2.29 | 2.79 |  |
| L 2 | - | .055 | - | 1.40 |  |
| R | .017 | .019 | 0.43 | 0.48 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensions are exclusive of mold flash and metal burrs.
2. Standoff-height is measured from lead tip with ref. to Datum -B-.
3. Foot length is measured with ref. to Datum -A- with lead surface (at inner R).
4. Dimension exclusive of dambar protrusion or intrusion.
5. Formed leads to be planar with respect to one another at seating place -C-


## Mechanical Dimensions

## 4-Lead SOT-223 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .071 | - | 1.80 |  |
| A1 | - | .181 | - | 4.80 |  |
| B | .025 | .033 | .640 | .840 |  |
| c | - | .090 | - | 2.29 |  |
| D | .248 | .264 | 6.30 | 6.71 |  |
| E | .130 | .148 | 3.30 | 3.71 |  |
| e | .115 | .124 | 2.95 | 3.15 |  |
| F | .033 | .041 | .840 | 1.04 |  |
| H | .264 | .287 | 6.71 | 7.29 |  |
| l | .012 | - | .310 | - |  |
| J | - | $10^{\circ}$ | - | $10^{\circ}$ |  |
| K | $10^{\circ}$ | $16^{\circ}$ | $10^{\circ}$ | $16^{\circ}$ |  |
| L | .0008 | .0040 | .0203 | .1018 |  |
| M | $10^{\circ}$ | $16^{\circ}$ | $10^{\circ}$ | $16^{\circ}$ |  |
| N | .010 | .014 | .250 | .360 |  |



## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC1616M | TO-263 |
| RC1616S | SOT-223 |
| RC1616M-2.5 | TO-263 |
| RC1616S-2.5 | SOT-223 |
| RC1616M-3.3 | TO-263 |
| RC1616S-3.3 | SOT-223 |
| RC1616M-5 | TO-263 |
| RC1616S-5 | SOT-223 |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
www.fairchildsemi.com
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC2207

## Voltage Controlled Oscillator

## Features

- Excellent temperature stability $-20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Linear frequency sweep
- Adjustable duty cycle - $0.1 \%$ to $99.9 \%$
- Two or four level FSK capability
- Wide sweep range - 1000:1 min.
- Logic compatible input and output levels
- Wide supply voltage range $- \pm 4 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$
- Low supply sensitivity $\pm 0.15 \% / \mathrm{V}$
- Wide frequency range -0.01 Hz to 1 MHz
- Simultaneous triangle and squarewave outputs


## Applications

- FSK generation
- Voltage and current-to-frequency conversion
- Stable phase-locked loop
- Waveform generation triangle, sawtooth, pulse, squarewave
- FM and sweep generation


## Description

The RC2207 is a monolithic voltage-controlled oscillator (VCO) integrated circuit featuring excellent frequency stability and a wide tuning range. The circuit provides simultaneous triangle and squarewave outputs over a frequency range of 0.01 Hz to 1 MHz . It is ideally suited for FM, FSK and sweep or tone generation as well as for phase-locked loop applications.

As shown in the Block Diagram, the circuit is comprised of four functional blocks: a variable-frequency oscillator which generates the basic periodic waveforms; four current switches actuated by binary keying inputs; and buffer amplifiers for both the triangle and squarewave outputs. The internal switches transfer the oscillator current to any of four external timing resistors to produce four discrete frequencies which are selected according to the binary logic levels at the keying terminals (pins 8 and 9).

The RC2207 has a typical drift specification of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The oscillator frequency can be linearly swept over a 1000:1 range with an external control voltage; and the duty cycle of both the triangle and the squarewave outputs can be varied from $0.1 \%$ to $99.9 \%$ to generate stable pulse and sawtooth waveforms.

## Block Diagram



## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| Bias for Single Supply | 11 | For single supply operations, pin 11 should be externally biased to a potential between $+\mathrm{V}_{\mathrm{s}} / 3$ and $+\mathrm{V}_{\mathrm{s}} / 2$ (see Figure 8). The bias current at pin 11 is nominally $5 \%$ of the total oscillation timing current IT. |
| Binary Keying Inputs | 8, 9 | The internal impedance at these pins is approximately $5 \mathrm{k} \Omega$. Keying levels are $<1.4 \mathrm{~V}$ for zero and $>3 \mathrm{~V}$ for one logic levels referenced to the DC voltage at pin 10 . |
| Ground | 10 | For split supply operation, this pin serves as circuit ground. For single supply operation, pin 10 should be AC grounded through a $1 \mu \mathrm{~F}$ bypass capacitor. During split supply operation, a ground current of 2 IT flows out of this terminal, where IT is the total timing current. |
| Squarewave Output | 13 | The squarewave output at pin 13 is an open-collector stage capable of sinking up to 20 mA of load current. RL serves as a pull-up load resistor for this output. Recommended values for RL range from $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ |
| Supply Voltage $(+\mathrm{V} \mathrm{~S},-\mathrm{V} \mathrm{~S})$ | 1,12 | The RC2207 is designed to operate over a power supply range of +4 V to $\pm 13 \mathrm{~V}$ for split supplies, or 8 V to 26 V for single supplies. At high supply voltages, the frequency sweep range is reduced. Performance is optimum for $\pm 6 \mathrm{~V}$, or 12 V single supply operation. |
| Timing Capacitor | 2, 3 | The oscillator frequency is inversely proportional to the timing capacitor, C. The minimum capacitance value is limited by stray capacitances and the maximum value by physical size and leakage current considerations. Recommended values range from 100 pF to $100 \mu \mathrm{~F}$. The capacitor should be non-polarized. |
| Timing Resistors (R1-R4) | 4-7 | The timing resistors determine the total timing current, IT, available to charge the timing capacitor. Values for timing resistors can range from 1.5 $\mathrm{k} \Omega$ to $2 \mathrm{M} \Omega$; however, for optimum temperature and power supply stability, recommended values are $4 \mathrm{k} \Omega$ to $200 \mathrm{k} \Omega$. To avoid parasitic pick up, timing resistor leads should be kept as short as possible. For noise environments, unused or deactivated timing terminals should be bypassed to ground through $0.1 \mu \mathrm{~F}$ capacitors. Otherwise, they may be left open. |
| Trianglewave Output | 14 | The output at pin 14 is a trianglewave with a peak swing of approximately one-half of the total supply voltage. Pin 14 has a very low output impedance of $10 \Omega$ and is internally protected against short circuits. <br> Notice that the triangle waveform linearity is sensitive to parasite coupling between the square and the trianglewave outputs (pins 13 and 14). In board layout or circuit wiring, care should be taken to minimize stray wiring capacitance between those pins. |

## Absolute Maximum Ratings

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage |  | +26 | V |
| Storage Temperature Range | -65 | +150 | V |
| Operating Temperature Range | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 seconds) |  | +300 | ${ }^{\circ} \mathrm{C}$ |

Thermal Characteristics

|  | Ceramic DIP | SOIC | Plastic DIP |
| :--- | :---: | :---: | :---: |
| Maximum Juncton Temperature | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Maximum PD TA $<50^{\circ} \mathrm{C}$ | 1042 mW | 300 mW | 468 mW |
| Thermal Resistance, $\theta \mathrm{JC}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance, $\theta$ JA | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For TA $>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

(Test Circuit of Figure 1, $\mathrm{Vs}= \pm 6 \mathrm{~V}, \mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{C}=5000 \mathrm{pF}, \mathrm{R} 1=\mathrm{R} 2=\mathrm{R} 3=\mathrm{R} 4=20 \mathrm{k} \Omega, \mathrm{RL}=4.7 \Omega$ binary inputs grounded, S1 and S2 closed unless otherwise specified)


## Note:

1. Guaranteed by design.

## Typical Performance Characteristics



Figure 1. Typical Operating Range for Split Supply Voltage

${ }^{1} \mathrm{R} T=$ Parallel Combination of Activated Timing Resistors
Figure 3. Recommended Timing Resistor Value vs.
Power Supply Voltage


Figure 5. Pulse and Sawtooth Outputs


Figure 2. Frequency Accuracy vs. Timing Resistance


Figure 4. Normalized Frequency Drift vs. Supply Voltage


Figure 6. Normalized Frequency Drift vs. Temperature

## Applications Information

## Precautions

The following precautions should be observed when operating the RC2207 family of integrated circuits:

- Pulling excessive current from the timing terminals will adversely affect the temperature stability of the circuit. To minimize this disturbance, it is recommended that the total current drawn from pins 4, 5, 6 and 7 be limited to $<6$ mA . In addition, permanent damage to the device may occur if the total timing current exceeds 10 mA .
- Terminals $2,3,4,5,6$ and 7 have very low internal impedance and should, therefore, be protected from accidental shorting to ground or the supply voltages.
- The keying logic pulse amplitude should not exceed the supply voltage.


## Split Supply Operation

Figure 7 is the recommended circuit connection for split supply operation. The frequency of operation is determined by the timing capacitor $(\mathrm{C})$ and the activated timing resistors (R1 through R4). The timing resistors are activated by the logic signals at the binary keying inputs (pins 8 and 9), as shown in Table 1. If a single timing resistor activated, the frequency is $1 / \mathrm{RC}$.

Otherwise, the frequency is either $1 /(\mathrm{R} 1| | \mathrm{R} 2) \mathrm{C}$ or 1/(R1| R 4$) \mathrm{C}$.

Table 1. Logic Table for Binary Keying Controls

| Logic Level |  | Selected Timing Pins | Frequency | Definitions |
| :---: | :---: | :---: | :---: | :---: |
| 8 | 9 |  |  |  |
| 0 | 6 | $f 1$ | $\mathrm{f}_{1}=1 / \mathrm{R} 3 \mathrm{C}$ | $\Delta f 1=1 / R 4 C$ |
| 0 | 1 | 6 \& 7 | $\mathrm{f}_{1}+\Delta \mathrm{f}_{1}$ | $\begin{aligned} & \mathrm{f}_{2}=1 / \mathrm{R} 2 \mathrm{C} \\ & \Delta \mathrm{f}_{2}=1 / \mathrm{R} 1 \mathrm{C} \end{aligned}$ |
| 1 | 0 | 5 | f2 | Logic levels: 0 = Ground |
| 14 | \&5 | $\mathrm{f} 2+\mathrm{f} \Delta 2$ | Logic levels: | $1=\geq 3 \mathrm{~V}$ |

Note:

1. For single supply operation, logic levels are referenced to voltage at pin 10.

The squarewave output is obtained at pin 13 and has a peak-to-peak voltage swing equal to the supply voltages. This output is an open-collector type and requires an external pull-up load resistor (nominally $5 \mathrm{k} \Omega$ ) to the positive supply. The triangle waveform obtained at pin 14 is centered about ground and has a peak amplitude of $+\mathrm{V} / 2$.

The circuit operates with supply voltages ranging from $\pm 4 \mathrm{~V}$ to it $\pm 13 \mathrm{~V}$. Minimum drift occurs with $\pm 6 \mathrm{~V}$ supplies.

## Single Supply Operation

The circuit should be interconnected as shown in Figure 8 for single supply operation. Pin 12 should be grounded, and pin 11 biased from $+V$ S through a resistive divider to a value of bias voltage between $+\mathrm{V}_{\mathrm{S}} / 3$ and $+\mathrm{V}_{\mathrm{S}} / 2$. Pin 10 is bypassed to ground through a $0.1 \mu \mathrm{~F}$ capacitor.


Note: This circuit is for Bench Tests only. DC testing is normally performed with automated test equipment using an equivalent circuit.

Figure 7. Test Circuit for Split Supply Operation


Figure 8. Test Circuit for Single Supply Operation

For single supply operation, the DC voltage at pin 10 and the timing terminals (pins 4 through 7) are equal and approximately 0.6 V above $\mathrm{V}_{\mathrm{B}}$, the bias voltage at pin 11 . The logic levels at the binary keying terminals are referenced to the voltage at pin 10.

## On-Off Keying

The RC2207 can be keyed on and off by simply activating an open circuited timing pin. Under certain conditions, the circuit may exhibit very low frequency ( $<1 \mathrm{~Hz}$ ) residual oscillation in the off state due to internal bias current. If this effect is undesirable, it can be eliminated by connecting a $10 \mathrm{M} \Omega$ resistor from pin 3 to + VS.

## Frequency Control (Sweep and FM)

The frequency of operation is controlled by varying the total timing current, IT, drawn from the activated timing pin 4, 5, 6 or 7 . The timing current can be modulated by applying a control voltage, $\mathrm{V}_{\mathrm{C}}$, to the activated timing pin through a series resistor $\mathrm{R}_{\mathrm{C}}$ as shown in Figure 9.

For split supply operation, a negative control voltage, $\mathrm{V}_{\mathrm{C}}$, applied to the circuit of Figure 9 causes the total timing current, IT, and the frequency, to increase.

As an example, in the circuit of Figure 9, the binary keying inputs are grounded. Therefore, only timing pin 6 is activated.

The frequency of operation determined by:

$$
\mathrm{f}=\frac{1}{\mathrm{R} 3 \mathrm{C}_{\mathrm{B}}}\left[1-\frac{\mathrm{V}_{\mathrm{C}} \mathrm{R} 3}{\left(\mathrm{R}_{\mathrm{C}}\right)\left(-\mathrm{V}_{\mathrm{C}}\right)}\right] \mathrm{Hz}
$$

## Pulse and Sawtooth Operation

The duty cycle of the output waveforms can be controlled by frequency shift keying at the end of every half cycle of oscillator output. This is accomplished by connecting one or both of the binary keying inputs (pin 8 or 9 ) to the squarewave output at pin 13. The output waveforms can then be converted to positive or negative pulses and sawtooth waveform.

Figure 10 is the recommended circuit connection for duty cycle control. Pin 8 is shorted to pin 13 so that the circuit switches between the 00 and the 10 logic states given in Table 1. Timing pin 5 is activated when the output is high, and pin 6 is activated when the squarewave output goes to a low state.

The duty cycle of the output waveforms given as:

$$
\text { Duty Cycle }=\frac{\mathrm{R} 2}{\mathrm{R} 2+\mathrm{R} 3}
$$

and can be varied from $0.1 \%$ to $99.9 \%$ by proper choice of timing resistors. The frequency of oscillation, f , is given as:

$$
\mathrm{f}=\frac{2}{\mathrm{C}}\left[\frac{1}{\mathrm{R} 2+\mathrm{R} 3}\right]
$$

The frequency can be modulated or swept without changing the duty cycle by connecting R2 and R3 to a common control voltage $\mathrm{VC}_{\mathrm{C}}$ instead of to -VS. The sawtooth and the pulse output waveforms are shown in the Typical Performance Characteristics Graphs.


Figure 9. Frequency Sweep Operation


Figure 10. Pulse and Sawtooth Generation

## Mechanical Dimensions

## 14-Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 14 |  |  | 14 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .210 | - | 5.33 |  |
| A1 | .015 | - | .38 | - |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |
| B | .014 | .022 | .36 | .56 |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |
| C | .008 | .015 | .20 | .38 | 4 |
| D | .725 | .795 | 18.42 | 20.19 | 2 |
| D1 | .005 | - | .13 | - |  |
| E | .300 | .325 | 7.62 | 8.26 |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |
| e | .100 BSC | 2.54 BSC |  |  |  |
| eB | - | .430 | - | 10.92 |  |
| L | .115 | .200 | 2.92 | 5.08 |  |
| N | 14 |  |  | 14 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


## Mechanical Dimensions (continued)

## 14-Lead Ceramic DIP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .785 | - | 19.94 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 7,8 and 14 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 14.
6. Applies to all four corners (leads number 1, 7, 8, and 14).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied.
9. Twelve spaces.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC2207M | 14 Lead SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC2207N | 14 Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV2207M | 14 Lead SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV2207N | 14 Lead Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM2207D | 14 Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM2207D/883B | 14 Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Note:

1. /883B suffix denotes MIL-STD-883, Level B processing

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 2211 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC2211.pdf.

## RC2211A

## FSK Demodulator/Tone Decoder

## Features

- Wide frequency range -0.01 Hz to 300 kHz
- Wide supply voltage range -4.5 V to 20 V
- DTL/TTL/ECL logic compatibility
- FSK demodulation with carrier-detector
- Wide dynamic range -2 mV to 3 VRMS
- Adjustable tracking range $- \pm 1 \%$ to $\pm 80 \%$
- Excellent temperature stability $-20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical


## Applications

- FSK demodulation
- Data synchronization
- Tone decoding
- FM detection
- Carrier detection


## Description

The RC2211A is a monolithic phase-locked loop (PLL) system especially designed for data communications. It is particularly well-suited for FSK modem applications, and operates over a wide frequency range of 0.01 Hz to 300 kHz . It can accommodate analog signals between 2 mV and 3 V , and can interface with conventional DTL, TTL and ECL logic families. The circuit consists of a basic PLL for tracking an input signal frequency within the passband, a quadrature phase detector which provides carrier detection, and an FSK voltage comparator which provides FSK demodulation. External components are used to independently set carrier frequency, bandwidth and output delay.

## Block Diagram



## Functional Description

## Signal Input (Pin 2)

The input signal is AC coupled to this terminal. The internal impedance at pin 2 is $20 \mathrm{k} \Omega$. Recommended input signal level is in the range of 10 mV RMS to 3 VRMS.

## Quadrature Phase Detector Output, Q (Pin 3)

This is the high impedance output of the quadrature phase detector, and is internally connected to the input of lock detector voltage comparator. In tone detection applications, pin 3 is connected to ground through a parallel combination of $R_{D}$ and $C D$ (see Figure 1) to eliminate chatter at the lock detector outputs. If this tone detector section is not used, pin 3 can be left open circuited.

## Lock Detector Output, Q (Pin 5)

The output at pin 5 is at a "high" state when the PLL is out of lock and goes to a "low" or conducting state when the PLL is locked. It is an open collector output and requires a pull-up resistor, RL, to +VS for proper operation. In the "low" state it can sink up to 5 mA of load current.

## Lock Detector Complement, $\overline{\mathbf{Q}}$ (Pin 6)

The output at pin 6 is the logic complement of the lock detector output at pin 5 . This output is also an open collector type stage which can sink 5 mA of load current in the low or "on" state.

## FSK Data Output (Pin 7)

This output is an open collector stage which requires a pull-up resistor, RL, to + VS for proper operation. It can sink 5 mA of load current. When decoding FSK signals the FSK data output will switch to a "high" or off state for low input frequency, and will switch to a "low" or on state for high input frequency. If no input signal is present, the logic state at pin 7 is indeterminate.

## FSK Comparator Input (Pin 8)

This is the high impedance input to the FSK voltage comparator. Normally, an FSK post detection or data filter is connected between this terminal and the PLL phase detector output (pin 11). This data filter is formed by $\mathrm{RF}_{F}$ and $\mathrm{C}_{\mathrm{F}}$ of Figure 1. The threshold voltage of the comparator is set by the internal reference voltage, $\mathrm{V}_{\mathrm{R}}$, available at pin 10.

## Reference Bypass (Pin 9)

This pin can have an optional $0.1 \mu \mathrm{~F}$ capacitor connected to the ground.

## Reference Voltage, $\mathbf{V R}_{\mathbf{R}}$ (Pin 10)

This pin is internally biased at the reference voltage level, $\mathrm{VR}_{\mathrm{R}} ; \mathrm{VR}_{\mathrm{R}}=+\mathrm{V}_{\mathrm{S}} / 2-650 \mathrm{mV}$. The DC voltage level at this pin forms an internal reference for the voltage levels at pin 3, 8, 11 and 12. Pin 10 must be bypassed to ground with a $0.1 \mu \mathrm{~F}$ capacitor.


Figure 1. Generalized Circuit Connection for FSK and Tone Detection

## Loop Phase Detector Output (Pin 11)

This terminal provides a high impedance output for the loop phase detector. The PLL loop filter is formed by R1 and C1 connected to pin 11 (see Figure 1). With no input signal, or with no phase error within the PLL, the DC level at pin 11 is very nearly equal to $\mathrm{V}_{\mathrm{R}}$. The peak voltage swing available at the phase detector output is equal to $\pm \mathrm{V}_{\mathrm{R}}$.

## VCO Control Input (Pin 12)

VCO free running frequency is determined by external timing resistor, R0, connected from this terminal to ground. The VCO free running frequency, $\mathrm{F}_{0}$ is given by:
$\mathrm{F}_{0}(\mathrm{~Hz})=\frac{1}{\mathrm{R}_{0} \mathrm{C}_{0}}$
where $\mathrm{C}_{0}$ is the timing capacitor across pins 13 and 14 . For optimum temperature stability $\mathrm{R}_{0}$ must be in the range of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ (see Typical Performance Characteristics).

This terminal is a low impedance point, and is internally biased at a DC level equal to $\mathrm{V}_{\mathrm{R}}$. The maximum timing current drawn from pin 12 must be limited to $\leq 3 \mathrm{~mA}$ for proper operation of the circuit.

## VCO Timing Capacitor (Pins 13 and 14)

VCO frequency is inversely proportional to the external timing capacitor, $\mathrm{C}_{0}$, connected across these terminals. $\mathrm{C}_{0}$ must be non-polarized, and in the range of 200 pF to $10 \mu \mathrm{~F}$.

## VCO Frequency Adjustment

VCO can be fine tuned by connecting a potentiometer, Rx , in series with $\mathrm{R}_{0}$ at pin 12 (see Figure 2).

## VCO Free-Running Frequency, Fo

The RC2211A does not have a separate VCO output terminal. Instead, the VCO outputs are internally connected to the phase detector sections of the circuit. However, for set-up or adjustment purposes, the VCO freerunning frequency can be measured at pin 3 (with CD disconnected) with no input and with pin 2 shorted to pin 10 .

## Design Equations

See Figure 1 for Definitions of Components.

1. VCO Center Frequency, F 0 :

$$
\mathrm{F}_{0}(\mathrm{~Hz})=\frac{1}{\mathrm{R}_{0} \mathrm{C}_{0}}
$$

2. Internal Reference Voltage, $\mathrm{V}_{\mathrm{R}}$ (measured at pin 10)

$$
\mathrm{V}_{\mathrm{R}}=\left(\frac{+\mathrm{V}_{\mathrm{S}}}{2}\right)-650 \mathrm{mV}
$$

3. Loop Lowpass Filter Time Constant, $\tau$
$\tau=\mathrm{R}_{1} \mathrm{C}_{1}$
4. Loop Dampening, $\zeta$ :

$$
\zeta=\left(\sqrt{\frac{\mathrm{C}_{0}}{\mathrm{C}_{1}}}\right)\left(\frac{1}{4}\right)
$$

5. Loop Tracking Bandwidth, $\pm \Delta \mathrm{F} / \mathrm{F}_{0}$ :
$\Delta t / F_{0}=R 0 / R 1$


65-2211-03
6. FSK Data Filter Time Constant, $\tau \mathrm{\tau}$ :
$\tau \mathrm{F}=\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}$
7. Loop Phase Detector Conversion Gain, $\mathrm{K} \phi$ ( $\mathrm{K} \phi$ is the differential DC voltage across pins 10 and 11, per unit of phase error at phase-detector input):

$$
\mathrm{k} \phi(\text { in volts per radian })=\frac{(-2)\left(\mathrm{V}_{\mathrm{R}}\right)}{\pi}
$$

8. VCO Conversion Gain, $\mathrm{K}_{0}$ is the amount of change in VCO frequency per unit of DC voltage change at pin 11:

$$
\mathrm{K} 0(\text { in Hertz per volt })=\frac{-1}{\mathrm{C}_{0} \mathrm{R}_{1} \mathrm{~V}_{\mathrm{R}}}
$$

9. Total Loop Gain, $\mathrm{K}_{\mathrm{T}}$ :
$\mathrm{K}_{\mathrm{T}}$ (in radians per second per volt) $=2 \pi \mathrm{~K} \phi \mathrm{~K} 0$

$$
=\frac{4}{\mathrm{C}_{0} \mathrm{R}_{1}}
$$

10. Peak Phase Detector Current, IA:
$\mathrm{I}_{\mathrm{A}}(\mathrm{mA})=\frac{\mathrm{V}_{\mathrm{R}}}{25}$

## Pin Assignments



65-2211-04

## Absolute Maximum Ratings

| Parameter | Conditions | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | +20 | V |
| Input Signal Level |  |  | 3 | $\mathrm{~V}_{\mathrm{RMS}}$ |
| Storage Temperature Range |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature Range | RV2211A | -25 | +85 | ${ }^{\circ} \mathrm{C}$ |
|  | RC2211A | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 sec.) |  |  | +300 | ${ }^{\circ} \mathrm{C}$ |
| Max. PD TA<50 ${ }^{\circ} \mathrm{C}$ |  | 468 | mW |  |

## Thermal Characteristics

| Parameter | 14 Lead Plastic DIP | 14 Lead SOIC |
| :--- | :---: | :---: |
| Therm. Res. $\theta \mathrm{JA}$ | $92^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

(Test Conditions $+\mathrm{VS}=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}+25^{\circ} \mathrm{C}, \mathrm{R}_{0}=30 \mathrm{k} \Omega, \mathrm{C}_{0}=0.033 \mu \mathrm{~F}$. See Figure 1 for component designations.)

| Parameters | Test Conditlons | RV2211A |  |  | RC2211A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ . | Max. |  |
| General |  |  |  |  |  |  |  |  |
| Supply Voltage ${ }^{2}$ |  | 4.5 |  | 20 | 4.5 |  | 20 | V |
| Supply Current | $\mathrm{R} 0 \geq 10 \mathrm{k} \Omega$ |  | 5.0 | 11.0 |  | 5.0 | 11 | mA |
| Oscillator |  |  |  |  |  |  |  |  |
| Frequency Accuracy | Deviation from $\mathrm{f}_{0}=1 / \mathrm{RoC}_{0}$ |  | $\pm 1.0$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 5$ | \% |
| Frequency Stability ${ }^{1}$ <br> Temperature Coefficient <br> Power Supply Rejection | $\begin{aligned} & \mathrm{R} 1=\infty \\ & +\mathrm{VS}=12 \pm 1 \mathrm{~V} \\ & +\mathrm{VS}=5 \pm 0.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \pm 20 \\ 0.05 \\ 0.2 \end{gathered}$ | 0.5 | 0.2 | $\begin{aligned} & \pm 20 \\ & 0.05 \end{aligned}$ | 0.5 | $\begin{array}{\|c\|} \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% / \mathrm{V} \\ \% / \mathrm{V} \end{array}$ |
| Upper Frequency Limit | $\mathrm{R} 0=8.2 \mathrm{k} \Omega, \mathrm{C}_{0}=400 \mathrm{pF}$ | 100 | 300 |  |  | 300 |  | kHz |
| Lowest Practical Operating Frequency ${ }^{1}$ | $\mathrm{Ro}=2 \mathrm{M} \Omega, \mathrm{C}_{0}=50 \mu \mathrm{~F}$ |  | 0.01 |  |  | 0.01 |  | Hz |
| Timing Resistor, R0 Operating Range Recommended Range |  | $\begin{aligned} & 5.0 \\ & 15 \end{aligned}$ |  | $\begin{gathered} 2000 \\ 100 \end{gathered}$ | $\begin{gathered} 5.0 \\ 15 \end{gathered}$ |  | $\begin{gathered} 2000 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Loop Phase Detector |  |  |  |  |  |  |  |  |
| Peak Output Current | Measured at pin 11 | $\pm 150$ | $\pm 200$ | $\pm 300$ | $\pm 100$ | $\pm 200$ | $\pm 300$ | $\mu \mathrm{A}$ |
| Output Offset Current |  |  | $\pm 1.0$ |  |  | $\pm 2.0$ |  | $\mu \mathrm{A}$ |
| Output Impedance |  |  | 1.0 |  |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Maximum Swing | Ref. to pin 10 | $\pm 4.0$ | $\pm 5.0$ |  | $\pm 4.0$ | $\pm 5.0$ |  | V |
| Quadrature Phase Detector |  |  |  |  |  |  |  |  |
| Peak Output Current ${ }^{3}$ | Measured at pin 3 | 100 | 150 |  |  | 150 |  | $\mu \mathrm{A}$ |
| Output Impedance |  |  | 1.0 |  |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Maximum Swing |  |  | 11 |  |  | 11 |  | VP-P |
| Input Preamp |  |  |  |  |  |  |  |  |
| Input Impedance | Measured at pin 2 |  | 18 |  |  | 18 |  | $\mathrm{k} \Omega$ |
| Input Signal Voltage Required to Cause Limiting ${ }^{3}$ | $\begin{aligned} & \mathrm{VS}=+6 \mathrm{~V} \\ & \mathrm{f}=1.7 \mathrm{kHz} \end{aligned}$ | 2.0 | 1.0 |  | 2.0 | 1.0 |  | mVRMS |
| Voltage Comparator |  |  |  |  |  |  |  |  |
| Input Impedance | Measured at pins 3 \& 8 |  | 2.0 |  |  | 2.0 |  | $\mathrm{M} \Omega$ |
| Input Bias Current |  |  | 100 |  |  | 100 |  | nA |
| Voltage Gain ${ }^{1}$ | $\mathrm{RL}=5.1 \mathrm{k} \Omega$ | 55 | 70 |  | 55 | 70 |  | dB |
| Output Voltage Low | $\mathrm{IC}=3 \mathrm{~mA}$ |  | 300 |  |  | 300 |  | mV |
| Output Leakage Current | $\mathrm{V}_{0}=12 \mathrm{~V}$ |  | 0.01 |  |  | 0.01 |  | $\mu \mathrm{A}$ |
| Internal Reference |  |  |  |  |  |  |  |  |
| Voltage Level | Measured at pin 10 | 4.9 | 5.3 | 5.7 | 4.75 | 5.3 | 5.85 | V |
| Output Impedance |  |  | 100 |  |  | 100 |  | $\Omega$ |

## Notes:

1. Guaranteed by design.
2. Individual applications may need special circuitry to function at $<12 \mathrm{~V}$.
3. Sample tested.

## Typical Performance Characteristics



Figure 6. Supply Current vs. Supply Voltage (Logic Outputs Open Circuited)


Figure 8. Timing Capacitor with Timing Resistor vs. VCO Frequency


Figure 7. Timing Resistor with Timing Capacitor vs. VCO Frequency


Figure 9. Center Frequency Drift vs. Temperature


Figure 10. VCO Frequency vs. Supply Voltage

## Applications Discussion

## FSK Decoding

Figure 2 shows the basic circuit connection for FSK decoding. With reference to Figures 1 and 2, the functions of external components are defined as follows: $\mathrm{R}_{0}$ and $\mathrm{C}_{0}$ set the PLL center frequency, $\mathrm{R}_{1}$ sets the system bandwidth, and $\mathrm{C}_{1}$ sets the loop filter time constant and the loop damping factor. CF and RF form a one pole post-detection filter for the FSK data output. The resistor $\mathrm{RB}_{\mathrm{B}}(510 \mathrm{k} \Omega$ ) from pin 7 to pin 8 introduces positive feedback across FSK comparator to facilitate rapid transition between output logic states.

Recommended component values for some of the most commonly used FSK bauds are given in Table 1.


Figure 2. Circuit Connection for FSK Decoding
Table 1. Recommended Component Values for Commonly Used FSK Bands
(see Circuit of Figure 2)

| FSK Band | Component Values |
| :--- | :--- |
| $\mathbf{3 0 0 ~ B a u d}$ | $\mathrm{C}_{0}=0.039 \mu \mathrm{~F}, \mathrm{CF}_{\mathrm{F}}=0.005 \mu \mathrm{~F}$ |
| $\mathrm{~F}_{1}=1070 \mathrm{~Hz}$ | $\mathrm{C}_{1}=0.01 \mu \mathrm{~F}, \mathrm{R}_{0}=18 \mathrm{k} \Omega$ |
| $\mathrm{F}_{2}=1270 \mathrm{~Hz}$ | $\mathrm{R}_{1}=100 \mathrm{k} \Omega$ |
| $\mathbf{3 0 0 ~ B a u d}$ | $\mathrm{C}_{0}=0.022 \mu \mathrm{~F}, \mathrm{CF}_{\mathrm{F}}=0.005 \mu \mathrm{~F}$ |
| $\mathrm{~F}_{1}=2025 \mathrm{~Hz}$ | $\mathrm{C}_{1}=0.0047 \mu \mathrm{~F}, \mathrm{R}_{0}=18 \mathrm{k} \Omega$ |
| $\mathrm{F}_{2}=2222 \mathrm{~Hz}$ | $\mathrm{R}_{1}=200 \mathrm{k} \Omega$ |
| $\mathbf{1 2 0 0 ~ B a u d}$ | $\mathrm{C}_{0}=0.027 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{F}}=0.0022 \mu \mathrm{~F}$ |
| $\mathrm{~F}_{1}=1200 \mathrm{~Hz}$ | $\mathrm{C}_{1}=0.01 \mu \mathrm{~F}, \mathrm{R}_{0}=18 \mathrm{k} \Omega$ |
| $\mathrm{F}_{2}=2200 \mathrm{~Hz}$ | $\mathrm{R}_{1}=30 \mathrm{k} \Omega$ |

## Design Instructions

The circuit of Figure 2 can be tailored for any FSK decoding application by the choice of five key circuit components: R0, $\mathrm{R}_{1}, \mathrm{C}_{0}, \mathrm{C}_{1}$ and $\mathrm{C}_{\mathrm{F}}$. For a given set of FSK mark and space frequencies, $F_{1}$ and $F_{2}$, these parameters can be calculated as follows:

1. Calculate PLL center frequency, $\mathrm{F}_{0}$
$\mathrm{F}_{0}=\frac{\mathrm{F}_{1}+\mathrm{F}_{2}}{2}$
2. Choose a value of timing resistor $\mathrm{R}_{0}$ to be in the range of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. This choice is arbitrary. The recommended value is $\mathrm{R}_{0}=20 \mathrm{k} \Omega$. The final value of $\mathrm{R}_{0}$ ios normally finetuned with the series potentiometer, $\mathrm{R}_{\mathrm{X}}$.
3. Calculate value of C 0 from Design Equation No. 1 or from Typical Performance Characteristics:
$\mathrm{C}_{0}=1 / \mathrm{R}_{0} \mathrm{~F}_{0}$
4. Calculate $\mathrm{R}_{1}$ to give a $\Delta \mathrm{f}$ equal to the markspace deviation:
$\mathrm{R}_{1}=\mathrm{R}_{0}\left[\mathrm{~F}_{0} /\left(\mathrm{F}_{1}-\mathrm{F}_{2}\right)\right]$
5. Calculate $\mathrm{C}_{1}$ to set loop damping. (See Design Equation No. 4)

Normally, $\zeta \approx 1 / 2$ is recommended
Then: $\mathrm{C}_{1}=\mathrm{C}_{0} / 4$ for $\zeta=1 / 2$
6. Calculate Data Filter Capacitance, CF :

For $\mathrm{RF}=100 \mathrm{k} \Omega, \mathrm{RB}=510 \mathrm{k} \Omega$, the recommended value of $C F$ is:
$\mathrm{C}_{\mathrm{F}}($ in $\mu \mathrm{F})=\frac{3}{\text { Baud Rate }}$
Note: All calculated component values except Ro can be rounded off to the nearest standard value, and Ro can be varied to fine-tune center frequency through a series potentiometer, Rx (see Figure 2).

## Design Example

75 Baud FSK demodulator with mark space frequencies of 1110/1170 Hz:

Step 1: Calculate F0:
$\mathrm{F}_{0}=(1110+1170)(1 / 2)=1140 \mathrm{~Hz}$
Step 2: Choose $\mathrm{R}_{0}=20 \mathrm{k} \Omega$ ( $18 \mathrm{k} \Omega$ fixed resistor in series with $5 \mathrm{k} \Omega$ potentiometer)

Step 3: Calculate $\mathrm{C}_{0}$ from VCO Frequency vs. Timing Capacitor: $\mathrm{C} 9=0.044 \mu \mathrm{~F}$

Step 4: Calculate $\mathrm{R}_{1}: \mathrm{R}_{1}=\mathrm{R}_{0}(1140 / 60)=380 \mathrm{k} \Omega$
Step 5: Calculate $\mathrm{C}_{1}: \mathrm{C}_{1}=\mathrm{C}_{0} / 4=0.011 \mu \mathrm{~F}$
Note: All values except Ro can be rounded off to nearest standard value.

## FSK Decoding with Carrier Detector

The lock detector section of the RC2211A can be used as a carrier detector option for FSK decoding. The recommended circuit connection for this application is shown in Figure 3. The open-collector lock detector output, pin 6, is shorted to the data output (pin 7). Thus, the data output will be disabled at "low" state, until there is a carrier within the detection band of the PLL, and the pin 6 output goes "high" to enable the data output.


Note: Data output is "low" when no carrier is present.
Figure 3. External Connections for FSK Demodulation with Carrier Detector Capability

The minimum value of the lock detector filter capacitance $\mathrm{CD}_{\mathrm{D}}$ is inversely proportional to the capture range, $\pm \Delta \mathrm{f}$.
This is the range of incoming frequencies over which the loop can acquire lock and is always less than the tracking range. It is further limited by $\mathrm{C}_{1}$. For most applications, $\Delta \mathrm{F}_{\mathrm{C}}<\Delta \mathrm{F} / 2$. For $\mathrm{RD}_{\mathrm{D}}=470 \mathrm{k} \Omega$, the approximate minimum value of $C_{D}$ can be determined by:

$$
\mathrm{CD}(\mu \mathrm{~F}) \geq 16 / \text { capture range in } \mathrm{Hz}
$$

With values of $C D$ that are too small, chatter can be observed on the lock detector output as an incoming signal frequency approaches the capture bandwidth. Excessively large values of $C_{D}$ will slow the response time of the lock detector output.

## Tone Detection

Figure 4 shows the generalized circuit connection for tone detection. The logic outputs, Q and $\overline{\mathrm{Q}}$ at pins 5 and 6 are normally at "high" and "low" logic states, respectively. When a tone is present within the detection band of the PLL, the logic state at these outputs becomes reversed to the duration of the input tone. Each logic output can $\operatorname{sink} 5 \mathrm{~mA}$ of load current.


Figure 4. Circuit Connection for Tone Detection
Both logic outputs at pins 5 and 6 are open-collector type stages, and require external pull-up resistors RL1 and RL2 as shown in Figure 4.

With reference to Figures 1 and 4, the function of the external circuit components can be explained as follows: $\mathrm{R}_{0}$ and $\mathrm{C}_{0}$ set VCO center frequency, $\mathrm{R}_{1}$ sets the detection bandwidth, $\mathrm{C}_{1}$ sets the lowpass-loop filter time constant and the loop dampening factor, and $R_{\mathrm{L} 1}$ and $\mathrm{R}_{\mathrm{L} 2}$ are the respective pull-up resistors for the Q and $\overline{\mathrm{Q}}$ logic outputs.

## Design Instructions

The circuit of Figure 4 can be optimized for any tone-detection application by the choice of five key circuit components: $\mathrm{R}_{0}, \mathrm{R}_{1}, \mathrm{C}_{0}, \mathrm{C}_{1}$ and $\mathrm{CD}_{\mathrm{D}}$. For a given input tone frequency, FS , these parameters are calculated as follows:

1. Choose $\mathrm{R}_{0}$ to be in the range of $15 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. This choice is arbitrary.
2. Calculate $\mathrm{C}_{0}$ to set center frequency, f 0 equal to FS: $\mathrm{C}_{0}=1 / \mathrm{R} 0 \mathrm{FS}$.
3. Calculate $\mathrm{R}_{1}$ to set bandwidth $\pm \Delta \mathrm{F}$ (see Design Equation No. 5): $\mathrm{R}_{1}=\mathrm{R}_{0}\left(\mathrm{~F}_{0} / \Delta \mathrm{F}\right)$. Note: The total detection bandwidth covers the frequency range of $\mathrm{F}_{0} \pm \Delta \mathrm{F}$.
4. Calculate value of $\mathrm{C}_{1}$ for a given loop damping factor:
$\mathrm{C}_{1}=\mathrm{C} 0 / 16 \zeta^{2}$
Normally $\zeta=1 / 2$ is optimum for most tone detector applications, giving $\mathrm{C}_{1}=0.25 \mathrm{C} 0$.

Increasing $\mathrm{C}_{1}$ improves the out-of-band signal rejection, but increases the PLL capture time.
5. Calculate value of filter capacitor CD . To avoid chatter at the logic output, with $R_{D}=470 \Omega, C D$ must be:
$\mathrm{CD}(\mu \mathrm{F}) \geq(16 /$ capture range in Hz$)$
Increasing $C_{D}$ slows the logic output response time.

## Design Examples

Tone detector with a detection band of $1 \mathrm{kHz} \pm 20 \mathrm{~Hz}$ :
Step 1: Choose $\mathrm{R}_{0}=20 \mathrm{k} \Omega(18 \mathrm{k} \Omega$ in series with $5 \mathrm{k} \Omega$ potentiometer).

Step 2: Choose $\mathrm{C}_{0}$ for $\mathrm{F}_{0}=1 \mathrm{kHz}: \mathrm{C}_{0}=0.05 \mu \mathrm{~F}$.
Step 3: Calculate $\mathrm{R}_{1}: \mathrm{R}_{1}=\left(\mathrm{R}_{0}\right)(1000 / 20)=1 \mathrm{M} \Omega$.
Step 4: Calculate $\mathrm{C}_{1}$ : for $\zeta=1 / 2, \mathrm{C}_{1}=0.25 \mu \mathrm{~F}$, $\mathrm{C} 0=0.013 \mu \mathrm{~F}$.

Step 5: Calculate CD: CD $=16 / 38=0.42 \mu \mathrm{~F}$.
Step 6: Fine tune the center frequency with the $5 \mathrm{k} \Omega$ potentiometer. RX.

## Linear FM Detection

The RC2211A can be used as a linear FM detector for a wide range of analog communications and telemetry applications. The recommended circuit connection for the application is shown in Figure 5. The demodulated output is taken from the loop phase detector output (pin 11), through a post detection filter made up of $R_{F}$ and $C_{F}$, and an external buffer amplifier. This buffer amplifier is necessary because of the high impedance output at pin 11. Normally, a non-inverting unity gain op amp can be used as a buffer amplifier, as shown in Figure 5.

The FM detector gain, i.e., the output voltage change per unit of FM deviation, can be given as:

$$
\text { VOUT }=\mathrm{R}_{1} \mathrm{~V}_{\mathrm{R}} / 100 \mathrm{R}_{0} \text { Volts } / \% \text { deviation }
$$

where $\mathrm{VR}_{\mathrm{R}}$ is the internal reference voltage. For the choice of external components $\mathrm{R}_{1}, \mathrm{R}_{0}, \mathrm{C}_{0}, \mathrm{C}_{1}$ and $\mathrm{C}_{\mathrm{F}}$, see the section on Design Instructions.


Figure 5. Linear FM Detector Using RC2211A and an External Op Amp

## Mechanical Dimensions

## 14-Pin SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 14 |  |  | 14 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .210 | - | 5.33 |  |
| A1 | .015 | - | .38 | - |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |
| B | .014 | .022 | .36 | .56 |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |
| C | .008 | .015 | .20 | .38 | 4 |
| D | .725 | .795 | 18.42 | 20.19 | 2 |
| D1 | .005 | - | .13 | - |  |
| E | .300 | .325 | 7.62 | 8.26 |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |
| e | .100 BSC | 2.54 BSC |  |  |  |
| eB | - | .430 | - | 10.92 |  |
| L | .115 | .200 | 2.92 | 5.08 |  |
| N | 14 |  |  | 14 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are shown for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :---: | :---: | :---: |
| RC2211AN | 14-Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC2211AM | 14-Lead Plastic SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV2211AN | 14-Lead Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV2211AM | 14-Lead Plastic SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC2798

## Integrated QAM IF Downconverter

## Features

- RF input frequency range 30 to 250 MHz
- On chip VCO with LO frequency range 30 to 250 MHz
- IF amplifier with AGC setting
- High dynamic range -9dBm IIP3
- On chip Video Amplifier
- Built in ESD protection
- Supply voltage range 5 to 10 V
- Space saving 20-Lead TSSOP package


## Applications

- Digital Set-top receivers
- Cable modems
- Internet surfboards
- Network Interface Modules
- Multimedia PCs


## Description

The RC2798 is an integrated solution for the downconversion of QAM IF signals in the front-end design of cable modem and set-top receivers. It is intended for use in 64QAM and 256QAM IF downconversion applications. The RC2798 integrates IF amplifier with AGC , mixer, VCO, and a video amplifier on a single chip. It accepts the QAM IF signals via SAW filter and downconverts it to 5 MHz baseband signal.

The baseband signal can be digitized using Fairchild Semiconductor's 8 bit A/D (TMC1175 series) or 10bit A/D (TMC1185 series) and decoded further with a QAM demodulator. The IF, Oscillator and Mixer section work at 5 V . The video amplifier works at 5 V to 10 V . The RC2798 is available in a 20 Lead TSSOP package.

## Block Diagram



Absolute Maximum Ratings $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameter |  | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Video Amplifier 5V Operation |  |  |  |  |  |  |
| Vcc_Mix | Supply voltage 1 (for AGC amplifier, oscillator, and mixer) | AGC amplifier, oscillator, and mixer block |  |  | 6 | V |
| VccVamp | Supply voltage 2 ( for video amplifier) | Video amplifier block |  |  | 6 | V |
| PD | Power dissipation | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}^{1}$ |  |  | 430 | mW |
| TA | Operation temperature range |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage temperature range |  | -55 |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| Video Amplifier 9V Operation |  |  |  |  |  |  |
| Vcc_Mix | Supply voltage 1 (for AGC amplifier, oscillator, and mixer) | AGC amplifier, oscillator, and mixer block |  |  | 6 | V |
| VccVamp | Supply voltage 2 ( for video amplifier) | Video amplifier block |  |  | 11 | V |
| PD | Power dissipation | $\mathrm{TA}=75^{\circ} \mathrm{C}^{1}$ |  |  | 500 | mW |
| TA | Operation temperature range |  | -40 |  | +75 | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage temperature range |  | -55 |  | +150 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Mounted on $50 \times 50 \times 1.6 \mathrm{~mm}$ double epoxy glasss board.

## Recommended Operating Range

| Parameter |  | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc_Mix | Supply voltage 1 (for AGC amplifier, oscillator, <br> and mixer) | 4.5 | 5.0 | 5.5 | V |
| VccVamp | Supply voltage 2 ( for video amplifier) | 4.5 | 5.0 | 10.0 | V |
| Ta 1 | Operation temperature range 1 |  |  |  |  |
| Ta 2 | Operation temperature range 2 ${ }^{2}$ | -40 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. @ Vcc_Mix = VccVamp $=4.5$ to 5.5 V
2. @ Vcc_Mix $=4.5$ to $5.5 \mathrm{~V}, \mathrm{VccVamp}=4.5$ to 10.0 V

Electrical Characteristics ( $\mathrm{TA}=25^{\circ} \mathrm{C}$ )

| Parameter |  | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AGC Amplifier, Oscillator, and Mixer Blocks (Vcc = 5V) |  |  |  |  |  |  |
| Icc1 | Supply current 1 | no input signal | 17.0 | 23.0 | 31.0 | mA |
| fRF | RF input frequency range |  | 30 |  | 250 | MHz |
| fosc | OSC frequency range |  | 30 |  | 250 | MHz |
| fiF | IF output frequency range |  | DC |  | 150 | MHz |
| CGmax | Maximum conversion gain | VAGC $=4.0 \mathrm{~V}$ |  | 25 |  | dB |
| CGmin | Minimum conversion gain | VAGC $=1.0 \mathrm{~V}$ |  | -7 |  | dB |
| GCR | AGC dynamic range | VAGC $=1.0$ to 4.0V | 24 | 32 | 40 | dB |
| NF | Noise figure | $\mathrm{SSB}, \mathrm{VAGC}=4.0 \mathrm{~V}$ <br> At maximum gain |  | 9 |  | dB |
| VAGC H | AGC voltage high level | At maximum gain | 4.0 |  |  | V |
| VAGC L | AGC voltage low level | At minimum gain |  |  | 1.0 | V |
| Video Amplifier Block (Vcc = 5V) |  |  |  |  |  |  |
| Icc2 | Supply current 2 | No input signal | 7.0 | 12.5 | 17.0 | mA |
| VOUT | Output voltage | $\mathrm{RL}=1 \mathrm{~K} \Omega$, differential |  | 3.0 |  | Vp-p |
| G1 | Differential gain 1 | G1A-G1B pins: short, VOUT = 3Vp-p | 150 | 200 | 250 | V/V |
| G2 | Differential gain 2 | G1A-G1B pins: open, VOUT $=3 \mathrm{Vp}-\mathrm{p}$ | 22.0 | 26.0 | 30.0 | V/V |
| Video Amplifier Block (Vcc = 9V) |  |  |  |  |  |  |
| Icc2 | Supply current 2 | no input signal | 18.0 | 24.0 | 32.0 | mA |
| VOUT | Output voltage | $\mathrm{RL}=1 \mathrm{~K} \Omega$, differential |  | 3.0 |  | Vp-p |
| G1 | Differential gain 1 | G1A-G1B pins: short, $R L=2 K \Omega$ | 300 | 385 | 470 | V/V |
| G2 | Differential gain 2 | G1A-G1B pins: open, $R L=2 K \Omega$ | 25.0 | 28.5 | 32.0 | V/V |
| Video Amplifier Block (Vcc = 5V or 9V) |  |  |  |  |  |  |
| BWG1 | Bandwidth 1 | G1 |  | 50 |  | MHz |
| BWG2 | Bandwidth 2 | G2 |  | 50 |  | MHz |
| Rin1 | Input resistance 1 | G1 |  | 3.5 |  | K $\Omega$ |
| Rin2 | Input resistance 2 | G2 |  | 7.5 |  | K |
| Cin | Input capacitance |  |  | 1.6 |  | pF |

Standard Characteristics ( $\mathrm{VCC}^{2}=5 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Parameter |  | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AGC Amplifier Block (Vcc = 5V) |  |  |  |  |  |  |
| AGC IIP3 | AGC input intercept point | At minimum gain (AGC amplifier + mixer) |  | -9 |  | dBm |
| Video Amplifier Block (Vcc = 5V or 9V) |  |  |  |  |  |  |
| CMRR | Common mode rejection ratio |  |  | 80 |  | dB |
| PSRR | Power supply rejection ratio |  |  | 70 |  | dB |
| Ir | Rise time |  |  | 2.6 |  | nS |
| тPD | Propagation delay time |  |  | 4.4 |  | nS |

## Typical Characteristics



Figure 1. AGC Control Characteristics


Figure 2. Supply Current vs. Supply Voltage


Figure 3. Measurement Circuit 1—AGC + MIX Block


Figure 4. Measurement Circuit 2-Video Amplifier Block

## Applications Discussion



[^0]Figure 5. Application Circuit

## Crystal Oscillator Implementation



Figure 6. Fundamental Mode-Series Resonant XTL


Figure 7. Overtone Mode-Series Resonant XTL

## Overtone Mode—Series Resonant XTL

If it is desired to operate a XTL at non-fundamental or overtone frequency, an AC coupled parallel resonant network should be connected to feedback input pin, B1. The typical impedance looking into B 1 with B 2 AC grounded is approximately $\operatorname{Rin}=1 \mathrm{~K} \Omega @ 38 \mathrm{MHz}$. It is recommended to design the value of Qo at approximately 15 to 25 . The Lo and Co values can be calculated from the following equations:

$$
\begin{aligned}
& \mathrm{Qo}=\omega_{\mathrm{O}} \text { Co Rin } \\
& \omega_{\mathrm{O}}=2 \pi \text { fo }=(1 / \mathrm{LoCo})^{1 / 2}
\end{aligned}
$$

The XTL is a series resonant type and it is operated at third overtone frequency.


Figure 8. Fundamental or Overtone Mode—Parallel Resonant XTL

## Fundamental or Overtone Mode- Parallel Resonant XTL

Figure 8 shows the implemenation of parallel resonant XTL at fundamental or overtone frequency. The XTL is a parallel resonant type and can be operated at either fundamental or third overtone frequency depending upon the feedback capacitor, Cc. When used with Cal Crystal Lab's XTL, P/N\#CCL-6-38.8860G153, for $\mathrm{Cc}=15 \mathrm{pF}$ it operates at fundamental mode and for $\mathrm{Cc}=2 \mathrm{pF}$, it operates at third overtone mode $(38.886 \mathrm{MHz})$.

For symmetrical reasons, the following design is recommended for better duty cycle ( 50 to $50 \%$ ) output from VCO (see Figure 9).


Figure 9. Fundamental or Overtone Mode with Improved Duty Cycle—Parallel Resonant XTL

## Package Dimensions

## 20-pin TSSOP package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .047 | - | 1.20 |  |
| A1 | .002 | .006 | 0.05 | 0.15 |  |
| A2 | .031 | .041 | 0.80 | 1.05 |  |
| B | .007 | .012 | 0.19 | 0.30 | 5 |
| C | .004 | .008 | 0.09 | 0.20 | 5 |
| D | .250 | .257 | 6.40 | 6.60 | 2,4 |
| E | .240 | .264 | 6.10 | 6.70 |  |
| E1 | .168 | .176 | 4.30 | 4.50 |  |
| e | .026 BSC |  | 0.65 BSC |  |  |
| L | .018 | .029 | 0.45 |  | 0.75 |
| N | 20 |  |  | 20 |  |
| $\alpha$ | $0^{\circ}$ | $10^{\circ}$ | 0 | 6 |  |
| CCC | - | .004 | $10^{\circ}$ |  |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " $B$ " \& " $C$ " dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC2798G | 20 pin TSSOP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC2951

## Adjustable Micropower Voltage Regulator

## Features

－High accuracy output voltage
－Guaranteed 100 mA output current
－Extremely low quiescent current
－Extremely tight load and line regulation
－Requires only a $1.0 \mu \mathrm{~F}$ output capacitor for stability
－Internal Current and Thermal Limiting
－Error flag warns of output dropout
－Logic－controlled electronic shutdown
－Output programmable from 1.24 to 29 V
－Fixed 3．3V version available
－ 8 lead SOIC package

## Description

The RC2951 is a voltage regulator specifically designed to maintain proper regulation with a very low dropout voltage （Typ． 40 mV at light loads and 380 mV at 100 mA ）．It has a low quiescent bias current of $75 \mu \mathrm{~A}$ and is capable of supply－ ing output currents in excess of 100 mA ．It has internal cur－ rent and thermal limiting protection．The output can be programmed from 1.24 V to 29 V with two external resistors． A fixed output voltage（3．3V）is also available．

The error flag output can be used as power－on reset for warning of a low output voltage．The Shutdown input feature allows a logic level signal to turn on and off the regulator output．The RC2951 is ideally suited for battery powered computer，consumer，and industrial equipment where an extension of useful battery life is desirable．The RC2951 is available in an 8－pin SOIC package．

## Block Diagram



Rev．0．9．3

## Pin Assignments

## 8 Lead SOIC Package



Top View

## Absolute Maximum Ratings

| Power Dissipation | Internally Limited |
| :--- | :--- |
| Lead Temp. (Soldering, 5 seconds) | $260^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range ${ }^{1}$ | $-55^{\circ}$ to $+150^{\circ} \mathrm{C}$ |
| Input Supply/Voltage | -0.3 to +30 V |
| Feedback Input Voltage $^{2,3}$ | -1.5 to +30 V |
| Shutdown Input Voltage $^{2}$ | -0.3 to +30 V |
| Error Comparator Output Voltage ${ }^{2}$ | -0.3 to +30 V |

## Notes:

1. Junction to ambient thermal resistance for the S.O. (M) package is $160^{\circ} \mathrm{C} / \mathrm{W}$.

2 May exceed input supply voltage.
3. When used in dual-supply systems where the output terminal sees loads returned to a negative supply, the output voltage should be diode-clamped to ground.

## Electrical Characteristics

The - denotes that the limits apply at temperature extremes.

| Parameter | Conditions ${ }^{1}$ |  | Typ. | Tested Limit ${ }^{2}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage (RC2951M) | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 5.0 | $\begin{aligned} & 5.025 \\ & 4.975 \end{aligned}$ | V max <br> $V$ min |
|  | $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 85^{\circ} \mathrm{C}$ |  | 5.0 |  | $\begin{aligned} & \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
|  | Full Operating Temperature Range |  | 5.0 | $\begin{aligned} & 5.06 \\ & 4.94 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
| Output Voltage (RC2951M) | $\begin{aligned} & 100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{L}} \leq 100 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{J}} \leq \mathrm{T}_{\mathrm{JMAX}} \end{aligned}$ |  | 5.0 | $\begin{aligned} & 5.075 \\ & 4.925 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
| Output Voltage (RC2951M-3.3) | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 3.3 | $\begin{aligned} & 3.317 \\ & 3.284 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
|  | $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 85^{\circ} \mathrm{C}$ |  | 3.3 |  | $\begin{aligned} & \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
|  | Full Operating Temperature Range | $\bullet$ | 3.3 | $\begin{aligned} & 3.340 \\ & 3.260 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
| Output Voltage (RC2951M-3.3) | $\begin{aligned} & 100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{L}} \leq 100 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{J}} \leq \mathrm{T}_{\mathrm{JMAX}} \end{aligned}$ | $\bullet$ | 3.3 | $\begin{aligned} & 3.346 \\ & 3.254 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \text { max } \\ & \mathrm{V} \text { min } \end{aligned}$ |
| Output Voltage Temperature Coefficient ${ }^{7}$ |  | - | 20 | 120 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (continued)

The • denotes that the limits apply at temperature extremes.

| Parameter | Conditions ${ }^{1}$ |  | Typ. | Tested Limit ${ }^{2}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line Regulation ${ }^{9,10}$ | $\left(\mathrm{V}_{\mathrm{O}} \mathrm{NOM}+1\right) \mathrm{V} \leq \mathrm{V}_{\text {in }} \leq 20 \mathrm{~V}$ | - | 0.03 | $\begin{aligned} & 0.1 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \% \max \\ & \% \max \end{aligned}$ |
| Load Regulation ${ }^{9}$ | $100 \mu \mathrm{~A} \leq \mathrm{L}_{\mathrm{L}} \leq 100 \mathrm{~mA}$ | - | 0.08 | $\begin{aligned} & 0.2 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \% \max \\ & \% \max \\ & \hline \end{aligned}$ |
| Dropout Voltage ${ }^{3}$ | $\mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ | - | 50 | $\begin{gathered} 80 \\ 150 \end{gathered}$ | mV max $m V$ max |
|  | $\mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}$ | - | 380 | $\begin{aligned} & 500 \\ & 700 \end{aligned}$ | mV max $m V$ max |
| Ground Current | $\mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ | - | 75 | $\begin{aligned} & 120 \\ & 140 \end{aligned}$ | uA max uA max |
|  | $\mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}$ | - | 8 | $\begin{aligned} & 14 \\ & 15 \end{aligned}$ | mA max mA max |
| Dropout Ground Current | $\begin{aligned} & \mathrm{V}_{\text {in }}=\left(\mathrm{V}_{\mathrm{O}} \mathrm{NOM}-0.5\right) \mathrm{V} \\ & \mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A} \end{aligned}$ | - | 110 | $\begin{aligned} & 250 \\ & 300 \end{aligned}$ | $\mu \mathrm{A}$ max $\mu \mathrm{A}$ max |
| Current Limit | $V_{\text {out }}=0$ | - | 160 | $\begin{aligned} & 200 \\ & 220 \end{aligned}$ | mA max mA max |
| Thermal Regulation ${ }^{8}$ |  |  | 0.05 | 0.2 | \%/W max |
| Output Noise, <br> 10 Hz to <br> 100 KHz | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ (5V Only) |  | 430 |  | $\mu \mathrm{V} \mathrm{rms}$ |
|  | $\mathrm{C}_{\mathrm{L}}=200 \mu \mathrm{~F}$ |  | 160 |  | $\mu \mathrm{V} \mathrm{rms}$ |
|  | $\begin{array}{\|l} \hline \mathrm{C}_{\mathrm{L}}=3.3 \mu \mathrm{~F} \\ \text { (Bypass }=0.01 \mu \mathrm{~F} \\ \text { Pins } 7 \text { to } 1 \text { (RC2951) } \\ \hline \end{array}$ |  | 100 |  | $\mu \mathrm{V} \mathrm{rms}$ |
| Reference Voltage |  | - | 1.235 | $\begin{gathered} 1.25 \\ 1.26 \\ 1.22 \\ 1.2 \end{gathered}$ | $V$ max <br> $V$ max <br> $V$ min <br> $V$ min |
| Reference Voltage ${ }^{5}$ |  | $\bullet$ |  | $\begin{aligned} & 1.27 \\ & 1.19 \end{aligned}$ | $\begin{aligned} & V \text { max } \\ & V \text { min } \end{aligned}$ |
| Feedback Pin Bias Current |  | - | 20 | $\begin{aligned} & 40 \\ & 60 \end{aligned}$ | nA max nA max |
| Reference Voltage Temperature Coefficient ${ }^{7}$ |  |  | 20 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Feedback Pin Bias Current Temperature Coefficient |  |  | 0.1 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| Error Comparator |  |  |  |  |  |
| Output Leakage Current | $\mathrm{V}_{\mathrm{OH}}=30 \mathrm{~V}$ | - | 0.01 | $\begin{aligned} & \hline 1 \\ & 2 \end{aligned}$ | $u \mathrm{~A}$ max <br> uA max |
| Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\text {in }}=\left(\mathrm{V}_{\mathrm{O}} \mathrm{NOM}-0.5\right) \mathrm{V} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \end{aligned}$ | - | 150 | $\begin{aligned} & 250 \\ & 400 \end{aligned}$ | mV max mV max |
| Upper Threshold Voltage ${ }^{4}$ |  | - | 60 | $\begin{aligned} & 40 \\ & 25 \end{aligned}$ | mV min mV min |
| Lower Threshold Voltage ${ }^{4}$ |  | - | 75 | $\begin{gathered} 95 \\ 140 \end{gathered}$ | mV max mV max |
| Hysteresis ${ }^{4}$ |  |  | 15 |  | mV |

## Electrical Characteristics (continued)

The • denotes that the limits apply at temperature extremes.

| Parameter | Conditions ${ }^{1}$ |  | Typ. | Tested Limit ${ }^{2}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Shutdown Input |  |  |  |  |  |
| Input Logic Voltage | Low (Regulator ON) <br> High (Regulator OFF) | $\bullet$ | 1.3 | $\begin{aligned} & 0.6 \\ & 2.0 \end{aligned}$ | $V$ $V \max$ <br> $V$ min |
| Shutdown Pin Input Current | $\mathrm{V}_{\text {shutdown }}=2.4 \mathrm{~V}$ | - | 30 | $\begin{gathered} \hline 50 \\ 100 \end{gathered}$ | $\mu \mathrm{A}$ max $\mu \mathrm{A} \max$ |
|  | $\mathrm{V}_{\text {shutdown }}=30 \mathrm{~V}$ | - | 450 | $\begin{aligned} & 600 \\ & 750 \end{aligned}$ | $\mu \mathrm{A} \max$ $\mu \mathrm{A} \max$ |
| Regulator Output Current in Shutdown ${ }^{6}$ |  | $\bullet$ | 3 | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ | $\mu \mathrm{A}$ max $\mu \mathrm{A} \max$ |

## Notes:

1. Unless otherwise specified all limits guaranteed for $T_{J}-25^{\circ} \mathrm{C}, \mathrm{V}_{\text {in }}=\left(\mathrm{V}_{\mathrm{O}} N O M+1\right) \mathrm{V}, \mathrm{I}_{\mathrm{L}}=100 \mu \mathrm{~A}$ and $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ for 5 V versions, and $2.2 \mu \mathrm{~F}$ for 3 V and 3.3 V versions. Additional conditions for the 8-pin versions are Feedback tied to $\mathrm{V}_{\text {TAP }}$, Output tied to Output Sense and $\mathrm{V}_{\text {shutdown }}<0.8 \mathrm{~V}$.
2. Guaranteed and $100 \%$ production tested.
3. Dropout Voltage is defined as the input to output differential at which the output voltage drops 100 mV below its nominal value measured at 1 V differential. At very low values of programmed output voltage, the minimum input supply voltage of $2 \mathrm{~V}(2.3 \mathrm{~V}$ over temperature) must be taken into account.
4. Comparator thresholds are expressed in terms of a voltage differential at the Feedback terminal below the nominal reference voltage measured at $\mathrm{V}_{\text {in }}=\left(\mathrm{V}_{\mathrm{O}} \mathrm{NOM}+1\right) \mathrm{V}$. To express these thresholds in terms of output voltage change, multiply by the error amplifier gain $=\mathrm{V}_{\text {out }} / \mathrm{V}_{\text {ref }}=(\mathrm{R} 1+\mathrm{R} 2) / \mathrm{R} 2$. For example, at a programmed output voltage of 5 V , the Error output is guaranteed to go low when the output drops by $95 \mathrm{mV} \times 5 \mathrm{~V} / 1.235 \mathrm{~V}=384 \mathrm{mV}$. Thresholds remain constant as a percent of $\mathrm{V}_{\text {out }}$ as $\mathrm{V}_{\text {out }}$ is varied, with the dropout warning occurring at typically $5 \%$ below nominal, $7.5 \%$ guaranteed.
5. $\mathrm{V}_{\text {ref }}<\mathrm{V}_{\text {out }} \leq\left(\mathrm{V}_{\text {in }}-1 \mathrm{~V}\right), 2.3 \mathrm{~V} \leq \mathrm{V}_{\text {in }} \leq 30 \mathrm{~V}, 100 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{L}} \leq 100 \mathrm{~mA}, \mathrm{~T}_{J} \leq \mathrm{T}_{\text {JMAX }}$.
6. $\mathrm{V}_{\text {shutdown }} \geq 2 \mathrm{~V}, \mathrm{~V}_{\text {in }} \leq 30 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0$, Feedback pin tied to $\mathrm{V}_{\text {TAP. }}$.
7. Output or reference voltage temperature coefficient is defined as the worst case voltage change divided by the total temperature range.
8. Thermal regulation is defined as the change in output voltage at a time $T$ after a change in power dissipation is applied, excluding load or line regulation effects. Specifications are for a 50 mA load pulse at $\mathrm{V}_{\mathbb{I N}}=30 \mathrm{~V}$ ( 1.25 W pulse) for $\mathrm{T}=10 \mathrm{~ms}$.
9. Regulation is measured at constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specification for thermal regulation.
10. Line regulation for the $R C 2951$ is tested at $150^{\circ} \mathrm{C}$ for $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$. For $\mathrm{I}_{L}=100 \mu \mathrm{~A}$ and $\mathrm{T}_{J}=125^{\circ} \mathrm{C}$, line regulation is guaranteed by design to $0.2 \%$. See Typical Performance Characteristics for line regulation versus temperature and load current.

## Applications Discussion

The RC2951 regulator is designed with internal current limiting and thermal shutdown. It is not internally compensated and requires a $1.0 \mu \mathrm{~F}$ (or greater) capacitor between the output terminal and ground for stability. At lower output voltages, more capacitance is required $(2.2 \mu \mathrm{~F}$ or more is recommended for 3 V and 3.3 V versions) for stability. Most types of aluminum, tantalum or multilayer ceramic capacitors will perform adequately. Solid tantalums or appropriate multilayer ceramic capacitors are suggested for operation below $25^{\circ} \mathrm{C}$. At lower values of output current, less capacitance is needed to maintain stability at output. The capacitor at the output can be reduced to $0.33 \mu \mathrm{~F}$ for currents less that 10 mA , or $0.1 \mu \mathrm{~F}$ for currents below 1.0 mA .

Using the adjustable versions at voltages below 5 V runs the error amplifier at lower gains so that more output capacitance is needed. For the worst-case situation of a 100 mA load at 1.23 V output (Output shorted to Feedback) a $3.3 \mu \mathrm{~F}$ (or greater) capacitor should be used.

When setting the output voltage of the RC2951 versions with external resistors, a minimum load of $1 \mu \mathrm{~A}$ is recommended. A $1 \mu \mathrm{~F}$ tantalum or aluminum electrolytic capacitor should be placed from the RC2951 input to ground if there is more than 10 inches of wire between the input and the AC filter capacitor or if a battery is used as the input.

Stray capacitance to the RC2951 Feedback terminal can cause instability. This may especially be a problem when using high value external resistors to set the output voltage. Adding a 100 pF capacitor between Output and Feedback and increasing the output capacitor to at least $3.3 \mu \mathrm{~F}$ will fix this problem.

## Error Detection Comparator Output

The comparator switches to a logic low whenever the RC2951 output falls out of regulation by more than approximately $5 \%$. This value is the comparator's built-in offset of about 60 mV divided by the 1.235 internal reference voltage. This trip level remains " $5 \%$ below normal" regardless of the value of the output voltage. For example, the error flag trip level is typically 4.75 V for a 5 V output or 11.4 V for a 12 V output. The out of regulation condition may be due either to low input voltage, current limiting, or thermal limiting.

Figure 1 is a timing diagram showing the ERROR signal and the regulated output voltage as the RC2951 input is ramped up and down. For 5 V versions, the $\overline{\mathrm{ERROR}}$ signal becomes valid (low) at about 1.3 V input. It goes high at about 5 V input (the input voltage at which $\mathrm{V}_{\text {OUT }}=4.75$.) Since the RC2951's dropout voltage is load-dependent (see curve in typical performance characteristics), the input voltage trip point (about 5 V ) will vary with the load current. The output voltage trip point (approx. 4.75 V ) does not vary with load.


Figure 1. ERROR Output Timing
The error comparator has an open-collector output which requires an external pullup resistor. This resistor may be returned to the output or some other supply voltage depending on system requirements. In determining a value for this resistor, note that while the output is rated to sink $400 \mu \mathrm{~A}$, this sink current adds to battery drain in a low battery condition. Suggested values range from 100 k to $1 \mathrm{M} \Omega$. The resistor is not required if this output is unused.

## Programming the Output Voltage (RC2951)

The RC2951 may be pin-strapped for the nominal fixed output voltage using its internal voltage divider by tying the output and sense pins together, and also tying the feedback and $V_{\text {TAP }}$ pins together. Alternatively, it may be programmed for any output voltage between its 1.235 V reference and its 30V maximum rating. As seen in Figure 2 an external pair of resistors is required.

** Drive with TTL-high to shut down. Ground or leave open if shutdown feature is not to be used.
Figure 2. Adjustable Regulator

The complete equation for the output voltage is
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}} \cdot\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}\right)+\mathrm{I}_{\mathrm{FB}} \mathrm{R}_{1}$
$\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{2}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{R}_{1}+\mathrm{R}_{2}}$
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R}_{1}+\mathrm{R}_{2}}{\mathrm{R}_{2}}\right)$
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}}\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}\right)$
Adding the error term,
$\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}\left(1+\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}\right)+\mathrm{I}_{\mathrm{FB}} \mathrm{R}_{2}$
where $\mathrm{V}_{\text {REF }}$ is the nominal 1.235 reference voltage and $\mathrm{I}_{\mathrm{FB}}$ is the feedback pin bias current, nominally -20 nA . The minimum recommended load current of $1 \mu \mathrm{~A}$ forces an upper limit of $1.2 \mathrm{M} \Omega$ on the value of $\mathrm{R}_{2}$, if the regulator must work with no load (a condition often found in CMOS in standby). $\mathrm{I}_{\mathrm{FB}}$ will produce a $2 \%$ typical error in $\mathrm{V}_{\mathrm{OUT}}$ which may be eliminated at room temperature by trimming $\mathrm{R}_{1}$. For better accuracy, choosing $\mathrm{R}_{2}=100 \mathrm{k}$ reduces this error to $0.17 \%$ while increasing the resistor program current to $12 \mu \mathrm{~A}$. Since the RC2951 typically draws $60 \mu \mathrm{~A}$ at no load with Pin 2 open-circuited, this is a small price to pay.

## Reducing Output Noise

In reference applications it may be advantageous to reduce the AC noise present at the output. One method is to reduce the regulator bandwidth by increasing the size of the output capacitor.

Noise can be reduced fourfold by a bypass capacitor across $R_{1}$, since it reduces the high frequency gain from 4 to unity. Pick

$$
\mathrm{C}_{\mathrm{BYPASS}} \cong \frac{1}{2 \pi \mathrm{R}_{1} \cdot 200 \mathrm{~Hz}}
$$

or about $0.01 \mu \mathrm{~F}$. When doing this, the output capacitor must be increased to $3.3 \mu \mathrm{~F}$ to maintain stability. These changes reduce the output noise from $430 \mu \mathrm{~V}$ to $100 \mu \mathrm{~V}$ rms for a 100 kHz bandwidth at 5 V output. With the bypass capacitor added, noise no longer scales with output voltage so that improvements are more dramatic at higher output voltages.

## Typical Applications



Figure 3. 1A Regulator with 1.2V Dropout


Figure 4. 300 mA Regulator with 0.75 Dropout


Figure 5. Wide Input Voltage Range Current Limiter

Figure 6. Low Drift Current Source

## Typical Applications (continued)



Figure 7. Regulator with Early Warning and Auxillary Output


Figure 8. Latch Off When Error Flag Occurs

$V_{\text {OUT }}=1.23 \mathrm{~V}\left(1+\frac{R_{1}}{R_{2}}\right)$
For $5 \mathrm{~V}_{\text {Out, }}$ use internal resistors. Wire pin 6 to 7 , \& wire pin $2+\mathrm{V}_{\text {Out }}$ Buss.
Figure 9. 2 Ampere Low Dropout Regulator


Figure 10. 5V Regulator with 2.5 V Sleep Function


Figure 11. Open Circuit Detector for 4 mA to 20 mA Current Loop

Typical Applications (continued)

*Optional Latch off when drop out occurs. Adjust R3 for C2 Switching when $\mathrm{V}_{\text {in }}$ is 6.0 V .
**Outputs go low when $\mathrm{V}_{\text {in }}$ drops below designated thresholds.
Figure 12. Regulator with State-of-Charge Indicator

For values shown, Regulator shuts down when $\mathrm{V}_{\text {in }}<5.5 \mathrm{~V}$ and turns on again at 6.0 V . Current drain in disconnected mode is $\approx 150 \mu \mathrm{~A}$.

*Sets disconnect Voltage
**Sets disconnect Hysteresis
Figure 13. Low Battery Disconnect

## Notes:

Mechanical Dimensions - 8 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 |  | .158 | 3.81 | 4.01 |
| e | .050 |  | BSC | 1.27 |  |
| HSC | 2 |  |  |  |  |
| h | .228 | .244 | 5.79 | 6.20 |  |
| L | .010 | .020 | 0.25 | 0.50 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 8 |  |  | 8 |  |
| ccc | - | $0^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC2951M | 8 pin SOIC |
| RC2951M-3.3 | 8 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC3403A

## Ground Sensing Quad Operational Amplifier

## Features

- Class AB output stage - no crossover distortion
- Output voltage swings to ground in single supply operation
- High slew rate $-1.2 \mathrm{~V} / \mu \mathrm{S}$
- Single or split supply operation


## Description

The RC3403A is a high performance ground sensing quad operational amplifier featuring improved dc specifications equal to or better than the standard 741 type general purpose

- Wide supply operation -+2.5 V to +36 V or $\pm 1.25 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Pin compatible with LM324 and MC3403
- Low power consumption $-0.8 \mathrm{~mA} / a m p l i f i e r$
- Common mode range includes ground


## Block Diagram


op amp. The ground sensing differential input stage of this op amp provides increased slew rate compared to 741 types.

## Pin Assignments



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | +36 or $\pm 18$ | V |
| Input Voltage | -0.3 |  | 36 | V |
| Differential Voltage |  |  | 36 | V |
| PDTA $<50^{\circ} \mathrm{C}$ |  |  | 468 | mW |
| Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 |  | 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature $(60$ seconds) |  | 300 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |  |
| For TA $>50^{\circ} \mathrm{C}$ Derate at $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |  |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| OJA | Thermal resistance |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Low Voltage Electrical Characteristics

$+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},-\mathrm{V} \mathrm{S}=\mathrm{GND}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  |  | 2.0 | 10 | mV |
| Input Bias Current |  |  | -150 | -500 | nA |
| Input Offset Current |  |  | 30 | 50 | nA |
| Supply Current | $\mathrm{RL}=\infty$ All Amplifiers |  | 2.5 | 5.0 | mA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | 20 | 200 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing ${ }^{1}$ | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | 3.5 |  |  | $\mathrm{Vp}-\mathrm{p}$ |
| Channel Separation | $1 \mathrm{kHz} \leq \mathrm{F} \leq 200 \mathrm{kHz}$ (Input referred) |  | 120 |  | dB |
| Power Supply Rejection Ratio |  | 76 |  |  | dB |

## Note:

1. Output will swing to ground.

## Electrical Characteristics

$+\mathrm{VS}= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  |  |  | 10 | mV |
| Input Bias Current |  |  |  | -800 | nA |
| Input Offset Current |  |  |  | 200 | nA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | 15 |  |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | V |

Electrical Characteristics $+\mathrm{VS}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  |  | 2.0 | $6.0^{1}$ | mV |
| Input Bias Current |  |  | -150 | -500 | nA |
| Input Offset Current |  |  | 30 | 50 | nA |
| Input Voltage Range | $\mathrm{RL}=\infty$ On All Op Amps |  |  | $+\mathrm{Vs}-2$ | V |
| Supply Current | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | 3.0 | $5.0^{1}$ | mA |  |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $25^{1}$ | 100 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing ${ }^{1}$ | DC | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\pm 1 \mathrm{kHz}$ to 20 kHz | 70 | 90 |  | dB |
| Channel Separation | $+\mathrm{VIN}=1 \mathrm{~V},-\mathrm{VIN}=0 \mathrm{~V}$ | 20 | 40 |  | mA |
| Output Source Current |  | 10 | 20 |  | mA |
| Output Sink Current |  |  | 1.0 |  | MHz |
| Unity Gain Bandwidth | $\mathrm{AV}=1,-10 \leq \mathrm{VIN}<+10$ |  | $1.2^{1}$ |  | $\mathrm{~V} / \mathrm{mS}$ |
| Slew Rate | $\mathrm{F}=20 \mathrm{kHz}, \mathrm{VOUT}=10 \mathrm{Vp-p}$ |  | 1.0 |  | $\%$ |
| Distortion (Crossover) | $\mathrm{VoUT}=10 \mathrm{Vp-p}$ |  | 40 |  | kHz |
| Power Bandwidth |  | 80 | 94 |  | dB |
| Power Supply Rejection Ratio |  |  |  |  |  |

Note:

1. Significantly improved performance.

Electrical Characteristics Comparison - RC3403A, MC3403, LM324

| MAX Ratings | RC3403A |  |  | MC3403 |  |  | LM324 |  |  | $\begin{gathered} \hline \text { Unit } \\ \hline \mathrm{V} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | +36 or $\pm 18$ |  |  | +36 or $\pm 18$ |  |  | +32 or $\pm 16$ |  |  |  |
| Differential Input Voltage | 36 |  |  | 36 |  |  | 32 |  |  | V |
| Input Voltage | 36 |  |  | 36 |  |  | 32 |  |  | V |
| Electrical Characteristics | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Unit |
| Test Conditions |  | $\pm 15$ |  |  | $\pm 15$ |  |  | +5.0 |  | V |
| Input Offset Voltage |  | 2.0 | 6.0 |  | 2.0 | 8.0 |  | 2.0 | 7.0 | mV |
| Input Offset Current |  | $\pm 30$ | $\pm 50$ |  | $\pm 30$ | $\pm 50$ |  | $\pm 5.0$ | $\pm 50$ | nA |
| Input Bias Current |  | 150 | 500 |  | 200 | 500 |  | 45 | 500 | nA |
| Input Voltage Range | 0 |  | $+\mathrm{Vs}-2$ | 0 |  | +VS-2 | 0 |  | +VS - 1.5 | V |
| Supply Current |  | 3.0 | 5.0 |  | 2.8 | 7.0 |  | 0.8 | 2.0 | mA |
| Large Signal Voltage Gain | 25 | 100 |  | 20 | 200 |  |  | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\pm 13$ | $\pm 14$ |  | $\pm 10$ | $\pm 13$ |  | 0 |  | +Vs-1.5 | V |
| Common Mode Rejection Ratio | 70 | 90 |  | 70 | 90 |  |  | 85 |  | dB |
| Power Supply Rejection Ratio | 80 | 94 |  | 76 | 90 |  |  | 85 |  | dB |
| Unity Gain Bandwidth |  | 1.0 |  |  | 1.0 |  |  | 1.0 |  | MHz |
| Slew Rate |  | 1.2 |  |  | 0.6 |  |  | 0.4 |  | V/uS |
| Output Sink Current | 10 | 20 |  |  |  |  |  | 20 |  | mA |
| Output Source Current | 20 | 40 |  |  |  |  | 20 | 40 |  | mA |
| Channel Separation |  | 120 |  |  | 120 |  |  | 120 |  | dB |
| Distortion (Crossover) |  | 1.0 |  |  | 1.0 |  |  |  |  | \% |

## Typical Performance Characteristics



Figure 1. Open Loop Gain vs. Frequency


Figure 3. Output Voltage vs. Frequency


Figure 5. Input Bias Current vs. Temperature


Figure 2. Sinewave Response


Figure 4. Output Swing vs Supply Voltage


Figure 6. Input Bias Current vs. Supply Voltage

## Typical Applications



Figure 7. Pulse Generator


Figure 8. Function Generator


## Typical Applications (continued)



Figure 11. Voltage Controlled Oscillator


Figure 12. AC Coupled Non-Inverting Amplifier


Figure 13. AC Coupled Inverting Amplifier


Figure 14. Multiple Feedback Bandpass Fllter

## Typical Applications (continued)



Figure 15. Comparator with Hysteresis


Figure 16. High Impedance Differential Amplifier


Figure 17. Wein Bridge Oscillator

Typical Applications (continued)


Figure 18. Bi-Quad Filter

Simplified Schematic Diagram (1/4 Shown)


## Mechanical Dimensions - 14-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .725 | .795 | 18.42 | 20.19 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .200 | 2.92 | 5.08 |  |  |  |
| N | 14 |  |  | 14 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC3403AN | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Plastic DIP | RC3403AN |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC40－XX

## Sense Resistors for Fairchild Semic onductor DC－DC Controllers

## Features

－Resistor typical tolerance $\pm 5 \%$
－Resistance wire TCR＋20ppm／C
－Wire alloy MnCu （mangnin）

## Resistor Dimensions

| Type | R（m $\Omega$ ） | $\mathbf{D ( m m )}$ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{H}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: |
| RC40－58 | 5.8 | 1.00 | 9.3 | 5.0 |
| $R C 40-44$ | 4.4 | 1.00 | 7.1 | 5.0 |



## Applications

| Controller Type | ILmax（A） | Rsense Type |
| :--- | :---: | :---: |
| RC5036 | 10 | RC40－58 |
| RC5036 | 14 | RC40－36 |
| RC5041／RC5042 | 13 | RC40－58 |
| RC5041／RC5042 | 18 | RC40－36 |
| RC5050／RC5051 | 13 | RC40－58 |
| RC5050／RC5051 | 18 | RC40－36 |

## System Requirements

The design of the sense resistor is driven by the following system requirements：

1．Load current，（ILOAD）．This is the full load DC current the converter is designed to support．

2．The controller short circuit current detect threshold volt－ age（VTH），which for Fairchild Semiconductor family of Controllers is specified at $120+/-20 \mathrm{mV}$ for RC5040／41／ $42 / 50 / 51$ or $90 \pm 10 \mathrm{mV}$ for RC5036．

3．The inductor current ripple（ $\mathrm{I}_{\mathrm{R}}$ ）．A reasonable design guideline is to assume the current ripple is limited to 1.5 A ．

## Design Equations

The design of the sense resistor must consider carefully the output requirements during normal operation and during a fault condition．If the sense resistor is too high，it may develop enough voltage drop accross it to trip the short cir－ cuit detect circuitry so that the DC－DC converter may not be able to deliver the maximum required load current．If the sense resistor is too low，the controller may not be disabled when a certain safe amount of load current is exceeded，thus the power dissipation within the MOSFET（s）may rise to destructive levels．

The design equations used to calculate the sense resistor are as follows：

$$
\begin{gathered}
\mathrm{I}_{\mathrm{SC}(\mathrm{MIN})}=\left(\mathrm{I}_{\mathrm{LOAD}}+\mathrm{I}_{\mathrm{R}}+1\right) \\
\mathrm{R}_{\mathrm{SENSE}(\mathrm{MAX})}=\frac{\mathrm{V}_{\mathrm{TH}(\mathrm{MIN})}}{\mathrm{I}_{\mathrm{SC}(\mathrm{MIN})}}
\end{gathered}
$$

and，assuming a $10 \%$ tolerance，the nominal design value of the sense resistor is given by：

$$
\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{R}_{\text {SENSE(MAX) }}}{(1+0.10)}
$$

## Wire Sense Resistors

There are several types of sense resitors available to the sys－ tem designer in a wide range of cost and specifications．

The resistors with higher precision（i．e． $1 \%$ SMT）demand the highest cost（i．e．\＄0．47）；however a $10 \%$ to $15 \%$ toler－ ance is adequate for most DC－DC converters designs and wire resistors offer a very cost effective alternative．

Mangnin or Copel wire resistors，made respectively of MnCu and CuNi alloys，have been used extensively in the manufacture of sense resistors used in the Fairchild Semi－ conductor＇s family of DC－DC converters．

These resistive wires are available in all the most common gages and Table 1 and 2 describe the specifications of Mang－ nin and Copel for various diameter wire size．

Wire with diameter of $\sim 1 \mathrm{~mm}$ is best suited to make sense resistors for DC－DC converters used in motherboard applica－ tions．Refer to Figure 1 for the typical shape of a wire sense resistor and Graph 1 through 4 for the dimensions of the resistor as function of the load current requirements of the converter．

Rev．0．5．1

Table 1. Mangnin Wire Resistor Specifications

| Diameter <br> $(\mathbf{m m})$ | $\Omega / \mathbf{m}$ | $\mathbf{m} \Omega / \mathbf{m m}$ | Imax <br> (Amp) |
| :---: | :---: | :---: | :---: |
| 1.40 | 0.31831 | 0.318 | 154 |
| 1.30 | 0.36916 | 0.369 | 133 |
| 1.10 | 0.51561 | 0.516 | 95 |
| $\mathbf{1 . 0 0}$ | $\mathbf{0 . 6 2 3 8 9}$ | $\mathbf{0 . 6 2 4}$ | $\mathbf{7 9}$ |
| 0.90 | 0.77023 | 0.770 | 64 |
| 0.80 | 0.97482 | 0.975 | 50 |

Note:

1. $J=10^{4} \mathrm{~A} / \mathrm{cm}^{2}$

Table 2. Copel Wire Resistor Specifications

| AWG | Diameter <br> $(\mathbf{m m})$ | $\Omega / \mathbf{f t}$ | $\mathbf{m} \Omega / \mathbf{m}$ | Imax <br> $(\mathbf{A m p})$ |
| :---: | :---: | :---: | :---: | :---: |
| 15 | 1.45 | 0.09049 | 0.30 | 165 |
| 16 | 1.29 | 0.11300 | 0.37 | 131 |
| 17 | 1.15 | 0.14520 | 0.48 | 104 |
| $\mathbf{1 8}$ | $\mathbf{1 . 0 2}$ | $\mathbf{0 . 1 8 3 7 0}$ | $\mathbf{0 . 6 0}$ | $\mathbf{8 2}$ |
| 19 | 0.912 | 0.22690 | 0.74 | 65 |
| 20 | 0.812 | 0.28710 | 0.94 | 52 |

Note:

1. $J=10^{4} \mathrm{~A} / \mathrm{cm}^{2}$


Figure 1. Manganin or Copel Wire Resistor


Graph 1. Rsense vs. Imax (Copel)


Graph 3. Rsense vs. Imax (Copel)


Graph 2. Rsense vs. Imax (Magnin)


Graph 4. Rsense vs. Imax (Magnin)

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation <br> Americas <br> Customer Response Center <br> Tel:1-888-522-5372 | Fairchild Sem Europe | conductor | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
|  | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
|  | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
|  | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

www.fairchildsemi.com

## RC4136

## General Performance Quad 741 Operational Amplifier

## Features

－Unity gain bandwidth -3 MHz
－Short circuit protection
－No frequency compensation required
－No latch－up

## Description

The RC4136 is made up of four 741 type independent high gain operational amplifiers internally compensated and con－ structed on a single silicon chip using the planar epitaxial process．

This amplifier meets or exceeds all specifications for 741 type amplifiers．Excellent channel separation allows the use

## Block Diagram


－Large common mode and differential voltage ranges
－Low power consumption
－Parameter tracking over temperature range
－Gain and phase match between amplifiers
of the RC4136 quad amplifier in all 741 operational ampli－ fier applications providing the highest possible packaging density．

The specially designed low noise input transistors allow the RC4136 to be used in low noise signal processing applica－ tions such as audio preamplifiers and signal conditioners．

## Pin Assignments

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | RC4136 |  |  | $\pm 18$ | V |
|  | RM4136 |  |  | $\pm 22$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 30$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| Output Short Circuit Duration ${ }^{3}$ |  | Indefinite |  |  |  |
| $\mathrm{PD}^{\text {A }}<50^{\circ} \mathrm{C}$ | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 1042 | mW |
| Operating Temperature | RC4136 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | RM4136 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | SOIC, PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 seconds) | DIP |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | SOIC |  |  | 260 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit may be to ground, typically 45 mA .

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| OJC | Thermal resistance |  | 60 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| OJA | Thermal resistance | SOIC |  | 200 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | CerDIP |  | 120 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
|  | For TA $>50^{\circ} \mathrm{C}$ Derate at | SOIC |  | 5.0 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(\mathrm{VS}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameters | Test Conditions | RM4136 |  |  | RC4136 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 5.0 |  | 0.5 | 6.0 | mV |
| Input Offset Current |  |  | 5.0 | 200 |  | 5.0 | 200 | nA |
| Input Bias Current |  |  | 40 | 500 |  | 40 | 500 | nA |
| Input Resistance |  | 0.3 | 5.0 |  | 0.3 | 5.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 50 | 300 |  | 20 | 300 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  |  |
| Input Voltage Range |  | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 70 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 76 | 100 |  | 76 | 100 |  | dB |
| Power Consumption | RL $=\infty$, All Outputs |  | 210 | 340 |  | 210 | 340 | mW |
| Transient Response |  |  |  |  |  |  |  |  |
| Rise Time | $\mathrm{VIN}=20 \mathrm{mV}, \mathrm{RL}=2 \mathrm{k} \Omega$ |  | 0.13 |  |  | 0.13 |  | $\mu \mathrm{S}$ |
| Overshoot | $C L \leq 100 p F$ |  | 5.0 |  |  | 5.0 |  | \% |
| Unity Gain Bandwidth |  |  | 3.0 |  |  | 3.0 |  | MHz |
| Slew Rate | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ |  | 1.5 |  |  | 1.0 |  | V/uS |
| Channel Separation | $\mathrm{F}=1.0 \mathrm{kHz}, \mathrm{RS}=1 \mathrm{k} \Omega$ |  | 90 |  |  | 90 |  | dB |

## Electrical Characteristics

$\left(\mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq=125^{\circ}, \mathrm{RC}=0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq=70^{\circ}, \mathrm{V} \mathrm{S}= \pm 15 \mathrm{~V}\right)$

| Parameters | Test Conditions | RM4136 |  |  | RC4136 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current |  |  |  | 500 |  |  | 300 | nA |
| Input Bias Current |  |  |  | 1500 |  |  | 800 | nA |
| Large Signal Voltage Gain | RL $\geq 2 \mathrm{k} \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Power Consumption |  |  | 240 | 400 |  | 240 | 400 | mW |

## Electrical Characteristics Comparison

(VS $= \pm 15 \mathrm{~V}$ and $\mathrm{TA}+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter | RC4136 (Typ.) | RC741 (Typ.) | LM324 (Typ.) | Units |
| :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | 0.5 | 2.0 | 2.0 | mV |
| Input Offset Current | 5.0 | 10 | 5.0 | nA |
| Input Bias Current | 40 | 80 | 55 | nA |
| Input Resistance | 5.0 | 2.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain ( $\mathrm{LL}=2 \mathrm{k} \Omega$ ) | 300 | 200 | 100 | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing ( $\mathrm{RL}=2 \mathrm{k} \Omega$ ) | $\pm 13 \mathrm{~V}$ | $\pm 13 \mathrm{~V}$ | $\begin{gathered} \|+\mathrm{V} S-1.2 \mathrm{~V}\| \text { to } \\ -\mathrm{V} S \end{gathered}$ | V |
| Input Voltage Range | $\pm 14 \mathrm{~V}$ | $\pm 13 \mathrm{~V}$ | $\begin{gathered} \|+\mathrm{V} S-1.5 \mathrm{~V}\| \text { to } \\ -\mathrm{V} S \end{gathered}$ | V |
| Common Mode Rejection Ratio | 100 | 90 | 85 | dB |
| Power Supply Rejection Ratio | 100 | 90 | 100 | dB |
| Transient Response |  |  |  |  |
| Rise Time | 0.13 | 0.3 |  | $\mu \mathrm{S}$ |
| Overshoot | 5.0 | 5.0 |  | \% |
| Unity Gain Bandwidth | 3.0 | 0.8 | 0.8 | MHz |
| Slew Rate | 1.0 | 0.5 | 0.5 | $\mathrm{V} / \mu \mathrm{S}$ |
| Input Noise Voltage Density ( $\mathrm{F}=1 \mathrm{kHz}$ ) | 10 | 22.5 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Short Circuit Current | $\pm 45$ | $\pm 25$ |  | mA |

## Typical Performance Characteristics



Figure 1. Input Bias Current vs. Temperature


Figure 3. Input Common Mode Voltage Range vs. Supply Voltage


Figure 5. Open Loop Gain vs. Temperature


Figure 2. Input Offset Current vs. Temperature


Figure 4. Output Voltage vs. Supply Voltage


Figure 6. Power Consumption vs. Temperature

Typical Performance Characteristics (continued)


Figure 7. Open Loop Gain vs. Frequency


Figure 9. Output Voltage Swing vs. Load Resistance


Figure 11. Follower Large Signal Pulse Response


Figure 8. Output Voltage Swing vs. Frequency


Figure 10. Quiescent Current vs. Supply Voltage


Figure 12. Transient Response Output Voltage vs. Time

## Typical Performance Characteristics (continued)



Figure 13. Channel Separation vs. Frequency


Figure 14. Total Harmonic Distortion vs. Frequency


Figure 15. Total Harmonic Distortion vs. Output Voltage

## RC4136 Versus LM324

Although the LM324 is an excellent device for single-supply applications where ground sensing is important, it is a poor substitute for four 741s in split supply circuits. The simplified input circuit of the RC4136 exhibits much lower noise
than that of the LM324 and exhibits no crossover distortion as compared with the LM324 (see Figure 16). The LM324 shows significant crossover distortion and pulse delay in attempting to handle a large signal input pulse.


Figure 16. Comparative Crossover Distortion


Figure 17. Output Voltage Swing vs. Frequency


Figure 18. Open Loop Gain vs. Frequency

RC4136 Versus LM324 (continued)


Figure 19. Follower Large Signal Pulse Response Output Voltage vs. Time

## Typical Applications



Figure 21. Lamp Driver


Figure 23. Voltage Follower


Figure 20. Input Common Mode Voltage Range vs. Supply Voltage


Figure 22. Power Amplifier


Figure 24. Comparator with Hysteresis

## Typical Applications (continued)



Figure 25. DC Coupled 1kHz Lowpass Active Filter


Figure 26. Squarewave Oscillator


Figure 27. 1kHz Bandpass Active Filter


Figure 28. AC Coupled Non-Inverting Amplifier


Figure 29. AC Coupled Inverting Amplifier

## Typical Applications (continued)



Figure 30. Voltage Control Oscillator (VCO)


Figure 31. Full-Wave Rectifier and Averaging Filter


Figure 32. Notch Filter Using the RC4136 as a Gyrator


Figure 33. Notch Frequency vs. C1

Typical Applications (continued)


Figure 34. Multiple Aperture Window Discriminator


Figure 35. Differential Input Instrumentation Amplifier with High Common Mode Rejection

## Typical Applications (continued)



Figure 36. Analog Multiplier/Divider


Figure 37. Spot Noise Measurement Test Circuit

Simplified Schematic Diagram


## Mechanical Dimensions

## 14-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .785 | - | 19.94 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 7, 8 and 14 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 14 .
6. Applies to all four corners (leads number 1, 7, 8, and 14).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Twelve spaces.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .725 | .795 | 18.42 | 20.19 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .200 | 2.92 | 5.08 |  |  |  |
| N | 14 |  |  | 14 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.19 | 0.25 | 5 |
| D | . 336 | . 345 | 8.54 | 8.76 | 2 |
| E | . 150 | . 158 | 3.81 | 4.01 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.79 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 14 |  | 14 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC4136N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Plastic DIP | RC4136N |
| RC4136M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Narrow SOIC | RC4136M |
| RM4136D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 14 Pin Ceramic DIP |  |
| RM4136D $/ 883^{1}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 14 Pin Ceramic DIP |  |

## Note:

1. /883 denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4152

## Voltage－to－Frequency Converters

## Features

－Single supply operation
－Pulse output DTL／TTL／CMOS compatible
－Programmable scale factor（K）
－High noise rejection
－Inherent monotonicity
－Easily transmittable output
－Simple full scale trim
－Single－ended input，referenced to ground
－V－F or F－V conversion
－Voltage or current input
－Wide dynamic range

## Applications

－Precision voltage－to－frequency converters
－Pulse－width modulators
－Programmable pulse generators
－Frequency－to－voltage converters
－Integrating analog－to－digital converters
－Long－term analog integrators
－Signal conversion：
－Current－to－Frequency
－Temperature－to－Frequency
－Pressure－to－Frequency
－Capacitance－to－Frequency
－Frequency－to－Current
－Signal isolation：
－VFC－opto－isolaton－FVC
－ADC with opto－isolation
－Signal encoding：
－FSK modulation／demodulation
－Pulse－width modulation
－Frequency scaling
－DC motor speed control

## Description

The RC4152 is a monolithic circuit containing all of the active components needed to build a complete voltage－to－ frequency converter．Circuits that convert a DC voltage to a pulse train can be built by adding a few resistors and capaci－ tors to the internal comparator，one－shot，voltage reference， and switched current source．Frequency－to－voltage convert－ ers（FVCs）and many other signal conditioning circuits are also easily created using these converters．

The RC4151 was the first monolithic VFC available and offers guaranteed temperature and accuracy specifications． The converter is available in a standard 8 －pin plastic DIP．

## Functional Block Diagram



## Pin Assignments



## Pin Descriptions

| Pin | Function |
| :---: | :--- |
| 1 | Switched Current Source Output (I OUT$)$ |
| 2 | Switched Voltage Reference (R $\left.\mathrm{R}_{\mathrm{S}}\right)$ |
| 3 | Logic Output (Open Collector) ( $\mathrm{F}_{\text {OUT }}$ ) |
| 4 | Ground (GND) |
| 5 | One-Shot R, C Timing ( $\mathrm{C}_{\mathrm{O}}$ ) |
| 6 | Threshold $\left(\mathrm{V}_{\text {TH }}\right)$ |
| 7 | Input Voltage $\left(\mathrm{V}_{\text {IN }}\right)$ |
| 8 | $+\mathrm{V}_{\mathrm{S}}$ |

Absolute Maximum Ratings

| Parameter | Min. | Typ. | Max. | Units |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | +22 | V |  |
| Internal Power Dissipation |  |  | 500 | mW |  |
| Input Voltage | -0.2 |  | $+\mathrm{V}_{\mathrm{S}}$ | V |  |
| Output Sink Current <br> (Frequency Output) |  |  | 20 | mA |  |
| Output Short Circuit to Ground |  |  | Continuous |  |  |
| Storage Temperature Range | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range |  |  |  |  |  |
| RC4152 | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |  |
| RV4152N | -25 |  | +85 | ${ }^{\circ} \mathrm{C}$ |  |

## Note:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provides conditions for actual device operation.

## Thermal Characteristics

|  | 8-Lead Plastic DIP | Small Outline SO-8 |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 300 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - |
| Therm. Res $\theta_{\mathrm{JC}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Requirements (Pin 8) |  |  |  |  |  |
| Supply Current | $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$ |  | 2.5 | 6.0 | mA |
| Supply Voltage |  | +7.0 | +15 | +18 | V |
| Input Comparator (Pins 6 and 7) |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ |  |  | $\pm 2.0$ | $\pm 10$ | mV |
| Input Bias Current |  |  | -50 | -300 | nA |
| Input Offset Current |  |  | $\pm 30$ | $\pm 100$ | nA |
| Input Voltage Range |  | 0 | VS-2 | VS-3 | V |
| One Shot (Pin 5) |  |  |  |  |  |
| Threshold Voltage |  | 0.65 | 0.67 | 0.69 | $\mathrm{V}_{\mathrm{S}}$ |
| Input Bias Current |  |  | -50 | -500 | nA |
| Saturation Voltage | $\mathrm{I}=2.2 \mathrm{~mA}$ |  | 0.1 | 0.5 | V |
| Drift of Timing vs. Temperature ${ }^{2}$ | $\mathrm{T}=75 \mu \mathrm{~s}$ over the specified temperature range |  | $\pm 30$ | $\pm 50$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Timing Drift vs. Supply Voltage |  |  | $\pm 100$ |  | ppm/V |
| Switched Current Source (pin 1) ${ }^{\mathbf{1}}$ |  |  |  |  |  |
| Output Current | $\mathrm{R}_{\mathrm{S}}=16.7 \mathrm{~K}$ |  | +138 |  | $\mu \mathrm{A}$ |
| Drift vs. Temperature ${ }^{2}$ | over specified temperature range |  | $\pm 50$ | $\pm 100$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Drift vs. Supply Voltage |  |  | 0.10 |  | \%/V |
| Leakage Current | Off State |  | 1.0 | 50 | nA |
| Compliance | Pin $1=0 \mathrm{~V}$ to +10 V | 1.0 | 2.5 |  | $\mu \mathrm{A}$ |
| Reference Voltage (Pin 2) |  |  |  |  |  |
| $V_{\text {REF }}$ |  | 2.0 | 2.25 | 2.5 | V |
| Drift vs. Temperature ${ }^{2}$ | over specified temperature range |  | $\pm 50$ | $\pm 100$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Logic output (Pin 3) Saturation Voltage | $\mathrm{I}_{\text {SINK }}=3 \mathrm{~mA}$ |  | 0.1 | 0.5 | V |
|  | $\mathrm{I}_{\text {SINK }}=10 \mathrm{~mA}$ |  | 0.8 |  | V |
| Leakage Current | Off State |  | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| Nonlinearity Error <br> (Voltage Sourced Circuit of Figure 3) | 1.0 Hz to 10 kHz |  | 0.007 | 0.05 | \% |
| Temperature Drift Voltage ${ }^{2}$ <br> (Voltage Sourced Circuit of Figure 3) | $\mathrm{F}_{\text {OUT }}=10 \mathrm{kHz},$ over specified temperature range |  | $\pm 75$ | $\pm 150$ | ppm/ ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Temperature coefficient of output current source (pin 1 output) exclusive of reference voltage drift.
2. Guaranteed but not tested.

## Typical Performance Characteristics



10 KHz Voltage-Sourced VFC Nonlinearity vs. Input Voltage


10 KHz Precision VFC

$F_{\text {IN }}(\mathrm{kHz})$

100 KHz Current-Sourced VFC Nonlinearity vs. Input Voltage


100 KHz Voltage-Sourced VFC
Nonlinearity vs. Input Voltage


100 KHz Precision VFC Nonlinearity vs. Input Frequency

$\mathrm{F}_{\text {IN }}(\mathrm{kHz})$

## Principles of Operation

The RC4152 contains the following components: an open loop comparator, a precision one-shot timer, a switched voltage reference, a switched current source, and an open collector logic output transistor. These functional blocks are internally interconnected. Thus, by adding some external resistors and capacitors, a designer can create a complete voltage-to-frequency converter.

The comparator's output controls the one-shot (monostable timer). The one-shot in turn controls the switched voltage reference, the switched current source and the open collector output transistor. The functional block diagram shows the components and their interconnection.

To detail, if the voltage at pin 7 is greater than the voltage at pin 6, the comparator switches and triggers the one-shot. When the one-shot is triggered, two things happen. First, the one-shot begins its timing period. Second, the one-shot's output turns on the switched voltage reference, the switched current source and the open collector output transistor.

The one-shot creates its timing period much like the popular 555 timer does, by charging a capacitor from a resistor tied to +VS. The one-shot senses the voltage on the capacitor
(pin 5) and ends the timing period when the voltage reaches $2 / 3$ of the supply voltage. At the end of the timing period, the capacitor is discharged by a transistor similar to the open collector output transistor.

Meanwhile, during the timing period of the one-shot, the switched current source, the switched voltage reference, and the open collector output transistor all will be switched on. The switched current source ( $\operatorname{pin} 1$ ) will deliver a current proportional to both the reference and an external resistor, RS. The switched reference (pin 2 ) will supply an output voltage equal to the internal reference voltage $(2.25 \mathrm{~V})$. The open collector output transistor we be turned on, forcing the logic output (pin 3) to a low state. At the end of the timing period all of these outputs will turn off. The switched voltage reference has produced an off-on-off voltage pulse, the switched current source has emitted a quanta of charge, and the open collector output has transmitted a logic pulse.

To summarize, the purpose of the circuit is to produce a current pulse, well-defined in amplitude and duration, and to simultaneously produce an output pulse which is compatible with most logic families. The circuit's outputs show a pulse waveform in response to a voltage difference between the comparators inputs.


Figure 1. Single Supply VFC

## Applications

## Single Supply VFC

The stand-alone voltage-to-frequency converter is one of the simplest applications for the RC4152. This application uses only passive external components to create the least expensive VFC circuit (see Figure 1).

The positive input voltage $\mathrm{V}_{\text {IN }}$ is applied to the input comparator through a low pass filter. The one-shot will fire repetitively and the switched current source will pump out current pulses of amplitude $V_{R E F} / R_{S}$ and duration 1.1 $R_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}$ into the integrator. Because the integrator is tied back to the inverting comparator input, a feedback loop is created. The pulse repetition rate will increase until the average voltage on the integrator is equal to the DC input voltage at pin 7. The average voltage at pin 6 is proportional to the output frequency because the amount of charge in each current pulse is precisely controlled.

Because the one-shot firing frequency is the same as the open collector output frequency, the output frequency is directly proportional to $\mathrm{V}_{\mathrm{IN}}$.

The external passive components set the scale factor. For best linearity, $\mathrm{R}_{\mathrm{S}}$ should be limited to a range of $12 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$

The reference voltage is nominally 2.25 V for the RC 4152 . Recommended values for different operating frequencies are shown in the table below.

| Operating <br> Range | $\mathbf{R}_{\mathbf{O}}$ | $\mathbf{C}_{\mathbf{O}}$ | $\mathbf{R}_{\mathbf{B}}$ | $\mathbf{C}_{\mathbf{B}}$ |
| :--- | :--- | :--- | :---: | :---: |
| DC to 1.0 kHz | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ |
| DC to 10 kHz | $6.8 \mathrm{k} \Omega$ | $0.01 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ |
| DC to 100 kHz | $6.8 \mathrm{k} \Omega$ | $0.001 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ |

The single supply VFC is recommended for uses where dynamic range of the input is limited, and the input does not reach 0 V . With 10 kHz values, nonlinearity will be less than $1.0 \%$ for a 10 mV to 10 V input range, and response time will be about 135 ms .

## Precision Current Sourced VFC

This circuit operates similarly to the single supply VFC, except that the passive R-C integrator has been replaced by an active op amp integrator. This increases the dynamic range down to 0 V , improves the response time, and eliminates the nonlinearity error introduced by the limited compliance of the switched current source output.

The integrator algebraically sums the positive current pulses from the switched current source with the current $V_{\text {IN }} / R_{B}$. To operate correctly, the input voltage must be negative, so that when the circuit is balanced, the two currents cancel.
$\mathrm{T}=\frac{1}{\mathrm{~F}_{\text {OUT }}}$
$\frac{\left|\mathrm{V}_{\mathrm{IN}}\right|}{\mathrm{R}_{\mathrm{B}}}=\mathrm{I}_{\mathrm{OUT}}\left[\frac{\mathrm{T}_{\mathrm{P}}}{\mathrm{T}}\right]$ where $\mathrm{TP}=1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}$
$\mathrm{I}_{\text {OUT }}=\frac{\mathrm{V}_{\text {REF }}}{\mathrm{R}_{\mathrm{S}}}$

By rearranging and substituting,
$\mathrm{F}_{\text {OUT }}=\frac{\left|\mathrm{V}_{\mathrm{IN}}\right|}{\mathrm{V}_{\mathrm{REF}}} \frac{\mathrm{R}_{\mathrm{S}}}{\mathrm{R}_{\mathrm{B}}} \frac{1}{1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}}$
Recommended component values for different operating frequencies are shown in the table below.

| Range <br> Input $\mathbf{V}_{\mathbf{I N}}$ | Output <br> $\mathbf{F}_{\mathbf{O}}$ | Scale <br> Factor | $\mathbf{R}_{\mathbf{O}}$ | $\mathbf{C}_{\mathbf{O}}$ | $\mathbf{C}_{\mathbf{I}}$ | $\mathbf{R}_{\mathbf{B}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to -10 V | 0 to 1.0 kHz | 0.1 KHz V | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $0.05 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ |
| 0 to -10 V | 0 to 10 kHz | 1.0 KHz V | $6.8 \mathrm{k} \Omega$ | $0.01 \mu \mathrm{~F}$ | $0.005 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ |
| 0 to -10 V | 0 to 100 kHz | 10 KHz V | $6.8 \mathrm{k} \Omega$ | $0.001 \mu \mathrm{~F}$ | 500 pF | $100 \mathrm{k} \Omega$ |

The graphs shown under Typical Performance Characteristics show nonlinearity versus input voltage for the precision current sourced VFC. The best linearity is achieved by using an op amp having greater than $1.0 \mathrm{~V} / \mu \mathrm{s}$ slew rate, but any op amp can be used.

## Precision Voltage Sourced VFC

This circuit is identical to the current sourced VFC, except that the current pulses into the integrator are derived directly from the switched voltage reference. This improves temperature drift at the expense of high frequency linearity.

The switched current source (pin 1) output has been tied to ground, and RS has been put in series between the switched voltage reference (pin 2 ) and the summing node of the op amp. This eliminates temperature drift associated with the switched current source. The graphs under the Typical Performance Characteristics show that the nonlinearity error is worse at high frequency, when compared with the current sourced circuit.

## Single Supply FVC

A frequency-to-voltage converter performs the exact opposite of the VFCs function; it converts an input pulse train into an average output voltage. Incoming pulses trigger the input comparator and fire the one-shot. The one-shot then dumps a charge into the output integrator. The voltage on the integrator becomes a varying DC voltage proportional to the frequency of the input signal. Figure 4 shows a complete single supply FVC.


Figure 2. Precision Current Sourced VFC


Figure 3. Precision Voltage Sourced VFC

The input waveform must have fast slewing edges, and the differentiated input signal must be less than the timing period of the one-shot, $1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}$. A differentiator and divider are used to shape and bias the trigger input; a negative going pulse at pin 6 will cause the comparator to fire the one-shot. The input pulse amplitude must be large enough to trip the comparator, but not so large as to exceed the ICs input voltage ratings.

The output voltage is directly proportional to the input frequency:
$\mathrm{V}_{\text {OUT }}=\left[\frac{1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}} \mathrm{R}_{\mathrm{B}} \mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{S}}}\right] \mathrm{F}_{\mathrm{IN}}(\mathrm{Hz})$

Output ripple can be minimized by increasing CB, but this will limit the response time. Recommended values for various operating ranges are shown in the following table.

| Input <br> Operating <br> Rage | $\mathbf{C}_{\mathbf{I N}}$ | $\mathbf{R}_{\mathbf{O}}$ | $\mathbf{C}_{\mathbf{O}}$ | $\mathbf{R}_{\mathbf{B}}$ | $\mathbf{C}_{\mathbf{B}}$ | Ripple |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| 0 to 1.0 kHz | $0.02 \mu \mathrm{~F}$ | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $100 \mu \mathrm{~F}$ | 1.0 mV |
| 0 to 10 kHz | $0.002 \mu \mathrm{~F}$ | $6.8 \mathrm{k} \Omega$ | $0.01 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ | 1.0 mV |
| 0 to 100 kHz | 200 pF | $6.8 \mathrm{k} \Omega$ | $0.001 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $1.0 \mu \mathrm{~F}$ | 1.0 mV |

## Precision FVC

Linearity, offset and response time can be improved by adding one or more op amps to form an active lowpass filter at the output. A circuit using a single pole active integrator is shown in Figure 5.

The positive output current pulses are averaged by the inverting integrator, causing the output voltage to be negative. Response time can be further improved by adding a double pole filter to replace the single pole filter. Refer to the graphs under Typical Performance Characteristics that show nonlinearity error versus input frequency for the precision FVC circuit.


Figure 4. Single Supply FVC


## Schematic Diagram



Notes:

## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC4152N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4152M | M | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| RV4152N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## Notes:

$\mathrm{N}=8$-lead plastic DIP
$\mathrm{M}=8$-lead plastic SOIC

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4153

## Voltage-to-Frequency Converter

## Features

- 0.1 Hz to 250 kHz dynamic range
- $0.01 \%$ F.S. maximum nonlinearity error0.1 Hz to 10 kHz
- $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum gain temperature coefficient (external reference)
- Few external components required


## Applications

- Precision voltage-to-frequency converters
- Serial transmission of analog information
- Pulse width modulators
- Frequency-to-voltage converters
- A/D converters and long term integrators
- Signal isolation
- FSK modulation/demodulation
- Frequency scaling
- Motor speed controls
- Phase lock loop stabilization
and serial data transmission. The improved linearity at high frequency makes it comparable to many dual slop A/D converters both in conversion time and accuracy, while retaining the benefits of voltage-to-frequency conversion, i.e., serial output, cost and size. The speed accuracy and temperature performance of the 4153 is achieved by incorporating high speed ECL logic, a high gain, wide bandwidth op amp, and a buried Zener reference on a single monolithic chip.


## Pin Assignments



## Pin Descriptions

| Pin | Function |
| :--- | :--- |
| 1 | $-\mathrm{V}_{\mathrm{S}}$ |
| 2 | REF Gnd |
| 3 | $\mathrm{~V}_{\text {REF }}$ Output |
| 4 | $\mathrm{~V}_{\text {OUT }}$ (Op Amp) |
| 5 | $\mathrm{I}_{\text {IN }}$ (REF Input) |
| 6 | $\mathrm{C}_{\text {O }}$ (Pulse Width) |
| 7 | Trigger Input |
| 8 | Circuit Gnd |
| 9 | Frequency Output (Open Collector) |
| 10 | $+\mathrm{V}_{\text {S }}$ |
| 11 | $(+)$ Op Amp Input |
| 12 | $(-)$ Op Amp Input |
| 13 | $\mathrm{~V}_{\text {OS }}$ Trim |
| 14 | $\mathrm{~V}_{\text {OS }}$ Trim |

## Absolute Maximum Ratings ${ }^{(1)}$

| Parameter | Min. | Typ. | Max. | Units |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | $\pm 18$ | V |  |
| Internal Power Dissipation |  |  | 500 | mW |  |
| Input Voltage | $-V_{S}$ |  | $+V_{S}$ |  |  |
| Output Sink Current (Frequency Output) |  |  | 20 | mA |  |
| Storage Temperature Range | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range |  |  |  |  |  |
| RV4153 | -25 |  | +80 |  |  |
| RC4153 | $0^{\circ}$ |  | +70 | ${ }^{\circ} \mathrm{C}$ |  |

## Note:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Thermal Characteristics

|  | 14-Lead Ceramic DIP | 14-Lead Plastic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1042 mW | 468 mW |
| Therm Res $\theta_{\mathrm{JC}}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm Res $\theta_{\mathrm{JA}}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Power Supply Requirements Supply Voltage | $\pm 12$ | $\pm 15$ | $\pm 18$ | V |
| $\begin{array}{ll} \hline \text { Supply Current } & \left(+\mathrm{V}_{\mathrm{S}}, I_{\text {OUT }}=0\right) \\ & \left(-\mathrm{V}_{\mathrm{S}}, I_{\text {OUT }}=0\right) \end{array}$ |  | $\begin{gathered} +4.2 \\ -7 \end{gathered}$ | $\begin{gathered} +7.5 \\ -10 \end{gathered}$ | mA |
| Full Scale Frequency | 250 | 500 |  | kHz |
| Transfer Characteristics <br> Nonlinearity Error Voltage-to-Frequency ${ }^{1}$ $\begin{aligned} & 0.1 \mathrm{~Hz} \leq \mathrm{F}_{\text {OUT }} \leq 10 \mathrm{kHz} \\ & 1.0 \mathrm{~Hz} \leq \mathrm{F}_{\text {OUT }} \leq 100 \mathrm{kHz} \\ & 5.0 \mathrm{~Hz} \leq \mathrm{F}_{\text {OUT }} \leq 250 \mathrm{kHz} \end{aligned}$ <br> Nonlinearity Error Frequency-to-Voltage ${ }^{1}$ $\begin{aligned} & 0.1 \mathrm{~Hz} \leq \mathrm{F}_{\mathrm{IN}} \leq 10 \mathrm{kHz} \\ & 1.0 \mathrm{~Hz} \leq \mathrm{F}_{\mathrm{IN}} \leq 100 \mathrm{kHz} \\ & 5.0 \mathrm{~Hz} \leq \mathrm{F}_{\mathrm{IN}} \leq 250 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} 0.002 \\ 0.025 \\ 0.06 \\ 0.002 \\ 0.05 \\ 0.07 \end{gathered}$ | $\begin{gathered} 0.01 \\ 0.05 \\ 0.1 \\ \\ 0.01 \\ 0.1 \\ 0.12 \end{gathered}$ | \%FS <br> \%FS <br> \%FS <br> \%FS <br> \%FS <br> \%FS |
| Scale Factor Tolerance, F=10 $=\mathrm{kHz}$ $\mathrm{K}=\frac{1}{2 \mathrm{~V}_{\mathrm{REF}} \mathrm{R}_{\mathrm{IN}} \mathrm{C}_{\mathrm{O}}}$ |  | $\pm 0.5$ |  | \% |
| Change of Scale Factor with Supply |  | 0.008 |  | \%/V |
| Reference Voltage ( $\mathrm{V}_{\mathrm{REF}}$ ) |  | 7.3 |  | V |
| Temperature Stability $\left(0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}\right)^{1,2,3}$ <br> Scale Factor 10 KHz Nominal <br> Reference Voltage <br> Scale Factor (External Ref) 10 KHz FS <br> Scale Factor (External Ref) 100 KHz FS <br> Scale Factor (External Ref) 250 KHz FS |  | $\begin{gathered} \pm 75 \\ \pm 50 \\ \pm 25 \\ \pm 50 \\ \pm 100 \end{gathered}$ | $\begin{gathered} \pm 150 \\ \pm 100 \\ \pm 50 \\ \pm 100 \\ \pm 150 \end{gathered}$ |  |
| Op Amp <br> Open Loop Output Resistance <br> Short Circuit Current <br> Gain Bandwidth Product ${ }^{1}$ <br> Slew Rate <br> Output Voltage Swing ( $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{~K}$ ) <br> Input Bias Current <br> Input Offset Voltage (Adjustable to 0) <br> Input Offset Current <br> Input Resistance (Differential Mode) <br> Common Mode Rejection Ratio <br> Power Supply Rejection Ratio <br> Large Signal Voltage Gain | $\begin{gathered} 2.5 \\ 0.5 \\ 0 \text { to }+10 \\ \\ \\ 75 \\ 70 \\ 25 \\ \hline \end{gathered}$ | $\begin{gathered} 230 \\ 25 \\ 3.0 \\ 2.0 \\ -0.5 \text { to }+14.3 \\ 70 \\ 0.5 \\ 30 \\ 1.0 \\ 100 \\ 106 \\ 350 \end{gathered}$ | $\begin{gathered} 400 \\ 5.0 \\ 60 \end{gathered}$ | $\begin{gathered} \Omega \\ \mathrm{mA} \\ \mathrm{MHz} \\ \mathrm{~V} / \mathrm{us} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{mV} \\ \mathrm{nA} \\ \mathrm{M} \Omega \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~V} / \mathrm{mV} \end{gathered}$ |


| Parameters | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Switched Current Source <br> Reference Current (External Reference) |  | 1.0 |  | mA |
| Digital Input (Frequency-to-Voltage, Pin 7) <br> Logic "0" <br> Logic "1" <br> Trigger Current | 2.0 | -50 | 0.5 | V <br> V $\mu \mathrm{A}$ |
| Logic Output (Open Collector) Saturation Voltage (Pin 9) $\begin{aligned} & \mathrm{I}_{\mathrm{SINK}}=4 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=10 \mathrm{~mA} \end{aligned}$ <br> LEAK (Off State) |  | $\begin{gathered} 0.15 \\ 0.4 \\ 150 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.0 \end{aligned}$ | V <br> V <br> nA |

Notes:

1. Guaranteed but not tested.
2. $\mathrm{V}_{\text {REF }}$ Range: $6.6 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 8.0 \mathrm{~V}$.
3. Over the specified operating temperature range.

## Typical Performance Characteristics



250 kHz Full Scale Peak
Nonlinearity vs. Scale Factor


## Typical Performance Characteristics








## Typical Application Circuits



Figure 1. Voltage-to-Frequency Converter Minimum Circuit


Figure 2. Frequency-to-Voltage Converter

## Typical Application Circuit (Continued)



Figure 3. Voltage-to-Frequency Converter with Offset and Gain Adjusts

## Principles of Operation

The 4153 consists of several functional blocks which provide either voltage-to-frequency or frequency-to-voltage conversion, depending on how they are connected. The operation is best understood by examining the block diagram as it is powered in a voltage-to-frequency mode (Figure 4).

When power is first applied, all capacitors are discharged. The input current, $\mathrm{V}_{\mathrm{IN}} / \mathrm{R}_{\mathrm{IN}}$, causes $\mathrm{C}_{\mathrm{I}}$ to charge, and point C will try to ramp down. The trigger threshold of the one-shot is approximately +1.3 V , and if the integrator output is less than +1.3 V , the one-shot will fire and pulse the open collector output E and the switched current source A (see Figures 4 and 5). Because the point C is less than +1.3 V , the one-shot fires, and the switched current source delivers a negative current pulse to the integrator. This causes $\mathrm{C}_{\text {IN }}$ to charge in the opposite direction, and point $C$ will ramp up until the end of the one-shot pulse. At that time, the positive current $\mathrm{V}_{\mathrm{IN}} / \mathrm{R}_{\text {IN }}$ will again make point C ramp down until the trigger threshold is reached.

When power is applied, the one-shot will continuously fire until the integrator output exceeds the trigger threshold. Once this is reached, the one-shot will fire as needed to keep the integrator output above the trigger threshold. If $\mathrm{V}_{\text {IN }}$ is increased, the slope of the downward ramp increases, and the one-shot will fire more often in order to keep the integrator output high. Since the one-shot firing frequency is the same as the open collector output frequency, any increase in $\mathrm{V}_{\text {IN }}$ will cause an increase in $\mathrm{F}_{\text {OUT }}$. This relationship is very linear because the amount of charge in each $\mathrm{I}_{\text {OUT }}$ pulse is carefully defined, both in magnitude and duration. The duration of the pulse is set by the timing capacitor $\mathrm{C}_{\mathrm{O}}$ (point D ). This feedback system is called a charge-balanced loop.


Figure 4. Voltage-to-Frequency Block Diagram

The scale factor $K$ (the number of pulses per second or a specified $\mathrm{V}_{\mathrm{IN}}$ ), is adjusted by changing either $\mathrm{R}_{\mathrm{IN}}$ and therefore $\mathrm{I}_{\mathrm{IN}}$, or by changing the amount of charge in each $\mathrm{I}_{\mathrm{OUT}}$ pulse. Since the magnitude of $\mathrm{I}_{\text {OUT }}$ is fixed at 1 milliamp, the way to change the amount of charge is by adjusting the oneshot duration set by $\mathrm{C}_{\mathrm{O}}$ ( $\mathrm{I}_{\mathrm{OUT}}$ may be adjusted by changing $\mathrm{V}_{\text {REF }}$ ). The accuracy of the relationship between $\mathrm{V}_{\text {IN }}$ and $\mathrm{F}_{\text {OUT }}$ is affected by three major sources of error: temperature drift, nonlinearity and offset.

The total temperature drift is the sum of the individual drift of the components that make up the system. The greatest source of drift in a typical application is in the timing capacitor, $\mathrm{C}_{\mathrm{O}}$. Low temperature coefficient capacitors, such as silver mica and polystyrene, should be measured for drift using a capacitance meter. Experimentation has shown that the lowest tempco's are achieved by wiring a parallel capacitor composed of $70 \%$ silver mica and $30 \%$ polystyrene.

The reference on the chip can be replaced by an external reference with much tighter drift specifications, such as an LM199. The 199's 6.9 V output is close to the 4153 's 7.3 V output, and has less than $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift.

Nonlinearity is primarily caused by changes in the precise amount of charge in each $\mathrm{I}_{\text {OUT }}$ pulse. As frequency increases, internal stray capacitances and switching problems change the width and amplitude of the $\mathrm{I}_{\text {OUT }}$ pulses, causing a nonlinear relationship between $\mathrm{V}_{\text {IN }}$ and $\mathrm{F}_{\text {OUT }}$.


Figure 5. Voltage-to-Frequency Timing Waveforms

For this reason, the scale factor you choose should be below $1 \mathrm{KHz} / \mathrm{V}$ or as low as the acquisition time of your system will allow.

Nonlinearity is also affected by the rate of $\mathrm{C}_{\mathrm{I}}$ to $\mathrm{C}_{\mathrm{O}}$. Less error can be achieved by increasing the value of $\mathrm{C}_{\mathrm{I}}$, but this affects response time and temperature drift. Optimum value for $\mathrm{C}_{\mathrm{I}}$ and $\mathrm{C}_{\mathrm{O}}$ are shown In the tables in Figures 1, 2, and 3. These values represent the best compromise of nonlinearity and temperature drift. Polypropylene, mylar or polystyrene capacitors should be used for $\mathrm{C}_{\mathrm{I}}$.

The accuracy at low input voltages is limited by the offset and $\mathrm{V}_{\text {OS }}$ drift of the op amp. To improve this condition, an offset adjust is provided.

Once your system is running, it may be calibrated as follows: apply a measured full scale input voltage and adjust $R_{\text {IN }}$ until the scale factor is correct. For precise applications, trimming by soldering metal film resistors in parallel is recommended instead of trimpots, which have bad tempco's and are easily taken out of adjustment by mechanical shock. After the scale factor is calibrated, apply a known small input voltage (approximately 10 mV ) and adjust the op amp offset until the output frequency equals the input multiplied by the scale factor.

The output E consists of a series of negative going pulses with a pulse width equal to the one-shot time. The open collector pull-up resistor may be connected to a different supply (such as 5 V for TTL) as long a it does not exceed the value of $+\mathrm{V}_{\mathrm{S}}$ applied to pin 10 . The load current should be
kept below 10 mA in order to minimize strain on the device. Pins 2 and 8 must be grounded in all applications, even if the open collector transistor is not used.

Figure 6 shows the complete circuit for a precision frequency-to-voltage converter. The circuit converts an input frequency to a proportional voltage by integrating the switched current source output. As the input frequency increases, the number of $\mathrm{I}_{\text {OUT }}$ pulses delivered to the integrator increases, thus increasing the average output voltage. Depending on the time constant of the integrator, there will be some ripple on the output. The output may be further filtered, but this will reduce the response time. A second order filter will decrease ripple and improve response time.

The input waveform must meet three conditions for proper frequency-to-voltage operation. First, it must have sufficient amplitude and offset to swing above and below the 1.3 V trigger threshold (See Figure 6 for an example of AC coupling and offset bias.) Second, it must be a fast slewing waveform having a quick rise time. A comparator may be used to square it up. Finally, the input pulse width must not exceed the one-shot time, in order to avoid retriggering the one-shot (AC couple the Input).

Capacitive coupling between the trigger input and the timing capacitor pin may occur if the input waveform is a squarewave or the input has a short period. This can cause gross nonlinearity due to changes in the one-shot timing waveform (See Figure 7). This problem can be avoided by keeping the value of $\mathrm{C}_{\mathrm{O}}$ small, and thereby keeping the timing period less than the input waveform period.


Figure 6. Frequency-to-Voltage Precision Converter


Figure 7. Frequency-to-Voltage Timing Waveforms

## Detailed Circuit Operation

The circuit consists of a buried zener reference (breakdown occurs below the surface of the die, reducing noise and contamination), a high speed one-shot, a high speed switched precision voltage-to-current converter and an open-collector output transistor.

Figure 8 shows a block diagram of the high speed one-shot and Figure 9 shows the monolithic implementation. A trigger pulse sets the R-S latch, which lets $\mathrm{C}_{\mathrm{O}}$ charge from $\mathrm{I}_{\mathrm{T}}$. When the voltage on $\mathrm{C}_{\mathrm{O}}$ exceeds $\mathrm{V}_{\mathrm{TH}}$. the comparator resets the latch and discharges $\mathrm{C}_{\mathrm{O}}$. Looking at the detailed schematic,
a positive trigger voltage turns on Q5, turns off Q4, and turns on Q3. Q3 provides more drive to Q5 keeping it on and latching the base of Q11 low. This turns on the switched current source and turns off Q 1 , allowing $\mathrm{C}_{\mathrm{O}}$ to charge in a negative direction. When the voltage on $\mathrm{C}_{\mathrm{O}}$ exceeds $\mathrm{V}_{\mathrm{TH}}$, Q13's collector pulls Q3's base down, resetting the latch, turning off the switched current source and discharging $\mathrm{C}_{\mathrm{O}}$ through Q1. Note that all of the transistors in the signal path are NPNs, and that the voltage swings are minimized ECL fashion to reduce delays. Minimum delay means minimum drift of the resultant VFC scale factor at high frequency.


Figure 8. One-Shot Block Diagram


Figure 9. One-Shot (Detail)

The switched current source is shown as a block diagram in Figure 10 and detailed in Figure 11. The summing node (+ input of the op amp) is held at 0 V by the amplifier feedback, causing $\mathrm{V}_{\text {REF }}$ to be applied across R60. This current ( $\mathrm{V}_{\mathrm{REF}} / \mathrm{R} 60$ ), minus the small amplifier bias current, flows through Q35. Q35 develops a $\mathrm{V}_{\mathrm{BE}}$ dependent on that current. This $\mathrm{V}_{\mathrm{BE}}$ is developed across Q36. Since Q35 and Q36 are equal in area, the currents are equal. The mirrored current is switched by the one-shot output.

The detail schematic shows the amplifier and load (Q21 through Q34), the mirror transistors (Q35, Q36) and the differential switching transistors (Q7, Q8). The amplifier uses a complementary paraphase input composed of Q21 through Q26 with a current mirror formed by Q27 through Q30, which converts from differential to single-ended output. Level-shift diodes Q32 and Q34 and emitter follower Q31 bootstrap the emitters of the mirror devices Q29 and Q30 to increase gain and lower input offsets, which would otherwise be caused by unbalanced collector voltages on Q23 and Q26.


4153-13
Figure 10. Switched Current Source Block Diagram

Matching emitter currents in Q35 and Q36 are assured by degeneration resistors R3 and R4. The differential switch allows the current source to remain active continuously, shunting to ground in the off state. This helps stabilize the
output, and again, NPNs reduce switching time, timing errors, and most important, drift of timing errors over temperature.


Figure 11. Switched Current Source (Detail)

## Schematic Diagram



Notes:

## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC4153N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4153N | N | $-25^{\circ} \mathrm{C}$ to $80^{\circ} \mathrm{C}$ |

## Notes:

$N=14$-lead plastic DIP

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4156/RC4157

## High Performance Quad Operational Amplifiers

## Features

- Unity gain bandwidth for RC4156-3.5 MHz
- Unity gain bandwidth for RC4157-19 MHz
- High slew rate for RC4156-1.6 V/ $\mu \mathrm{S}$
- High slew rate for RC4157-8.0V/ $\mu \mathrm{S}$
- Low noise voltage - $1.4 \mu \mathrm{VRMS}$
- Indefinite short circuit protection
- No crossover distortion


## Description

The RC4156 and RC4157 are monolithic integrated circuits, consisting of four independent high performance operational amplifiers constructed with an advanced epitaxial process.

These amplifiers feature improved AC performance which far exceeds that of the 741 type amplifiers. Also featured are
excellent input characteristics and low noise, making this device the optimum choice for audio, active filter and instrumentation applications. The RC4157 is a decompensated version of the RC4156 and is AC stable in gain configurations of -5 or greater.

## Block Diagram



## Pin Assignments



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 20$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 15$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| Output Short Circuit Duration ${ }^{3}$ |  | Indefinite |  |  |  |
| $\mathrm{PDTA}<50^{\circ} \mathrm{C}$ | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 1042 | mW |
| Operating Temperature | RC4156/RC4157 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | RM4156/RM4157 | -55 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | SOIC, PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 seconds) | DIP |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | SOIC |  |  | 260 | ${ }^{\circ} \mathrm{C}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | SOIC |  | 5.0 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 8.38 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |

Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit to ground on one amplifier only.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| OJC | Thermal resistance |  | 60 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| OJA | Thermal resistance | SOIC |  | 200 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 120 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

(Vs $= \pm 15 \mathrm{~V}, R M=-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}, R \mathrm{C}=0^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{A} \leq+70^{\circ} \mathrm{C}$ )

| Parameters | Test Conditions | RM4156/4157 |  |  | RC4156/4157 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  |  | 5.0 |  |  | 6.5 | mV |
| Input Offset Current |  |  |  | 75 |  |  | 100 | nA |
| Input Bias Current |  |  |  | 320 |  |  | 400 | nA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$,VOUT $\pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Supply Current |  |  | 10 |  |  | 10 |  | mA |
| Average Input Offset Voltage Drift |  |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

( V S $= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM4156/4157 |  |  | RC4156/4157 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 3.0 |  | 1.0 | 5.0 | mV |
| Input Offset Current |  |  | 15 | 30 |  | 30 | 50 | nA |
| Input Bias Current |  |  | 60 | 200 |  | 60 | 300 | nA |
| Input Resistance |  |  | 0.5 |  |  | 0.5 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{RLL}^{2} 2 \mathrm{k} \Omega$, VOUT $\pm 10 \mathrm{~V}$ | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
| Output Resistance |  |  | 230 |  |  | 230 |  | $\Omega$ |
| Short Circuit Current |  |  | 25 |  |  | 25 |  | mA |
| Common Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 80 |  |  | 80 |  |  | dB |
| Power Supply Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 80 |  |  | 80 |  |  | dB |
| Supply Current (All Amplifiers) | $R \mathrm{~L}=\infty$ |  | 4.5 | 5.0 |  | 5.0 | 7.0 | mA |
| Transient Response (4156) |  |  |  |  |  |  |  |  |
| Rise Time |  |  | 60 |  |  | 60 |  | nS |
| Overshoot |  |  | 25 |  |  | 25 |  | \% |
| Slew Rate |  | 1.3 | 1.6 |  | 1.3 | 1.6 |  | V/uS |
| Unity Gain Bandwidth (4156) |  | 2.8 | 3.5 |  | 2.8 | 3.5 |  | MHz |
| Phase Margin (4156) | $\mathrm{RL}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{CL}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 50 |  |  | 50 |  | \% |
| Transient Response (4157) | $A V=-5$ |  |  |  |  |  |  |  |
| Rise Time |  |  | 50 |  |  | 50 |  | nS |
| Overshoot |  |  | 25 |  |  | 25 |  | \% |
| Slew Rate |  | 6.5 | 8.0 |  | 6.5 | 8.0 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth (4157) | $A V=-5$ | 15 | 19 |  | 15 | 19 |  | MHz |
| Phase Margin (4157) | $\begin{aligned} & \mathrm{AV}=-5, \mathrm{RL}=2 \mathrm{k} \Omega, \\ & \mathrm{CL}=50 \mathrm{pF} \end{aligned}$ |  | 50 |  |  | 50 |  | \% |
| Power Bandwidth | VOUT $=20 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 20 | 25 |  | 20 | 25 |  | kHz |
| Input Noise Voltage ${ }^{1}$ | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 1.4 | 5.0 |  | 1.4 | 5.0 | $\mu \mathrm{VRMS}$ |
| Input Noise Current | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 15 |  |  | 15 |  | pARMS |
| Channel Separation |  |  | 108 |  |  | 108 |  | dB |

## Note:

1. Sample tested only.

## Typical Performance Characteristics



Figure 1. Open Loop Gain, Phase vs. Frequency


Figure 2. PSRR vs. Temperature


Figure 3. Channel Separation vs. Frequency


Figure 4. Transient Response vs. Temperature


Figure 5. Input Noise Voltage, Current Density vs. Frequency

## Typical Performance Characteristics (continued)



Figure 6. Slew Rate, Bandwidth vs. Temperature


Figure 8. Output Voltage Swing vs. Frequency


Figure 7. Slew Rate, Bandwidth vs. Supply Voltage


Figure 9. Output Voltage Swing vs. Load Resistance


Figure 10. Small Signal Phase Margin, Unity Gain Bandwidth vs. Load Capacitance

## Typical Performance Characteristics (continued)



Figure 11. Input Bias, Offset Current vs. Temperature

## Applications

The RC4156 and RC4157 quad operational amplifiers can be used in almost any 741 application and will provide superior performance. The higher unity gain bandwidth and slew rate make it ideal for applications requiring good frequency response, such as active filter circuits, oscillators and audio amplifiers.

The following applications have been selected to illustrate the advantages of using the Fairchild Semiconductor RC4156 and RC4157 quad operational amplifiers.

## Triangle and Square Wave Generator

The circuit of Figure 13 uses a positive feedback loop closed around a combined comparator and integrator. When power is applied the output of the comparator will switch to one of two states, to the maximum positive or maximum negative voltage. This applies a peak input signal to the integrator, and the integrator output will ramp either down or up, opposite of the input signal. When the integrator output (which is connected to the comparator input) reaches a threshold set by R1 and R2, the comparator will switch to the opposite polarity. This cycle will repeat endlessly, the integrator charging


Figure 12. CMRR vs. Temperature
positive then negative, and the comparator switching in a square wave fashion.

The amplitude of $\mathrm{V}_{2}$ is adjusted by varying R 1 . For best operation, it is recommended that R 1 and $\mathrm{VR}_{\mathrm{R}}$ be set to obtain a triangle wave at $\mathrm{V}_{2}$ with $\pm 12 \mathrm{~V}$ amplitude. This will then allow A3 and A4 to be used for independent adjustment of output-offset and amplitude over a wide range.

The triangle wave frequency is set by $\mathrm{C} 0, \mathrm{R} 0$, and the maximum output voltages of the comparator. A more symmetrical waveform can be generated by adding a back-to-back Zener diode pair as shown in Figure 14.

An asymmetric triangle wave is needed in some applications. Adding diodes as shown by the dashed lines is a way to vary the positive and negative slopes independently.

The frequency range can be very wide and the circuit will function well up to about 10 kHz . The square wave transition time at $\mathrm{V}_{1}$ is less than $21 \mu \mathrm{~S}$ when using the RC 4156 .


Figure 13. Triangle and Square Wave Generator


Figure 14. Triangle Generator-Symmetrical Output Option

## Active Filters

The introduction of low-cost quad op amps has had a strong impact on active filter design. The complex multiplefeedback, single op amp filter circuits have been rendered obsolete for most applications. State-variable active-filter circuits using three to four op amps per section offer many advantages over the single op amp circuits. They are relatively insensitive to the passive-component tolerances and variations. The Q , gain, and natural frequency can be independently adjusted. Hybrid construction is very practical because resistor and capacitor values are relatively low and the filter parameters are determined by resistance ratios rather than by single resistors. A generalized circuit diagram of the 2-pole state-variable active filter is shown in Figure 15. The particular input connections and component-values can be calculated for specific applications. An important feature of the state-variable filter is that it can be inverting or non-inverting and can simultaneously provide three outputs:
lowpass, bandpass, and highpass. A notch filter can be realized by adding one summing op amp.

The RC4156 was designed and characterized for use in active filter circuits. Frequency response is fully specified with minimum values for unity-gain bandwidth, slew-rate, and full-power response. Maximum noise is specified.

Output swing is excellent with no distortion or clipping. The RC4156 provides full, undistorted response up to 20 kHz and is ideal for use in high-performance audio and telecommunication equipment.

In the state-variable filter circuit, one amplifier performs a summing function and the other two act as integrators. The choice of passive component values is arbitrary, but must be consistent with the amplifier operating range and input signal


Figure 15. 2-Pole State-Variable Active Filter
characteristics. The values shown for $\mathrm{C} 1, \mathrm{C} 2, \mathrm{R} 4, \mathrm{R} 5$ and R6 are arbitrary. Pre-selecting their values will simplify the filter tuning procedures, but other values can be used if necessary.

The generalized transfer function for the state-variable active filter is:
$\mathrm{T}(\mathrm{s})=\frac{\mathrm{a}_{2} \mathrm{~s}^{2}+\mathrm{a}_{1} \mathrm{~s}+\mathrm{a}_{0}}{\mathrm{~s}^{2}+\mathrm{b}_{1} \mathrm{~s}+\mathrm{b}_{0}}$
Filter response is conventionally described in terms of a natural frequency $\omega_{0}$ in radians $/ \mathrm{sec}$, and Q , the quality of the complex pole pair. The filter parameters $\omega_{0}$ and Q relate to the coefficients in $T(s)$ as:
$\omega_{0}=\sqrt{\mathrm{b}_{0}}$ and $\mathrm{Q}=\frac{\omega_{0}}{\mathrm{~b}_{0}}$

The input configuration determines the polarity (inverting or non-inverting), and the output selection determines the type of filter response (lowpass, bandpass, or highpass).

Notch and all-pass configurations can be implemented by adding another summing amplifier.

Bandpass filters are of particular importance in audio and telecommunication equipment. A design approach to bandpass filters will be shown as an example of the state-variable configuration.

## Design Example Bandpass Filter

For the bandpass active filter (Figure 16) the input signal is applied through R3 to the inverting input of the summing amplifier and the output is taken from the first integrator $(\mathrm{VBP})$. The summing amplifier will maintain equal voltage at the inverting and non-inverting inputs (see Equation 1).

$$
\frac{\frac{R 3 R 5}{R 3+R 5}}{R 4+\frac{R 3 R 5}{R 3+R 5}} V_{H P}(s)+\frac{\frac{R 3 R 4}{R 3+R 4}}{R 5+\frac{R 3 R 4}{R 3+R 4}} V_{L P}(s)+\frac{\frac{R 4 R 5}{R 4+R 5}}{R 3+\frac{R 4 R 5}{R 4+R 5}} V_{I N}(s)+\frac{R 7}{R 6+R 7} V_{B P}(s)
$$

## Equation 1.



Figure 16. Bandpass Active Filter

These equations can be combined to obtain the transfer function:

$$
\begin{gathered}
\mathrm{V}_{\mathrm{BP}}(\mathrm{~s})=-\frac{1}{\mathrm{R} 1 \mathrm{C} 1 \mathrm{~S}} \mathrm{~V}_{\mathrm{HP}}(\mathrm{~s}) \quad \text { and } \quad \mathrm{V}_{\mathrm{LP}}(\mathrm{~s})=-\frac{1}{\mathrm{R} 2 \mathrm{C} 2 \mathrm{~S}} \mathrm{~V}_{\mathrm{BP}}(\mathrm{~s}) \\
\frac{\mathrm{V}_{\mathrm{BP}}(\mathrm{~s})}{\mathrm{V}_{\mathrm{IN}}(\mathrm{~s})}=\frac{\frac{\mathrm{R} 4}{\mathrm{R} 3} \cdot \frac{1}{\mathrm{R} 1 \mathrm{C} 1} \mathrm{~S}}{\mathrm{~S}^{2}+\frac{\mathrm{R} 7}{\mathrm{R} 6+\mathrm{R} 7}\left(1+\frac{\mathrm{R} 4}{\mathrm{R} 5}+\frac{\mathrm{R} 4}{\mathrm{R} 3}\right)\left(\frac{1}{\mathrm{R} 1 \mathrm{C} 1}\right) \mathrm{S}+\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}\right)\left(\frac{1}{\mathrm{R} 1 \mathrm{C} 1 \mathrm{R} 2 \mathrm{C} 2}\right)}
\end{gathered}
$$

Defining $1 / \mathrm{R} 1 \mathrm{C} 1$ as $\omega 1,1 / \mathrm{R} 2 \mathrm{C} 2$ as $\omega 2$, and substituting in the assigned values for R4, R5, and R6, then the transfer function simplifies to:

$$
\frac{\mathrm{V}_{\mathrm{BP}}(\mathrm{~s})}{\mathrm{V}_{\mathrm{IN}}(\mathrm{~s})}=\frac{\frac{10^{4}}{\mathrm{R} 3} \cdot \omega_{1} \mathrm{~s}}{\mathrm{~S}^{2}+\left[\frac{1.1+\frac{10^{4}}{\mathrm{R} 3}}{1+\frac{10^{5}}{\mathrm{R} 7}}\right] \omega_{1} \mathrm{~s}+\frac{1}{\omega_{1} \omega_{2}}}
$$

This is now in a convenient form to look at the centerfrequency $\omega_{0}$ and filter Q .

$$
\begin{aligned}
& \omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}} \\
& \omega_{0}=10^{-9} \sqrt{0.1 \mathrm{R} 1 \mathrm{R} 2} \text { and }
\end{aligned}
$$

$$
\mathrm{Q}=\left[\frac{1+\frac{10^{5}}{\mathrm{R} 7}}{1.1+\frac{10^{4}}{\mathrm{R} 3}}\right] \omega_{0}
$$



Figure 17. Bandpass Transfer Characteristics Normalized for Unity Gain and Frequency

The frequency responses for various values of Q are shown in Figure 17.

These equations suggest a tuning sequence where $\omega$ is first trimmed via R 1 or R 2 , then Q is trimmed by varying R 7 and/or R3. An important advantage of the state-variable bandpass filter is that Q can be varied without affecting center frequency $\omega 0$.

This analysis has assumed ideal op amps operating within their linear range, which is a valid design approach for a reasonable range of $\omega_{0}$ and Q . At extremes of $\omega_{0}$ and at high values of Q , the op amp parameters become significant. A rigorous analysis is very complex, but some factors are particularly important in designing active filters.

1. The passive component values should be chosen such that all op amps are operating within their linear region for the anticipated range of input signals. Slew rate, output current rating, and common-mode input range must be considered. For the integrators, the current through the feedback capacitor ( $\mathrm{I}=\mathrm{C} \mathrm{dV} / \mathrm{dt}$ ) should be included in the output current computations.
2. From the equation for Q , it should seem that infinite Q could be obtained by making R7 zero. But as R7 is made small, the Q becomes limited by the op amp gain at the frequency of interest. The effective closed-loop gain is being increased directly as R7 is made smaller, and the ratio of open-loop gain to closed-loop gain is becoming less. The gain and phase error of the filter at high Q is very dependent on the op amp open-loop gain at wo.
3. The attenuation at extremes of frequency is limited by the op amp gain and unity-gain bandwidth. For integrators, the finite open-loop op amp gain limits the accuracy at the low-end. The open-loop roll-off of gain limits the filter attenuation at high frequency.

The RC4156 quad operational amplifier has much better frequency response than a conventional 741 circuit and is ideal for active filter use. Natural frequencies of up to 10 kHz are readily achieved and up to 20 kHz is practical for some configurations. Q can range up to 50 with very good accuracy and up to 500 with reasonable response. The extra gain of the RC4156 at high frequencies gives the quad op amp an extra margin of performance in active-filter circuits.

## Schematic Diagram (1/4 shown)



## Mechanical Dimensions

## 14-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .785 | - | 19.94 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 7, 8 and 14 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 14 .
6. Applies to all four corners (leads number $1,7,8$, and 14).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Twelve spaces.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .725 | .795 | 18.42 | 20.19 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .200 | 2.92 | 5.08 |  |  |  |
| N | 14 |  |  | 14 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 14 |  |  | 14 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC4156N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Plastic DIP | RC4156N |
| RC4157N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Plastic DIP | RC4157N |
| RC4156M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Wide SOIC | RC4156M |
| RC4157M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Wide SOIC | RC4157M |
| RM4156D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 14 Pin Ceramic DIP | RM4156DM |
| RM4156D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 14 Pin Ceramic DIP | RM4156DMB |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4190

## Micropower Switching Regulator

## Features

- High efficiency - $85 \%$ typical
- Low quiescent current $-215 \mu \mathrm{~A}$
- Adjustable output -1.3 V to 30 V
- High switch current -200 mA
- Bandgap reference -1.31 V
- Accurate oscillator frequency $- \pm 10 \%$
- Remote shutdown capability
- Low battery detection circuitry
- Low component count
- 8-lead packages including small outline (SO-8)


## Description

The RC4190 monolithic IC is a low power switch mode regulator intended for miniature power supply applications. This DC-to-DC converter IC provides all of the active components needed to create supplies for micropower circuits (load power up to 400 mW , or up to 10 W with an external power transistor). Contained internally are an oscillator, switch, reference, comparator, and logic, plus a discharged battery detection circuit.

Application areas include on-card circuits where a non-standard voltage supply is needed, or in battery operated instruments where an RC4190 can be used to extend battery lifetime.

These regulators can achieve up to $85 \%$ efficiency in most applications while operating over a wide supply voltage range, 2.2 V to 30 V , at a very low quiescent current drain of $215 \mu \mathrm{~A}$.

## Block Diagram



The standard application circuit requires just seven external components for step-up operation: an inductor, a steering diode, three resistors, a low value timing capacitor, and an electrolytic filter capacitor. The combination of simple application circuit, low supply current, and small package make the RC4190 adaptable to a wide range of miniature power supply applications.

The RC4190 is most suited for single ended step-up (VOUT > VIN) circuits because the NPN internal switch transistor is referenced to ground. It is complemented by another Fairchild Semiconductor micropower switching regulator, the RC4391, which is dedicated to step-down (VOUT < VIN) and inverting VOUT $=-\mathrm{V}_{\text {IN }}$ ) applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the RC4391 data sheet for step-down and inverting applications.

With some optional external components the application circuit can be designed to signal a display when the battery has decayed below a predetermined level, or designed to signal a display at one level and then shut itself off after the battery decays to a second level. See the applications section for these and other unique circuits.

The RC4190 micropower switching regulator series consists of three devices, each with slightly different specifications. The RM4190 has a $1.5 \%$ maximum output voltage tolerance, $0.2 \%$ maximum line regulation, and operation to 30 V . The RC4190 has a $5.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 24 V . Other specifications are identical. Each type is available in plastic and ceramic DIPs, or SO-8 packages.

## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| LBR | 1 | Low Battery (Set) Resistor |
| CX | 2 | Timing Capacitor |
| Gnd | 3 | Ground |
| LX | 4 | External Inductor |
| + VS | 5 | Positive Supply Voltage |
| IC | 6 | Reference Set Current |
| VFB | 7 | Feedback Voltage |
| LBD | 8 | Low Battery Detector Output |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage (Without External <br> Transistor) | RM4190 |  |  | 30 | V |
|  | RC4190 |  |  | 24 | V |
|  | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 | mW |
| Operating Temperature | RM4190 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4190 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | SOIC, PDIP |  | 125 |  | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 175 |  | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| Switch Current | Peak |  | 4.17 |  | mA |
| For TA $>50{ }^{\circ} \mathrm{C}$ Derate at | SOIC |  | 6.25 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
|  | PDIP |  | 8.33 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  |  | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| OJC | Thermal resistance | CerDIP |  | 45 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ӨJA | Thermal resistance | SOIC |  | 200 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 120 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

$\left(+\mathrm{V}_{\mathrm{S}}=+6.0 \mathrm{~V}, \mathrm{IC}=5.0 \mu \mathrm{~A}\right.$ over the full operating temperature range unless otherwise noted.)

| Symbol | Parameters | Conditions | RM4190 |  |  | RC4190 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| +VS | Supply Voltage |  | 2.6 |  | 30 | 2.6 |  | 24 | V |
| VREF | Reference Voltage (Internal) |  | 1.25 | 1.31 | 1.37 | 1.20 | 1.31 | 1.42 | V |
| ISY | Supply Current | Measure at Pin 5 $14=0$ |  | 235 | 350 |  | 235 | 350 | $\mu \mathrm{A}$ |
|  | Line Regulation | $\begin{aligned} & 0.5 \text { VOUT < VS < } \\ & \text { VOUT } \end{aligned}$ |  | 0.2 | 0.5 |  | 0.5 | 1.0 | \% Vo |
| LI | Load Regulation | $\begin{aligned} & \text { VS }=0.5 \mathrm{VOUT} \\ & \mathrm{PL}=150 \mathrm{~mW} \end{aligned}$ |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% Vo |
| IC | Reference Set Current |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| ICO | Switch Leakage Current | $\begin{aligned} & \mathrm{V}_{4}=24 \mathrm{~V}(\mathrm{RC} 4190) \\ & 30 \mathrm{~V} \text { (RM4190) } \end{aligned}$ |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| Iso | Supply Current (Disabled) | V c $\leq 200 \mathrm{mV}$ |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| ILBD | Low Battery Output Current | $\mathrm{V}_{8}=0.4 \mathrm{~V}, \mathrm{~V}_{1}=1.1 \mathrm{~V}$ | 500 | 1200 |  | 500 | 1200 |  | $\mu \mathrm{A}$ |
|  | Oscillator Frequency Temperature Drift |  |  | $\pm 200$ |  |  | $\pm 200$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(+\mathrm{VS}=+6.0 \mathrm{~V}, \mathrm{IC}=5.0 \mu \mathrm{~A}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.)

| Symbol | Parameters | Conditions | RM4190 |  |  | RC4190 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| +VS | Supply Voltage |  | 2.2 |  | 30 | 2.2 |  | 24 | V |
| VREF | Reference Voltage (Internal) |  | 1.29 | 1.31 | 1.33 | 1.24 | 1.31 | 1.38 | V |
| ISW | Switch Current | $\mathrm{V}_{4}=400 \mathrm{mV}$ | 100 | 200 |  | 100 | 200 |  | mA |
| ISY | Supply Current | Measure at Pin 5 $14=0$ |  | 215 | 300 |  | 215 | 300 | $\mu \mathrm{A}$ |
| ef | Efficiency |  |  | 85 |  |  | 85 |  | \% |
|  | Line Regulation | $0.5 \text { VOUT < } \mathrm{V}_{\mathrm{S}}<$ Vout |  | 0.04 | 0.2 |  | 0.04 | 0.5 | \% Vo |
| LI | Load Regulation | $\begin{aligned} & \mathrm{VS}=+0.5 \mathrm{VOUT} \\ & \mathrm{PL}=150 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.5 |  | 0.2 | 0.5 | \% Vo |
| Fo | Operating Frequency Range |  | 0.1 | 25 | 75 | 0.1 | 25 | 75 | kHz |
| IC | Reference Set Current |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| ICO | Switch Leakage Current | $\begin{aligned} & \text { V4 }=24 \mathrm{~V}(\mathrm{RC} 4190) \\ & \text { 30V (RM4190, } \\ & \text { RC4190A) } \end{aligned}$ |  | 0.01 | 5.0 |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| ISO | Supply Current (Disabled) | $\mathrm{VC} \leq 200 \mathrm{mV}$ |  | 0.1 | 5.0 |  | 0.1 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Low Battery Bias Current | $\mathrm{V}_{1}=1.2 \mathrm{~V}$ |  | 0.7 |  |  | 0.7 |  | $\mu \mathrm{A}$ |
| ICX | Capacitor Charging Current |  |  | 8.6 |  |  | 8.6 |  | $\mu \mathrm{A}$ |
|  | Oscillator Frequency Tolerance |  |  | $\pm 10$ |  |  | $\pm 10$ |  | \% |
| +VTHX | Capacitor Threshold Voltage + |  |  | 1.4 |  |  | 1.4 |  | V |
| -VTHX | Capacitor Threshold Voltage - |  |  | 0.5 |  |  | 0.5 |  | V |
| IFB | Feedback Input Current | $\mathrm{V}_{7}=1.3 \mathrm{~V}$ |  | 0.1 |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| ILBD | Low Battery Output Current | $\mathrm{V} 8=0.4 \mathrm{~V}, \mathrm{~V}_{1}=1.1 \mathrm{~V}$ | 500 | 1500 |  | 500 | 1500 |  | $\mu \mathrm{A}$ |

## Typical Performance Characteristics



Figure 1. Minimum Supply Voltage vs. Temperature


Figure 3. Reference Voltage vs. Temperature


Figure 2. Quiescent Current vs. Temperature


Figure 4. Oscillator Frequency vs. Temperature


Figure 5. Minimum Supply Voltage vs. Temperature

## Principles of Operation

## Simple Step-Up Converter

The most common application, the step-up regulator, is derived from a simple step-up (VOUT > VBAT) DC-to-EC Converter (Figure 6).


Figure 6. Simple Set-Up
When switch S is closed, the battery voltage is applied across the inductor L. Charging current flows through the inductor, building up a magnetic field, increasing as the switch is held closed. While the switch is closed, the diode D is reverse biased (open circuit) and current is supplied to the load by the capacitor C. Until the switch is opened, the inductor current will increase linearly to a maximum value determined by the battery voltage, inductor value, and the amount of time the switch is held closed (IMAX $=$ VBAT/ $\mathrm{L} x$ TON). When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a discharge current which flows through the inductor in the same direction as the charging current. Because there is no path for current to flow through the switch, the current must flow through the switch, the current must flow through the diode to supply the load and charge the output capacitor.

If the switch is opened and closed repeatedly, at a rate much greater than the time constant of the output RC , then a constant dc voltage will be produced at the output.

An output voltage higher than the input voltage is possible because of the high voltage produced by a rapid change of current in the inductor. When the switch is opened, the inductor voltage will instantly rise high enough to forward bias the diode, to VOUT + VD.

In the complete RC4190 regulator, a feedback control system adjusts the on time of the switch, controlling the level of inductor current, so that the average inductor discharge current equals the load current, thus regulating the output voltage.

## Complete Step-Up Regulator

A complete schematic of the minimum step-up application is shown in Figure 7. The ideal switch in the DC-to-DC Converter diagram is replaced by an open collector NPN transistor Q1. CF functions as the output filter capacitor, and D1 and LX replace D and L.

When power is first applied, the current in R1 supplies bias current to pin 6 (IC). This current is stabilized by a unity gain current source amplifier and then used as bias current for the 1.31 V bandgap reference. A very stable bias current generated by the bandgap is mirrored and used to bias the remainder of the chip. At the same time the RC4190 is starting up, current will flow through the inductor and the diode to charge the output capacitor to VBAT - VD.


Figure 7. Complete Step-Up Regulator


Figure 8. Step-Up Regulator Waveforms


Figure 9. High Power Step-Up Regulator (With the addition of a power transistor (TIP73) and a few components, the 4190 can accomodate load power up to 10W.)

At this point, the feedback (pin 7) senses that the output voltage is too low, by comparing a division of the output voltage (set by the ratio of R 2 to R 3 ) to the +1.31 V reference. If the output voltage is too low then the comparator output changes to a logical zero. The NOR gate then effectively ANDs the oscillator square wave with the comparator signal; if the comparator output is zero AND the oscillator output is low, then the NOR gate output is high and the switch transistor will be forced on. When the oscillator goes high again, the NOR gate output goes low and the switch transistor will turn off. This turning on and off of the switch transistor performs
the same function that opening and closing the switch in the simple DC-to-DC Converter does; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time.

The comparator will continue to allow the oscillator to turn the switch on and off until enough charge has been delivered to the capacitor to raise the feedback voltage above 1.31 V .

Thereafter, this feedback system will vary the duration of the on time in response to changes in load current or battery
voltage (see Figure 8). If the load current increases (waveform $C$ ), then the transistor will remain on (waveform $D$ ) for a longer portion of the oscillator cycle (waveform B), thus allowing the inductor current (waveform E ) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and time.

The inductor value and oscillator frequency must be carefully tailored to the battery voltage, output current, and ripple requirements of the application (refer to the Design Equations Section). If the inductor value is too high or the oscillator frequency is too high, then the inductor current will never reach a value high enough to meet the load current drain and the output voltage will collapse. If the inductor value is too low or the oscillator frequency too low, then the inductor current will build up too high, causing excessive output voltage ripple, or over stressing of the switch transistor, or possibly saturating the inductor.

## Simple Step-Down Converter

Figure 10 shows a step-down DC-to-DC Converter (VOUT $\leq$ VBAT) with no feedback control.


Figure 10. Simple Step-Down Converter
When $S$ is closed, the battery voltage minus the output voltage is applied across the inductor. All of the inductor current will flow into the load until the inductor current exceeds the load current. The excess current will then charge the capacitor and the output voltage will rise. When S is opened, the
voltage applied across the inductor will discharge into the load. As in the step-up case, the average inductor current equals the load current. The maximum inductor current ImAX will equal (VBAT - VOUT)/L times the maximum on time of the switch transistor (TON). Current flows to the load during both half cycles of the oscillator.

## Complete Step-Down Regulator

Most step-down applications are better served by the RC4391 step-down and inverting switching regulator (refer to the RC4391 data sheet). However, there is a range of load power for which the RC4190 has an advantage over the RC4391 in step-down applications. From approximately 500 mW to 2 W of load power, the RC4190 step-down circuit of Figure 6 offers a lower component count and simpler circuit than the comparable RC4391 circuit, particularly when stepping down a voltage greater than 30 V .

Since the switch transistor in the RC4190 is in parallel with the load, a method must be used to convert it to a series connection for step-down applications. The circuit of Figure 11 accomplishes this. The 2N2907 replaces S of Figure 10, and R6 and R7 are added to provide the base drive to the 2 N 2907 in the correct polarity to operate the circuit properly.

## Greater Than 30V Step-Down Regulator

Adding a zener diode in series with the base of the 2N2907 allows the battery voltage to increase by the value of the zener, with only a slight decrease in efficiency. As an example, if a 24 V zener is used, the maximum battery voltage can go to $48 V^{2}$ when using a RC4190. Refer to Figure 12.

## Notes:

1. The addition of the zener diode will not alter the maximum change of supply. With a 24 V zener, the circuit will stop operating when the battery voltage drops below $24 \mathrm{~V}+$ $2.2 \mathrm{~V}=26.2 \mathrm{~V}$.
2. Maximum battery voltage is 54 V when using RM4190 ( 30 V +24 V ).


Figure 11. Complete Step-Down Regulator


Figure 12. Step-Down Regulator Greater Than 30V

## Design Equations

The inductor value and timing capacitor (CX) value must be carefully tailored to the input voltage, input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency, such that the inductor current rises to a high enough peak value (IMAX) to meet the average load current drain. The selection of this inductor value must take into account the variation of oscillator frequency from unit to unit and the drift of frequency over temperature. Use $\pm 20 \%$ as a maximum change from the nominal oscillator frequency.

The worst-case conditions for calculating ability to supply load current are found at the minimum supply voltage; use $+\mathrm{VS}_{\mathrm{S}}(\mathrm{min})$ to calculate the inductor value. Worst-case conditions for ripple are at $+\mathrm{V}_{\mathrm{S}}$ (max).

The value of the timing capacitor is set according to the following equation:
$\mathrm{f}_{\mathrm{O}}(\mathrm{Hz})=\frac{2.4 \times 10^{6}}{\mathrm{C}_{\mathrm{X}}(\mathrm{pF})}$
The squarewave output of the oscillator is internal and cannot be directly measured, but is equal in frequency to the triangle waveform measurable at pin 4 . The switch transistor is normally on when the triangle waveform is ramping up and off when ramping down. Capacitor selection depends on the application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.

Find a value for the start-up resistor R1:

$$
\mathrm{R} 1=\frac{\mathrm{V}_{\mathrm{S}}-1.2 \mathrm{~V}}{5 \mu \mathrm{~A}}
$$

Find a value for the feedback resistors R2 and R3:
$\mathrm{R} 2=\frac{\mathrm{V}_{\text {OUT }}-1.31 \mathrm{~V}}{\mathrm{I}_{\mathrm{A}}}$
$\mathrm{R} 3=\frac{1.31 \mathrm{~V}}{\mathrm{I}_{\mathrm{A}}}$
Where $I_{A}$ is the feedback divider current (recommended value is between $50 \mu \mathrm{~A}$ and $100 \mu \mathrm{~A}$ ).

## Step-Up Design Procedure

1. Select an operating frequency and timing capacitor as shown above ( 10 kHz to 40 kHz is typical).
2. Find the maximum on time (add $5 \mu \mathrm{~S}$ for the turn-off base recombination delay of Q1):
$\mathrm{T}_{\mathrm{ON}}=\frac{1}{2 \mathrm{~F}_{\mathrm{O}}}+5 \mu \mathrm{~s}$
3. Calculate the peak inductor current IMAX (if this value is greater than 375 mA , then an external power transistor must be used in place of Q1):

$$
\mathrm{I}_{\mathrm{MAX}}=\left(\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\mathrm{S}}}{\left(\mathrm{~F}_{\mathrm{O}}\right) \mathrm{T}_{\mathrm{ON}}\left[\mathrm{~V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}\right]}\right) 2 \mathrm{I}_{\mathrm{L}}
$$

where: VS = supply voltage
$\mathrm{V}_{\mathrm{D}}=$ diode forward voltage
IL = dc load current
VSW = saturation voltage of Q1 (typ 0.5 V )
4. Find an inductance value for LX:
$\mathrm{L}_{\mathrm{X}}($ Henries $)=\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}}{\mathrm{I}_{\mathrm{MAX}}}\right) \mathrm{T}_{\mathrm{ON}}$
5. The inductor chosen must exhibit approximately this value at a current level equal to IMAX.
6. Calculate a value for the output filter capacitor:

$$
\mathrm{C}_{\mathrm{F}}(\mu \mathrm{~F})=\frac{\mathrm{T}_{\mathrm{ON}}\left(\frac{\mathrm{~V}_{\mathrm{S}} \mathrm{I}_{\mathrm{MAX}}}{\mathrm{~V}_{\mathrm{OUT}}}+\mathrm{I}_{\mathrm{L}}\right)}{\mathrm{V}_{\mathrm{R}}}
$$

where $\mathrm{VR}=$ ripple voltage (peak)

## Step-Down Design Procedure

1. Select an operating frequency.
2. Determine the maximum on time (TON) as in the stepup design procedure.
3. Calculate IMAX:

$$
\mathrm{I}_{\mathrm{MAX}}=\frac{2 \mathrm{I}_{\mathrm{L}}}{\left(\mathrm{~F}_{\mathrm{O}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{D}}}\right)+1}
$$

4. Calculate LX:

$$
\mathrm{L}_{\mathrm{X}}=\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{I}_{\mathrm{MAX}}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)
$$

5. Calculate a value for the output filter capacitor:

$$
\mathrm{C}_{\mathrm{F}}(\mu \mathrm{~F})=\frac{\mathrm{T}_{\mathrm{ON}}\left(\frac{\left(\mathrm{~V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{I}_{\mathrm{MAX}}}{\mathrm{~V}_{\mathrm{OUT}}}+\mathrm{I}_{\mathrm{L}}\right)}{\mathrm{V}_{\mathrm{R}}}
$$

## Alternate Design Procedure

The design equations above will not work for the certain input/output voltage ratios, and for these circuits another method of defining component values must be used. If the slope of the current discharge waveform is much less than the slope of the current charging waveform, then the inductor current will become continuous (never discharging completely), and the equations will become extremely complex. So, if the voltage applied across the inductor during the charge time is greater than during the discharge time, used the design procedure below. For example, a step-down circuit with 20 V input and 5 V output will have approximately 15 V across the inductor when charging, and approximately 5 V when discharging. So in this example, the inductor current will be continuous and the alternate procedure will be necessary.

1. Select an operating frequency (a value between 10 kHz and 40 kHz is typical).
2. Build the circuit and apply the worst case conditions to it, i.e., the lowest battery voltage and the highest load current at the desired output voltage.
3. Adjust the inductor value down until the desired output voltage is achieved, then go a little lower (approximately $20 \%$ ) to cover manufacturing tolerances.
4. Check the output voltage with an oscilloscope for ripply, at high supply voltages, at voltages as high as are expected. Also check for efficiency by monitoring supply and output voltages and currents [eff $=($ VOUT $)$ (IOUT)/(+VS)(ISY) x $100 \% \$]$.
5. If the efficiency is poor, go back to (1) and start over. If the ripple is excessive, then increase the output filter capacitor value or start over.

## Compensation

When large values ( $>50 \mathrm{k} \Omega$ ) are used for the voltage setting resistors, R2 and R3 of Figure 7, stray capacitance at the VFB input can add a lag to the feedback response, destabilizing the regulator, increasing low frequency ripple, and lowering efficiency. This can often be avoided by minimizing the stray capacitance at the $V_{\text {FB }}$ node. It can also be remedied by adding a lead compensation capacitor of 100 pF to 10 nF in parallel with R2 in Figure 7.

## Inductors

Efficiency and load regulation will improve if a quality high Q inductor is used. A ferrite pot core is recommended; the wind-yourself type with an air gap adjustable by washers or spacers is very useful for breadboarding prototypes. Care must be taken to choose a permeable enough core to handle the magnetic flux produced at IMAX; if the core saturates, then efficiency and output current capability are severely degraded and excessive current will flow though the switch transistor. A pot core inductor design section is provided later in this datasheet.

An isolated AC current probe for an oscilloscope (example: Tektronix P6042) is an excellent tool for saturation problems; with it the inductor current can be monitored for nonlinearity at the peaks (a sign of saturation).

## Low Battery Detector

An open collector signal transistor Q2 with comparator C2 provides the designer with a method of signaling a display or computer whenever the battery voltage falls below a programmed level (see Figure 8). This level is determined by the +1.3 V reference level and by the selection of two external resistors according to the equation:
$\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)$
Where VTH = Threshold Voltage for Detection


Figure 13. Low Battery Detector
When the battery voltage drops below this threshold Q2 will turn on and sink over $1500 \mu \mathrm{~A}$ typically. The low battery detector circuitry may also be used for other, less conventional applications (see Figures 19 and 20).

## Automatic Shutdown

The bias control current for the reference is externally set by a resistor from the IC pin to the battery. This current can vary from $1.0 \mu \mathrm{~A}$ to $50 \mu \mathrm{~A}$ without affecting the operation of the IC. Interrupting this current will disable the entire circuit, causing the output voltage to go to 0 V for step-down applications, and reducing the supply current to less than $1.0 \mu \mathrm{~A}$.

Automatic shutdown of the RC4190 can be achieved using the circuit of Figure 14.


Figure 14. Automatic Shutdown
A resistor is placed from the IC pin to ground, creating a voltage divider. When the voltage at the IC pin is less than 1.2 V , the RC4190 will begin to turn off. This scheme should only be used in limited temperature range applications since the "turn off" voltage at the IC pin has a temperature coefficient of $-4.0 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. At $25^{\circ} \mathrm{C}$, typically 250 nA is the minimum current required by the IC pin to sustain operation. A $5.0 \mu \mathrm{~A}$ voltage divider works well taking into account the sustaining current of 250 nA and a threshold voltage of 0.4 V at turn off. As an example, if 3.0 V is to be the turn off voltage, then $\mathrm{R} 9=1.1 / 4.75 \mu \mathrm{~A}$ and $\mathrm{R} 1=(3.0-1.1) 5.0 \mu \mathrm{~A}$ or about $240 \mathrm{k} \Omega$ and $390 \mathrm{k} \Omega$ respectively. The tempco at the top of the divider will be $-4.0 \mathrm{mV}(\mathrm{R} 1+\mathrm{R} 9) / \mathrm{R} 9$ or $-10.5 \mathrm{mV} /{ }^{\circ} \mathrm{C}$, an acceptable number for many applications.

Another method of automatic shutdown without temperature limitations is the use of a zener diode in series with the IC pin and set resistor. When the battery voltage falls below $\mathrm{V}_{\mathrm{Z}}$ +1.2 V the circuit will start to shut down. With this connection and the low battery detector, the application can be designed to signal a display when the battery voltage has dropped to the first programmed level, then shut itself off as the battery reaches the zener threshold.

The set current can also be turned off by forcing the IC pin to 0.2 V or less using an external transistor or mechanical switch. An example of this is shown in Figure 15.

In this circuit an external control voltage is used to determine the operating state of the RC4190. If the control voltage $\mathrm{V}_{\mathrm{C}}$ is a logic 1 at the input of the 4025 (CMOS Triple NOR Gate), the voltage at the IC pin will be less than 0.5 V forcing the 4190 off ( $<0.1 \mu \mathrm{~A}$ ICC). Both the 2N3904 and 2N2907 will be off insuring long shelf for the battery since less than $1.0 \mu \mathrm{~A}$ is drawn by the circuit.

When $\mathrm{V}_{\mathrm{C}}$ goes to a logic $0,2.0 \mu \mathrm{~A}$ is forced into the IC pin through the $2.2 \mathrm{M} \Omega$ resistor and the NOR gate, and at the same time the 2N3904 and 2N2907 turn on, connecting the battery to the load.

As long as $\mathrm{V}_{\mathrm{C}}$ remains low the circuit will regulate the output to 5.0 V . This type of circuit is used to back up the main supply voltage when line interruptions occur, a particularly useful feature when using volatile memory systems.

### 9.0V Battery Life Extender

Figure 16 shows a common application: a circuit to extend the lifetime of a 9.0 V battery. The regulator remains in its quiescent state (drawing only $215 \mu \mathrm{~A}$ ) until the battery voltage decays below 7.5 V , at which time it will start to switch and regulate the output at 7.0 V until the battery falls below 2.2 V .

If this circuit operates at its typical efficiency of $80 \%$, with an output current of 10 mA , at 5.0 V battery voltage, then the average input current will be $\mathrm{I}_{\text {IN }}=\left(\right.$ VOUT $\left.\mathrm{x} \mathrm{I}_{\mathrm{L}}\right) \div\left(\mathrm{V}_{\text {BAT }} \mathrm{x}\right.$ ef) or $(7.0 \mathrm{~V} \times 10 \mathrm{~mA}) \div(5.0 \mathrm{~V} \times 0.8 \mathrm{~mA})=17.5 \mathrm{~mA}$.

## Bootstrapped Operation (Step-Up)

In step-up applications, power to the RC4190 can be derived from the output voltage by connecting the +VS pin and the top of R1 to the output voltage (Figure 17).

One requirement for this circuit is that the battery voltage must be greater than 3.0 V when it is energized or else there will not be enough voltage at pin 5 to start up the IC. The big advantage of this circuit is the ability to operate down to a discharged battery voltage of 1.0 V .


Figure 15. Battery Back-Up Circuit


Figure 16. 9.0V Battery Life Extender


Figure 17. Bootstrapped Operation (Step-Up)

## Buck-Boost Circuit (Step-Up/Down)

A disadvantage of the standard step-up and step-down circuits is the limitation of the input voltage range; for a stepup circuit, the battery voltage must always be less than the programmed output voltage, and for a step-down circuit, the battery voltage must always be greater than the output voltage. The following circuit eliminates this disadvantage, allowing a battery voltage above the programmed output voltage to decay to well below the output voltage (see Figure 18).

The circuit operation is similar to the step-up circuit operation, except that both terminal of the inductor are connected to switch transistors. This switching method allows the inductor to be disconnected from the battery during the time the inductor is being discharged. A new discharge path is provided by D1, allowing the inductor to be referenced to ground and independent of the battery voltage. The efficiency of this circuit will be reduced to $55-60 \%$ by losses in the extra switch transistor and diode. Efficiency can be
improved by choosing transistors with low saturation voltages and by using power Schottky diodes such as Motorola's MBR030.

## Step-Up Voltage Dependent Oscillator

The RC4190's ability to supply load current at low battery voltages depends on the inductor value and the oscillator frequency. Low values of inductance or a low oscillator frequency will cause a higher peak inductor current and therefore increase the load current capability. A large inductor current is not necessarily best, however, because the large amount of energy delivered with each cycle will cause a large voltage ripple at the output, especially at high input voltages. This trade-off between load current capability and output ripple can be improved with the circuit connection shown in Figure 19. This circuit uses the low battery detector to sense for a low battery voltage condition and will decrease the oscillator frequency after a pre-programmed threshold is reached.


Figure 18. Buck Boost Circuit (Step-Up/Down)


Figure 19. Step-Up Voltage Dependent Oscillator

The threshold is programmed exactly as the noram low battery detector connection:
$\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)$
When the battery voltage reaches this threshold, the comparator will turn on the open collector transistor at pin 8, effectively putting C 2 in parallel with CX . This added capacitance will reduce the oscillator frequency according to the following equation:
$\mathrm{F}_{\mathrm{O}}=\frac{2.4 \times 10^{-6}}{\mathrm{C}_{\mathrm{X}}+\mathrm{C} 2}$
Where C is in pF and FO is in Hz .
Component values for a typical application might be $\mathrm{R} 2=$ $330 \mathrm{k} \Omega, \mathrm{R} 5=150 \mathrm{k} \Omega, \mathrm{CX}=100 \mathrm{pF}$, and $\mathrm{C} 2=100 \mathrm{pF}$. These values would set the threshold voltage at 4.1 V and change the operating frequency from 48 kHz to 24 kHz . Note that this technique may be used for step-up, step-down, or inverting applications.

## Step-Down Regulator With Protection

One disadvantage of the simple application circuits is their lack of short circuit protection, especially for the step-up circuit, which has a very low resistance path for current flow from the input to the output. A current limiting circuit which senses the output voltage and shuts down the 4190 if the output voltage drops too low can be built using the low battery detector circuitry. The low battery detector is connected to sense the output voltage and will shut off the oscillator by forcing pin 2 low if the output voltage drops. Figure 20
shows a schematic of a step-down regulator with this connection.

R2 and R3 set the output voltage, as in the circuit of Figure 2. Choose resistor values so $\mathrm{R} 5=\mathrm{R} 3$ and $\mathrm{R} 4=\mathrm{R} 2$, and make R8 25 to 35 times higher than R3. When the output is shorted, the open collector transistor at pin 8 will force pin 2 low and shut off the oscillator and therefore shut off the external switch transistor. The regulator will then remain in a low current off condition until power is removed and reapplied. C2 provides momentary current to ensure proper startup. This scheme will not work with the simple step-up regulator, but will work with the boost-buck converter, providing short circuit protection in both step-up and step-down modes.

## RC4190/RC4391 $\pm$ Power Supply

A positive and negative dual tracking power supply using a step-up RC4190 and an inverting RC4391 is shown in Figure 21. The inductor and capacitor values were chosen to achieve the highest practical output currents from a +12 V battery, as it decays, while keeping the output voltage ripple under 100 $m V_{p-p}$ at $\pm 15 \mathrm{~V}$ output.

The circuit may be adapted to other voltages and currents, but note that the RC4190 is step-up, so VOUT must be greater than VBAT.

The output voltages may both be trimmed by adjusting a single resistor value ( R 3 or R 4 ), because the reference for the negative output is derived from + VOUT. This connection also allows the output voltages to track each other with changes in temperature and line voltage.


Figure 21. Step-Down Regulator with Protection

The timing capacitors are set up exactly as in the voltage dependent oscillator application of Figure 19. The values of R2, R5, C6, and C4 that are given were chosen to optimize for the +12 V battery conditions, setting the threshold for oscillator frequency change at $\mathrm{VBAT}=+8.5 \mathrm{~V}$.

As given, this power supply is capable of delivering +45 mA and -15 mA with regulation, until the battery decays below 5.0 V .

For information on adjusting the RC4391 to meet a specific application refer to the Fairchild Semiconductor RC4391 data sheet.

## Negative Step-Up Regulator

In the circuit of Figure 22, a bootstrap arrangement of supply and ground pins helps generate an output voltage more negative than the input voltage. On power-up, the output filter capacitor ( CF ) will charge through D2 and LX. When the voltage goes below -2.4 V , the RC4190 begins switching and charging $\mathrm{CF}_{\mathrm{F}}$. The output will regulate at a value equal to the reference voltage ( 1.31 V ) plus the zener voltage of $\mathrm{D} 1 . \mathrm{RZ}$ sets the value of zener current, stabilized at $1.31 \mathrm{~V} / \mathrm{R} 2$.


Figure 21. RC4190/RC4391 Power Supply ( $\pm 15 \mathrm{~V}$ )


Figure 22. Negative Step-Up Regulator

Simplified Schematic Diagram


## Troubleshooting Chart

| Symptom | Possible Problem |
| :---: | :---: |
| Draws excessive supply current on start-up | Battery not "stiff" - inadequate supply bypass capacitor. |
|  | Inductance value too low. |
|  | Operating frequency (FO) too low. |
| Output voltage is low. | Inductance value too high for Fo or core saturating. |
| Inductor "sings" with audible hum. | Not potted well or bolted loosely. |
| LX in appears noisy - scope will not synchronize. | Normal operating condition. |
| Inductor current shows nonlinear waveform. | Inductor is saturating: <br> 1. Core too small. <br> 2. Core too hot. <br> 3. Operating frequency too low. |
| Inductor current shows nonlinear waveform. | Waveform has resistive component: <br> 1. Wire size too small. <br> 2. Power transistor lacks base drive. <br> 3. Components not rated high enough. <br> 4. Battery has high series resistance. |
| Inductor current is linear until high current is reached. | External transistor lacks base drive or beta is too low. |
| Poor efficiency. | Core saturating. |
|  | Diode or transistor: <br> 1. Not fast enough. <br> 2. Not rated for current level (high VCE SAT). |
|  | High series resistance. |
|  | Operating frequency too high. |
| Motorboating (erratic current pulses). | Loop stability problem - needs feedback capacitor from Vout to VFB (pin 7), 100 to 1000 pF. |

## Background Information

During the past several years there have been various switching regulator ICs introduced by many manufacturers, all of which attended to the same market, namely controllers for use in power supplies delivering greater than 10W of DC power. Fairchild Semiconductor felt there was another area which could use a switching regulator to even more advance the area of battery powered equipment. Battery powered systems have problems peculiar unto themselves: changes in supply voltage, space considerations, battery life and usually cost. The RC4190 was designed with each of these in mind.

The RC4190 was partitioned to work in an eight pin package, making it smaller than other controllers which go into 14 and 16 pin packages.

Battery powered applications require the load as seen by the battery to be as small as possible to extend battery life. To this end, the quiescent current of the RC4190 is 15 to 100 times less than controllers designed for nonbattery applications. At the same time, the switch transistor can sink 200 mA at 0.4 V , comparable to or better than higher powered controllers. As an example, the 4190 configured in the step-up mode can supply 5.0 V at 40 mA output with an input of 3.0 V .

Cost is usually a primary consideration in battery powered systems. The RC4190, guaranteed to work down to 2.2 V , can save the designer and end user money as well because battery costs decrease as the number of cells needed goes down.

## Soft Start



The delay introduced by the RC time constant at start-up allows the output filter capacitor to charge up, reducing the instantaneous supply current. A typical value for C is in the $0.1 \mu \mathrm{~F}$ range.

## Bootstrapped Low Voltage Start-Up

Figure 24 shows the bootstrapped application can be "kicked on" using an extra capacitor and triple pole double throw switch (3PDT). This connection allows the circuit to start up using a single $\mathrm{Ni}-\mathrm{Cad}$ cell of 1.2 V to 1.6 V . When power is first applied the 1.2 V battery does not provide enough voltage to meet the minimum 2.2 V supply voltage requirement. The $22 \mu \mathrm{~F}$ capacitor, when switched, temporarily doubles the battery voltage to bias up the RC4190.


Figure 24. Bootstrapped Low Voltage Start-Up

When the switch is the down position, the capacitor charges up to the battery voltage. The, when the switch is changed to the up position, the capacitor is put in series connection with the battery, and the doubled voltage is applied directly to the positive power supply lead of the RC4190. This voltage is enough to bias the junctions internal to the RC4190 and gets it started. Then, when the stepped up output voltage reaches a high enough value, diode D1 is forward biased and the output voltage takes over supplying power to the RC4190. The circuit is shown with component values for +5 V output, but the circuit can be set up for other voltages.

## Electricity Versus Magnetism

Electrically the inductor must meet just one requirement, but that requirement can be hard to satisfy. The inductor must exhibit the correct value of inductance (L, in Henrys) as the inductor current rises to its highest operating value (IMAX). This requirement can be met most simply by choosing a very large core and winding it until it reaches the correct inductance value, but that brute force technique wastes size, weight and money. A more efficient design technique must be used.

Question: What happens if too small a core is used?
First, one must understand how the inductor's magnetic field works. The magnetic circuit in the inductor is very similar to a simple resistive electrical circuit (see Figure 20). There is a magnetizing force ( H , in oersteds), a flow of magnetism, or flux density ( $B$, in Gauss), and resistance to the flux, called permeability ( U , in Gauss per oersted). H is equivalent to voltage in the electrical model, flux density is like current flow, and permeability is like resistance (except for two important differences discussed on the following page).

First Difference: Permeability, instead of being analogous to resistance, is actually more like conductance ( $1 / \mathrm{R}$ ). As permeability increases, flux increases.

Second Difference: Resistance is a linear function. As voltage increases, current increases proportionally, and the resistance value stays the same. In a magnetic circuit the value of permeability varies as the applied magnetic force varies. This nonlinear characteristic is usually shown in graph form in ferrite core manufacturer's data sheets. See Figure 26.


Figure 25. Electricity Versus Magnetism


Figure 26. Typical Manufacturer's Curve Showing Saturation Effect

As the applied magnetizing force increases, at some point the permeability will start decreasing, and therefore the amount of magnetic flux will not increase any further, even as the magnetizing force increases. The physical reality is that, at the point where the permeability decreases, the magnetic field has realigned all of the magnetic domains in the core material. Once all of the domains have been aligned the core will then carry no more flux than just air; it becomes as if there were no core at all. This phenomenon is called saturation. Because the inductance value, L , is dependent on the amount of flux, core saturation will cause the value of $L$ to decrease dramatically, in turn causing excessive and possibly destructive inductor current.

## Pot Cores for RC4190

Pot core inductors are best suited for the RC4190 micropower switching regulator for several reasons:

1. They are available in a wide range of sizes. RC4190 applications are usually low power with relatively low peak currents (less than 500 mA ). A small inexpensive pot core can be chosen to meet the circuit requirements.
2. Pot cores are easily mounted. They can be bolted directly to the PC card adjacent to the regulator IC.
3. Pot cores can be easily air-gapped. The length of the gap is simply adjusted using different washer thicknesses. Cores are also available with predetermined air gaps.
4. Electromagnetic interference (EMI) is kept to a minimum. The completely enclosed design of pot core reduces stray electromagnetic radiation-an important consideration of the regulator circuit is built on a PC card with other circuitry.

## Core Size

Question: Is core size selected according to load power?
Not quite. Core size is dependent on the amount of energy stored, not on load power. Raising the operating frequency allows smaller cores and windings. Reduction of the size of the magnetics is the main reason switching regulator design tends toward higher operating frequency. Designs with the RC4190 should use 75 kHz as a maximum running frequency, because the turn off delay of the power transistor and stray capacitive coupling begin to interfere. Most applications are in the 10 to 50 kHz range, for efficiency and EMI reasons.

The peak inductor current (IMAX) must reach a high enough value to meet the load current drain. If the operating frequency is increased, and simultaneously the inductor value is decreased, then the core can be made smaller. For a given core size and winding, an increase in air gap spacing (an air gap is a break in the material in the magnetic path, like a section broken off a doughnut) will cause the inductance to decrease and IMAX (the usable peak current before saturation) to increase.

The curves shown in Figure 26 are typical of the ferrite manufacturer's power HF material, such as Siemens N27 or Stackpole 24B, which are usually offered in standard millimeter sizes including the sizes shown.

## Use of the Design Aid Graph (Figure 27)

1. From the application requirement, determine the inductor value (L) and the required peak current (IMAX).
2. Observe the curves of the design aid graph and determine the smallest core that meets both the L and I requirements.


Figure 27. Inductor Design Aid
3. Note the approximate air gap at IMAX for the selected core, and order the core with the gap. (If the gapping is done by the user, remember that a washer spacer results in an air gap of twice the washer thickness, because two gaps will be created, one at the center post and one at the rim, like taking two bites from a doughnut.)
4. If the required inductance is equal to the indicated value on the graph, then wind the core with the number of turns shown in table of sizes. The turns given are the maximum number for that gauge of wire that can be easily wound in the cores winding area.
5. If the required inductance is less than the value indicated on the graph, a simple calculation must be done to find the adjusted number of turns. Find AL (inductance index) for a specific air gap.
$\frac{\text { L(indicated) }}{\text { Turns }^{2}}=\mathrm{A}_{\mathrm{L}}$
in Henrys/turn ${ }^{2}$
Then divide the required inductance value by $A_{L}$ to give the actual turns squared, and take the square root to find the actual turns needed.

$$
\text { ActualTurns }=\frac{\text { L(required) }}{\mathrm{A}_{\mathrm{L}}}
$$

If the actual number of turns is significantly less than the number from the table then the wire size can be increased to use up the left-over winding area and reduce resistive losses.
6. Wind and gap the core as per calculations, and measure the value with an inductance meter. Some adjustment of the number of turns may be necessary.

The saturation characteristics may be checked with the inductor wired into the switching regulator application circuit. To do so, build and power up the circuit. Then (recommend Tektronix P6042 or equivalent) around the inductor lead and monitor the current in the inductor. Draw the maximum load current from the application circuit so that the regulator is running at close to full duty cycle.

Compare the waveform you see to those pictured in Figure 28.

Check for saturation at the highest expected ambient temperature.
7. After the operation in circuit has been checked, reassemble and pot the core using a potting compound recommended by the manufacturer.

If the core material differs greatly in magnetic characteristics from the standard power material shown in Figure 22 , then the following general equation can be used to help in winding and gapping. This equation can be used for any core geometry, such as an E-E core.

$$
\mathrm{L}_{\mathrm{X}}=\frac{(1.26)\left(\mathrm{N}^{2}\right)(\mathrm{Ae})\left(10^{8}\right)}{\mathrm{g}=(\mathrm{le}) /(\mathrm{ue})}
$$

Where: $\mathrm{N}=$ number of turns
$\mathrm{Ae}=$ core area from data sheet (in cm2)
$\mathrm{le}=$ magnetic path length from data sheet (in cm)
ue = permeability of core from manufacturer's graph $\mathrm{g}=$ center post air gap (in cm )

## Manufacturers

Below is a list of several pot core manufacturers:
Ferroxcube Company
5083 Kings Highway
Saugerties, NY 12477
Indiana General Electronics
Keasley, NJ 08832

Siemens Company
186 Wood Avenue South
Iselin, NJ 08830
Stackpole Company
201 Stackpole Street
St. Mary, PA 15857
TDK Electronics
13-1-Chome
Nihonbaski, Chuo-ku, Tokyo

Proper Operation (Waveform is Fairly Linear)


Improper Operation
(Waveform is Nonlinear, Inductor
Is Saturating)


Figure 28. Inductor Current Waveforms

## Mechanical Dlmensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC |  | 7 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be . 023 ( .58 mm ) for leads number $1,4,5$ and 8 only.
3. Dimension " $Q$ " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8 .
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dlmensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


Mechanical DImensions (continued)

## 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.20 | 0.25 | 5 |
| D | . 189 | . 197 | 4.80 | 5.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.01 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.79 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 8 |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4190M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Narrow SOIC |
| RC4190N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RM4190D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 8 Pin Ceramic DIP |
| RM4190D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |
| RV4190N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Industrial | 8 Pin Plastic DIP |

## Note:

1. /883B suffix denotes MIL-STD-883, Level B processing.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4191/RC4192/RC4193

## Micropower Switching Regulator

## Features

- High efficiency - 85\% typical
- Low quiescent current - $215 \mu \mathrm{~A}$
- Adjustable output -1.3 V to 30 V
- High switch current -200 mA
- Bandgap reference -1.31 V
- Accurate oscillator frequency $- \pm 10 \%$
- Remote shutdown capability
- Low battery detection circuitry
- Low component count
- 8-lead packages


## Description

The RC4191/4192/4193 series of monolithic ICs are low power switch mode regulators intended for miniature power supply applications. These DC-to-DC converter ICs provide all of the active components needed to create supplies for micropower circuits. Contained internally are an oscillator, switch, reference, comparator, and logic, plus a discharged battery detection circuit.

These regulators can achieve up to $85 \%$ efficiency in most applications while operating over a wide supply voltage range, 2.2 V to 30 V , at a very low quiescent current drain of $215 \mu \mathrm{~A}$.

## Block Diagram



The standard application circuit requires just seven external components for step-up operation: an inductor, a steering diode, three resistors, a low value timing capacitor, and an electrolytic filter capacitor. The combination of simple application circuit, low supply current, and small package make the RC4193 adaptable to a wide range of miniature power supply applications.

The RC4193 is most suited for single ended step-up (VOUT > VIN) circuits because the NPN internal switch transistor is referenced to ground. It is complemented by Fairchild Semiconductor's micropower switching regulator, the RC4391, which is dedicated to step-down ( $\mathrm{V}_{\text {OUT }}<\mathrm{V}_{\text {IN }}$ ) and inverting VOUT $=-$ VIN $)$ applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the RC4391 data sheet for step-down and inverting applications.

The RC4191/92/93 series of micropower switching regulators consists of three devices, each with slightly different specifications. The RM4191 has a $1.5 \%$ maximum output voltage tolerance, $0.2 \%$ maximum line regulation, and operation to 30 V . The RC4192 has a $3.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 30 V . The RC4193 has a $5.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 24 V . Other specifications are identical for the RC4191, RC4192 and RC4193. Each type is available in commercial, industrial, and military temperature ranges, and in plastic and ceramic DIPs and S0-8 packages.

## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| LBR | 1 | Low Battery (Set) Resistor |
| CX | 2 | Timing Capacitor |
| LX | 3 | External Inductor |
| Gnd | 4 | Ground |
| + Vs | 5 | Positive Supply Voltage |
| IC | 6 | Reference Set Current |
| VFB | 7 | Feedback Voltage |
| LBD | 8 | Low Battery Detector Output |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Supply Voltage (Without External <br> Transistor) | 4191,4192 |  |  | 30 | V |
|  | 4193 |  |  | 24 | V |
|  | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 | mW |
| Operating Temperature | RM4191/2/3 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RV4191/2/3 | -25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4191/2/3 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | SOIC, PDIP |  | 125 |  | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |
| Switch Current | Peak |  | 4.17 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
| For TA $>50{ }^{\circ} \mathrm{C}$ Derate at | SOIC |  | 6.25 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
|  | PDIP |  | 8.33 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\theta$ JC | Thermal resistance | CerDIP |  | 45 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta$ JA | Thermal resistance | SOIC |  | 240 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 150 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

$(+\mathrm{VS}=+6.0 \mathrm{~V}, \mathrm{IC}=5.0 \mu \mathrm{~A}$ over the full operating temperature range unless otherwise noted.)

| Parameters |  | Conditions | 4191 |  |  | 4192 |  |  | 4193 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| +VS | Supply Voltage |  |  | 2.6 |  | 30 | 2.6 |  | 30 | 2.6 |  | 24 | V |
| VREF | Reference <br> Voltage (Internal) |  | 1.25 | 1.31 | 1.37 | 1.23 | 1.31 | 1.39 | 1.20 | 1.31 | 1.42 | V |
| ISY | Supply Current | Measure at Pin 5 $\mathrm{I}_{3}=0$ |  | 225 | 350 |  | 235 | 350 |  | 225 | 350 | $\mu \mathrm{A}$ |
|  | Line Regulation | $0.5 \mathrm{Vo}<\mathrm{Vs}<\mathrm{VO}$ |  | 0.2 | 0.5 |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% Vo |
| LI | Load Regulation | $\begin{aligned} & \mathrm{VS}=0.5 \mathrm{VO} \\ & \mathrm{PL}=150 \mathrm{~mW} \end{aligned}$ |  | 0.5 | 1.0 |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% Vo |
| IC | Reference Set Current |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| ICO | Switch Leakage Current | $\begin{aligned} & \mathrm{V}_{3}=24 \mathrm{~V}(4193) \\ & 30 \mathrm{~V}(4191,4192) \end{aligned}$ |  |  | 30 |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| ISO | Supply Current (Disabled) | $\mathrm{VC} \leq 200 \mathrm{mV}$ |  |  | 30 |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| ILBD | Low Battery Output Current | $\begin{aligned} & \mathrm{V} 8=0.4 \mathrm{~V}, \\ & \mathrm{~V}_{1}=1.1 \mathrm{~V} \end{aligned}$ | 400 | 1200 |  | 400 | 1200 |  | 400 | 1200 |  | $\mu \mathrm{A}$ |
|  | Oscillator <br> Frequency <br> Temperature Drift |  |  | $\pm 200$ |  |  | $\pm 200$ |  |  | $\pm 200$ |  | $\begin{aligned} & \mathrm{ppm} / \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## Electrical Characteristics

$\left(+\mathrm{VS}=+6.0 \mathrm{~V}, \mathrm{I} \mathrm{C}=5.0 \mu \mathrm{~A}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted.)

| Parameters |  | Conditions | 4191 |  |  | 4192 |  |  | 4193 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| +VS | Supply Voltage |  |  | 2.2 |  | 30 | 2.2 |  | 30 | 2.2 |  | 24 | V |
| VREF | Reference Voltage (Internal) |  | 1.29 | 1.31 | 1.33 | 1.27 | 1.31 | 1.35 | 1.24 | 1.31 | 1.38 | V |
| ISW | Switch Current | $\mathrm{V} 3=400 \mathrm{mV}$ | 100 | 200 |  | 100 | 200 |  | 100 | 200 |  | mA |
| ISY | Supply Current | Measure at Pin 5 $I_{3}=0$ |  | 215 | 300 |  | 215 | 300 |  | 215 | 300 | $\mu \mathrm{A}$ |
| ef | Efficiency |  |  | 85 |  |  | 85 |  |  | 85 |  | \% |
|  | Line Regulation | $0.5 \mathrm{VO}<\mathrm{VS}^{2} \mathrm{VO}$ |  | 0.04 | 0.2 |  | 0.04 | 0.5 |  | 0.04 | 0.5 | \% Vo |
| LI | Load Regulation | $\begin{aligned} & \mathrm{VS}=+0.5 \mathrm{VOUT} \\ & \mathrm{PL}=150 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.5 |  | 0.2 | 0.5 |  | 0.2 | 0.5 | \% Vo |
| Fo | Operating Frequency Range |  | 0.1 | 25 | 75 | 0.1 | 25 | 75 | 0.1 | 25 | 75 | kHz |
| IC | Reference Set Current |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| ICO | Switch Leakage Current | $\begin{aligned} & \text { V3 }=24 \mathrm{~V}(4193), \\ & 30 \mathrm{~V}(4191 / 2) \end{aligned}$ |  | 0.01 | 5.0 |  | 0.01 | 5.0 |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| ISO | Supply Current (Disabled) | $\mathrm{Vc} \leq 200 \mathrm{mV}$ |  | 0.1 | 5.0 |  | 0.1 | 5.0 |  | 0.1 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Low Battery Bias Current | $\mathrm{V}_{1}=1.2 \mathrm{~V}$ |  | 0.7 |  |  | 0.7 |  |  | 0.7 |  | $\mu \mathrm{A}$ |
| ICX | Capacitor Charging Current |  |  | 8.6 |  |  | 8.6 |  |  | 8.6 |  | $\mu \mathrm{A}$ |
|  | Oscillator Frequency Tolerance |  |  | $\pm 10$ |  |  | $\pm 10$ |  |  | $\pm 10$ |  | \% |
| +VTHX | Capacitor Threshold Voltage + |  |  | 1.4 |  |  | 1.4 |  |  | 1.4 |  | V |
| -VTHX | Capacitor Threshold Voltage - |  |  | 0.5 |  |  | 0.5 |  |  | 0.5 |  | V |
| IFB | Feedback Input Current | $\mathrm{V}_{7}=1.3 \mathrm{~V}$ |  | 0.1 |  |  | 0.1 |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| ILBD | Low Battery Output Current | $\begin{aligned} & \mathrm{V}_{8}=0.4 \mathrm{~V}, \\ & \mathrm{~V}_{1}=1.1 \mathrm{~V} \end{aligned}$ | 500 | 1500 |  | 500 | 1500 |  | 500 | 1500 |  | $\mu \mathrm{A}$ |

## Typical Performance Characteristics



Figure 1. Minimum Supply Voltage vs. Temperature


Figure 3. Reference Voltage vs. Temperature


Figure 2. Quiescent Current vs. Temperature


Figure 4. Oscillator Frequency vs. Temperature


Figure 5. Minimum Supply Voltage vs. Temperature

## Applications Discussion

## Simple Step-Up Converter

The most common application, the step-up regulator, is derived from a simple step-up (VOUT > VBAT)
DC-to-EC Converter (Figure 6).


Figure 6. Simple Set-Up Converter
When switch S is closed, the battery voltage is applied across the inductor L. Charging current flows through the inductor, building up a magnetic field, increasing as the switch is held closed. While the switch is closed, the diode D is reverse biased (open circuit) and current is supplied to the load by the capacitor C. Until the switch is opened, the inductor current will increase linearly to a maximum value determined by the battery voltage, inductor value, and the amount of time the switch is held closed
$\left(\operatorname{IMAX}=V_{B A T} / \mathrm{L} x\right.$ TON $)$. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a discharge current which flows through the inductor in the same direction as the charging current. Because there is no path for current to flow through the switch, the current must flow through the switch, the current must flow through the diode to supply the load and charge the output capacitor.

If the switch is opened and closed repeatedly, at a rate much greater than the time constant of the output RC, then a constant DC voltage will be produced at the output.

An output voltage higher than the input voltage is possible because of the high voltage produced by a rapid change of current in the inductor. When the switch is opened, the inductor voltage will instantly rise high enough to forward bias the diode, to VOUT + VD.

In the complete RC4193 regulator, a feedback control system adjusts the on time of the switch, controlling the level of inductor current, so that the average inductor discharge current equals the load current, thus regulating the output voltage.

## Complete Step-Up Regulator

A complete schematic of the minimum step-up application is shown in Figure 7. The ideal switch in the DC-to-DC Converter diagram is replaced by an open collector NPN transistor Q1. CF functions as the output filter capacitor, and D1 and LX replace D and L.

When power is first applied, the current in R1 supplies bias current to pin 6 (IC). This current is stabilized by a unity gain current source amplifier and then used as bias current for the 1.31 V bandgap reference. A very stable bias current generated by the bandgap is mirrored and used to bias the remainder of the chip. At the same time the RC4193 is starting up, current will flow through the inductor and the diode to charge the output capacitor to VBAT - VD.

At this point, the feedback (pin 7) senses that the output voltage is too low, by comparing a division of the output voltage (set by the ratio of R 2 to R 3 ) to the +1.31 V reference. If the output voltage is too low then the comparator output changes to a logical zero. The NOR gate then effectively ANDs the oscillator square wave with the comparator signal; if the comparator output is zero AND the oscillator output is low, then the NOR gate output is high and the switch transistor will be forced on. When the oscillator goes high again, the NOR gate output goes low and the switch transistor will turn off. This turning on and off of the switch transistor performs the same function that opening and closing the switch in the simple DC-to-DC Converter does; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time.

The comparator will continue to allow the oscillator to turn the switch on and off until enough charge has been delivered to the capacitor to raise the feedback voltage above 1.31 V .

Thereafter, this feedback system will vary the duration of the on time in response to changes in load current or battery voltage (see Figure 8). If the load current increases (waveform $C$ ), then the transistor will remain on (waveform $D$ ) for a longer portion of the oscillator cycle (waveform B), thus allowing the inductor current (waveform E ) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and time.


Figure 7. Complete Step-Up Regulator


Figure 8. Step-Up Regulator Waveforms

## Simplified Schematic Diagram



## Mechanical Dlmensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number $1,4,5$ and 8 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010$ (. 25 mm ) of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical DImensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |  |
| D1 | .005 | - | .13 | - |  |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |  |
| N | $8^{\circ}$ |  |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical DImensions (continued)

## 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | .053 | .069 | 1.35 | 1.75 |  |  |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |  |  |
| B | .013 | .020 | 0.33 | 0.51 |  |  |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |  |  |
| D | .189 | .197 | 4.80 | 5.00 | 2 |  |  |
| E | .150 | .158 | 3.81 | 4.01 | 2 |  |  |
| e | .050 BSC |  | 1.27 BSC |  |  |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |  |  |
| h | .010 | .020 | 0.25 | 0.50 |  |  |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |  |  |
| N | 8 |  |  | 8 |  |  | 8 |
| $\alpha$ | $0^{\circ}$ | $88^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |  |  |
| ccc | - | .004 | - | 0.10 |  |  |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4191M/2M/3M | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Wide SOIC |
| RC4191N/2N/3N | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RV4191N/92N/93N | $-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 8 Pin Plastic DIP |
| RM4191D/92D/93D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 8 Pin Ceramic DIP |
| RM4191D/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |

## Note:

1. /883 suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC4194

## Dual Tracking Voltage Regulators

## Features

- Simultaneously adjustable outputs with one resistor to $\pm 42 \mathrm{~V}$
- Load current $- \pm 200 \mathrm{~mA}$ with $0.04 \%$ load regulation


## Description

The RC/RM4194 are dual polarity tracking regulators designed to provide balanced or unbalanced positive and negative output voltages at currents to 200 mA .
A single external resistor adjustment can be used to change both outputs between the limits of $\pm 50 \mathrm{mV}$ and $\pm 42 \mathrm{~V}$.

These devices are designed for local "on-card" regulation, eliminating distribution problems associated with singlepoint regulation. To simplify application the regulators require a minimum number of external parts.

The device is available in three package types to accommodate various power requirements. The K (TO-66) power package can dissipate up to 3 W at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. The D 14-pin dual in-line will dissipate up to 1 W and the N 14-pin dual in-line will dissipate up to 625 mW .

- Internal thermal shutdown at $\mathrm{TJ}=+175^{\circ} \mathrm{C}$
- External balance for $\pm$ VOUT unbalancing
- 3W power dissipations


## Block Diagram



## Pin Assignments




## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | RC4194 |  |  | $\pm 35$ | V |
|  | RM4194 |  |  | $\pm 45$ | V |
| Supply Input to Output Voltage Differential | RC4194 |  |  | $\pm 35$ | V |
|  | RM4194 |  |  | $\pm 45$ | V |
| Load Current | PDIP |  |  | 100 | mA |
|  | CerDIP |  |  | 150 | mA |
|  | TO-66 Metal Can |  |  | 250 | mA |
| PDTA $<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 1042 | mW |
|  | TO-66 Metal Can |  |  | 2381 | mW |
| Operating Temperature ( $\mathrm{T}_{\mathrm{j}}$ ) | RC4194 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | RM4194 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
|  | TO-66 Metal Can |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 seconds) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| For $\mathrm{TA}>50^{\circ} \mathrm{C}$ Derate at | TO-66 Metal Can |  | 23.81 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 8.38 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |

Note:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| OJC | Thermal Resistance | CerDIP |  | 60 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TO-66 Metal Can |  | 7 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| OJA | Thermal Resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 120 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TO-66 Metal Can |  | 42 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

$\left( \pm 5 \leq\right.$ VOUT $\leq$ VMAX; - VIN $\leq-8 \mathrm{~V} ; \mathrm{IL}= \pm 1 \mathrm{~mA} ;$ RM4194: $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+125^{\circ} \mathrm{C} ; \mathrm{RC} 4194: 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line Regulation | $\Delta \mathrm{V}$ S $=0.1 \mathrm{VIN}$ |  | 0.04 | 0.1 | \%VOUT |
| Load Regulation ${ }^{1}$ | $\begin{aligned} & \text { 4194K: IL < } 200 \mathrm{~mA} \\ & \text { 4194D: } \mathrm{IL}<100 \mathrm{~mA} \\ & \pm \text { VS }= \pm(\text { VOUT }+5) \mathrm{V} \end{aligned}$ |  | 0.002 | 0.004 | $\begin{aligned} & \text { \%VOUT/IL } \\ & (\mathrm{mA}) \end{aligned}$ |
| Output Voltage Drift With Temperature ${ }^{2}$ |  |  |  |  |  |
| Positive Output | VOUT $= \pm 5 \mathrm{~V}$ |  | 0.002 | 0.015 | \%/ ${ }^{\circ} \mathrm{C}$ |
| Negative Output | VOUT $= \pm 5 \mathrm{~V}$ |  | 0.003 | 0.015 | \%/ ${ }^{\circ} \mathrm{C}$ |
| Supply Current ${ }^{3}$ (Positive) | $\begin{aligned} & \mathrm{V} \mathrm{~S}= \pm \mathrm{V} \mathrm{MAX}, \mathrm{~V} \text { OUT }=0 \mathrm{~V} \\ & \mathrm{IL}=0 \mathrm{~mA} \end{aligned}$ |  | +0.8 | +2.5 | mA |
| Supply Current ${ }^{4}$ (Negative) | $\begin{aligned} & \mathrm{VS}= \pm \mathrm{V}_{\mathrm{MAX}}, \mathrm{VOUT}=0 \mathrm{~V} \\ & \mathrm{IL}=0 \mathrm{~mA} \end{aligned}$ |  | -1.8 | -4.0 | mA |
| Supply Voltage | RM4194 | $\pm 9.5$ |  | $\pm 45$ | V |
|  | RC4194 | $\pm 9.5$ |  | $\pm 35$ | V |
| Output Voltage Scale Factor | $\begin{aligned} & \mathrm{RSET}=71.5 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}, \\ & \mathrm{VS}= \pm \mathrm{V}_{\mathrm{MAX}} \end{aligned}$ | 2.38 | 2.5 | 2.62 | k $/$ /V |
| Output Voltage Range | $\begin{aligned} & \text { RM4194: RSET }=71.5 \mathrm{k} \Omega \text {, } \\ & \mathrm{IL}=25 \mathrm{~mA} \end{aligned}$ | 0.05 |  | $\pm 42$ | V |
|  | $\begin{aligned} & \text { RC4194: RSET }=71.5 \mathrm{k} \Omega \text {, } \\ & \mathrm{IL}=25 \mathrm{~mA} \end{aligned}$ | 0.05 |  | $\pm 42$ | V |
| Output Voltage Tracking |  |  | $\pm 0.4$ | $\pm 2.0$ | \% |
| Ripple Rejection | $\mathrm{F}=120 \mathrm{~Hz}, \mathrm{~T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ |  | 70 |  | dB |
| Input-Output Voltage Differential | $\mathrm{IL}_{\mathrm{L}}=50 \mathrm{~mA}, \mathrm{~T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ | 3.0 |  |  | V |
| Short Circuit Current | $\mathrm{VS}= \pm 30 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ |  | 300 |  | mA |
| Output Noise Voltage | $\begin{aligned} & \mathrm{CL}=4.7 \mu \mathrm{~F}, \text { VOUT }= \pm 15 \mathrm{~V}, \\ & \mathrm{~F}=10 \mathrm{~Hz} \text { to } 100 \mathrm{kHz} \end{aligned}$ |  | 250 |  | $\mu \mathrm{VRMS}$ |
| Internal Thermal Shutdown |  |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |

Notes:

1. Measured as $\left(\frac{\Delta \mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {OUT }}} \times 100 \%\right) \S \mathrm{I}_{\mathrm{L}}(\mathrm{mA})$
2. Output voltage temperature drift guaranteed by design.
3. The current drain will increase by $50 \mu \mathrm{~A} /$ Vout on positive side and $100 \mu \mathrm{~A} / \mathrm{VOUT}$ on negative side.
4. The specifications above apply for the given junction temperatures since pulse test conditions are used.

## Typical Performance Characteristics



Figure 1. Ripple Rejection vs. Frequency


Figure 2. Load Regulation vs. Load Current


Figure 3. Output Voltage Tracking vs. Temperature

## Typical Applications



Figure 4. Unbalanced Output Voltage - Comparator Application


Figure 5. High Output Application

Typical Applications (continued)


Figure 6. Balanced Output Voltage - Op Amp Application


Figure 7. Digitally Controlled Dual 200 mA Voltage Regulator

## RC4194 Switchable Power Supply

The outputs of the RC4194 can be simultaneously switched on or off under logic control as shown in Figure 8. In the "off" state, the outputs will be forced to a minimum voltage, or about $\pm 20 \mathrm{mV}$, rather than becoming open-circuit. The turn-on time, with the outputs programmed to $\pm 12 \mathrm{~V}$, is approximately $200 \mu \mathrm{~S}$. This circuit works by forcing the R0 pin to ground with an analog switch.

Refer to the RC4194 internal schematic diagram. A reference voltage that regulates with respect to -VS is generated at the RSET pin by the zener diode Q12 and the buffer circuit of Q11 and Q13. When the external 71.5k RSET resistor is connected between the RSET pin and -VS, a precision current of $100 \mu \mathrm{~A}$ is generated which then flows into Q13's collector. Since Q13's collector is tied to the R0 pin, the 100 $\mu \mathrm{A}$ current will develop a ground-referenced voltage drop proportional to the value of R0, which is then amplified by the internal error amplifier. When the analog switch in Figure 8 turns on, it effectively shorts out R0 and causes 0 V to be applied to the error amplifier. The output voltage in the off state will be approxi-mately $\pm 20 \mathrm{mV}$. If a higher value ( 50 to 100 mV ) is acceptable, then the DG201 analog switch can be replaced with a low-cost small signal transistor, as shown in the alternate switch configuration.

## Compensation

For most applications, the following compensation technique is sufficient. The positive regulator section of the RC4194 is compensated by a $0.001 \mu \mathrm{~F}$ ceramic disc capacitor from the Comp+ terminal to ground. The negative regulator requires compensation at two points. The first is the Comp- pin, which should have $0.001 \mu \mathrm{~F}$ to the -VS pin, or case. A ceramic disc is ideal here. The second compen-sation point for the negative side is the -VOUT terminal, which ideally should be a $4.7 \mu \mathrm{~F}$ solid tantalum capacitor with enough reserve voltage capacity to avoid the momentary shorting and reforming which can occur with tantalum caps. For systems where the cost of a solid tantalum capacitor cannot be justified, it is usually sufficient to use an aluminum capacitor with a $0.03 \mu \mathrm{~F}$ ceramic disc in parallel to bypass high frequencies. In addition, if the rectifier filter capacitors have poor high frequency characteristics (like aluminum electrolytics) or if any impedance is in series with the $+\mathrm{VS}_{S}$ and $-\mathrm{VS}_{S}$ terminals, it is necessary to bypass these two points with $0.01 \mu \mathrm{~F}$ ceramic disc capacitors. Just as with monolithic op amps, some applications may not require these bypass caps, but if in doubt, be sure to include them.


Figure 8. $\pm 12 \mathrm{~V}$ Switchable Power Supply

All compensation and bypass caps should have short leads, solid grounds, and be located as close to the 4194 as possible. Refer to Figure 9 for recommended compensation circuitry.

## Protection

In systems using monolithic voltage regulators, a number of conditions can exist which, left uncorrected, will destroy the regulator. Fortunately, regulators can easily be protected against these potentially destructive conditions. Monolithic regulators can be destroyed by any reversal of input or output voltage polarity, or if the input voltage drops below the output voltage in magnitude. These conditions can be caused by inductive loads at the inputs or outputs of the regulator. Other problems are caused by heavy loads at the unregulated inputs to the regulator, which might cause the input voltage to drop below the output voltage at turn-off. If any of the preceding problem conditions are present in your system, it is recommended that you protect the regulator using diodes. These diodes should be high speed types capable of handling large current surges. Figure 10 shows all six of the possible protection diodes. The diodes at the inputs and outputs prevent voltages at those points from becoming reversed. Diodes from outputs to inputs prevent the output voltage from exceeding the input voltage. Chances are that the system under consideration will not require all six diodes, but if in doubt, be sure to include them.

## Brownout Protection

The RC4194 is one of the most easily applied and troublefree monolithic ICs available. When used within the data sheet ratings (package power dissipation, maximum output current, minimum and maximum input voltages) it provides the most cost-effective source of regulated $\pm 15 \mathrm{~V}$ for powering linear ICs.


Figure 9. RC4194 Recommended Compensation
Sometimes occasions arise in which the RC4194 ratings must be exceeded. One example is the "brownout." During a brownout, line voltages may be reduced to as low as 75 VRMS, causing the input voltage to the RC4194 to drop below the minimum dropout voltage. When this happens, the negative output voltage can go to positive. The maximum amount of current available is approximately 5 mA .

In general this is not enough current to damage most ICs which the RC4194 might be supplying, but it is a potentially destructive condition. Fortunately, it is easy to protect against. As shown in the typical application circuit in Figure 11, a diode, D , can be connected to the negative output.


Figure 10. RC4194 Regulator Showing All Protective Diodes

If a small signal silicon diode is used, it will clamp the negative output voltage at about +0.55 V . A Schottky barrier or germanium device would clamp the voltage at about +0.3 V . Another cure which will keep the negative output negative at all times is the $1 \mathrm{~m} \Omega$ resistor connected between the +15 V output and the Comp- terminal. This resistor will then supply drive to the negative output transistor, causing it to saturate to -1 V during the brownout.

## Heatsinking

Voltage Regulators are power devices which are used in a wide range of applications.

When operating these devices near their extremes of load current, ambient temperature and input-output differential, consideration of package dissipation becomes important to avoid thermal shutdown at $175^{\circ} \mathrm{C}$. The RC4194 has this feature to prevent damage to the device. It typically starts affecting load regulation approximately $2^{\circ} \mathrm{C}$ below $175^{\circ} \mathrm{C}$. To avoid shutdown, some form of heatsinking should be used or one of the above operating conditions would need to be derated.*

The following is the basic equation for junction temperature:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{P}_{\mathrm{D}} \theta_{\mathrm{J}-\mathrm{A}}
$$

## Equation 1

where
$\mathrm{T} \mathrm{J}=$ junction temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T} A=$ ambient air temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{P}_{\mathrm{D}}=$ power dissipated by device $(\mathrm{W})$
$\theta \mathrm{J}-\mathrm{A}=$ thermal resistance from junction to ambient air $\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$

The power dissipated by the voltage regulator can be detailed as follows:
$P_{D}=\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times I_{O}+V_{\text {IN }} \times I_{Q}$

## Equation 2

where
VIN $=$ input voltage
VOUT $=$ regulated output voltage
IO = load current
$\mathrm{I} \mathrm{Q}=$ quiescent current drain

Let's look at an application where a user is trying to determine whether the RC4194 in a high temperature environment will need a heatsink.

Given:

TJ at thermal shutdown $=150^{\circ} \mathrm{C}$
$\mathrm{T} A=125^{\circ} \mathrm{C}$
$\theta \mathrm{J}-\mathrm{A}=41.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{K}$ (TO-66) pkg.
$\mathrm{V}_{\mathrm{IN}}=40 \mathrm{~V}$
VOUT $=30 \mathrm{~V}$
$\mathrm{IQ}=1 \mathrm{~mA}+75 \mu \mathrm{~A} /$ VoUT $\times 30 \mathrm{~V}$

$$
=3.25 \mathrm{~mA}^{*}
$$

$\theta_{J-A}=\frac{T_{J}-T_{A}}{P_{D}}$
$P_{D}=\frac{T_{J}-T_{A}}{\theta_{J-A}}$
$=\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \mathrm{I}_{\mathrm{O}}+\mathrm{V}_{\text {IN }} \times \mathrm{I}_{\mathrm{Q}}$
Solve for IO,

$$
\begin{aligned}
\mathrm{I}_{\mathrm{O}} & =\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}{\theta_{\mathrm{J}-\mathrm{A}}\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}-\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{Q}}}{\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)} \\
\mathrm{I}_{\mathrm{O}} & =\frac{150^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{41.6^{\circ} \mathrm{C} / \mathrm{W} \times 10 \mathrm{~V}}-\frac{40 \times 3.25 \times 10^{-3}}{10} \\
& =60 \mathrm{~mA}-13 \mathrm{~mA} \sim 47 \mathrm{~mA}
\end{aligned}
$$

If this supply current does not provide at least a $10 \%$ margin under worst case load conditions, heatsinking should be employed. If reliability is of prime importance, the multiple regulator approach should be considered.

In Equation 1, $\theta \mathrm{J}-\mathrm{A}$ can be broken into the following components:
$\theta \mathrm{J}-\mathrm{A}=\theta \mathrm{J}-\mathrm{C}+\theta \mathrm{C}-\mathrm{S}+\theta \mathrm{S}-\mathrm{A}$
where
$\theta \mathrm{J}$-C $=$ junction-to-case thermal resistance
$\theta_{\mathrm{C}}-\mathrm{S}=$ case-to-heatsink thermal resistance
$\theta \mathrm{S}-\mathrm{A}=$ heatsink-to-ambient thermal resistance

[^1]In the above example, let's say that the user's load current is 200 mA and he wants to calculate the combined $\theta \mathrm{C}$-S and $\theta$ S-A he needs:

Given: $\mathrm{IO}=200 \mathrm{~mA}$,
$\theta_{J-A}=\frac{T_{J}-T_{A}}{\left(V_{I N}-V_{O U T}\right) \times I_{O}+V_{I N} \times I_{Q}}$
$=\frac{50^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{10 \mathrm{~V} \times 200 \mathrm{~mA}+40 \times 3.25 \times 10^{-3}}$
$=11.75^{\circ} \mathrm{C} / \mathrm{W}$

Given $\theta_{\mathrm{J}}-\mathrm{C}=7.15^{\circ} \mathrm{C} / \mathrm{W}$ for the 4194 in the K package,

$$
\begin{aligned}
\theta \mathrm{C}-\mathrm{S}+\theta \mathrm{S}-\mathrm{A} & =11.75^{\circ} \mathrm{C} / \mathrm{W}-7.15^{\circ} \mathrm{C} / \mathrm{W} \\
& =4.6^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

When using heatsink compound with a metal-to-metal interface, a typical $\theta \mathrm{C}-\mathrm{S}=0.5^{\circ} \mathrm{C} / \mathrm{W}$ for the K package. The remaining $\theta \mathrm{S}$-A of approximately $4^{\circ} \mathrm{C} / \mathrm{W}$ is a large enough thermal resistance to be easily provided by a number of heatsinks currently available. Table 1 is a brief selection guide to heatsink manufacturers.

## Table 1. Commercial Heatsink Selection Guide

No attempt has been made to provide a complete list of all heatsink manufacturers. This list is only representative.

| $\theta \mathbf{S}-\mathrm{A}^{1}\left({ }^{\circ} \mathbf{C} / \mathrm{W}\right)$ | Manufacturer/Series or Part Number |
| :---: | :---: |
| TO-66 Package |  |
| 0.31-1.0 | Thermalloy - 6441, 6443, 6450, 6470, 6560, 6590, 6660, 6690 |
| 1.0-3.0 | Wakefield - 641 |
|  | Thermalloy - 6123, 6135, 6169, 6306, 6401, 6403, 6421, 6423, 6427, 6442, 6463, 6500 |
| $3.0-5.0$ | Wakefield - 621, 623 |
|  | Thermalloy - 6606, 6129, 6141, 6303 |
|  | IERC - HP |
|  | Staver - V3-3-2 |
| $5.0-7.0$ | Wakefield - 690 |
|  | Thermalloy - 6002, 6003, 6004, 6005, 6052, 6053, 6054, 6176, 6301 |
|  | IERC - LB |
|  | Staver-V3-5-2 |
| 7.0-10.0 | Wakefield - 672 |
|  | Thermalloy - 6001, 6016, 6051, 6105, 6601 |
|  | IERC - LA, uP |
|  | Staver - V1-3, V1-5, V3-3, V3-5, V3-7 |
| 10.0-25.0 | Thermalloy -6-13, 6014, 6015, 6103, 6104, 6105, 6117 |
| Dual In-line Package |  |
| 20 | Thermalloy - 6007 |
| 30 | Thermalloy - 6010 |
| 32 | Thermalloy - 6011 |
| 34 | Thermalloy - 6012 |
| 45 | IERC - LI |
| 60 | Wakefield - 650, 651 |

Staver Co., Inc.: 41-51 N Saxon Ave., Bay Shore, NY 11706
IERC: 135 W Magnolia Blvd., Burbank, CA 91502
Thermalloy: P.O. Box 34829, 2021 W Valley View Ln., Dallas, TX
Wakefield Engin Ind: Wakefield, MA 01880

* All values are typical as given by manufacturer or as determined from characteristic curves supplied by manufacturer.

Simplified Schematic Diagram


## Mechanical Dimensions

## 9-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .250 | .340 | 6.35 | 8.64 |  |
| $ø b$ | .028 | .034 | .71 | .86 | 1 |
| $\varnothing \mathrm{D}$ | - | .620 | - | 15.75 |  |
| $\varnothing \mathrm{D} 1$ | .470 | .500 | 11.94 | 12.70 |  |
| e | .190 | .210 | 4.83 | 5.33 |  |
| e 1 | .093 | .107 | 2.36 | 2.72 |  |
| F | .050 | .075 | 1.27 | 1.91 |  |
| $\ell$ | .360 | - | 9.14 | - |  |
| $\varnothing p$ | .142 | .152 | 3.61 | 3.86 |  |
| q | .958 | .962 | 24.33 | 24.43 |  |
| r 1 | - | .350 | - | 8.89 |  |
| r 2 | - | .145 | - | 3.68 |  |
| S | .570 | .590 | 14.48 | 14.99 |  |

## Notes:

1. All leads-increase maximum limit by $.003(.08 \mathrm{~mm})$ when lead finish is applied.

Mechanical Dimensions (continued)

## 14-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .785 | - | 19.94 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 7, 8 and 14 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 14 .
6. Applies to all four corners (leads number 1, 7, 8, and 14).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Twelve spaces.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .725 | .795 | 18.42 | 20.19 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .200 | 2.92 | 5.08 |  |  |  |
| N | 14 |  |  | 14 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | SMD Number |
| :--- | :---: | :---: | :---: | :---: |
| RC4194N | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 14 pin Plastic DIP |  |
| RC4194D | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 14 pin Ceramic DIP |  |
| RC4194K | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 9 pin TO-66 |  |
| RM4194D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 14 pin Ceramic DIP |  |
| RM4194D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 14 pin Ceramic DIP | 7705401 CA |
| RM4194K | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 9 pin TO-66 |  |

## Note:

1. /883B suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4195

## Fixed $\pm 15 V$ Dual Tracking Voltage Regulator

## Features

- $\pm 15 \mathrm{~V}$ operational amplifier power at reduced cost and component density
- Thermal shutdown at $\mathrm{T} \mathrm{J}=+175^{\circ} \mathrm{C}$ in addition to short circuit protection


## Description

The RM/RC4195 is a dual polarity tracking regulator designed to provide balanced positive and negative 15 V output voltages at currents up to 100 mA . This device is designed for local "on-card" regulation, eliminating distribution problems associated with single point regulation. The regulator is intended for ease of application. Only two external components are required for operation (two $10 \mu \mathrm{~F}$ bypass capacitors).

The device is available in four package types to accommodate various applications requiring economy, high power, dissipation, and reduced component density.

- Output currents to 100 mA
- May be used as single output regulator with up to +50 V output
- Available in TO-66, TO-99 and 8-lead mini-DIP


## Block Diagram



## Pin Assignments



65-0091



Rev. 1.0.0

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\pm$ V ) to Ground |  |  |  | $\pm 30$ | V |
| Load Current | PDIP/TO-99 |  |  | 150 | mA |
|  | TO-66 |  |  | 100 | mA |
| PDTA $<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | TO-99 |  |  | 658 | mW |
|  | TO-66 |  |  | 2381 | mW |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | TO-99 |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
|  | TO-66 |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature ( $\mathrm{T}_{\mathrm{j}}$ ) | RC4195 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | RM4195 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 sec) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| For $\mathrm{TA}^{\text {> }} 50^{\circ} \mathrm{C}$ Derate at | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | TO-99 |  | 5.26 |  | mW/ ${ }^{\circ} \mathrm{C}$ |
|  | TO-66 |  | 23.81 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |

Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| OJC | Thermal resistance | TO-99 |  | 50 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TO-66 |  | 7 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| OJA | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TO-99 |  | 190 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | TO-66 |  | 42 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

( $\mathrm{IL}= \pm 1 \mathrm{~mA} ; \mathrm{V}_{\mathrm{S}}= \pm 20 \mathrm{~V}, \mathrm{CL}=10 \mu \mathrm{~F} ; \mathrm{RM} 4195:-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+125^{\circ} \mathrm{C} ; \mathrm{RC} 4195: 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified) ${ }^{1}$

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Line Regulation | $\mathrm{VS}= \pm 18 \mathrm{~V}$ to $\pm 30 \mathrm{~V}$ |  | 2 | 20 | mV |
| Load Regulation | $\mathrm{IL}=1 \mathrm{~mA}$ to 100 mA |  | 5 | 30 | mV |
| Output Voltage Drift With <br> Temperature |  |  | 0.005 | 0.015 | $\% /{ }^{\circ} \mathrm{C}$ |
| Supply Current | $\mathrm{VS}= \pm 30 \mathrm{~V}, \mathrm{IL}=0 \mathrm{~mA}$ |  | $\pm 1.5$ | $\pm 4.0$ | mA |
| Supply Voltage |  | $\pm 18$ |  | $\pm 30$ | V |
| Output Voltage | $\mathrm{Tj}=+25^{\circ} \mathrm{C}$ | 14.5 | 15.0 | 15.5 | V |
| Output Voltage Tracking |  |  | $\pm 50$ | $\pm 300$ | mV |
| Ripple Rejection | $\mathrm{F}=120 \mathrm{~Hz}, \mathrm{TA}=+25^{\circ} \mathrm{C}$ |  | 75 |  | dB |
| Input-Output Voltage Differential | $\mathrm{IL}=50 \mathrm{~mA}$ | 3.0 |  |  | V |
| Short Circuit Current | $\mathrm{T}=+25^{\circ} \mathrm{C}$ |  | 220 |  | mA |
| Output Noise Voltage | $\mathrm{Tj}=+25^{\circ} \mathrm{C}, \mathrm{F}=100 \mathrm{~Hz}$ to <br> 120 kHz |  | 60 |  | $\mu \mathrm{VRMS}$ |
| Internal Thermal Shutdown |  |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. The specifications above apply for the given junction temperatures since pulse test conditions are used.

## Typical Performance Characteristics



Figure 1. Output Load Regulation


Figure 3. Regulator Dropout Voltage


Figure 5. Maximum Current Capability


Figure 2. Standby Current Drain


Figure 4. Power Dissipation


Figure 6. Ripple Rejection

## Typical Applications



Figure 7. Balanced Output (Vout $= \pm 15 \mathrm{~V}$ )


Figure 8. Positive Single Supply ( $+15 \mathrm{~V}<$ Vout < +50V)


Figure 9. High Output Current

## Brownout Protection

The RC4195 is one of the most easily applied and troublefree monolithic ICs available. When used within the data sheet ratings (package power dissipation, maximum output current, minimum and maximum input voltages) it provides the most cost-effective source of regulated $\pm 15 \mathrm{~V}$ for powering linear ICs.

Sometimes occasions arise in which the RC4195 ratings must be exceeded. One example is the "brownout". During a brownout, line voltages may be reduced to as low as 75 VRMS, causing the input voltage to the RC4195 to drop below the minimum dropout voltage. When this happens, the negative output voltage can go to positive. The maximum amount of current available is approximately 5 mA .

In general this is not enough current to damage most ICs which the RC4195 might be supplying, but it is a potentially destructive condition. Fortunately, it is easy to protect against. As shown in the typical application circuit, a diode, D , can be connected to the negative output.

If a small signal silicon diode is used, it will clamp the negative output voltage at about +0.55 V . A Schottky barrier or germanium device would clamp the voltage at about +0.3 V . Another cure which will keep the negative output negative all times is the $1 \mathrm{~m} \Omega$ resistor connected between the +15 V output and the Comp- terminal. this resistor will then supply drive to the negative output transistor, causing it to saturate to -1 V during the brownout.

## Heatsinking

When operating these devices near their extremes of load current, ambient temperature and input-output differential, consideration of package dissipation becomes important to
avoid thermal shutdown at $175^{\circ} \mathrm{C}$. The RC 4195 has this feature to prevent damage to the device. It typically starts affecting load regulation approximately $2^{\circ} \mathrm{C}$ below $175^{\circ} \mathrm{C}$. To avoid shutdown, some form of heatsinking should be used or one of the above operating conditions would need to be derated.*

The following is the basic equation for junction temperature:
$\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{P}_{\mathrm{D}} \theta_{\mathrm{J}-\mathrm{A}}$

## Equation 1

where
$\mathrm{T} \mathrm{J}=$ junction temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{\mathrm{A}}=$ ambient air temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{P}_{\mathrm{D}}=$ power dissipated by device $(\mathrm{W})$
$\theta \mathrm{J}-\mathrm{A}=$ thermal resistance from junction to ambient air ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )

The power dissipated by the voltage regulator can be detailed as follows:
$P_{D}=\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times I_{O}+V_{\text {IN }} \times I_{Q}$

## Equation 2

where
VIN $=$ input voltage
VOUT $=$ regulated output voltage
IO = load current
$\mathrm{I} Q=$ quiescent current drain


Figure 10. Typical Application Circuit

[^2]Let's look at an application where a user is trying to determine whether the RC4195 in a high temperature environment will need a heatsink.

Given:
TJ at thermal shutdown $=150^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$
$\theta \mathrm{J}-\mathrm{A}=41.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{K}(\mathrm{TO}-66) \mathrm{pkg}$.
$\mathrm{V}_{\mathrm{IN}}=40 \mathrm{~V}$
VOUT $=30 \mathrm{~V}$
$\mathrm{I} \mathrm{Q}=1 \mathrm{~mA}+75 \mu \mathrm{~A} /$ VOUT $\times 30 \mathrm{~V}$

$$
=3.25 \mathrm{~mA}^{* *}
$$

$\theta_{J-A}=\frac{T_{J}-T_{A}}{P_{D}}$
$P_{D}=\frac{T_{J}-T_{A}}{\theta_{J-A}}$
$=\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \mathrm{I}_{\mathrm{O}}+\mathrm{V}_{\text {IN }} \times \mathrm{I}_{\mathrm{Q}}$
Solve for IO,

$$
\begin{aligned}
\mathrm{I}_{\mathrm{O}} & =\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}{\theta_{\mathrm{J}-\mathrm{A}}\left(\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)}-\frac{\mathrm{V}_{\text {IN }} \times \mathrm{I}_{\mathrm{Q}}}{\left(\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)} \\
\mathrm{I}_{\mathrm{O}} & =\frac{150^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{41.6^{\circ} \mathrm{C} / \mathrm{W} \times 10 \mathrm{~V}}-\frac{40 \times 3.25 \times 10^{-3}}{10} \\
& =60 \mathrm{~mA}-13 \mathrm{~mA} \sim 47 \mathrm{~mA}
\end{aligned}
$$

If this supply current does not provide at least a $10 \%$ margin under worst case load conditions, heatsinking should be employed. If reliability is of prime importance, the multiple regulator approach should be considered.

In Equation 1, $\theta_{\mathrm{J}-\mathrm{A}}$ can be broken into the following components:
$\theta \mathrm{J}-\mathrm{A}=\theta \mathrm{J}-\mathrm{C}+\theta \mathrm{C}-\mathrm{S}+\theta \mathrm{S}-\mathrm{A}$
where
$\theta \mathrm{J}-\mathrm{C}=$ junction-to-case thermal resistance
$\theta \mathrm{C}-\mathrm{S}=$ case-to-heatsink thermal resistance
$\theta$ S-A $=$ heatsink-to-ambient thermal resistance
In the above example, let's say that the user's load current is 200 mA and he wants to calculate the combined $\theta \mathrm{C}$-S and $\theta$ S-A he needs:

Given: $\mathrm{IO}=200 \mathrm{~mA}$,

$$
\begin{aligned}
& \theta_{\mathrm{J}-\mathrm{A}}=\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}{\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \times \mathrm{I}_{\mathrm{O}}+\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{Q}}} \\
& =\frac{50^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{10 \mathrm{~V} \times 200 \mathrm{~mA}+40 \times 3.25 \times 10^{-3}} \\
& =11.75^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

Given $\theta \mathrm{J}-\mathrm{C}=7.15^{\circ} \mathrm{C} / \mathrm{W}$ for the 4194 in the K package,

$$
\begin{aligned}
\theta \mathrm{C}-\mathrm{S}+\theta \mathrm{S}-\mathrm{A} & =11.75^{\circ} \mathrm{C} / \mathrm{W}-7.15^{\circ} \mathrm{C} / \mathrm{W} \\
& =4.6^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

When using heatsink compound with a metal-to-metal interface, a typical $\theta \mathrm{C}-\mathrm{S}=0.5^{\circ} \mathrm{C} / \mathrm{W}$ for the K package. The remaining $\theta \mathrm{S}$-A of approximately $4^{\circ} \mathrm{C} / \mathrm{W}$ is a large enough thermal resistance to be easily provided by a number of heatsinks currently available. Table 1 is a brief selection guide to heatsink manufacturers.

Table 1. Commercial Heatsink Selection Guide
No attempt has been made to provide a complete list of all heatsink manufacturers. This list is only representative.

| өS-A ${ }^{*}\left({ }^{\circ} \mathbf{C} / \mathrm{W}\right)$ | Manufacturer/Series or Part Number |
| :---: | :---: |
| TO-66 Package |  |
| 0.31-1.0 | Thermalloy - 6441, 6443, 6450, 6470, 6560, 6590, 6660, 6690 |
| 1.0-3.0 | Wakefield - 641 |
|  | Thermalloy - 6123, 6135, 6169, 6306, 6401, 6403, 6421, 6423, 6427, 6442, 6463, 6500 |
| 3.0-5.0 | Wakefield - 621, 623 |
|  | Thermalloy - 6606, 6129, 6141, 6303 |
|  | IERC - HP |
|  | Staver - V3-3-2 |
| $5.0-7.0$ | Wakefield - 690 |
|  | Thermalloy - 6002, 6003, 6004, 6005, 6052, 6053, 6054, 6176, 6301 |
|  | IERC - LB |
|  | Staver-V3-5-2 |
| 7.0-10.0 | Wakefield - 672 |
|  | Thermalloy - 6001, 6016, 6051, 6105, 6601 |
|  | IERC - LA, uP |
|  | Staver - V1-3, V1-5, V3-3, V3-5, V3-7 |
| 10.0-25.0 | Thermalloy - 6-13, 6014, 6015, 6103, 6104, 6105, 6117 |
| TO-99 Package |  |
| 12.0-20.0 | Wakefield - 260 |
|  | Thermalloy - 1101, 1103 |
|  | Staver - V3A-5 |
| 20.0-30.0 | Wakefield - 209 |
|  | Thermalloy - 1116, 1121, 1123, 1130, 1131, 1132, 2227, 3005 |
|  | IERC - LP |
|  | Staver - F5-5 |
| 3.0-50.0 | Wakefield - 207 |
|  | Thermalloy - 2212, 2215, 225, 2228, 2259, 2263, 2264 |
| Dual In-line Package |  |
| 20 | Thermalloy - 6007 |
| 30 | Thermalloy - 6010 |
| 32 | Thermalloy - 6011 |
| 34 | Thermalloy - 6012 |
| 45 | IERC - LI |
| 60 | Wakefield - 650, 651 |

[^3]Simplified Schematic Diagram

*Pin numbers are for 8-pin packages.
$-V_{S}$
$(4)$
65-0090

## Mechanical Dimensions

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |  |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |  |  |  |
| D1 | .005 | - | .13 | - |  |  |  |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |  |  |  |
| e | .100 | BSC | 2.54 BSC |  |  |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |  |  |  |
| N | $8^{\circ}$ |  |  |  |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 185 | 4.19 | 4.70 |  |
| øb | . 016 | . 019 | . 41 | . 48 | 1,5 |
| øb1 | . 016 | . 021 | . 41 | . 53 | 1,5 |
| $\emptyset \mathrm{D}$ | . 335 | . 375 | 8.51 | 9.52 |  |
| øD1 | . 305 | . 335 | 7.75 | 8.51 |  |
| øD2 | . 110 | . 160 | 2.79 | 4.06 |  |
| e | . 200 BSC |  | 5.08 BSC |  |  |
| e1 | . 100 BSC |  | 2.54 BSC |  |  |
| F | - | . 040 | - | 1.02 |  |
| k | . 027 | . 034 | . 69 | . 86 |  |
| k1 | . 027 | . 045 | . 69 | 1.14 | 2 |
| L | . 500 | . 750 | 12.70 | 19.05 | 1 |
| L1 | - | . 050 | - | 1.27 | 1 |
| L2 | . 250 | - | 6.35 | - | 1 |
| Q | . 010 | . 045 | . 25 | 1.14 |  |
| $\alpha$ | $45^{\circ} \mathrm{BSC}$ |  | $45^{\circ} \mathrm{BSC}$ |  |  |

## Notes:

1. (All leads) øb applies between L1 \& L2. øb1 applies between L2 \& . $500(12.70 \mathrm{~mm})$ from the reference plane. Diameter is uncontrolled in L1 \& beyond .500 (12.70mm) from the reference plane.
2. Measured from the maximum diameter of the product.
3. Leads having a maximum diameter $.019(.48 \mathrm{~mm})$ measured in gauging plane, $.054(1.37 \mathrm{~mm})+.001(.03 \mathrm{~mm})-.000(.00 \mathrm{~mm})$ below the reference plane of the product shall be within $.007(.18 \mathrm{~mm})$ of their true position relative to a maximum width tab.
4. The product may be measured by direct methods or by gauge.
5. All leads - increase maximum limit by .003 (.08mm) when lead finish is applied.

Mechanical Dimensions (continued)

## 9-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .250 | .340 | 6.35 | 8.64 |  |
| $ø b$ | .028 | .034 | .71 | .86 | 1 |
| $\varnothing \mathrm{D}$ | - | .620 | - | 15.75 |  |
| $\varnothing \mathrm{D} 1$ | .470 | .500 | 11.94 | 12.70 |  |
| e | .190 | .210 | 4.83 | 5.33 |  |
| e 1 | .093 | .107 | 2.36 | 2.72 |  |
| F | .050 | .075 | 1.27 | 1.91 |  |
| $\ell$ | .360 | - | 9.14 | - |  |
| $\varnothing p$ | .142 | .152 | 3.61 | 3.86 |  |
| q | .958 | .962 | 24.33 | 24.43 |  |
| r 1 | - | .350 | - | 8.89 |  |
| r 2 | - | .145 | - | 3.68 |  |
| S | .570 | .590 | 14.48 | 14.99 |  |

## Notes:

1. All leads-increase maximum limit by $.003(.08 \mathrm{~mm})$ when lead finish is applied.

## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4195N | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RC4195T | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin TO-99 Metal Can |
| RC4195K | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 9 Pin TO-66 Metal Can |
| RM4195T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin TO-99 Metal Can |
| RM4195T/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO-99 Metal Can |
| RM4195K | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 9 Pin TO-66 Metal Can |

## Note:

1. /883B suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

RC4200
Analog Multiplier

## Features

- High accuracy
- Nonlinearity $-0.1 \%$

Temperature coefficient $-0.005 \% /{ }^{\circ} \mathrm{C}$

- Multiple functions
- Multiply, divide, square, square root, RMS-to-DC
conversion, AGC and modulate/demodulate
- Wide bandwidth -4 MHz
- Signal-to-noise ratio - 94 dB


## Applications

- Low distortion audio modulation circuits
- Voltage-controlled active filters
- Precision oscillators


## Description

The RC4200 analog multiplier has complete compensation for nonlinearity, the primary source of error and distortion. This multiplier also has three onboard operational amplifiers designed specifically for use in multiplier logging circuits. These amplifiers are frequency compensated for optimum AC response in a logging circuit, the heart of a multiplier, and can therefore provide superior AC response.

The RC4200 can be used in a wide variety of applications without sacrificing accuracy. Four-quadrant multiplication, two-quadrant division, square rooting, squaring and RMS conversion can all be easily implemented with predictable accuracy. The nonlinearity compensation is not just trimmed at a single temperature, it is designed to provide compensation over the full temperature range. This nonlinearity compensation combined with the low gain and offset drift inherent in a well-designed monolithic chip provides a very high accuracy and a low temperature coefficient.

## Block Diagram



## Functional Description

The RC4200 multiplier is designed to multiply two input currents ( $\mathrm{I}_{1}$ and $\mathrm{I}_{2}$ ) and to divide by a third input current (I4). The output is also in the form of a current (I3). A simplified circuit diagram is shown in the Block Diagram. The nominal relationship between the three inputs and the output is:

$$
\begin{equation*}
I_{3}=\frac{I_{1} I_{2}}{I_{4}} \tag{1}
\end{equation*}
$$

The three input currents must be positive and restricted to a range of $1 \mu \mathrm{~A}$ to 1 mA . These currents go into the multiplier chip at op amp summing junctions which are nominally at zero volts. Therefore, an input voltage can be easily converted to an input current by a series resistor. Any number of currents may be summed at the inputs. Depending on the application, the output current can be converted to a voltage by an external op amp or used directly. This capabilty of combining input currents and voltages in various combinations provides great versatility in application.

Inside the multiplier chip, the three op amps make the collector currents of transistors Q1, Q2 and Q4 equal to their respective input currents ( $\mathrm{I}_{1}, \mathrm{I}_{2}$, and I 4 ). These op amps are designed with current source outputs and are phase-compensated for optimum frequency response as a multiplier. Power drain of the op amps was minimized to prevent the introduction of undesired thermal gradients on the chip. The three op amps operate on a single supply voltage (nominally -15 V ) and total quiescent current drain is less than 4 mA . These special op amps provide significantly improved performance in comparison to 741-type op amps.

The actual multiplication is done within the log-antilog configuration of the Q1-Q4 transistor array. These four transistors, with associated proprietary circuitry, were specially designed to precisely implement the relationship.

$$
\begin{equation*}
\mathrm{V}_{\mathrm{BEN}}=\frac{\mathrm{kT}}{\mathrm{Q}} \operatorname{In} \frac{\mathrm{I}_{\mathrm{CN}}}{\mathrm{I}_{\mathrm{SN}}} \tag{2}
\end{equation*}
$$

Previous multiplier designs have suffered from an additional undesired linear term in the above equation; the collector current times the emitter resistance. The ICrE term introduces a parabolic nonlinearity even with matched transistors. Fairchild Semiconductor has developed a unique and proprietary means of inherently compensating for this undesired ICrE term. Furthermore, this Fairchild Semiconductor developed circuit technique compensates linearity error over temperature changes. The nonlinearity versus temperature is significantly improved over earlier designs.

From equation (2) and by assuming equal transistor junction temperatures, summing base-to-emitter voltage drops around the transistor array yields:

$$
\begin{equation*}
\frac{\mathrm{KT}}{\mathrm{q}}\left[\operatorname{In} \frac{\mathrm{I}_{1}}{\mathrm{I}_{\mathrm{S} 1}}=\operatorname{In} \frac{\mathrm{I}_{2}}{\mathrm{I}_{\mathrm{S} 2}}-\operatorname{In} \frac{\mathrm{I}_{3}}{\mathrm{I}_{\mathrm{S} 3}}-\operatorname{In} \frac{\mathrm{I}_{4}}{\mathrm{I}_{\mathrm{S} 4}}\right]=0 \tag{3}
\end{equation*}
$$

This equation reduces to:
$\frac{\mathrm{I}_{1} \mathrm{I}_{2}}{\mathrm{I}_{3} \mathrm{I}_{4}}=\frac{\mathrm{I}_{\mathrm{S} 1} \mathrm{I}_{\mathrm{S} 2}}{\mathrm{I}_{\mathrm{S} 3} \mathrm{I}_{\mathrm{S} 4}}$
The rate of reverse saturation current IS1IS2/IS3IS4, depends on the transistor matching. In a monolithic multiplier this matching is easily achieved and the rate is very close to unity, typically $1.0 \pm 1 \%$. The final result is the desired relationship:

$$
\begin{equation*}
\mathrm{I}_{3}=\frac{\mathrm{I}_{1} \mathrm{I}_{2}}{\mathrm{I}_{4}} \tag{5}
\end{equation*}
$$

The inherent linearity and gain stability combined with low cost and versatility makes this new circuit ideal for a wide range of nonlinear functions.

## Pin Assignments



## Absolute Maximum Ratings

| Parameter |  |  | Min. | Max. |
| :--- | :--- | :---: | :---: | :---: | Unit

Notes:

1. For a supply voltage greater than -22 V , the absolute maximum input voltage is equal to the supply voltage.
2. Observe package thermal characteristics.

## Thermal Characteristics

(Still air, soldered into PC board)

|  | 8-Lead Plastic DIP | 8-Lead SOIC | 8-Lead Ceramic DIP |
| :--- | :---: | :---: | :---: |
| Maximum Junction Temperature | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Maximum PD TA $<50^{\circ} \mathrm{C}$ | 468 mW | 300 mW | 833 mW |
| Thermal Resistance $\theta \mathrm{JC}$ | - | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance $\theta \mathrm{JA}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| For TA $>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

(Over operating temperature range, $\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$ unless otherwise noted)

| Parameters | Test Conditlons | 4200A |  |  | 4200 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Total Error as Multiplier | TA $=+25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
|  | Untrimmed ${ }^{1}$ |  |  | $\pm 2.0$ |  |  | $\pm 3.0$ | \% |
|  | With External Trim |  | $\pm 0.2$ |  |  | $\pm 0.2$ |  | \% |
|  | Versus Temperature |  | $\pm 0.005$ |  |  | $\pm 0.005$ |  | \%/ ${ }^{\circ} \mathrm{C}$ |
|  | Versus Supply (-9 to -18V) |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \%/V |
| Nonlinearity ${ }^{2}$ | $\begin{aligned} & 50 \mu \mathrm{~A} \leq \mathrm{I}_{1,2,4} \leq 250 \mu \mathrm{~A}, \\ & \mathrm{TA}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\pm 0.1$ |  |  | $\pm 0.3$ | \% |
| Input Current Range ( $\mathrm{I}_{1}, \mathrm{I}_{2}$ and $\mathrm{I}_{4}$ ) |  | 1.0 |  | 1000 | 1.0 |  | 1000 | $\mu \mathrm{A}$ |
| Input Offset Voltage | $\begin{aligned} & \mathrm{I}_{1}=\mathrm{I}_{2}=\mathrm{I}_{4}=150 \mu \mathrm{~A} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\pm 5.0$ |  |  | $\pm 10$ | mV |
| Input Bias Current | $\begin{aligned} & \mathrm{I}_{1}=\mathrm{I}_{2}=\mathrm{I}_{4}=150 \mu \mathrm{~A} \\ & \mathrm{TA}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 300 |  |  | 500 | nA |
| Average Input Offset Voltage Drift | $\mathrm{I}_{1}=\mathrm{I}_{2}=\mathrm{I}_{4}=150 \mu \mathrm{~A}$ |  |  | $\pm 50$ |  |  | $\pm 100$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Current Range ( l 3$)^{3}$ |  | 1.0 |  | 1000 | 1.0 |  | 1000 | $\mu \mathrm{A}$ |

Electrical Characteristics (continued)
(Over operating temperature range, $\mathrm{V} \mathrm{S}=-15 \mathrm{~V}$ unless otherwise noted)

| Parameters | Test Conditlons | 4200A |  |  | 4200 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Frequency Response, -3dB point Supply Voltage |  | -18 | $\begin{aligned} & 4.0 \\ & -15 \end{aligned}$ | -9.0 | -18 | $\begin{aligned} & 4.0 \\ & -15 \end{aligned}$ | -9.0 | $\underset{\mathrm{V}}{\mathrm{MHz}}$ |
| Supply Current | $\begin{aligned} & \mathrm{I}_{1}=\mathrm{I}_{2}=\mathrm{I}_{4}=150 \mu \mathrm{~A} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 4.0 |  |  | 4.0 | mA |

## Notes:

1. Refer to Figure 6 for example.
2. The input circuits tend to become unstable at $\mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4}<50 \mu \mathrm{~A}$ and linearity decreases when $\mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4}>250 \mu \mathrm{~A}$ (eq. @ $\mathrm{I}_{1}=\mathrm{I}_{2}=500 \mu \mathrm{~A}$, nonlinearity error $\approx 0.5 \%$ ).
3. These specifications apply with output ( $\mathrm{I}_{3}$ ) connected to an op amp summing junction. If desired, the output ( $\mathrm{I}_{3}$ ) at pin (4) can be used to drive a resistive load directly. The resistive load should be less than $700 \Omega$ and must be pulled up to a positive supply such that the voltage on pin (4) stays within a range of 0 to +5 V .

## Applications Discussion

## Current Multiplier/ Divider

The basic design criteria for all circuit configurations using the RC4200 multiplier is contained in equation (1), that is,

$$
\mathrm{I}_{3}=\frac{\mathrm{I}_{1} \mathrm{I}_{2}}{\mathrm{I}_{4}}
$$

The current-product-balance equation restates this as:

$$
\begin{equation*}
\mathrm{I}_{1} \mathrm{I}_{2}=\mathrm{I}_{3} \mathrm{I}_{4} \tag{6}
\end{equation*}
$$



Figure 1. Current Multiplier/Divider

## Dynamic Range and Stability

The precision dynamic range for the RC 4200 is from $+50 \mu \mathrm{~A}$ to $+250 \mu \mathrm{~A}$ inputs for $\mathrm{I}_{1}, \mathrm{I}_{2}$ and I 4 . Stability and accuracy degrade if this range is exceeded.

To improve the stability for input currents less than $50 \mu \mathrm{~A}$, filter circuits ( $\mathrm{RSCS}_{S}$ ) are added to each input (see Figure 2).


Figure 2. Current Multiplier/Divider with Filters
Amplifier A1 is used to convert the I3 current to an output voltage.

Multiplier: $\mathrm{Vz}=$ constant $\neq 0$
Divider: Vy $=$ constant $\neq 0$

## Voltage Multiplier/Divider



## Figure 3. Voltage Multiplier/Divider

Solving for $V_{0}=\frac{V_{X} V_{Y}}{V_{Z}} \quad R_{0} R_{4}$
For a multiplier circuit $\mathrm{V}_{\mathrm{Z}}=\mathrm{V}_{\mathrm{R}}=$ constant
Therefore: $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\mathrm{Y}} \mathrm{K}$ where $\mathrm{K}=\frac{\mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{~V}_{\mathrm{R}} \mathrm{R}_{1} \mathrm{R}_{2}}$
For a divider circuit $\mathrm{V}_{\mathrm{Y}}=\mathrm{V}_{\mathrm{R}}=$ constant
Therefore: $\mathrm{V}_{0}=\frac{\mathrm{V}_{\mathrm{X}}}{\mathrm{V}_{\mathrm{Z}}} \mathrm{K}$ where $\mathrm{K}=\frac{\mathrm{V}_{\mathrm{R}} \mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{R}_{1} \mathrm{R}_{2}}$

## Extended Range

The input and output voltage ranges can be extended to include 0 and negative voltage signals by adding bias currents. The $\mathrm{R}_{S} C S$ filter circuits are eliminated when the input and biasing resistors are selected to limit the respective currents to $50 \mu \mathrm{~A}$ min. and $250 \mu \mathrm{~A}$ max.

## Extended Range Multiplier



Resistors $\mathrm{R}_{\mathrm{a}}$ and $\mathrm{R}_{\mathrm{b}}$ extend the range of the $\mathrm{V}_{\mathrm{X}}$ and $\mathrm{V}_{\mathrm{Y}}$ inputs by picking values such that:
$\mathrm{I}_{1}(\min )=.\frac{\mathrm{V}_{\mathrm{X}}(\min .)}{\mathrm{R}_{1}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{a}}}=50 \mu \mathrm{~A}$,
and $\mathrm{I}_{1}$ (max.) $=\frac{\mathrm{V}_{\mathrm{X}} \text { (max.) }}{\mathrm{R}_{1}}+\frac{\mathrm{V}_{\text {REF }}}{\mathrm{R}_{\mathrm{a}}}=250 \mu \mathrm{~A}$,
also $\mathrm{I}_{2}(\min )=.\frac{\mathrm{V}_{\mathrm{Y}}(\min .)}{\mathrm{R}_{2}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{b}}}=50 \mu \mathrm{~A}$,
and $\mathrm{I}_{2}$ (max.) $=\frac{\mathrm{V}_{\mathrm{Y}} \text { (max.) }}{\mathrm{R}_{2}}+\frac{\mathrm{V}_{\text {REF }}}{\mathrm{R}_{\mathrm{b}}}=250 \mu \mathrm{~A}$.
Resistor RC supplies bias current for I3 which allows the output to go negative.

Resistors RCX and RCY permit equation (6) to balance, ie.:
$\left(\frac{\mathrm{v}_{\mathrm{X}}}{\mathrm{R}_{1}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{a}}}\right)\left(\frac{\mathrm{v}_{\mathrm{Y}}}{\mathrm{R}_{2}}+\frac{\mathrm{v}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{b}}}\right)=\left(\frac{\mathrm{v}_{0}}{\mathrm{R}_{0}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{C}}}+\frac{\mathrm{v}_{\mathrm{X}}}{\mathrm{R}_{\mathrm{CX}}}+\frac{\mathrm{v}_{\mathrm{Y}}}{\mathrm{R}_{\mathrm{CY}}}\right)\left(\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{D}}}\right)$
$\frac{\mathrm{v}_{\mathrm{Y}} \mathrm{V}_{\mathrm{X}}}{\mathrm{R}_{1} \mathrm{R}_{2}}+\frac{\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}}+\frac{\mathrm{v}_{\mathrm{Y}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{2} \mathrm{R}_{\mathrm{a}}}+\frac{\mathrm{V}_{\text {REF }}}{\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}}=$
$\frac{v_{0} v_{\text {REF }}}{R_{0} R_{d}}+\frac{v_{X} V_{\text {REF }}}{R_{c x} R_{d}}+\frac{v_{Y} V_{\text {REF }}}{R_{C Y} R_{d}}+\frac{v_{\text {REF }}{ }^{2}}{R_{c} R_{d}}$

## Cross-Product Cancellation

Cross-products are a result of ths $\mathrm{V}_{X} \mathrm{~V}_{\mathrm{R}}$ and $\mathrm{V}_{\mathrm{Y}} \mathrm{V}_{\mathrm{R}}$ terms. To the extend that $\mathrm{R}_{1} \mathrm{Rb}_{\mathrm{b}}=\mathrm{RCXRD}_{\mathrm{D}}$, and $\mathrm{R}_{2} \mathrm{R}_{\mathrm{a}}=\mathrm{RC}_{\mathrm{C}} \mathrm{R}_{\mathrm{d}}$ cross-product cancellation will occur.

## Arithmetic Offset Cancellation

The offset caused by the $V_{\text {REF }}{ }^{2}$ term will cancel to the extent that $\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}$, and the result is:
$\frac{\mathrm{V}_{\mathrm{Y}} \mathrm{V}_{\mathrm{X}}}{\mathrm{R}_{1} \mathrm{R}_{2}}=\frac{\mathrm{V}_{0} \mathrm{~V}_{\text {REF }}}{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}$ or $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\mathrm{Y}} \mathrm{K}$
where $\mathrm{K}=\frac{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}{\mathrm{V}_{\mathrm{REF}} \mathrm{R}_{1} \mathrm{R}_{2}}$

## Resistor Values

Inputs:
$\mathrm{V}_{\mathrm{X}}($ min. $) \leq \mathrm{V}_{\mathrm{X}} \leq \mathrm{V}_{\mathrm{X}}($ max. $)$
$\Delta \mathrm{V}_{\mathrm{X}}=\mathrm{V}_{\mathrm{X}}($ max. $)-\mathrm{V}_{\mathrm{X}}($ min. $)$
$\mathrm{V}_{\mathrm{Y}}($ min. $) \leq \mathrm{V}_{\mathrm{Y}} \leq \mathrm{V}_{\mathrm{Y}}($ max. $)$
$\Delta \mathrm{V}_{\mathrm{Y}}=\mathrm{V}_{\mathrm{Y}}($ max. $)=\mathrm{V}_{\mathrm{Y}}($ min. $)$
$\mathrm{V}_{\mathrm{REF}}=$ Constant $(+7 \mathrm{~V}$ to $+18 \mathrm{~V})$
$\mathrm{K}=\frac{\mathrm{V}_{0}}{\mathrm{~V}_{\mathrm{X}} \mathrm{V}_{\mathrm{Y}}}($ Design Requirements $)$

Figure 4. Extended Range Multiplier
$\mathrm{R}_{1}=\frac{\Delta \mathrm{V}_{\mathrm{X}}}{200 \mu \mathrm{~A}}, \mathrm{R}_{2}=\frac{\Delta \mathrm{V}_{\mathrm{Y}}}{200 \mu \mathrm{~A}}, \mathrm{R}_{\mathrm{d}}=\frac{\mathrm{V}_{\mathrm{REF}}}{250 \mu \mathrm{~A}}$
$\mathrm{R}_{\mathrm{a}}=\frac{\Delta \mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{\left.250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{X}}-200 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{X}} \text { (max. }\right)}$
$\mathrm{R}_{\mathrm{b}}=\frac{\Delta \mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{Y}}-200 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{Y}}(\text { max. })}$
$\mathrm{R}_{\mathrm{c}}=\frac{\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}}{\mathrm{R}_{\mathrm{d}}}, \mathrm{R}_{\mathrm{CX}}=\frac{\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}}{\mathrm{R}_{\mathrm{d}}}, \mathrm{R}_{\mathrm{cy}}=\frac{\mathrm{R}_{2} \mathrm{R}_{\mathrm{a}}}{\mathrm{R}_{\mathrm{d}}}$
$\mathrm{R}_{0}=\frac{\Delta \mathrm{V}_{\mathrm{X}} \Delta \mathrm{V}_{\mathrm{Y}} \mathrm{K}}{160 \mu \mathrm{~A}}$

## Multiplying Circuit Offset Adjust

$10 \mathrm{~K} \leq \mathrm{R} 5=\mathrm{R} 9=\mathrm{R} 16 \leq 50 \mathrm{~K}$
$\mathrm{R}_{7}=\mathrm{R}_{11}=\mathrm{R}_{14},=100 \Omega$
$\mathrm{R}_{6}=\mathrm{R}_{10}=100 \Omega(\mathrm{~V}$ S/0.05)
$\mathrm{R}_{15}=100 \Omega\left(\mathrm{VS}_{\mathrm{S}} / 0.10\right)$
$\mathrm{R}_{8}=\mathrm{R}_{1} \| \mathrm{R}_{\mathrm{a}}$
$\mathrm{R}_{12}=\mathrm{R}_{2} \| \mathrm{R}_{\mathrm{b}}$
$R_{13}=R_{0}| | R_{C}| | R_{C X}| | R_{C Y}$


Figure 5. Multiplying Circuit Offset Adjust

## Procedure

1. 1.Set all trimmer pots to 0 V on the wiper.
2. 2.Connect $\mathrm{V}_{\mathrm{X}}$ input to ground. Put in a full scale square wave on $V_{Y}$ input. Adjust $\operatorname{XOS}(\mathrm{R} 5)$ for no square wave on $V_{0}$ output (adjust for 0 feedthrough).
3. 3.Connect VY input to ground. Put in a full scale square wave on $V_{X}$ input. Adjust $\operatorname{YOS}(\mathrm{R} 9)$ for no square wave on $V_{0}$ output (adjust for 0 feedthrough).
4. 4.Connect $\mathrm{V}_{\mathrm{X}}$ and VY to ground. Adjust $\operatorname{VOS}(\mathrm{R} 16)$ for 0 V on V 0 output.

## Extended Range Divider



Figure 6. Extended Range Divider
As with the extended range multiplier, resistors $\mathrm{R}_{\mathrm{az}}$ and $\mathrm{R}_{\mathrm{ao}}$ are added to cancel the cross-product error caused by the biasing resistors, i.e.

$$
\left(\frac{\mathrm{V}_{\mathrm{X}}}{\mathrm{R}_{1}}+\frac{\mathrm{V}_{0}}{\mathrm{R}_{\mathrm{ao}}}+\frac{\mathrm{V}_{\mathrm{Z}}}{\mathrm{R}_{\mathrm{az}}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{a}}}\right)\left(\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{b}}}\right)=\left(\frac{\mathrm{V}_{0}}{\mathrm{R}_{0}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{C}}}\right)\left(\frac{\mathrm{V}_{\mathrm{Z}}}{\mathrm{R}_{4}}+\frac{\mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{D}}}\right)
$$

$\frac{\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}}+\frac{\mathrm{V}_{0} \mathrm{~V}_{\text {REF }}}{\mathrm{R}_{\mathrm{ao}} \mathrm{R}_{\mathrm{b}}}+\frac{\mathrm{V}_{\mathrm{Z}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{\mathrm{az}} \mathrm{R}_{\mathrm{b}}}+\frac{\mathrm{V}_{\text {REF }}^{2}}{\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}}=$
$\frac{\mathrm{V}_{0} \mathrm{~V}_{Z}}{\mathrm{R}_{0} \mathrm{R}_{4}}+\frac{\mathrm{V}_{0} \mathrm{~V}_{\text {REF }}}{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}+\frac{\mathrm{V}_{\mathrm{Z}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{4} \mathrm{R}_{\mathrm{c}}}+\frac{\mathrm{V}_{\text {REF }}{ }^{2}}{\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}}$
To cancel cross-product and arithmetic offset:
$\mathrm{R}_{\mathrm{ao}} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}, \mathrm{R}_{\mathrm{az}} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{4} \mathrm{R}_{\mathrm{c}}$ and $\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}$
and the result is:
$\frac{\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}}=\frac{\mathrm{V}_{0} \mathrm{~V}_{\mathrm{Z}}}{\mathrm{R}_{0} \mathrm{R}_{4}}$ or $\quad \mathrm{V}_{0}=\frac{\mathrm{V}_{\mathrm{X}}}{\mathrm{V}_{\mathrm{Z}} \mathrm{K}}$
where $\mathrm{K}=\frac{\mathrm{V}_{\mathrm{REF}} \mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}}$

Notice that it is necessary to match the above resistor crossproducts to within the amount of error tolerable in the output offset, i.e., with a 10 V F.S. output, $0.1 \%$ resistor crossproduct match will give $0.1 \% \times 10 \mathrm{~V}$. untrimmable output offset voltage.

## Resistor Values

## Inputs:

$\mathrm{VX}(\min .) \leq \mathrm{VX}_{\mathrm{X}} \leq \mathrm{VX}(\max$.
$\Delta \mathrm{V}_{\mathrm{X}}=\mathrm{V}_{\mathrm{X}}(\max )=.\mathrm{V}_{\mathrm{X}}(\min$.
$\mathrm{V} \mathrm{Z}(\min .) \leq \mathrm{V}_{\mathrm{Z}} \leq \mathrm{V}_{\mathrm{Z}}(\max$.
$\Delta \mathrm{V}_{\mathrm{Z}}=\mathrm{V}_{\mathrm{Z}}($ max. $)=\mathrm{V}_{\mathrm{Z}}(\min$.
VREF $=$ Constant $(+7 \mathrm{~V}$ to $+18 \mathrm{~V})$

## Outputs:

$\mathrm{V}_{0}$ (min.) $\leq \mathrm{V}_{0} \leq \mathrm{V}_{0}$ (max.)
$\Delta \mathrm{V}_{0}=\mathrm{V}_{0}$ (max.) $=\mathrm{V}_{0}$ (min.)
$\mathrm{K}=\frac{\mathrm{V}_{0} \mathrm{~V}_{\mathrm{Z}}}{\mathrm{V}_{\mathrm{X}}}$ (Design Requirement)
$\mathrm{R}_{0}=\frac{\Delta \mathrm{V}_{0}}{750 \mu \mathrm{~A}}, \mathrm{R}_{\mathrm{b}}=\frac{\Delta \mathrm{V}_{\mathrm{REF}}}{250 \mu \mathrm{~A}}, \mathrm{R}_{4}=\frac{\Delta \mathrm{V}_{\mathrm{Z}}}{200 \mu \mathrm{~A}}$
$R_{c}=\frac{\Delta V_{0} V_{\text {REF }}}{750 \mu \mathrm{~A} \Delta \mathrm{~V}_{0}-700 \mu \mathrm{~A} \mathrm{~V}_{0}(\text { max. })}$
$\mathrm{R}_{\mathrm{d}}=\frac{\Delta \mathrm{V}_{\mathrm{X}} \mathrm{V}_{\mathrm{REF}}}{250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{Z}}-200 \mu \mathrm{~A} \mathrm{~V}} \mathrm{~V}_{\mathrm{Z}}$ (max.) $)$
$\mathrm{R}_{\mathrm{a}}=\frac{\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}}{\mathrm{R}_{\mathrm{b}}}, \mathrm{R}_{\mathrm{az}}=\frac{\mathrm{R}_{\mathrm{c}} \mathrm{R}_{4}}{\mathrm{R}_{\mathrm{b}}}, \mathrm{R}_{\mathrm{ao}}=\frac{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}{\mathrm{R}_{\mathrm{b}}}$
$R_{1}=\frac{\Delta V_{0} \Delta V_{Z}}{600 \mu A K}$

## Divider Circuit with Offset Adjustment



## General

$10 \mathrm{~K} \leq \mathrm{R}_{5}=\mathrm{R}_{13}=\mathrm{R}_{17} \leq 50 \mathrm{~K}$
$R_{7}+R_{8} \approx R_{1}| | R_{a}| | R_{a z}| | R_{a o}$
$R_{6} \approx R_{7}$ (Vs/0.05)
$\mathrm{R} 9=\mathrm{Rb}$
$R_{10} \approx 100 \times R_{4}$
$\mathrm{R}_{11}=20 \mathrm{~K}$
$\mathrm{R}_{12}=100 \mathrm{~K}$
$R_{14}+R_{15} \approx R_{0}| | R_{c}$
$\mathrm{R}_{16} \approx \mathrm{R}_{15}\left(\mathrm{~V}_{\mathrm{S}} / 0.10\right)$

Example: Two-Quad Divider
$V_{0}=K(V x / V Z), K=k, V_{R E F}=+V S=+15 \mathrm{~V}$
$-10 \leq \mathrm{V} \leq+10$, therefore $\Delta \mathrm{V} \mathrm{X}=20$
$0 \leq V Z \leq+10$, therefore $\Delta V Z=20$
$-10 \leq V_{0} \leq+10$, therefore $\Delta \mathrm{V}_{0}=20$

| $R_{0}=26.7 \mathrm{~K}$ | $R_{1}=333 \mathrm{~K}$ |
| :--- | :--- |
| $R_{b}=60 \mathrm{~K}$ | $R_{5}, R_{13}, R_{17}=10 \mathrm{~K}$ |
| $R_{4}=50 \mathrm{~K}$ | $R_{7}, R_{15}=1 \mathrm{~K}$ |
| $R_{c}=37.5 \mathrm{~K}$ | $R_{8}, R_{11}=20 \mathrm{~K}$ |
| $R_{d}=300 \mathrm{~K}$ | $R_{6}, R_{9}, R_{16}=300 \mathrm{~K}$ |
| $R_{a}=187.5 \mathrm{~K}$ | $R_{10}=4.7 \mathrm{M}$ |
| $R_{a z}=31.25$ | $R_{12}=100 \mathrm{~K}$ |
| $R_{a 0}=133 \mathrm{~K}$ |  |

$R b=60 \mathrm{~K}$
$\mathrm{R}_{5}, \mathrm{R}_{13}, \mathrm{R}_{17}=10 \mathrm{~K}$
$R_{7}, R_{15}=1 \mathrm{~K}$
R8, R11 $=20 \mathrm{~K}$
R6, R9, R16 $=300 \mathrm{~K}$
R10 $=4.7 \mathrm{M}$
$\mathrm{R}_{12}=100 \mathrm{~K}$

Figure 7. Divider Circuit with Offset Adjustment

## Divider Circuit Offset Adjustment Procedure

1. Set each trimmer pot to 0 V on the wiper.
2. Connect $\mathrm{V}_{\mathrm{X}}$ (input) to ground. Put a DC voltage of approximatey $1 / 2 \mathrm{VZ}$ (max.) DC on the VZ (input) with an AC (squarewave is easiest) voltage of $1 / 2 \mathrm{VZ}$ (max.) peak-to-peak superimposed on it. Adjust XOS (R5) for zero feedthrough. (No AC at $\mathrm{V}_{0}$ )

3. Connect $\mathrm{V}_{\mathrm{X}}$ (input) to $\mathrm{V}_{\mathrm{Z}}$ (input) and put in the $1 / 2 \mathrm{VZ}$ (max.) DC with an AC of approximately 20 mV less than VZ (max.).

Adjust ZOS (R13) for zero feedthrough.

4. Return $\mathrm{V}_{\mathrm{X}}$ (Input) to ground and connect VZ (max.) DC on $\mathrm{V}_{\mathrm{Z}}$ (input). Adjust output $\operatorname{VOS}\left(\mathrm{R}_{17}\right)$ for $\mathrm{V}_{\mathrm{O}}=$ 0 Vo
5. Connect $\mathrm{V}_{\mathrm{X}}$ (input) to $\mathrm{V}_{\mathrm{Z}}$ (input) and and in $\mathrm{V}_{\mathrm{Z}}$ (max.) DC. (The output will equal K.) Decrease the input slowly until the output $\left(\mathrm{V}_{0}-\mathrm{K}\right)$ deviates beyond the desired accuracy. Adjust ZOS to bring it back into tolerance and return to Step 4. Continue steps 4 and 5 until VZ reduces to the lowest value desired.

Notice that as the input to VX and VZ gets closer to zero (an illegal state) the system noise will predominate so much that an integrating voltmeter will be very helpful.

## Square Root Circuit $\mathrm{V}_{0}=\mathrm{N} \sqrt{ } / \mathrm{VX}$



Figure 8.
$\frac{v_{X} V_{\text {REF }}}{R_{1} R_{b}}+\frac{v_{\text {REF }}}{R_{a} R_{b}}+\frac{v_{0} V_{\text {REF }}}{R_{a 0} R_{b}}=\frac{v_{0}^{2}}{R_{0} R_{4}}+\frac{v_{0} v_{\text {REF }}}{R_{c} R_{4}}+\frac{v_{0} V_{\text {REF }}}{R_{0} R_{d}}+\frac{v_{\text {REF }}{ }^{2}}{R_{c} R_{d}}$
If $R_{a} R_{b}=R_{c} R_{d}$ and $R_{a o} R_{b} R_{0} R_{d}+R_{a o} R_{b} R_{c} R_{4}=R_{c} R_{d} R_{0} R_{4}$

and $\mathrm{V}_{0}=\mathrm{N} \sqrt{\mathrm{V}_{\mathrm{X}}}$ where $\mathrm{N}=\sqrt{\mathrm{K}}$
$0 \leq \mathrm{V}_{\mathrm{X}} \leq \mathrm{V}_{\mathrm{X}}$ (max.) and $\mathrm{V}_{0}(\max )=.\mathrm{N} \sqrt{\mathrm{V}_{\mathrm{X}}(\text { max. })}$
$\mathrm{N}=\frac{\mathrm{V}_{0}}{\sqrt{\mathrm{~V}_{\mathrm{X}}}}($ Design Requirements $)$
$R_{1}=\frac{V_{0}(\text { max. })^{2}}{74 \mu \mathrm{~A} \mathrm{~N}}$
$\mathrm{R}_{\mathrm{a}}=\mathrm{R}_{\mathrm{d}}=\frac{\mathrm{V}_{\mathrm{REF}}}{50 \mu \mathrm{~A}}$
$\mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{c}}=\frac{\mathrm{V}_{\mathrm{REF}}}{150 \mu \mathrm{~A}}$
$R_{4}=\frac{V_{0}(\text { max. })}{50 \mu \mathrm{~A}}$
$\mathrm{R}_{\mathrm{ao}}=\frac{\mathrm{V}_{0}(\text { max. })}{125 \mu \mathrm{~A}}$
$R_{0}=\frac{\mathrm{V}_{0}(\text { max. })}{225 \mu \mathrm{~A}}$

## Square Root Circuit Offset Adjust



Figure 9. Square Root Circuit Offset Adjust
$10 \mathrm{~K} \leq \mathrm{R}_{5}=\mathrm{R}_{13} \leq 50 \mathrm{~K}$
$\mathrm{R}_{7}=100 \Omega$
$\mathrm{R}_{6}=\mathrm{R}_{7} \frac{\mathrm{~V}_{\mathrm{S}}}{0.05}$
$\mathrm{R}_{8}=\mathrm{R}_{1}\left\|\mathrm{R}_{\mathrm{a}}\right\| \mathrm{R}_{\mathrm{ao}}$
$\mathrm{R}_{9}=\mathrm{R}_{\mathrm{b}}$
$\mathrm{R}_{10}=\mathrm{R}_{0} \| \mathrm{R}_{\mathrm{C}}$
$\mathrm{R}_{11}=100 \Omega$
$\mathrm{R}_{12}=\mathrm{R}_{11} \frac{\mathrm{~V}_{\mathrm{S}}}{0.1}$

## Procedure

1. Set both trimmer pots to 0 V on the wiper.
2. Put in a full scale ( 0 to $V_{X}$ (max.) squarewave on $V_{X}$ input. Adjust $\operatorname{XOS}(\mathrm{R} 5)$ for proper peak-to-peak amplitude on $V_{0}$ output. (Scaling adjust)
3. Connect $\mathrm{V}_{\mathrm{X}}$ input to ground. Adjust $\operatorname{VOS}(\mathrm{R} 13)$ for 0 V on $V_{0}$ output.

## Squaring Circuits $\mathrm{V}_{0}=\mathrm{KV} \mathrm{X}^{2}$



Figure 10. Squaring Circuit
$\frac{\mathrm{V}_{\mathrm{X}}^{2}}{\mathrm{R}_{1}{ }^{2}}+\frac{2 \mathrm{~V}_{\mathrm{X}} \mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{1} \mathrm{R}_{\mathrm{a}}}+\frac{\mathrm{V}_{\mathrm{REF}}{ }^{2}}{\mathrm{R}_{\mathrm{a}}{ }^{2}}=\frac{\mathrm{V}_{0} \mathrm{~V}_{\text {REF }}}{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}+\frac{\mathrm{V}_{\mathrm{REF}}{ }^{2}}{\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}}+\frac{\mathrm{V}_{\mathrm{X}} \mathrm{V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}}$
if $\mathrm{R}_{\mathrm{a}}{ }^{2}=\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}}$ and $\mathrm{R}_{1} \mathrm{R}_{\mathrm{a}}=2 \mathrm{R}_{\mathrm{CX}} \mathrm{R}_{\mathrm{D}}$
then $\frac{\mathrm{V}_{0} \mathrm{~V}_{\mathrm{REF}}}{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}=\frac{\mathrm{V}_{\mathrm{X}}{ }^{2}}{\mathrm{R}_{1}{ }^{2}}$ or $\mathrm{V}_{0}=\mathrm{KV}_{\mathrm{X}}{ }^{2}$ where $\mathrm{K}=\frac{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}{\mathrm{V}_{\mathrm{REF} \mathrm{R}_{1}{ }^{2}}{ }^{2}}$
$\mathrm{V}_{\mathrm{X}}(\min .) \leq \mathrm{VX}_{\mathrm{X}} \leq \mathrm{V}_{\mathrm{X}}(\max .) \quad \Delta \mathrm{V}_{\mathrm{X}}=\mathrm{V}_{\mathrm{X}}(\max )-.\mathrm{V}_{\mathrm{X}}(\min$.
$\mathrm{K}=\frac{\mathrm{V}_{0}}{\mathrm{~V}_{\mathrm{X}}{ }^{2}}$ (Design Requirement)
$R_{1}=\frac{\Delta V_{X}}{200 \mu \mathrm{~A}}$
$\mathrm{R}_{\mathrm{a}}=\frac{\Delta \mathrm{V}_{\mathrm{X}} \mathrm{V}_{\text {REF }}}{250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{X}}-200 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{X}}(\text { max. })}$
$R_{d}=\frac{V_{R E F}}{250 \mu \mathrm{~A}}$
$\mathrm{R}_{\mathrm{c}}=\frac{\mathrm{R}_{\mathrm{a}}{ }^{2}}{\mathrm{R}_{\mathrm{d}}}$
$\mathrm{R}_{\mathrm{cx}}=\frac{\mathrm{R}_{1} \mathrm{R}_{\mathrm{a}}}{2 \mathrm{R}_{\mathrm{d}}}$
$\mathrm{R}_{0}=\frac{\Delta \mathrm{V}_{\mathrm{X}}{ }^{2} \mathrm{~K}}{160 \mu \mathrm{~A}}$

## Squaring Circuits Offset Adjust



Figure 11. Squaring Circuit Offset Adjust
$10 \mathrm{~K} \leq \mathrm{R}_{10}=\mathrm{R}_{11} \leq 50 \mathrm{~K}$
$\mathrm{R}_{8}, \mathrm{R}_{15}=100 \Omega$
$\mathrm{R}_{9}, \mathrm{R}_{14}=100 \Omega \frac{\mathrm{~V}_{\mathrm{S}}}{0.1}$
$\mathrm{R}_{5}, \mathrm{R}_{6}=\mathrm{R}_{1} \| \mathrm{R}_{\mathrm{a}}$
$\mathrm{R}_{16}=\mathrm{R}_{0}\left\|\mathrm{R}_{\mathrm{c}}\right\| \mathrm{R}_{\mathrm{a}}$

## Procedure

1. 1.Set both trimmer pots to 0 V on the wiper.
2. 2.Put in a full scale $\left( \pm V_{X}\right)$ squarewave on $V_{X}$ input. Adjust ZOS(R10) for uniform output.
3. 3.Connect $\mathrm{V}_{\mathrm{X}}$ input to ground. $\operatorname{Adjust} \operatorname{VOS}\left(\mathrm{R}_{11}\right)$ for 0 V on $V_{0}$ outputs.

## Appendix 1-System Errors

There are four types of accuracy errors which affect overall system performance. They are:

- Nonimearity-Incremental deviation from absolute accuracy. See Note 1.
- Scaling Error-Linear deviation from absolute accuracy.
- Output Offset-Constant deviation from absolute accuracy.
- Feedthrough.-Cross-product errors caused by input offsets and external circuit limitations. See Note 2.

This nonlinearity error in the transfer function of the RC4200 is $\pm 0.1 \%$ maximum ( $\pm 0.03$ maximum for the RC4200A). That is,

$$
\mathrm{I}_{3}=\frac{\mathrm{I}_{1} \mathrm{I}_{2}}{\mathrm{I}_{4}} \pm 0.1 \% \text { F.S. }{ }^{(4)}
$$

The other system errors are caused by voltage offsets on the inputs of the RC4200 and can be as high as $\pm 3.0 \%$ ( $\pm 2.0 \%$ for RC4200A).

$$
\mathrm{V}_{0}=\frac{\mathrm{V}_{\mathrm{X}} \mathrm{~V}_{\mathrm{Y}}}{\mathrm{~V}_{\mathrm{Z}}} \frac{\mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{R}_{1} \mathrm{R}_{2}} \pm 3.0 \% \text { F.S. }{ }^{(3)(4)}
$$



65-1871
Figure 12.

## Notes:

1. The input circuits tend to become unstable at $\mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4}<50 \mu \mathrm{~A}$ and linearity decreases when $\mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4}>$ $250 \mu \mathrm{~A}$ (e.g., @ $1_{1}=l_{2}=500 \mu \mathrm{~A}$ nonlinearity error $\approx 0.5 \%$ ).
2. This section will not deal with feedthrough which is proportional to frequency of operation and caused by stray capacitance and/or bandwidth limitations. (refer to Figure 12.)
3. Not including resistor tolerance or output offset on the operational amplifier.
4. For $50 \mu \mathrm{~A} \leq \mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4} \leq 250 \mu \mathrm{~A}$.

## Errors Caused by Input Offsets



System errors can be greatly reduced by externally trimming the input offset voltages of the RC4200. ( $\pm 3.0 \%$ F.S. for RC4200 and $\pm 0.1 \%$ for RC4200A.)


If $\mathrm{XOS}=\mathrm{XOSX}, \mathrm{YOS}=\mathrm{YOSY}, \mathrm{ZOS}=-\mathrm{VOSZ}$,

$$
\text { then } \mathrm{V}_{\mathrm{O}} \frac{\mathrm{~V}_{\mathrm{X}} \mathrm{~V}_{\mathrm{Y}}}{\mathrm{~V}_{\mathrm{Z}}} \frac{\mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{R}_{1} \mathrm{R}_{2}} \pm 0.3 \% \text { F.S.) }
$$

Figure 13. RC4200 with Input Offset Adjustment

## Extended Range Circuit Errors

The extended range configurations have a disadvantage in that additional accuracy errors may be introduced by resistor product mismatching.

## Multiplier

An error in resistor product matching will cause an equivalent feedthrough or output offset error. See Figure 6.
$\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{CX}} \mathrm{R}_{\mathrm{d}} \pm \alpha, \mathrm{V}_{\mathrm{X}}$ feedthrough $\left(\mathrm{V}_{\mathrm{Y}}=0\right)=\mathrm{I} \alpha \mathrm{V}_{\mathrm{X}}$
$\mathrm{R}_{2} \mathrm{Ra}_{\mathrm{a}}=\mathrm{R}_{\mathrm{CY}} \mathrm{R}_{\mathrm{d}} \pm \beta, \mathrm{V}_{\mathrm{Y}}$ feedthrough $\left(\mathrm{V}_{\mathrm{X}}=0\right)= \pm \beta \mathrm{V}_{\mathrm{Y}}$
$\mathrm{Ra}_{\mathrm{a}} \mathrm{Rb}_{\mathrm{b}}=\mathrm{RcR}_{\mathrm{d}} \pm \gamma, \mathrm{V}_{0}$ offset $\left(\mathrm{VX}=\mathrm{V}_{\mathrm{Y}}=0\right)= \pm \gamma \mathrm{VREF}^{*}$

## Note:

* Output offset errors can always be trimmed out with the output op amp offset adjust, VOS (R16).


## Reducing Mismatch Errors

You need not use $0.01 \%$ resistors to reduce resistor product mismatch errors. Here are a couple of ways to obtain maximum accuracy out of the extended range multiplier (see Figure 4) using $1 \%$ resistors.

## Method 1

$\mathrm{V}_{\mathrm{X}}$ feedthrough, for example, occurs when $\mathrm{VY}=0$ and VOSY $\neq 0$. This $V_{X}$ feedthrough will equal $\pm \mathrm{V}_{\mathrm{X}}$ Vosy. Also, if VOSZ $\neq 0$, there is a $V_{X}$ feedthrough equal to VXVOSZ. A resistor-product error of $\alpha$ will cause a $V_{X}$ feedthrough of $\pm \alpha V_{X}$. Likewise, $V_{Y}$ feedthrough errors are: $\pm \mathrm{V}_{Y}$ VOSX, $\pm \mathrm{V}_{Y}$ VosZ and $\pm \beta \mathrm{VY}$

Total feedthrough:
$\pm \mathrm{V}_{\mathrm{X}}$ Vosy $\pm \mathrm{VY} \mathrm{V}_{\text {OSX }} \pm \alpha \mathrm{VX} \pm \beta \mathrm{VY} \pm(\mathrm{VX}+\mathrm{VY})$ VOSZ
By carefully abusing $\operatorname{XOS}(\mathrm{R} 5), \mathrm{YOS}(\mathrm{R} 9)$ and $\operatorname{ZOS}\left(\mathrm{R}_{2} 0\right)$ this equation can be made to very nearly equal zero and the feedthrough error will practically disappear.

A residual of set will probably remain which can be trimmed outwith $\operatorname{VOS}\left(\mathrm{R}_{16}\right)$ at the output of amp.

## Method 2

Notice that the ratios of $R_{1} R_{b}: R_{C X} R_{d}$ and $R_{2} R_{a}: R_{C Y} R_{d}$ are both dependent of $R_{d}$ also that $R_{1}, R_{2}, R_{a}$ and $R_{b}$ are all functions of the maximum input requirements. By designing a multiplier for the same input ranges on both $\mathrm{V}_{\mathrm{X}}$ and $\mathrm{V}_{\mathrm{Y}}$ then $R_{1}=R_{2}, R_{C X}=R_{C Y}$ and $R_{a}=R_{b}$. (Note: it is acceptable to design a four quadrant multiplier and use only two quadrants of it.)

Select $\mathrm{R}_{\mathrm{d}}$ to be $1 \%$ or $2 \%$ below (or above) the calculated value. This will cause $\alpha$ and $\beta$ to both be positive (or negative) by nearly the same amount. Now the effective value of $\mathrm{R}_{\mathrm{d}}$ can be trimmed with an offset adjustment $\operatorname{ZOS}\left(\mathrm{R}_{20}\right)$ on pin 5.

This technique causes: a slight gain error which can be compensated with the R0 value, and an output of offset error that can be trimmed with $\operatorname{VOS}(\mathrm{R} 16)$ on the output op amp.

## Extended Range Divider

The only cross-product error of interest is the VZ feedthrough ( $\mathrm{VX}=0$ and $\operatorname{VOSX} \neq 0$ ) which is easily adjusted with XOS(R5). See Figure 6.

Resistor product mismatch will cause scaling errors (gain) that could be a problem for very low values of VZ. Adjustments to $\operatorname{YOS}(\mathrm{R} 18)$ can be made to improve the high gain accuracy.

## Square Root and Squaring

These circuits are functions of single variables so feedthrough, as such, is not a consideration. Cross product errors will effect incremental accuracy that can be corrected $\operatorname{YOS}\left(\mathrm{R}_{14}\right)$ or $\operatorname{ZOS}\left(\mathrm{R}_{10}\right)$. See Figure 9 and Figure 11.

## Appendix 2—Applications

Design Considerations for RMS-to-DC Circuits

## Average Value

Consider Vin $=$ Asin $\omega \tau$. By definition,
$\mathrm{V}_{\mathrm{AG}}=\int_{0}^{\frac{\mathrm{T}}{2}} \mathrm{~V}_{\mathrm{IN}} \mathrm{dt}$
Where $\mathrm{T}=$ Period

$$
\begin{aligned}
\omega & =2 \pi f \\
& =\frac{2 \pi}{T}
\end{aligned}
$$


$\mathrm{V}_{\mathrm{AG}}=\frac{2}{\mathrm{~T}} \int_{0}^{\frac{\mathrm{T}}{2}} \mathrm{~A} \sin \omega \mathrm{tdt}$
$=\frac{2 \mathrm{~A}}{\mathrm{~T}}\left[-\frac{1}{\omega} \cos \omega \mathrm{t}\right]_{0}^{\frac{\mathrm{T}}{2}}$

$$
=\frac{2 \mathrm{~A}}{2 \pi}[-\cos (\pi)+\cos (0)]
$$

Average Value of $\mathrm{A} \sin \omega \mathrm{t}$ is $\frac{2}{\pi} \mathrm{~A}$

## RMS Value

Again, consider VIN $=A \sin \omega t$
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\mathrm{V}_{\mathrm{AVG}}}=\sqrt{\frac{1}{\mathrm{~T}} \int_{0}^{\mathrm{T}}\left[\mathrm{V}_{\mathrm{IN}}\right]^{2} \mathrm{dt}}$
$\mathrm{V}_{\mathrm{rms}}$ for Asin $\omega \mathrm{tdt}$ :
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\frac{1}{\mathrm{~T}} \int_{0}^{\mathrm{T}} \mathrm{A}^{2} \sin ^{2} \omega \mathrm{tdt}}$
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\frac{\mathrm{A}^{2}}{\mathrm{~T}} \int_{0}^{\mathrm{T}}\left[\frac{1}{2}-\frac{1}{2} \cos 2 \cos 2 \omega \mathrm{t}\right] \mathrm{dt}}$
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\frac{\mathrm{A}^{2}}{2}\left[\frac{\mathrm{~T}}{2}-\frac{1}{4 \omega} \sin 2 \omega \mathrm{t}\right]_{0}^{\mathrm{T}}}$
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\frac{\mathrm{A}^{2}}{2}\left[\frac{\mathrm{~T}}{2}\right]}$
$\mathrm{V}_{\mathrm{rms}}=\sqrt{\frac{\mathrm{A}^{2}}{2}}$

Therefore, the rms value of Asin $\omega$ t becomes:
$\mathrm{V}_{\mathrm{rms}}=\frac{\mathrm{A}}{\sqrt{2}}$
RMS Value for Rectified Sine Waves
Consider $V_{\text {in }}=|\mathrm{A} \sin \omega \mathrm{t}|$, a rectified wave. To solve, integrate of each half cycle.
i.e. $\frac{1}{\mathrm{~T}} \int_{0} \mathrm{TV}_{\mathrm{in}}^{2} \mathrm{dt}=$

$$
\frac{1}{\mathrm{~T}}\left[\int_{0}^{\frac{\mathrm{T}}{2}} \mathrm{~A}^{2} \sin ^{2} \omega \mathrm{tdt}+\int_{\frac{\mathrm{T}}{2}}^{\mathrm{T}}(-\mathrm{A} \sin \omega \mathrm{t})^{2} \mathrm{dt}\right]
$$

This is the same as $\frac{1}{1} \int_{0}^{T A^{2}} \sin ^{2} \omega t d t$
so, $|A \sin \omega t|_{\mathrm{rms}}=A \sin \omega \mathrm{t}_{\mathrm{rms}}$
Practical Consideration: $|\mathrm{Asin} \omega \mathrm{t}|$ has high-order harmonics; Asinct does not. Therefore, non-ideal integrators may cause different errors for two approaches.
(a)


Figure 14.
$\operatorname{Avg}\left[\frac{\mathrm{V}_{\mathrm{IN}}^{2}}{\mathrm{~V}_{0}}\right]=\mathrm{V}_{0}$
implies $\mathrm{V}_{0}=\sqrt{\operatorname{Avg}\left(\left|\mathrm{V}_{\mathrm{IN}}{ }^{2}\right|\right)}$
$\mathrm{V}_{0}=\sqrt{\operatorname{Avg} \mathrm{V}_{\mathrm{IN}}}{ }^{2}$


Figure 15. RMS to DC Converter Vout $=\sqrt{ } \mathrm{V}_{\mathrm{IN}}{ }^{2}$

## Amplitude Modulator with A.G.C.

In many AC modulator applications, unwanted output modulation is caused by variations in carrier input amplitude. The versatility of the RC4200 multiplier can be utilizes to eliminate this undesired fluctuation. The extended range multiplier circuit (Figure 4) shows an output amplitude inversely proportional to the reference voltage VREF.
i.e., $V_{0}=\frac{V_{X} V_{Y}}{V_{\text {REF }}} \frac{R_{0} R_{d}}{R_{1} R_{2}}$

By making $\mathrm{V}_{\text {REF }}$ proportional to $\mathrm{V}_{\mathrm{Y}}$ (where $\mathrm{V}_{\mathrm{Y}}$ is the carrier input) such that:

$$
\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{H}}=\int\left(\left|\mathrm{V}_{\mathrm{Y}}\right|\right)
$$

Then the denominator becomes a variable value that automatically provides constant gain, such that the modulating input ( $\mathrm{V}_{\mathrm{X}}$ ) modulates the carrier ( VY ) with a fixed scale factor even though the carrier varies in amplitude.

If $\mathrm{V}_{\mathrm{H}}$ is made proportional to the average value of $\mathrm{A} \sin \omega \mathrm{t}$ (i.e., $2 \mathrm{~A} / \pi$ ) and scaled by a value of $\pi / 2$ then:
$\mathrm{V}_{\mathrm{H}}=\mathrm{A}$
and if: $\mathrm{VX}=$ Modulating input $(\mathrm{VM})$
and: VY Carrier input (Asin $\omega \mathrm{t}$ )
Then: $\mathrm{V}_{0}=\mathrm{K} \mathrm{VM}_{\mathrm{M}} \sin \omega \mathrm{t}$ where $\mathrm{K}=\frac{\mathrm{R}_{0} \mathrm{R}_{\mathrm{d}}}{\mathrm{R}_{1} \mathrm{R}_{2}}$
The resistor scaling is determined by the dynamic range of the carrier variation and modulating input.

The resistor values are solved, as with the other extended range circuits, in terms of the input voltages.

Input voltages:
Modulation voltage $\left(\mathrm{V}_{\mathrm{M}}\right): 0 \leq \mathrm{V}_{\mathrm{M}} \leq \mathrm{V}_{\mathrm{X}}(\max$.)
Carrier ( $\mathrm{V}_{\mathrm{Y}}$ ): $\mathrm{V}_{\mathrm{Y}}=\mathrm{Asin} \omega \mathrm{t}$
Carrier amplitude fluctuation ( $\Delta \mathrm{A}$ ):
A (min.) sint $\leq \mathrm{VY} \leq \mathrm{A}($ max. $) \sin \Omega \omega t$
Dynamic Range (N): A(max.)/A(min.),
$\mathrm{A}(\max )=.\mathrm{V}_{\mathrm{H}}($ max. $)$ and $\mathrm{A}(\min )=.\mathrm{V}_{\mathrm{H}}(\min$.


Figure 16. Amplitude Modulator with A.G.C.

The maximum and minimum values for $\mathrm{I}_{1}$ and $\mathrm{I}_{2}$ lead to:

$$
\begin{aligned}
& \mathrm{I}_{1}(\max .)=\frac{\mathrm{V}_{\mathrm{X}}(\max .)}{\mathrm{R}_{1}}+\frac{\mathrm{V}_{\mathrm{H}}(\max .)}{\mathrm{R}_{\mathrm{a}}}=250 \mu \mathrm{~A} \\
& \mathrm{I}_{1}(\min .)=\frac{\mathrm{V}_{\mathrm{H}}(\min .)}{\mathrm{R}_{\mathrm{a}}}=50 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{M}}(\min .)=0 \\
& \mathrm{I}_{2}(\max .)=\frac{\mathrm{A}(\max .)}{\mathrm{R}_{2}}+\frac{\mathrm{V}_{\mathrm{H}}(\max .)}{\mathrm{R}_{\mathrm{a}}}=250 \mu \mathrm{~A} \\
& \mathrm{I}_{2}(\min .)=\frac{\mathrm{V}_{\mathrm{H}}(\min .)}{\mathrm{R}_{\mathrm{a}}}=50 \mu \mathrm{~A}
\end{aligned}
$$

For a dynamic range of N , where

$$
\mathrm{N}=\frac{\mathrm{A}(\max .)}{\mathrm{A}(\min .)}<5,
$$

These equations combine to yield:

$$
\begin{aligned}
& \mathrm{R}_{1}=\frac{\mathrm{V}_{\mathrm{X}}(\max .)}{(5-\mathrm{N}) 50 \mu \mathrm{~A}}, \mathrm{R} 2 \frac{\mathrm{~A}(\max .)}{(5-\mathrm{N}) 50 \mu \mathrm{~A}} \\
& \mathrm{R}_{\mathrm{a}}=\frac{\mathrm{A}(\min .)}{50 \mu \mathrm{~A}} \text { and } \mathrm{R}_{\mathrm{O}}=\mathrm{K} \frac{\mathrm{R}_{1} \mathrm{R}_{2}}{\mathrm{R}_{\mathrm{a}}}
\end{aligned}
$$

Example 1
$\mathrm{V}_{\mathrm{Y}}=\mathrm{A} \sin \omega \mathrm{t} 2.5 \mathrm{~V} \leq \mathrm{A} \leq 10 \mathrm{~V}$, therefore $\mathrm{N}=4$
$0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{M}} \leq 10 \mathrm{~V}$, therefore $\mathrm{V}_{\mathrm{X}}($ max. $)=10 \mathrm{~V}$
$\mathrm{K}=1$, therefore $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{M}} \sin \omega \mathrm{t}$

$$
\begin{aligned}
& \mathrm{R}_{1}=\frac{\mathrm{V}_{\mathrm{X}} \text { (max.) }}{50 \mu \mathrm{~A}}=\frac{10 \mathrm{~V}}{50 \mu \mathrm{~A}}=200 \mathrm{~K} \\
& \mathrm{R}_{1}=\frac{\mathrm{A}(\text { max. })}{50 \mu \mathrm{~A}}=\frac{10 \mathrm{~V}}{50 \mu \mathrm{~A}}=200 \mathrm{~K} \\
& \mathrm{R}_{\mathrm{a}}=\frac{\mathrm{A}(\mathrm{~min} .)}{50 \mu \mathrm{~A}}=\frac{2.5 \mathrm{~V}}{50 \mu \mathrm{~A}}=50 \mathrm{~K} \\
& \mathrm{R}_{\mathrm{O}}=\mathrm{K} \frac{\mathrm{R}_{1} \mathrm{R}_{2}}{\mathrm{R}_{\mathrm{a}}}=1 \frac{200 \mathrm{~K} \times 200 \mathrm{~K}}{50 \mathrm{~K}}=800 \mathrm{~K}
\end{aligned}
$$

## Example 2

$\mathrm{VY}=\mathrm{A} \sin \omega \mathrm{t} 3 \leq \mathrm{A} \leq 6$, therefore $\mathrm{N}=2$
$0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{M}} \leq 8 \mathrm{~V}$, therefore $\mathrm{VX}_{\mathrm{X}}$ (max.) $=8 \mathrm{~V}$
$\mathrm{K}=0.2$, therefore $\mathrm{V}_{0}=0.2 \mathrm{Vm}_{\mathrm{M}}$ sinwt
so:
$\mathrm{R}_{1}=53.3 \mathrm{~K}, \mathrm{R}_{2}=40 \mathrm{~K}$
$\mathrm{R}_{\mathrm{a}}=60 \mathrm{~K}$ and $\mathrm{R}_{0}=7.11 \mathrm{~K}$


## Limited Range, First Quadrant Applications

The following circuit has the advantage that cross-product errors are due only to input offsets and nonlinearity error is sightly error is slightly less for lower input currents.

The circuit also has no standby current to add to the noise content, although the signal-to-noise ratio worsens at very low input currents $(1-5 \mu \mathrm{~A})$ due to the noise current of the input stages.

The RSCs filter circuits are added to each input to improve the stability for input currents below $50 \mu \mathrm{~A}$.

## Caution!

The bandpass drops off significantly for lower currents $(<50 \mu \mathrm{~A})$ and non-symmetrical rise and fall times can cause second harmonic distortion.

Thermal Symmetry


The scale factor is sensitive to temperature gradients across the chip in the lateral direction. Where possible, the package should be oriented such that forces generating temperature gradients are located physically on the line of thermal symmetry. This will minimize scale-factor error due to thermal gradients.






Figure 18. Outputs


Figure 19a. Output Noise Current ( $\mathrm{I}_{3}$ ) vs. Input Currents ( $\mathrm{I}_{1}, \mathrm{I}_{2}$ ) for $\mathrm{I}_{4}=250 \mu \mathrm{~A}$


Figure 19b. Output Noise Current (l3) vs. Input Currents ( $\mathrm{I}_{4}, \mathrm{I}_{1}$ ) for $\mathrm{I}_{\mathbf{2}}=\mathbf{2 5 0} \mu \mathrm{A}$


Figure 20. AC Feedthrough vs. Frequency

## Mechanical Dimensions

## 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 8 |  |  |  | 8 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |  |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |  |  |  |
| D1 | .005 | - | .13 | - |  |  |  |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |  |  |  |
| e | .100 | BSC | 2.54 BSC |  |  |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |  |  |  |
| N | $8^{\circ}$ |  |  |  |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Mechanical Dimensions (continued)

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be .023 ( .58 mm ) for leads number $1,4,5$ and 8 only.
3. Dimension " $Q$ " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :---: | :---: | :---: |
| RC4200N | 8-Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4200AN | 8-Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4200M | 8-Lead SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4200AM | 8-Lead SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4200D | 8-Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4200AD | 8-Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4200AD/883B | 8-Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Note:

/883B suffix denotes MIL-STD-883, Level B processing

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4207

## Precision Monolithic Dual Operational Amplifier

## Features

- Low Noise $-0.35 \mu \mathrm{~V}$ p-p $(0.1 \mathrm{~Hz}$ to 10 Hz$)$
- Ultra-low VOS - $75 \mu \mathrm{~V}$
- Ultra-low VoS drift $-1.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Long term Vos stability $-0.2 \mu \mathrm{~V} / \mathrm{Mo}$
- Low input bias and offset currents $- \pm 5 \mathrm{nA}$
- High gain $-400 \mathrm{~V} / \mathrm{mV}$
- Fits 4558 socket
- Industry standard pinout
- 8-lead mini-DIP


## Description

Designed for low level signal conditioning and instrumentation applications, the 4207 is a precision dual amplifier combining excellent DC input specifications with low input noise characteristics. Ultra low input offset voltage, low drift, high CMRR, and low input bias currents serve to reduce input related errors to less than $0.01 \%$ in a typical high gain instrumentation amplifier system ( $\mathrm{AV}=1000$ ). The 4207 contains two separate amplifiers with a high degree of isolation between them; each is complete requiring no external compensation capacitors or offset nulling potentiometers.

The inherent VOS is typically less than $150 \mu \mathrm{~V}$, resulting in superior temperature drift, and this low initial offset is further reduced by "Zener-zap" nulling when the wafers are tested.

Advanced thin film and nitride dielectric processing allows the 4207 to achieve its high performance and small size (the 4207 is offered in 8 -lead DIPs). The 4207 fits the industry standard 8-lead op amp pin-out.

## Block Diagram



## Pin Assignments

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 18$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 18$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| Internal Power Dissipation ${ }^{3}$ |  |  | 500 | mW |  |
| PDTA < $50^{\circ} \mathrm{C}$ |  |  |  | 468 | mW |
| Output Short Circuit Duration |  |  | Indefinite |  |  |
| Junction Temperature |  |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |  |
| Lead Soldering Temperature $(60 \mathrm{sec})$ |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at |  |  | 6.25 |  | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. For supply voltages less than $\pm 18 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Observe package thermal characteristics.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\theta J A$ | Thermal resistance |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

(VS $= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4207F |  |  | 4207G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 45 | 150 |  | 85 | 250 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 |  | 0.7 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 2.0$ | $\pm 10$ |  | $\pm 1.6$ | $\pm 15$ | nA |
| Average Input Offset Current Drift |  |  | 8.0 |  |  | 12 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 2.0$ | $\pm 10$ |  | $\pm 3.0$ | $\pm 15$ | nA |
| Average Input Bias Current Drift |  |  | 13 |  |  | 18 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 10$ | $\pm 13.5$ |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 10 \mathrm{~V}$ | 94 | 120 |  | 92 | 106 |  | dB |
| Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{Vs}= \pm 4.0 \mathrm{~V} \text { to } \\ & \pm 16.5 \mathrm{~V} \end{aligned}$ | 94 | 115 |  | 92 | 100 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{RL}>2.0 \mathrm{k} \Omega, \\ & \text { VOUT }= \pm 10 \mathrm{~V} \end{aligned}$ | 200 | 450 |  | 75 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $\mathrm{RL}>2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12.6$ |  | $\pm 11$ | $\pm 12.6$ |  | V |
| Power Consumption | RL $=\infty$ |  | 150 | 240 |  | 150 | 240 | mW |

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4207F |  |  | 4207G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{3}$ |  |  | 30 | 75 |  | 60 | 150 | $\mu \mathrm{V}$ |
| Long Term Vos Stability ${ }^{1}$ |  |  | 0.2 |  |  | 0.5 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | $\pm 0.5$ | $\pm 5$ |  | $\pm 2$ | $\pm 10$ | nA |
| Input Bias Current |  |  | $\pm 0.5$ | $\pm 5$ |  | $\pm 2$ | $\pm 10$ | nA |
| Input Noise Voltage | 0.1 Hz to 10 Hz |  | 0.35 |  |  | 0.35 |  | $\mu \mathrm{Vp-p}$ |
| Input Noise Voltage Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 10.3 |  |  | 10.3 |  | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | FO $=100 \mathrm{~Hz}$ |  | 10 |  |  | 10 |  |  |
|  | $\mathrm{FO}=1000 \mathrm{~Hz}$ |  | 9.6 |  |  | 9.6 |  |  |
| Input Noise Current | 0.1 Hz to 10 Hz |  | 14 |  |  | 14 |  | $p A_{p-p}$ |
| Input Noise Current Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 0.32 |  |  | 0.32 |  | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{FO}=100 \mathrm{~Hz}$ |  | 0.14 |  |  | 0.14 |  |  |
|  | FO $=1000 \mathrm{~Hz}$ |  | 0.12 |  |  | 0.12 |  |  |
| Input Resistance (Diff. Mode) |  |  | 60 |  |  | 31 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 200 |  |  | 120 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range ${ }^{4}$ |  | $\pm 11$ | $\pm 14$ |  | $\pm 11$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 11 \mathrm{~V}$ | 100 | 126 |  | 94 | 110 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{VS}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 100 | 110 |  | 94 | 104 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{RL} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{VOUT}= \pm 10 \mathrm{~V} \end{aligned}$ | 400 | 600 |  | 250 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\begin{aligned} & \text { VOUT }= \pm 1.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{~V} \mathrm{~S}= \pm 4.0 \mathrm{~V} \end{aligned}$ | 200 | 400 |  | 100 | 200 |  |  |
| Output Voltage Swing | $R \mathrm{~L} \geq 10 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ | $\pm 13$ |  | V |
|  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.8$ |  | $\pm 12$ | $\pm 12.8$ |  |  |
|  | $R \mathrm{~L} \geq 1 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  |  |
| Slew Rate | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | V/us |
| Closed Loop Bandwidth | AVOL $=+1.0$ |  | 1.5 |  |  | 1.5 |  | MHz |
| Open Loop Output Resistance | VOUT $=0$, IOUT = 0 |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | V S $= \pm 15 \mathrm{~V}, \mathrm{RL}=\infty$ |  | 150 | 200 |  | 160 | 240 | mW |
|  | $\mathrm{V} \mathrm{S}= \pm 4.0 \mathrm{~V}, \mathrm{RL}=\infty$ |  | 35 | 50 |  | 48 | 64 |  |
| Crosstalk | DC | 126 | 155 |  | 126 | 155 |  | dB |

Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of Vos vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in VOS during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

## Typical Performance Characteristics



Figure 1. Input Offset Voltage vs. Temperature


Figure 3. Input Bias Current vs. Temperature


Figure 5. CMRR vs. Frequency


Figure 2. Input Bias Current vs. Differential Input Voltage


Figure 4. Input Offset Current vs. Temperature


Figure 6. PSRR vs. Frequency

Typical Performance Characteristics (continued)


Figure 7. Open Loop Gain vs. Supply Voltage


Figure 9. Closed Loop Response for Various Gain Configurations


Figure 8. Open Loop Gain vs. Frequency


Figure 10. Maximum Undistorted Output vs. Frequency


Figure 11. Output Voltage vs. Load Resistance to Ground

Typical Performance Characteristics (continued)


Figure 12. Power Consumption vs. Total Supply Voltage


Figure 13. Output Short Circuit Current vs. Time

## Typical Applications



Figure 14. Adjustment-Free Precision Summing Amplifier


Figure 15. High Stability Thermocouple Amplifier


Figure 16. Precision Absolute Value Circuit

## Schematic Diagram



## Mechanical Dimensions - 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4207FN | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RC4207GN | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4227

## Dual Precision Operational Amplifier

## Features

－Very low noise
Spectral noise density $-3.8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
$1 / \mathrm{F}$ noise corner frequency -2.7 Hz
－Very low VOS drift－ $0.3 \mu \mathrm{~V} / \mathrm{Mo} ; 0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
－High gain－ $500 \mathrm{~V} / \mathrm{mV}$
－High output drive capability $- \pm 10 \mathrm{~V}$ into 1 K load
－High slew rate－2．7 V／uS
－Wide gain bandwidth product -8 MHz
－High common mode rejection ratio－ 104 dB
－Low input offset voltage－ $75 \mu \mathrm{~V}$
－Low frequency noise $-0.08 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}(0.1 \mathrm{~Hz}$ to 10 Hz$)$
－Low input offset current－ 2.5 nA
－Industry standard pinout
－8－Lead DIP
circuits．Stable operation can be obtained with capacitive loads up to $2000 \mathrm{pF}^{1}$ ．The drift performance is，in fact，so good that the system designer must be cautioned that stray thermoelectric voltages generated by dissimilar metals at the contacts to the input terminals are enough to degrade its per－ formance．For this reason it is also important to keep both input terminals at the same relative temperature．

The performance of the RC4227 is achieved using precision amplifier design techniques coupled with a process that combines nitride transistors and capacitors with precision thin－film resistors．The die size savings of nitride capacitors and thin film resistors allow the RC4227 to be offered in an 8－pin mini－dip package and fit the industry standard dual op amp pinout．

## Note：

1．By decoupling the load capacitance with a series resistor of $50 \Omega$ or more，load capacitances larger than 2000 pF can be accommodated．

## Block Diagram



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 18$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 18$ | V |
| Differential Input Voltage |  |  |  | 0.7 | V |
| Internal Power Dissipation ${ }^{3}$ |  |  |  | 658 | mW |
| $\mathrm{PDTA}<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 |  |
| Output Short Circuit Duration |  | Indefinite |  |  |  |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 |  |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | RM4227B | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4227F/G | 0 |  | 70 |  |
| Lead Soldering Temperature ( 60 sec ) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 8.33 |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. For supply voltages less than $\pm 18 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Observe package thermal characteristics.

## Operating Conditions

| Parameter |  |  | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| ӨJC | Thermal resistance | CerDIP |  | 45 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| OJA | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 150 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}} \leq+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4227B/F |  |  | 4227G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{3}$ |  |  | 20 | 150 |  | 30 | 180 | $\mu \mathrm{V}$ |
| Long Term Vos Stability ${ }^{1}$ |  |  | 0.3 |  |  | 0.4 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | $\pm 2.5$ | $\pm 10$ |  | $\pm 5$ | $\pm 15$ | nA |
| Input Bias Current |  |  | $\pm 5$ | $\pm 15$ |  | $\pm 7.5$ | $\pm 25$ | nA |
| Input Noise Voltage | 0.1 Hz to 10 Hz |  | 0.08 |  |  | 0.08 |  | $\mu \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Voltage Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 3.8 |  |  | 3.8 |  | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{FO}=30 \mathrm{~Hz}$ |  | 3.3 |  |  | 3.3 |  |  |
|  | FO $=1000 \mathrm{~Hz}$ |  | 3.2 |  |  | 3.2 |  |  |
| Input Noise Current Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 1.7 |  |  | 1.7 |  | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{FO}=30 \mathrm{~Hz}$ |  | 1.0 |  |  | 1.0 |  |  |
|  | $\mathrm{FO}=1000 \mathrm{~Hz}$ |  | 0.4 |  |  | 0.4 |  |  |
| Input Resistance (Diff. Mode) |  |  | 5.0 |  |  | 4.0 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 2.5 |  |  | 2.0 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range ${ }^{2,4}$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 11 \mathrm{~V}$ | 104 | 123 |  | 100 | 120 |  | dB |
| Power Supply Rejection Ratio | V S $= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 104 | 120 |  | 100 | 118 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{RL} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{VOUT}= \pm 10 \mathrm{~V} \end{aligned}$ | 500 | 1000 |  | 400 | 800 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\begin{aligned} & \mathrm{VOUT}= \pm 10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega \end{aligned}$ | 400 | 800 |  | 300 | 600 |  |  |
|  | $\begin{aligned} & \text { VOUT }= \pm 1.0 \mathrm{~V} \\ & \text { VS }= \pm 4.0 \mathrm{~V}, \mathrm{RL}_{\mathrm{L}} \geq 1.0 \mathrm{k} \Omega \end{aligned}$ | 250 | 500 |  | 200 | 400 |  |  |
| Output Voltage Swing | $\mathrm{RL} \geq 2.0 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.8$ |  | $\pm 12$ | $\pm 13.8$ |  | V |
|  | $R \mathrm{~L} \geq 1 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  |  |
| Slew Rate ${ }^{2}$ | $\mathrm{RL} \geq 2.0 \mathrm{k} \Omega$ | 1.5 | 2.7 |  | 0.1 | 0.3 |  | V/us |
| Gain Bandwidth Product |  | 5.0 | 8.0 |  | 5.0 | 8.0 |  | MHz |
| Open Loop Output Resistance | VOUT $=0$, IOUT $=0$ |  | 70 |  |  | 70 |  | $\Omega$ |
| Power Consumption | $\mathrm{RL}_{\mathrm{L}}=\infty$ |  | 160 | 200 |  | 180 | 240 | mW |
| Crosstalk |  | 126 | 155 |  | 126 | 155 |  | dB |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of VOS vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in VOS during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

## Electrical Characteristics

(VS $= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4227B |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 120 | 400 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 3.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 10$ | $\pm 35$ | nA |
| Input Bias Current |  |  | $\pm 15$ | $\pm 45$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 11.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 10 \mathrm{~V}$ | 100 | 119 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{VS}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 100 | 114 |  | dB |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 350 | 650 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL}_{\mathrm{L}} \geq 2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 13.2$ |  | V |
| Power Consumption | $R \mathrm{~L}=\infty$ |  | 200 | 280 | mW |

## Notes:

1. Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.

## Electrical Characteristics

(VS $= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4227F |  |  | 4227G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 45 | 150 |  | 85 | 250 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 |  | 0.4 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 8$ | $\pm 15$ |  | $\pm 10$ | $\pm 35$ | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 30$ |  | $\pm 15$ | $\pm 45$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 11.8$ |  | $\pm 10$ | $\pm 11.8$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 10 \mathrm{~V}$ | 100 | 121 |  | 92 | 118 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{VS}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 100 | 116 |  | 92 | 114 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{RL}>2.0 \mathrm{k} \Omega, \\ & \mathrm{VOUT}= \pm 10 \mathrm{~V} \end{aligned}$ | 350 | 700 |  | 250 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL}>2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.5$ |  | V |
| Power Consumption | $R \mathrm{~L}=\infty$ |  | 180 | 240 | 200 | 280 |  | mW |

## Typical Performance Characteristics



1. Peak-to-peak noise measured in a 10 -second interval.
2. The device under test should be warmed up for 3 minutes and shielded from air currents.
3. Voltage gain $=50,000$.

Figure 1. 0.1 Hz to 10 Hz Noise Test Circuit (1/2 Shown)


Figure 2. 0.1 Hz to 10 Hz Noise Gain vs. Frequency


Figure 4. Gain, Phase Shift vs. Frequency


Figure 3. Open Loop Gain vs. Frequency


Figure 5. Slew Rate, Gain Bandwidth Product, Phase Margin vs. Temperature

## Typical Performance Characteristics (continued)



Figure 6. Supply Voltage vs. Total Supply Voltage


Figure 8. Short Circuit vs. Time


Figure 10. Maximum Undistorted Output vs. Frequency


Figure 7. Maximum Output Swing vs. Load Resistance


Figure 9. Open-Loop Gain vs. Total Supply Voltage


Figure 11. Common-Mode Input Range vs. Supply Voltage

## Typical Performance Characteristics (continued)



Figure 12. Input Noise Voltage Density vs. Frequency


Figure 13. Op Amp Compensation Input Noise Voltage Density vs. Frequency


Figure 14. Input Noise Current Density vs Frequency

## Simplified Schematic Diagram



## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number $1,4,5$ and 8 only.
3. Dimension " $Q$ " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4227FN | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RC4227GN | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RM4227BD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 8 Pin Ceramic DIP |
| RM4227BD $/ 883^{1}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |

## Note:

1. /883 suffix denotes MII-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4277

## Dual Precision Operational Amplifier

## Features

- High DC precision
- Very low VOS - $30 \mu \mathrm{~V}$
- Very low VOS drift $-0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- High open-loop gain - $5000 \mathrm{~V} / \mathrm{mV}$
- High CMRR - 120 dB
- High PSRR - 120 db
- Low noise $-0.35 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}(0.1 \mathrm{~Hz}$ to 10 Hz$)$
- Low input bias current - 3.0 nA
- Low power consumption - 140 mW


## Description

The RC4277 provides the highest precision available in a dual bipolar operational amplifier. A monolithic dual version of the RC4077, the RC4277 is designed to replace OP-07 and OP-77 type amplifiers in applications requiring high PC board layout density. The RC4277 has a well-balanced, mutually supporting set of input specifications. Low VOS, low IB, high open-loop gain, and excellent matching characteristics combine to raise the performance level of many instrumentation, low-level signal conditioning, and data conversion applications. PSRR, CMRR, VOS drift, and noise levels also support high precision operation.

The high performance of the RC4277 results from two innovative and unconventional manufacturing steps, plus careful circuit layout and design. The key steps are SiCr thin-film resistor deposition and post-package trimming of the input offset voltage characteristic. The low $75 \mu \mathrm{~V}$ max VOS specification is maintained in high-volume production by way of the post-package trim procedure, where internal resistors are trimmed through the device input leads at the final test operation. Devices retain this low offset through the stability and accuracy of the trimmed thin-film resistors.

The RC4277 is available in 8-lead plastic and ceramic DIPs.

## Block Diagram



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 22$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 22$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| Internal Power Dissipation ${ }^{3}$ |  |  |  | 500 | mW |
| PDTA $<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 |  |
| Output Short Circuit Duration |  | Indefinite |  |  |  |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 |  |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | RV4277 | -25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4277 | 0 |  | 70 |  |
| Lead Soldering Temperature (60 sec) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| For TA > 50 ${ }^{\circ} \mathrm{C}$ Derate at | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  | 8.33 |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied.
2. For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Observe package thermal characteristics.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\theta$ OJC | Thermal resistance | CerDIP |  | 45 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| OJA | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 150 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage ${ }^{3}$ |  |  | 30 | 75 | $\mu \mathrm{V}$ |
| Input Voltage Offset Match |  |  | 25 | 150 | $\mu \mathrm{V}$ |
| Long Term Vos Stability ${ }^{1}$ |  |  | 0.3 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 0.5 | 5.0 | nA |
| Input Bias Current |  |  | $\pm 0.5$ | $\pm 5.0$ | nA |
| Input Noise Voltage | 0.1 Hz to 10 Hz |  | 0.35 |  | $\mu \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Voltage Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 10.3 |  | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | Fo $=100 \mathrm{~Hz}$ |  | 10 |  |  |
|  | $\mathrm{FO}=1000 \mathrm{~Hz}$ |  | 9.6 |  |  |
| Input Noise Current Density | $\mathrm{FO}=10 \mathrm{~Hz}$ |  | 0.32 |  | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | Fo $=100 \mathrm{~Hz}$ |  | 0.14 |  |  |
|  | Fo $=1000 \mathrm{~Hz}$ |  | 0.12 |  |  |
| Input Voltage Range ${ }^{2,4}$ |  | $\pm 11$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 11 \mathrm{~V}$ | 110 | 132 |  | dB |
| Power Supply Rejection Ratio | V S $= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 110 | 132 |  | dB |
| Large Signal Voltage Gain | RL $\geq 2 \mathrm{k} \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 1300 | 350 |  | V/mV |
| Output Voltage Swing | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | V |
|  | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.8$ |  |  |
|  | $\mathrm{RL}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12$ |  |  |
| Slew Rate | $\mathrm{RL}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | V/us |
| Closed Loop Bandwidth | AVCL $=+1.0$ |  | 0.8 |  | MHz |
| Open Loop Output Resistance | VOUT $=0$, IOUT $=0$ |  | 60 |  | $\Omega$ |
| Power Consumption | V S $= \pm 15 \mathrm{~V}, \mathrm{RL}=\infty$ |  | 60 | 100 | mW |
| Crosstalk |  | 126 | 155 |  | dB |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of VOS vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in VOS during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

## Electrical Characteristics

( $\mathrm{V} \mathrm{S}= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ |  | 50 | 120 | HV |
|  | $-25^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ |  | 50 | 135 |  |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.0 | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 1.5 | 5.0 | nA |
| Input Bias Current |  |  | $\pm 1.5$ | $\pm 5.0$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{VCM}= \pm 10 \mathrm{~V}$ | 110 | 124 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{VS}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 110 | 124 |  | dB |
| Large Signal Voltage Gain | $\mathrm{RL}>2 \mathrm{k} \Omega, \mathrm{VOUT}= \pm 10 \mathrm{~V}$ | 1300 | 3000 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL}>2 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12.6$ |  | V |
| Power Consumption | $\mathrm{RL}=\infty$ |  | 70 | 120 | mW |

## Notes:

1. Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.

## Typical Applications



Figure 1. Adjustment-Free Precision Summing Amplifier


Figure 2. High Stability Thermocouple Amplifier

## Typical Applications (continued)



Figure 3. Precision Absolute Value Circuit


Note: This circuit can tolerate input voltages that exceed the 4277's supply voltage rating as long as the slew rate do not exceed the op amp's slew rate.

Figure 4. High Voltage Differential Amplifier


Figure 5. Polarity Changing Gain Controlled Amplifier


Figure 6. Gain Controlled Amplifier Transfer Function

Typical Applications (continued)


Figure 7. Differential Input Current Source


Figure 8. High Input Impedance Subtractor

## Typical Applications (continued)



Figure 9. Difference Amplifier with Linear Gain Control


Figure 10. Three Op Amp Instrumentation Amplifier with Driven Shield

## Schematic Diagram



## RM4277 SPICE Macro Model

This circuit models AC and DC characteristics including slew rate, bandwidth, VOS, IB, IOS, CMRR, output voltage
range, and gain. The circuit produces typical values for these parameters.


## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC |  | 7 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be . 023 ( .58 mm ) for leads number $1,4,5$ and 8 only.
3. Dimension " $Q$ " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8 .
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4277FN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RV4277FD | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC431A

## Low-Voltage Adjustable Precision Shunt Regulator

## Features

- Low voltage operation to 1.24 V
- $1 \%$ reference voltage tolerance
- Output voltage adjustable from $\mathrm{V}_{\text {ref }}$ to 12 V
- Low $80 \mu \mathrm{~A}$ operational cathode current
- $0.25 \Omega$ typical output impedance
- TO-92 and SOT23-5 packages


## Applications

- Voltage reference for discrete power circuits


## Symbol



## Description

The RC431A is a low-voltage 3-terminal adjustable precision voltage reference regulator. It has an excellent thermal stability over the standard commercial temperature range. The output voltage can be set to any value between Vref $(1.24 \mathrm{~V})$ and 12 V using two external resistors. The RC431A operates from a lower voltage $(1.24 \mathrm{~V})$ than the traditional shunt regulator references which operate from 2.5 V . When used with an optocoupler, the RC431A will be an ideal voltage reference in an isolated feedback circuit for use in switched-mode power supplies and modular DC-DC converters. The RC431A has a low output impedance of active output circuitry offering a very sharp turn-on characteristic. The RC431A will be an excellent replacement for lowvoltage zener diodes in many applications such as on-board regulation and adjustable power supplies.

## Block Diagram



## Pin Assignments



## Equivalent Schematic



## Absolute Maximum Ratings

Ratings are over full operating free-air temperature range unless otherwise noted.

| Cathode voltage, VKA | 13.2 V |
| :--- | :---: |
| Continuous cathode current IK | -20 mA to 20 mA |
| Reference current, Iref | -0.05 mA to 3 mA |
| Power dissipation | See Dissipation Rating Table |
| Storage temperature range | $-65^{\circ}$ to $150^{\circ} \mathrm{C}$ |

Notes:

1. Functional operation under these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.

## Recommended Operating Conditions

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Cathode voltage, VKA | VREF | 12 | V |
| Cathode current, IK | 0.1 | 15 | mA |
| Operating temperature range in free-air, TA | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

## Dissipation Rating Table

| Package | Power Rating <br> $\mathbf{T A} \leq \mathbf{2 5} \mathbf{C}$ | Derating Factor <br> $\mathbf{T A} \geq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ | Power Rating <br> $\mathbf{T A}=\mathbf{7 0} \mathbf{C}$ |
| :--- | :---: | :---: | :---: |
| TO-92 | 775 mW | $6.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 496 mW |
| SOT23-5 | 150 mW | $1.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 96 mW |

## Electrical Specifications

$\mathrm{T} A=25^{\circ} \mathrm{C}$ (unless otherwise noted), at free-air

| Symbol | Parameters | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vref | Reference Voltage | $\mathrm{V}_{\text {KA }}=\mathrm{V}_{\text {ref, }}$ T $\mathrm{T}_{\text {a }}=25^{\circ} \mathrm{C}$ | 1.228 | 1.24 | 1.252 | V |
|  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{K}}=10 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C} \end{aligned}$ | 1.221 |  | 1.259 |  |
| $\mathrm{V}_{\text {ref }}(\mathrm{dev})$ | Vref deviation over full temperature range (see note 2) | $\mathrm{V} K A=V_{\text {ref }}, \mathrm{IK}=10 \mathrm{~mA}$, See note 2 and Figure 1. |  | 4 | 12 | mV |
| $\Delta V_{\text {ref }}$ <br> $\Delta V_{\text {KA }}$ | Ratio of $V_{\text {ref }}$ change in cathode voltage change | $\mathrm{IK}=10 \mathrm{~mA},$ <br> $\Delta V_{K A}=V_{\text {ref }}$ to 6 V . <br> See figure 2. |  | -1.5 | -2.7 | $\begin{gathered} \mathrm{mV} \\ \mathrm{~V} \end{gathered}$ |
| Iref | Reference terminal current | $\begin{aligned} & \mathrm{IK}=10 \mathrm{~mA}, \\ & \mathrm{R} 1=10 \mathrm{~K} \Omega, \mathrm{R} 2=\infty \\ & \text { See figure } 2 . \end{aligned}$ |  | 0.15 | 0.5 | $\mu \mathrm{A}$ |
| Iref(dev) | Iref deviation over full temperature range (see note 2) | $\begin{aligned} & \mathrm{IK}=10 \mathrm{~mA}, \\ & \mathrm{R} 1=10 \mathrm{~K} \Omega, \mathrm{R} 2=\infty \end{aligned}$ <br> See note $1 \&$ figure 2. |  | 0.05 | 0.3 | $\mu \mathrm{A}$ |
| IK (min) | Minimum cathode current for regulation | $V_{K A}=V_{\text {ref }}$ <br> See figure 1. |  | 55 | 80 | $\mu \mathrm{A}$ |
| loff | Off-state cathode current | $V_{K A}=6 \mathrm{~V}, V_{\text {ref }}=0$ <br> See figure 3. |  | 0.001 | 0.1 | $\mu \mathrm{A}$ |
| \|ZKA| | Dynamic impedance (see note 3) | $\mathrm{V}_{K A}=\mathrm{V}_{\text {ref, }} \mathrm{f} \leq 1 \mathrm{KHz}$ $\mathrm{IK}=0.1 \mathrm{~mA}$ to 15 mA , See figure 1. |  | 0.25 | 0.4 | $\Omega$ |

## Notes:

1. Functional operation under these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.
2. Full temperature range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
3. The deviation parameters $\mathrm{V}_{\mathrm{ref}}(\mathrm{dev})$ and $I_{r e f(d e v)}$ are defined as the differences between the maximum and minimum values obtained over the rated temperature range. The average full-range temperature coefficient of the reference input voltage, $\infty V_{\text {ref }}$, is defined as:
$\left|\infty \mathrm{V}_{\text {ref }}\right|\left\langle\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right\rangle=\frac{\left\{\mathrm{V}_{\text {ref }(\mathrm{dev})} / \mathrm{V}_{\text {ref }}\left\langle\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right\rangle\right\} \times 10^{6}}{\Delta \mathrm{~T}_{\mathrm{A}}}$
where $\Delta T_{A}$ is the rated operating free-air temperature range of the device.
$\infty V_{\text {ref }}$ can be positive or negative depending on whether minimum $V_{\text {ref }}$ or maximum $V_{\text {ref }}$, respectively, occurs at the lower temperature.
4. The dynamic impedance is defined as: $\left|Z_{K A}\right|=\Delta V_{K A} / \Delta I K$

When the device is operating with two external resistors (see Figure 2), the total dynamic impedance of the circuit is given by:
$\left|Z_{K A}\right|=\frac{\Delta V}{\Delta l} \approx\left|Z_{K A}\right| \times\left(1+\frac{R_{1}}{R_{2}}\right)$

## Parameter Measurement Information



Figure 1. Test Circuit for $\mathrm{V}_{\mathrm{KA}}=\mathrm{V}_{\text {REF }}, \mathrm{V}$ OUT $=\mathrm{V}_{\text {KA }}=\mathrm{V}_{\text {REF }}$


Figure 2. Test Circuit for



Figure 3. Test Circuit for loff


Figure 4. Reference Voltage vs. Junction Temp.


Figure 6. Cathode Current vs. Cathode Voltage


Figure 5. Reference Input Current vs. Junction Temp.


Figure 7. Cathode Current vs. Cathode Voltage


Figure 8. Off-State Cathode Current vs. Junction Temperature


Figure 10. Reference Impedance vs. Frequency


Figure 9. Ratio of Delta Reference Voltage to Delta Cathode Voltage vs. Junction Temperature


Figure 11. Test Circuit for Reference Impedance

## Mechanical Dimensions

## TO-92 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .170 | .210 | 4.32 | 5.33 |  |
| b | .015 | .021 | .38 | .53 |  |
| c | .014 | .020 | .36 | .51 |  |
| $\varnothing \mathrm{D}$ | .175 | .205 | 4.45 | 5.21 |  |
| E | .125 | .165 | 3.18 | 4.19 |  |
| e | .095 | .105 | 2.41 | 2.67 |  |
| e 1 | .045 | .055 | 1.14 | 1.40 |  |
| L | .500 | - | 12.70 | - |  |
| S | .080 | .115 | 2.03 | 2.92 |  |
| $\alpha$ | $4^{\circ}$ | $6^{\circ}$ | $4^{\circ}$ | $6^{\circ}$ |  |

## Notes:

1. Package outline exclusive of any mold flashes dimension.
2. Package outline exclusive of burr dimension.


Mechanical Dimensions (continued)

## SOT23-5 Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 170 | . 195 | . 90 | 1.45 |  |
| A1 | . 014 | . 020 | . 00 | . 15 |  |
| B | . 008 | . 020 | . 20 | . 50 |  |
| C | . 003 | . 010 | . 08 | . 25 |  |
| D | . 106 | . 122 | 2.70 | 3.10 |  |
| E | . 059 | . 071 | 1.50 | 1.80 |  |
| e | . 037 BSC |  | . 95 BSC |  |  |
| e1 | . 075 BSC |  | 1.90 BSC |  |  |
| H | . 087 | . 126 | 2.20 | 3.20 |  |
| L | . 004 | . 024 | . 10 | . 60 |  |
| $\alpha$ | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |  |

## Notes:

1. Package outline exclusive of mold flash \& metal burr.
2. Package outline exclusive of solder plating.
3. EIAJ Ref Number SC-74A.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC431AM | SOT23-5 |
| RC431AT | TO-92 |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4391

## Inverting and Step-Down Switching Regulator

## Features

- Versatile -

Inverting function (+ to -)
Step-down function
Adjustable output voltage
Regulates supply changes

- Micropower -

Low quiescent current - $170 \mu \mathrm{~A}$
Wide supply range -4 V to 30 V

## Description

Fairchild Semiconductor's RC4391 is a monolithic switch mode power supply controller for micropower circuits. The RC4391 integrates all the active functions needed for low power switching supplies, including oscillator, switch, reference and logic, into a small package. Also, the quiescent supply current drawn by the RC4391 is extremely low; this combination of low supply current, function, and small package make it adaptable to a variety of miniature power supply applications.

## Block Diagram



- High performance -

High switch current - 375 mA
High efficiency - 70\% typically

- Low battery detection capability
- 8-lead mini-DIP or S.O. package

The RC4391 complements another Fairchild Semiconductor switching regulator IC, the RC4190. The RC4190 is dedicated to step-up (VOUT > VIN) applications, while the RC4391 was designed for inverting (VOUT $=-\mathrm{V}_{\mathrm{IN}}$ ) and step-down (VOUT < VIN) applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the RC4190 data sheet for information on step-up applications.

The functions provided are:

- Squarewave oscillator (adjustable externally)
- Bandgap voltage reference
- High current PNP switch transistor
- Feedback comparator
- Logic for gating the comparator
- Circuitry for detecting a discharged battery condition (in battery powered systems)

Few external components are required to build a complete DC-to-DC converter:

- Inductor
- Low value capacitor to set the oscillator frequency
- Electrolytic filter capacitor
- Steering diode
- Two resistors


## Pin Assignments



## Pin Descriptions

| Pin <br> Number | Pin Function Description |
| :--- | :--- |
| 1 | Low Battery Resistor (LBR) |
| 2 | Low Battery Detector (LBD) |
| 3 | Timing Capacitor (Cx) |
| 4 | Ground |
| 5 | External Inductor (LX) |
| 6 | + Supply Voltage (+VS) |
| 7 | +1.25 V Reference Voltage (VREF) |
| 8 | Feedback Voltage (VFB) |

## Absolute Maximum Ratings

| Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Internal Power Dissipation |  |  |  | 500 | mW |
| Supply Voltage ${ }^{1}$ | (Pin 6 to Pin 4 or Pin 6 to Pin 5) |  |  | +30 | V |
| Operating Temperature | RC4391 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | RV4391 | -25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | RM4391 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
|  | PDIP, SOIC |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
|  | Peak |  |  | 375 | mA |
| PD TA <50 ${ }^{\circ} \mathrm{C}$ | PDIP |  |  | 868 | mW |
|  | CerDIP |  |  | 300 | mW |
|  | SOIC |  | 300 | ${ }^{\circ} \mathrm{C}$ |  |
| Lead Soldering Temperature | $(10$ seconds) |  |  |  |  |

Note:

1. The maximum allowable supply voltage (+Vs) in inverting applications will be reduced by the value of the negative output voltage, unless an external power transistor is used in place of Q1.

## Thermal Characteristics

|  | 8-Lead Plastic DIP | 8-Lead Ceramic DIP | Small Outline SO-8 |
| :--- | :---: | :---: | :---: |
| Therm. Res $\theta$ JC | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta \mathrm{JA}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ |
| For TA $>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$(\mathrm{V}$ S $=+6.0 \mathrm{~V}$, over the full operating temperature range unless otherwise noted)

| Symbol | Parameters | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| +VS | Supply Voltage | (Note 1) | 4.0 |  | 30 | V |
| ISY | Supply Current | $\mathrm{VS}=+25 \mathrm{~V}$ |  | 300 | 500 | $\mu \mathrm{A}$ |
| VREF | Reference Voltage |  | 1.13 | 1.25 | 1.36 | V |
| VOUT | Output Voltage | VOUT nom $=-5.0 \mathrm{~V}$ | -5.5 | -5.0 | -4.5 | V |
|  |  | VOUT nom $=-15 \mathrm{~V}$ | -16.5 | -15.0 | -13.5 |  |
| $\mathrm{Ll}_{1}$ | Line Regulation | $\begin{aligned} & \text { VOUT nom }=-5.0 \mathrm{~V} \\ & \mathrm{CX}=150 \mathrm{pF} \\ & \mathrm{VS}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 2.0 | 4.0 | \%VOUT |
|  |  | $\begin{aligned} & \text { VoUT nom }=-15 \mathrm{~V}, \\ & \mathrm{CX}=150 \mathrm{pF} \\ & \mathrm{Vs}=+5.8 \mathrm{~V} \text { to }+15 \end{aligned}$ |  | 1.5 | 3.0 |  |
| L01 | Load Regulation | $\begin{aligned} & \text { VOUT nom }=-5.0 \mathrm{~V}, \\ & \text { CX }=350 \mathrm{pF}, \mathrm{Vs}=+4.5 \mathrm{~V} \text {, } \\ & \text { PLOAD }=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.5 | \%VOUT |
|  |  | $\begin{aligned} & \text { VOUT nom }=-15 \mathrm{~V} \\ & \mathrm{CX}=350 \mathrm{pF}, \mathrm{VS}=+4.5 \mathrm{~V} \\ & \text { PLOAD }=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.3 |  |
| ICO | Switch Leakage Current | Pin $5=-20 \mathrm{~V}$ |  | 0.1 | 30 | $\mu \mathrm{A}$ |

## Note:

1. The maximum allowable supply voltage $(+\mathrm{V} s)$ in inverting applications will be reduced by the value of the negative output voltage, unless an external power transistor is used.

## Electrical Characteristics

( V S $=+6.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Symbol | Parameters | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISY | Supply Voltage | $\mathrm{VS}=+4.0 \mathrm{~V}$ <br> No External Loads |  | 170 | 250 | $\mu \mathrm{A}$ |
|  |  | $\text { VS }=+25 \mathrm{~V}$ <br> No External Loads |  | 300 | 500 |  |
| VOUT | Output Voltage | VOUT nom $=-5.0 \mathrm{~V}$ | -5.35 | -5.0 | -4.65 | V |
|  |  | VOUT nom $=-15 \mathrm{~V}$ | -15.85 | -15.0 | -14.15 |  |
| LI1 | Line Regulation | $\begin{aligned} & \text { VoUT nom }=-5.0 \mathrm{~V} \\ & \mathrm{CX}=150 \mathrm{pF} \\ & \text { VS }=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 1.5 | 3.0 | \%VOUT |
|  |  | $\begin{aligned} & \text { VOUT nom }=-15 \mathrm{~V} \\ & \mathrm{CX}=150 \mathrm{pF} \\ & \mathrm{VS}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 1.0 | 2.0 |  |
| L01 | Load Regulation | $\begin{aligned} & \text { VoUT nom }=-5.0 \mathrm{~V}, \\ & \text { CX }=350 \mathrm{pF}, \mathrm{VS}=+4.5 \mathrm{~V} \text {, } \\ & \text { PLOAD }=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.4 | \%VOUT |
|  |  | $\begin{aligned} & \text { VOUT nom }=-15 \mathrm{~V} \text {, } \\ & \text { CX }=350 \mathrm{pF}, \mathrm{VS}=+4.5 \mathrm{~V} \text {, } \\ & \text { PLOAD }=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.07 | 0.14 |  |
| VREF | Reference Voltage |  | 1.18 | 1.25 | 1.32 | V |
| ISW | Switch Current | Pin $5=5.5 \mathrm{~V}$ | 75 | 100 |  | mA |
| ICO | Switch Leakage Current | Pin $5=-24 \mathrm{~V}$ |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| ICX | Cap. Charging Current | Pin $3=0 \mathrm{~V}$ | 6.0 | 10 | 14 | $\mu \mathrm{A}$ |
| ILBDL | LBD Leakage Current | Pin $1=1.5 \mathrm{~V}$, Pin $2=6.0 \mathrm{~V}$ |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| ILBD0 | LBD On Current | Pin $1=1.1 \mathrm{~V}$, Pin $2=0.4 \mathrm{~V}$ | 210 | 600 |  | $\mu \mathrm{A}$ |
| ILBRB | LBR Bias Current | Pin $1=1.5 \mathrm{~V}$ |  | 0.7 |  | $\mu \mathrm{A}$ |

## Typical Performance Characteristics



Figure 1. Oscillator Frequency vs. Supply Voltage


Figure 3. Reference Voltage vs. Temperature


Figure 5. Collector Current vs. Q1 Saturation Voltage


Figure 2. Oscillator Frequency vs. Temperature


Figure 4. Reference Voltage vs. Supply Voltage


Figure 6. Minimum Supply Voltage vs. Temperature

## Principles of Operation

The basic switching inverter circuit is the building block on which the complete inverting application is based.

A simplified diagram of the voltage inverter circuit with ideal components and no feedback circuitry is shown in Figure 7. When the switch S is closed, charging current from the battery flows through the inductor $L$, which builds up a magnetic field, increasing as the switch is held closed. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a current which flows through the inductor in the same direction as the changing current. Because there is no path for this current to flow through the switch, the current must flow through the diode to charge the capacitor C . The key to the inversion is the ability of the inductor to become a source when the charging current is removed.

The equation $\mathrm{V}=\mathrm{L}(\mathrm{di} / \mathrm{dt})$ gives the maximum possible voltage across the inductor; in the actual application, feedback circuitry and the output capacitor will decrease the output voltage to a regulated fixed value.

A complete schematic for the standard inverting application is shown in Figure 8. The ideal switch in the simplified diagram is replaced by the PNP transistor switch between pins 5 and 6 . $\mathrm{C}_{\mathrm{F}}$ functions as the output filter capacitor, and D 1 and LX replace D and L .

When power is first applied, the ground sensing comparator (pin 8) compares the output voltage to the +1.25 V voltage
reference. Because $\mathrm{C}_{\mathrm{F}}$ is initially discharged a positive voltage is applied to the comparator, and the output of the comparator gates the squarewave oscillator. This gated squarewave signal turns on, then off, the PNP output transistor. This turning on and off of the output transistor performs the same function as opening and closing the ideal switch in the simplified diagram; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time.

The comparator will continue to allow the oscillator to turn the switch transistor on and off until enough energy has been stored in the output capacitor to make the comparator input voltage decrease to less than 0 V . The voltage applied to the comparator is set by the output voltage, the reference voltage, and the ratio of R1 to R2.


65-1601
Figure 7. Simple Inverting Regulator

*Caution: Use current limiting protection circuit for high values of CF (Figure 13)
Figure 8. Inverting Regulator - Standard Circuit


65-2472
Figure 9. Inverting Regulator Waveforms

This feedback system will vary the duration of the on time in response to changes in load current or battery voltage (see Figure 9). If the load current increases (waveform C), then the transistor will remain on (waveform D ) for a longer portion of the oscillator cycle, (waveform B) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and line.

## Step-Down Regulator

The step-down circuit function is similar to inversion; it uses the same components (switch, inductor, diode, filter capacitor), and charges and discharges the inductor by closing and opening the switch. The great difference is that the inductor is in series with the load; therefore, both the charging current and the discharge current flow into the load. In the inverting circuit only the discharge current flows into the load. Refer to Figure 10.

When the switch S is closed, current flows from the battery, through the inductor, and through the load resistor to ground. After the switch is opened, stored energy in the inductor causes current to keep flowing through the load, the circuit being completed by the catch diode D. Since current flows to the load during charge and discharge, the average load cur-


Figure 10. Simple Step-Down Regulator
rent will be greater than in an inverting circuit. The significance of that is that for equal load currents the step-down circuit will require less peak inductor current than an inverting circuit. Therefore, the inductor will not require as large of a core, and the switch transistor will not be stressed as heavily for equal load currents.

Figure 11 depicts a complete schematic for a step-down circuit using the RC4391. Observe that the ground lead of the 4391 is not connected to circuit ground; instead, it is tied to the output voltage. It is by this rearrangement that the feedback system, which senses voltages more negative than the ground lead, can be used to regulate a non-negative output voltage.

When power is first applied, the output filter capacitor is discharged so the ground lead potential starts at 0 V . The reference voltage is forced to +1.25 V above the ground lead and pulls the feedback input (pin 8) more positive than the ground lead. This positive voltage forces the control network to begin pulsing the switch transistor. As the switching action pumps up the output voltage, the ground lead rises with the output until the voltage on the ground lead is equal to the feedback voltage. At that point, the control network reduces the time on time of the switch to maintain a constant output.

This control network will vary the on time of the switch in response to changes in load current or battery voltage (see Figure 12). If the load current increases (waveform C), then the transistor will remain on (waveformD) for a longer portion of the oscillator cycle, (waveform B), thus allowing the
inductor current (waveform E) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and line.

## Design Equations

The inductor value and timing capacitor ( CX ) value must be carefully tailored to the input voltage, input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency, such that the inductor current rises to a high enough peak value (IMAX) to meet the average load current drain. The selection of this inductor value must take into account the variation of oscillator frequency from unit to unit and the drift of frequency over temperature. Use $\pm 30 \%$ as a maximum variation of oscillator frequency.


Important Note: This circuit must have a minimum load $\geq 1 \mathrm{~mA}$ always connected.
Figure 11. Step-Down Regulator - Standard Circuit


Figure 12. Step-Down Regulator Waveforms

The oscillator creates a squarewave using a method similar to the 555 timer IC, with a current steering flip-flop controlled by two voltage sensing comparators. The oscillator frequency is set by the timing capacitor ( CX ) according to the following equation.

$$
\mathrm{F}_{\mathrm{O}}(\mathrm{~Hz})=\frac{4.1 \times 10^{-6}}{\mathrm{C}_{\mathrm{x}}(\mathrm{pF})}
$$

The squarewave output of the oscillator is internal and cannot be directly measured, but is equal in frequency to the triangle waveform measurable at pin 3 . The switch transistor is normally on when the triangle waveform is ramping up and off when ramping down. Capacitor selection depends on the application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.

## Inverting Design Procedure

1. Select an operating frequency and timing capacitor value as shown above (frequencies from 10 kHz to 50 kHz are typical).
2. Find the maximum on time TON (add $3 \mu \mathrm{~S}$ for the turn off base recombination delay of Q1):
$\mathrm{T}_{\mathrm{ON}}=\frac{1}{2 \mathrm{~F}_{\mathrm{O}}}+3 \mu \mathrm{~S}$
3. Calculate the peak inductor current IMAX (if this value is greater than 375 mA then an external power transistor must be used in place of Q1):

$$
\mathrm{I}_{\mathrm{MAX}}=\frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right) 2 \mathrm{I}_{\mathrm{L}}}{\left(\mathrm{~F}_{\mathrm{O}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}\right)}
$$

Where:
VS $=$ Supply Voltage
VSW $=$ Saturation Voltage of Q1 (typically 0.5 V )
VD = Diode Forward Voltage (typically 0.7V)
IL = DC Load Current
4. Find an inductance value for LX:
$\mathrm{L}_{\mathrm{X}}($ Henries $)=\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}}{\mathrm{I}_{\mathrm{MAX}}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)$
The inductor chosen must exhibit this value of inductance and have a current rating equal to IMAX.

## Step-Down Design Procedure

1. Select an operating frequency.
2. Determine the maximum on time TON as in the inverting design procedure.
3. Calculate IMAX:

$$
\mathrm{I}_{\text {MAX }}=\frac{2 \mathrm{I}_{\mathrm{L}}}{\left(\mathrm{~F}_{\mathrm{O}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)\left[\frac{\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\left(\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{D}}\right)}+1\right]}
$$

4. Calculate LX:

$$
\mathrm{L}_{\mathrm{X}}(\text { Henries })=\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}}{\mathrm{I}_{\mathrm{MAX}}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)
$$

## Alternate Design Procedure

The design equations above will not work for certain input/ output voltage ratios, and for these circuits another method of defining component values must be used. If the slope of the current discharge waveform is much less than the slope of the current charging waveform, then the inductor current will become continuous (never discharging completely), and the equations will become extremely complex. So, if the voltage applied across the inductor during the charge time is greater than during the discharge time, use the design procedure below. For example, a step-down circuit with 20 V input and 5 V output will have approximately 15 V across the inductor when charging, and approximately 5 V when discharging. So in this example the inductor current will be continuous and the alternate procedure will be necessary. The alternate procedure may also be used for discontinuous circuits.

1. Select an operating frequency based on efficiency and component size requirements (a value between 10 kHz and 50 kHz is typical).
2. Build the circuit and apply the worst case conditions to it, i.e., the lowest battery voltage and the highest load current at the desired output voltage.
3. Adjust the inductor value down until the desired output voltage is achieved, then decrease its value by $30 \%$ to cover manufacturing tolerances.
4. Check the output voltage with an oscilloscope for ripple, at high supply voltages, at voltages as high as are expected. Also check for efficiency by monitoring supply and output voltages and currents:

$$
\left(\mathrm{eff}=\frac{\left(\mathrm{V}_{\mathrm{OUT}}\right)\left(\mathrm{I}_{\mathrm{OUT}}\right)}{\left(+\mathrm{V}_{\mathrm{S}}\right)\left(\mathrm{I}_{\mathrm{SY}}\right) \times 100}\right)
$$

5. If the efficiency is poor, go back to Step 1 and start over. If the ripple is excessive, then increase the output filter capacitor value or start over.

## Compensation

When large values (>50 $\mathrm{k} \Omega$ ) are used for the voltage setting resistors (R1 and R2 of Figure 8) stray capacitance at the VFB input can add lag to the feedback response, destabilizing the regulator, increasing low frequency ripple, and lowering efficiency. This can often be avoided by minimizing the stray capacitance at the VFB node. It can also be remedied by adding a lead compensation capacitor of 100 pF to 10 nF . In inverting applications, the capacitor connects between -VOUT and $\mathrm{V}_{\mathrm{FB}}$; for step-down circuits it connects between ground and $V_{F B}$. Most applications do not require this capacitor.

## Inductors

Efficiency and load regulation will improve if a quality high Q inductor is used. A ferrite pot core is recommended; the wind-yourself type with an air gap adjustable by washers or spacers is very useful for bread-boarding prototypes. Care must be taken to choose a core with enough permeability to handle the magnetic flux produced at IMAX. If the core saturates, then efficiency and output current capability are severely degraded and excessive current will flow through the switch transistor. A pot core inductor design section is provided later in this datasheet.

An isolated AC current probe for an oscilloscope (example: Tektronix P6042) is an excellent tool for saturation problems; with it the inductor current can be monitored for nonlinearity at the peaks (a sign of saturation).

## Low Battery Detector

An open collector signal transistor Q2 with comparator C2 provides the designer with a method of signaling a display or computer whenever the battery voltage falls below a programmed level (see Figure 13). This level is determined by the +1.25 V reference level and by the selection of two external resistors according to the equation:
$\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)$
When the battery drops below this threshold Q2 will turn on and sink typically $600 \mu \mathrm{~A}$. The low battery detection circuit can also be used for other less conventional applications such as the voltage dependent oscillator circuit of Figure 18.


Figure 13. Low Battery Detector

## Device Shutdown

The entire device may be shut down to an extremely low current non-operating condition by disconnecting the ground (pin 4). This can be easily done by putting an NPN transistor in series with ground pin and switching it with an external signal. This switch will not affect the efficiency of operation, but will add to and increase the reference voltage by an amount equal to the saturation voltage of the transistor used. A mechanical switch can also be used in series between circuit ground and pin 4 , without introducing any reference offset.

## Power Transistor Interfaces

The most important consideration in selecting an external power transistor is the saturation voltage at IC = IMAX. The lower the saturation voltage is, the better the efficiency will be. Also, a higher beta transistor requires less base drive and therefore less power will be.

Also, a higher beta transistor requires less base drive and therefore less power will be consumed in driving it, improving efficiency losses in the interface. The part numbers given in the following applications are recommended, but other types may be more appropriate depending on voltage and power levels.

When troubleshooting external power transistor circuits, ensure that clean, sharp-edged waveforms are driving the interface and power transistors. Monitor these waveforms with an oscilloscop-disconnect the inductor, and tie the
 cause the regulator to pulse at maximum duty cycle without drawing excessive inductor currents. Check for expected on time and off time, and look for slow rise times that might cause the power transistor to enter its linear operating region.

The following external power transistor circuits may demand some adjustment to resistor values to satisfy various power levels and input/output voltages. CX and LX values must be selected according to the design equations (pages 2-213 and 2-214).

## Inverting Medium Power Application

Figure 8 is a schematic of an inverting medium power supply ( 250 mW to 1 W ) using an external PNP switch transistor. Supply voltage is applied to the IC via R3: when the internal switch transistor is turned on current through R4 is also drawn through R3; creating a voltage drop from base to emitter of the external switch transistor. This drop turns on the external transistor.

Voltage pulses on the supply lead (pin 6) do not affect circuit operation because the internal reference and bias circuitry have good supply rejection capabilities. A power Schottky diode is used for higher efficiency.

## Inverting High Power Application

For higher power applications ( 500 mW to 5 W ), refer to Figure 9. This circuit uses an extra external transistor to provide well controlled drive current in the correct phase to the power switch transistor. The value of R3 sets the drive current to the switch by making the interface transistor act as a current source. R4 and R5 must be selected such that the RC time constant of R4 and the base capacitance of Q2 do not slow the response time (and affect duty cycle), but not so low in value that excess power is consumed and efficiency suffers. The resistor values chosen should be proportional to the supply voltage (values shown are for +5 V ).

## Step-Down Power Applications

Figures 16 and 17 show medium and high power interfaces modified to perform step-down functioning. The design


Figure 14. Inverting Medium Power Application


Figure 9. Inverting High Power Application
equations and suggestions for the circuits of Figures 14 and 15 also apply to these circuits. For a certain range of load power, the RC4193 can be used for step-sown applications. A load range from 400 mW to 2 W can be sustained with fewer components (especially when stepping down greater than 30V) than the comparable RC4391 circuit. Refer to Fairchild Semiconductor's RC4191/4192/4193 data sheet for a schematic of this medium power step-down application.

## Voltage Dependent Oscillator

The RC4391's ability to supply load current at low battery voltages depends on the inductor value and the oscillator frequency. Low values of inductance or a low oscillator frequency will cause a higher peak inductor current and therefore increase the load current capability. A large inductor current is not necessarily best, however, because the large amount of energy delivered with each cycle will cause a large voltage ripple at the output, especially at high input voltages. This trade-off between load current capability and output ripple can be improved with the circuit connection shown in Figure 18. This circuit uses the low battery detector to sense for a low battery voltage condition and will decrease the oscillator frequency after a pre- programmed threshold is reached.

The threshold is programmed exactly as the normal low battery detector connection:
$\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)$
When the battery voltage reaches this threshold the comparator will turn on the open collector transistor at pin 2, effectively pulling CY in parallel with CX . This added capacitance will reduce the oscillator frequency, according to the following equation:

$$
\mathrm{F}_{\mathrm{O}}(\mathrm{~Hz})=\frac{4.1 \times 10^{-6}}{\mathrm{C}_{\mathrm{X}}(\mathrm{pF})+\mathrm{C}_{\mathrm{Y}}(\mathrm{pF})}
$$

## Current Limiting

The oscillator (CX) pin can be used to add short circuit protection and to protect against over current at start-up (when using large values for the output filter capacitor - greater than $100 \mu \mathrm{~F}$ ). A transistor $\mathrm{V}_{\mathrm{BE}}$ is used as a current sensing comparator which resets the oscillator upon sensing an over current condition, thus providing cycle-by-cycle current limiting. Figure 19 shows how this is applied.


Figure 16. Step-Down Medium Power Application


Figure 17. Step-Down High Power Application


Figure 18. Voltage Dependent Oscillator


Figure 18. Current Limiting

Simplified Schematic Diagram


## Troubleshooting Chart

| Symptom | Possible Problems |
| :---: | :---: |
| Draws excessive supply current on star-up. | Inductance value too low. <br> Output frequency (FO) too low. <br> Combination of low resistance inductor and high value filter capacitor - needs current limiting circuit (Figure 13). |
| Output voltage is low. | Inductance value too high for Fo or core saturating. |
| Inductor "sings" with audible hum. | Not potted well or bolted loosely. |
| Lx pin appears noisy - scope will not synchronize. | Normal operating condition. |
|  <br> Inductor current shows nonlinear waveform. | Inductor is saturating: <br> 1. Core too small. <br> 2. Core too hot. <br> 3. Operating frequency too low. |
|  <br> Inductor current shows nonlinear waveform. | Waveform has resistive component: <br> 1. Wire size too small. <br> 2. Power transistor lacks base drive. <br> 3. Components not rated high enough. <br> 4. Battery has high series resistance. |
|  <br> Inductor current is linear until high current is reached. | External transistor lacks base drive or beta is too low. |
| Poor efficiency. | Core saturating. <br> Diode or transistor: <br> 1. Not fast enough. <br> 2. Not rated for current level (high VCESAT). <br> High series resistance. <br> Operating frequency too high. |
| Motorboating (erratic current pulses). | Loop stability problem - needs feedback from VOUT to $V_{F B}$ (pin 8), 100 pF to 1000 pF |

## Pot Core Inductor Design



Figure 20. Electricity vs. Magnetism

## Electricity Versus Magnetism

Electrically the inductor must meet just one requirement, but that requirement can be hard to satisfy. The inductor must exhibit the correct value of inductance (L, in Henrys) as the inductor current rises to its highest operating value (IMAX). This requirement can be met most simply by choosing a very large core and winding it until it reaches the correct inductance value, but that brute force technique wastes size, weight and money. A more efficient design technique must be used.

Question: What happens if too small a core is used?
First, one must understand how the inductor's magnetic field works. The magnetic circuit in the inductor is very similar to a simple resistive electrical circuit. There is a magnetizing force ( H , in oersteds), a flow of magnetism, or flux density (B, in Gauss), and a resistance to the flux, called permeability ( U , in Gauss per oersted). H is equivalent to voltage in the electrical model, flux density is like current flow, and permeability is like resistance (except for two important differences discussed to the right).

First Difference: Permeability instead of being analogous to resistance, is actually more like conductance (1/R). As permeability increases, flux increases.

Second Difference: Resistance is a linear function. As voltage increases, current increases proportionally, and the resistance value stays the same. In a magnetic circuit the value of permeability varies as the applied magnetic force varies. This nonlinear characteristic is usually shown in graph form in ferrite core manufacturer's data sheet.

As the applied magnetizing force increases, at some point the permeability will start decreasing, and therefore the amount of magnetic flux will not increase any further, even as the magnetizing force increases. The physical reality is that, at
the point where the permeability decreases, the magnetic field has realigned all of the magnetic domains in the core material. Once all of the domains have been aligned the core will then carry no more flux than just air, it becomes as if there were no core at all. This phenomenon is called saturation. Because the inductance value, L , is dependent on the amount of flux, core saturation will cause the value of $L$ to decrease dramatically, in turn causing excessive and possibly destructive inductor current.


Figure 21. Typical Manufacturer's Curve Showing Saturation Effects

## Pot Cores for RC4391

Pot core inductors are best suited for the RC4391 switching regulator for several reasons:

1. They are available in a wide range of sizes. RC4391 applications are usually low power with relatively low peak currents (less than 500 mA ). A small inexpensive pot core can be chosen to meet the circuit requirements.
2. Pot cores are easily mounted. They can be bolted directly to the PC card adjacent to the regulator IC.
3. Pot cores can be easily air-gapped. The length of the gap is simply adjusted using different washer thicknesses. cores are also available with predetermined air gaps.
4. Electromagnetic interference (EMI) is kept to a minimum. the completely enclosed design of a pot core reduces stray electromagnetic radiation-an important consideration if the regulator circuit is built on a PC card with other circuitry.

Not quite. Core size is dependent on the amount of energy stored, not on load power. Raising the operating frequency allows smaller cores and windings. Reduction of the size of the magnetics is the main reason switching regulator design tends toward higher operating frequency. Designs with the RC4391 should use 75 kHz as a maximum running frequency, because the turn off delay of the power transistor and stray capacitive coupling begin to interfere. Most applications are in the 10 to 50 kHz range, for efficiency and EMI reasons.

The peak inductor current (IMAX) must reach a high enough value to meet the load current and simultaneously the inductor value is decreased, then the core can be made smaller. For a given core size and winding, an increase in air gap spacing (an air gap is a break in the material in the magnetic path, like a section broken off a doughnut) will cause the inductance to decrease and IMAX (the usable peak current before saturation )to increase.

The curves shown are typical of the ferrite manufacturer's power HF material, such as Siemens N27 or Stackpole 24B, which are usually offered in standard millimeter sizes including the sizes shown.

## Use of the Design Aid Graph

1. From the application requirement, determine the inductor value ( L ) and the required peak current (IMAX).
2. Observe the curves of the design aid graph and determine the smallest core that meets both the L and I requirements.
3. Note the approximate air gap at IMAX for the selected core, and order the core with the gap. (If the gapping is done by the user, remember that a washer lspacer results in an air gap of twice the washer thickness, because two gaps will be created, one at the center post and one at the rim, like taking two bites from a doughnut.)
4. If the required inductance is equal to the indicated value on the graph, then wind the core with the number of turns shown in the table of sizes. The turns given are the maximum number for that gauge of wire that can be easily wound in cores winding area.
5. If the required inductance is less than the value indicated on the graph, a simple calculation must be done to find the adjusted number of turns. Find AL (inductance index) for a specific air gap.

$$
\frac{\mathrm{L}(\text { indicated })}{\text { Turns }^{2}}=\mathrm{A}_{\mathrm{L}}\left(\frac{\text { inHenries }}{\text { Turn }^{2}}\right)
$$

Then divide the required inductance value by $\mathrm{A}_{\mathrm{L}}$ to give the actual turns squared, and take the square root to find the actual turns needed.

$$
\text { ActualTurns }=\frac{\mathrm{L}(\text { required })}{\mathrm{A}_{\mathrm{L}}}
$$



*Includes safety margin (25\%) to ensure nonsaturation

Figure 22. Inductor Design Aid

If the actual number of turns is significantly less than the number from the table then the wire size can be increased to use up the leftover winding area and reduce resistive losses.
6. Wind and gap the core as per calculations, and measure the value with an inductance meter. Some adjustment of the number of turns may be necessary.

The saturation characteristics may be checked with the inductor wired into the switching regulator application circuit. To do so, build and power up the circuit. Then clamp an oscilloscope current probe (recommend Tektronix P6042 or equivalent) around the inductor lead and monitor the current in the inductor. Draw the maximum load current from the application circuit so that the regulator is running at close to full duty cycle. Compare the waveform you see to those pictured.

Check for saturation at the highest expected ambient temperature.
7. After the operation in circuit has been checked, reassemble and pot the core using a potting compound recommended by the manufacturer.

If the core material differs greatly in magnetic characteristics from the standard power material shown in Figure 16, then the following general equation can be used to help in winding and gapping. This equation can be used for any core geometry, such as an E-E core.

$$
\mathrm{L}_{\mathrm{X}}=\frac{(1.26)\left(\mathrm{N}^{2}\right)(\mathrm{Ae})\left(10^{8}\right)}{\mathrm{g}=(\mathrm{le} / \mathrm{ue})}
$$

Where:
$\mathrm{N}=$ number of turns
$\mathrm{Ae}=$ core area from data sheet (in cm2)
$\mathrm{le}=$ magnetic path length from data sheet (in cm )
ue =permeability of core from manufacturer's graph
$\mathrm{g}=$ center post air gap (in cm )

## Manufacturers

Below is a list of several pot core manufacturers:
Ferroxcube Company
5083 Kings Highway
Saugerties, NY 12477
Indiana General Electronics
Keasley, NJ 08832
Siemens Company
186 Wood Avenue South
Iselin, NJ 08830
Stackpole Company
201 Stackpole Street
St. Mary, PA 15857
TDK Electronics
13-1, 1-Chrome
Nihonbaski, Chuo-ku, Tokyo

Improper Operation
(Waveform is Nonlinear, Inductor
Is Saturating)


Figure 23. Inductor Current Waveforms

## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number $1,4,5$ and 8 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |  |
| D1 | .005 | - | .13 | - |  |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |  |
| N | $8^{\circ}$ |  |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 |  | 1.27 |
| N | 8 |  |  | 3 |  |
| $\alpha$ | $0^{\circ}$ | $88^{\circ}$ | $0^{\circ}$ | 8 | $8^{\circ}$ |
| ccc | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC4391N | 8 Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4391M | 8 Lead Plastic SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4391N | 8 Lead Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4391D | 8 Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4558 <br> Dual High-Gain Operational Amplifier

## Features

- 2.5 MHz unity gain bandwidth
- Supply voltage $\pm 22 \mathrm{~V}$ for RM4558 and $\pm 18 \mathrm{~V}$ for RC/RV4558
- Short-circuit protection
- No frequency compensation required
- No latch-up
- Large common-mode and differential voltage ranges
- Low power consumption
- Parameter tracking over temperature range
- Gain and phase match between amplifiers


## Description

The RC4558 integrated circuit is a dual high-gain operational amplifier internally compensated and constructed on a single silicon IC using an advanced epitaxial process.

Combining the features of the 741 with the close parameter matching and tracking of a dual device on a monolithic chip results in unique performance characteristics. Excellent channel separation allows the use of this dual device in dense single 741 operational amplifier applications. It is especially well suited for applications in differential-in, differential-out as well as in potentiometric amplifiers and where gain and phase matched channels are mandatory. phase matched

## Block Diagram



## Pin Assignments



Absolute Maximum Ratings
(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | $\begin{gathered} \hline \text { Units } \\ \hline \mathrm{V} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | RM4558 |  |  | $\pm 22$ |  |
|  | RC4558 |  |  | $\pm 18$ |  |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 15$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| $\mathrm{PDTA}^{\text {c }}$ 50 ${ }^{\circ} \mathrm{C}$ | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 |  |
|  | CerDIP |  |  | 833 |  |
|  | TO-99 |  |  | 658 |  |
| Junction Temperature | SOIC, PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP, TO-99 |  |  | 175 |  |
| Operating Temperature | RM4558 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4558 | 0 |  | 70 |  |
| Lead Soldering Temperature | PDIP, CerDIP, TO-99 (60 sec) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | SOIC (10 sec) |  |  | 260 |  |
| Output Short Circuit Duration ${ }^{3}$ |  | Indefinite |  |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit may be to ground on one op amp only. Rating applies to $+75^{\circ} \mathrm{C}$ ambient temperature.

## Matching Characteristics

(VS $= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Test Conditions | Typ | Units |
| :--- | :--- | :---: | :---: |
| Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 1.0$ | dB |
| Input Bias Current | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 15$ | nA |
| Input Offset Current | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 7.5$ | nA |

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4558 |  |  | RC4558 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  | 5.0 | 200 |  | 5.0 | 200 | nA |
| Input Bias Current |  |  | 40 | 500 |  | 40 | 500 | nA |
| Input Resistance |  | 0.3 | 1.0 |  | 0.3 | 1.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, V $\mathrm{OUT}= \pm 10 \mathrm{~V}$ | 50 | 300 |  | 20 | 300 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 70 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{Rs} \leq 10 \mathrm{k} \Omega$ | 76 | 100 |  | 76 | 100 |  | dB |
| Power Consumption | $R \mathrm{~L}=\infty$ |  | 100 | 170 |  | 100 | 170 | mW |
| Transient Response Rise Time Overshoot | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=20 \mathrm{mV} \\ & \mathrm{RL}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{S}$ |
|  | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 35 |  |  | 35 |  | \% |
| Slew Rate | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ |  | 0.8 |  |  | 0.8 |  | V/uS |
| Channel Separation | $\mathrm{F}=10 \mathrm{kHz}, \mathrm{RS}=1 \mathrm{k} \Omega$ |  | 90 |  |  | 90 |  | dB |
| Unity Gain Bandwidth (Gain = 1) |  | 2.5 | 3.0 |  | 2.0 | 3.0 |  | MHz |

The following specifications apply for $\mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{A} \leq+125^{\circ} \mathrm{C}, \mathrm{RC}=0^{\circ} \leq \mathrm{TA}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$

| Parameters | Test Conditions | RM4558 |  |  | RC4558 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Units |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current RC4558 |  |  |  | 500 |  |  | 300 | nA |
| Input bias Current RC4558 |  |  |  | 1500 |  |  | 800 | nA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, VOUT $= \pm 10$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R \mathrm{~L} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Power Consumption | $R \mathrm{~L}=\infty$ |  | 120 | 200 |  | 120 | 200 | mW |

## Typical Performance Characteristics



Figure 1. Input Bias Current vs. Temperature


Figure 3. Input Common Mode Voltage Range vs. Supply Voltage


Figure 5. Open Loop Voltage Gain vs. Temperature


Figure 2. Input Offset Current vs. Temperature


Figure 4. Open Loop Voltage Gain vs. Frequency


Figure 6. Power Consumption vs. Temperature

Typical Performance Characteristics (continued)


Figure 7. Output Voltage Swing vs. Supply Voltage


Figure 9. Output Voltage Swing vs. Freqeuncy


Figure 11. Transient Response Output Voltage vs. Time


Figure 8. Output Voltage Swing vs. Load Resistance


Figure 10. Quiescent Current vs. Supply Voltage


Figure 12. Follower Large Signal Pulse Response Output Voltage vs. Time

Typical Performance Characteristics (continued)


Figure 13. Input Noise Current Density vs. Frequency


Figure 15. Channel Separation vs. Frequency


Figure 14. Input Noise Voltage Density vs. Frequency


Figure 16. Total Harmonic Distortion vs Output Voltage


Figure 17. Distortion vs. Frequency

## Typical Applications



Figure 18. Voltage Follower


Figure 20. Power Amplifier


Figure 22. Squarewave Oscillator


Figure 19. Lamp Driver


Figure 21. Comparator With Hysteresis


Figure 23. DC Coupled 1kHz Low-Pass Active Filter

## Typical Applications (continued)



Figure 24. AC Coupled Non-Inverting Amplifier


Figure 25. AC Coupled Inverting Amplifier


Figure 26. 1kHz Bandpass Active Filter


Figure 27. Voltage Controlled Oscillator (VCO)

## Simplified Schematic Diagram



## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4558M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Wide SOIC |
| RC4558N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RM4558D | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RM4558D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |

## Note:

1. /883B suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4559 <br> Dual High-Gain Operational Amplifier

## Features

- Unity gain bandwidth - 4.0 MHz
- Slew rate - $2.0 \mathrm{~V} / \mu \mathrm{S}$
- Low noise voltage - $1.4 \mu \mathrm{VRMS}$
- Supply voltage $- \pm 22 \mathrm{~V}$ for RM4559 and $\pm 18 \mathrm{~V}$ for RC4559
- No frequency compensation required


## Description

The RC4559 integrated circuit is a high performance dual operational amplifier internally compensated and constructed on a single silicon chip using an advanced epitaxial process.

These amplifiers feature improved AC performance which far exceeds that of the 741-type amplifiers. The specially designed low-noise input transistors allow the RC4559 to be used in low-noise signal processing applications such as audio preamplifiers and signal conditioners.

The RC4559 also has more output drive capability than 741-type amplifiers and can be used to drive a $600 \Omega$ load.

## Pin Assignments



- No latch up
- Large common mode and differential voltage ranges
- Low power consumption
- Parameter tracking over temperature range
- Gain and phase match between amplifiers


## Block Diagram



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | RM4559 |  |  | $\pm 22$ | V |
|  | RC4559 |  |  | $\pm 18$ |  |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 15$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| PDTA $<50^{\circ} \mathrm{C}$ | SOIC |  |  | 300 | mW |
|  | PDIP |  |  | 468 |  |
|  | CerDIP |  |  | 833 |  |
|  | TO-99 |  |  | 658 |  |
| Junction Temperature | SOIC, PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP, TO-99 |  |  | 175 |  |
| Operating Temperature | RM4559 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4559 | 0 |  | 70 |  |
| Lead Soldering Temperature | PDIP, CerDIP, T0-99 (60 sec) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | SOIC (10 sec) |  |  | 260 |  |
| Output Short Circuit Duration ${ }^{3}$ |  | Indefinite |  |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit may be to ground on one op amp only. Rating applies to $+75^{\circ} \mathrm{C}$ ambient temperature.

## Matching Characteristics

(VS $= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Test Conditions | Typ | Units |
| :--- | :--- | :---: | :---: |
| Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 1.0$ | dB |
| Input Bias Current |  | $\pm 15$ | nA |
| Input Offset Current |  | $\pm 7.5$ | nA |

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4559 |  |  | RC4559 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  | 5.0 | 100 |  | 5.0 | 100 | nA |
| Input Bias Current |  |  | 40 | 250 |  | 40 | 250 | nA |
| Input Resistance (Differential Mode) |  | 0.3 | 1.0 |  | 0.3 | 1.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{RL} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{VOUT}= \pm 10 \mathrm{~V} \end{aligned}$ | 50 | 300 |  | 20 | 300 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R \mathrm{~L} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{RLL}^{2} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  |  |
|  | $R \mathrm{~L} \geq 600 \Omega$ | $\pm 9.5$ | $\pm 10$ |  | $\pm 9.5$ | $\pm 10$ |  |  |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 80 | 100 |  | 80 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 82 | 100 |  | 82 | 100 |  | dB |
| Supply Current | RL $=\infty$ |  | 3.3 | 5.6 |  | 3.3 | 5.6 | mA |
| Transient Response Rise Time |  |  |  |  |  |  |  |  |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=20 \mathrm{mV} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ |  | 80 |  |  | 80 |  | $\mu \mathrm{S}$ |
| Overshoot | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 35 |  |  | 35 |  | \% |
| Slew Rate |  | 1.5 | 2.0 |  | 1.5 | 2.0 |  | V/uS |
| Unity Gain Bandwidth |  | 3.0 | 4.0 |  | 3.0 | 4.0 |  | MHz |
| Power Bandwidth | VOUT $=20 \mathrm{Vp-p}$ | 24 | 32 |  | 24 | 32 |  | kHz |
| Input Noise Voltage ${ }^{1}$ | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 1.4 | 5.0 |  | 1.4 | 5.0 | $\mu \mathrm{VRMS}$ |
| Input Noise Current | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 25 |  |  | 25 |  | pARMS |
| Channel Separation | $\begin{aligned} & \text { Gain }=100, \\ & F=10 \mathrm{kHz}, \mathrm{Rs}=1 \mathrm{k} \Omega \end{aligned}$ |  | 90 |  |  | 90 |  | dB |

The following specifications apply for $\mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}, \mathrm{RC}=\mathbf{0}^{\circ} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$

| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| Input Offset Current |  |  |  | 300 |  |  | 200 | nA |
| Input Bias Current |  |  |  | 500 |  |  | 300 | nA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, <br> $\mathrm{VOUT}= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Supply Current | $\mathrm{RL}=\infty$ |  | 4.0 | 6.6 |  | 4.0 | 6.6 | mA |

## Note:

1. Sample tested only.

## Typical Performance Characteristics



Figure 1. Input Bias Current vs. Temperature


Figure 3. Input Common Mode Voltage Range vs. Supply Voltage


Figure 5. Open Loop Voltage Gain vs. Temperature


Figure 2. Input Offset Current vs. Temperature


Figure 4. Open Loop Gain Voltage vs. Frequency


Figure 6. Power Consumption vs. Temperature

Typical Performance Characteristics (continued)


Figure 7. Output Voltage SWing vs. Supply Voltage


Figure 9. Output Voltage Swing vs. Frequency


Figure 11. Transient Response Output Voltage vs. Time


Figure 8. Output Voltage Swing vs. Load Resistance


Figure 10. Quiescent Current vs. Supply Voltage


Figure 12. Follower Large Signal Pulse Response Output Voltage vs. Time

## Typical Performance Characteristics (continued)



Figure 13. Input Noise Current Density vs. Frequency


Figure 15. Channel Separation vs. Frequency


Figure 17. Output Voltage Swing vs. Frequency


Figure 14. Input Noise Voltage Density vs. Frequency


Figure 16. Total Harmonic Distortion vs. Output Voltage


Figure 18. Distortion vs. Frequency

## Typical Applications



Figure 19. 400Hz Lowpass Butterworth Active Filter


Figure 20. Stereo Tone Control

Typical Applications (continued)


Figure 21. RIAA Preamplifier


Figure 22. Triangular-Wave Generator


Figure 23. Low Frequency Sine Wave Generator with Quadrature Output

## Simplified Schematic Diagram



## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC |  | 7 |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be . 023 ( .58 mm ) for leads number $1,4,5$ and 8 only.
3. Dimension " $Q$ " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8 .
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.20 | 0.25 | 5 |
| D | . 189 | . 197 | 4.80 | 5.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.01 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.79 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 8 |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 185 | 4.19 | 4.70 |  |
| øb | . 016 | . 019 | . 41 | . 48 | 1, 5 |
| øb1 | . 016 | . 021 | . 41 | . 53 | 1, 5 |
| øD | . 335 | . 375 | 8.51 | 9.52 |  |
| øD1 | . 305 | . 335 | 7.75 | 8.51 |  |
| øD2 | . 110 | . 160 | 2.79 | 4.06 |  |
| e | . 200 BSC |  | 5.08 BSC |  |  |
| e1 | . 100 BSC |  | 2.54 BSC |  |  |
| F | - | . 040 | - | 1.02 |  |
| k | . 027 | . 034 | . 69 | . 86 |  |
| k1 | . 027 | . 045 | . 69 | 1.14 | 2 |
| L | . 500 | . 750 | 12.70 | 19.05 | 1 |
| L1 | - | . 050 | - | 1.27 | 1 |
| L2 | . 250 | - | 6.35 | - | 1 |
| Q | . 010 | . 045 | . 25 | 1.14 |  |
| $\alpha$ | $45^{\circ} \mathrm{BSC}$ |  | $45^{\circ} \mathrm{BSC}$ |  |  |

## Notes:

1. (All leads) øb applies between L1 \& L2. øb1 applies between L2 \& . 500 ( 12.70 mm ) from the reference plane. Diameter is uncontrolled in L1 \& beyond .500 (12.70mm) from the reference plane.
2. Measured from the maximum diameter of the product.
3. Leads having a maximum diameter $.019(.48 \mathrm{~mm})$ measured in gauging plane, $.054(1.37 \mathrm{~mm})+.001(.03 \mathrm{~mm})-.000(.00 \mathrm{~mm})$ below the reference plane of the product shall be within $.007(.18 \mathrm{~mm})$ of their true position relative to a maximum width tab.
4. The product may be measured by direct methods or by gauge.
5. All leads - increase maximum limit by .003 (.08mm) when lead finish is applied.

## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC4559M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Wide SOIC |
| RC4559N | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RC4559D | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RM4559D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RM4559D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |
| RM4559T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin TO-99 Metal Can |
| RM4559T/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO-99 Metal Can |

## Note:

1. /883B suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4560

## Wide-Bandwidth Dual Operational Amplifier

## Features

- Unity gain bandwidth $(\mathrm{AV}=1)-10 \mathrm{MHz}$
- Slew rate $-4.0 \mathrm{~V} / \mu \mathrm{S}$
- Noise voltage at $1 \mathrm{kHz}-7.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Noise voltage current at $1 \mathrm{kHz}-0.4 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- $\pm 10 \mathrm{~V}$ Output into $400 \Omega$ loads ( $\pm 25 \mathrm{~mA}$ )
- Supply current per amplifier -1.8 mA
- Input offset voltage - 2.0 mV
- Input offset current - 5.0 nA
- Unity gain frequency compensated
- Output short circuit protected


## Description

The RC4560 integrated circuit is a high-gain, wide-bandwidth, dual operational amplifier capable of driving 20 V peak-to-peak into $400 \Omega$ loads. The RC4560 combines many of the features of the RC4558 as well as providing the capability of wider bandwidth, and higher slew rate make the RC4560 ideal for active filters, data and telecommunications, and many instrumentation applications. The availability of the RC4560 in the surface mounted SOIC package allows it to be used in critical applications requiring very high packing densities.

Schematic Diagram (1/2 Shown)


## Pin Assignments



## Pin Descriptions

| Pin | Function |
| :--- | :--- |
| 1 | A Output |
| 2 | A -Input |
| 3 | A + Input |
| 4 | + VS |
| 5 | B +Input |
| 6 | B -Input |
| 7 | B Output |
| 8 | - VS |

## Thermal Characteristics

|  | SOIC | Plastic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. PdTA $<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW |
| Therm. Res. $\Theta \mathrm{JC}$ | - | - |
| Therm. Res. UJA | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For TA $>50^{\circ} \mathrm{C}$ Derate at | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Absolute Maximum Ratings

(beyond which the device may be damaged)

| Parameter |  | Max. |
| :---: | :---: | :---: |
| Supply Voltage |  | $\pm 18 \mathrm{~V}$ |
| Input Voltage ${ }^{1}$ |  | $\pm 15 \mathrm{~V}$ |
| Differential Input Voltage |  | 30V |
| Output Short Circuit Duration ${ }^{2}$ |  | Indefinite |
| Operating Temperature Range |  | $-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature | RC4560N | $+300^{\circ} \mathrm{C}$ |
|  | RC4560M | $+260^{\circ} \mathrm{C}$ |

## Notes:

1. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
2. Short circuit may be to ground on one amp only. Rating applies to $+75^{\circ} \mathrm{C}$ ambient temperature.

## Matching Characteristics

$\left(\mathrm{VS}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameter | Conditions | Typ. | Units |
| :--- | :--- | :---: | :---: |
| Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 1.0$ | dB |
| Input Bias Current |  | $\pm 15$ | nA |
| Input Offset Current |  | $\pm 7.5$ | nA |
| Input Offset Voltage | $\mathrm{Rs} \geq 10 \mathrm{k} \Omega$ | $\pm 0.2$ | mV |

## Electrical Characteristics

$\left(\mathrm{V}\right.$ S $= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters |  | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  |  | 5.0 | 200 | nA |
| Input Bias Current |  |  |  | 50 | 500 | nA |
| Input Resistance (Differential Mode) |  |  | 0.3 | 0.1 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain |  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, Vout $= \pm 10 \mathrm{~V}$ | 20 | 300 |  | V/mV |
| Output Voltage Swing |  | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | V |
|  |  | l ) $\geq 25 \mathrm{~mA}$ | $\pm 10$ | $\pm 11.5$ |  |  |
| Input Voltage Range |  |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio |  | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 70 | 90 |  | dB |
| Power Supply Rejection Ratio |  | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 76 | 90 |  | dB |
| Power Consumption |  | RL $=\infty$ |  | 135 | 200 | mW |
| Transient Response | Rise Time | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=20 \mathrm{mV}, \\ & \mathrm{RL}=2 \mathrm{k} \Omega \end{aligned}$ |  | 0.05 |  | $\mu \mathrm{S}$ |
|  | Overshoot | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 35 |  | \% |
| Slew Rate |  | $\mathrm{R}_{\mathrm{L}} \leq 2 \mathrm{k} \Omega$, Gain $=1$ |  | 4.0 |  | V/uS |
| Channel Separation |  | $\begin{aligned} & f=10 \mathrm{kHz} \\ & \mathrm{RS}=1 \mathrm{k} \Omega, \text { Gain }=100 \end{aligned}$ |  | 100 |  | dB |
| Unity Gain Bandwidth |  | $\mathrm{AV}=+1, \mathrm{VO}=-3 \mathrm{~dB}$ |  | 10 |  | MHz |
| The following specifications apply for $-20^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| Input Offset Voltage |  | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  |  | 7.0 | mV |
| Input Offset Current |  |  |  |  | 300 | nA |
| Input Bias Current |  |  |  |  | 800 | nA |
| Large Signal Voltage Gain |  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$, Vout $= \pm 10 \mathrm{~V}$ | 15 |  |  | V/mV |
| Output Voltage Swing |  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | V |
| Power Consumption |  | $\mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}$ |  | 135 | 200 | mW |
|  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ |  | 165 | 230 |  |

## Typical Performance Characteristics








## Typical Performance Characteristics (continued)

Typical Output Voltage vs.
Supply Voltage


Output Voltage vs. Frequency


Transient Response


Output Voltage Swing vs.
Load Resistance


Quiescent Current vs. Supply Voltage


Voltage Follower Large Signal Pulse Response


## Typical Performance Characteristics (continued)



Frequency (Hz)

Channel Separation


Input Noise Current vs. of Frequency


Total Harmonic Distortion vs. Output Voltage



## Notes

## Notes

## Notes

## Mechanical Dimensions

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.20 | 0.25 | 5 |
| D | . 189 | . 197 | 4.80 | 5.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.01 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.79 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 8 |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |



## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Mechanical Dimensions

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 | BSC | 2.54 BSC |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Package |
| :--- | :---: | :---: |
| RC 4560 M | $-20^{\circ}$ to $+75^{\circ} \mathrm{C}$ | 8-Lead SOIC |
| RC4560N | $-20^{\circ}$ to $+75^{\circ} \mathrm{C}$ | 8-Lead Plastic DIP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4741 <br> General Purpose Operation Amplifier

## Features

- Unity gain bandwidth - 3.5 MHz
- High slew rate - $1.6 \mathrm{~V} / \mu \mathrm{S}$
- Low noise voltage $-9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Input offset voltage - 0.5 mV
- Input bias current - 60 nA
- Indefinite short circuit protection
- No crossover distortion
- Internal compensation
- Wide power supply range - $\pm 2 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Applications

- Universal active filters
- Audio amplifiers
- Battery powered equipment


## Package



14 pin DIP

A wide range of supply voltages ( $\pm 2 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ ) can be used to power the RC4741, making it compatible with almost any system including battery powered equipment.

These amplifiers feature AC and DC performance which exceed that of the 741 type amplifiers. Its superior bandwidth, slew rate and noise characteristics make it an excellent choice for active filter or audio amplifier applications.

## Description

The RC4741 is a monolithic integrated circuit, consisting of four independent operational amplifiers constructed with the planar epitaxial process.

## Block Diagram



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 20$ | V |
| Input Voltage ${ }^{2}$ |  |  |  | $\pm 15$ | V |
| Differential Input Voltage |  |  |  | 30 | V |
| $\mathrm{PDT}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 1042 |  |
|  | SOIC |  |  | 300 |  |
| Output Short Circuit Duration ${ }^{3}$ |  | Indefinite |  |  |  |
| Junction Temperature | PDIP, SOIC |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP |  |  | 175 |  |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | RM4741 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC4741 | 0 |  | 70 |  |
| Lead Soldering Temperature | 60 sec , DIP |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | 10 sec, SOIC |  |  | 260 |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit to ground on one amplifier only.

## Operating Conditions

| Parameter |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ӨJC | Thermal resistance | CerDIP |  | 60 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta \mathrm{JA}$ | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 120 |  |  |
|  |  | SOIC |  | 200 |  |  |
| For $\mathrm{TA}>50^{\circ} \mathrm{C}$ Derate at |  | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  |  | CerDIP |  | 8.38 |  |  |
|  |  | SOIC |  | 5.0 |  |  |

## Electrical Characteristics

$\left(\mathrm{V} S= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4741 |  |  | RC4741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 3.0 |  | 1.0 | 5.0 | mV |
| Input Offset Current |  |  | 15 | 30 |  | 30 | 50 | nA |
| Input Bias Current |  |  | 60 | 200 |  | 60 | 300 | nA |
| Input Resistance |  |  | 0.5 |  |  | 0.5 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \\ & \text { VOUT } \pm 10 \mathrm{~V} \end{aligned}$ | 50 | 100 |  | 25 | 50 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input Voltage Range |  | $\pm 12$ |  |  | $\pm 12$ |  |  | V |
| Output Resistance |  |  | 300 |  |  | 300 |  | $\Omega$ |
| Output Current | VOUT $\pm 10 \mathrm{~V}$ | $\pm 5$ | $\pm 15$ |  | $\pm 5$ | $\pm 15$ |  | mA |
| Common Mode | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ | 80 |  |  | 80 |  |  | dB |
| Rejection Ratio | $\Delta \mathrm{V}= \pm 5$ |  |  |  |  |  |  |  |
| Supply Current (All Amplifiers) |  |  | 4.5 | 5.0 |  | 5.0 | 7.0 | mA |
| Transient Response | Rise Time |  | 75 |  |  | 75 |  | nS |
|  | Overshoot |  | 25 |  |  | 25 |  | \% |
|  | Slew Rate |  | 1.6 |  |  | 1.6 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth |  |  | 3.5 |  |  | 3.5 |  | MHz |
| Power Bandwidth | $\begin{aligned} & \text { VOUT }=20 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}, \\ & \mathrm{RL}=2 \mathrm{k} \end{aligned}$ |  | 25 |  |  | 25 |  | kHz |
| Input Noise Voltage Density | $\mathrm{F}=1 \mathrm{kHz}$ |  | 9.0 |  |  | 9.0 |  | $\begin{gathered} \mathrm{nV} / \\ \sqrt{\mathrm{Hz}} \end{gathered}$ |
| Channel Separation |  |  | 108 |  |  | 108 |  | dB |

## Electrical Characteristics

$\left(\mathrm{VS}= \pm 15 \mathrm{~V}, \mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{A} \leq+125^{\circ} \mathrm{C}, \mathrm{Rc}=0^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}}+70^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | RM4741 |  |  | RC4741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 10 \mathrm{k} \Omega$ |  | 4.0 | 5.0 |  | 5.0 | 6.5 | mV |
| Input Offset Current |  |  |  | 75 |  |  | 100 | nA |
| Input Bias Current |  |  |  | 325 |  |  | 400 | nA |
| Large Signal | $\mathrm{R} \mathrm{L} \geq 2 \mathrm{k} \Omega$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Voltage Gain | VOUT $\pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| Output Voltage Swing | $\mathrm{RL} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.7$ |  | $\pm 12$ | $\pm 13.7$ |  |  |
|  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 12.5$ |  | $\pm 10$ | $\pm 12.5$ |  |  |
| Supply Current (All Amplifiers) |  |  | 10 |  |  | 10 |  | mA |
| Average Input Offset |  |  |  |  |  |  |  |  |
| Voltage Drift |  |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Common Mode Rejection Ratio | $\begin{aligned} & \mathrm{RS} \leq 10 \mathrm{k} \Omega, \\ & \Delta \mathrm{~V} \pm 5.0 \mathrm{~V} \end{aligned}$ | 74 |  |  | 74 |  |  | dB |
| Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{RS} \leq 10 \mathrm{k} \Omega, \\ & \Delta \mathrm{~V} \pm 5.0 \mathrm{~V} \end{aligned}$ | 80 |  |  | 80 |  |  | dB |

## Typical Performance Characteristics




Channel Separation vs. Frequency





## Typical Performance Characteristics (continued)





Slew Rate, Bandwidth vs. Supply Voltage


Output Voltage Swing vs. Frequency


CMRR vs. Temperature


## Typical Performance Characteristics (continued)



Schematic Diagram (1/4 shown)


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC4741M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 14 pin Small Outline IC |  |
| RC4741N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | 14 pin Plastic DIP |  |
| RM4741D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 14 pin Ceramic DIP |  |
| RM $4741 \mathrm{D} / 883 \mathrm{~B}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 14 pin Ceramic DIP |  |

Note: /883B suffix denotes Mil-Std-883, Level B processing.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC4861

## 1/2W Audio Power Amplifier with Shutdown

## Features

- Low VOS, typically 2 mV
- THD $0.3 \%$ typically at 0.5 W output power
- Drives $8 \Omega$ and $4 \Omega$ non-powered speakers
- User programmable gain
- Internal thermal limiting circuitry
- 8 pin SOIC package


## Applications

- Multimedia PC motherboards and add-in sound cards
- Companion chip to sigma-delta sound codecs
- Low power portable systems
- Toys and games
- Cellular phones


## Description

The RC4861 sound driver is an audio device that can be used on PC motherboards and add-in sound cards. It consists of H -bridge connected output drivers for headphones or speakers.

The output drivers can deliver up to 0.5 Watt of continuous average output power into $8 \Omega$ speaker from a 5 V source. The drivers use class AB amplifiers and maintain a low bias current. A shut down function disables the device for power savings when not in use.

The thermal limiting circuitry becomes active if the chip temperature exceeds $150^{\circ} \mathrm{C}$.

## Block Diagram



## Pin Assignments



## Absolute Maximum Ratings

| Supply Voltage, VDD | 6.0 V |
| :--- | :---: |
| Junction Temperature, TJ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature, TS | -65 to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| ESD Threshold, ESD (Human Body Model) | 2000 V |

Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Power Supply, $\mathrm{V}_{\mathrm{DD}}$ |  | 2.7 | 5.0 | 5.5 | V |
| Input Voltage Logic High, $\mathrm{V}_{\mathrm{IH}}$ |  | $\mathrm{V}_{\mathrm{DD}}-0.8$ |  | $\mathrm{~V}_{\mathrm{DD}}$ | V |
| Input Voltage Logic Low, $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.8 | V |
| Ambient Operating Temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$V_{D D}=5 \mathrm{~V}, f=1 \mathrm{kHz}, R \mathrm{~L}=8 \Omega$, unless otherwise specified.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| AV | Voltage Gain, Open Loop |  |  | 90 |  | dB |
| ISS | Shutdown current | Shutdown pin HIGH, <br> VDD $=5 \mathrm{~V}$ |  | 0.6 | 10 | $\mu \mathrm{~A}$ |
| Itotal | Power Supply Current, | No load |  | 6.5 | 10 | mA |
| VoS | Output Offset Voltage | $\mathrm{VIN}=0 \mathrm{~V}$ |  | 2 | 20 | mV |
| Po | RMS Output Power | $\mathrm{RL}=8 \Omega, \mathrm{VDD}=5 \mathrm{~V}$ | 0.5 |  |  | W |
| THD | Total Harmonic Distortion | $\mathrm{fO}=1 \mathrm{kHz}$, PO $=0.5 \mathrm{~W}$ |  | 0.3 | 1 | $\%$ |
| PSRR | Power Supply Rejection Ratio <br> Input Referenced | fO $=1 \mathrm{kHz}, \Delta \mathrm{VDD}=0.2 \mathrm{Vp}-\mathrm{p}$ <br> $0.1 \mu \mathrm{~F}$ bypass cap | 65 | 75 |  | dB |

## Typical Application Circuit

(Demo board is available for circuit in Figure 1).


Figure 1. Audio Amplifier with AvD $=2$

* CS and CB size depend on specific application requirements and constraints. Typical values of CS and CB are $0.1 \mu \mathrm{~F}$
**Pin 1 should be connected to VDD to disable the amplifier or to GND to enable the amplifier. This pin should not be left floating.


## Single Ended Application Circuit



Figure 2. Single Ended Amplifier with $A v=-1$
${ }^{*} \mathrm{CS}$ and $\mathrm{CB}_{\mathrm{B}}$ size depend on specific application requirements and constraints. Typical values of CS and CB are $0.1 \mu \mathrm{~F}$
${ }^{* *}$ Pin 1 should be connected to VDD to disable the amplifier or to GND to enable the amplifier. This pin should not be left floating.
***These components create a "dummy" load for pin 8 for stability purposes.
External Components Description (for Figure 1)

| Components | Functional Description |
| :---: | :---: |
| Ri | Inverting input resistance which sets the closed-loop gain in conjunction with Rf. This resistor also forms a high pass filter with $\mathrm{C}_{\mathrm{i}}$ at $\mathrm{fC}=1 /\left(2 \pi \mathrm{Ri}_{\mathrm{i}} \mathrm{Ci}_{\mathrm{i}}\right)$. |
| $\mathrm{Ci}_{i}$ | Input coupling capacitor which blocks DC voltage at the amplifier's input terminals. Also creates a highpass filter with $R_{i}$ at $f_{C}=1 /\left(2 \pi R_{i} C_{i}\right)$. |
| $\mathrm{Rf}_{\mathrm{f}}$ | Feedback resistance which sets closed-loop gain in conjuncticn with $\mathrm{Ri}_{\mathrm{i}} . \mathrm{Av}=-\mathrm{Rff}_{\mathrm{f}} / \mathrm{Ri}_{\mathrm{i}}$ |
| Cs | Supply bypass capacitor which provides power supply filtering. |
| Св | Bypass pin capacitor which provides half supply filtering. |
| $\mathrm{Cf}_{f}$ | Used when a differential gain of over 10 is desired. Cf in conjunction with $\mathrm{Rf}_{\mathrm{f}}$ creates a low-pass filter which bandwidth limits the amplifier and prevents high frequency oscillation bursts. $f C=1 /\left(2 \pi R_{f} C_{f}\right)$ |

## Typical Performance Characteristics




THD+N vs. FREQUENCY




PSRR vs. FREQ.


Notes:

Preliminary Information

## Mechanical Dimensions - 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.20 | 0.25 | 5 |
| D | . 189 | . 197 | 4.80 | 5.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.01 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.79 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 8 |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC4861M | 8 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 5010 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC5010.pdf.

## RC5011

## Step-up Regulator for Notebook Computers

## Features

- Combines 5 V precision linear regulator and boost-mode DC-DC converter
- High efficiency - $85 \%$ typical
- 6 V to 22 V input range ( 30 V peak)
- Independent output enable control
- $10 \mu \mathrm{~A}$ shutdown current
- Operates with companion RC5023 to form complete notebook computer power supply
- 8 pin SOIC package


## Applications

- Complete notebook PC power supply when combined with RC5023 triple output DC-DC converter
- Sub-notebooks and PDAs
- PCMCIA and LCD panels


## Description

The RC5011 is a combination 5 V precision linear regulator and switch-mode boost converter suitable for use in notebook PC power supplies. The 5 V regulator can drive loads in excess of 40 mA , while the boost converter can be used to provide 12 V for Flash BIOS or PCMCIA requirements.

Operating over a 6 V to 22 V (30V peak) input range, the RC5011 can be used as a standalone IC acheiving switch mode efficiencies of up to $85 \%$. The RC5011 can also be used with the Fairchild Semiconductor RC5023 triple output DC-DC converter to generate the $5 \mathrm{~V}, 3.3 \mathrm{~V}, 12 \mathrm{~V}$ and $2 . \mathrm{xV}$ required for typical Pentium ${ }^{\circledR}$ notebook computers. When used with the RC5023, the RC5011 acts as an input stage that provides 5 V for the RC5023 Vcc as well as 12 V for BIOS or PCMCIA. Using this scheme, system efficiencies of $88 \%$ can be realized for the entire 4 -output solution.

## Block Diagram



Rev. 0.5.1

## Pin Assignments



## Pin Descriptions

| Pin Number | Pin Name | Pin Function Description |
| :--- | :--- | :--- |
| 1 | EN5V | 5V output enable. TTL-compatible input disables 5V linear regulator when set to logic <br> LOW. Serves as system global enable/disable when used with RC5023 companion <br> IC. |
| 2 | CX | Oscillator timing capacitor. Connecting an external capacitor to this pin sets the <br> internal oscillator frequency. |
| 3 | GND | Ground. Connect this pin to system ground so that ground loops are avoided. |
| 4 | EN12V | 12V output enable. TTL-compatible input disables the switch-mode converter when <br> set to logic LOW. |
| 5 | VFB | Voltage feedback. Input for the voltage feedback control loop. <br> 6 |
| 7 | DRV | FET Driver output for switch-mode converter. Connect this pin to the gate of an <br> N-channel MOSFET. The trace from this pin to the MOSFET gate should be as <br> short as possible (<0.5"). |
| 8 | VOUT | 5V linear regulator output. Connect this pin to loads up to 40mA or to VCCL pin of <br> RC5023 when used in the notebook computer power supply system. |

## Absolute Maximum Ratings ${ }^{1}$

| Supply Voltage, VBAT | 32 V |
| :--- | :---: |
| Power Dissipation, $\mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}^{2}$ | 300 mW |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is not implied. Performance is guarenteed only if Operating Conditions are not exceeded.
2. For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$, derate at $4.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## Operating Conditions

| Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, VBAT | 6 |  | 30 | V |
| Input Logic HIGH | 2 |  |  | V |
| Input Logic LOW |  |  | 0.8 | V |
| Ambient Temp | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics - Switch-mode Converter

$V_{B A T}=6 \mathrm{~V}$, $\mathrm{Fosc}=50 \mathrm{KHz}, \mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Output Voltage | Set by external resistors | 12 |  | 30 | V |
| Output Driver Voltage Swing |  | 4.5 |  |  | V |
| Line Regulation | VBAT $=6 \mathrm{~V}$ to 22V |  | 0.2 | 0.4 | $\%$ |
| Load Regulation | IL $=0$ to 200mA |  | 0.1 | 0.2 | $\%$ |
| Output Ripple/Noise | IL $=200 \mathrm{~mA}, \mathrm{BW}=20 \mathrm{MHz}$ |  | 100 | 250 | mV |
| Reference Voltage | Internal Reference | 1.19 | 1.25 | 1.37 | V |
| Efficiency |  | 80 | 85 |  | $\%$ |
| Operating Frequency Range |  | 1.0 |  | 75 | KHz |
| Oscillator Frequency Precision |  |  | $\pm 10$ |  | $\%$ |
| Capacitor Charging Current |  |  | 8.0 |  | $\mu \mathrm{~A}$ |
| Capacitor Threshold Voltage + |  |  | 1.4 |  | V |
| Capacitor Threshold Voltage - |  |  | 0.5 |  | V |
| Feedback Input Current | VFB $=1.25 \mathrm{~V}$ |  |  | $\mu \mathrm{~A}$ |  |

## Electrical Characteristics - Linear Regulator

$\mathrm{V}_{\mathrm{BAT}}=6 \mathrm{~V}, \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Output Setpoint Accuracy | No Load |  | $\pm 3$ |  | $\%$ |
| Line Regulation | VBAT $=6 \mathrm{~V}$ to 22V |  | +0.4 | +0.8 | $\%$ |
| Load Regulation | $\mathrm{IL}=0$ to 40mA |  | -1.0 | -2.5 | $\%$ |
| Output Temperature Drift | IL $=40 \mathrm{~mA}$ |  | +100 | +150 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Cumulative DC Accuracy ${ }^{1}$ |  |  |  | $\pm 5$ | $\%$ |
| Output Drive Current |  |  |  | 40 | mA |

Note:

1. Cumulative DC Accuracy includes Setpoint Accuracy, Line/Load Regulation and Temperature Drift.

## Electrical Characteristics - Common

$V_{B A T}=6 \mathrm{~V}$, Fosc $=50 \mathrm{KHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Current | VBAT $=6$ to 22V, No load |  | 1.5 | 2.5 | mA |
|  | VBAT $=6 \mathrm{~V}$, EN5V LOW |  | 0.8 | 1.5 | mA |
|  | VBAT $=6 \mathrm{~V}$, EN12V = LOW |  | 0.5 | 1.5 | mA |
|  | Vbat $=6 \mathrm{~V}$, EN5V = EN12V |  | 0.5 | 1.5 | $\mu \mathrm{~A}$ |
|  | $=$ LOW |  |  |  |  |

## Test Circuit



Figure 1. Standard Test Circuit Schematic

## Application Information

## Step-Up (Boost mode) Converter

A complete schematic of the minimum step-up converter application is shown in Figure 1. Upon application of power (VBAT) and a logic high signal on the EN5V pin, the fixed 5 V precision bandgap reference will become active and source up to 40 mA of load current. If the 5 V regulator is not needed, a logic low on the EN5V pin will disable the 5 V regulator and reduce the supply current, thus minimizing power consumption. A $1 \mu \mathrm{~F}$ capacitor connected from the 5 V output to ground is recommended to reduce noise on the 5 V output.

A logic high signal placed on the EN12V pin enables the switch mode regulator. Included in the switch-mode controller is a precision bandgap regulator that generates both a 1.25 V reference and a 4 V reference internally. The 4 V reference is effectively "filtered" from the VBAT supply to increase the power supply rejection of the IC, thus making it less susceptable to changes in the battery voltage and noise. The 1.25 V reference is used for comparison against the divided down output voltage occuring at the voltage feedback (VFB) input.

A voltage supply connected to one side of the inductor as shown will cause the filter capacitor to instantaneously charge to $\mathrm{V}_{\mathrm{BAT}}-\mathrm{V}_{\mathrm{F}}$, where $\mathrm{VF}_{\mathrm{F}}$ is the forward voltage of the blocking diode. The voltage on the output capacitor C 1 is also applied to resistor voltage divider R6 and R7, where the ratio of these resistors determines the final output voltage. The VFB node is connected to one side (-input) of a voltage comparator and the other side (+input) is connected to the 1.25 V reference. If the voltage across C 1 is less than the programmed value set by the ratio of R6 and R7, the output of the comparator will be at logic high.

One input of a NAND logic gate is connected to the comparator output, while the other NAND input is connected to the oscillator output. A logic high will allow the NAND output to respond to the oscillator input, thus allowing the totem-pole inverter to pulse the gate of the external N-channel MOSFET. The totem-pole inverter is referenced to VBAT since this higher voltage will allow a higher gate drive and reduce the RDS,ON value of the MOSFET. When the FET is turned on, the inductor conducts current to ground through the FET. When the FET is turned off, diode D1 charges the output capacitor C1.

The VFB node will continuously monitor the output voltage and allow the oscillator to drive the MOSFET until the voltage at VFB surpasses the internal 1.25 V reference voltage. At this time the output of the comparator switches to a logic low state, which forces the NAND output high. The totem-pole inverter will then transition low and turn off the MOSFET. Because the output voltage is now higher than VBAT, the blocking diode prevents any further current flow into the output capcitor or the load. This condition will remain until the output voltage drops enough to lower the VFB node below 1.25 V , at which time the process starts again. Using this system, the feedback network will vary the MOSFET duty cycle in response to changes in load current or battery voltage.

The inductor value and oscillator frequency must be carefully tailored to the battery voltage, output current, and ripple requirements of the application. If either the inductor value or the oscillator frequency is too high, the inductor current will never reach a value high enough to meet the load current drain and the output voltage will collapse. If the inductor value or the oscillator frequency is too low, the inductor current will become excessive, causing higher output voltage ripple, inductor core saturation, or MOSFET destruction due to over-stress.

## Design Equations

The inductor (L1) and timing capacitor (CX) values must be tailored to the input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency such that the inductor current rises to a peak value (Imax) sufficient to meet the average load current drain. The worst-case conditions for calculating its ability to supply load current are found at the minimum supply voltage. Therefore, VBAT,MIN is used to calculate the inductor value. Conversely, the worst-case condition for output voltage ripple will occur at VBAT,MAX.

The value of the timing capacitor is set according to the following equation:
$\mathrm{FO}(\mathrm{Hz})=\left(5 \times 10^{-6}\right) / \mathrm{Cx}$
The output of the oscillator is measured at pin 2 (CX) and the voltage at the CX pin will be a triangle waveform. By pulling the VFB pin above 1.25 V , the oscillator square wave output can be measured directly at pin 6 (DRV). Capacitor selection will depend on the specific application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.

Maximum on time of the MOSFET is calculated as follows:

The $0.5 \mu \mathrm{~S}$ term is added to represent the MOSFET gate-discharge time, although it is an approximation only and should be checked for the specific MOSFET used.

The peak inductor current is:
$\mathrm{I}_{\text {MAX }}=\left(\frac{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{F}}-\mathrm{V}_{\text {BAT }}}{\left(\mathrm{F}_{\mathrm{O}}\right) \mathrm{T}_{\text {on }}\left[\mathrm{V}_{\text {BAT }}-\mathrm{V}_{\mathrm{DS}, \mathrm{ON}}\right]}\right) 2 \mathrm{I}_{\mathrm{DC}}$
where:
VBAT = supply voltage
$\mathrm{V}_{\mathrm{F}} \quad=$ diode forward voltage
IDC = dc load current
VDS,ON $=$ drain-source on voltage of MOSFET
Inductor value:
$\operatorname{LX}($ Henries $)=\left(\frac{\mathrm{V}_{\text {BAT }}-\mathrm{V}_{\mathrm{DS}, \mathrm{ON}}}{\mathrm{I}_{\text {MAX }}}\right) \mathrm{T}_{\mathrm{ON}}$
Output filter capacitor:
$\mathrm{C} 1(\mu \mathrm{~F})=\frac{\mathrm{T}_{\mathrm{ON}}\left(\frac{\mathrm{V}_{\text {BAT }} \mathrm{I}_{\text {MAX }}}{\mathrm{V}_{\text {OUT }}}+\mathrm{I}_{\mathrm{DC}}\right)}{\mathrm{V}_{\text {RIPPLE }}}$
where VRIPPLE $=$ Peak output voltage ripple
To reduce system power consumption when the switch-mode section is not in use, the circuit shown in Figure 2 is recommended. This circuit prevents any load connected to VOUT from drawing current out of VBAT.

Ton $=1 / 2 \mathrm{FO}+0.5 \mu \mathrm{~S}$


Figure 2. Standard Test Schematic with 12V Shutdown Circuit added

## Notebook Power Supply Application

## RC5011/RC5023 System

The RC5011/RC5023 Portable Power Supply System is designed to cost-effectively address the notebook computer power supply requirements. The RC5011 generates the +12 V power supply while also providing the startup 5 V supply current for the RC5023. The RC5011 is designed on a high voltage technology which can support battery voltages as high as 32 V . The 5 V linear regulator from the RC5011 rejects the large potential battery voltage changes and provides a well-regulated +5 V to power the RC5023. To optimize efficiency, the RC5023 utilizes an internal 5 V switch to remove the +5 V supply coming from the RC5011 and to then utilize the efficient +5 V switcher output to supply the power for the digital logic, analog control circuitry, and output drivers of the RC5023.

The RC5023 has an internal comparator which senses the difference between the regulator 5 V from the RC5011 and the output of the 5 V switch-mode regulator. When the switch-mode regulator output exceeds 4.5 V , the comparator commands the analog switch within the RC5023 to convert the +5 V supply source from the RC 5011 to the +5 V switchmode output. Thus, power is now drawn from the $88 \%$ efficient switch-mode regulator rather than the less efficient 5 V linear regulator in the RC5011. The 5 V linear regulator in the RC5011 remains connected to the RC5023 and continues to power both the bandgap reference as well as the 5 V switch comparator; however the current consumption of these blocks is small and will not have a significant effect on the overall efficiency of the power supply system.


Figure 3. Notebook Computer Power Supply System using the RC5011 and RC5023


Figure 4.
RC5023/RC5011 Power Supply System Bill of Materials

| Reference | Qty | Specification | Part No. | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| L2-L4 | 3 | $9.4 \mu \mathrm{H}, 2.8 \mathrm{~A}$ Inductors | PE-53631 | Pulse Engineering |
| X2-X7, X1 | 7 | N-channel MOSFETs | Si4410DY | Siliconix |
| D5-D7 | 3 | 3.3A, 20V SMT diodes | NSQ03A02L | Nihon |
| D2-D4, D1 | 4 | 1.1A, 20V SMT diodes | EC10QS02L | Nihon |
| R2-R4 | 3 | 1 watt 12 m ohm, $1 \%$ resistors | LRC-2512 | IRC |
| C2-C4 | 6 | $330 \mu \mathrm{~F}, 10 \mathrm{~V}$ tantalum capacitors | 595D337X0010R2T | Sprague |
| C5-C7, CV | 4 | $0.1 \mu \mathrm{~F}, 16 \mathrm{~V}$ ceramic capacitors | GRM40X7R104K025BL | Murata |
| C8-C10, CLI | 4 | $4.7 \mu \mathrm{~F}, 10 \mathrm{~V}$ tantalum capacitors | NR Series | NEC |
| C11-C13, C22 | 4 | $33 \mu \mathrm{~F}, 35 \mathrm{~V}$ tantalum capacitors | 595D336X0035R2T | Sprague |
| C5V | 1 | $10 \mu \mathrm{~F}, 10 \mathrm{~V}$ tantalum capacitors | NR Series | NEC |
| R8 | 1 | 3.3K ohm, 0.1\% resistor |  | Panasonic |
| R9 | 1 | 19.4K ohm, 0.1\% resistor |  | Panasonic |
| RC5023 | 1 | Triple-Output DC-DC Converter |  | Fairchil\$emiconductor |
| L1 | 1 | $10 \mu \mathrm{H}, 2.65 \mathrm{~A}$ inductor | CDRH125 | Sumida |
| C1 | 2 | $100 \mu \mathrm{~F}, 20 \mathrm{~V}$ tantalum capacitor | 595D107X0020R2T | Sprague |
| CX | 1 | 100pF, 16V ceramic capacitor | GRM40C0G101J050BD | Murata |
| R6 | 1 | 110K ohm, 1\% resistor |  | Panasonic |
| R7 | 1 | 133K ohm, 1\% resistor |  | Panasonic |
| RC5011 | 1 | 12V Complement of RC5023 |  | Fairchil\$emiconductor |

## Ordering Information

| RC5011M | 8 pin SOIC |
| :--- | :--- |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC5011/RC5023 Demonstration Board Power Supply Solution for Notebook Computers

## Features

- Output voltages $5 \mathrm{~V}, 12 \mathrm{~V}, 3.3 \mathrm{~V}$ and 2.9 V
- >93\% System efficency
- 6 V to 30 V operation
- Independent output enable/disable
- Global power-down for low power sleep mode


## Description

The RC5011/RC5023 demonstration board is intended to assist designers in developing an efficient, low cost power system for notebook computers using the RC5011 and RC5023 voltage regulator ICs. The demo board accepts an input voltage from 6 V to 30 V for battery operation. Using both regulators, the demo board outputs four unique voltages required by most portable PC systems; 12 V for flash bios, 5 V for digital logic, 3.3 V for RAM and other logic and 2.9 V for the CPU. Using synchronous operation on all but the 12 V output, the system can realize efficiencies in excess of $93 \%$ for extended battery life. Independent output enable functions as well as a global power-down allow for a multitude of low power sleep modes.

## Block Diagram



Rev. 0.5.1

## Jumper Settings

The board is fitted with several jumpers to enable each output as well as the entire power supply system. The jumper settings are presented in Table 1 and their locations are illustrated in Figure 2. Each jumper has three posts mounted perpendicular to the board. The middle post is connected to appropriate the IC control pin, with the outer two pins connected to VCC and GND, respectively. The output is disabled by connecting the jumper between the center post and VCC and is disabled by connecting it between the center post and GND. The absence of a jumper will disable the output.

Table 1. Jumper Settings for RC5011 + RC5023 Demonstration Board

| Active Output | Jumper <br> Designation | Jumper <br> Position |
| :---: | :---: | :---: |
| 2.9 V | EN2 | VCC |
| 3.3 V | EN3 | VCC |
| 5 V | EN5 | VCC |
| 12 V | EN12V | VCC |
|  | EN5 | VCC |

NOTE: Both the EN12V and the EN5 jumpers must be connected to Vcc in order to enable the 12 V output.

## Precautions

- Beware of ESD! It is recommended that this demonstration board be used only in an ESD-controlled location to reduce the risk of damage resulting from ESDrelated stress.
- Use Kelvin connected test points. Voltage drops in the main current path can greatly reduce the observed efficiency characteristics of this demonstration board.
- Do not attempt to draw more than 200 mA from the 12 V output. Overloading this output will result in permanent damage to the RC5011.


## Power-up Check List

1. Set up the jumpers as illustrated in Table 1, above.
2. Connect the positive power lead to the Vbat terminal.
3. Connect the positive lead of external 5 V source to the single post between the EN12V jumper and the +3.3 V OUT posts.
4. Connect the negative power lead to one pair of GND terminals (two pairs exist).
5. Connect the negative lead of the external 5 V to a pair of GND terminals.
6. Connect loads to desired outputs. Returns from the loads may be connected to either pair of GND terminals.
7. Apply power and check for correct output voltages. If no output is observed, turn off power and check all connections again.


Figure 1. RC5011/5023 Demo Board Application Schematic


Figure 2. RC5011/RC5023 Demo Board Layout
Table 2. RC5011/5023 Demo Board Application Bill of Materials

| Reference | Description | Part No. | Manufacturer | Qty |
| :---: | :---: | :---: | :---: | :---: |
| L2-L4 | 9.4uH, 2.8A Inductors | PE-53631 | Pulse Engineering | 3 |
| X2-X7, X1 | N-channel MOSFETs | Si4410DY | Siliconix | 7 |
| D5 - D7 | 3.3A, 20V SMT diodes | NSQ03A02L | Nihon | 3 |
| D1-D4 | 1.1A, 20V SMT diodes | EC10QS02L | Nihon | 4 |
| R2-R4 | 1 watt, $12 \mathrm{~m} \Omega, 1 \%$ resistors | LRC-2512 | IRC | 3 |
| C2-C4 | $330 \mu \mathrm{~F}, 10 \mathrm{~V}$ tantalum capacitors | 595D337X0010R2T | Sprague | 6 |
| C5-C7,CV | $0.1 \mu \mathrm{~F}, 16 \mathrm{~V}$ ceramic capacitors | GRM40X7R104K025 | muRata | 4 |
| C8 - C10,CLI | $4.7 \mu \mathrm{~F}, 10 \mathrm{~V}$ tantalum capacitors | NR Series | NEC | 4 |
| C11-C13,C22 | $33 \mu \mathrm{~F}, 35 \mathrm{~V}$ tantalum capacitors | 595D336X0035R2T | Sprague | 4 |
| C5V | 10uF, 10V tantalum capacitor | NR Series | NEC | 1 |
| R8 | $20 \mathrm{~K} \Omega, 0.1 \%$ resistor |  | Panasonic | 1 |
| R9 | 100K $\Omega, 0.1 \%$ resistor |  | Panasonic | 1 |
| RC5023 | Triple DC-DC controller IC |  | Fairchild Semiconductor | 1 |
| L1 | 10 $\mu \mathrm{H}, 2.65 \mathrm{~A}$ inductor | CDRH125 | Sumida | 1 |
| C1 | $100 \mu \mathrm{~F}, 20 \mathrm{~V}$ tantalum capacitor | 595D107X0020R2T | Sprague | 2 |
| CX | 100pF, 16V ceramic capacitor | GRM40C0G101J050 | muRata | 1 |
| R6 | $116 \mathrm{~K} \Omega, 1 \%$ resistor |  | Panasonic | 1 |
| R7 | $13.25 \mathrm{~K} \Omega, 1 \%$ resistor |  | Panasonic | 1 |
| RC5011 | 12 V step-up controller IC |  | Fairchild Semiconductor | 1 |

## Additional Information

For technical assistance regarding this demonstration board, please contact Fairchild Semiconductor Applications department at (415) 966-7779. For additional product information, please contact Fairchild Semiconductor Marketing at (415) 962-7982. Individual product data sheets can also be obtained by calling Fairchild Semiconductor' automated RayFAX system at (415) 988-2123.

## Notes:

## Notes:

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation <br> Americas <br> Customer Response Center <br> Tel:1-888-522-5372 | Fairchild Sem Europe | conductor | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
|  | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
|  | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
|  | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC5031

## Adjustable Switching Regulator

## Features

- High power switched-mode DC-DC controller can source in excess of 13A
- Output voltage adjustable from 1.5 V to 3.6 V
- 85\% efficiency
- Cumulative accuracy < $3 \%$ over line, load, temperature and transient variations
- Overvoltage and short circuit protection
- Built-in soft start


## Applications

- Precision 2.xV CPU core regulator for Intel Pentium ${ }^{\circledR}$ $\mathrm{MMX}^{\mathrm{TM}}$ processors
- Precision 2.xV or 3.xV CPU core regulator for AMD-K6 ${ }^{\mathrm{TM}}$ MMX and Cyrix 6x86MX ${ }^{\text {TM }}$ (M2) processors


## Description

The RC5031 is a high power, switch-mode DC-DC controller that provides an accurate, adjustable output for high-end microprocessors requiring unique supply voltages. The RC5031 has built-in Soft Start feature which offers system protection during power-up by reducing both inrush current and output overshoot. When combined with the appropriate external circuitry, the RC5031 can deliver load currents as high as 13 A at efficiencies as high as $88 \%$. Through the use of external resistors, the RC5031 can generate output voltages from 1.5 V up to 3.6 V .

The RC5031 is designed to operate in a "constant on-time" (patent pending) control mode under all load conditions. Its accurate low TC reference eliminates the need for precision external components in order to achieve the tight tolerance voltage regulation required by most CPU-based applications. Short circuit current protection is provided through the use of a current sense resistor, while overvoltage protection is provided internally.

The RC5031 is a highly efficient switched-mode DC-DC converter that can select a 3.5 V or user-adjustable output. With the appropriate external components, the RC5031 can be configured to implement a switchable power supply system for Pentium and K6 processors.

## Block Diagram



## Functional Description

The RC5031 contains a precision trimmed zero TC voltage reference, a constant-on-time architecture controller, a high current switcher output driver, a low offset op-amp, and switches for selecting various output modes. The block diagram in Figure 1 shows how the RC5031 in combination with the external components achieves a switchable power supply.

## Switch-Mode Control Loop

The main control loop for the switch-mode converter consists of a current conditioning amplifier and one of the two voltage conditioning amplifiers that take the raw voltage and current information from the regulator output, compare them against the precision reference and present the error signal to the input of the constant-on-time oscillator. The two voltage conditioning amplifiers act as an analog switch to select between the internal resistor divider network (set for 3.5 V ) or an external resistor divider network (adjustable for 1.5 V to 3.6 V .) The switch-mode select pin determines which of the two amplifiers is selected. The current feedback signals come across the Iout sense resistor to the IFBH and IFBL inputs of the RC5031. The error signals from both the current feedback loop and the voltage feedback loop are summed together and used to control the off-time duration of the oscillator. The current feedback error signal is also used as part of the RC5031 short-circuit protection.

## High Current Output Drivers

The RC5031 switching high current output driver (SDRV) contains high speed bipolar power transistors configured in a push-pull configuration. The output driver is capable of supplying 0.5 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for added switching noise immunity.

## Internal Reference

The reference in the RC5031 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC. For guaranteed stable operation under all loading conditions, a $0.1 \mu \mathrm{~F}$ capacitor is recommended on the VREF output pin.

## Constant-On-Time Oscillator

The RC5031 switch-mode oscillator is designed as a fixed on-time, variable off-time oscillator. The constant-on-time oscillator consists of a comparator, an external capacitor, a fixed current source, a variable current source, and an analog switch that selects between two threshold voltages for the comparator. The external timing capacitor is alternately charged and discharged through the enabling and disabling of the fixed current source. The variable current source is controlled from the error inputs that are received from the current and voltage feedback signals. The oscillator off-time is controlled by the amount of current that is available from the variable current source to charge the external capacitor up to the high threshold level of the comparator. The on-time is set be the constant current source that discharges the external capacitor voltage down to the lower comparator threshold.


Figure 1. RC5031 Block Diagram

## Pin Assignments

| NC ■1 | 16 | - | SWCTRL |
| :---: | :---: | :---: | :---: |
| VREF 메 2 | 15 | Ш- | CEXT |
| IFBH [] 3 | 14 | Ш1 | GNDA |
| IFBL 띠 4 | 13 | IT | NC |
| FBSW [15 | 12 | Ш- | NC |
| VCCA 때 6 | 11 |  | NC |
| NC [17 | 10 | ■ | VCCP |
| GNDP 따 | 9 | II | SDRV |

## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| NC | 1 | No connection. |
| VREF | 2 | Voltage reference test point. This pin provides access to the internal precision 1.5 V bandgap reference and should be decoupled to ground using a $0.1 \mu \mathrm{~F}$ ceramic capacitor. No load should be connected to this pin. |
| IFBH | 3 | High side current feedback for switching regulator. Pins 3 and 4 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Careful layout of the traces from these pins to the current sense resistor is critical for optimal performance of the short circuit protection scheme. See Applications Information for details. |
| IFBL | 4 | Low side current feedback for switching regulator. See Applications Information for details. |
| FBSW | 5 | Voltage feedback for switching regulator. This input is active when a logic level LOW is input on pin 16 (SWCTRL). Using two external resistors, it sets the output voltage level for the switching regulator. See Applications Information for details. |
| VCCA | 6 | Switching Regulator Vcc. Power supply for switching regulator control circuitry and voltage reference. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| NC | 7 | No connection. |
| GNDP | 8 | Power Ground. Return pin for high currents flowing in pins 9, 10 and 12 (SDRV, VCCP and LDRV). Connect to a low impedance ground. See Application Information for details. |
| SDRV | 9 | FET driver output for switching regulator. Connect this pin to the gate of the N-channel MOSFET M1 as shown in Figure 11. The trace from this pin to the MOSFET gate should be kept as short as possible (less than 0.5 "). See Applications Information for details. |
| VCCP | 10 | Switching regulator gate drive $\mathbf{V}_{\text {cc }}$. Power supply for SDRV output driver. Connect to system 12V supply with R-C filter shown in Figure 11. See Applications Information for details. |
| NC | 11-13 | No connection. |
| GNDA | 14 | Analog ground. All low power internal circuitry returns to this pin. This pin should be connected to system ground so that ground loops are avoided. See Applications Information for details. |
| CEXT | 15 | External capacitor. A 180pF capacitor is connected to this pin as part of the constant on-time pulse width circuit. Careful layout of this pin is critical to system performance. See Applications Information for details. |
| SWCTRL | 16 | Switching regulator control input. Accepts TTL/open collector input levels. A logic level HIGH on this pin presets the switching regulator output voltage at 3.5 V using internal resistors. A logic level LOW on this pin will select the output voltage set by two external resistors and the voltage feedback control pin 5 (VFBSW). See Applications Information for details. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA, VCCP | 13 V |
| :--- | :---: |
| Junction Temperature, TJ | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Switching Regulator VCC, VCCA |  | 4.75 | 5 | 5.25 | V |
| Logic Inputs, SWCTRL | Logic HIGH <br> Logic LOW | 2.4 |  |  | V |
| Ambient Operating Temperature, TA |  |  |  | 0.8 | V |
| Drive Gate Supply, VCCP |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

(VCCA $=5 \mathrm{~V}, \mathrm{VCCP}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit of Figure 11, unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage, Vout | SWCTRL = High | - |  | 3.5 |  | V |
| Output Voltage, Vout ${ }^{1}$ | SWCTRL = Low <br> Set by external resistors | - | 1.5 |  | 3.6 | V |
| Setpoint Accuracy ${ }^{2}$ | ISW = 5A, using 0.1\% resistors |  | -1.2 |  | +1.2 | \% |
| Output Temperature Drift |  |  |  | 40 |  | ppm |
| Output Current, ISW |  | - |  |  | 13 | A |
| Line Regulation | $\mathrm{VCCA}=4.75$ to 5.25 V , ISW= 5 A |  |  | 0.10 | 0.15 | \%Vo |
| Load Regulation | ISW $=0$ to 5 A or 5A to 10A |  |  | $\pm 0.9$ | $\pm 1.3$ | \%Vo |
| Output Ripple, peak-peak | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{IsW}=5 \mathrm{~A}$ |  |  | 15 |  | mV |
| Cumulative DC Accuracy ${ }^{3}$ |  | - |  | $\pm 55$ | $\pm 100$ | mV |
| Efficiency | ISW $=5 \mathrm{~A}, \mathrm{VOSW}^{1}=2.8 \mathrm{~V}$ | - | 80 | 85 |  | \% |
| Output Driver Current | Open Loop | - | 0.5 |  |  | A |
| Short Circuit Threshold Voltage |  | - | 80 | 90 | 100 | mV |
| On Time Pulse Width ${ }^{4}$ | CEXT $=180 \mathrm{pF}$ |  |  | 3.5 |  | us |
| Reference Voltage, VREF |  |  | 1.485 | 1.5 | 1.515 | V |
| VREF PSRR |  |  | 60 |  |  | dB |
| Thermal Impedance, $\theta \mathrm{JA}$ |  | - |  | 150 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| VCCA Supply Current | Independent of load | - |  | 5 | 10 | mA |


| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCCP Supply Current | ISW $=5$ A | $\bullet$ |  | 20 | 25 | mA |
| Internal Power Dissipation | ISW $=5$ A, using Figure 11 | $\bullet$ |  | 125 |  | mW |

## Notes:

1. When the SWCTRL pin is HIGH or left open, the switch-mode regulator output will be preset at 3.5 V using internal precision resistors. When the SWCTRL pin is LOW, the output voltage may be programmed with external resistors. Please refer to the Applications Section for output voltage selection information.
2. Setpoint accuracy is the initial output voltage variability under the specified conditions. When SWCTRL is LOW, the matching of the external resistors will have a major influence on this parameter.
3. Cumulative DC accuracy includes setpoint accuracy, temperature drift, line and load regulation, and output ripple.
4. The on-time pulse width of the oscillator is preset via external capacitor CEXT. See Typical Operating Characteristics curves.

## Typical Operating Characteristics

$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, and $\mathrm{T} A=+25^{\circ} \mathrm{C}$ using circuit in Figure 11, unless otherwise noted)


Figure 2. Switcher Efficiency vs. Output Current


Figure 4. Switcher Output vs Output Current


Figure 6. Switcher Transient Response
( 0.5 to 5.5A Load Step)


Figure 3. Switcher Output Voltage vs. Load


Figure 5. Output Voltage vs. Temperature ( $\mathrm{I}_{\mathrm{SW}}$ or $\mathrm{I}_{\mathrm{L}}=5 \mathrm{~A}$ )


Figure 7. Switcher Output Ripple
$\left(B W=20 M H z, I_{S W}=5 A\right)$

## Typical Operating Characteristics (continued)



Figure 8. Switcher Turn-on Response


Figure 9. Pin 9 (SDRV) at a 5 Amp Load


Figure 10. Pin 9 (SDRV) at a 0.1 Amp Load

## Test Circuit Configurations



Figure 11. P54/P55C, K6, or M2 Switching Power Supply Application Schematic

Table 1. Bill of Materials for a RC5031 P55C, K6, or M2 Application

| Qty. | Reference | Manufacturer Part Order \# | Description | Requirements and Comments |
| :---: | :---: | :---: | :---: | :---: |
| 4 | $\begin{aligned} & \text { C7, C8, } \\ & \text { C9, C10 } \end{aligned}$ | Panasonic ECU-V1H104ZFX | $0.1 \mu \mathrm{~F} 50 \mathrm{~V} \text { SMT } 0805$ capacitors |  |
| 1 | C13 | Panasonic ECU-V1H181JCG | 180pF 50V SMT0805 capacitor |  |
| 1 | C14 | Panasonic ECSH1CY105R | 1 1 F 16V SMT 0805 Capacitor |  |
| $\begin{array}{\|c\|} \hline \text { See } \\ \text { Table } 2 \end{array}$ | Cout | Sanyo 6MV1500GX | 1500 $\mu \mathrm{F}$ 6.3V electrolitic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ | ESR < $0.044 \Omega$ |
| $\begin{array}{\|c\|} \text { See } \\ \text { Table } 2 \end{array}$ | CIN | Sanyo 10MB1200GX | $1200 \mu \mathrm{~F} 10$ B electrolytic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ |  |
| 1 | DS1 | Motorola MBR1545CT | Schottky Diode | $\mathrm{V}_{\mathrm{f}}<0.57 \mathrm{~V}$ at $\mathrm{If}^{\prime}=7.5 \mathrm{~A}$ |
| 1 | L1 | Pulse Engineering PE-53682 | $4.7 \mu \mathrm{H}$ inductor |  |
| 1 | L2 | Beads Inductor | 2 Beads, $3.5 \times 8 \mathrm{~mm}$ wire, diameter $=0.6 \mathrm{~mm}$ | Optional—Helps reduce ripple on the 5 V line |
| 1 | M1 | IRL3103 | N-Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \hline \mathrm{RDS}(\mathrm{ON})<20 \mathrm{~m} \Omega, \\ & \mathrm{VGS}<4.5 \mathrm{~V}, \\ & \mathrm{ID}>20 \mathrm{~A} \\ & \hline \end{aligned}$ |
| 1 | R1 | RsENSE (SW) | $5 \mathrm{~m} \Omega \mathrm{MnCu}$ or Copel resistor |  |
| 1 | R8 | Panasonic ERJ-6ENF 0.80KV | $0.80 \mathrm{~K} \Omega 1 \%$ resistor | 0.1\% resistor desirable for accuracy |
| 1 | R9 | Panasonic ERJ-6ENF2.26KV | $2.26 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R10 | Panasonic ERJ-6ENF1.87KV | $1.87 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R11 | Panasonic ERJ-6ENF1.74KV | $1.74 \mathrm{~K} \Omega 1 \%$ resistor | 0.1\% resistor desirable for accuracy |
| 1 | R7 | Panasonic ERJ-6ENF2.00KV | $2.00 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R5 | Panasonic ERJ-6GEY000V | $0 \Omega 5 \%$ resistor | Resistor raises VoUT $25 \mathrm{mV} / 5 \Omega$ |
| 1 | R6 | Panasonic ERJ-6GEY047V | 47, 5\% resistor |  |
| 1 | U1 | Fairchild Semiconductor RC5031M | Adjustable Switching Regulator |  |

Table 2. Switching Regulator Components Selection Table

| Output Voltage | Output Current | CIN <br> Sanyo 10MV1200GX | CoUT <br> Sanyo 6M1500GX | Power MOSFET <br> (M1) |
| :---: | :---: | :---: | :---: | :---: |
| 3.5 | 8 | 1 x | 2 x | IRL3103 |
| 2.8 | 6 | 1 x | 2 x | IRL3103 |
| 2.9 | 6.25 | 1 x | 2 x | IRL3103 |
| 2.9 | 7.5 | 1 x | 2 x | IRL3103 |
| 3.2 | 9.5 | $2 x$ | 4 x | IRL3103 |
| 3.2 | 13 | $3 x$ | $6 x$ | IRL3103 |
| 2.1 | 5.6 | 1 x | 2 x | IRL3103 |
| 3.3 | 3 | $\mathrm{~N} / \mathrm{A}$ | 1 x | MJE15028 |

## Applications Information

The following discussion is intended to be an abbreviated list of design considerations regarding the RC5031 as used in a typical voltage processor motherboard application.
For a more thorough discussion of applicable specifications relating to the Intel Pentium P55C processor, please refer to Application Note 48.

## Output Voltage Selection

## Feedback Voltage Divider

The RC5031 precision reference is trimmed to be 1.5 V nominally. When using the RC5031, the system designer has complete flexibility in choosing the output voltage for each regulator from 1.5 V to 3.6 V . This is done by appropriately selecting the feedback resistors. These should be $0.1 \%$ resistors to realize optimum output accuracy. The following equations determine the output voltages of the two regulators:

## Switching Regulator

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 2+\mathrm{R} 3}{\mathrm{R} 3}\right)
$$

where: $\mathrm{R} 2>1.5 \mathrm{k} \Omega$ and $(\mathrm{R} 2+\mathrm{R} 3) \leq 25 \mathrm{k} \Omega$
Example:
For 2.8 V ,

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 2+\mathrm{R} 3}{\mathrm{R} 3}\right)=1.5 \times\left(\frac{1.6 \mathrm{k}+1.85 \mathrm{k}}{1.85 \mathrm{k}}\right)=2.8 \mathrm{~V}
$$

## Short Circuit Considerations

The RC5031 uses a current sensing scheme to limit the load current if an output fault condition occurs. The current sense resistor carries the peak current of the inductor, which is greater than the maximum load current due to ripple currents flowing in the inductor. The RC5031 will begin to limit the output current to the load by turning off the top-side FET driver when the voltage across the current-sense resistor
exceeds the short circuit comparator threshold voltage $\left(\mathrm{V}_{\text {th }}\right)$. When this happens the output voltage will temporarily go out of regulation. As the voltage across the sense resistor becomes larger, the top-side MOSFET will continue to turn off until the current limit value is reached. At this point, the RC5031 will continuously deliver the limit current at a reduced output voltage level. The short circuit comparator threshold voltage is typically 90 mV , with a variability of $\pm 10 \mathrm{mV}$. The ripple current flowing through the inductor is typically 0.5 A . There needs to be a $29 \%$ margin for the sense resistor when using a motherboard PC trace resistor. Refer to Application Note 48 for detailed discussions. The sense resistor value can be approximated as follows:

$$
\mathrm{R}_{\mathrm{SENSE}}=\frac{\mathrm{V}_{\mathrm{th}, \min }}{\mathrm{I}_{\mathrm{PK}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{1.5 \mathrm{~A}+\mathrm{I}_{\mathrm{LOAD}, \mathrm{MAX}}} \times(1-\mathrm{TF})
$$

Where TF = Tolerance Factor for the sense resistor and 1.5 A accounts for the inductor ripple current.

There are several different types of sense resistors. Table 3 describes the tolerance, size, power capability, temperature coefficient and cost of various types of sense resistors.

Based on the Tolerance in Table 3:
For an embedded PC trace resistor:

$$
\begin{aligned}
\mathrm{R}_{\text {SENSE }} & =\frac{\mathrm{V}_{\mathrm{th}, \min }}{1.5+\mathrm{I}_{\text {LOAD, MAX }}} \times(1-\mathrm{TF}) \\
& =\frac{80 \mathrm{mV}}{1.5 \mathrm{~A}+10 \mathrm{~A}} \times(1-29 \%)=4.9 \mathrm{~m} \Omega
\end{aligned}
$$

For a discrete resistor:

$$
\begin{aligned}
\mathrm{R}_{\text {SENSE }} & =\frac{\mathrm{V}_{\mathrm{th}, \min }}{1.5+\mathrm{I}_{\text {LOAD,MAX }}} \times(1-\mathrm{TF}) \\
& =\frac{80 \mathrm{mV}}{1.5 \mathrm{~A}+10 \mathrm{~A}} \times(1-5 \%)=6.6 \mathrm{~m} \Omega
\end{aligned}
$$

Table 3. Comparison of Sense Resistors

|  | Motherboard Trace Resistor | Discrete Iron Alloy resistor (IRC) | Discrete Metal Strip surface mount resistor (Dale) | Discrete MnCu Alloy wire resistor | Discrete CuNi Alloy wire resistor (Copel) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tolerance Factor (TF) | $\pm 29 \%$ | $\begin{gathered} \pm 5 \% \\ ( \pm 1 \% \text { available }) \end{gathered}$ | $\pm 1 \%$ | $\pm 10 \%$ | $\pm 10 \%$ |
| Size $(\mathrm{L} \times \mathrm{W} \times \mathrm{H})$ | $\begin{gathered} 2 " \times 0.2 " \times 0.001 " \\ (1 \text { oz Cu trace }) \end{gathered}$ | $\begin{gathered} 0.45 " \times 0.065 " \times \\ 0.2^{\prime \prime} \end{gathered}$ | $\begin{gathered} 0.25 " \times 0.125 " \mathrm{x} \\ 0.025 " \end{gathered}$ | $\begin{gathered} 0.2 " \times 0.04 " x \\ 0.16^{\prime \prime} \end{gathered}$ | $\begin{gathered} 0.2 " \times 0.04 " x \\ 0.1 " \end{gathered}$ |
| Power capability | >50A/in | 1 watt (3 and 5 watts available) | 1 watt (3 and 5 watts available) | 1 watt | 1 watt |
| Temperature Coefficient | +4,000 ppm | +30 ppm | $\pm 75 \mathrm{ppm}$ | $\pm 30 \mathrm{ppm}$ | $\pm 20 \mathrm{ppm}$ |
| Cost@10,000 piece quantity | Low; included in motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 |

Table 4 lists recommended values for sense resistors for various load currents using an embedded PC trace resistor or a discrete resistor.

Table 4. Rsense for Various Load Currents, Switching Regulator

| ILOAD, MAX <br> $(\mathbf{A})$ | RSENSE <br> PC Trace Resistor <br> $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete Resistor <br> $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 5 | 8.7 | 11.7 |
| 6 | 7.6 | 10.1 |
| 7 | 6.7 | 8.9 |
| 8 | 6.0 | 8.0 |
| 9 | 5.4 | 7.0 |
| 10 | 4.9 | 6.6 |

Since the value of the sense resistor is often less than $10 \mathrm{~m} \Omega$, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFBH and IFBL pins of the RC5031 should be Kelvin connected to the pads of the current-sense resistor. To minimize the influence of noise, the two traces should be run next to each other.

## Thermal Design Considerations

Good thermal management is critical in the design of high current regulators. System reliability will be degraded if the component temperatures become excessive. The following guide should serve as a reference for proper thermal management.

## MOSFET Temperature

The maximum power dissipation of the MOSFET can be calculated by using the following formula:
$P_{D}=\frac{T_{J(M A X)}-T_{A}}{\Theta_{J A}}$
For IR 3103 , $\Theta_{J A}$ is $42^{\circ} \mathrm{C} / \mathrm{W}$. For reliability the junction temperature of the MOSFET should not exceed $120^{\circ} \mathrm{C}$. Assuming that the ambient temperature is $40^{\circ} \mathrm{C}$, then the maximum power dissipation is calculated as:
$P_{D}=\frac{120-40}{42}=1.905 \mathrm{~W}$
The power that the MOSFET dissipates at the rated 6A load is calculated as follows:

$$
\begin{aligned}
\mathrm{P}_{\text {MOSFET }}= & \mathrm{I}_{\text {LOAD }}{ }^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times(\text { Duty Cycle })+ \\
& \frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{LOAD}}}{6} \times\left(\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}\right) \times \mathrm{f} \\
\text { Duty Cycle }= & \frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}}{\mathrm{~V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{D}}-\left(\mathrm{I}_{\mathrm{LOAD}} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)}
\end{aligned}
$$

where $V_{D}$ is the forward voltage of the Schottky diode used.

Using the above formula, for $V_{\text {out }}=2.8 \mathrm{~V}, \mathrm{ILOAD}=6 \mathrm{~A}$

$$
\text { Duty Cycle }=\frac{2.8+0.57}{2.8+0.57-(6 \times 0.019)}=61.8 \%
$$

$\mathrm{P}_{\text {MOSFET }}=6 \mathrm{~A}^{2} \times 0.019 \Omega \times 61.8 \%+\frac{5 \mathrm{~V} \times 6 \mathrm{~A}}{6} \times$
$(210 \mathrm{~ns}+54 \mathrm{~ns}) \times 300 \mathrm{KHz}$
$\mathrm{P}_{\mathrm{MOSFET}}=0.82 \mathrm{~W}$
Since the power at 6A is within the thermal guideline, a heat sink is not required other than the PCB.

## Schottky Diode

In Figure 11, MOSFET M1 and flyback diode DS1 are used as complementary switches in order to maintain a constant current through the output inductor L1. As a result, DS1 will have to carry the full current of the output load when the power MOSFET is turned off. The power in the diode is a direct function of the forward voltage at the rated load current during the off time of the FET. The following equation can be used to estimate the diode power:
$P_{\text {DIODE }}=I_{D} \times V_{D} \times(1-$ DutyCycle $)$
where $I_{D}$ is the forward current of the diode, $\mathrm{V}_{\mathrm{D}}$ is the forward voltage of the diode, and DutyCycle is defined the same as above.

For the Motorola MBR2030CTL Rectifier in Figure 11,
$P_{\text {DIODE }}=10 \mathrm{~A} \times 0.57 \times(1-64.8 \%)=2.0 \mathrm{~W}$
It is recommended that the diode T0-220 package be placed down on the motherboard to utilize the power plane as a heatsink and achieve a thermal resistance of $40^{\circ} \mathrm{C} / \mathrm{W}$.

## Board Design Considerations

## RC5031 Placement

The RC5031 should be placed as close to the core voltage supply pins of the P55C as possible, preferably to have the PC layer directly underneath the RC5031 for ground layer. This serves as extra isolation from noisy power planes.

## MOSFET Placement

Placement of the power MOSFET is critical in the design of the switch-mode regulator. The FET should be placed in such a way as to minimize the length of the gate drive path from the RC5031 SDRV pin. This trace should be kept under 0.5 " for optimal performance. Excessive lead length on this trace will cause high frequency noise resulting from the parasitic inductance and capacitance of the trace. Since this voltage can transition nearly 12 V in around 100 nsec , the resultant ringing and noise will be very difficult to suppress. This trace should be routed on one layer only and kept well away from the "quiet" analog pins of the device; VREF, CEXT, FBSW, IFBH, IFBL, and VFBL. A $10 \Omega$ resistor in series with the MOSFET gate can decrease this layout critically. Refer to Figure 12.


Figure 12. Examples of good and poor layouts

## Inductor and Schottky Diode Placement

The inductor and fly-back Schottky diode need to be placed close to the source of the power MOSFET for the same reasons stated above. The node connecting the inductor and Schottky diode will swing between the drain voltage of the FET and the forward voltage of the Schottky diode. It is recommended that this node be converted to a plane if possible. This node will be part of the high current path in the design, and as such it is best treated as a plane in order to minimize the parasitic resistance and inductance on that node. Since most PC board manufacturers utilize $1 / 2$ oz copper on the top and bottom signal layers of the PCB, it is not recommended to use these layers to rout the high current portions of the regulator design. Since it is more common to use 1 oz . copper on the PCB inner layers, it is recommended to use those layers to route the high current paths in the design.

## Capacitor Placement

One of the keys to a successful switch-mode power supply design is correct placement of the low ESR capacitors. Decoupling capacitors serve two purposes; first there must be enough bulk capacitance to support the expected transient current of the CPU, and second, there must be a variety of values and capacitor types to provide noise supression over a wide range of frequencies. The low ESR capacitors on the input side (5V) of the FET must be located close to the drain of the power FET. Minimizing parasitic inductance and resistance is critical in supressing the ringing and noise spikes on the power supply. The output low ESR capacitors need to be placed close to the output sense resistor to provide good decoupling at the voltage sense point. One of the characteristics of good low ESR capacitors is that the impedance gradually increases as the frequency increases. Thus for high frequency noise supression, good quality low inductance ceramic capacitors need to be placed in parallel with the low ESR bulk capacitors. These can usually be $0.1 \mu \mathrm{~F}$ 1206 surface mount capacitors.

## Power and Ground Connections

The connection of VCCA to the 5 V power supply plane should be short and bypassed with a $0.1 \mu \mathrm{~F}$ directly at the VCCA pin of the RC5031. The ideal connection would be a via down to the 5 V power plane. A similar arrangement should be made for the VCCL pin that connects to +12 V , though this one is somewhat less critical since it powers only the linear op-amp. Each ground should have a separate via connection to the ground plane below.

A 12 V power supply is used to bias the VCCP. A $47 \Omega$ resistor is used to limit the transient current into VCCP. A $1 u F$ capacitor filter is used to filter the VCCP supply and source the transient current required to charge the MOSFET gate capacitance. This method provides sufficiently high gate bias voltage to the MOSFET (VGS), and therefore reduces $\mathrm{RDS}(\mathrm{ON})$ of the MOSFET and its power loss.

Figure 13 provides about 5 V of gate bias which works well when using typical logic-level MOSFETs, as shown in Figure 14. Non-logic-level MOSFETs should not be used because of their higher $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$.

MOSFET Gate Bias

Figure 13. 12V Gate Bias Configuration



Figure 14. RDS(ON) vs. VGs for Selected Logic-Level MOSFETs

Notes:

## Notes:

## Mechanical Dimensions

## 16-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .386 | .394 | 9.80 | 10.00 | 2 |
| E | .150 | .158 | 3.81 | 4.00 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.80 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 16 |  |  | 16 |  |
| a | $0^{\circ}$ | $80^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| CCC | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5031M | 16 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
www.fairchildsemi.com
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Application Circuit for P55C, K6, and M2

Table 1. Bill of Materials for a RC5031 P55C, K6, or M2 Application

| Qty. | Reference | Manufacturer Part Order \# | Description | Requirements and Comments |
| :---: | :---: | :---: | :---: | :---: |
| 4 | $\begin{aligned} & \text { C7, C8, } \\ & \text { C9, C10 } \end{aligned}$ | Panasonic ECU-V1H104ZFX | $0.1 \mu \mathrm{~F} 50 \mathrm{~V}$ SMT 0805 capacitors |  |
| 1 | C13 | Panasonic ECU-V1H181JCG | 180pF 50V SMT0805 capacitor |  |
| 1 | C14 | Panasonic ECSH1CY105R | $1 \mu \mathrm{~F} 16 \mathrm{~V}$ SMT 0805 Capacitor |  |
| See Table 2 | Cout | Sanyo 6MV1500GX | 1500 $\mu \mathrm{F} 6.3 \mathrm{~V}$ electrolitic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ | ESR $<0.044 \Omega$ |
| See Table 2 | CIN | Sanyo 10MB1200GX | 1200uF 10 B electrolytic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ |  |
| 1 | DS1 | Motorola MBR1545CT | Schottky Diode | $\mathrm{V}_{\mathrm{f}}<0.57 \mathrm{~V}$ at $\mathrm{I}_{\mathrm{f}}=7.5 \mathrm{~A}$ |
| 1 | L1 | Pulse Engineering PE-53682 | $4.7 \mu \mathrm{H}$ inductor |  |
| 1 | L2 | Beads Inductor | 2 Beads, $3.5 \times 8 \mathrm{~mm}$ wire, diameter $=0.6 \mathrm{~mm}$ | Optional-Helps reduce ripple on the 5V line |
| 1 | M1 | IRL3103 | N-Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \mathrm{RDS}(\mathrm{ON})<20 \mathrm{~m} \Omega, \\ & \mathrm{VGS}<4.5 \mathrm{~V}, \\ & \mathrm{ID}>20 \mathrm{~A} \end{aligned}$ |
| 1 | R1 | Rsense (SW) | $5 \mathrm{~m} \Omega \mathrm{MnCu}$ or Copel resistor |  |
| 1 | R8 | Panasonic ERJ-6ENF 0.80KV | $0.80 \mathrm{~K} \Omega 1 \%$ resistor | 0.1\% resistor desirable for accuracy |
| 1 | R9 | Panasonic ERJ-6ENF2.26KV | $2.26 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R10 | Panasonic ERJ-6ENF1.87KV | $1.87 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R11 | Panasonic ERJ-6ENF1.74KV | $1.74 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R7 | Panasonic ERJ-6ENF2.00KV | $2.00 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R5 | Panasonic ERJ-6GEY000V | $0 \Omega 5 \%$ resistor | Resistor raises VOUT $25 \mathrm{mV} / 5 \Omega$ |
| 1 | R6 | Panasonic ERJ-6GEY047V | 47S 5\% resistor |  |
| 1 | U1 | Fairchild Semiconductor RC5031M | Adjustable Switching Regulator |  |

Table 2. Switching Regulator Components Selection Table

| Output Voltage | Output Current | CIN <br> Sanyo 10MV1200GX | CoUT <br> Sanyo 6M1500GX | Power MOSFET <br> (M1) |
| :---: | :---: | :---: | :---: | :---: |
| 3.5 | 8 | 1 x | 2 x | IRL3103 |
| 2.8 | 6 | 1 x | 2 x | IRL3103 |
| 2.9 | 6.25 | 1 x | 2 x | IRL3103 |
| 2.9 | 7.5 | 1 x | 2 x | IRL3103 |
| 3.2 | 9.5 | 2 x | 4 x | IRL3103 |
| 3.2 | 13 | $3 x$ | $6 x$ | IRL3103 |
| 2.1 | 5.6 | 1 x | 2 x | IRL3103 |
| 3.3 | 3 | $\mathrm{~N} / \mathrm{A}$ | 1 x | MJE15028 |

SEMICDNDபСTOR ${ }_{\text {т }}$

## RC5032

5V to 3.3V Step-Down DC-DC Converter

## Features

- >85\% Efficiency
- Fast transient response
- Soft control power-up
- Short circuit protection
- Output voltage fixed 3.3V
- Low TC reference voltage
- Adjustable oscillator frequency
- Drives N-Channel MOSFET
- 8 pin SOIC, 8 pin DIP package


## Description

The RC5032 is a step-down DC-DC controller IC dedicated to providing a 5 V to 3.3 V conversion for various types of CPU power. It can be configured with the proper applications circuitry to deliver load currents greater than 10 Amps. The RC5032 is designed to operate in a standard PWM control mode under heavy load conditions and as a PFM controller in light load conditions. Its highly accurate low TC reference

## Applications

- 3.3 V power supply for Pentium ${ }^{\text {TM }}$ based desktop CPU motherboards
- Minimum component DC-DC converters
eliminates the need for precision external components in order to achieve tight tolerance voltage regulation.
The programmable oscillator can operate from 200 KHz to greater than 1 MHz to provide for flexibility in choosing external components such as inductors, capacitors, and Power MOSFETs.


## Block Diagram



Rev. 0.9.6

## Pin Assignments

## Pin Definitions

| Pin Name | Pin Number |  |
| :--- | :---: | :--- |
| GND | 1 | Ground |
| CEXT | 2 | External capacitor for setting oscillator frequency |
| IFB | 3 | Current Feedback Input |
| VFB | 4 | Voltage Feedback Input |
| VCCA | 5 | Analog VCC |
| GNDP | 6 | Power ground for high current driver |
| DRV | 7 | FET Driver Output |
| VCCP | 8 | VCC for FET output drivers |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCCP | Driver Supply |  |  |  | 13 | V |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Supply Voltage |  | 4.5 | 5 | 7 | V |
| VCCP | Driver Supply |  | 9 |  | 13 | V |
| VIH | Input Voltage, Logic HIGH |  | 2 |  |  | V |
| VIL | Input Voltage, Logic LOW |  |  |  | 0.8 | V |
|  | Ambient Temp |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$\left(\mathrm{VCC}=5 \mathrm{~V}\right.$, Fosc $=650 \mathrm{KHz}$, and $\left.\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}\right)$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Vo | Output Voltage |  | 3.1 | 3.4 | 3.6 | V |
| IO | Output Current | See Figure 1 for application |  | 7 |  | A |
| Vref Acc | Reference Accuracy |  |  | 1 | 3 | $\%$ |
| VTC | Output Voltage TC |  |  | 40 |  | ppm |
| LDR | Load Regulation | 0.5 to 7A |  | 0.5 |  | $\% V_{0}$ |
| LIR | Line Regulation | VCC $= \pm 5 \%$ |  | 0.07 |  | $\% V_{0}$ |
| VR | Output Voltage Ripple |  |  | 30 |  | mV |
| Cum Acc | Cumulative Accuracy ${ }^{1}$ | TA $=0-70^{\circ} \mathrm{C}$ |  | 3 | 5 | $\%$ |
| Eff | Efficiency | Iload $>4 \mathrm{~A}$ | 85 | 88 |  | $\%$ |
| lodr | Output Driver I | Open Loop | 0.5 | 0.7 |  | A |
| Pd | Power Dissipation |  |  | 0.1 |  | W |

Notes:

1. Output Voltage accuracy, Tempco, load regulation, ripple, and transient performance determine the Cumulative Accuracy.

## AC Electrical Characteristics

$\left(\mathrm{VCC}=5 \mathrm{~V}\right.$, Fosc $=650 \mathrm{KHz}$, and $\left.\mathrm{TA}=25^{\circ} \mathrm{C}\right)$

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Tr | Response Time | II=0.5A to 7A |  | 10 |  | $\mu \mathrm{~s}$ |
| Fosc | Oscillator Range |  | 0.2 |  | 1.2 | MHz |
| Osc Acc | Fosc Accuracy |  |  | 10 |  | $\%$ |
| Dtc | Max Duty Cycle | PWM mode | 90 | 95 |  | $\%$ |
| Dtcm | Min Duty Cycle | PFM mode |  |  | 100 | ns |
| Iscp | Short Circuit Prot |  |  | 250 |  | mV |
| Trimax | Response to Imax |  |  | 15 | 30 | $\mu \mathrm{~s}$ |
| Tssp | Soft start response |  |  | 1 |  | ms |

## Test Circuit



Figure 1. RC5032 7A Schematic

Table 1. Components for RC5032

| RC5032 Standard Application Circuit Bill of Materials |  |  |  |
| :---: | :---: | :---: | :---: |
| Ref Designator | Quantity | Part No. | Manufacturer |
| L1 | 1 | CDRH127-1R3NC | Sumida |
| M1 | 1 | MTD20N03HDL | Motorola |
| DS1 | 1 | MBRB1545CT | Motorola |
| D1 | 1 | $6.2 V$ Zener | any |
| R1 | 1 | LRC-2512 | IRC |
| C3 | 1 | OS-CON 10SA220M | Sanyo |
| C4 | 2 | OS-CON 10SA330M | Sanyo |
| C2 | 1 | $1 u F$ | Monolithic ceramic Cap |
| C1 | 1 | $47 p F$ | SMD Cap |
| C5 | 1 | $0.1 u F$ | SMD Cap |
| R2 | 1 | $100 \Omega$ | SMD Res |

Notes:

## Mechanical Dimensions

## 8 Lead Ceramic DIP Package

## Preliminary Information

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC | 7.62 BSC |  | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 4,5 and 8 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010$ (.25mm) of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8 Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | .053 | .069 | 1.35 | 1.75 |  |  |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |  |  |
| B | .013 | .020 | 0.33 | 0.51 |  |  |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |  |  |
| D | .189 | .197 | 4.80 | 5.00 | 2 |  |  |
| E | .150 | .158 | 3.81 | 4.01 | 2 |  |  |
| e | .050 BSC |  | 1.27 |  | BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |  |  |
| h | .010 | .020 | 0.25 | 0.50 |  |  |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |  |  |
| N | 8 |  |  |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |  |  |
| ccc | - | .004 | - | 0.10 |  |  |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package | $\theta$ JA |
| :--- | :---: | :---: |
| RC5032M | 8 SOIC | $85^{\circ} \mathrm{C} / \mathrm{W}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5033

## Adjustable Synchronous DC-DC Converter

## Features

- $>85 \%$ Efficiency
- 350 uA quiescent current in shutdown
- Fast transient response
- Soft control power-up
- Over-Voltage Protection
- Output voltage range from 2.0 V to 3.6 V
- Factory trimmed low TC reference voltage
- Adjustable oscillator frequency
- Drives N-Channel MOSFETs
- 16 pin SOIC package


## Description

The RC5033 is a synchronous mode DC-DC controller IC dedicated to providing a 5 V to 2.0 V up to 3.6 V conversion for various types of CPU power. It can be configured in both the synchronous and non-synchronous modes and with the proper applications circuitry can be used to deliver load current greater than 10 Amps. The RC5033 is designed to operate in a standard PWM control mode under heavy load conditions and as a PFM controller in light load conditions. Its highly accurate low TC reference eliminates the need for precision external components in order to achieve tight

## Applications

- 3.3 V power supply for Pentium ${ }^{\text {TM }}$ based CPU motherboards
- 3.45 V power supply for AMD-K5 ${ }^{\mathrm{TM}} \mathrm{CPU}$
- 2.5 V or 3.6 V power supply for PowerPC ${ }^{\text {TM }}$
tolerance voltage regulation. Through the use of external resistors, the RC5033 can generate accurate output voltages from 2.0 V up to 3.6 V . An integrated Over-Voltage protection function constantly monitors the output voltage and shuts down the power to the CPU in the event of a out-oftolerance voltage situation, thereby protecting the CPU. The programmable oscillator can operate from 200 KHz to greater than 1 MHz to provide for flexibility in choosing external components such as inductors, capacitors, and Power MOSFETs.


## Block Diagram



Rev. 0.9.5

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| On/Off | 1 | A low level on this pin will power down; tie to VCCD if not used. |
| IFB | 2 | Current Feedback Input. |
| VFB | 3 | Voltage Feedback Input. |
| VCCA | 4 | Analog VCC. |
| VCCD | 5 | Digital VCC. |
| VCCP | 6 | VCC for synchronous FET output drivers. |
| LODRV | 7 | Synchronous FET driver output. |
| GNDP | 8 | Power ground for high current drivers. |
| HIDRV | 9 | High side FET driver output. |
| VCCQP | 10 | VCC for High side FET output driver |
| ADJ1 | 11 | VREF adjust pin. ${ }^{1}$ |
| ADJ2 | 12 | VREF adjust pin. ${ }^{1}$ |
| GNDD | 13 | Digital ground. |
| ADJ3 | 14 | VREF adjust pin. ${ }^{1}$ |
| GNDA | 15 | Analog ground. |
| CEXT | 16 | External capacitor for setting oscillator frequency. |

## Note:

1. See voltage adjust table for function

Output Voltage Selection Table

| VOUT | ADJ1 | ADJ2 | ADJ3 |
| :---: | :---: | :---: | :---: |
| 3.5 V | $\mathrm{~N} / \mathrm{C}$ | $\mathrm{N} / \mathrm{C}$ | $\mathrm{N} / \mathrm{C}$ |
| 3.35 V | $\mathrm{~N} / \mathrm{C}$ | 2 | 2 |
| 3.3 V | 2 | $\mathrm{~N} / \mathrm{C}$ | 2 |
| $2.9 \mathrm{~V}^{1}$ | 3.9 K | $\mathrm{~N} / \mathrm{C}$ | $\mathrm{N} / \mathrm{C}$ |
| $2.5 \mathrm{~V}^{1}$ | 2 K | $\mathrm{~N} / \mathrm{C}$ | $\mathrm{N} / \mathrm{C}$ |
| $2.0 \mathrm{~V}^{1}$ | $39 \Omega$ | $\mathrm{~N} / \mathrm{C}$ | $\mathrm{N} / \mathrm{C}$ |

## Note:

1. See Figure 3 for resistor connection.
2. Indicated short pins together.

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCCP | Driver Voltage |  |  |  | 13 | V |
| VCCQP | High Driver Supply |  |  |  | 13 | V |
| TJ | Junction Temperature |  |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
| TA | Ambient Operating <br> Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| TS | Storage Temperature |  | -65 |  | 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| TL | Lead Soldering Temperature | (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

Note:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Supply Voltage |  | 4.5 | 5 | 7 | V |
| VCCP | Low Driver Supply |  | 4.5 | 5 | 12 | V |
| VCCQP | High Driver Supply |  | 9 |  | 13 | V |
| VIH | Input Voltage, Logic HIGH |  | 2 |  |  | V |
| VIL | Input Voltage, Logic LOW |  |  |  | 0.8 | V |

## DC Electrical Characteristics

$\left(\mathrm{VCC}=5 \mathrm{~V}\right.$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted $)$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vo | Output Voltage | Nominal, Pin 12 conn. Pin 14, $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ | 3.135 | 3.3 | 3.465 | V |
| IO | Output Current | See Figure for application |  | 5 |  | A |
| Vref Acc | Voltage Reference Accuracy |  |  | 1 |  | \% |
| VTC | Output Voltage Tempco |  |  | -40 |  | ppm |
| LDR | Load Regulation | 0.5 to 7A |  | 1 |  | \%Vo |
| LIR | Line Regulation | $\mathrm{V} C \mathrm{C}= \pm 5 \%$ |  | 0.14 |  | \%Vo |
| $\mathrm{V}_{\mathrm{R}}$ | Output Voltage Ripple |  |  | 30 |  | mV |
| Cum Acc | Cumulative Accuracy ${ }^{2}$ | $\mathrm{T} A=0-70^{\circ} \mathrm{C}$ |  | 3 |  | \% |
| Eff | Efficiency | Synchronous mode > 1A | 80 | 85 |  | \% |
| lodr | Output Driver I | Open Loop | 0.5 | 0.7 |  | A |
| PD | Power Dissipation |  |  | 0.1 | 0.2 | W |

## Notes:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.
2. Output Voltage accuracy, Tempco, load regulation, ripple, and transient performance determine the Cumulative Accuracy.

## AC Electrical Characteristics ${ }^{1}$

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Tr | Response Time | II=0.5A to 5.5A |  | 10 |  | $\mu \mathrm{~s}$ |
| Fosc | Oscillator Range |  | 0.2 |  | 1.2 | MHz |
| Osc Acc | Fosc Accuracy |  |  | 10 |  | $\%$ |
| Dtc | Max Duty Cycle | PWM mode | 90 | 95 |  | $\%$ |
| Dtcm | Min Duty Cycle | PFM mode |  |  | 100 | ns |
| Imax | Imax Threshold |  |  | 30 |  | mV |
| Iscp | Short Circuit Prot |  |  | 80 |  | mV |
| Ovp | Over Voltage Prot |  |  | 20 |  | $\% \mathrm{Vo}$ |
| Trimax | Response to Imax |  |  | 15 | 30 | ns |
| Tssp | Soft start response |  | 10 |  | $\mu \mathrm{~s}$ |  |

## Note:

1. Guaranteed by design, not $100 \%$ total

## Typical Operating Characteristics ${ }^{1}$




Output Current (A)




## Note:

1. Data taken with circuit of Figure 1.

## Typical Operating Characteristics (continued)



## Typical Operating Characteristics (continued)



AC Ripple response .2A Load


TIME ( $200 \mu \mathrm{~s} /$ division)
Transient Response .2A to 5A Load


AC Ripple response 5A Load


TIME ( 20us/division)
Transient Response Magnified


Figure 1. Standard 7A Application Schematic


Figure 2. Non-Synchronous 7A Application Circuit


Figure 3. Adjustable Voltage DC-DC Converter

| RC5033 Standard Application Circuit Bill of Materials |  |  |  |
| :---: | :---: | :---: | :---: |
| Ref Designator | Quantity | Part No. | Manufacturer |
| L1 | 1 | CDRH127-1R3NC | Sumida |
| M1,M2 | 2 | MTD20N03HDL | Motorola |
| DS1 | 1 | MBRB1545CT | Motorola |
| DS2 | 1 | EC10QS02L | Nihon |
| R1 | 1 | LRC-2512 | IRC |
| C5 | 1 | OS-CON 10SA220M | Sanyo |
| C9 | 1 | OS-CON 10SA330M | Sanyo |
| C2 | 1 | $1 u F$ | Monolithic ceramic Cap |
| C1 | 1 | $47 p F$ | SMD Cap |
| C4 | 2 | 0.1 uF | SMD Cap |

Table 1. Components for RC5033

| RC5033 Alternate Suppliers of Components |  |  |  |
| :---: | :---: | :---: | :---: |
| Ref Designator | Quantity | Alternate Part No. | Alternate Manufacturer |
| L1 | 1 | PE-53680 | Pulse Engineering |
| M1,M2 | 2 | 2SK1388 | Fuji |
|  |  | IRLZ44N | International Rectifier |
|  |  | Si4410DY | Temic (Siliconix) |
| DS1 | 1 | C10T02QL | Nihon |
|  |  | SR1620C | Rectron |
| DS2 | 1 | MBRS140T3 | Motorola |
| R1 | 1 | WSL-2512 | DALE |
| C5 | 1 |  |  |
| C9 | 1 |  |  |

Table 2. Alternate Components Selection

## Applications Discussion



## Dual Power Supply Application

In some CPU power applications there may be a need for a split voltage converter. The circuit in Figure 4 addresses this need with only minimal component count. The basic RC5033 non-synchronous DC-DC converter is augmented with an op-amp, a power MOSFET, and some $1 \%$ resistors to provide a dual power supply with one voltage set to 3.3 V and the other, slaved off of the 3.3 V , set to 2.9 V . In this configuration, the RC5033 converts the 5 V to $3 . .3 \mathrm{~V}$ with high efficiency. By using the op-amp, power FET, and the resistors, a low-dropout linear regulator is realized that can be run off of the 3.3 V . The 2.9 V linear regulator has a relatively high efficiency just due to the fact that the ratio of $2.9 \mathrm{~V} / 3.3 \mathrm{~V}$ is close to $88 \%$. The power FET is a low Rdson n-channel MOSFET, and thus it is reasonably inexpensive. The opamp can be a garden variety, though the input bias current and output slew rate need to be considered to optimize accuracy and transient response. The overall efficiency of this power supply system will very much depend upon the percentage of power used on each power output. Overall, the efficiency of this system will be lower than if both supplies were implemented as switchers; however, the added savings of the part count reduction may more than compensate for the overall lower efficiency.

## Standard Application Circuit

The circuit shown in Figure 1 along with its components and values has been designed as representative of the typical application involving the RC5033 for a Pentium ${ }^{\text {TM }}$ CPU. Use of the standard application circuit will deliver the performance curves shown under the Typical Operating Characteristics section of the data sheet. Many users will want to develop their own DC-DC converter solution that is uniquely tailored to a specific application requirement. In that case, the users should review the detailed information in the Design Procedure and Applications Information section of the data sheet.

## Detailed Description

The RC5033 is a programmable voltage synchronous controller. When designed around the appropriate external components, it can be configured to deliver more than 10A of output current. During heavy loading conditions the RC5033 functions as a current-mode PWM step down regulator. Under light loading conditions, the regulator functions in the PFM or pulse skipping mode, thereby increasing its efficiency under light loads.

## Main Control Loop

The main control loop of the regulator (see Block Diagram) contains two main blocks, the analog control block and the digital control block. The analog control block consists of signal conditioning amplifiers that feed into a set of fast comparators which provide the inputs to the digital control block. The signal conditioning block takes inputs from the IFB (current feedback) and VFB(voltage feedback) pins and then sets up two controlling signal paths. The voltage control path gains up the VFB signal and presents that signal to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents that signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator and the output is then presented to a comparator. This comparator provides the main PWM control signal to the digital control block.

There are three other comparators in the analog control block. The first two control the thresholds of where the RC5033 goes into its pulse skipping mode during light loads and the second controls the point at which the max current comparator disables the output drive signal to the upper power MOSFET. The third comparator determines when the synchronous mode bottom side power MOSFET will be enabled and disabled.

The digital controller section is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV and LODRV output pins that will in turn control the external power MOSFETs. This digital section was designed in high speed schottky transistor logic which allows the RC5033 to clock up to speeds greater then 1 MHz . This section is responsible for providing the break-before-make timing that ensures that both external FETs will not be on at the same time.

## High Current Output Drivers

The RC5033 contains two identical high current output drivers. These drivers contain high speed bipolar transistors configured in a push-pull configuration. Each output driver is capable of pumping out 1 A of current in less than 100 ns . Each driver's power and ground are separated from the overall chip power and ground for added switching noise immunity. The HIDRV driver has a power supply, VCCQP, which can be either derived from an external voltage source or can be boot-strapped from a flying-capacitor as is shown in Figure 1. In the boot-strapped mode, C2 is alternately charged from VCC via the schottky diode DS2 and then boosted up when M1 is turned on. This provides a VCCQP voltage equal to $2 * \mathrm{VCC}-\mathrm{Vds}(\mathrm{DS} 2)$; or about 9.5 V with $\mathrm{VCC}=5 \mathrm{~V}$. This voltage is sufficient to provide the 9 V gate drive to the external MOSFET that will be needed for achieving a low Rdson. Since the low side synchronous FET is referenced to ground, there is no need to boost the gate drive voltage and its VCCP power pin can just be tied to VCC.

## Internal Reference

The reference in the RC5033 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC. For applications that require a voltage other than the voltages provided by the fixed jumper connections, an external resistor will change the reference voltage from 2.0 V up to 3.6 V . For a guaranteed stable operation under all loading conditions, a $0.1 \mu \mathrm{~F}$ capacitor is recommended on the VREF output pin.

## Over -Voltage Protection

The RC5033 provides a constant monitor of the output voltage for over-voltage protection. Should the voltage at the VFB pin exceed $20 \%$ of the selected program voltage, then an overvoltage condition will be assumed to exist and the RC5033 will shut down the output drive signals to the power FETs.

## Oscillator

The RC5033 oscillator is designed as a fixed current capacitor charging oscillator. An external capacitor allows for maximum flexibility in choosing the associated external components for the RC5033. The oscillator frequency con be set from less than 200 KHz to over 1 MHz depending on the application requirements.

## Design Procedure and Applications Information

## Simple Step-Down Converter

Figure 4 shows a step-down DC-to-DC Converter with no feedback controller. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5033 in Figure 1. In Figure 5, the basic operation begins by closing the switch, S 1 . When S 1 is closed the input voltage VB is impressed across the inductor L1. The current flowing in the inductor is given by the following equation: $\mathrm{IL}=(\mathrm{VB}-\mathrm{Vo}) \mathrm{Ton} / \mathrm{L}$; where Ton is the time duration for S 1 to be closed. When S 1 is open, the diode will conduct the inductor current and the output current will be delivered to the load according to the equation: $\mathrm{IL}=\mathrm{Vo}(\mathrm{T}-\mathrm{Ton}) / \mathrm{L}$; where T - Ton is the time duration for S 1 to be off. By solving these two equations we can arrive at the basic relationship for the
output voltage of a step-down converter: $\mathrm{Vo}=\mathrm{VB}(\mathrm{Ton} / \mathrm{T})$.

Figure 5. Simple Buck DC-DC Converter


## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-to-DC converter application. The critical parameters are inductance (L), max DC current (Imax), and the coil resistance (R1). The inductor core material is a critical factor in determining the amount of current that the inductor will be able to handle. As with all engineering designs there are trade- offs for various types of inductor core materials. In general, Ferrites are popular because of their low cost, low EMI, and high frequency ( $>500 \mathrm{kHz}$ ) characteristics. Molypermalloy powder (MPP) materials have good saturation characteristics and low EMI with low hysteresis losses; however they tend to be expensive and are more efficiently utilized at frequencies below 400 kHz . DC winding resistance is another critical parameter. In general, the DC resistance should be kept as low as possible. The power loss in the DC resistance will degrade the efficiency of the converter by the relationship: Power Loss $=(\mathrm{Io}) 2 * \mathrm{Rl}$.

The value of the inductor is a function of the switching frequency (Ton) and the maximum inductor current. The max inductor current can be calculated from the relationship:
$\mathrm{I}_{\text {MAX }}=\frac{2 \mathrm{I}_{\mathrm{L}}}{\mathrm{F}_{\mathrm{O}} \mathrm{T}_{\mathrm{ON}}\left(\frac{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\mathrm{D}}}\right)+1}$
Where: Fo is the desired clock frequency
Ton is the max on time of the M1 FET Vd is the forward voltage of the schottky diode D1

Then the inductor value can be calculated with the relationship:

$$
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{DSON}}}{\mathrm{I}_{\mathrm{MAX}}}\left(\mathrm{~T}_{\mathrm{ON}}\right)
$$

Where: Vdson is the voltage across the drain-source of the M1 FET when switched on.
(this can be calculated by RDSon * Imax)

## Current-Sense Resistor

The current sense resistor will carry all of the peak current of the inductor. This current will be more than the designed for load current. The RC5033 will begin to limit the output current to the load by turning off the top-side FET driver when the voltage across the current-sense resistor exceeds 100 mV . When this happens the output voltage will temporarily go out of regulation. As the voltage across the resistor becomes larger, the top-side FET will turn off more and more until the current limit value is reached and then the RC5033 will continuously deliver the limit current at a reduced output voltage level. To insure that load transient conditions do not momentarily cause deregulation of the output voltage, a $20 \%$ margin in the limit voltage is advisable. Thus the resistor should be set by the relationship:
$\mathrm{R}=100 \mathrm{mV} /$ Ipeak
Where: Ipeak $=\operatorname{Imax} * 1.33$

Since the value of the sense resistor is generally in the miliohm region, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFB and VFB pins of the RC5033 should be Kelvin connected to the pads of the current-sense resistor as shown in the sample layout Figure 5. To minimize the influence of noise the two traces should be run next to each other and the pins should be bypassed with a . 1 uF to GND as close to the device pins as possible.

## Filter Capacitors

Good ripple performance and transient response are functions of the filter capacitors. Since the 5 V input for a PC motherboard can be located several inches away from the DC-to-DC converter, input capacitance can play an important role in the load transient response of the RC5033. In general, the higher the input capacitance, the more charge storage is available for improving the current transfer through the top-side FET. A good rule of thumb is that for each watt of output power that you wish to deliver, there should be around 10 uF of input capacitance. Low "ESR" capacitors are best suited for this application and can have an influence on the converter's efficiency. The input capacitor should be placed as close to the drain of the top-side FET as possible to reduce the effect of ringing that can be caused by large trace lengths.

The ESR rating of a capacitor is a difficult number to pin down. ESR or Equivalent Series Resistance, is defined at the resonant impedance of that capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for it to have an associated resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained with the following equation: $\mathrm{ESR}=\mathrm{Pd} / 2 \mathrm{pfC}$. Where Pd is the capacitor's dissipation factor and f is the frequency of measure and C is the capacitance in farads.

With this in mind, calculating the output capacitance correctly is crucial to the performance of the DC-to-DC converter. The output capacitor determines the overall loop stability, output voltage ripple, and the transient load response. The calculation uses the following equation:


Where: Vr is the desired output ripple voltage

## Schottky Diode Selection

The application circuit diagram shows two schottky diodes, DS1 and DS2. DS1 is used in parallel of M2 in order to prevent the lossy body diode in the FET from turning on. DS2 serves a dual purpose. As it is configured, it allows the VCCQP supply pin of the RC5033 to be bootstrapped up to

9 V by using the bootstrap capacitor C 2 . When the lower FET M2 is turned on, one side of the capacitor C 2 is connected to GND while the other side of the cap is being charged up through D2 to a voltage that is Vin - Vd. When the lower FET turns off and the upper one turns on, the voltage that is supplied to the VCCQP pin is $2 \mathrm{Vin}-\mathrm{Vd}$. The voltage then that is applied to the gate of the FET is VCCQP - Vsat, typically around 9 V . It is important in the selection of DS1 and DS2 that they have a low forward voltage drop as this directly affects the regulator efficiency. The other job that DS2 performs is that of bootstrapping VCCQP during startup. It is possible to cause the output stage to latchup if the VCCQP supply is brought up before the other VCC supplies of the RC5033. It is therefore advisable that DS2 be connected even in applications that do not utilize the bootstrapping technique for VCCQP. An alternate application could tie the VCCQP supply pin to the +12 V power supply in the PC , thus eliminating the need for C 2 and forcing the Rdson of M1 even lower by increasing its Vgs.

## MOSFET Switches

The MOSFET switches in the RC5033 applications circuit are N-channel "logic-level" FETs. This means that they will be fully on with a Vgs of 4 V . Many manufacturers make logic-level FETs and the trick is to choose the one with the lowest RDSon at the given Imax current level. The value of RDSon directly enters into the efficiency equation as a power loss. Also influencing the efficiency is the gate charge of the FET and the clock frequency of the RC5033. At higher clocking rates the amount of charge needed to be delivered to
the FET is going to lower the overall efficiency. In higher current applications, the upper FET can be paralleled to provide greater current capability; however, the lower FET doesn't necessarily have to be doubled since it is on only a fraction of the time that the upper FET is on.

## PCB Layout and Grounding

As is the case with most analog circuitry, good layout practices are necessary to achieve the optimum in the overall performance of the DC-to-DC converter. In general, it is always a good practice to have a tight layout that attempts to minimize short low inductance wiring to the RC5033.

The use of multilayer PCB is recommended. In particular, it is recommended to have a continuos ground plane beneath the circuit, 2 oz copper would be preferred in high current applications. As was stated previously, the current-sense resistor, R1, should be located as close to the RC5033 as possible and the IFB and VFB traces should be Kelvin connected to the pads of R1. To minimize switching losses and noise, place M1, M2, L and DS2 as close together as possible. Also try to keep the HIDRV and LODRV gate drive signal traces as short as possible. It is recommended that the noisy switching part of the circuit be kept away from the low current pins on the chip such as IFB, VFB, ADJ3, ADJ1, and CEXT. Keep the 0.1 uF bypass capacitors as close to the chip pins as possible. All of the ground pins should be connected to the ground plane directly under the chip. A sample layout is provided in Figure 6.


Figure 6. Sample PCB Layout

Mechanical Dimensions - 16-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .398 | .413 | 10.10 | 10.50 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| HSC |  |  |  |  |  |
| h | .394 | .419 | 10.00 | 10.65 |  |
| L | .010 | .020 | 0.25 | 0.51 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 16 |  | 16 |  | 6 |
| ccc | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package | $\theta$ JA |
| :--- | :---: | :---: |
| RC5033M | 16 SOIC | $85^{\circ} \mathrm{C} / \mathrm{W}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5034

## High Accuracy Synchronous DC-DC Converter

## Features

- Pentium ${ }^{\text {TM }}$ VREF; $2 \%$ accuracy
- $>85 \%$ Efficiency
- 350 uA quiescent current in shutdown
- Fast transient response
- Soft control power-up
- Over-Voltage Protection
- Factory trimmed low TC reference voltage
- Adjustable oscillator frequency
- Drives N-Channel MOSFETs; to 1 MHz
- 16 pin SOIC package


## Description

The RC5034 is a synchronous mode DC-DC controller IC dedicated to providing a 5 V to 3.52 V conversion for Pentium ${ }^{\text {TM }}$ CPUs that require the $2 \%$ VRE voltage specification. It can be configured in both the synchronous and nonsynchronous modes and with the proper applications circuitry can be used to deliver load current greater than 10 Amps. The RC5034 is designed to operate in a standard PWM control mode under heavy load conditions and as a PFM controller in light load conditions. Its highly accurate

## Applications

- 3.3 V power supply for Pentium ${ }^{\text {TM }}$ based CPUs requiring $2 \%$ VRE specification motherboards
low TC reference eliminates the need for precision external components in order to achieve tight tolerance voltage regulation. An integrated Over-Voltage protection function constantly monitors the output voltage and shuts down the power to the CPU in the event of a out-of-tolerance voltage situation, thereby protecting the CPU. The programmable oscillator can operate from 200 KHz to greater than 1 MHz to provide for flexibility in choosing external components such as inductors, capacitors, and Power MOSFETs.


## Block Diagram



Rev. 0.9.6

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number |  |
| :--- | :---: | :--- |
| On/Off | 1 | A low level on this pin will power down; tie to VCCD if not used. |
| IFB | 2 | Current Feedback Input. |
| VFB | 3 | Voltage Feedback Input. |
| VCCA | 4 | Analog VCC. |
| VCCD | 5 | Digital VCC. |
| VCCP | 6 | VCC for synchronous FET output drivers. |
| LODRV | 7 | Synchronous FET driver output. |
| GNDP | 8 | Power ground for high current drivers. |
| HIDRV | 9 | High side FET driver output. |
| VCCQP | 10 | VCC for High side FET output driver |
| NC | 11,12 | No Connections leave open |
| GNDD | 13 | Digital ground. |
| ADJ3 | 14 | VREF |
| GNDA | 15 | Analog ground. |
| CEXT | 16 | External capacitor for setting oscillator frequency. |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCCP | Low Driver Supply |  |  |  | 13 | V |
| VCCQP | High Driver Supply |  |  |  | 13 | V |
| TJ | Junction Temperature |  |  |  | 175 | ${ }^{\circ} \mathrm{C}$ |
| TA | Ambient Operating <br> Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| TS | Storage Temperature |  | -65 |  | 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| TL | Lead Soldering Temperature | (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Supply Voltage |  | 4.5 | 5 | 7 | V |
| VCCP | Low Driver Supply |  | 4.5 | 5 | 7 | V |
| VCCQP | High Driver Supply |  | 9 |  | 13 | V |
| VIH | Input Voltage, Logic HIGH |  | 2 |  |  | V |
| VIL | Input Voltage, Logic LOW |  |  |  | 0.8 | V |

## DC Electrical Characteristics

$\left(\mathrm{VCC}=5 \mathrm{~V}\right.$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Vo | Output Voltage | TA $=0-70^{\circ} \mathrm{C}$ | 3.45 | 3.52 | 3.6 | V |
| IO | Output Current | See Figure 1 for application |  | 5 |  | A |
| Vref Acc | Reference Acc |  |  | .15 | 1 | $\%$ |
| VTC | Output Voltage TC |  |  | -40 |  | ppm |
| LDR | Load Regulation | 0.5 to 7 A |  | 0.25 |  | $\%$ Vo |
| LIR | Line Regulation | VCC $= \pm 5 \%$ | 0.1 |  | $\%$ Vo |  |
| VR | Output Voltage Ripple |  |  | 15 |  | mV |
| Cum Acc | Cumulative Accuracy ${ }^{2}$ | TA $=0-70^{\circ} \mathrm{C}$ |  | 1 | 2.1 | $\%$ |
| Eff | Efficiency | Synchronous mode $>2 \mathrm{~A}$ | 85 | 88 |  | $\%$ |
| Iodr | Output Driver I | Open Loop | 0.5 | 0.7 |  | A |
| Pd | Power Dissipation |  |  | 0.1 | 0.2 | W |

Notes:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.
2. Output Voltage accuracy, Tempco, load regulation, ripple, and transient performance determine the Cumulative Accuracy.

## AC Electrical Characteristics ${ }^{1}$

$\left(\mathrm{VCC}=5 \mathrm{~V}\right.$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted $)$

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Tr | Response Time | II=0.5A to 5.5A |  | 10 |  | $\mu \mathrm{~s}$ |
| Fosc | Oscillator Range |  | 0.2 |  | 1.2 | MHz |
| Osc Acc | Fosc Accuracy |  |  | 10 |  | $\%$ |
| Dtc | Max Duty Cycle | PWM mode | 90 | 95 |  | $\%$ |
| Dtcm | Min Duty Cycle | PFM mode |  |  | 100 | ns |
| Imax | Imax Threshold |  |  | 30 |  | mV |
| Iscp | Short Circuit Prot |  |  | 80 |  | mV |
| Ovp | Over Voltage Prot |  |  | 20 |  | $\% \mathrm{Vo}$ |
| Trimax | Response to Imax |  |  | 15 | 30 | ns |
| Tssp | Soft start response |  | 10 |  | $\mu \mathrm{~s}$ |  |

## Typical Operating Characteristics ${ }^{1}$








## Note:

1. Data taken with circuit of Figure 1.

## Typical Operating Characteristics (continued)



Line Regulation vs. Output Load
( $F_{\text {OSC }}=1 \mathrm{MHz}$ )


65-5034-04

## Typical Operating Characteristics (continued)

## Preliminary Information



AC Ripple response .2A Load


Transient Response .2A to 5A Load


AC Ripple response 5A Load


Transient Response Magnified


Figure 1. Synchronous 7A Schematic


Figure 2. Non-Synchronous 7A Circuit

| RC5034 Standard Application Circuit Bill of Materials |  |  |  |
| :---: | :---: | :---: | :---: |
| Ref Designator | Quantity | Part No. | Manufacturer |
| L1 | 1 | $1.3 \mu$ CDRH127-1R3NC | Sumida |
| M1,M2 | 2 | MTD20N03HDL | Motorola |
| DS1 | 1 | MBRB1545CT | Motorola |
| DS2 | 1 | EC10QS02L | Nihon |
| R1 | 1 | $.012 \Omega$ LRC-2512 | IRC |
| C5 | 1 | $220 \mu$ OS-CON 10SA220M | Sanyo |
| C9 | 2 | $330 \mu$ F OS-CON 10SA330M | Sanyo |
| C2 | 1 | $1 u F$ | Monolithic ceramic Cap |
| C1 | 1 | 47 pF | SMD Cap |
| C4 | 2 | 0.1 uF | SMD Cap |
| C13 | 1 | 4.7 uF | SMD Cap |

Table 1. Components for RC5034

| RC5034 Alternate Suppliers of Components |  |  |  |
| :---: | :---: | :---: | :---: |
| Ref Designator | Quantity | Alternate Part No. | Alternate Manufacturer |
| L1 | 1 | $1.3 \mu \mathrm{H}$ PE-53680 | Pulse Engineering |
| M1,M2 | 2 | 2 SK1388 | Fuji |
|  |  | IRLZ44N | International Rectifier |
|  |  | Si4410DY | Temic (Siliconix) |
| DS1 | 1 | C10T02QL | Nihon |
|  |  | SR1620C | Rectron |
| DS2 | 1 | MBRS140T3 | Motorola |
| R1 | 1 | $.012 \Omega$ WSL-2512 | DALE |

Table 2. Alternate Components Selection

## Applications Discussion



Figure 3. Dual Regulator Applications Circuit

## Dual Power Supply Application

In some CPU power applications there may be a need for a split voltage converter. The circuit in Figure 3 addresses this need with only minimal component count. The basic RC5034 non-synchronous DC-DC converter is augmented with an op-amp, a power MOSFET, and some $1 \%$ resistors to provide a dual power supply with one voltage set to 3.5 V and the other, slaved off of the 3.5 V , set to 2.9 V . In this configuration, the RC5034 converts the 5 V to 3.5 V with high efficiency. By using the op-amp, power FET, and the resistors, a low-dropout linear regulator is realized that can be run off of the 3.5 V . The 2.9 V linear regulator has a relatively high efficiency just due to the fact that the ratio of $2.9 \mathrm{~V} / 3.5 \mathrm{~V}$ is close to $88 \%$. The power FET is a low Rdson n-channel MOSFET, and thus it is reasonably inexpensive. The opamp can be a garden variety, though the input bias current and output slew rate need to be considered to optimize accuracy and transient response. The overall efficiency of this power supply system will very much depend upon the percentage of power used on each power output. Overall, the efficiency of this system will be lower than if both supplies were implemented as switchers; however, the added savings of the part count reduction may more than compensate for the overall lower efficiency.

## Standard Application Circuit

The circuit shown in Figure 1 along with its components and values has been designed as representative of the typical application involving the RC5034 for a Pentium ${ }^{\text {TM }} \mathrm{CPU}$. Use of the standard application circuit will deliver the performance curves shown under the Typical Operating Characteristics section of the data sheet. Many users will want to develop their own DC-DC converter solution that is uniquely tailored to a specific application requirement. In that case, the users should review the detailed information in the Design Procedure and Applications Information section of the data sheet.

## Detailed Description

The RC5034 is a programmable voltage synchronous controller. When designed around the appropriate external components, it can be configured to deliver more than 10A of output current. During heavy loading conditions the RC5034 functions as a current-mode PWM step down regulator. Under light loading conditions, the regulator functions in the PFM or pulse skipping mode, thereby increasing its efficiency under light loads.

## Main Control Loop

The main control loop of the regulator (see Block Diagram) contains two main blocks, the analog control block and the digital control block. The analog control block consists of signal conditioning amplifiers that feed into a set of fast comparators which provide the inputs to the digital control block. The signal conditioning block takes inputs from the IFB (current feedback) and VFB(voltage feedback) pins and then sets up two controlling signal paths. The voltage control path gains up the VFB signal and presents that signal to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents that signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator and the output is then presented to a comparator. This comparator provides the main PWM control signal to the digital control block.

There are three other comparators in the analog control block. The first two control the thresholds of where the RC5034 goes into its pulse skipping mode during light loads and the second controls the point at which the max current comparator disables the output drive signal to the upper power MOSFET. The third comparator determines when the synchronous mode bottom side power MOSFET will be enabled and disabled.

The digital controller section is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV and LODRV output pins that will in turn control the external power MOSFETs. This digital section was designed in high speed schottky transistor logic which allows the RC5034 to clock up to speeds greater then 1 MHz . This section is responsible for providing the break-before-make timing that ensures that both external FETs will not be on at the same time.

## High Current Output Drivers

The RC5034 contains two identical high current output drivers. These drivers contain high speed bipolar transistors configured in a push-pull configuration. Each output driver is capable of pumping out 1 A of current in less than 100 ns . Each driver's power and ground are separated from the overall chip power and ground for added switching noise immunity. The HIDRV driver has a power supply, VCCQP, which can be either derived from an external voltage source or can be boot-strapped from a flying-capacitor as is shown in Figure 1. In the boot-strapped mode, C 2 is alternately charged from VCC via the schottky diode DS2 and then boosted up when M1 is turned on. This provides a VCCQP voltage equal to $2 * \mathrm{VCC}-\mathrm{Vds}(\mathrm{DS} 2)$; or about 9.5 V with $\mathrm{VCC}=5 \mathrm{~V}$. This voltage is sufficient to provide the 9 V gate drive to the external MOSFET that will be needed for achieving a low Rdson. Since the low side synchronous FET is referenced to ground, there is no need to boost the gate drive voltage and its VCCP power pin can just be tied to VCC.

## Internal Reference

The reference in the RC5034 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC. For a guaranteed stable operation under all loading conditions, a $0.1 \mu \mathrm{~F}$ capacitor is recommended on the VREF output pin.

## Over -Voltage Protection

The RC5034 provides a constant monitor of the output voltage for over-voltage protection. Should the voltage at the VFB pin exceed $20 \%$ of the selected program voltage, then an overvoltage condition will be assumed to exist and the RC5034 will shut down the output drive signals to the power FETs.

## Oscillator

The RC5034 oscillator is designed as a fixed current capacitor charging oscillator. An external capacitor allows for maximum flexibility in choosing the associated external components for the RC5034. The oscillator frequency can be set from less than 200 KHz to over 1 MHz depending on the application requirements.

## Design Procedure and Applications Information

## Simple Step-Down Converter

Figure 4 shows a step-down DC-to-DC Converter with no feedback controller. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5034 in Figure 1. In Figure 4, the basic operation begins by closing the switch, S 1 . When S 1 is closed the input voltage VB is impressed across the inductor L1. The current flowing in the inductor is given by the following equation: $\mathrm{IL}=(\mathrm{VB}-\mathrm{Vo}) \mathrm{Ton} / \mathrm{L}$; where Ton is the time duration for S 1 to be closed. When S1 is open, the diode will conduct the inductor current and the output current will be delivered to the load according to the equation: $\mathrm{IL}=\mathrm{Vo}(\mathrm{T}-\mathrm{Ton}) / \mathrm{L}$; where T - Ton is the time duration for S 1 to be off. By solving these two equations we can arrive at the basic relationship for the output voltage of a step-down converter: $\mathrm{Vo}=\mathrm{VB}(\mathrm{Ton} / \mathrm{T})$.


Figure 4. Simple Buck DC-DC Converter

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-to-DC converter application. The critical parameters are inductance (L), max DC current (Imax), and the coil resistance (R1). The inductor core material is a critical factor in determining the amount of current that the inductor will be able to handle. As with all engineering designs there are trade- offs for various types of inductor core materials. In general, Ferrites are popular because of their low cost, low EMI, and high frequency ( $>500 \mathrm{kHz}$ ) characteristics. Molypermalloy powder (MPP) materials have good saturation characteristics and low EMI with low hysteresis losses; however they tend to be expensive and are more efficiently utilized at frequencies below 400 kHz . DC winding resistance is another critical parameter. In general, the DC resistance should be kept as low as possible. The power loss in the DC resistance will degrade the efficiency of the converter by the relationship: Power Loss $=(\mathrm{Io}) 2^{*} \mathrm{R} 1$.

The value of the inductor is a function of the switching frequency (Ton) and the maximum inductor current. The max inductor current can be calculated from the relationship:
$\mathrm{I}_{\text {MAX }}=\frac{2 \mathrm{I}_{\mathrm{L}}}{\mathrm{F}_{\mathrm{O}} \mathrm{T}_{\mathrm{ON}}\left(\frac{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\mathrm{D}}}\right)+1}$
Where: Fo is the desired clock frequency
Ton is the max on time of the M1 FET
Vd is the forward voltage of the schottky diode D1
Then the inductor value can be calculated with the relationship:
$\mathrm{L}=\frac{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{DSON}}}{\mathrm{I}_{\mathrm{MAX}}}\left(\mathrm{T}_{\mathrm{ON}}\right)$
Where: Vdson is the voltage across the drain-source of the M1 FET when switched on.
(this can be calculated by RDSon * Imax)

## Current-Sense Resistor

The current sense resistor will carry all of the peak current of the inductor. This current will be more than the designed for load current. The RC5034 will begin to limit the output current to the load by turning off the top-side FET driver when the voltage across the current-sense resistor exceeds 100 mV . When this happens the output voltage will temporarily go out of regulation. As the voltage across the resistor becomes larger, the top-side FET will turn off more and more until the current limit value is reached and then the RC5034 will continuously deliver the limit current at a reduced output voltage level. To insure that load transient conditions do not momentarily cause deregulation of the output voltage, a $20 \%$ margin in the limit voltage is advisable. Thus the resistor should be set by the relationship:
$\mathrm{R}=100 \mathrm{mV} /$ Ipeak
Where: Ipeak $=\operatorname{Imax} * 1.33$

Since the value of the sense resistor is generally in the miliohm region, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFB and VFB pins of the RC5034 should be Kelvin connected to the pads of the current-sense resistor as shown in the sample layout Figure 5. To minimize the influence of noise the two traces should be run next to each other and the pins should be bypassed with a . 1 uF to GND as close to the device pins as possible.

## Filter Capacitors

Good ripple performance and transient response are functions of the filter capacitors. Since the 5 V input for a PC motherboard can be located several inches away from the DC-to-DC converter, input capacitance can play an important role in the load transient response of the RC5034. In general, the higher the input capacitance, the more charge storage is available for improving the current transfer through the top-side FET. A good rule of thumb is that for each watt of output power that you wish to deliver, there should be around 10 uF of input capacitance. Low "ESR" capacitors are best suited for this application and can have an influence on the converter's efficiency. The input capacitor should be placed as close to the drain of the top-side FET as possible to reduce the effect of ringing that can be caused by large trace lengths.

The ESR rating of a capacitor is a difficult number to pin down. ESR or Equivalent Series Resistance, is defined at the resonant impedance of that capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for it to have an associated resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained with the following equation: $\mathrm{ESR}=\mathrm{Pd} / 2 \mathrm{pfC}$. Where Pd is the capacitor's dissipation factor and $f$ is the frequency of measure and C is the capacitance in farads.

With this in mind, calculating the output capacitance correctly is crucial to the performance of the DC-to-DC converter. The output capacitor determines the overall loop stability, output voltage ripple, and the transient load response. The calculation uses the following equation:


Where: Vr is the desired output ripple voltage

## Schottky Diode Selection

The application circuit diagram shows two schottky diodes, DS1 and DS2. DS1 is used in parallel of M2 in order to prevent the lossy body diode in the FET from turning on. DS2 serves a dual purpose. As it is configured, it allows the VCCQP supply pin of the RC5034 to be bootstrapped up to 9 V by using the bootstrap capacitor C 2 . When the lower FET

M2 is turned on, one side of the capacitor C2 is connected to GND while the other side of the cap is being charged up through D2 to a voltage that is Vin - Vd. When the lower FET turns off and the upper one turns on, the voltage that is supplied to the VCCQP pin is $2 \mathrm{Vin}-\mathrm{Vd}$. The voltage then that is applied to the gate of the FET is VCCQP - Vsat, typically around 9 V . It is important in the selection of DS1 and DS2 that they have a low forward voltage drop as this directly affects the regulator efficiency. The other job that DS2 performs is that of bootstrapping VCCQP during startup. It is possible to cause the output stage to latchup if the VCCQP supply is brought up before the other VCC supplies of the RC5034. It is therefore advisable that DS2 be connected even in applications that do not utilize the bootstrapping technique for VCCQP. An alternate application could tie the VCCQP supply pin to the +12 V power supply in the PC, thus eliminating the need for C 2 and forcing the Rdson of M1 even lower by increasing its Vgs.

## MOSFET Switches

The MOSFET switches in the RC5034 applications circuit are N-channel "logic-level" FETs. This means that they will be fully on with a Vgs of 4 V . Many manufacturers make logic-level FETs and the trick is to choose the one with the lowest RDSon at the given Imax current level. The value of RDSon directly enters into the efficiency equation as a power loss. Also influencing the efficiency is the gate charge of the FET and the clock frequency of the RC5034. At higher clocking rates the amount of charge needed to be
delivered to the FET is going to lower the overall efficiency. In higher current applications, the upper FET can be paralleled to provide greater current capability; however, the lower FET doesn't necessarily have to be doubled since it is on only a fraction of the time that the upper FET is on.

## PCB Layout and Grounding

As is the case with most analog circuitry, good layout practices are necessary to achieve the optimum in the overall performance of the DC-to-DC converter. In general, it is always a good practice to have a tight layout that attempts to minimize short low inductance wiring to the RC5034.

The use of multilayer PCB is recommended. In particular, it is recommended to have a continuos ground plane beneath the circuit, 2 oz copper would be preferred in high current applications. As was stated previously, the current-sense resistor, R1, should be located as close to the RC5034 as possible and the IFB and VFB traces should be Kelvin connected to the pads of R1. To minimize switching losses and noise, place M1, M2, L and DS2 as close together as possible. Also try to keep the HIDRV and LODRV gate drive signal traces as short as possible. It is recommended that the noisy switching part of the circuit be kept away from the low current pins on the chip such as IFB, VFB, ADJ3, ADJ1, and CEXT. Keep the 0.1 uF bypass capacitors as close to the chip pins as possible. All of the ground pins should be connected to the ground plane directly under the chip. A sample layout is provided in Figure 5.


Figure 5. Sample PCB Layout

## Notes:



## Notes:

Mechanical Dimensions - 16 Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .398 | .413 | 10.10 | 10.50 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .020 | 0.25 | 0.51 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 16 |  |  | 16 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package | $\theta$ JA |
| :--- | :---: | :---: |
| RC5034M | 16 SOIC | $85^{\circ} \mathrm{C} / \mathrm{W}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 5035 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC5035.pdf.

SEMICDNDபСTOR ${ }_{\text {т }}$

## RC5035A

## Dual Precision Voltage Regulators

## Features

- Combines switching regulator and low dropout linear regulator in single chip
- Enable function switches from single to dual output mode
- Overvoltage and short circuit protection
- Drives N-Channel MOSFETs
- Precision trimmed low TC voltage reference
- Soft start control during power-up
- $88 \%$ Efficiency for switching regulator


## Description

The RC5035 combines a switch-mode DC-DC converter with a low-drop-out linear regulator providing a 5 V to 3.3 V and 2.8 V conversion for CPUs that require split power supplies. It can be configured with the proper applications circuitry to deliver load currents greater than 10 Amps . The RC5035 is designed to operate in a "constant on-time" (patent pending) control mode under all load conditions. Its highly accurate low TC reference eliminates the need for

- 16 pin SOIC package


## Applications

- Switchable single/dual power supply for Pentium ${ }^{\circledR}$ P54C/ P55C flexible motherboard implementation
precision external components in order to achieve tight tolerance voltage regulation. Using on-chip precision resistors, the RC5035A can generate the accurate output voltages required by Intel and Cyrix processors. The programmable oscillator can operate up to 1 MHz for flexibility in choosing external components such as inductors, capacitors, and Power MOSFETs. Short circuit current protection is provided on both the switch mode as well as the linear regulator.


## Block Diagram



Rev. 0.5.0
$\overline{\text { ADVANCED INFORMATION data sheets provide specification for products not yet complete or characterized. They provide design target infor- }}$ mation for customer planning purposes.

## Pin Assignments



## Pin Function Description

| Pin Number | Pin Name | Pin Function Description |
| :--- | :--- | :--- |
| 1 | ENABLE | Linear regulator enable/VOSW voltage selection |
| 2 | VREF | Voltage reference output |
| 3 | IFBH | High side current feedback for switching regulator |
| 4 | IFBL | Low side current feedback for switching regulator |
| 5 | VFBSW | Voltage feedback for switching regulator |
| 6 | VCCA | Analog Input supply; Nominally 5V |
| 7 | VFBL | Voltage feedback for linear regulator |
| 8 | GNDP | Power ground for high current drivers |
| 9 | VOSW | FET driver output for switching regulator |
| 10 | VCCP | Input supply for FET output driver; see figures 1,2 for typical connection |
| 11 | VCCL | Input supply for linear regulator; Nominally 12V |
| 12 | VOL | Linear regulator op-amp output |
| 13 | VSCL | Short circuit current sense input for linear regulator |
| 14 | GNDA | Analog ground |
| 15 | CEXT | External capacitor for setting oscillator frequency of switching regulator |
| 16 | VFBSW2 | Secondary voltage feedback for switching regulator |

## Absolute Maximum Ratings

| Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Control Supply Voltages, VCCA, VCCL |  |  | 13 | V |
| Output Driver Supply Voltage, VCCP |  |  | 13 | V |
| Junction Temperature, TJ |  |  | +175 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Analog Supply Voltage, VCCA |  | 4.75 | 5 | 5.25 | V |
| Linear Supply Voltage, VCCL |  |  | 12 |  | V |
| Driver Supply Voltage, VCCP |  |  | 9 | 12 | V |
| ENABLE HIGH threshold | Linear Regulator OFF | 2.0 |  |  | V |
| ENABLE LOW theshold | Linear regulator ON |  |  | 0.8 | V |
| Ambient Temperature, TA |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics - Switch-Mode Regulator

(VCCA $=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}, \mathrm{TA}=0-70^{\circ} \mathrm{C}$ using circuit of figure 1 , unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage, VOSW |  | 1.5 |  | 3.6 | V |
| Output Current, ISW |  |  | 8 | 10 | A |
| Setpoint Accuracy | Vref $=1.5 \mathrm{~V}, \mathrm{ISW}=3.5 \mathrm{~A}$ |  | 0.5 | 1 | \% |
| Output Temperature Drift, TC | TA $=0-70^{\circ} \mathrm{C}$ |  | 24 |  | ppm |
| Load Regulation | ISW $=0.5 \mathrm{~A}$ to 3.5 A or 3.5 A to 7 A |  | 0.6 |  | \%Vo |
| Load Regulation | ISW $=0.5 \mathrm{~A}$ to 3.5 A or 3.5 A to 8.5 A |  | 1.0 |  | \%Vo |
| Line Regulation | $\mathrm{VCCA}=5 \mathrm{~V} \pm 5 \%$ |  | 0.03 |  | \%Vo |
| Output Ripple, peak-peak | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{ISW}=8 \mathrm{~A}$ |  | 20 |  | mV |
| Cumulative Accuracy ${ }^{1}$ | TA $=0-70^{\circ} \mathrm{C}$ |  | 2.0 | 2.9 | \% |
| Efficiency | ISW = 3.5A |  | 88 |  | \% |
| Output Driver Current | Open Loop |  | 0.7 |  | A |
| Short Circuit Protection Threshold | Rsense $=.006 \Omega$ |  | 18 |  | A |
| Power Dissipation | No external components |  | 0.1 |  | W |
| Thermal Impedance, өJA |  |  | 80 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note:

1. Cumulative accuracy includes Setpoint Accuracy, Temperature drift, line and load regulation, ripple and transient performance.

## DC Electrical Characteristics - Linear Regulator

$\left(\mathrm{VCCA}=5 \mathrm{~V}, \mathrm{~V} C C L=12 \mathrm{~V}, \mathrm{TA}=0-70^{\circ} \mathrm{C}\right.$ using circuit in figure 1 , unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Output Voltage, VoL |  | 1.5 |  | 3.6 | V |
| Output Current, IL |  |  | 3 | 5 | A |
| Setpoint Accuracy | Vref $=1.5 \mathrm{~V}, \mathrm{IL}=0.5 \mathrm{~A}$ |  | 0.5 | 1 | $\%$ |
| Output Temperature Drift, TC | $\mathrm{TA}=0-70^{\circ} \mathrm{C}$ |  | 24 |  | ppm |
| Load Regulation | $\mathrm{IL}=0.5 \mathrm{~A}$ to 3 A |  | 0.3 |  | $\% \mathrm{Vo}$ |
| Line Regulation | VCCL $=5 \mathrm{~V} \pm 5 \%$ |  | 0.03 |  | $\% \mathrm{Vo}$ |
| Output Noise | 0.1 to 20 KHz |  | 1 |  | mV |
| Cumulative Accuracy ${ }^{1}$ |  |  | 2 |  | $\%$ |
| Crosstalk ${ }^{2}$ | ISW=5A |  | 35 |  | mV |
| Short Circuit Current | Rsense $=.005 \Omega$ | 5 |  | A |  |
| Op-amp Output Current |  |  | 10 |  | mA |
| Power Dissipation | No external components |  | 110 |  | mW |

## Note:

1. Cumulative accuracy includes Setpoint Accuracy, Temperature drift, line and load regulation, ripple and transient performance.
2. Crosstalk is defined as the amount of switching noise from the switched-mode regulator that appears on the output of the linear regulator when both outputs are in a static load condition.

## AC Electrical Characteristics Switch Mode Regulator

$\left(\mathrm{VCCA}=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}, \mathrm{TA}=0-70^{\circ} \mathrm{C}\right.$ using circuit of figure 1 , unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Response Time | ISW $=0.5$ A to 8A |  | 10 |  | $\mu \mathrm{~s}$ |
| Oscillator Range | CEXT $=50 \mathrm{pF}$ | 0.2 |  | 1 | MHz |
| Minimum On Time |  |  | 2 |  | us |
| Response time to short circuit |  |  | 15 | 30 | us |
| Soft start response time |  |  | 100 |  | us |

## Application Information



Figure 1: P54C/P55C Single/Dual Output Application Schematic

Table 1. RC5035 P54C/P55C Application Bill of Materials

| Ref | Quantity | Part No. | Manufacturer |
| :---: | :---: | :---: | :--- |
| 1 | L1 | $4.7 \mu \mathrm{~F}$ | Inductor |
| 2 | M1, M3 | 2 SK1388 | N-Channel Power MOSFET |
| 1 | DS1 | MBRB1545CT | Schottky-Motorola, 10A |
| 1 | DS2 | 1 N5817 | Schottky-General Instruments |
| 3 | C1, C38, C53 | 100 nF | Chip Cap |
| 3 | C5, C8 | $6 \mathrm{MV1500GX}$ | Sanyo 1500 $\mu$ F Electrolytic, ESR=44m $\Omega$ |
| 1 | C9 | 10 nF | Chip Cap |
| 3 | C10 | $6 \mathrm{MV1500GX}$ | Sanyo 1500 $\mu$ Flectrolytic, ESR=44m $\Omega$ |
| 1 | C25 | $22 \mu \mathrm{~F}$ | Tantalum Cap |
| 1 | C55 | $1 \mu \mathrm{~F}$ | Tantalum Cap |
| 1 | Cext | 120 pF | Chip Cap |
| 1 | R1 | 0.006 | MnCu Jumper |
| 1 | R2 | 22 K | $1 \%$ Resistor |
| 1 | R3 | 18.33 K | $1 \%$ Resistor |
| 2 | R4, R4S | 33 K | $0.1 \%$ Resistor |
| 1 | R5 | 22 K | $0.1 \%$ Resistor |
| 1 | R21 | 0.005 K | MnCu Jumper |
| 1 | L2 | $2.6 \mu \mathrm{H}$ | Inductor |



Figure 2. Dual Power Supply Application Schematic

## Dual Power Supply Application

Some CPU power applications such as the Intel Pentium® ${ }^{\circledR}$ P55C will require separate voltages for the CPU core and I/O circuitry. Currently, the voltage requirements for this processor are 2.8 V for the CPU core and 3.3 V for the I/O circuitry. The circuit in figure 1 addresses this requirement using a minimum of external components. The RC5035 includes an internal operational amplifier that can be combined with an external N-channel power MOSFET and $1 \%$ resistors (see Design Equations) to form a second power supply. In this configuration, both the switched-mode and linear power supplies can be programmed between 2.0 V and 3.6 V to meet a variety of dual voltage requirements. In the circuit configuration of figure 1 , the switched-mode portion is used for the 5 V to 2.8 V conversion for the CPU core to realize the optimal package efficiency. The op-amp, power FET and resistors are combined to generate the 3.3 V required by the I/O power plane.

Analysis of the linear regulator portion from an efficiency standpoint reveals that for a 5 V to 3.3 V conversion, the efficiency is roughly $3.3 / 5$, or $66 \%$. For loads of 4 A or lower, the power dissipation of the external MOSFET should not pose any thermal design problems if it is chosen wisely. The N-channel MOSFET must exhibit a low Rdson and should still be inexpensive and readily available. The overall efficiency of the dual power supply will vary depending upon the burden on each output. Therefore, the switchedmode supply should typically be utilized as the primary supply with the linear regulator portion being used to provide power for the output that is more lightly loaded.

## Design Equations

## Linear Regulator

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 2+\mathrm{R} 3}{\mathrm{R} 3}\right)
$$

## Switched-mode Regulator

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4+\mathrm{R} 5}{\mathrm{R} 4}\right)
$$

## Autodetecting Single/Dual Power Supply for a Flexible Motherboard Design

Further analysis of the Intel Pentium ${ }^{\circledR}$ processors reveals the requirement for an open-ended motherboard power supply design that can accomodate different CPUs in a single system. As an example, consider the Intel® P54C and P55C Pentium ${ }^{\circledR}$ processors. Although these two processors may occupy the same CPU socket, distinct differences exist in their power supply requirements. The present generation P54C uses a single supply for both the processor core and the I/O. For the higher performance devices, the supply voltage required is $3.5 \mathrm{~V} \pm 100 \mathrm{mV}$ (VRE s-specification).

For the lower performance models, a $3.3 \mathrm{~V} \pm 5 \%$ supply is acceptable. For improved compatibility, Intel has now respecified its 3.3 V standard CPUs for operation at the new 3.5V VRE level. The P55C multimedia upgrade processor, due to be released in the latter part of 1996, requires separate voltages for the core and I/O circuitry. The nominal core voltage is currently $2.8 \mathrm{~V} \pm 100 \mathrm{mV}$, while the I/O supply remains at a nominal 3.3 V . It is therefore desirable to implement a power supply design that will automatically detect the CPU model present and program each output voltage accordingly. The circuit in figure 2 directly addresses this requirement. The basic purpose of this design is to provide an automatic switch between a single switched-mode power supply and a dual switching/linear power supply depending upon which CPU occupies the socket.

To ease the task of identifying the CPU, the P55C processor includes a single-bit identification pin, $V C C 2 D E T$, at location AL1, to distinguish itself from the standard Pentium® P54C processor. This pin is always bonded to ground on the P55C CPU, while it is an internal no connect on the P54C. Therefore, the addition of an external pull-up resistor allows the user to easily identify which processor occupies the CPU socket. The circuit in figure 2 also uses the CPU identification pin to select the appropriate output voltage for the CPU core power island and switch off the linear regulator output when only a single output is necessary. To optimize the overall efficiency of the power supply, the switching converter should be used to power the load that is most heavily burdened. Therefore, the obvious choice is to assign the switching converter as the CPU core supply. Using this configuration, the switched-mode supply will always be loaded whereas the linear regulator portion will only be burdened when the dual voltages are required.

Because the I/O circuitry will always operate from a nominal 3.3 V supply, the linear regulator output is set at a fixed 3.3 V output using resistors R2 and R3. The CPU core supply is thus switched between 2.8 V and 3.5 V using an external FET and the appropriate combination of resistors. Using this circuit configuration, the switched-mode supply can source up to 10 A , while the linear regulator portion can be loaded to 5A. These current ranges will easily accomodate the standard Pentium® P54C/P54C and the P55C as well as other Pentium® compatible processors such as the Cyrix® ${ }^{\circledR}$ 6x86.

## Detailed Product Description

The RC5035 combines a programmable voltage step-down DC-DC controller with a similarily programmable low dropout linear regulator. When designed around the appropriate external components, it can be configured to deliver more than 5A of load current with both outputs loaded and up to 10A from the switched-mode regulator. During all loading conditions the switched-mode portion of the RC5035 functions as a constant-on-time PWM step-down regulator.

## Main Control Loop

The main control loop of the regulator, see Block Diagram, contains one main control block. The analog control block consists of signal conditioning amplifiers that feed into a set of fast comparators which provide the inputs to control the clock VCO. The signal conditioning block takes inputs from the IFBH and IFBL (current feedback) and VFBSW (voltage feedback) pins and then sets up two controlling signal paths. The voltage control path gains up the VFBSW signal and presents that signal to one of the summing amplifier inputs. The current control path takes the difference between the IFBH and IFBL pins and presents that signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator and the output is then presented to a comparator. This comparator provides the main PWM control signal to the VCO control block.

There are other comparators in the analog control block that control the point at which the max-current comparator disables the output drive signal to the power MOSFET.

The VCO controller section is designed to take the comparator inputs along with the main clock signal from the oscillator and provide a constant-on-time set of pulses to the VOSW output pin that will in turn control the external power MOSFET. The high speed complementary bipolar process allows the RC5035 to clock at speeds greater then 1 MHz .

## High Current Output Drivers

The RC5035 high current output driver contains high speed bipolar power transistors configured in a push-pull configuration. Each output driver is capable of pumping out 1 A of current in less than 100 ns . Each driver's power and ground are separated from the overall chip power and ground for added switching noise immunity. The VOSW driver has a power supply, VCCP, which can be derived from an external 12 V source or boot-strapped from a flying-capacitor. In the boot-strapped mode, C2 is connected to the source of M1 and is alternately charged from $V_{C C}$ via the schottky diode DS2 and then boosted up when M1 is turned on. This provides a $\mathrm{VCCP}_{C P}$ voltage equal to $2 * \mathrm{VCC}_{\mathrm{C}}-\mathrm{Vds}(\mathrm{DS} 2)$; or about 9.5 V with $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. This voltage is sufficient to provide the 9 V gate drive to the external MOSFET that will be needed for achieving a low Rdson. If $\mathrm{V}_{\mathrm{CCP}}$ is derived from an external 12 V source, the Rdson is assured of being low due to the increased gate drive voltage to the power FET M1.

## Internal Reference

The reference in the RC5035 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC. For applications that require a different voltage, a pair external resistors can be used change the output voltage from 2.0 V up to 3.6 V . For a guaranteed stable operation under all loading conditions, a $0.1 \mu \mathrm{~F}$ capacitor is recommended on the VREF output pin.

## Over-Voltage Protection

The RC5035 provides a constant monitor of the output voltage for over-voltage protection. Should the voltage at the VFB pin exceed $20 \%$ of the selected program voltage, then an overvoltage condition will be assumed to exist and the RC5035 will shut down the output drive signals to the power FETs.

## Oscillator

The RC5035 oscillator is designed as a fixed on-time, variable off-time oscillator. It is comprised of a window comparator, a fixed current source, an analog switch and an external timing capacitor. The oscillator will exhibit a fixed on-time, where the off-time will vary proportional to the feedback current from the switched-mode regulator. Therefore, the overall switching frequency of the oscillator will vary with the load current.

The window comparator is used to provide the constant on-time, where the analog switch opens when the upper comparator threshold limit is reached. A fixed current source then discharges the oscillator capacitor until the lower comparator threshold is reached. Therefore, the fixed on-time is derived from a constant current slewing a fixed capacitor through a constant voltage. The comparator output directly feeds the output driver circuitry, eliminating the need for logic circuitry in the PWM. Once the comparator input reaches the low threshold, the comparator output switches levels and enables the analog switch. The feedback current then forces the output to slew up to the comparator upper threshold. Using this implementation, lighter loads and/or smaller error voltages will increase the time to reach the upper comparator threshold and thus increase the overall switching frequency.

## Output Enable/Voltage Select Function

The RC5035 includes an ENABLE pin in order to allow the user to enable or disable the linear regulator as well as change the output voltage of the switched-mode regulator using a single logic input. The ENABLE pin is an open collector compatible input. When the ENABLE pin is in the LOW state, the linear regulator is turned on and the RC5035 will operate as a dual output power supply. When the ENABLE pin is switched to the HIGH state, the op-amp portion of the linear regulator will turn off. In addition, an alternate voltage feedback loop from the switched-mode regulator output will be enabled that re-programs its output voltage according to a second set of precision resistors. Using this configuration, the RC5035 can read the VCC2DET output from a Pentium ${ }^{\circledR}$ CPU and program the outputs to deliver the appropriate voltage(s) to the CPU core and I/O circuitry depending upon the processor type.

When using the RC5035 in a Flexible Motherboard application for the Pentium® P54C/P55C processors, a shorting bar must be inserted in the motherboard to join the CPU core and I/O power islands when a single output is
selected. If this shorting bar is not utilized, the two power islands will be joined solely via the internal bonding connections of the CPU and damage to the processor may result.

## Design Procedure and Applications Information

## Simple Step-Down Converter



Figure 2. Simple Buck DC-DC Converter
Figure 2 shows a step-down DC-to-DC Converter with no feedback controller. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5035 in Figure 1. In Figure 2, the basic operation begins by closing the switch, S 1 . When S 1 is closed the input voltage $\mathrm{V}_{\mathrm{B}}$ is impressed across the inductor L1. The current flowing in the inductor is given by the following equation: $\mathrm{I}_{\mathrm{L}}=\left(\mathrm{V}_{\mathrm{B}}-\mathrm{VO}_{\mathrm{O}}\right) \mathrm{Ton} / \mathrm{L}$; where Ton is the time duration for S 1 to be closed. When S 1 is open, the diode will conduct the inductor current and the output current will be delivered to the load according to the equation: $\mathrm{I}_{\mathrm{L}}=\mathrm{VO}(\mathrm{T}-\mathrm{TON}) / \mathrm{L}$; where T - TON is the time duration for S 1 to be off. By solving these two equations we can arrive at the basic relationship for the output voltage of a step-down converter:

$$
\mathrm{V}_{\mathrm{O}}=\mathrm{VB}\left(\mathrm{~T}_{\mathrm{ON}} / \mathrm{T}\right)
$$

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-to-DC converter application. The critical parameters are inductance (L), max DC current (Imax), and the coil resistance ( Rl ). The inductor core material is a critical factor in determining the amount of current that the inductor will be able to handle. As with all engineering designs there are trade- offs for various types of inductor core materials. In general, Ferrites are popular because of their low cost, low EMI, and high frequency ( $>500 \mathrm{kHz}$ ) characteristics. Molypermalloy powder (MPP) materials have good saturation characteristics and low EMI with low hysteresis losses; however they tend to be expensive and are more efficiently utilized at frequencies below 400 kHz . DC winding resistance is another critical parameter. In general, the DC resistance should be kept as low as possible. The power loss in the DC resistance will degrade the efficiency of the converter by the relationship: Power Loss $=(\mathrm{Io}) 2 * \mathrm{R}$.

The value of the inductor is a function of the switching frequency (TON) and the maximum inductor current.

The max inductor current can be calculated from the relationship:

$$
\mathrm{I}_{\mathrm{MAX}}=\frac{2 \mathrm{I}_{\mathrm{L}}}{\mathrm{~F}_{\mathrm{O}} \mathrm{~T}_{\mathrm{ON}}\left(\frac{\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{D}}}\right)+1}
$$

Where:
FO is the desired clock frequency
TON is the max on time of the M1 FET
VDd is the forward voltage of the schottky diode D1
Then the inductor value can be calculated with the relationship:

$$
\mathrm{L}=\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{DSON}}}{\mathrm{I}_{\mathrm{MAX}}}\right) \mathrm{T}_{\mathrm{ON}}
$$

Where:
VDSON is the voltage across the drain-source of the M1 FET when switched on (calculated by RDSon * ImAX)

## Current-Sense Resistor

The current sense resistor will carry all of the peak current of the inductor. This current will be more than the designed for load current. The RC5035 will begin to limit the output current to the load by turning off the top-side FET driver when the voltage across the current-sense resistor exceeds 100 mV . When this happens the output voltage will temporarily go out of regulation. As the voltage across the resistor becomes larger, the top-side FET will turn off more and more until the current limit value is reached and then the RC5035 will continuously deliver the limit current at a reduced output voltage level. To insure that load transient conditions do not momentarily cause deregulation of the output voltage, a $20 \%$ margin in the limit voltage is advisable. Thus the resistor should be set by the relationship:

$$
\mathrm{R}=100 \mathrm{mV} / \text { Ipeak }
$$

Where:
Ipeak $=\operatorname{Imax} * 1.33$
Since the value of the sense resistor is generally in the miliohm region, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFBH and IFBL pins of the RC5035 should be Kelvin connected to the pads of the current-sense resistor as shown in the sample layout Figure 4. To minimize the influence of noise the two traces should be run next to each other and the pins should be bypassed with a .1 uF to GND as close to the device pins as possible.

## Filter Capacitors

Good ripple performance and transient response are functions of the filter capacitors. Since the 5 V input for a PC motherboard can be located several inches away from the

DC-to-DC converter, input capacitance can play an important role in the load transient response of the RC5035. In general, the higher the input capacitance, the more charge storage is available for improving the current transfer through the top-side FET. A good rule of thumb is that for each watt of output power that you wish to deliver, there should be around 10 uF of input capacitance. Low "ESR" capacitors are best suited for this application and can have an influence on the converter's efficiency. The input capacitor should be placed as close to the drain of the top-side FET as possible to reduce the effect of ringing that can be caused by large trace lengths.

The ESR rating of a capacitor is a difficult number to pin down. ESR or Equivalent Series Resistance, is defined at the resonant impedance of that capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for it to have an associated resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained with the following equation: $\mathrm{ESR}=\mathrm{DF} / 2 \pi \mathrm{fC}$. Where DF is the capacitor's dissipation factor, f is the frequency of measure and C is the capacitance in farads.

With this in mind, calculating the output capacitance correctly is crucial to the performance of the DC-to-DC converter. The output capacitor determines the overall loop stability, output voltage ripple, and the transient load response. The calculation uses the following equation:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{T}\left(\frac{\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{V}_{\mathrm{OUT}}}+\mathrm{I}_{\mathrm{L}}\right)}{\mathrm{V}_{\mathrm{R}}}
$$

Where:
$\mathrm{V}_{\mathrm{R}}$ is the desired output ripple voltage

## Schottky Diode Selection

The application circuit diagram shows two schottky diodes, DS1 and DS2. As it is configured, DS2 provides the function of bootstrapping the $\mathrm{V}_{\mathrm{CCP}}$ node during startup. It is possible to cause the output stage to latchup if the $\mathrm{V}_{\mathrm{C}}$ P supply is brought up before the other VCC supplies of the RC5035. It is therefore advisable that DS2 be connected. It is impor-
tant in the selection of DS1 and DS2 that they have a low forward voltage drop as this directly affects the regulator efficiency. During the off time of the power FET, M1, the voltage on the inductor will drop until the diode DS1 clamps and conducts the full current in the inductor. The power in $\mathrm{DS} 1, \mathrm{Vf}$ *IL, is a direct subtraction from the overall efficiency of the DC-DC converter; therefore, it is important for DS1 to have a low Vf in order to minimize the power loss term.

## MOSFET Switches

The MOSFET switch in the RC5035 applications circuit is an N-channel "logic-level" FET. This means that it will be fully on with a Vgs of 4 V . Many manufacturers make logiclevel FETs and the trick is to choose the one with the lowest Rdson at the given Imax current level. The value of Rdson directly enters into the efficiency equation as a power loss. Also influencing the efficiency is the gate charge of the FET and the clock frequency of the RC5035. At higher clocking rates the amount of charge needed to be delivered to the FET is going to lower the overall efficiency.

## PCB Layout and Grounding

As is the case with most analog circuitry, good layout practices are necessary to achieve the optimum in the overall performance of the DC-to-DC converter. In general, it is always a good practice to have a tight layout that attempts to minimize short low inductance wiring to the RC5035.

The use of multilayer PCB is recommended. In particular, it is recommended to have a continuos ground plane beneath the circuit, 2 oz copper would be preferred in high current applications. As was stated previously, the current-sense resistor, R1, should be located as close to the RC5035 as possible and all voltage and current feedback traces should be Kelvin connected to the pads of R1. To minimize switching losses and noise, place M1, M2, L1 and DS2 as close together as possible. Also try to keep the VOSW and VOL gate drive signal traces as short as possible. It is recommended that the noisy switching part of the circuit be kept away from the low current pins on the chip such as IFBH, IFBL, VFBSW, VFBSW2 and CEXT. Keep the $0.1 u F$ bypass capacitors as close to the chip pins as possible. All of the ground pins should be connected to the ground plane directly under the chip. A sample layout is provided in Figure 4.

## Mechanical Dimensions - 16-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.19 | 0.25 | 5 |
| D | . 386 | . 394 | 9.80 | 10.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.00 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.80 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5035M | 16 pin SOIC |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC5036

## Dual Adjustable Voltage Regulator Controller

## Features

- Combines switching regulator and low dropout linear regulator in single chip
- Linear regulator on/off control
- Each output voltage adjustable from 1.5 V to 3.6 V
- Built-in soft start
- Switcher can be configured for 13A loads, linear for 5A
- Precision trimmed low TC voltage reference
- Constant On-Time oscillator
- Small footprint 16 lead SOIC package


## Applications

- RAMBUS or SDRAM power with ACPI support
- I/O and AGP power
- High efficiency power for DSPs
- Programmable dual power supply for high current loads


## Description

The RC5036 combines a switch-mode DC-DC converter with a low-dropout linear regulator. In addition, it integrates the circuitry required to switch the DC-DC converter output between 3.5 V and a user-selectable voltage from 1.5 V to 3.6 V as well as an enable function to allow the linear regulator to be turned off when not required. RC5036 has built-in soft start feature which offers system protection during power-up by reducing both inrush current and output overshoot.

With the appropriate external components, the DC-DC converter can deliver load current as high as 13A and the linear regulator can provide 5A. The DC-DC converter and the linear regulator can be set independently using two external resistors each to any value between 1.5 V and 3.6 V . The factory trimmed internal reference achieves tight tolerance voltage regulation on both outputs. Independent short circuit protection is also provided.

## Block Diagram



## Pin Assignments

| LIN EN ■N | 1 | 16 | $\square$ | SWCTRL |
| :---: | :---: | :---: | :---: | :---: |
| VREF | 2 | 15 | $\square$ | CEXT |
| IFBH ■ | 3 | 14 | Ш- | GNDA |
| IFBL 口1 | 4 | 13 | $\square$ | VSCL |
| FBSW | 5 | 12 | $\square$ | LDRV |
| VCCA ■ | 6 | 11 | $\square$ | VCCL |
| VFBL प | 7 | 10 | $\square$ | VCCP |
| GNDP ■-1 | 8 | 9 | $\square$ | SDRV |

## Pin Descriptions

| Pin Name | Pin <br> Number | Pin Function Description |
| :---: | :---: | :---: |
| LIN_EN | 1 | Linear regulator enable input. Accepts TTL/open collector input levels. A logic level HIGH on this pin disables the output of the linear regulator. |
| VREF | 2 | Voltage reference test point. This pin provides access to the internal precision 1.5 V bandgap reference and should be decoupled to ground using a $0.1 \mu \mathrm{~F}$ ceramic capacitor. No load should be connected to this pin. |
| IFBH | 3 | High side current feedback for switching regulator. Pins 3 and 4 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Careful layout of the traces from these pins to the current sense resistor is critical for optimal performance of the short circuit protection scheme. See Applications Discussion for details. |
| IFBL | 4 | Low side current feedback for switching regulator. See Applications Discussion for details. |
| FBSW | 5 | Voltage feedback for switching regulator. This input is active when a logic level LOW is input on pin 16 (SWCTRL). Using two external resistors, it sets the output voltage level for the switching regulator. See Applications Discussion for details. |
| VCCA | 6 | Switching Regulator Vcc. Power supply for switching regulator control circuitry and voltage reference. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| VFBL | 7 | Voltage feedback for linear regulator. Using two external resistors, this pin sets the output voltage level for the linear regulator. See Applications Discussion for details. |
| GNDP | 8 | Power Ground. Return pin for high currents flowing in pins 9, 10 and 12 (SDRV, VCCP and LDRV). Connect to a low impedance ground. See Applications Discussion for details. |
| SDRV | 9 | FET driver output for switching regulator. Connect this pin to the gate of the N-channel MOSFET Q1 as shown in Figure 1. The trace from this pin to the MOSFET gate should be kept as short as possible (less than 0.5"). See Applications Discussion for details. |
| VCCP | 10 | Switching regulator gate drive Vcc. Power supply for SDRV output driver. Connect to system 12V supply with R-C filter shown in Figure 1. See Applications Discussion for details. |
| VCCL | 11 | Linear Regulator Vcc. Power supply for LDRV output op-amp. Connect to system 12V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| LDRV | 12 | Output driver for linear regulator. Connect this pin to the base of an NPN transistor. When pin 1 (LIN_EN) is pulled HIGH, the linear regulator is disabled and pin 12 will be pulled low internally. |
| VSCL | 13 | Low side current sense for linear regulator. Connect this pin between the sense resistor and the collector of the power transistor. The high side current sense is internally connected to pin 6 (VCCA). Layout is critical to optimal performance of the linear regulator short circuit protection scheme. See Applications Discussion for details. |

## Pin Descriptions (continued)

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :---: | :---: | :--- |$|$| GNDA | 14 | Analog ground. All low power internal circuitry returns to this pin. This pin should be <br> connected to system ground so that ground loops are avoided. See Applications Discussion <br> for details. |
| :--- | :---: | :--- |
| CEXT | 15 | External capacitor. A 180pF capacitor is connected to this pin as part of the constant <br> on-time pulse width circuit. Careful layout of this pin is critical to system performance. <br> See Applications Discussion for details. |
| SWCTRL | 16 | Switching regulator control input. Accepts TTL/open collector input levels. A logic level <br> HIGH on this pin presets the switching regulator output voltage at 3.5V using internal <br> resistors. A logic level LOW on this pin will select the output voltage set by two external <br> resistors and the voltage feedback control pin 5 (VFBSW). See Applications Discussion for <br> details. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA, VCCL, VCCP | 13 V |
| :--- | :---: |
| Junction Temperature, TJ | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction-to-Ambient, $\Theta J A$ | $112^{\circ} \mathrm{C} / \mathrm{W}$ |

Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Switching Regulator VCC, VCCA |  | 4.75 | 5 | 5.25 | V |
| Linear Regulator VCC, VCCL |  | 11.4 | 12 | 12.6 | V |
| Logic Inputs, SWCTRL, LIN_EN | Logic HIGH <br> Logic LOW | 2.4 |  | 0.8 | V |
| Ambient Operating Temperature, TA |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Drive Gate Supply, VCCP |  | 9.5 | 12 | 12.6 | V |

## Electrical Characteristics-Switch-Mode Regulator

(VCCA $=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit of Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage, VOSW ${ }^{1}$ | $\text { SWCTRL }=\mathrm{HIGH}$ <br> Set by internal resistors | $\bullet$ |  | 3.5 |  | V |
| Output Voltage, VOSW ${ }^{1}$ | SWCTRL = LOW <br> Set by external resistors | $\bullet$ | 1.5 |  | 3.6 | V |
| Setpoint Accuracy ${ }^{2}$ | ISW = 5A |  | -1.2 |  | +1.2 | \%Vo |
| Output Temperature Drift | $\mathrm{T} A=0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | $\bullet$ |  | 40 |  | ppm |
| Line Regulation | $\begin{aligned} & \mathrm{VCCA}=4.75 \text { to } 5.25 \mathrm{~V} \\ & \mathrm{ISW}=5 \mathrm{~A} \end{aligned}$ |  |  | 0.10 | 0.15 | \%Vo |
| Load Regulation | ISW = 0 to 5A or 5A to 10A |  |  | $\pm 0.9$ | $\pm 1.3$ | \%Vo |
| Output Ripple, peak-peak | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{ISW}=5 \mathrm{~A}$ |  |  | 15 |  | mV |
| Cumulative DC Accuracy ${ }^{3}$ |  | $\bullet$ |  | $\pm 55$ | $\pm 100$ | mV |
| Efficiency | ISW = 5A |  | 80 | 87 |  | \% |
| Output Driver Current | Open Loop | $\bullet$ | 0.5 |  |  | A |
| Short Circuit Threshold Voltage |  | $\bullet$ | 70 | 90 | 100 | mV |
| On Time Pulse Width ${ }^{4}$ | CEXT $=180 \mathrm{pF}$ |  |  | 3.5 |  | $\mu \mathrm{S}$ |

## Notes:

1. When the SWCTRL pin is HIGH or left open, the switch-mode regulator output will be preset at 3.5 V using internal precision resistors. When the SWCTRL pin is LOW, the output voltage may be programmed with external resistors. Please refer to the Applications Section for output voltage selection information.
2. Setpoint accuracy is the initial output voltage variability under the specified conditions. When SWCTRL is LOW, the matching of the external resistors will have a major influence on this parameter.
3. Cumulative DC accuracy includes setpoint accuracy, temperature drift, line and load regulation, and output ripple.
4. The on-time pulse width of the oscillator is preset using external capacitor CEXT. See Typical Operating Characteristics curves.

## Electrical Characteristics-Linear Regulator

(VCCA $=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Output Voltage, VOL $^{1}$ | Set by external resistors | $\bullet$ | 1.5 |  | 3.6 | V |
| Setpoint Accuracy ${ }^{2}$ | IL=0.5A, using 0.1\% resistors |  | -1.5 |  | +1.5 | $\%$ |
| Output Temperature Drift |  | $\bullet$ |  | 40 |  | ppm |
| Line Regulation | VCCL $=11.4 \mathrm{~V}$ to 12.6V, IL = 3A |  |  | 0.1 | 0.15 | $\% \mathrm{Vo}$ |
| Load Regulation | IL $=0$ to 5A |  |  | $\pm 0.7$ | $\pm 1$ | $\% \mathrm{Vo}$ |
| Output Noise | 0.1 to 20KHz |  |  | 1 |  | mV |
| Cumulative DC Accuracy ${ }^{3}$ |  | $\bullet$ |  | $\pm 1.7$ | $\pm 3$ | $\%$ |
| Crosstalk ${ }^{4}$ | ISW $=5 \mathrm{~A}$ |  |  | 35 |  | mVpp |
| Short Circuit Comparator <br> Threshold |  | $\bullet$ | 40 | 50 | 60 | mV |
| Op-amp Output Current | Open Loop |  | 50 | 70 |  | mA |

## Notes:

1. When the LIN_EN pin is LOW, the linear regulator output is set with external resistors. When the LIN_EN pin is HIGH, the linear regulator is disabled and will exhibit no output voltage. Please refer to the Application Section for output voltage selection information.
2. Setpoint accuracy is the initial output voltage variability under the specified conditions. The matching of the external resistors will have a major influence on this parameter.
3. Cumulative DC accuracy includes setpoint accuracy, temperature drift, line and load regulation.
4. Crosstalk is defined as the amount of switching noise from the switch-mode regulator that appears on the output of the linear regulator when both outputs are in a static load condition.

## Electrical Characteristics-Common

$\left(\mathrm{VCCA}=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ using circuit of Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Reference Voltage, VREF |  |  | 1.485 | 1.5 | 1.515 | V |
| VREF PSRR |  |  | 60 |  |  | dB |
| VCCA Supply Current | Independent of load | $\bullet$ |  | 5 | 15 | mA |
| VCCP Supply Current | ISW $=5$ A | $\bullet$ |  | 20 | 25 | mA |
| VCCL Supply Current | IL $=2 \mathrm{~A}$ | $\bullet$ |  | 5 |  | mA |

## Typical Operating Characteristics

(VCCA $=5 \mathrm{~V}, \mathrm{VCCL}=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)


## Typical Operating Characteristics (continued)



## Application Circuit



Figure 1. RAMBUS Power with ACPI support, 10A Main, 100mA Standby

Table1. Bill of Materials for a RC5036 RAMBUS Application

| Qty. | Reference | Manufacturer Part Order \# | Description | Requirements and Comments |
| :---: | :---: | :---: | :---: | :---: |
| 4 | C1-2, C5-6 | Any | 100nF, 25V Capacitor |  |
| 1 | C3 | Any | 1 $\mu \mathrm{F}$, 25V Capacitor |  |
| 1 | C4 | Any | 180pF, 50V Capacitor | C0G |
| 1 | C7 | Any | 10nF, 25V Capacitor |  |
| 3 | CIN | Sanyo 10MV1200GX | 1200 F , 10V Aluminum Capacitor | IRMS = 2A , See Equation (2) in Applications |
| 1 | CouT | $\begin{aligned} & \text { Rubycon } \\ & 6.3 Z L 1500 \mathrm{M} \end{aligned}$ | 1500 FF, 6.3V Aluminum Capacitor | $E S R=23 \mathrm{~m} \Omega$ |
| 1 | R1 | Any | $47.5 \Omega$ |  |
| 1 | R2 | N/A | $300 \mathrm{~m} \Omega$ | PCB Trace Resistor, see Applications |
| 1 | R3 | Any | $4.75 \Omega$ |  |
| 1 | R4 | N/A | $5 \mathrm{~m} \Omega$ PCB Trace Resistor, 1W | PCB Trace Resistor, see Applications |
| 2 | R5, R7 | Any | $10 \mathrm{~K} \Omega$ |  |
| 2 | R6, R8 | Any | $6.65 \mathrm{~K} \Omega$ |  |
| 1 | D1 | Motorola MBRB1545CT | 15A, 45V Schottky |  |
| 1 | Q1 | Fairchild FDB6030L | 30V, 14m Logic Level MOSFET |  |
| 3 | Q2-4 | Fairchild MMBT2222A | 40V, 1A NPN |  |
| Optional | L1 | Any | 2.5 $\mu \mathrm{H}$ Inductor | ISAT > 8A |
| 1 | L2 | Any | $4.7 \mu \mathrm{H}$ Inductor | ISAT > 13A |
| 1 | U1 | Fairchild RC5036M | PWM Controller |  |

## Application Information

The RC5036 contains a precision trimmed zero TC voltage reference, a constant-on-time architecture controller, a high current switcher output driver, a low offset op-amp, and switches for selecting various output modes. The block diagram in Figure 2 shows how the RC5036 in combination with the external components achieves a switchable dual power supply.

## Switch-Mode Control Loop

The main control loop for the switch-mode converter consists of a current conditioning amplifier and one of the two voltage conditioning amplifiers that take the raw voltage and current information from the regulator output, compare them against the precision reference and present the error signal to the input of the constant-on-time oscillator. The two voltage conditioning amplifiers act as an analog switch to select
between the internal resistor divider network (set for 3.5 V ) or an external resistor divider network (adjustable for 1.5 V to 3.6 V .) The switch-mode select pin determines which of the two amplifiers is selected. The current feedback signals come across the Iout sense resistor to the IFBH and IFBL inputs of the RC5036. The error signals from both the current feedback loop and the voltage feedback loop are summed together and used to control the off-time duration of the oscillator. The current feedback error signal is also used as part of the RC5036 short-circuit protection.

## Linear Control Loop

The low-offset op-amp is configured to be the controlling element in a precision low-drop-out linear regulator. As can be seen from Figure 2, the op-amp is used to compare the divided down output of the linear regulator to the precision reference. The error signal is used to control either an N-channel MOSFET or a power NPN transistor.

## High Current Output Drivers

The RC5036 switching high current output driver (SDRV) contains high speed bipolar power transistors configured in a push-pull configuration. The output driver is capable of supplying 0.5 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for added switching noise immunity.

## Internal Reference

The reference in the RC5036 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC. For guaranteed stable operation under all conditions, a $0.1 \mu \mathrm{~F}$ capacitor is recommended on the VREF output pin. No load may be attached to this pin.

## Constant-On-Time Oscillator

The RC5036 switch-mode oscillator is designed as a fixed on-time, variable off-time oscillator. The constant-on-time oscillator consists of a comparator, an external capacitor, a fixed current source, a variable current source, and an analog switch that selects between two threshold voltages for the comparator. The external timing capacitor is alternately
charged and discharged through the enabling and disabling of the fixed current source. The variable current source is controlled from the error inputs that are received from the current and voltage feedback signals. The oscillator off-time is controlled by the amount of current that is available from the variable current source to charge the external capacitor up to the high threshold level of the comparator. The on-time is set be the constant current source that discharges the external capacitor voltage down to the lower comparator threshold.

## Using SWCTRL and LIM_EN

When the SWCTRL pin is HIGH, the switching regulator will set its output at 3.5 V using two internal precision resistors. When this pin is LOW, the switching regulator output can be set to any voltage between 1.5 V and 3.6 V using external precision resistors. The LIN_EN pin is used to enable or disable the linear regulator. When the LIN_EN pin is HIGH, the linear regulator will be disabled. If this pin is LOW, the linear regulator output can be set from 1.5 V to 3.5 V using external precision resistors. The linear regulator output can be left on to provide power to other 3.3 V components.


Figure 2. RC5036 Block Diagram

## Output Voltage Selection

The RC5036 precision reference is trimmed to be 1.5 V nominally. When using the RC5036, the system designer has complete flexibility in choosing the output voltage for each regulator from 1.5 V to 3.6 V . This is done by appropriately selecting the feedback resistors. These could be $0.1 \%$ resistors to realize optimum output accuracy. The following equations determine the output voltages of the two regulators:

Switching Regulator:

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 6+\mathrm{R} 5}{\mathrm{R} 5}\right)
$$

## Linear Regulator:

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 8+\mathrm{R} 7}{\mathrm{R} 7}\right)
$$

where R6 $>1.5 \mathrm{k} \Omega$ and $(\mathrm{R} 5+\mathrm{R} 6) \leq 25 \mathrm{k} \Omega$ and $\mathrm{R} 8>1.5 \mathrm{k} \Omega$ and $(\mathrm{R} 7+\mathrm{R} 8) \leq 25 \mathrm{k} \Omega$

## Example:

For 3.3V,

$$
\mathrm{V}_{\text {OUT }}=1.5 \times\left(\frac{\mathrm{R} 6+\mathrm{R} 5}{\mathrm{R} 5}\right)=1.5 \times\left(\frac{6.65 \mathrm{k}+10 \mathrm{k}}{10 \mathrm{k}}\right)=3.3 \mathrm{~V}
$$

## Input Capacitors

The number of input capacitors required for the RC5036 is dependent on their ripple current rating, which assures their rated life. The number required may be determined by

$$
\begin{equation*}
\text { No. Caps }=\frac{\mathrm{I}_{\text {out }} * \sqrt[*]{\mathrm{DC}-\mathrm{DC}^{2}}}{\mathrm{I}_{\mathrm{rating}}} \tag{2}
\end{equation*}
$$

where the duty cycle $D C=V_{\text {out }} / V_{\text {in }}$. For example, with a 1.5 V output at $10 \mathrm{~A}, 5 \mathrm{~V}$ input, and using the Sanyo capacitors specified in Table 1 which have a 2A ripple current rating, we have $\mathrm{DC}=1.5 / 5=0.3$, and

$$
\text { No. Caps }=\frac{10 * \sqrt{0.03-0.3^{2}}}{2}=2.29
$$

so that we need 3 input capacitors.

## Linear Regulator Design Considerations

Figure 1 shows the application schematic for the RC5036 with an NPN used for the linear regulator.

Careful consideration must be given to the base current of the power NPN device. The base current to the power NPN device is limited by:

- The RC5036 op-amp output current ( 50 mA )
- The internal power dissipation of the RC5036 package
- The $\beta$ of the power NPN device.

The internal RC5036 power dissipation is the most severe limitation for this application. For optimum reliability, we require that the junction temperature not exceed $130^{\circ} \mathrm{C}$; thus we can calculate the maximum power dissipation allowable for this 16-lead SOIC package as follows:
$P_{D}=\frac{T_{J(\max )}-T_{A}}{R_{\Theta J A}}$
If we assume that the ambient temperature $\mathrm{T}_{\mathrm{A}}$ is $70^{\circ} \mathrm{C}$ and the thermal resistance of the 16 -lead SOIC package is $112^{\circ} \mathrm{C} / \mathrm{W}$, then the maximum power dissipation for the IC is:
$\mathrm{P}_{\mathrm{D}}=\frac{130-70}{112} \leq 0.533 \mathrm{~W}$
$P_{D}=P_{S W}+P_{L R}=$
$(35 \mathrm{~mA} \times 5.25 \mathrm{~V})+\left(12.6 \mathrm{~V}-\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{BE}}\right) \times \mathrm{I}_{\mathrm{OL}} \leq 0.533 \mathrm{~W}$
where PSW is the internal power dissipation of the switching regulator and $\mathrm{P}_{\mathrm{LN}}$ is the internal power dissipation of the linear regulator. IOL is the linear regulator op-amp output current. For VOUT $=3.3 \mathrm{~V}$ nominal, the worst case output will be determined by the current used.

For example, for a worst case VOUT $=3.135 \mathrm{~V}$, the maximum op-amp output current is:
$\mathrm{I}_{\mathrm{OL}}=\frac{0.533 \mathrm{~W}-(35 \mathrm{~mA} \times 5.25 \mathrm{~V})}{(12.6 \mathrm{~V}-3.135 \mathrm{~V}-0.8 \mathrm{~V})} \leq 40 \mathrm{mV}$
$\beta \geq \frac{3000 \mathrm{~mA}}{40 \mathrm{~mA}}=75$
The power NPN transistor must have a minimum $\beta$ of 75 at $\mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}$ in order to meet the internal power dissipation limit of the 16-SOIC package.

## Short Circuit Considerations

## For the Switch-Mode Regulator

The RC5036 uses a current sensing scheme to limit the load current if an output fault condition occurs. The current sense resistor carries the peak current of the inductor, which is greater than the maximum load current due to ripple currents flowing in the inductor. The RC5036 will begin to limit the output current to the load by turning off the top-side FET driver when the voltage across the current-sense resistor exceeds the short circuit comparator threshold voltage ( $\mathrm{V}_{\text {th }}$ ). When this happens the output voltage will temporarily go out of regulation. As the voltage across the sense resistor becomes larger, the top-side MOSFET will continue to turn off until the current limit value is reached. At this point, the RC5036 will continuously deliver the limit current at a reduced output voltage level. The short circuit comparator threshold voltage is typically 90 mV , with a variability of $\pm 10 \mathrm{mV}$. The ripple current flowing through the inductor is typically 0.5 A . Refer to Application Note AM-53 for detailed discussions. The sense resistor value can be approximated as follows:

$$
\mathrm{R}_{\mathrm{SENSE}}=\frac{\mathrm{V}_{\mathrm{th}, \min }}{\mathrm{I}_{\mathrm{PK}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \min }}{0.5 \mathrm{~A}+\mathrm{I}_{\mathrm{LOAD}, \mathrm{MAX}}} \times(1-\mathrm{TF})
$$

where $\mathrm{TF}=$ Tolerance Factor for the sense resistor and 0.5 A accounts for the inductor current ripple.

Since the value of the sense resistor is often less than $10 \mathrm{~m} \Omega$, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFBH and IFBL pins of the RC5036 should be Kelvin connected to the pads of the current-sense resistor. To minimize the influence of noise, the two traces should be run next to each other.

## For the Linear Regulator

The analysis for short circuit protection of the linear regulator is much simpler than that of the switching regulator. The formula for the inception point of short-circuit protection for the linear regulator is:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \min }}{\mathrm{I}_{\text {LOAD,MAX }}} \times(1-\mathrm{TF})$
$\mathrm{V}_{\mathrm{th}}=45 \mathrm{mV} \pm 8 \mathrm{mV}$ and $\mathrm{I}_{\text {LOAD, MAX }}=5 \mathrm{~A}$,
$\mathrm{R}_{\text {SENSE }}=\frac{37 \mathrm{mV}}{5 \mathrm{~A}} \times(1-29 \%)=\begin{aligned} & 5.3 \mathrm{~m} \Omega \text { for using an } \\ & \text { embedded PC trace }\end{aligned}$ resistor
$\mathrm{R}_{\text {SENSE }}=\frac{37 \mathrm{mV}}{5 \mathrm{~A}} \times(1-5 \%)=\begin{aligned} & 7.0 \mathrm{~m} \Omega \text { for using } \mathrm{a} \\ & \text { discrete resistor }\end{aligned}$

## Schottky Diode

In Figure 1, MOSFET Q1 and flyback diode D1 are used as complementary switches in order to maintain a constant current through the output inductor L 1 . As a result, D1 will have to carry the full current of the output load when the power MOSFET is turned off. The power in the diode is a direct function of the forward voltage at the rated load current during the off time of the FET. The following equation can be used to estimate the diode power:

$$
\mathrm{P}_{\text {DIODE }}=\mathrm{I}_{\mathrm{D}} \times \mathrm{V}_{\mathrm{D}} \times(1-\text { DutyCycle })
$$

where $I_{D}$ is the forward current of the diode, $V_{D}$ is the forward voltage of the diode, and DutyCycle is defined the same as

Duty Cycle $=\frac{\text { Vout }}{\text { Vin }}$
For the Motorola MBRB1545CT Power Rectifier used in Figure 1,

$$
P_{\text {DIODE }}=10 \mathrm{~A} \times 0.65 \times(1-73.1 \%)=1.75 \mathrm{~W}
$$

It is recommended that the diode T0-220 package be attached to a heatsink.

## Board Design Considerations

## RC5036 Placement

Preferably the PC layer directly underneath the RC5036 should be the ground layer. This serves as extra isolation from noisy power planes.

## MOSFET Placement

Placement of the power MOSFET is critical in the design of the switch-mode regulator. The FET should be placed in such a way as to minimize the length of the gate drive path from the RC5036 SDRV pin. This trace should be kept under $0.5^{\prime \prime}$ for optimal performance. Excessive lead length on this trace causes high frequency noise resulting from the parasitic inductance and capacitance of the trace. Since this voltage can transition nearly 12 V in around 100 nsec , the resultant ringing and noise will be very difficult to suppress. This trace should be routed on one layer only and kept well away from the "quiet" analog pins of the device: VREF, CEXT, FBSW, IFBH, IFBL, and VFBL. Refer to Figure 3.

## Inductor and Schottky Diode Placement

The inductor and fly-back Schottky diode must be placed close to the source of the power MOSFET. The node connecting the inductor and the diode swing between the drain voltage of the FET and the forward voltage of the Schottky diode. It is recommended that this node be converted to a plane if possible. This node is part of the high current path in the design, and is best treated as a plane to minimize the parasitic resistance and inductance on that node.

Most PC board manufacturers utilize $1 / 2$ oz copper on the top and bottom signal layers of the PCB; thus, it is not recommended to use these layers to rout the high current portions of the regulator design. Since it is more common to use 1 oz . copper on the PCB inner layers, it is recommended to use those layers to route the high current paths in the design.

## Capacitor Placement

One of the keys to a successful switch-mode power supply design is correct placement of the low ESR capacitors.
Decoupling capacitors serve two purposes; first there must be enough bulk capacitance to support the expected transient current, and second, there must be a variety of values and capacitor types to provide noise supression over a wide
range of frequencies. The low ESR capacitors on the input side (5V) of the FET must be located close to the drain of the power FET. Minimizing parasitic inductance and resistance is critical in supressing the ringing and noise spikes on the power supply. The output low ESR capacitors need to be placed close to the output sense resistor to provide good decoupling at the voltage sense point. One of the characteristics of good low ESR capacitors is that the impedance gradually increases as the frequency increases. Thus for high frequency noise supression, good quality low inductance ceramic capacitors need to be placed in parallel with the low ESR bulk capacitors. These can usually be $0.1 \mu \mathrm{~F} 1206$ surface mount capacitors.


Figure 3. Examples of good and poor layouts

## Power and Ground Connections

The connection of VCCA to the 5 V power supply plane should be short and bypassed with a $0.1 \mu \mathrm{~F}$ directly at the VCCA pin of the RC5036. The ideal connection would be a via down to the 5 V power plane. A similar arrangement should be made for the VCCL pin that connects to +12 V , though this one is somewhat less critical since it powers only the linear op-amp. Each ground should have a separate via connection to the ground plane below.

## MOSFET Gate Bias



Figure 4. 12V Gate Bias Configuration

A 12 V power supply is used to bias the VCCP. A $47 \Omega$ resistor is used to limit the transient current into VCCP. A $1 u F$ capacitor filter is used to filter the VCCP supply and source the transient current required to charge the MOSFET gate capacitance. This method provides sufficiently high gate bias voltage to the MOSFET ( $\mathrm{V}_{\mathrm{GS}}$ ), and therefore reduces RDS(ON) of the MOSFET and its power loss.

Figure 4 provides about 5 V of gate bias which works well when using typical logic-level MOSFETs.

## Layout Gerber File and Silk Screen

A reference design for motherboard implementation of the RC5036 along with the Layout Gerber File and the Silk Screen is available. Please call Fairchild Electronics Semiconductor Division's Marketing Departmentat 408-822-2550 to obtain this information.

## RC5036 Evaluation Board

Fairchild Electronics Semiconductor Division provides an evaluation board for verifying the system level performance of the RC5036. The evaluation board provides a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your local Sales Office or Fairchild Electronics Semiconductor Division at 408-822-2550 for an evaluation board.

## Mechanical Dimensions

## 16-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.19 | 0.25 | 5 |
| D | . 386 | . 394 | 9.80 | 10.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.00 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.80 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5036M | 16 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {TM }}$ | ISOPLANAR ${ }^{\text {™ }}$ | SyncFET ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| CoolFET ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | TinyLogic ${ }^{\text {TM }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | POP ${ }^{\text {тм }}$ | UHC' ${ }^{\text {² }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {M }}$ | PowerTrench ${ }^{\circledR}$ | VCX ${ }^{\text {™ }}$ |
| FACT ${ }^{\text {тм }}$ | QFET ${ }^{\text {TM }}$ |  |
| FACT Quiet Series ${ }^{\text {™ }}$ | QS ${ }^{\text {TM }}$ |  |
| FAST ${ }^{\circledR}$ | Quiet Series ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | SuperSOTT-3 |  |
| GTO $^{\text {™ }}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| HiSeC ${ }^{\text {¹ }}$ | SuperSOTT-8 |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice in order to improve <br> design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice in order to improve design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

## Application Circuit for P55C, K6, and M2



Figure 1. P54/P55C, K6 or M2 Single/Dual Power Supply Application Schematic

Table 1. Bill of Materials for a RC5036 P55C, K6, or M2 Application

| Qty. | Reference | Manufacturer Part Order \# | Description | Requirements and Comments |
| :---: | :---: | :---: | :---: | :---: |
| 4 | $\begin{aligned} & \hline \mathrm{C7}, \mathrm{C} 8, \\ & \mathrm{C9}, \mathrm{C} 10 \end{aligned}$ | Panasonic ECU-V1H104ZFX | 0.1 uF 50V SMT 0805 capacitors |  |
| 1 | C11 | Panasonic ECU-V1H103KBX | 10nF 50V SMT 0805 capacitor |  |
| 1 | C13 | Panasonic ECU-V1H181JCG | 180pF 50V SMT0805 capacitor |  |
| 1 | C14 | Panasonic ECSH1CY105R | $1 \mu \mathrm{~F} 16 \mathrm{~V}$ SMT 0805 Capacitor |  |
| $\begin{array}{\|c\|} \hline \text { See } \\ \text { Table 2 } \end{array}$ | Cout | Sanyo 6MV1500GX | $1500 \mu \mathrm{~F} 6.3 \mathrm{~V}$ electrolitic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ | ESR < 0.044 $\Omega$ |
| $\begin{array}{\|c\|} \hline \text { See } \\ \text { Table 2 } \end{array}$ | CIN | Sanyo 10MB1200GX | $1200 \mu \mathrm{~F} 10$ B electrolytic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ |  |
| 1 | C1 | Sanyo 6MV1500GX | $1500 \mu \mathrm{~F} 6.3 \mathrm{~V}$ electrolytic capacitor, $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ |  |
| 1 | DS1 | Motorola MBR1545CT | Schottky Diode | $\mathrm{V}_{\mathrm{f}}<0.57 \mathrm{~V}$ at $\mathrm{If}_{\mathrm{f}}=7.5 \mathrm{~A}$ |
| 1 | L1 | Pulse Engineering PE-53682 | $4.7 \mu \mathrm{H}$ inductor |  |
| 1 | L2 | Beads Inductor | 2 Beads, $3.5 \times 8 \mathrm{~mm}$ wire, diameter $=0.6 \mathrm{~mm}$ | Optional-Helps reduce ripple on the 5 V line |
| 1 | M1 | IRL3103 | N -Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \mathrm{RDS}(\mathrm{ON})<20 \mathrm{~m} \Omega, \\ & \mathrm{VGS}<4.5 \mathrm{~V}, \\ & \mathrm{ID}>20 \mathrm{~A} \end{aligned}$ |
| 1 | Q1 | Motorola MJE15028 | NPN power transistor | $B>80$ at 3 A |
| 1 | R1 | RSENSE (SW) | $5 \mathrm{~m} \Omega \mathrm{MnCu}$ or Copel resistor |  |
| 1 | R8 | Panasonic ERJ-6ENF 0.80KV | $0.80 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R9 | Panasonic ERJ-6ENF2.26KV | $2.26 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R10 | Panasonic ERJ-6ENF1.87KV | $1.87 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R11 | Panasonic ERJ-6ENF1.74KV | $1.74 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R7 | Panasonic ERJ-6ENF2.00KV | $2.00 \mathrm{~K} \Omega 1 \%$ resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R3 | Panasonic ERJ-6ENF12.1KV | 12.1K 1 \% resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R4 | Panasonic ERJ-6ENF10.0KV | 10.0K $\Omega$ 1\% resistor | $0.1 \%$ resistor desirable for accuracy |
| 1 | R5 | Panasonic ERJ-6GEY000V | 0 $\Omega$ 5\% resistor | Resistor raises Vout $25 \mathrm{mV} / 5 \Omega$ |
| 1 | R6 | Panasonic ERJ-6GEY047V | 47 $\Omega$ 5\% resistor |  |
| 1 | R2 | RsENSE (Lin) | $7 \mathrm{~m} \Omega \mathrm{MnCu}$ or Copel resistor |  |
| 1 | U1 | Fairchild Semiconductor RC5036M | Dual Regulator for P55switching regulator + LDO linear regulator |  |

Table 2. Switching Regulator Components Selection Table

| Output Voltage | Output Current | CIN <br> Sanyo 10MV1200GX | CoUT <br> Sanyo 6M1500GX | Power MOSFET <br> (M1) |
| :---: | :---: | :---: | :---: | :---: |
| 3.5 | 8 | $1 x$ | $2 x$ | IRL3103 |
| 2.8 | 6 | $1 x$ | $2 x$ | IRL3103 |
| 2.9 | 6.25 | $1 x$ | $2 x$ | IRL3103 |
| 2.9 | 7.5 | $1 x$ | $2 x$ | IRL3103 |
| 3.2 | 9.5 | $2 x$ | $4 x$ | IRL3103 |
| 3.2 | 13 | $3 x$ | $6 x$ | IRL3103 |
| 2.1 | 5.6 | $1 x$ | $2 x$ | IRL3103 |
| 3.3 | 3 | $N / A$ | $1 x$ | MJE15028 |

## RC5037

## Adjustable Switching Regulator Controller

## Features

- High power switch-mode DC-DC controller can provide in excess of 13A
- Output voltage adjustable from 1.5 V to 3.6 V
- 85\% efficiency
- Cumulative accuracy < $3 \%$ over line, load, and temperature variations
- Overvoltage and short circuit protection
- Built-in soft start


## Applications

- I/O and AGP power for desktop computers
- High efficiency power for ASICs
- High efficiency power for DSPs
- Adjustable step-down power supplies


## Description

The RC5037 is a high power, switch-mode DC-DC controller that provides efficient power for all low-voltage applications. This controller has a built-in Soft Start feature which offers system protection during power-up by reducing both inrush current and output overshoot. When combined with the appropriate external circuitry, the RC5037 can deliver load currents as high as 13A at efficiencies as high as $88 \%$. The RC5037 can generate output voltages from 1.5 V up to 3.6 V using external resistors.

The RC5037 is designed to operate in a constant on-time control mode under all load conditions. Its accurate low TC reference eliminates the need for precision external components in order to achieve the tight tolerance voltage regulation required by many applications. Short circuit current protection is provided through the use of a current sense resistor, while overvoltage protection is provided internally.

## Block Diagram



## Pin Assignments



## Pin Descriptions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :---: | :---: | :--- |$|$| CEXT | 1 | External capacitor. A 180pF capacitor is connected to this pin as part of the constant on- <br> time pulse width circuit. Careful layout of this pin is critical to system performance. See <br> Applications Information for details. |
| :--- | :---: | :--- |
| VCCA | 2 | Analog Vcc. Power supply for regulator control circuitry and voltage reference. Connect to <br> system 5V supply and decouple to ground with 0.1 $\mu$ F ceramic capacitor. |
| IFBH | 3 | High side current feedback. Pins 3 and 4 are used as the inputs for the current feedback <br> control loop and as the short circuit current sense points. Careful layout of the traces from <br> these pins to the current sense resistor is critical for optimal performance of the short circuit <br> protection scheme. See Applications Information for details. |
| IFBL | 4 | Low side current feedback. See Applications Information for details. <br> VFB <br> 5Voltage feedback. Using two external resistors, this pin sets the output voltage level for the <br> switching regulator. |
| GNDP | 6 | Power Ground. Connect to a low impedance ground. See Application Information for <br> details. |
| DRV | 7 | MOSFET driver output. Connect this pin to the gate of the N-channel MOSFET Q1 as <br> shown in Figure 12. The trace from this pin to the MOSFET gate should be kept as short as <br> possible (less than 0.5"). See Applications Information for details. |
| VCCP | 8 | Power Vcc. Power supply for DRV output driver. Connect to system 12V supply with R-C <br> filter shown in Figure 12. See Applications Information for details. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA | 7 V |
| :--- | :---: |
| Supply Voltages, VCCP | 13 V |
| Junction Temperature, TJ | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction-to-Ambient, $\Theta J A$ | $163^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Switching Regulator Supply, VCCA |  | 4.75 | 5 | 5.25 | V |
| Ambient Operating Temperature, $\mathrm{TA}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Gate Drive Supply, VCCP |  | 9.5 | 12 | 12.6 | V |

## Electrical Characteristics

(VCCA $=5 \mathrm{~V}, \mathrm{VCCP}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit of Figure 1 , unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Output Voltage |  | 1.5 |  | 3.6 | V |  |
| Output Temperature Drift | TA $=0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ |  |  | 40 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Line Regulation | VCCA $=4.75$ to 5.25V, ILOAD $=13 \mathrm{~A}$ |  |  | 3 | 5 | mV |
| Load Regulation | ILOAD $=0$ to 5A or 5A to 13A |  |  | 30 | 43 | mV |
| VouT PSRR | VCCA $=4.75$ to 5.25V |  | 60 |  |  | dB |
| Output Ripple, peak-peak | 20MHz BW, ILOAD $=13 \mathrm{~A}$ |  |  | 15 |  | mV |
| Total DC Accuracy ${ }^{1}$ |  | $\bullet$ |  | $\pm 55$ | $\pm 100$ | mV |
| Efficiency | ILOAD $=5 \mathrm{~A}$ |  | 80 | 85 |  | $\%$ |
| Output Driver Current | Open Loop | $\bullet$ | 0.5 |  |  | A |
| Short Circuit Threshold Voltage |  | $\bullet$ | 70 | 90 | 100 | mV |
| On Time Pulse Width ${ }^{2}$ | CEXT $=180 \mathrm{pF}$ |  | 3.5 |  | $\mu \mathrm{~s}$ |  |
| VCCA Supply Current | Independent of load | $\bullet$ |  | 5 | 15 | mA |
| VCCP Supply Current | ILOAD $=13 A$ | $\bullet$ |  | 20 | 25 | mA |

## Notes:

1. Total DC accuracy includes setpoint accuracy, temperature drift, line and load regulation.
2. The on-time pulse width of the oscillator is set via external capacitor CEXT.

## Typical Operating Characteristics

$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)


## Typical Operating Characteristics (continued)



Pin 7 (DRV), 0.1A Load


## Application Circuit



Figure 1. 13A at 3.3V Application Schematic

Table1. Bill of Materials for a RC5037 3.3V, 13A Application

| Qty. | Reference | Manufacturer Part Order \# | Description | Requirements and Comments |
| :---: | :---: | :---: | :---: | :---: |
| 3 | C1, C7-8 | Any | 100nF, 25V Capacitor |  |
| 3 | C2-4 | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | 1200رF, 10V Aluminum Capacitor | IRMS = 2A , See Equation (2) in Applications |
| 1 | C5 | Any | 1 $\mu \mathrm{F}, 25 \mathrm{~V}$ Capacitor |  |
| 1 | C6 | Any | 180pF, 50V Capacitor | C0G |
| 6 | C9-14 | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | 1500^F, 6.3V Aluminum Capacitor | $\mathrm{ESR}=44 \mathrm{~m} \Omega$ |
| 1 | R1 | Any | $47.5 \Omega$ |  |
| 1 | R2 | Any | $4.75 \Omega$ |  |
| 1 | R3 | N/A | $5.2 \mathrm{~m} \Omega$, 1W Resistor | PCB Trace Resistor, see Eauation (3) Applications |
| 1 | R4 | Any | $2.43 \mathrm{~K} \Omega$ |  |
| 1 | R5 | Any | 2K $\Omega$ |  |
| 1 | D1 | Motorola MBRB1545CT | 15A, 45V Schottky |  |
| 1 | D2 | Fairchild MMBD4148 | Signal Diode |  |
| 1 | D3 | Motorola 1N4735A | 6.2V Zener |  |
| 1 | Q1 | Fairchild FDB6030L | 30V, 14m Logic Level MOSFET |  |
| Optional | L1 | Any | $2.5 \mu \mathrm{H}$ Inductor | ISAT $>8 \mathrm{~A}$ |
| 1 | L2 | Any | $4.7 \mu \mathrm{H}$ Inductor | ISAT $>13 \mathrm{~A}$ |
| 1 | U1 | $\begin{aligned} & \text { Fairchild } \\ & \text { RC5037M } \end{aligned}$ | PWM Controller |  |

## Application Information

The RC5037 contains a precision trimmed zero TC voltage reference, a constant-on-time architecture controller, a high current output driver, and a low offset error amp. The detailed block diagram in Figure 1 shows how the RC5037 works together with external components to achieve a highperformance switching power supply.

## Switch-Mode Control Loop

The main control loop for the switch-mode converter consists of a current conditioning amplifier and a voltage conditioning amplifier. The voltage amplifier compares the voltage from the internal reference with the converter's output voltage divided by an external resistor divider. The current amplifier senses the current by comparing the voltages at the IFBH and IFBL pins, which are attached to either side of the current sense resistor. The signals from the voltage and current amplifiers are summed together, the result being used to control the off-time of the oscillator. The current feedback signal is also used as part of the RC5037 short-circuit protection.

## High Current Output Drivers

The RC5037 high current output driver (DRV) contains high speed bipolar power transistors configured in a push-pull configuration. The output driver is capable of supplying 0.5 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for added switching noise immunity.

## Internal Reference

The reference in the RC5037 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC.

## Constant-On-Time Oscillator

The RC5037 switch-mode oscillator is designed as a fixed on-time, variable off-time oscillator. The constant-on-time oscillator consists of a comparator, an external capacitor, a fixed current source, a variable current source, and an analog switch that selects between two threshold voltages for the comparator. The external timing capacitor is alternately
charged and discharged through the enabling and disabling of the fixed current source. The variable current source is controlled from the error inputs that are received from the current and voltage feedback signals. The oscillator off-time is controlled by the amount of current that is available from
the variable current source to charge the external capacitor up to the high threshold level of the comparator. The on-time is set by the constant current source that discharges the external capacitor voltage down to the lower comparator threshold.


Figure 2. RC5037 Detailed Block Diagram

## Output Voltage Selection

The RC5037 precision reference is trimmed to be 1.5 V nominally. When using the RC5037, the system designer has complete flexibility in choosing the output voltage for one regulator from 1.5 V to 3.6 V . This is done by appropriately selecting the feedback resistors. These could be $0.1 \%$ resistors to realize optimum output accuracy. The following equations determines the output voltage of the regulator:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 4+\mathrm{R} 5}{\mathrm{R} 5}\right) \tag{1}
\end{equation*}
$$

For example, for 3.3V:

$$
\mathrm{V}_{\text {OUT }}=1.5 \times\left(\frac{\mathrm{R} 4+\mathrm{R} 5}{\mathrm{R} 5}\right)=1.5 \times\left(\frac{2.43 \mathrm{k}+2.0 \mathrm{k}}{2.0 \mathrm{k}}\right)=3.3 \mathrm{~V}
$$

## Input Capacitors

The number of input capacitors required for the RC5037 is dependent on their ripple current rating, which assures their rated life. The number required may be determined by

$$
\begin{equation*}
\text { No. Caps }=\frac{\mathrm{I}_{\text {out }} \sqrt[*]{\mathrm{DC}-\mathrm{DC}^{2}}}{\mathrm{I}_{\text {rating }}} \tag{2}
\end{equation*}
$$

where the duty cycle $\mathrm{DC}=\mathrm{V}_{\text {out }} / \mathrm{V}_{\text {in }}$. For example, with a 1.5 V output at $10 \mathrm{~A}, 5 \mathrm{~V}$ input, and using the Sanyo capacitors specified in Table 1 which have a 2A ripple current rat-
ing, we have $\mathrm{DC}=1.5 / 5=0.3$, and
No. Caps $=\frac{\sqrt[10 *]{0.03-0.3^{2}}}{2}=2.29$
so that we need 3 input capacitors.

## Short Circuit Considerations

The RC5037 uses a current sensing scheme to limit the load current if an output fault condition occurs. The current sense resistor carries the peak current of the inductor, which is greater than the maximum load current due to ripple current flowing in the inductor. The RC5037 will begin to limit the output current to the load by reducing the duty cycle of the top-side MOSFET driver when the voltage across the cur-rent-sense resistor exceeds the short circuit comparator threshold voltage ( $\mathrm{V}_{\mathrm{th}}$ ). When this happens the output voltage will temporarily go out of regulation. As the voltage across the sense resistor becomes larger, the duty cycle of the top-side MOSFET will continue to be reduced until the current limit value is reached. At this point, the RC5037 will continuously deliver the limit current at a reduced output voltage level. The short circuit comparator threshold voltage is typically 90 mV , with a tolerance of $\pm 10 \mathrm{mV}$. The ripple current flowing through the inductor in Figure 1 is 0.6 A .
Refer to Application Note AM-53 for detailed discussions. The sense resistor value can be approximated as follows:
$\mathrm{R}_{\mathrm{SENSE}}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{\mathrm{I}_{\mathrm{PK}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{0.6 \mathrm{~A}+\mathrm{I}_{\mathrm{LOAD}, \mathrm{MAX}}} \times(1-\mathrm{TF})$
where TF = Tolerance Factor for the sense resistor and 0.6A accounts for the inductor ripple current.

Since the value of the sense resistor is often less than $10 \mathrm{~m} \Omega$, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFBH and IFBL pins of the RC5037 should be Kelvin connected to the pads of the current-sense resistor. To minimize the influence of noise, the two traces should be run next to each other.

## Schottky Diode

In Figure 1, MOSFET Q1 and flyback diode D1 are used as complementary switches in order to maintain a constant current through the output inductor L 2 . As a result, D 1 will have to carry the full current of the output load when the power MOSFET is turned off. The power in the diode is a direct function of the forward voltage at the rated load current during the off time of the FET. The following equation can be used to estimate the diode power:
$P_{\text {DIODE }}=I_{D} \times V_{D} \times(1-$ DutyCycle $)$
where $I_{D}$ is the forward current of the diode, $V_{D}$ is the forward voltage of the diode, and DutyCycle is defined the same as

Duty Cycle $=\frac{\text { Vout }}{\text { Vin }}$

For the Motorola MBRB1545CT Rectifier in Figure 1,
$\mathrm{P}_{\text {DIODE }}=10 \mathrm{~A} \times 0.65 \times(1-73.1 \%)=1.75 \mathrm{~W}$
It is recommended that the diode T0-220 package be attached to a heatsink.

## Board Design Considerations

## MOSFET Placement

Placement of the power MOSFET is critical in the design of the switch-mode regulator. The MOSFET should be placed in such a way as to minimize the length of the gate drive path from the RC5037 SDRV pin. This trace should be kept under $0.5^{\prime \prime}$ for optimal performance. Excessive lead length on this trace will cause high frequency noise resulting from the parasitic inductance and capacitance of the trace. Since this voltage can transition nearly 12 V in around 100 nsec , the resultant ringing and noise would be very difficult to suppress. This trace should be routed on one layer only and kept well away from the "quiet" analog pins of the device: CEXT, IFBH, IFBL, and GND. Refer to Figure 2. A $4.7 \Omega$ resistor in series with the MOSFET gate can decrease this layout criticality. Refer to Figure 1.

## Inductor and Schottky Diode Placement

The inductor and fly-back Schottky diode need to be placed close to the source of the power MOSFET for the same reasons stated above. The node connecting the inductor and Schottky diode will swing between the drain voltage of the FET and the forward voltage of the Schottky diode. It is recommended that this node be converted to a plane if possible. This node will be part of the high current path in the design, and as such it is best treated as a plane in order to minimize the parasitic resistance and inductance on that node. Since most PC board manufacturers utilize $1 / 2$ oz copper on the top and bottom signal layers of the PCB, it is not recommended to use these layers to route the high current portions of the regulator design. Since it is more common to use 1 oz . copper on the PCB inner layers, it is recommended to use those layers to route the high current paths in the design.


Figure 3. Examples of good and poor layouts

## Power and Ground Connections

The connection of VCCA to the 5 V power supply plane should be short and bypassed with a $0.1 \mu \mathrm{~F}$ directly at the VCCA pin of the RC5037. The ideal connection would be a via down to the 5 V power plane. A similar arrangement should be made for the VCCP pin that connects to +12 V . Each ground should have a separate via connection to the ground plane below.

A 12 V power supply is used to bias the VCCP. A $47 \Omega$ resistor is used to limit the transient current into VCCP. A $1 u F$ capacitor filter is used to filter the VCCP supply and source the transient current required to charge the MOSFET gate capacitance. This method provides sufficiently high gate bias voltage to the MOSFET ( $\mathrm{V}_{\mathrm{GS}}$ ), and therefore reduces $\operatorname{RDS}(\mathrm{ON})$ of the MOSFET and its power loss.

Figure 4 provides about 5 V of gate bias which works well when using typical logic-level MOSFETs. Non-logic-level MOSFETs should not be used because of their higher RDS(ON).

## MOSFET Gate Bias



Figure 4. 12V Gate Bias Configuration

## Mechanical Dimensions

## 8 Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 |  | 1.27 |
| N | 8 |  |  | 3 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | 8 | $8^{\circ}$ |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5037M | 8 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {TM }}$ | ISOPLANAR ${ }^{\text {™ }}$ | SyncFET ${ }^{\text {TM }}$ |
| :---: | :---: | :---: |
| CoolFET ${ }^{\text {TM }}$ | MICROWIRE ${ }^{\text {TM }}$ | TinyLogic ${ }^{\text {TM }}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | POP ${ }^{\text {тм }}$ | UHC' ${ }^{\text {² }}$ |
| $\mathrm{E}^{2} \mathrm{CMOS}^{\text {M }}$ | PowerTrench ${ }^{\circledR}$ | VCX ${ }^{\text {™ }}$ |
| FACT ${ }^{\text {тм }}$ | QFET ${ }^{\text {TM }}$ |  |
| FACT Quiet Series ${ }^{\text {™ }}$ | QS ${ }^{\text {TM }}$ |  |
| FAST ${ }^{\circledR}$ | Quiet Series ${ }^{\text {TM }}$ |  |
| FASTr ${ }^{\text {TM }}$ | SuperSOTT-3 |  |
| GTO $^{\text {™ }}$ | SuperSOT ${ }^{\text {TM }}$-6 |  |
| HiSeC ${ }^{\text {¹ }}$ | SuperSOTT-8 |  |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice in order to improve <br> design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice in order to improve design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

## RC5037

## Adjustable Switching Regulator

## Features

- High power switched-mode DC-DC controller can control in excess of 13A
- Output voltage adjustable from 1.5 V to 3.6 V
- 85\% efficiency
- Cumulative accuracy < $3 \%$ over line, load, and temperature variations
- Overvoltage and short circuit protection
- Built-in soft start


## Applications

- Precision 2.xV CPU core regulator for Pentium® ${ }^{\circledR}$ $\mathrm{MMX}^{\mathrm{TM}}$ processes
- Precision 2.xV or 3.xV CPU core regulator for AMD-K6 ${ }^{\mathrm{TM}}$ MMX and Cyrix 6x86MX ${ }^{\text {TM }}$ (M2) processors


## Description

The RC5037 is a high power, switch-mode DC-DC controller that provides an accurate output for high-end microprocessors CPU voltage. This controller has a built-in Soft Start feature which offers system protection during power-up by reducing both inrush current and output overshoot. When combined with the appropriate external circuitry, the RC5037 can deliver load currents as high as 13A at efficiencies as high as $88 \%$. The RC5037 can generate output voltages from 1.5 V up to 3.6 V using external resistors.

The RC5037 is designed to operate in a "constant on-time" (patent pending) control mode under all load conditions. Its accurate low TC reference eliminates the need for precision external components in order to achieve the tight tolerance voltage regulation required by most CPU-based applications. Short circuit current protection is provided through the use of a current sense resistor, while overvoltage protection is provided internally.

## Block Diagram



Pentium is a registered trademark of Intel Corporation.
MMX is a trademark of Intel Corporation.
K6 is a trademark of AMD Corporation.
$6 \times 86 \mathrm{MX}$ is a trademark of Cyrix Corporation.
Rev. A.9.4
PRELIMINARY INFORMATION describes products that are not in full production at the time of printing. Specifications are based on design goals and limited characterization. They may change without notice. Contact Fairchild Semiconductor for current information.

## Functional Description

The RC5037 contains a precision trimmed zero TC voltage reference, a constant-on-time architecture controller, a high current output driver, and a low offset op-amp. The detailed block diagram in Figure 1 shows how the RC5037 works together with external components to achieve a high-performance switching power supply.

## Switch-Mode Control Loop

The main control loop for the switch-mode converter consists of a current conditioning amplifier and a voltage conditioning amplifier. The voltage amplifier compares the voltage from the internal reference with the converter's output voltage divided by an internal resistor divider. The current amplifier senses the current by comparing the voltages at the IFBH and IFBL pins, which are attached to either side of the current sense resistor. The signals from the voltage and current amplifiers are summed together, the result being use to control the off-time of the oscillator. The current feedback signal is also used as part of the RC5037 short-circuit protection.

## High Current Output Drivers

The RC5037 high current output driver (SDRV) contains high speed bipolar power transistors configured in a push-pull configuration. The output driver is capable of supplying 0.5 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for added switching noise immunity.

## Internal Reference

The reference in the RC5037 is a precision band-gap type reference. Its temperature coefficient is trimmed to provide a near zero TC.

## Constant-On-Time Oscillator

The RC5037 switch-mode oscillator is designed as a fixed on-time, variable off-time oscillator. The constant-on-time oscillator consists of a comparator, an external capacitor, a fixed current source, a variable current source, and an analog switch that selects between two threshold voltages for the comparator. The external timing capacitor is alternately charged and discharged through the enabling and disabling of the fixed current source. The variable current source is controlled from the error inputs that are received from the current and voltage feedback signals. The oscillator off-time is controlled by the amount of current that is available from the variable current source to charge the external capacitor up to the high threshold level of the comparator. The on-time is set by the constant current source that discharges the external capacitor voltage down to the lower comparator threshold.


Figure 1. RC5037 Detailed Block Diagram

## Pin Assignments

| CEXT ■ | 1 | 8 | $\square$ | VCCP |
| :---: | :---: | :---: | :---: | :---: |
| VCCA ■1 | 2 | 7 | $\square$ | SDRV |
| IFBH ■ | 3 | 6 | 11 | GNDP |
| IFBL प11 | 4 | 5 | 11 | FBSW |
|  |  |  |  |  |

## Pin Descriptions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :---: | :---: | :--- |$|$| CEXT | 1 | External capacitor. A 180pF capacitor is connected to this pin as part of the constant <br> on-time pulse width circuit. Careful layout of this pin is critical to system performance. <br> See Applications Information for details. |
| :---: | :---: | :--- |
| VCCA | 2 | Switching Regulator Vcc. Power supply for switching regulator control circuitry and <br> voltage reference. Connect to system 5V supply and decouple to ground with 0.1 $\mu \mathrm{F}$ <br> ceramic capacitor. |
| IFBH | 3 | High side current feedback for switching regulator. Pins 3 and 4 are used as the inputs <br> for the current feedback control loop and as the short circuit current sense points. Careful <br> layout of the traces from these pins to the current sense resistor is critical for optimal <br> performance of the short circuit protection scheme. See Applications Information for details. |
| IFBL | 4 | Low side current feedback for switching regulator. See Applications Information for <br> details. |
| FBSW | 5 | Voltage feedback for switching regulator. Using two external resistors, this pin sets the <br> output voltage level for the switching regulator. |
| GNDP | 6 | Power Ground. Connect to a low impedance ground. See Application Information for <br> details. |
| SDRV | 7 | FET driver output for switching regulator. Connect this pin to the gate of the N-channel <br> MOSFET Q1 as shown in Figure 12. The trace from this pin to the MOSFET gate should be <br> kept as short as possible (less than 0.5"). See Applications Information for details. |
| VCCP | 8 | Switching regulator gate drive Vcc. Power supply for SDRV output driver. Connect to <br> system 12V supply with R-C filter shown in Figure 12. See Applications Information for <br> details. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA | 7 V |
| :--- | :---: |
| Supply Voltages, VCCP | 13 V |
| Junction Temperature, TJ | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $+150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Switching Regulator Supply, VCCA |  | 4.75 | 5 | 5.25 | V |
| Ambient Operating Temperature, TA |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Gate Drive Supply, VCCP |  | 9.5 | 12 | 12.6 | V |

## Electrical Characteristics

(VCCA $=5 \mathrm{~V}, \mathrm{VCCP}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit of Figure 10, unless otherwise noted)
The • denotes specifications which apply over the full ambient operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Initial Accuracy ${ }^{1}$ | ILOAD = 13A |  | 1.5 |  | 3.6 | V |
| Output Temperature Drift | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ |  |  | 40 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Line Regulation | $\mathrm{VCCA}=4.75$ to 5.25 V , ILOAD $=13 \mathrm{~A}$ |  |  | 3 | 5 | mV |
| Load Regulation | ILOAD $=0$ to 5A or 5A to 13A |  |  | 30 | 43 | mV |
| Vout PSRR |  |  | 60 |  |  | dB |
| Output Ripple, peak-peak | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{ILOAD}=13 \mathrm{~A}$ |  |  | 15 |  | mV |
| Cumulative DC Accuracy ${ }^{2}$ |  | - |  | $\pm 55$ | $\pm 100$ | mV |
| Efficiency | ILOAD = 5A | - | 80 | 85 |  | \% |
| Output Driver Current | Open Loop | - | 0.5 |  |  | A |
| Short Circuit Threshold Voltage |  | - | 80 | 90 | 100 | mV |
| On Time Pulse Width ${ }^{3}$ | CEXT = 180pF |  |  | 3.5 |  | $\mu \mathrm{S}$ |
| Thermal Impedance, ӨJA |  | - |  | 140 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| VCCA Supply Current | Independent of load | - |  | 5 | 10 | mA |
| VCCP Supply Current | ILOAD $=13 \mathrm{~A}$ | - |  | 20 | 25 | mA |
| Internal Power Dissipation | ILOAD = 13A | - |  | 125 |  | mW |

## Notes:

1. Initial accuracy is the initial output voltage variability under the specified conditions.
2. Cumulative DC accuracy includes setpoint accuracy, temperature drift, line and load regulation.
3. The on-time pulse width of the oscillator is set via external capacitor CEXT.

## Typical Operating Characteristics

$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 10 , unless otherwise noted)


Figure 2. Switcher Efficiency vs. Output Current


Figure 3. Switcher Output Voltage vs. Load


Figure 4. Output Voltage vs. Temperature ( $I_{/ O}=10 A$ )


Figure 5. Switcher Transient Response ( 0.5 to 5.5A Load Step)


Figure 6. Switcher Output Ripple $\left(B W=20 \mathrm{MHz}, \mathrm{I}_{/ \mathrm{O}}=10 \mathrm{~A}\right)$

## Typical Operating Characteristics (continued)



Figure 7. Switcher Turn-on Response


Figure 8. Pin 7 (SDRV) at a 10 Amp Load


Figure 9. Pin 7 (SDRV) at a 0.1 Amp Load

## Test Circuit Configurations



Figure 10. 13A Application Schematic

Table 1. Bill of Materials for a RC5037 13A Application

| Qty. | Reference | Manufacturer | Part Number | Description |
| :---: | :--- | :--- | :--- | :--- |
| 3 | C1, C7, C8 | Rohm | MCH212F104ZP | $100 \mathrm{nF}+80 /-20 \%, 25 \mathrm{~V}$ Z5U Ceramic Capacitor |
| 2 | C2, C3, C4 | Sanyo | 10 MV 1200 GX | $1200 \mu \mathrm{~F}, 10 \mathrm{~V} 44 \mathrm{~m} \Omega$ Aluminum Capacitor |
| 1 | C5 | Rohm | MCH312F105ZP | $1 \mu \mathrm{~F}+80 /-20 \%, 25 \mathrm{~V}$ Z5U Ceramic Capacitor |
| 1 | C6 | Rohm | MCH215A181JK | $180 \mathrm{pF} \pm 5 \%, 50 \mathrm{~V}$ COG Ceramic Capacitor |
| 2 | C9, C10, C11, <br> C12, C13, C14 | Sanyo | $6 \mathrm{MV1500GX}$ | $1500 \mu \mathrm{~F}, 6.3 \mathrm{~V}, 44 \mathrm{~m} \Omega$ Aluminum Capacitor |
| 1 | R1 | Panasonic | ERJ-6GEYJ470 | $47 \Omega \pm 5 \%, 1 / 10 \mathrm{~W}$ Resistor |
| 1 | R2 | Panasonic | ERJ-6GEYJ4R7 | $4.7 \Omega \pm 5 \%, 1 / 10 \mathrm{~W}$ Resistor |
| 1 | R3 | Sairchild | RC10-52 | $5.2 \mathrm{~m} \Omega, 1 \mathrm{~W}$ Resistor |
| 1 | R7 | Panasonic | ERJ-ENF 2.0 0KV | $0.1 \%$ resistor desirable for accuracy |
| 1 | R8 | Panasonic | ERJ-ENF 0.80KV | $0.1 \%$ resistor desirable for accuracy |
| 1 | R9 | ERJ-ENF 2.26KV | $0.1 \%$ resistor desirable for accuracy |  |
| 1 | R10 | Manasonic | ERJ-ENF 1.87KV | $0.1 \%$ resistor desirable for accuracy |
| 1 | R11 | ERJ-ENF 1.74KV | $0.1 \%$ resistor desirable for accuracy |  |
| 1 | D1 | Any | MBR1545CT | $15 \mathrm{~A}, 45 \mathrm{~V}$ Schottky Diode |
| 1 | D2 | IR4148 | Small Signal Diode |  |
| 1 | D3 | Panasonic | EXC-ELDR35V | $2.5 \mu \mathrm{H}$ Bead Inductor |
| 1 | Q1 | Pulse | PE-53682 | $4.7 \mu \mathrm{H}$, ISAT > 10A Inductor |
| 1 | L1 | Fairchild <br> Semiconductor | RC5037M | Adjustable Switching Regulator |
| 1 | L2 | IN4735A | $6.2 \mathrm{~V} \pm 5 \%, 1$ Zener Diode |  |
| 1 | U1 |  |  |  |

Table 2. Switching Regulator Components Selection Table

| Output Voltage | Output Current | CIN <br> Sanyo 10MV1200GX | CoUT <br> Sanyo 6M1500GX | Power MOSFET <br> (M1) |
| :---: | :---: | :---: | :---: | :---: |
| 3.5 | 8 | 1 x | $2 x$ | IRL3103 |
| 2.8 | 6 | 1 x | 2 x | IRL3103 |
| 2.9 | 6.25 | 1 x | 2 x | IRL3103 |
| 2.9 | 7.5 | 1 x | $2 x$ | IRL3103 |
| 3.2 | 9.5 | $2 x$ | 4 x | IRL3103 |
| 3.2 | 13 | $3 x$ | $6 x$ | IRL3103 |
| 2.1 | 5.6 | 1 x | $2 x$ | IRL3103 |
| 3.3 | 3 | $\mathrm{~N} / \mathrm{A}$ | 1 x | Si9936 |

## Applications Information

The following discussion is intended to be an abbreviated list of design considerations regarding the RC5037 as used in a typical processor motherboard application. For a more thorough discussion of applicable specifications and layout considerations relating to the Intel Pentium P55C processor, please refer to Application Note 48.

## Output Voltage Selection

## Feedback Voltage Divider

The RC5037 precision reference is trimmed to be 1.5 V nominally. When using the RC5037, the system designer has complete flexibility in choosing the output voltage for each regulator from 1.5 V to 3.6 V . This is done by appropriately selecting the feedback resistors. These should be $0.1 \%$ resis tors to realize optimum output accuracy. The following equations determine the output voltages of the two regulators:

Switching Regulator

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{Rx}+\mathrm{R} 7}{\mathrm{R} 7}\right)
$$

where Rx: R8, R9, R10, and R11.
For example, for 2.8 V :

$$
\mathrm{V}_{\mathrm{OUT}}=1.5 \times\left(\frac{\mathrm{R} 11+\mathrm{R} 7}{\mathrm{R} 7}\right)=1.5 \times\left(\frac{1.74 \mathrm{k}+2.0 \mathrm{k}}{2.0 \mathrm{k}}\right)=2.8 \mathrm{~V}
$$

## Short Circuit Considerations

The RC5037 uses a current sensing scheme to limit the load current if an output fault condition occurs. The current sense resistor carries the peak current of the inductor, which is greater than the maximum load current due to ripple current flowing in the inductor. The RC5037 will begin to limit the output current to the load by reducing the duty cycle of the top-side FET driver when the voltage across the currentsense resistor exceeds the short circuit comparator threshold voltage ( $\mathrm{V}_{\text {th }}$ ). When this happens the output voltage will temporarily go out of regulation. As the voltage across the sense resistor becomes larger, the duty cycle of the top-side MOSFET will continue to be reduced until the current limit value is reached. At this point, the RC5037 will continuously deliver the limit current at a reduced output voltage level. The short circuit comparator threshold voltage is typically 90 mV , with a tolerance of $\pm 10 \mathrm{mV}$. The ripple current flowing through the inductor in Figure 10 is 0.6 A . There needs to be a $29 \%$ margin for the sense resistor when using a motherboard PC trace resistor. Refer to Application Note 48 for detailed discussions. The sense resistor value can be approximated as follows:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{\mathrm{I}_{\mathrm{PK}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{0.6 \mathrm{~A}+\mathrm{I}_{\mathrm{LOAD}, \mathrm{MAX}}} \times(1-\mathrm{TF})$
Where TF = Tolerance Factor for the sense resistor and 0.6A accounts for the inductor ripple current.

There are several different types of sense resistors. Table 3 describes the tolerance, size, power capability, temperature coefficient and cost of various types of sense resistors.

Based on the Tolerance in Table 3:
For an embedded PC trace resistor:

$$
\mathrm{R}_{\text {SENSE }}=\frac{0.08}{0.6+\mathrm{I}_{\text {LOAD, MAX }}} \times .71
$$

For a discrete Copel resistor:

$$
\mathrm{R}_{\text {SENSE }}=\frac{0.08}{0.6+\mathrm{I}_{\text {LOAD,MAX }}} \times .90
$$

Table 4 lists recommended values for sense resistors for various load currents using an embedded PC trace resistor or a discrete resistor. If the calculated value is not available, round down.

Table 4. Rsense for Various Load Currents, Switching Regulator

| ILOAD, MAX <br> $(\mathbf{A})$ | RSENSE <br> PC Trace Resistor <br> $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete Resistor <br> $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 3 | 15.8 | 20.0 |

Table 3. Comparison of Sense Resistors

|  | Motherboard Trace Resistor | Discrete Iron Alloy resistor (IRC) | Discrete Metal Strip surface mount resistor (Dale) | Discrete MnCu Alloy wire resistor | Discrete CuNi Alloy wire resistor (Copel) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tolerance Factor (TF) | $\pm 29 \%$ | $\begin{gathered} \pm 5 \% \\ ( \pm 1 \% \text { available }) \end{gathered}$ | $\pm 1 \%$ | $\pm 10 \%$ | $\pm 10 \%$ |
| $\begin{aligned} & \text { Size } \\ & (\mathrm{L} \times \mathrm{W} \times \mathrm{H}) \end{aligned}$ | $\begin{gathered} 2 " \times 0.2 " \times 0.001 " \\ (1 \text { oz Cu trace }) \end{gathered}$ | $\begin{gathered} 0.45 " \times 0.065 " x \\ 0.2^{\prime \prime} \end{gathered}$ | $\begin{gathered} 0.25 " \times 0.125 " x \\ 0.025 " \end{gathered}$ | $\begin{gathered} 0.2^{\prime \prime} \times 0.04 " x \\ 0.16^{\prime \prime} \end{gathered}$ | $\begin{gathered} 0.2^{\prime \prime} \times 0.04 " x \\ 0.1 " \end{gathered}$ |
| Power capability | >50A/in | 1 watt (3 and 5 watts available) | 1 watt (3 and 5 watts available) | 1 watt | 1 watt |
| Temperature Coefficient | +4,000 ppm | +30 ppm | $\pm 75 \mathrm{ppm}$ | $\pm 30 \mathrm{ppm}$ | $\pm 20 \mathrm{ppm}$ |
| Cost@10,000 piece quantity | Low; included in motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 |


| 5 | 10.1 | 12.9 |
| :---: | :---: | :---: |
| 6 | 8.6 | 10.9 |
| 7 | 7.5 | 9.5 |
| 8 | 6.6 | 8.4 |
| 9 | 5.9 | 7.5 |
| 10 | 5.4 | 6.8 |
| 13 | 4.2 | 5.3 |

Since the value of the sense resistor is often less than $10 \mathrm{~m} \Omega$, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the IFBH and IFBL pins of the RC5037 should be Kelvin connected to the pads of the current-sense resistor. To minimize the influence of noise, the two traces should be run next to each other.

## Thermal Design Considerations

Good thermal management is critical in the design of high current regulators. System reliability will be degraded if the component temperatures become excessive. The following guide should serve as a reference for proper thermal management.

## MOSFET Temperature

The maximum power dissipation of the MOSFET can be calculated by using the following formula:
$P_{D}=\frac{T_{J(M A X)}-T_{A}}{\Theta_{J A}}$
For IRL3103, $\Theta_{J A}$ is $62^{\circ} \mathrm{C} / \mathrm{W}$. For reliability the junction temperature of the MOSFET should not exceed $120^{\circ} \mathrm{C}$. Assuming that the ambient temperature is $40^{\circ} \mathrm{C}$, then the maximum power dissipation without heat sink is calculated as:
$\mathrm{P}_{\mathrm{D}}=\frac{120-40}{62}=1.29 \mathrm{~W}$
The power that the MOSFET dissipates at 10A load is calculated as follows:
$\mathrm{P}_{\text {MOSFET }}=\mathrm{I}_{\text {LOAD }}{ }^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times($ Duty Cycle $)+$ $\frac{\mathrm{V}_{\text {IN }} \times \mathrm{I}_{\text {LOAD }}}{6} \times\left(\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}\right) \times \mathrm{f}$

Duty Cycle $=\frac{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}}{\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{D}}-\left(\mathrm{I}_{\mathrm{LOAD}} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)}$
where $\mathrm{V}_{\mathrm{D}}$ is the forward voltage of the Schottky diode used.
Using the above formula, for $\mathrm{V}_{\text {out }}=3.3 \mathrm{~V}$, $\mathrm{I}_{\mathrm{LOAD}}=10 \mathrm{~A}$
Duty Cycle $=\frac{3.3+0.65}{5+0.65-(10 \times 0.023)}=73.1 \%$
$\mathrm{P}_{\text {MOSFET }}=(10 \mathrm{~A})^{2} \times 0.025 \Omega \times 73.1 \%+\frac{5 \mathrm{~V} \times 10 \mathrm{~A}}{6} \times$
$(210 \mathrm{~ns}+54 \mathrm{~ns}) \times 300 \mathrm{KHz}$
Since the power at 10 A is higher than the thermal guideline, a heat sink is required.

## Schottky Diode

In Figure 10, MOSFET Q1 and flyback diode D1 are used as complementary switches in order to maintain a constant current through the output inductor L 2 . As a result, D 1 will have to carry the full current of the output load when the power MOSFET is turned off. The power in the diode is a direct function of the forward voltage at the rated load current during the off time of the FET. The following equation can be used to estimate the diode power:
$P_{\text {DIODE }}=I_{D} \times V_{D} \times(1-$ DutyCycle $)$
where $I_{D}$ is the forward current of the diode, $V_{D}$ is the forward voltage of the diode, and DutyCycle is defined the same as above.

For the Motorola MBR1545CT Rectifier in Figure 10,
$P_{\text {DIODE }}=10 \mathrm{~A} \times 0.65 \times(1-73.1 \%)=1.75 \mathrm{~W}$
It is recommended that the diode T0-220 package be attached to a heatsink.

## Board Design Considerations MOSFET Placement

Placement of the power MOSFET is critical in the design of the switch-mode regulator. The FET should be placed in such a way as to minimize the length of the gate drive path from the RC5037 SDRV pin. This trace should be kept under $0.5^{\prime \prime}$ for optimal performance. Excessive lead length on this trace will cause high frequency noise resulting from the parasitic inductance and capacitance of the trace. Since this voltage can transition nearly 12 V in around 100 nsec , the resultant ringing and noise would be very difficult to suppress. This trace should be routed on one layer only and kept well away from the "quiet" analog pins of the device: CEXT, IFBH, IFBL, and GND. A $4.7 \Omega$ resistor in series with the MOSFET gate can decrease this layout criticality. Refer to Figure 10.

## Inductor and Schottky Diode Placement

The inductor and fly-back Schottky diode need to be placed close to the source of the power MOSFET for the same reasons stated above. The node connecting the inductor and Schottky diode will swing between the drain voltage of the FET and the forward voltage of the Schottky diode. It is recommended that this node be converted to a plane if possible. This node will be part of the high current path in the design, and as such it is best treated as a plane in order to minimize the parasitic resistance and inductance on that node. Since most PC board manufacturers utilize $1 / 2 \mathrm{oz}$ copper on the


Figure 11. Examples of good and poor layouts
top and bottom signal layers of the PCB, it is not recommended to use these layers to route the high current portions of the regulator design. Since it is more common to use 1 oz . copper on the PCB inner layers, it is recommended to use those layers to route the high current paths in the design.

## Power and Ground Connections

The connection of VCCA to the 5 V power supply plane should be short and bypassed with a $0.1 \mu \mathrm{~F}$ directly at the VCCA pin of the RC5037. The ideal connection would be a via down to the 5 V power plane. A similar arrangement should be made for the VCCP pin that connects to +12 V . Each ground should have a separate via connection to the ground plane below.

A 12 V power supply is used to bias the VCCP. A $47 \Omega$ resistor is used to limit the transient current into VCCP. A $1 u F$ capacitor filter is used to filter the VCCP supply and source the transient current required to charge the MOSFET gate capacitance. This method provides sufficiently high gate bias voltage to the MOSFET (VGS), and therefore reduces $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$ of the MOSFET and its power loss.

Figure 12 provides about 5 V of gate bias which works well when using typical logic-level MOSFETs, as shown in Figure 13. Non-logic-level MOSFETs should not be used because of their higher $\operatorname{RDS}(\mathrm{ON})$.

## MOSFET Gate Bias



Figure 12. 12V Gate Bias Configuration


Figure 13. RDS(ON) vs. VGs for Selected Logic-Level MOSFETs

## Mechanical Dimensions

## 8 Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | .053 | .069 | 1.35 | 1.75 |  |  |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |  |  |
| B | .013 | .020 | 0.33 | 0.51 |  |  |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |  |  |
| D | .189 | .197 | 4.80 | 5.00 | 2 |  |  |
| E | .150 | .158 | 3.81 | 4.01 | 2 |  |  |
| e | .050 BSC |  | 1.27 |  | BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |  |  |
| h | .010 | .020 | 0.25 | 0.50 |  |  |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |  |  |
| N | 8 |  |  |  | 8 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |  |  |
| ccc | - | .004 | - | 0.10 |  |  |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5037M | 8 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC5039

## Programmable DC-DC Converter for P55C, K6, and M2 processors

## Features

- Drives N-Channel MOSFET
- Operates From +5 V or +12 V VCC Bias
- Operates from +5 V Power Input
- Simple Single-Loop Control Design
- Voltage-Mode PWM Control
- Fast Transient Response
- High-Bandwidth Error Amplifier
- Full $0 \%$ to $100 \%$ Duty Ratio
- Excellent Output Voltage Regulation
$- \pm 1.5 \%$ Over Line Voltage and Temperature
- 4 Bit Digital-to-Analog Output Voltage Selection
- Wide Range - 2.0VDC to 3.5VDC
- 0.1V Binary Steps
- Power-Good Output Voltage Monitor
- Over-Voltage and Over-Current Fault Monitors
- Does Not Require Extra Current Sensing Element, uses MOSFET's RDS(ON)
- Small Converter Size
- Constant Frequency Operation
- 200kHz Free-Running Oscillator Programmable from 50 kHz to 1 MHz


## Applications

- Power Supply for Pentium ${ }^{\circledR}$, Pentium ${ }^{\circledR}$ Pro, PowerPC ${ }^{\text {TM }}$ and Alpha ${ }^{\mathrm{TM}}$ Microprocessors
- High-Power 5V to 3.xV DC-DC Regulators
- Low-Voltage Distributed Power Supplies


## Description

The RC5039 provides complete control and protection for a DC-DC converter optimized for high-performance microprocessor applications. It is designed to drive an N-Channel MOSFET in a standard buck topology. The RC5039 integrates all of the control, output adjustment, monitoring and protection functions into a single package.

The RC5039 includes a 4-Input Digital-to-Analog Converter (DAC) that adjusts the output voltage from 2.0VDC to 3.5 VDC in 0.1 V increments. The precision reference and voltage-mode regulator hold the selected output voltage to within $\pm 1.5 \%$ over temperature and line voltage variations.

## Block Diagram



[^4]Pentium is a registered trademark of Intel Corporation.
PowerPC is a trademark of IBM.
Rev. 0.9.2
PRELIMINARY INFORMATION describes products that are not in full production at the time of printing. Specifications are based on design goals and limited characterization. They may change without notice. Contact Fairchild Semiconductor for current information.

The RC5039 provides simple, single feedback loop, voltagemode control with fast transient response. It includes a 200 kHz free-running triangle-wave oscillator that is adjustable from 50 kHz to 1 MHz . The error amplifier features a 15 MHz gain-bandwidth product and $6 \mathrm{~V} / \mu \mathrm{s}$ slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty ratio ranges from $0 \%$ to $100 \%$.

The RC5039 monitors the output voltage with a window comparator that tracks the DAC output and issues a Power Good signal when the output is within $\pm 10 \%$. The RC5039 monitors the current by using the $\mathrm{RDS}(\mathrm{ON})$ of the upper MOSFET which eliminates the need for a current sensing resistor. The RC5039 protects against over-current conditions by inhibiting PWM operation. Built-in over-voltage protection triggers an exter-nal SCR to crowbar the input supply.

## Pin Assignments

RC5039 (SOIC)
TOP VIEW


## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | OCSET | Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. ROCSET, an internal 200 AA current source (lOCS), and the upper MOSFET on-resistance. (RDS(ON)) set the converter over-current (OC) trip point according to the following equation: $\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{I}_{\mathrm{OCS}} \cdot \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$ <br> An over-current trip cycles the soft-start function. |
| 2 | SS | Connect a capacitor from this pin to ground. This capacitor, along with an internal $10 \mu \mathrm{~A}$ current source, sets the soft-start interval of the converter. |
| 3-6 | VID0-3 | VID0-3 are the input pins to the 4-bit DAC. The states of these four pins program the internal voltage reference (DACOUT). The level of DACOUT sets the converter output voltage. It also sets the PGOOD and OVP thresholds. Table 1 specifies DACOUT for the 16 combinations of DAC inputs. |
| 7 | COMP | COMP and FB are the available external pins of the error amplifier. The FB pin is the |
| 8 | FB | inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter. |
| 9 | GND | Signal ground for the IC. All voltage levels are measured with respect to this pin. |
| 10 | PGOOD | PGOOD is an open collector output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within $\pm 10 \%$ of the DACOUT reference voltage. |
| 11 | PHASE | Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. |
| 12 | UGATE | Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET. |

## Pin Definitions (continued)

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 13 | BOOT | This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET. |
| 14 | VCC | Provide a 12 V bias supply for the chip to this pin. |
| 15 | RT/OVP | This pin is multiplexed, providing two functions. The first function is oscillator switching frequency adjustment. By placing a resistor (RT) from this pin to GND, the nominal 200 KHz switching frequency is increased according to the following equation: $F_{S}=200 \mathrm{kHz}+\frac{5.6 \mathrm{E} 3[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} \quad\left(\mathrm{R}_{\mathrm{T}} \text { to } \mathrm{GND}\right)$ <br> Conversely, connecting a pull-up resistor (RT) from this pin to Vcc reduces the switching frequency according to the following equation: $F_{S}=200 \mathrm{kHz}-\frac{30.0 \mathrm{E} 3[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} \quad\left(\mathrm{R}_{\mathrm{T}} \text { to } 12 \mathrm{~V}\right)$ <br> The second function for this pin is to drive an external SCR in the event of an overvoltage condition. |
| 16 | VSEN | This pin is connected to the converters output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. |

## Absolute Maximum Ratings

| Power Input Voltage VIN | 6 V |
| :--- | :---: |
| Supply Voltage, VCC | +13.5 V |
| Boot Voltage, VBOOT - VPHASE | +13.5 V |
| VCC or I/O Voltage | GND -0.3V to VCC + 0.3V |
| ESD Classification | Class 2 |

## Recommended Operating Conditions

| Supply Voltage, VCC | $+12 \mathrm{~V} \pm 10 \%$ |
| :--- | :---: |
| Ambient Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $0^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical, Note 1) | $\theta \mathrm{JA}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :--- | :---: |
| SOIC Package |  |
| SOIC Package (with 3 in ${ }^{2}$ of Copper) | 90 |
| Maximum Junction Temperature (Plastic Package) | $150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) <br> (SOIC - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## Note:

1. $\theta \mathrm{JA}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications (Recommended Operating Conditions, unless otherwise noted.)


## Typical Application



## Functional Description

## Initialization

The RC5039 automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias voltage at the VCC pin and the input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) on the OCSET pin. The level on OCSET is equal to VIN less a fixed voltage drop (see over-current protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds.

## Soft Start

The POR function initiates the soft start sequence. An internal $10 \mu \mathrm{~A}$ current source charges an external capacitor (CSS) on the SS pin to 4 V . Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error $\mathrm{amp})$ to the SS pin voltage. Figure 1 shows the soft start interval with CSS $=0.1 \mu \mathrm{~F}$. Initially the clamp on the error amplifier (COMP pin) controls the converter's output voltage. At tl in Figure 1, the SS voltage reaches the valley of the oscillator's triangle wave. The oscillator's triangular wave-form is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t 2 . With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between t 2 and t 3 in Figure 1. At t 3 the SS voltage exceeds the DACOUT voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. The PGOOD signal toggles 'high' when the output voltage (VSEN pin) is within $\pm 5 \%$ of DACOUT. The $2 \%$ hysteresis built into the power good comparators prevents PGOOD oscillation due to nominal output voltage ripple.


Figure 1. Soft Start Interval

## Over-Current Protection

The over-current function protects the converter from a shorted output by using the upper MOSFET's on-resistance, RDS(ON) to monitor the current. This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor.

The over-current function cycles the soft-start function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal $200 \mu \mathrm{~A}$ current sink develops a voltage across ROCSET that is referenced to VIN. When the voltage across the upper MOSFET (also referenced to $\mathrm{V}_{\mathrm{IN}}$ ) exceeds the voltage across ROCSET,
the over-current function initiates a soft-start sequence. The soft-start function discharges CSS with a $10 \mu \mathrm{~A}$ current sink and inhibits PWM operation. The soft-start function recharges CSS, and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging CSS, the soft start function inhibits PWM operation while fully charging CsS to 4 V to complete its cycle. Figure 2 shows this operation with an overload condition. Note that the inductor current increases to over 15A during the CSS charging interval and causes an overcurrent trip. The converter dissipates very little power with this method. The measured input power for the conditions of Figure 2 is 2.5 W .


Figure 2. Over-Current Operation
The over-current function will trip at a peak inductor current (IPEAK) determined by:
$\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{I}_{\mathrm{OCSET}} \bullet \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}}$
where IOCSET is the internal OCSET current source ( $200 \mu \mathrm{~A}$ typical). The OC trip point varies mainly due to the MOSFET's RDS(ON) variations. To avoid over-current tripping in the normal operating load range, find the ROCSET resistor from the equation above with:

1. The maximum $\operatorname{RDS}(\mathrm{ON})$ at the highest junction temperature.
2. The minimum IOCSET from the specification table.
3. Determine IPEAK for IPEAK $>\operatorname{IOUT}(\mathrm{MAX})+(\Delta \mathrm{I}) / 2$, where $\Delta \mathrm{I}$ is the output inductor ripple current.

For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection'.

A small ceramic capacitor should be placed in parallel with ROCSET to smooth the voltage across ROCSET in the presence of switching noise on the input voltage.

## Output Voltage Program

The output voltage of a RC5039 converter is programmed to discrete levels between 2.0 VDC and 3.5 VDC . The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a 4-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the 16 combinations of open or short connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the over-voltage protection.

Table 1. Output Voltage Program

| PIN NAME |  |  |  | NOMINAL <br> DACOUT <br> VID3 |
| :---: | :---: | :---: | :---: | :---: |
| VID2 | VID1 | VID0 | VOLTAGE |  |
| 1 | 1 | 1 | 1 | 2.0 |
| 1 | 1 | 1 | 0 | 2.1 |
| 1 | 1 | 0 | 1 | 2.2 |
| 1 | 1 | 0 | 0 | 2.3 |
| 1 | 0 | 1 | 1 | 2.4 |
| 1 | 0 | 1 | 0 | 2.5 |
| 1 | 0 | 0 | 1 | 2.6 |
| 1 | 0 | 0 | 0 | 2.7 |
| 0 | 1 | 1 | 1 | 2.8 |
| 0 | 1 | 1 | 0 | 2.9 |
| 0 | 1 | 0 | 1 | 3.0 |
| 0 | 1 | 0 | 1 | 3.1 |
| 0 | 0 | 1 | 1 | 3.2 |
| 0 | 0 | 1 | 0 | 3.3 |
| 0 | 0 | 0 | 1 | 3.4 |
| 0 | 0 | 0 | 0 | 3.5 |

Note:

1. $0=$ Connected to GND or VSS, $1=$ OPEN

The DAC function is a precision non-inverting summation amplifier shown in Figure 3. The resistor values shown are only approximations of the actual precision values used. Grounding any combination of the VID pins increases the DACOUT voltage. The 'open' circuit voltage on the VID pins is the band gap reference voltage, 1.26 V .


Figure 3. DAC Function Schematic

## Application Guidelines

## Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding.

Figure 4 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in Figure 4 should be located as close together as possible. Please note that the capacitors CIN and CO each represent numerous physical capacitors. Locate the RC5039 within 3 inches of the MOSFET, Q1. The circuit traces for the MOSFET's gate and source connections from the RC5039 must be sized to handle up to 1A peak current.


Figure 4. Printed Circuit Board Power and Ground planes or Islands

Figure 5 shows the circuit traces that require additional lay-out consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the SS PIN and locate the capacitor, CSS close to the SS pin because the internal current source is only $10 \mu \mathrm{~A}$. Provide local $\mathrm{V}_{\mathrm{CC}}$ decoupling between $\mathrm{V}_{\mathrm{CC}}$ and GND pins. Locate the capacitor, CBOOT as close as practical to the BOOT and PHASE pins.


Figure 5. Printed Circuit Board Small Signal Layout Guidelines

## Feedback Compensation

Figure 6 highlights the voltage-mode control loop for a buck converter. The output voltage (VOUT) is regulated to the reference voltage level. The error amplifier (Error Amp) output (VE/A) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated (PWM) wave with an amplitude of VIN at the PHASE node. The PWM wave is smoothed by the output filter (LO and CO).

The modulator transfer function is the small-signal transfer function of VOUT/VE/A. This function is dominated by a DC Gain and the output filter (LO and CO), with a double pole break frequency at FLC and a zero at FESR. The DC Gain of the modulator is simply the input voltage ( $\mathrm{V}_{\text {IN }}$ ) divided by the peak-to-peak oscillator voltage $\Delta$ VOSC.


Figure 6. Voltage-Mode Buck Converter Compensation

## Modulator Break Frequency Equations

$$
\mathrm{F}_{\mathrm{LC}}=\frac{1}{2 \pi \cdot \sqrt{\mathrm{~L}_{\mathrm{O}} \cdot \mathrm{C}_{\mathrm{O}}}} \quad \mathrm{~F}_{\mathrm{ESR}}=\frac{1}{2 \pi \cdot \mathrm{ESR} \cdot \mathrm{C}_{\mathrm{O}}}
$$

The compensation network consists of the error amplifier (internal to the RC5039) and the impedance networks $\mathrm{Z}_{\mathrm{IN}}$ and ZFB. The goal of the compensation network is to provide a closed loop transfer function with the highest 0 dB crossing frequency ( f 0 dB ) and adequate phase margin. Phase margin
is the difference between the closed loop phase at f0dB and $180^{\circ}$. The equations below relate the compensation network's poles, zeros and gain to the components ( $\mathrm{R} 1, \mathrm{R} 2, \mathrm{R} 3, \mathrm{C} 1, \mathrm{C} 2$, and C3) in Figure 6. Use these guidelines for locating the poles and zeros of the compensation network:

1. Pick Gain (R2/R1) for desired converter bandwidth
2. Place $1^{\mathrm{ST}}$ Zero Below Filter's Double Pole ( $\sim 75 \%$ FLC )
3. Place $2^{\text {ND }}$ Zero at Filter's Double Pole
4. Place $1^{\mathrm{ST}}$ Pole at the ESR Zero
5. Place $2^{\text {ND }}$ Pole at Half the Switching Frequency
6. Check Gain against Error Amplifier's Open-Loop Gain
7. Estimate Phase Margin - Repeat if Necessary

## Compensation Break Frequency Equations

$$
\begin{array}{ll}
\mathrm{F}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot \mathrm{C} 1} & \mathrm{~F}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot\left(\frac{\mathrm{C} 1 \cdot \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)} \\
\mathrm{F}_{\mathrm{Z} 2}=\frac{1}{2 \pi \cdot(\mathrm{R} 1+\mathrm{R} 3) \cdot \mathrm{C} 3} & \mathrm{~F}_{\mathrm{P} 2}=\frac{1}{2 \pi \cdot \mathrm{R} 3 \cdot \mathrm{C} 3}
\end{array}
$$

Figure 7 shows an asymptotic plot of the DC-DC converter's gain vs. frequency. The actual Modulator Gain has a high gain peak due to the high Q factor of the output filter and is not shown in Figure 7. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at Fp 2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 7 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain.


Figure 7. Asymptotic Bode Plot of Converter Gain

The compensation gain uses external impedance networks $\mathrm{Z}_{\mathrm{FB}}$ and $\mathrm{Z}_{\mathrm{IN}}$ to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with $-20 \mathrm{~dB} /$ decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin.

## Component Selection Guidelines

## Output Capacitor Selection

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate $(\mathrm{di} / \mathrm{dt})$ and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above $1 \mathrm{~A} / \mathrm{ns}$. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) $1 \mu \mathrm{~F}$ ceramic capacitors in the 1206 surface-mount package.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient.
An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

## Output Inductor Selection

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:

$$
\Delta \mathrm{I}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{FS} \times \mathrm{L}} \cdot \frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \quad \Delta \mathrm{~V}_{\mathrm{RIPPLE}}=\Delta \mathrm{I} \times \mathrm{ESR}
$$

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the RC5039 will provide either $0 \%$ or $100 \%$ duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$
\mathrm{t}_{\text {RISE }}=\frac{\mathrm{L}_{\mathrm{O}} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}} \quad \mathrm{t}_{\mathrm{FALL}}=\frac{\mathrm{L}_{\mathrm{O}} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{V}_{\text {OUT }}}
$$

where: ITRAN is the transient load current step, tRISE is the response time to the application of load, and tFALL is the response time to the removal of load. With a +5 V input source, the worst case response time can be either at the application or removal of load and dependent upon the DACOUT setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

## Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the anode of Schottky diode D2.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately $1 / 2$ the DC load current.

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MVGX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

## MOSFET Selection/Considerations

The RC5039 requires an N-channel power MOSFET. It should be selected based upon $\mathrm{RDS}(\mathrm{ON})$, gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for the MOSFET. Switching losses also contribute to the overall MOSFET power loss (see the equations below). These equations assume linear voltage-current transitions and are approximations. The gate-charge losses are dissipated by the RC5039 and don't heat the MOSFET. However, large gate-charge increases the switching interval, tSW, which increases the upper MOSFET switching losses. Ensure that the MOSFET is within its maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heat-sink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.
$\mathrm{P}_{\mathrm{COND}}=\mathrm{I}_{\mathrm{O}}^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{D}$
$\mathrm{P}_{\mathrm{SW}}=\frac{1}{2} \mathrm{I}_{\mathrm{O}} \times \mathrm{V}_{\text {IN }} \times \mathrm{t}_{\text {SW }} \times \mathrm{Fs}$

Where: D is the duty cycle $=\mathrm{VOUT} / \mathrm{V}_{\text {IN }}$, tSW is the switching interval, and Fs is the switching frequency

Standard-gate MOSFETs are normally recommended for use with the RC5039. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFET's absolute gate-tosource voltage rating determine whether logic-level MOSFETs are appropriate.

Figure 8 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from VCC. The boot capacitor, CBOOT, develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of VCC less the boot diode drop $(\mathrm{VD})$ when the Schottky diode, D 2 , conducts. Logic-level MOSFETs can only be used if the MOSFET's absolute gate-to-source voltage rating exceeds the maximum voltage applied to $\mathrm{V}_{\mathrm{CC}}$.


Figure 8. Upper Gate Drive - Bootstrap Option
Figure 9 shows the upper gate drive supplied by a direct connection to VCC . This option should only be used in converter systems where the main input voltage is +5 VDC or less. The peak upper gate-to-source voltage is approximately VCC less the input supply. For +5 V main power and + 12 VDC for the bias, the gate-to-source voltage of Q 1 is 7 V . A logic-level MOSFET is a good choice for Q1 under these conditions.


Figure 9. Upper Gate Drive - Direct Vcc Drive Option

## Schottky Selection

Rectifier D2 conducts when the upper MOSFET Q1 is off. The diode should be a Schottky type for low power losses. The power dissipation in the Schottky rectifier is approximated by:
$P_{D}=I_{O} \times V_{f} \times(1-D)$
Where: $D$ is the duty cycle $=\mathrm{VO} / \mathrm{V}_{\text {IN }}$, and $\mathrm{V}_{\mathrm{f}}$ is the Schottky forward voltage drop

In addition to power dissipation, package selection and heatsink requirements are the main design tradeoffs in choosing the Schottky rectifier. Since the three factors are interrelated,
the selection process is an iterative procedure. The maximum junction temperature of the rectifier must remain below the manufacturer's specified value, typically $125^{\circ} \mathrm{C}$. By using the package thermal resistance specification and the Schottky power dissipation equation (shown above), the junction temperature of the rectifier can be estimated. Be sure to use the available airflow and ambient temperature to determine the junction temperature rise.

## RC5039 DC-DC Converter Application Circuit

The figure below shows an application circuit of a DC-DC Converter for an Intel Pentium Pro microprocessor.


Figure 10. Pentium Pro DC-DC Converter

## Notes:

Notes:

Notes:

## Mechanical Dimensions

## 16 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .386 | .394 | 9.80 | 10.00 | 2 |
| E | .150 | .158 | 3.81 | 4.00 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.80 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 16 |  |  | 16 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Temperature Range ( $\left.{ }^{\circ} \mathbf{C}\right)$ | Package | Pkg. No. |
| :--- | :---: | :---: | :---: |
| RC5039CB | 0 to 70 | 16 Lead SOIC | M16.15 |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5040

## Programmable Synchronous DC－DC Converter

## Features

－Programmable output from 2．1V to 3.5 V using integrated 4－bit DAC
－ $87 \%$ efficiency
－Oscillator frequency adjustable from 200 KHz to 1 MHz
－On－chip Power Good and Output Enable functions
－Excellent transient response
－Over－Voltage Protection
－Short Circuit Protection
－Precision trimmed low TC voltage reference
－ 20 pin SOIC package
－Meets Intel Pentium ${ }^{\circledR}$ Pro VRM specifications using minimum number of external components

## Applications

－Programmable power supply for Pentium ${ }^{\circledR}$ Pro and Pentium ${ }^{\circledR}$ based CPU motherboards
－VRM module for Pentium ${ }^{\circledR}$ Pro CPU
－Programmable power supply for high current microprocessors

## Description

The RC5040 is a synchronous mode DC－DC controller IC which provides an accurate，programmable output for Pentium ${ }^{\circledR}$ Pro CPU applications．Using an integrated 4－bit DAC to accept a voltage identification（VID）code directly from the CPU，the RC5040 can generate precise output voltages between 2.1 V and 3.5 V in 100 mV increments． Output load currents in excess of 12A can be delivered using minimal external circuitry．The RC5040 is designed to operate in a standard PWM control mode under heavy load conditions and in PFM control mode while supplying light loads for optimal efficiency．An on－board precision low TC voltage reference eliminates the requirement for external components in order to achieve tight voltage regulation． The Pentium Pro ${ }^{\circledR} \mathrm{CPU}$ is continuously protected by an integrated Power Good function，which sends an active－low interrupt signal to the CPU in the event that the output voltage is out of tolerance．The internal oscillator can be programmed to operate over a range of 200 KHz to 1 MHz to allow flexibility in choosing external components．

## Block Diagram



## Pin Assignments

| CEXT | 1 | 20 | $\square$ | VID0 |
| :---: | :---: | :---: | :---: | :---: |
| ENABLE | 2 | 19 | $\square$ | VID1 |
| PWRGD | 3 | 18 |  | VID2 |
| IFB | 4 | 17 |  | VID3 |
| VFB | 5 | 16 |  | VREF |
| VCCA | 6 | 15 | $\square$ | GNDA |
| VCCD | 7 | 14 | $\square$ | GNDD |
| VCCP | 8 | 13 |  | VCCQP |
| LODRV | 9 | 12 | $\square$ | HIDRV |
| GNDP | 10 | 11 | $\square$ | GNDP |
|  |  | 0-02 |  |  |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | CEXT | Oscillator capacitor connection. Connecting an external capacitor to this pin sets the internal oscillator frequency from 200 KHz to 1 MHz . Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | ENABLE | Output Enable. Open collector/TTL input. Logic LOW will disable output. A $10 \mathrm{~K} \Omega$ internal pull-up resistor assures correct operation if pin is left unconnected. |
| 3 | PWRGD | Power Good output flag. Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within $\pm 10 \%$ of nominal. |
| 4 | IFB | High side current feedback. Pins short 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. |
| 5 | VFB | Voltage feedback. Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. |
| 6 | VCCA | Analog VCc. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 7 | VCCD | Digital Vcc. Connect to system 5 V supply and decouple to ground with $4.7 \mu \mathrm{~F}$ tantalum capacitor. |
| 8 | VCCP | Power VCc for low side FET driver. Connect to system 5V supply. |
| 9 | LODRV | Low side FET driver output. Connect this pin to the gate of the N-channel MOSFET M3 in Figure 2. The trace from this pin to the MOSFET gate should be as short as possible (less than 0.5"). See Application Information for details. |
| 10, 11 | GNDP | Power ground. Return pin for high currents flowing in pins 12 and 13 (HIDRV and VCCQP). Connect to low impedance ground. See Application Information for details. |
| 12 | HIDRV | High side FET driver output. Connect this pin to the gate of the N-channel MOSFETs M1 and M2 in Figures 1 and 2. The trace from this pin to the MOSFET gates should be kept as short as possible (less than 0.5"). See Application Information for details. |
| 13 | VCCQP | Power Vcc for high side FET driver. VCCQP must be connected to a voltage of at least VCCA + VGS,ON (M1). See Application Information for details. |
| 14 | GNDD | Digital ground. Return path for digital logic. This pin should be connected to system ground so that ground loops are avoided. See Application Information for details. |

## Pin Definitions (continued)

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :--- |
| 15 | GNDA | Analog ground. Return path for low power analog circuitry. Connect to system <br> ground so that ground loops are avoided. See Application Information for details. |
| 16 | VREF | Reference voltage test point. This pin provides access to the DAC output and <br> should be decoupled to ground using a 0.1 $\mu$ F capacitor. No load should be <br> connected to this pin. |
| $17-20$ | VID3 - <br> VID0 | Voltage identification (VID) code inputs. These open collector/TTL compatible <br> inputs will program the output voltage over the ranges specified in Table 1. Internal <br> $10 \mathrm{~K} \Omega$ pull-up resistors assure correct operation if pins are left unconnected. |

## Absolute Maximum Ratings ${ }^{1}$

| Supply Voltages, VCCA, VCCD, VCCP | 13 V |
| :--- | :---: |
| Supply Voltage for high side FET, VCCQP | 13 V |
| Voltage Identification Code Inputs, VID3-VID0 | 13 V |
| Junction Temperature, TJ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltages, VCCA, VCCD, VCCP |  |  |  |  |  |
| High side FET supply, VCCQP |  | 4.5 | 5 | 7 | V |
| VID Code Input Voltage, Logic HIGH |  | 9 | 10 | 12 | V |
| VID Code Input Voltage, Logic LOW |  | 2 |  |  | V |
| PWRGD HIGH Threshold |  |  |  | 0.8 | V |
| PWRGD LOW Threshold |  |  |  | +7 | $\%$ VREF |
| Operating Ambient Temperature, TA | -7 |  |  | \%VREF |  |

## Notes:

1. In non-synchronous operation, VCCP must be connected to GND.

## Electrical Specifications

$\left(\mathrm{V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCD}}=5 \mathrm{~V}\right.$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$, See Table 1. | - | 2.0 |  | 3.5 | V |
| Output Current ${ }^{1}$ |  |  |  | 12.5 | 14.5 | A |
| Setpoint Accuracy ${ }^{2}$ | ILOAD $=5.25 \mathrm{~A}$ |  |  | 1.0 | 1.5 | \% |
| Output Temperature Drift | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ | - |  | +40 |  | ppm/ |
| Load Regulation | ILOAD $=0.5$ to 12.5 A | - |  | -1.0 |  | \%Vo |
| Line Regulation | $\mathrm{V}_{\mathrm{IN}}=4.75-5.25 \mathrm{~V}, \mathrm{I}$ LOAD $=12.5 \mathrm{~A}$ | - |  | +0.14 |  | \%Vo |
| Output Ripple/Noise, pk-pk | VOUT $=2.1-3.5 \mathrm{~V}, 20 \mathrm{MHz} \mathrm{BW}$ | - |  | 30 |  | mV |
| Cumulative Accuracy ${ }^{3}$ | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ | - |  | $\pm 3.3$ | $\pm 5.0$ | \% |
| Efficiency | ILOAD $=12.5 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$ | - | 80 | 85 |  | \% |

## Electrical Specifications (continued)

$\left(\mathrm{V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCD}}=5 \mathrm{~V}\right.$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted) The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Short Circuit Detect Threshold | Internal comparator offset | $\bullet$ | 100 | 120 | 140 | mV |
| Output Current Driver |  |  | 0.5 | 1.0 |  | A |
| Power Dissipation | No load |  |  | 0.1 | 0.2 | W |
| Thermal Impedance, ӨJA |  |  |  | 80 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Response Time, Sleep to Full Load |  |  | 10 |  | $\mu \mathrm{~s}$ |  |
| Oscillator Frequency Range ${ }^{4}$ |  |  | 0.2 |  | 1 | MHz |
| Oscillator Frequency Accuracy | excludes tolerance of CEXT |  |  | 10 |  | $\%$ |
| Maximum Duty Cycle in PWM Mode |  |  | 90 | 95 |  | $\%$ |
| Minimum Pulse Width in PFM Mode |  |  |  | 100 | ns |  |
| Response Time to Short Circuit |  |  |  | 10 | 30 | ns |
| Soft Start Duration at Power-Up |  |  |  | 100 |  | mV |
| Load Transient, 0.5 to 12.5A step | Slew rate =30A/us |  |  |  |  |  |

## Notes:

1. The maximum output current is limited only by the external components used and their thermal limitations. For loads greater than 12.5 A , adequate thermal management is required to achieve optimal performance and reliability.
2. Setpoint Accuracy includes Output Ripple/Noise.
3. Cumulative Accuracy is determined by Setpoint Accuracy, Line and Load Regulation, Output Ripple/Noise, Transient Performance and Temperature Drift.
4. See Typical Operating Characteristics.

Table 1. Voltage Identification Codes ${ }^{1}$

| Pentium Pro ${ }^{\text {™ }}$ Processor Pins |  |  |  | VID Setpoint | Setpoint Accuracy ${ }^{2}$ (mV) | Cumulative Accuracy ${ }^{3}$ (mV) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID3 | VID2 | VID1 | VIDO |  |  |  |
| 1 | 1 | 1 | 1 | 2.0 | - | - |
| 1 | 1 | 1 | 0 | 2.1 | $\pm 31$ | $\pm 105$ |
| 1 | 1 | 0 | 1 | 2.2 | $\pm 33$ | $\pm 110$ |
| 1 | 1 | 0 | 0 | 2.3 | $\pm 34$ | $\pm 115$ |
| 1 | 0 | 1 | 1 | 2.4 | $\pm 36$ | $\pm 120$ |
| 1 | 0 | 1 | 0 | 2.5 | $\pm 37$ | $\pm 125$ |
| 1 | 0 | 0 | 1 | 2.6 | $\pm 39$ | $\pm 130$ |
| 1 | 0 | 0 | 0 | 2.7 | $\pm 40$ | $\pm 135$ |
| 0 | 1 | 1 | 1 | 2.8 | $\pm 42$ | $\pm 140$ |
| 0 | 1 | 1 | 0 | 2.9 | $\pm 43$ | $\pm 145$ |
| 0 | 1 | 0 | 1 | 3.0 | $\pm 45$ | $\pm 150$ |
| 0 | 1 | 0 | 0 | 3.1 | $\pm 46$ | $\pm 155$ |
| 0 | 0 | 1 | 1 | 3.2 | $\pm 48$ | $\pm 160$ |
| 0 | 0 | 1 | 0 | 3.3 | $\pm 49$ | $\pm 165$ |
| 0 | 0 | 0 | 1 | 3.4 | $\pm 51$ | $\pm 170$ |
| 0 | 0 | 0 | 0 | 3.5 | $\pm 60$ | $\pm 175$ |

## Notes:

1. $0=$ processor pin connected to VSS. $1=$ Open.
2. Setpoint Accuracy includes Output Ripple/Noise.
3. Cumulative Accuracy includes Setpoint Accuracy, Line \& Load Regulation, Transient Effects and Temperature Drift.

## Typical Operating Characteristics

(VCCA, VCCD $=5 \mathrm{~V}$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)







## Typical Operating Characteristics (continued)



Time (500ns/division)

Transient Response, 0.5A to 12.5A Step


Time ( $200 \mu \mathrm{~s} /$ division)


FET Driver Supply, VCCQP ( l $_{\text {LOAD }}=12.5 \mathrm{~A}$ using charge pump)


Time (1 $\mu \mathrm{s} /$ division)

AC Ripple Response, 12.5A Load


Time (1 $\mu \mathrm{s} /$ division)


65-5040-08

## Test Circuits



Figure 1. Non-Synchronous DC-DC Converter Application Schematic


Figure 2. Synchronous DC-DC Converter Application Schematic

Table 2. RC5040 Bill of Materials

| Reference | Part Number | Description | Relevant Spec. |
| :---: | :---: | :---: | :---: |
| C4, C5, C7-C10 | Panasonic ECU-V1H104ZFX | $0.1 \mu \mathrm{~F} 50 \mathrm{~V}$ capacitor |  |
| C6 | Panasonic ECSH1CY475R | $4.7 \mu \mathrm{~F} 16 \mathrm{~V}$ capacitor |  |
| Cext | Panasonic ECU-V1H121JCG | 39pF capacitor |  |
| C12 | Panasonic ECSH1CY105R | $1 \mu \mathrm{~F} 16 \mathrm{~V}$ capacitor |  |
| C1, C2, C3 | Sanyo 6MV1000GX | $1000 \mu \mathrm{~F} 6.3 \mathrm{~V}$ electrolytic capacitor |  |
| C11 | Panasonic ECU-V1H224ZFX | $0.22 \mu \mathrm{~F} 50 \mathrm{~V}$ capacitor |  |
| C13-C15 | Sanyo 6MV1500GX | 1500 $\mu \mathrm{F} 6.3$ electrolytic capacitor | ESR < 0.047 S |
| DS1 | General Instrument SS32 | Schottky Diode | 3A, 20V |
| DS2 | General Instrument IN5817 | 7 | 8 |
| 8 | Skynet 320-8107 | $1.3 \mu \mathrm{H}$ inductor |  |
| L2 ${ }^{1}$ | Skynet 320-6110 | $2.5 \mu \mathrm{H}$ inductor |  |
| M1, M2 ${ }^{2}$ | Fuji 2SK1388 | N-Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \mathrm{RDS}_{\mathrm{DS}}(\mathrm{ON})<37 \mathrm{~m} \Omega \\ & \mathrm{~V}_{\mathrm{GS}}<4 \mathrm{~V}, \mathrm{ID}>20 \mathrm{~A} \end{aligned}$ |
| RSENSE | Copel A.W.G \#18 | $6 \mathrm{~m} \Omega \mathrm{CuNi}$ Alloy Wire Resistor |  |
| R1-R4, R6, R7 | Panasonic ERJ-6ENF10.0KV | 10K 5\% Resistors |  |

## Notes:

1. The inductor L 2 is recommended to isolate the 5 V input supply from current surges caused by MOSFET switching. L2 is not required for normal operation and may be omitted if desired.
2. A total of 3 MOSFETs are recommended only for the synchronous DC-DC converter application. For the non-synchronous application, the low side MOSFET M3 is not used.

## Application Information

## Simple Step-Down Converter



Figure 3. Simple Buck DC-DC Converter
Figure 3 illustrates a step-down DC-DC converter with no feedback control. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5040. Referring to Figure 3, the basic operation begins by closing the switch S 1 . When S 1 is closed, the input voltage $\mathrm{V}_{\text {IN }}$ is impressed across inductor L 1 . The current flowing in this inductor is given by the following equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{T}_{\mathrm{ON}}}{\mathrm{L} 1}$
where $\mathrm{T}_{\mathrm{ON}}$ is the duty cycle (the time when S 1 is closed).
When S1 opens, the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{T}_{\mathrm{S}}-\mathrm{T}_{\mathrm{ON}}\right)}{\mathrm{L} 1}$
where: $\mathrm{T}_{\mathrm{S}}$ is the overall switching period.
( $\mathrm{T}_{\mathrm{S}}-\mathrm{T}_{\mathrm{ON}}$ ) is the time during which S 1 is open.
By solving these two equations, we can arrive at the basic relationship for the output voltage of a step-down converter:
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}\right)$
In order to obtain a more accurate approximation for VOUT, we must also include the forward voltage $\mathrm{V}_{\mathrm{D}}$ across diode D1 and the switching loss, Vsw. After taking into account these factors, the new relationship becomes:
$\mathrm{V}_{\text {OUT }}=\left(\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\mathrm{SW}}\right) \frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}-\mathrm{V}_{\mathrm{D}}$

## Overview

The RC5040 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5040 can be configured to deliver more than 14.5 A of output current. During heavy loading conditions, the RC5040 functions as a current-mode PWM stepdown regulator. Under light loads, the regulator functions in the PFM (pulse frequency modulation), or pulse skipping mode. The controller will sense the load level and switch between the two operating modes automatically, thus optimizing its efficiency under all loading conditions.


Figure 4. Typical Switching Waveforms

## Main Control Loop

Refer to the Block Diagram on page 1. The control loop of the regulator contains two main sections; the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block.

The additional comparators in the analog control section set the thresholds of where the RC5040 enters its pulse skipping mode during light loads as well as the point at which the maximum current comparator disables the output drive signals to the external power MOSFETs.

The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output
pin that controls the external power MOSFET. The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5040 to operate at clock speeds as high as 1 MHz .

## High Current Output Drivers

The RC5040 contains two identical high current output drivers which utilize high speed bipolar transistors arranged in a push-pull configuration. Each driver is capable of delivering 1A of current in less than 100ns. Each driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity. The HIDRV driver has a power supply, VCCQP, which is boot-strapped from a flying capacitor as illustrated in Figure 2. Using this configuration, C 12 is alternately charged from VCC via the Schottky diode DS2 and then boosted up when the FET is turned on. This scheme provides a VCCQP voltage equal to $2 \cdot \mathrm{VCC}-\mathrm{VDS}(\mathrm{DS} 2)$, or approximately 9.5 V with $\mathrm{VCC}=$ 5 V . This voltage is sufficient to provide the 9 V gate drive to the external MOSFET required in order to achieve a low Rds(on). Since the low side synchronous FET is referenced to ground (refer to Figure 4), there is no need to boost the gate drive voltage and its VCCP power pin can be tied to VCC. See Typical Operating Characteristics for typical full load VCCQP waveform.

## Internal Voltage Reference

The reference included in the RC5040 is a 1.24 V precision band-gap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference input is the resulting output from an integrated 4-bit DAC. The DAC is provided in accordance with the Pentium Pro specification guideline, which requires the DC-DC converter output to be directly programmable via a 4-bit voltage identification (VID) code. This code will scale the reference voltage from 2.0 V (no CPU ) to 3.5 V in 100 mV increments. For guaranteed stable operation under all loading conditions, a $10 \mathrm{~K} \Omega$ pull-up resistor and $0.1 \mu \mathrm{~F}$ of decoupling capacitance should be connected to the VREF pin.

## Power Good

The RC5040 Power Good function is designed in accordance with the Pentium Pro DC-DC converter specification and provides a constant voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed $\pm 7 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5040.

## Output Enable (OUTEN)

The DC-DC converter accepts an open collector signal for controlling the output voltage. A logic low on the ENABLE pin disables the output voltage. When disabled, the PWRGD output is in the low state. This feature is available for the RC5040 only.

## Upgrade Present (UP\#)

Intel's specifications state that the DC-DC converter must accept an open collector signal, used to indicate the presence of an upgrade processor. The typical state is high (standard CPU). When in the low or ground state (OverDrive processor present), the output voltage must be disabled unless the converter can supply the OverDrive processor's specifications. When disabled, the PWRGD output must be in the low state. Since the RC5040 can supply the OverDrive processor specifications, the UP\# signal is not required.

## Over-Voltage Protection

The RC5040 provides a constant monitor of the output voltage for protection against overvoltage conditions. If the voltage at the VFB pin exceeds $20 \%$ of the selected program voltage, an overvoltage condition will be assumed, and the RC5040 will disable the output drive signal to the MOSFET(s).

## Short Circuit Protection

A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When voltage developed across the sense resistor exceeds the comparator threshold voltage, the RC5040 will disable the output drive signal to the MOSFET(s).

The DC-DC converter returns to normal operation after the fault has been removed, for either an overvoltage or a short circuit condition.

## Oscillator

The RC5040 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 200 KHz and 1 MHz . This scheme allows maximum flexibility in setting the switching frequency as well as choosing external components.

In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor, and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller.

As the operating frequency is increased, the user should note that the efficiency losses due to switching are relatively fixed per switching cycle. Therefore, as the switching frequency is increased, so is the contribution toward efficiency due to switching losses.

Careful analysis of the RC5040 DC-DC controller has resulted in an optimal operating frequency of 650 KHz , which allows the use of smaller inductive and capacitive components while maximizing peak efficiency under all operating conditions.

## Design Considerations and Component Selection

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}(o n)}<37$ $\mathrm{m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}<4 \mathrm{~V}$
- Power package with low thermal resistance
- Drain current rating of 20 A minimum
- Drain-Source voltage $>15 \mathrm{~V}$

The on-resistance $(\operatorname{Rds}(o n))$ is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 5 presents a list of suitable MOSFETs for this application.

Table 5. MOSFET Selection Table

| Manufacturer \& Model \# | Conditions ${ }^{1}$ |  | RDS, on(m ) |  | Package | Thermal Resistance |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ. | Max. |  |  |
| Fuji | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=4 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{D}}=17.5 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 25 | 37 | TO-220 | $\Phi \mathrm{JA}=75$ |
|  |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ | 37 | - |  |  |
| Siliconix | $\begin{aligned} & V_{G S}=4.5 \mathrm{~V}, \\ & I_{D}=5 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 16.5 | 20 | $\begin{gathered} \hline \text { SO-8 } \\ \text { (SMD) } \end{gathered}$ | $\Phi J$ A $=50$ |
| SI4410DY |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ | 28 | 34 |  |  |
| National Semiconductor NDP706AL | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=5 \mathrm{~V}, \\ & \mathrm{ID}=40 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 13 | 15 | TO-220 | $\begin{gathered} \Phi \mathrm{JA}=62.5 \\ \Phi \mathrm{JC}=1.5 \end{gathered}$ |
| NDP706AEL |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ | 20 | 24 |  |  |
| National Semiconductor | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=10 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 31 | 40 | TO-220 | $\begin{gathered} \hline \Phi \mathrm{JA}=62.5 \\ \Phi \mathrm{JC}=2.5 \end{gathered}$ |
| NDP603AL |  | $\mathrm{T}_{J}=125^{\circ} \mathrm{C}$ | 42 | 54 |  |  |
| National Semiconductor | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=5 \mathrm{~V}, \\ & \mathrm{ID}=24 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 22 | 25 | TO-220 | $\begin{gathered} \hline \text { JJ }=62.5 \\ \Phi \mathrm{JC}=1.5 \end{gathered}$ |
| NDP606AL |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ | 33 | 40 |  |  |
| Motorola | $\begin{aligned} & \mathrm{VGS}=5 \mathrm{~V}, \\ & \mathrm{ID}=37.5 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 6 | 9 | $\begin{aligned} & \hline \text { TO-263 } \\ & \text { (D2 PAK) } \\ & \hline \end{aligned}$ | $\begin{gathered} \hline \mathrm{JJ}=62.5 \\ \Phi \mathrm{JC}=1.0 \end{gathered}$ |
| MTB75N03HDL |  | $\mathrm{T}_{J}=125^{\circ} \mathrm{C}$ | 9.3 | 14 |  |  |
| Int. Rectifier | $\begin{aligned} & \mathrm{VGS}=5 \mathrm{~V}, \\ & \mathrm{ID}=31 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | - | 28 | TO-220 | $\begin{gathered} \hline \mathrm{JJ}=62.5 \\ \Phi \mathrm{JC}=1.0 \end{gathered}$ |
| IRLZ44 |  | $\mathrm{T}_{J}=125^{\circ} \mathrm{C}$ | - | 46 |  |  |
| Int. Rectifier | $\begin{aligned} & V_{G S}=4.5 \mathrm{~V}, \\ & I_{D}=28 \mathrm{~A} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | - | 19 | TO-220 | $\begin{gathered} \Phi \mathrm{JA}=62.5 \\ \Phi \mathrm{JC}=1.0 \end{gathered}$ |
| IRL3103S |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  | 31 |  |  |

Note: $\operatorname{RDS}(\mathrm{ON})$ values at $\mathrm{T}=125^{\circ} \mathrm{C}$ for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only. Only National Semiconductor offers maximum values at $\mathrm{TJ}=125^{\circ} \mathrm{C}$.

## Two MOSFETs in Parallel

We recommend that two MOSFETs be used in parallel instead of one single MOSFET. Significant advantages are realized using two MOSFETs in parallel:

## - Significant reduction of power dissipation.

Maximum current of 14 A with one MOSFET:
$\mathrm{P}_{\text {MOSFET }}=\left(\mathrm{I}^{2}\right.$ RDS(ON) $)($ Duty Cycle $)=$
$(14)^{2}(0.050 *)(3.3+0.4) /(5+0.4-0.35)=7.2 \mathrm{~W}$
With two MOSFETs in parallel:
PMOSFET $=\left(I^{2} \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)($ Duty Cycle $)=(14 /$
$2)^{2}\left(0.037^{*}\right)(3.3+0.4) /(5+0.4-0.35)=1.3 \mathrm{~W} /$ FET

- *Note: $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ increases with temperature. Assume $\mathrm{R}_{\mathrm{DS}}(\mathrm{on})=25 \mathrm{~m} \Omega$ at $25^{\circ} \mathrm{C}$. $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ can easily increase to $50 \mathrm{~m} \Omega$ at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the $\mathrm{R}_{\mathrm{DS}}(\mathrm{on})$ to rise above the listed maximum value of $37 \mathrm{~m} \Omega$.
- Less heat sink required. With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, there will be considerably less heat sink required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at $2^{\circ} \mathrm{C} / \mathrm{W}$ and the motherboard serves as an excellent heat sink.
- Higher current capability. With thermal management under control, this on-board DC-DC converter is able to deliver load currents up to 14.5 A with no problem at all.


## MOSFET Gate Bias

Figure 5 employs a charge pump to provide gate bias. Capacitor CP is the charge pump deployed to boost the voltage of the RC5040 output driver. When the MOSFET switches off, the source of the MOSFET is at -0.6 V . VCCQP is charged through the Schottky diode to 4.5 V . Thus, the capacitor CP is charged to 5 V . When the MOSFET turns on, the source of the MOSFET voltage is equal to 5 V . The capacitor voltage follows, and hence provides a voltage at VCCQP equal to 10 V . The Schottky is required to provide the charge path when the MOSFET is off. The Schottky reverses bias when the VCCQP goes to 10 V . The charge pump capacitor, CP , needs to be a high Q and high frequency capacitor. A $1 \mu \mathrm{~F}$ ceramic capacitor is recommended here.


Figure 5. Charge Pump Configuration


Figure 6. R(DS) vs. VGs for Selected MOSFETs

## Converter Efficiency

Losses due to parasitic resistance in the switches, coil, and sense resistor dominate at high load-current level. The major loss mechanisms under heavy loads, in usual order of importance, are:

- MOSFET $I^{2}$ R Losses
- Inductor Coil Losses
- Sense Resistor Losses
- gate-charge losses
- diode-conduction losses
- transition losses
- Input Capacitor losses
- losses due to the operating supply current of the IC.

Efficiency of the converter under heavy loads can be calculated as follows:

Efficiency $=\frac{\mathrm{P}_{\text {OUT }}}{\mathrm{p}_{\text {IN }}}=\frac{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}}{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}+\mathrm{P}_{\text {LOSS }}}$,
where $\mathrm{P}_{\text {LOSS }}=\mathrm{PD}_{\text {MOSFET }}+\mathrm{PD}_{\text {INDUCTOR }}+\mathrm{PD}_{\text {RSENSE }}+\mathrm{PD}_{\mathrm{GATE}}+\mathrm{PD}_{\text {DIODE }}+\mathrm{PD}_{\text {TRAN }}+\mathrm{PD}_{\mathrm{CAP}}+\mathrm{PD}_{\mathrm{IC}}$

## Design Equations:

(1) $\mathrm{PD}_{\text {MOSFET }}=\mathrm{I}_{\mathrm{OUT}}^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times$ DutyCycle where DutyCycle $=\frac{V_{\text {OUT }}+V_{D}}{V_{\text {IN }}+V_{D}-V_{\text {SW }}}$
(2) PD $_{\text {INDUCTOR }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times \mathrm{R}_{\text {INDUCTOR }}$
(3) $\mathrm{PD}_{\text {RSENSE }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times \mathrm{R}_{\text {SENSE }}$
(4) $P_{\text {GATE }}=q_{G A T E} \times f \times 5 \mathrm{~V}$, where $q_{G A T E}$ is the gate charge and f is the switching frequency
(5) $\mathrm{PD}_{\text {DIODE }}=\mathrm{V}_{\mathrm{f}} \times \mathrm{I}_{\mathrm{OUT}}(1-$ Dutycycle $)$
(6) $\mathrm{PD}_{\text {TRAN }}=\frac{\mathrm{V}_{\mathrm{IN}}^{2} \times \mathrm{C}_{\text {RSS }} \times \mathrm{I}_{\text {LOAD }} \times \mathrm{f}}{\mathrm{I}_{\text {DRIVE }}}$, where $\mathrm{C}_{\text {RSS }}$ is the reverse transfer capacitance of the high-side MOSFET.
(7) $\mathrm{PD}_{\mathrm{CAP}}=\mathrm{I}_{\mathrm{RMS}} \stackrel{2}{ } \times \mathrm{ESR}$
(8) $\mathrm{PD}_{\mathrm{IC}}=\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}}$

## Example:

$$
\begin{aligned}
& \text { DutyCycle }=\frac{3.3+0.5}{5+0.5-0.3}=0.73 \\
& \mathrm{PD}_{\text {MOSFET }}=10^{2} \times 0.030 \times 0.73=2.19 \mathrm{~W} \\
& \mathrm{PD}_{\text {INDUCTOR }}=10^{2} \times 0.010=1 \mathrm{~W} \\
& \mathrm{PD}_{\text {RSENSE }}=10^{2} \times 0.0065=0.65 \mathrm{~W} \\
& \mathrm{PD}_{\text {GATE }}=\mathrm{CV} \times \mathrm{f} \times 5 \mathrm{~V}=1.75 \mathrm{nf} \times(9-1) \mathrm{V} \times 650 \mathrm{Khz} \times 5 \mathrm{~V}=0.045 \mathrm{~W} \\
& \mathrm{PD}_{\text {DIODE }}=0.5 \times 10(1-0.73)=1.35 \mathrm{~W} \\
& \mathrm{PD}_{\text {TRAN }}=\frac{5^{2} \times 400 \mathrm{pf} \times 10 \times 650 \mathrm{khz}}{0.7 \mathrm{~A}} \sim 0.010 \mathrm{~W} \\
& \mathrm{PD}_{\text {CAP }}=(7.5-2.5)^{2} \times 0.015=0.37 \mathrm{~W} \\
& \mathrm{PD}_{\text {IC }}=0.2 \mathrm{~W} \\
& \mathrm{PD}_{\text {LOSS }}=2.19 \mathrm{~W}+1.0 \mathrm{~W}+0.65 \mathrm{~W}+0.045 \mathrm{~W}+1.35 \mathrm{~W}+0.010 \mathrm{~W}+0.37 \mathrm{~W}+0.2 \mathrm{~W}=5.815 \mathrm{~W} \\
& \therefore \text { Efficiency }=\frac{3.3 \times 10}{3.3 \times 10+5.815} \sim 85 \%
\end{aligned}
$$

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the coil resistance (R1). The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency ( $>500 \mathrm{KHz}$ ) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400 KHz . Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: $P_{\text {LOSS }}=\mathrm{I}_{\mathrm{O}}^{2} \times$ R1. The value of the inductor is a function of the oscillator duty cycle ( $\mathrm{T}_{\mathrm{ON}}$ ) and the maximum inductor current (IPK). IPK can be calculated from the relationship:

$$
\mathrm{I}_{\mathrm{PK}}=\mathrm{I}_{\mathrm{MIN}}+\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{D}}}{\mathrm{~L}}\right) \mathrm{T}_{\mathrm{ON}}
$$

Where $T_{O N}$ is the maximum duty cycle and $V_{D}$ is the forward voltage of diode DS1.

Then the inductor value can be calculated using the relationship:

$$
\mathrm{L}=\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{O}}}{\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\mathrm{MIN}}}\right) \mathrm{T}_{\mathrm{ON}}
$$

Where $\mathrm{V}_{\text {SW }}\left(\mathrm{R}_{\mathrm{DSON}} \times \mathrm{IO}_{\mathrm{O}}\right)$ is the drain-to-source voltage of M1 when it is switched on.

## Implementing Short Circuit Protection

Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Fairchild Semiconductor has implemented a current sense methodology to disable the output drive signal to the MOSFET(s) when an over current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has the threshold voltage, nominally of 120 mV . Table 6 states the limits for the comparator threshold of the Switching Regulator.

Table 6. RC5040 Short Circuit Comparator Threshold Voltage

|  | Short Circuit Comparator <br> $\mathbf{V}_{\text {threshold ( }}$ (mV) |
| :---: | :---: |
| Typical | 120 |
| Minimum | 100 |
| Maximum | 140 |

When designing the external current sense circuitry, the designer must pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels.

The design equation used to set the short circuit threshold limit is as follows:
$R_{\text {SENSE }}=\frac{V_{\text {th }}}{I_{\text {SC }}}$, where: $I_{\text {SC }}=$ Output short circuit current
$\mathrm{I}_{\mathrm{SC}} \geq \mathrm{I}_{\text {inductor }}=\mathrm{I}_{\text {Load, } \max }+\frac{\left(\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\text {min }}\right)}{2}$
Where $\mathrm{I}_{\mathrm{pk}}$ and $\mathrm{I}_{\text {min }}$ are peak ripple current and $\mathrm{I}_{\text {load, }}$ max $=$ maximum output load current

The designer must also take into account the current ( $\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\mathrm{min}}$ ), or the ripple current flowing through the inductor under normal operation. Figure 7 illustrates the inductor current waveform for the RC5040 DC-DC converter at maximum load.


Figure 7. Typical DC-DC Converter Inductor Current Waveform

The calculation of this ripple current is as follows:
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\text {min }}\right)}{2}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}} \times \frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right)}{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}+\mathrm{V}_{\mathrm{D}}\right)} \mathrm{T}$
where: - $\mathrm{V}_{\mathrm{in}}=$ input voltage to Converter

- $\mathrm{V}_{\text {SW }}=$ voltage across Switcher (MOSFET) $=I_{\text {LOAD }} \times$ R $_{\text {DS(ON }}$
- $\mathrm{V}_{\mathrm{D}}=$ Forward Voltage of the Schottky diode
- $\mathrm{T}=$ the switching period of the converter $=1 / \mathrm{fs}$, where $\mathrm{f}_{\mathrm{S}}=$ switching frequency.

For an input voltage of 5 V , an output voltage of 3.3 V , an inductor value of $1.3 \mu \mathrm{H}$ and a switching frequency of 650 KHz (using CEXT $=39 \mathrm{pF}$ ), the inductor current can be calculated as
follows:
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\min }\right)}{2}=\frac{(5.0-14.5 \times 0.037-3.3)}{1.3 \times 10^{-6}} \times$
$\frac{(3.3+0.5)}{(5.0-14.5 \times 0.037+0.5)} \times \frac{1}{650 \times 10^{3}}=1.048 \mathrm{~A}$
Therefore, the peak current, IPK, through the inductor for a 14.5 A load is found to be:
$\mathrm{I}_{\mathrm{SC}} \geq \mathrm{I}_{\text {inductor }}=\mathrm{I}_{\text {Load, } \max }+\frac{\left(\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\text {min }}\right)}{2}=14.5+1=15.5 \mathrm{~A}$
As a result, the short circuit detection threshold must be at least 15.5 A .

The next step is to determine the value of the sense resistor. Including sense resistor tolerance, the sense resistor value can be approximated as follows
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{\mathrm{I}_{\mathrm{SC}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{1.0+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})$
Where TF = Tolerance Factor for the sense resistor.
There are several different type of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various type of sense resistors.

Table 7. Comparison of Sense Resistors ${ }^{1}$
$\left.\begin{array}{|l|l|l|l|l|l|}\hline & & \begin{array}{l}\text { Motherboard } \\ \text { Trace Resistor }\end{array} & \begin{array}{l}\text { Discrete Iron } \\ \text { Alloy } \\ \text { resistor (IRC) }\end{array} & \begin{array}{l}\text { Discrete Metal } \\ \text { Strip surface } \\ \text { mount resistor } \\ \text { (Dale) }\end{array} & \begin{array}{l}\text { Discrete MnCu } \\ \text { Alloy wire } \\ \text { resistor }\end{array}\end{array} \begin{array}{l}\text { Discrete } \\ \text { CuNi Alloy } \\ \text { wire resistor } \\ \text { (Copel) }\end{array}\right]$

## Notes:

1. Refer to Appendix A for Directory of component suppliers

Based on the Tolerance in the above table,

For Embedded PC Trace Resistor and for $\mathrm{I}_{\text {oad, }} \max =14.5 \mathrm{~A}$ :

$$
\begin{aligned}
& \mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th,min }}}{1.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF}) \\
& \quad=\frac{100 \mathrm{mV}}{1.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-29 \%)=4.6 \mathrm{~m} \Omega
\end{aligned}
$$

For discrete resistor and $\mathrm{I}_{\text {load, } \max }=14.5 \mathrm{~A}$ :

$$
\begin{aligned}
& \mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \min }}{1.0 \mathrm{~A}+\mathrm{I}_{\text {Load, } \max }} \times(1-\mathrm{TF}) \\
& \quad=\frac{100 \mathrm{mV}}{1.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-5 \%)=6.1 \mathrm{~m} \Omega
\end{aligned}
$$

For user convenience, Table 8 lists recommended Value for sense resistor for various load current using Embedded PC Trace Resistor or Discrete Resistor.

Table 8. Rsense for various load currents

| ILoad,max <br> $\mathbf{( A )}$ | RSENSE <br> PC Trace <br> Resistor $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete <br> Resistor $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 10.00 | 6.5 | 8.6 |
| 11.20 | 5.8 | 7.8 |
| 12.40 | 5.3 | 7.1 |
| 13.90 | 4.8 | 6.4 |
| 14.00 | 4.7 | 6.3 |
| 14.50 | 4.6 | 6.1 |

## RC5040 Short Circuit Current Characteristics

The RC5040 has a short circuit current characteristic that includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output with a sense resistor of $6 \mathrm{~m} \Omega$ is presented in the Typical Operating Characteristics section, page 5 . The converter performs with a normal load regulation characteristic until the voltage across the resistor reaches the internal short circuit threshold of 120 mV . At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit mode of control. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter.

## Schottky Diode Selection

The application circuit diagrams of Figures 1 and 2 show two Schottky diodes, DS1 and DS2. In synchronous mode, DS1 is used in parallel with M3 to prevent the lossy diode in the FET from turning on. DS2 serves a dual purpose. As configured, it allows the VCCQP supply pin of the RC5040 to be bootstrapped up to 9 V using capacitor C 12 . When the lower MOSFET M3 is turned on, one side of capacitor C12 is connected to ground while the other side of the capacitor is being charged up to voltage VIN - VD through DS2. The voltage that is then applied to the gate of the MOSFET is VCCQP - VSAT, or typically around 9V. A vital selection criteria for DS1 and DS2 is that they exhibit a very low forward voltage drop, as this parameter can directly affect the regulator efficiency. In non-synchronous mode, DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. Table 9 lists several suitable Schottky diodes. Note that the MBR2015CTL has a very low forward voltage drop. This diode is most ideal for application where output voltage is required to be less than 2.8 V .

Table 9. Schottky Diode Selection Table

| Manufacturer <br> Model \# | Conditions | Forward Voltage <br> $V_{F}$ |
| :--- | :---: | :---: |
| Philips | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| PBYR1035 | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR2035CT | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR1545CT | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.58 \mathrm{~V}$ |
| MBR2015CTL | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | $<0.48 \mathrm{~V}$ |

## Output Filter Capacitors

Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5 V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5040. The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET. Low "ESR" capacitors are best suited for this type of application and can influence the converter's efficiency if not chosen carefully. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths.

The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not
supply ESR data. A useful estimate of the ESR can be obtained using the following equation:
$\mathrm{ESR}=\frac{\mathrm{DF}}{2 \pi \mathrm{fC}}$
Where:

- DF is the dissipation factor of the capacitor
- f is the operating frequency
- C is the capacitance in farads

With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{~V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}
$$

Where $\Delta \mathrm{V}$ is the maximum voltage deviation due load transient
$\Delta \mathrm{T}$ is reaction time of the power source (Loop response time of the RC5040) and it is approximately $8 \mu \mathrm{~s}$
$I_{O}$ is the output load current
For $\mathrm{IO}=10 \mathrm{~A}$, and $\Delta \mathrm{V}=75 \mathrm{mV}$, the bulk capacitor required can be approximated as follows:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{~V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}=\frac{10 \mathrm{~A} \times 8 \mu \mathrm{~s}}{75 \mathrm{mV}-10 \mathrm{~A} \times 5 \mathrm{~m} \Omega}=3200 \mu \mathrm{~F}
$$

## Input filter

We recommend that the design include an input inductor between the system +5 V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5 V supply from noise occurring in the switching portion of the DC-DC converter and to also limit the inrush current into the input capacitors on power up. A value of around $2.5 \mu \mathrm{H}$ is recommended.


Figure 8. Input Filter

## PCB Layout Guidelines and Considerations

## PCB Layout Guidelines

1. Placement of the MOSFETs relative to the RC5040 is critical. The MOSFETs (M1 \& M2), should be placed such that the trace length of the HIDRV pin from the RC5040 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET. This noise will radiate all over the board, and because it is switching at such a high voltage and frequency, it will be very difficult to suppress.

Figure 9 below depicts an example of good placement for the MOSFETs in relation to the RC5040 and also an example of problematic placement for the MOSFETs.

In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5040. That is to say, traces that connect to pins 12 and 13 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 5, and pin 16.
2. Place decoupling capacitors $(.1 \mu \mathrm{~F})$ as close to the RC5040 pins as possible. Extra lead length on these will negate their ability to suppress noise.

3. Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help give isolation between pins.
4. Surround the CEXT timing capacitor with a ground trace as much as possible. Also be sure to keep a ground or power plane underneath the capacitor for further noise isolation. This will help to shield the oscillator pin 1 from the noise on the PCB. Place this capacitor as close to the RC5040 pin 1 as possible.
5. Place MOSFETs, inductor and Schottky as close together as possible for the same reasons as \#1 above. Place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter.
6. The traces that run from the RC5040 IFB (pin 4) and VFB (pin 5) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5040 feedback input. Try as much as possible to run the noisy switching signals (HIDRV \& VCCQP) on one layer; and use the inner layers for only power and ground. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB.


Figure 9. MOSFET Layout Guidelines

## Example of a Layout on a PC Motherboard and Gerber File

A reference design for motherboard implementation of the RC5040 along with Layout Gerber File and Silk Screen are presented below. The actual Gerber File can be obtained from a Fairchild Semiconductor local Sales Rep Office or from Fairchild Semiconductor Marketing Department at 415-966-7819.

## RC5040 Evaluation Board

Fairchild Semiconductor provides an evaluation board for the purpose of verifying the system level performance of the RC5040. The evaluation board serves as a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your Fairchild

Semiconductor local Sales Rep Office or Fairchild Semiconductor Marketing department at 415-966-7819 for an evaluation board.

## Additional Application Information

A comprehensive Application Note providing implementation guidelines for the RC5040 and RC5042 DC-DC Converters for Pentium® Pro processors (AP-42) is available from your local Fairchild Semiconductor Sales Rep or from Fairchild Semiconductor Marketing at 415-966-7819. Most application notes and data sheets can also be obtained by calling Fairchild Semiconductor's RAYFAX line at 415-988-2123.


Mechanical Dimensions - 20 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 496 | . 512 | 12.60 | 13.00 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 029 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| - | $0{ }^{\circ}$ | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5040M | 20 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5041

## Programmable DC-DC Converter for Pentium ${ }^{\circledR}$ P55C, K6 $^{\text {" }}$, and $6 \times 86$ MX $^{\text {m }}$ (M2) Processors

## Features

- Programmable output from 2.1V to 3.5 V using integrated 4-bit DAC
- $87 \%$ efficiency
- Oscillator frequency adjustable from 200 KHz to 1 MHz
- On-chip Power Good function
- Excellent transient response
- Over-Voltage Protection
- Short Circuit Protection
- Power Good Function
- Precision trimmed low TC voltage reference
- 16 pin SOIC package
- Meets Intel Pentium VRM specifications using minimum number of external components


## Applications

- Programmable power supply for P54C, P55C, K6, and M2 based CPU motherboards
- VRM module for Pentium and equivalent CPU's
- Programmable power supply for high current microprocessors


## Description

The RC5041 is a non-synchronous DC-DC controller IC which provides an accurate, programmable output for Pentium CPU applications. Using an integrated 4-bit DAC to accept a voltage identification (VID), the RC5041 can generate precise output voltages between 2.1 V and 3.5 V in 100 mV increments. Output load currents in excess of 10 A can be delivered using minimal external circuitry. The RC5041 is designed to operate in a standard PWM control mode under heavy load conditions and in PFM control mode while supplying light loads for optimal efficiency. An onboard precision low TC voltage reference eliminates the requirement for external components in order to achieve tight voltage regulation. The Pentium CPU is continuously protected by an integrated Power Good function, which sends an active-low interrupt signal to the CPU in the event that the output voltage is out of tolerance. The internal oscillator can be programmed to operate over a range of 200 KHz to 1 MHz to allow flexibility in choosing external components.

## Block Diagram



## Pin Assignments

| CEXT 머 | 1 | 16 |  | VID0 |
| :---: | :---: | :---: | :---: | :---: |
| PWRGD 미 | 2 | 15 | Ш | VID1 |
| IFB 매 | 3 | 14 | 山 | VID2 |
| $V F B$ ■ | 4 | 13 | $\square$ | VID3 |
| VCCA ㅁ. | 5 | 12 | Ш | VREF |
| VCCD ${ }^{\text {d }}$ | 6 | 11 | - | GNDA |
| GNDP ■ | 7 | 10 | Ш | GNDD |
| HIDRV 믈 | 8 | 9 | 11 | VCCQP |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | CEXT | Oscillator capacitor connection. Connecting an external capacitor to this pin sets the internal oscillator frequency from 200 KHz to 1 MHz . Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | PWRGD | Power Good output flag. Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within $\pm 10 \%$ of nominal. |
| 3 | IFB | High side current feedback. Pins short 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. |
| 4 | VFB | Voltage feedback. Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. |
| 5 | VCCA | Analog Vcc. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 6 | VCCD | Digital Vcc. Connect to system 5 V supply and decouple to ground with $4.7 \mu \mathrm{~F}$ tantalum capacitor. |
| 7 | GNDP | Power ground. Return pin for high currents flowing in pins 8 and 9 (HIDRV and VCCQP). Connect to low impedance ground. See Application Information for details. |
| 8 | HIDRV | FET driver output. Connect this pin to the gate of the N -channel MOSFETs M1 and M2 in Figures 1 and 2. The trace from this pin to the MOSFET gates should be kept as short as possible (less than 0.5 "). See Application Information for details. |
| 9 | VCCQP | Power Vcc for FET Driver. VCCQP must be connected to a voltage of at least VCCA + VGS, ON (M1). See Application Information for details. |
| 10 | GNDD | Digital ground. Return path for digital logic. This pin should be connected to system ground so that ground loops are avoided. See Application Information for details. |
| 11 | GNDA | Analog ground. Return path for low power analog circuitry. Connect to system ground so that ground loops are avoided. See Application Information for details. |
| 12 | VREF | Reference voltage test point. This pin provides access to the DAC output and should be decoupled to ground using a $0.1 \mu \mathrm{~F}$ capacitor. No load should be connected to this pin. |
| 13-16 | VID3VIDO | Voltage identification (VID) code inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. |

Table 1. Voltage Identification Codes for P55/K6

| Data Bits |  |  |  | VCCP <br> (VDC) |
| :---: | :---: | :---: | :---: | :---: |
| VID3 | VID2 | VID1 | VID0 |  |
| 1 | 1 | 1 | 1 | 2.1 |
| 1 | 1 | 1 | 0 | 2.2 |
| 1 | 1 | 0 | 1 | 2.3 |
| 1 | 1 | 0 | 0 | 2.4 |
| 1 | 0 | 1 | 1 | 2.5 |
| 1 | 0 | 1 | 0 | 2.6 |
| 1 | 0 | 0 | 1 | 2.7 |
| 1 | 0 | 0 | 0 |  |


| Data Bits |  |  |  | VCCP <br> (VDC) |
| :---: | :---: | :---: | :---: | :---: |
| VID3 | VID2 | VID1 | VID0 |  |
| 0 | 1 | 1 | 1 | 2.9 |
| 0 | 1 | 1 | 0 | 3.0 |
| 0 | 1 | 0 | 1 | 3.1 |
| 0 | 1 | 0 | 0 | 3.2 |
| 0 | 0 | 1 | 1 | 3.3 |
| 0 | 0 | 1 | 0 | 3.4 |
| 0 | 0 | 0 | 1 | 3.5 |
| 0 | 0 | 0 | 0 |  |

## Absolute Maximum Ratings ${ }^{1}$

| Control Supply Voltages, VCCA and VCCD | 7 V |
| :--- | :---: |
| FET Supply Voltage, VCCQP | 13 V |
| Voltage Identification Code Inputs, VID3-VID0 | 7 V |
| Junction Temperature, TJ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.

## Operating Conditions

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Control Supply Voltages, VCCA and VCCD | 4.75 | 5 | 5.25 | V |
| Driver Supply Voltage, VCCQP | 9 | 10 | 12 | V |
| VID Code Input Voltage, Logic HIGH | 2 |  |  | V |
| VID Code Input Voltage, Logic LOW |  |  | 0.8 | V |
| PWRGD HIGH Threshold |  | $\pm 7$ |  | \%VREF |
| PWRGD LOW Threshold |  | $\pm 10$ |  | \%VREF |
| Ambient Temperature, TA | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Specifications

$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, VOUT $=2.8 \mathrm{~V}$, fosc $=300 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | See Table 1 | $\bullet$ |  |  | 3.5 | V |
| Output Current |  |  |  | 13 |  | A |
| Initial Voltage Setpoint | ILOAD $=0.8 \mathrm{~A}$ |  |  | $\pm 20$ |  | mV |
| Output Temperature Drift | TA $=0$ to $60^{\circ} \mathrm{C}$ | $\bullet$ |  | +10 |  | mV |
| Load Regulation | ILOAD $=0.8 \mathrm{~A}$ to 10A | $\bullet$ |  | -20 |  | mV |
| Line Regulation | VIN $=4.75 \mathrm{~V}$ to 5.25 V | $\bullet$ |  | $\pm 2$ |  | mV |
| Output Ripple/Noise, pk-pk | $20 \mathrm{MHz} \mathrm{BW} \mathrm{ILOAD}=,10 \mathrm{~A}$ |  |  | 20 |  | mV |

Electrical Specifications (continued)
$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, VOUT $=2.8 \mathrm{~V}$, $\mathrm{fosc}=300 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 , unless otherwise noted)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage Regulation Steady State ${ }^{1}$ Transient ${ }^{2}$ | $\begin{aligned} & \text { VOUT }=2.8 \mathrm{~V} \text {, ILOAD }=0 \text { to } 10 \mathrm{~A} \\ & \text { ILOAD }=0.8 \text { to } 9.5 \mathrm{~A}, 30 \mathrm{~A} / \mu \mathrm{S} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 2.74 \\ & 2.70 \end{aligned}$ | $\begin{aligned} & 2.80 \\ & 2.80 \end{aligned}$ | $\begin{aligned} & 2.90 \\ & 2.90 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Efficiency | ILOAD $=10 \mathrm{~A}, \mathrm{VOUT}=2.8 \mathrm{~V}$ | - | 80 | 85 |  | \% |
| Output Driver Rise and Fall Time | See Figure 2 |  |  | 50 |  | ns |
| Turn-on Response Time | ILOAD $=0 \mathrm{~A}$ to 10A |  |  |  | 10 | ms |
| Oscillator Range |  |  | 80 | 300 | 1000 | KHz |
| Oscillator Frequency | CEXT = 100 pF |  |  | 300 |  | KHz |
| Maximum Duty Cycle |  |  | 90 | 95 |  | \% |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, outut ripple/noise and temperature drift.
2. These specifications assume a minimum of $20,1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU in order to provide adequate high-speed decoupling. For motherboard applications, the PCB layout must exhibit no more than $0.5 \mathrm{~m} \Omega$ parasitic resistance and 1 nH parasitic inductance between the converter output and the CPU.

## Test Circuits



Figure 1. Standard Test or Application Schematic

Table 2. Bill of Materials for a 4-Bit Non-Synchronous DC-DC Converter

| Item | Description | Comments |
| :---: | :---: | :---: |
| C4 | Ceramic Capacitor, 0.1 $\mu \mathrm{F}, \mathrm{X7R}$, SMT0805 |  |
| C12 | Ceramic Capacitor, $1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$, SMT0805 |  |
| C8 | Ceramic Capacitor, 0.1 $\mu \mathrm{F}, \mathrm{X7R}$, SMT0805 |  |
| CEXT | Ceramic Capacitor, 100pF, X7R, SMT0805 |  |
| C6 | Ceramic Capacitor, 1 $\mu$ F, X7R, SMT0805 |  |
| C11 | Ceramic Capacitor, 0.1 $\mu \mathrm{F}, \mathrm{X7R}$, SMT0805 |  |
| C7 | Capacitor, $0.1 \mu \mathrm{~F}, \mathrm{X} 7 \mathrm{R}$, SMT0805 |  |
| CIN | Capacitor, Al-Elect, 1200 F , 10v, $10 \times 20$ radial | See Table 3 |
| COUT | Capacitor, Al-Elect, 1500 F , 6.3v, $10 \times 20$ radial | See Table 3 |
| DS1 | Schottky Diode, MBR2535CT |  |
| DS2 | Zener Diode, 1N5817 |  |
| L1 | Output Inductor, 1.0 $\mu \mathrm{H}$, Toroid, 6 turns 17AWG |  |
| L2 | Input Inductor, 2.5 H , Toroid, 10 turns 17AWG | See Note 1 |
| RSENSE | Sense Resistor, CuNi Allow Wire, 1W, 6ms, 10\% |  |
| R1 | $10 \mathrm{~K} \Omega$ Resistor, 1/8W, 5\%, SMT0805 |  |
| R2 | $10 \mathrm{~K} \Omega$ Resistor, 1/8W, 5\%, SMT0805 |  |
| R3 | $10 \mathrm{~K} \Omega$ Resistor, 1/8W, 5\%, SMT0805 |  |
| R4 | 10K Resistor, 1/8W, 5\%, SMT0805 |  |
| R6 | 10K Resistor, 1/8W, 5\%, SMT0805 |  |
| M1 | N-ch Power FET | See Table 2 |
| U1 | PWM Controller, Fairchild Semiconductor RC5041M |  |

## Note:

1. The inductor L 2 is recommended to isolate the 5 V ipower supply from current surges caused by the MOSFET switching. This inductor is not required for the proper operation of the DC-DC converter and can be substituted with a ferrite beads inductor or omitter completely.

Table 3. Part Selection Table

| K6 CPU | Output Voltage | IMAX | Fairchild Semiconductor DC-DC Converter | $\begin{gathered} \text { CIN } \\ \text { Sanyo } \\ \text { 10MV1200GX } \end{gathered}$ | $\begin{gathered} \text { COUT } \\ \text { Sanyo } \\ \text { 6MV1500GX } \end{gathered}$ | MOSFET |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 166 MHz | 2.9 V | 6.25A | RC5041 | 1 x | 2 x | IRL3103 |
| 200 MHz | 2.9 V | 7.5A |  | 1x | 2 x | IRL3103 |
| 233 MHz | 3.2 V | 9.5A |  | 2 x | 4 x | IRL3103 |
| 266 MHz | 3.2 V | 13.0A |  | 3 x | 6 x | IRL2203 |
| $300 \mathrm{MHz+}$ | 2.1 V | 5.6A |  | 1x | 2 x | IRL3103 |



Figure 2．Output Driver Test Circuit

## Application Information

## Simple Step－Down Converter



Figure 3．Simple Buck DC－DC Converter
Figure 3 illustrates a step－down DC－DC converter with no feedback control．The derivation of the basic step－down converter will serve as a basis for the design equations for the RC5041．Referring to Figure 3，the basic operation begins by closing the switch S 1 ．When S 1 is closed，the input voltage VIN is impressed across inductor L1．The current flowing in this inductor is given by the following equation：
$\mathrm{I}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{T}_{\mathrm{ON}}}{\mathrm{L} 1}$
Where TON is the duty cycle（the time when S 1 is closed）．
When S1 opens，the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation：
$\mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{T}_{\mathrm{S}}-\mathrm{T}_{\mathrm{ON}}\right)}{\mathrm{L} 1}$
Where TS is the overall switching period，and（ TS －TON）is the time during which S 1 is open．

By solving these two equations，we can arrive at the basic relationship for the output voltage of a step－down converter：
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}\right)$

In order to obtain a more accurate approximation for VOUT， we must also include the forward voltage $V_{D}$ across diode D1 and the switching loss，Vsw．After taking into account these factors，the new relationship becomes：
$\mathrm{V}_{\text {OUT }}=\left(\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\mathrm{SW}}\right) \frac{\mathrm{T}_{\text {ON }}}{\mathrm{T}_{\mathrm{S}}}-\mathrm{V}_{\mathrm{D}}$

## Overview

The RC5041 is a programmable DC－DC controller IC． When designed around the appropriate external components， the RC5041 can be configured to deliver more than 14．5A of output current．During heavy loading conditions，the RC5041 functions as a current－mode PWM step－down regu－ lator．Under light loads，the regulator functions in the PFM （pulse frequency modulation），or pulse skipping mode．The controller will sense the load level and switch between the two operating modes automatically，thus optimizing its effi－ ciency under all loading conditions．

（A）CEXT
（B）$\curvearrowleft \bigsqcup \longleftarrow \square$ HIDRV
（C）ALOAD
－ாルルルイ
（E）


Figure 4．Typical Switching Waveforms

## Main Control Loop

Refer to the Block Diagram on page 1. The control loop of the regulator contains two main sections, the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block.

The additional comparators in the analog control section set the thresholds of where the RC5041 enters its pulse skipping mode during light loads as well as the point at which the maximum current comparator disables the output drive signals to the external power MOSFETs.

The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output pin that controls the external power MOSFET. The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5041 to operate at clock speeds as high as 1 MHz .

## High Current Output Drivers

The RC5041 contains one high current output drivers which utilize high speed bipolar transistors arranged in a push-pull configuration. The driver is capable of delivering 1 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity.

## Internal Voltage Reference

The reference included in the RC5041 is a 1.24 V precision band-gap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference input is the resulting output from an integrated 4-bit DAC. The DAC is provided in accordance with the Pentium Pro specification guideline, which requires the DC-DC converter output to be directly programmable via a 4-bit voltage identification (VID) code. This code will scale the reference voltage from 2.0 V (no CPU ) to 3.5 V in 100 mV increments. For guaranteed stable operation under all loading conditions, a $10 \mathrm{~K} \Omega$ pull-up resistor and $0.1 \mu \mathrm{~F}$ of decoupling capacitance should be connected to the VREF pin.

## Power Good

The RC5041 Power Good function is designed in accordance with the Pentium Pro DC-DC converter specification and provides a constant voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed $\pm 12 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5041.

## Over-Voltage Protection

The RC5041 provides a constant monitor of the output voltage for protection against overvoltage conditions. If the voltage at the VFB pin exceeds $20 \%$ of the selected program voltage, an overvoltage condition will be assumed, and the RC5041 will disable the output drive signal to the MOSFET(s).

## Short Circuit Protection

A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When voltage developed across the sense resistor exceeds the comparator threshold voltage, the RC5041 will disable the output drive signal to the MOSFET(s).

The DC-DC converter returns to normal operation after the fault has been removed, for either an overvoltage or a short circuit condition.

## Oscillator

The RC5041 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 80 KHz and 1 MHz . This scheme allows maximum flexibility in setting the switching frequency as well as choosing external components.

In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor, and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller.

The user should note that the efficiency losses due to switching are relatively fixed per switching cycle. Therefore, as the switching frequency is increased, so is the contribution toward efficiency due to switching losses.

Careful analysis of the RC5041 DC-DC controller has resulted in an optimal operating frequency of 300 KHz , which allows the use of smaller inductive and capacitive components while maximizing peak efficiency under all operating conditions.

## Design Considerations and Component Selection

## MOSFET Selection

This application requires N -channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\operatorname{RDS}($ on $)<20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{VGS}_{\mathrm{GS}}<4 \mathrm{~V}$
- Power package with low thermal resistance
- Drain current rating of 20 A minimum
- Drain-Source voltage $>15 \mathrm{~V}$.

The on-resistance ( $\mathrm{RDS}(\mathrm{ON})$ ) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 3 provides a list of suitable MOSFETs for this application.

Table 3. MOSFET Selection Table

| Manufacturer \& Model \# | Conditions ${ }^{1}$ |  | RDS, ON(m $\Omega$ ) |  | Package | Thermal Resistance |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ. | Max. |  |  |
| Megamos MiP30N03A | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=6 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 16 | 25 | TO-220 | $\Phi J$ A $=62$ |
|  |  | $\mathrm{T} \mathrm{J}=125^{\circ} \mathrm{C}$ | - | 38 |  |  |
| $\begin{aligned} & \hline \text { Fuji } \\ & \text { 2SK1388 } \end{aligned}$ | $\begin{aligned} & \text { VGS }=4 V, \\ & I D=20 A \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 25 | 37 | TO-220 | $\Phi J$ A $=75$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 37 | 56 |  |  |
| Int. Rectifier IRL3803 | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=59 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 6.1 | 9 | TO-220 | $\Phi J$ A $=62$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ |  | 14 |  |  |
| Int. Rectifier IRL2203 | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=50 \mathrm{~A} \end{aligned}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 8.2 | 10 | TO-220 | $\Phi J$ A $=62$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 16 |  |  |
| Int. Rectifier IRL3103 | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=28 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 16 | 19 | TO-220 | $\Phi J$ A $=62$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 29 |  |  |
| $\begin{aligned} & \text { NS } \\ & \text { NDP706A } \end{aligned}$ | $\begin{aligned} & \mathrm{VGS}=5.0 \mathrm{~V} \\ & \mathrm{ID}=40 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 13 | 15 | TO-220 | $\Phi J$ A $=62$ |
|  |  | $\mathrm{T} \mathrm{J}=125^{\circ} \mathrm{C}$ | 20 | 24 |  |  |
| $\begin{aligned} & \text { NEC } \\ & \text { 2SK2941 } \end{aligned}$ | $\begin{aligned} & \mathrm{VGS}=4.0 \mathrm{~V}, \\ & \mathrm{ID}=18 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 22 | 33 | TO-220 | $\Phi J$ A $=83$ |
|  |  | $\mathrm{T} \mathrm{J}=125^{\circ} \mathrm{C}$ | - | 50 |  |  |
| $\begin{aligned} & \text { NEC } \\ & \text { 2SK2984 } \end{aligned}$ | $\begin{aligned} & \text { VGS }=4.0 V \\ & I D=20 A \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 10.5 | 15 | TO-220 | $\Phi J$ A $=83$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 23 |  |  |
| NEC $\mu$ PA1703 | $\begin{aligned} & \mathrm{VGS}=4.0 \mathrm{~V} \\ & \mathrm{ID}=5 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 12 | 17 | SO-8 | $\Phi J$ A $=125$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 26 |  |  |
| Int. Rectifier IRF7413A | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=3.3 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | - | 20 | SO-8 | $\Phi J A=125$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 30 |  |  |
| Int. Rectifier IRF7413 | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V} \\ & \mathrm{ID}=3.7 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | - | 18 | SO-8 | $\Phi J A=125$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 27 |  |  |
| Int. Rectifier IRL3103A | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=28 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | - | 19 | $D^{2}$ PAK | $\Phi J$ A $=40$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 29 |  |  |

## Note:

1. RDS(ON) values at $T J=125^{\circ} \mathrm{C}$ for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only. Only National Semiconductor offers maximum values at $\mathrm{TJ}=125^{\circ} \mathrm{C}$.

## Two MOSFETs in Parallel

For high current requirements, we recommend that two MOSFETs be used in parallel instead of one single MOSFET. Significant advantages are realized using two MOSFETs in parallel:

- Significant reduction of power dissipation.

Maximum current of 14A with one MOSFET:

$$
\begin{aligned}
\text { PMOSFET } & =\left(\mathrm{I}^{2} \mathrm{RDS}(\mathrm{ON})\right)(\text { Duty Cycle }) \\
& =(14)^{2}(0.050 *)(3.3+0.4) /(5+0.4-0.35) \\
& =7.2 \mathrm{~W}
\end{aligned}
$$

With two MOSFETs in parallel:

$$
\begin{aligned}
\text { PMOSFET } & =\left(\mathrm{I}^{2} \mathrm{RDS}(\mathrm{ON})\right)(\text { Duty Cycle }) \\
& =(14 / 2)^{2}\left(0.037^{*}\right)(3.3+0.4) /(5+0.4-0.35) \\
& =1.3 \mathrm{~W} / \mathrm{FET}
\end{aligned}
$$

*Note: RDS(on) increases with temperature. Assume $\operatorname{RDS}(o n)=0.025$ at $25^{\circ} \mathrm{C}$. $\mathrm{RDS}_{\mathrm{D}}($ on $)$ can easily increase to 0.050 W at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the RDS (on) to rise above the listed maximum value of 37 mW .

- Less heat sink required.

With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, there will be considerably less heat sink required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at $2^{\circ} \mathrm{C} / \mathrm{W}$ and the motherboard serves as an excellent heat sink.

- Higher current capability.

With thermal management under control, this on-board DC-DC converter is able to deliver load currents up to 14.5 A with no problem at all.

## MOSFET Gate Bias

The MOSFET can be biased by one of two methods: Charge Pump and 12 V Gate Bias.

## Method 1. Charge pump (or Bootstrap) method

Figure 5 employs a charge pump to provide gate bias. Capacitor CP is the charge pump deployed to boost the voltage of the RC5041 output driver. When the MOSFET switches off, the source of the MOSFET is at -0.6 V . VCCQP is charged through the Schottky diode to 4.5 V . Thus, the capacitor CP is charged to 5 V . When the MOSFET turns on, the source of the MOSFET voltage is equal to 5 V . The capacitor voltage follows, and hence provides a voltage at VCCQP equal to 10 V . The Schottky is required to provide the charge path when the MOSFET is off. The Schottky reverses bias when the VCCQP goes to 10 V . The charge pump capacitor, CP , needs to be a high Q and high frequency capacitor. A $1 \mu \mathrm{~F}$ ceramic capacitor is recommended here.


Figure 5. Charge Pump Configuration
Method 2. 12V Gate Bias


Figure 6. 12V Gate Bias Configuration
Figure 7 uses an external 12V source to bias VCCQP. A $47 \Omega$ resistor is used to limit the transient current into the VCCQP pin. A $1 \mu \mathrm{~F}$ capacitor filter is used to filter the VCCQP supply. This method provides a higher gate bias voltage to the MOSFET, and therefore reduces the $\mathrm{RSD}(\mathrm{ON})$ and resulting power loss within the MOSFET. Figure 8 illustrates how $\mathrm{R}_{\mathrm{DS}}^{(\mathrm{ON})}$ decreases dramatically as $\mathrm{V}_{\mathrm{GS}}$ increases. A 6.2 V Zener (DS2) is used to clamp the voltage at VCCQP to a maximum of 12 V and ensure that the absolute maximum voltage of the IC will not be exceeded.


Figure 7. R(DS) vs. Vgs for Typical MOSFETs

## Converter Efficiency

Losses due to parasitic resistance in the switches, coil, and sense resistor dominate at high load-current level. The major loss mechanisms under heavy loads, in usual order of importance, are:

- MOSFET I ${ }^{2}$ R Losses
- Inductor coil losses
- Sense resistor losses
- Gate-charge losses
- Diode-conduction losses
- Transition losses
- Input capacitor losses
- Losses due to the operating supply current of the IC.

Efficiency of the converter under heavy loads can be calculated as follows:
Efficiency $=\frac{\mathrm{P}_{\text {OUT }}}{\mathrm{p}_{\text {IN }}}=\frac{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}}{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}+\mathrm{P}_{\text {LOSS }}}$,
where $\mathrm{P}_{\text {LOSS }}=\mathrm{PD}_{\text {MOSFET }}+\mathrm{PD}_{\text {INDUCTOR }}+\mathrm{PD}_{\text {RSENSE }}+\mathrm{PD}_{\mathrm{GATE}}+\mathrm{PD}_{\text {DIODE }}+\mathrm{PD}_{\text {TRAN }}+\mathrm{PD}_{\mathrm{CAP}}+\mathrm{PD}_{\mathrm{IC}}$

## Design Equations:

(1) $\mathrm{PD}_{\text {MOSFET }}=\mathrm{I}_{\mathrm{OUT}}{ }^{2} \times\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times 1.5\right) \times$ DutyCycle where 1.5 is the temperature multiplier where DutyCycle $=\frac{V_{\text {OUT }}+V_{D}}{V_{I N}+V_{D}-V_{S W}}$
(2) PD $_{\text {INDUCTOR }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times \mathrm{R}_{\text {INDUCTOR }}$
(3) PD $_{\text {RSENSE }}=I_{\text {OUT }}{ }^{2} \times R_{\text {SENSE }}$
(4) $P D_{G A T E}=q_{G A T E} \times f \times 5 V$, where $q_{G A T E}$ is the gate charge and $f$ is the switching frequency
(5) $\mathrm{PD}_{\text {DIODE }}=\mathrm{V}_{\mathrm{f}} \times \mathrm{I}_{\mathrm{OUT}}(1-$ Dutycycle $)$
(6) $\mathrm{PD}_{\text {TRAN }}=\frac{\mathrm{V}_{\mathrm{IN}}^{2} \times \mathrm{C}_{\text {RSS }} \times \mathrm{I}_{\text {LOAD }} \times f}{\mathrm{I}_{\text {DRIVE }}}$, where CRSS is the reverse transfer capacitance of the MOSFET.
(7) $\mathrm{PD}_{\mathrm{CAP}}=\mathrm{I}_{\mathrm{RMS}}{ }^{2} \times \mathrm{ESR}$
(8) $\mathrm{PD}_{\mathrm{IC}}=\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}}$

## Example:

$$
\begin{array}{ll}
\text { DutyCycle }=\frac{3.3+0.5}{5+0.5-0.1}=0.70 & \\
P_{\text {INDUCTOR }}=10^{2} \times 0.010=1 \mathrm{~W} & \mathrm{PD}_{\text {RSSENSE }}=10^{2} \times 0.0065=0.65 \mathrm{~W} \\
\mathrm{PD}_{\text {GATE }}=\mathrm{CV} \times \mathrm{f} \times 5 \mathrm{~V}=1.75 \mathrm{nf} \times(9-1) \mathrm{V} \times 300 \mathrm{Khz} \times 5 \mathrm{~V}=0.021 \mathrm{~W} \\
\mathrm{PD}_{\text {DIODE }}=0.5 \times 10(1-0.70)=1.5 \mathrm{~W} \\
\mathrm{PD}_{\text {TRAN }}=\frac{5^{2} \times 400 \mathrm{pf} \times 10 \times 300 \mathrm{khz}}{0.7 \mathrm{~A}} \sim 0.074 \mathrm{~W} \\
\mathrm{PD}_{\mathrm{CAP}}=(7.5-2.5)^{2} \times 0.015=0.37 \mathrm{~W} \\
\mathrm{PD}_{\text {IC }}=0.2 \mathrm{~W} \\
\mathrm{PD}_{\text {LOSS }}=1.05 \mathrm{~W}+1.0 \mathrm{~W}+0.65 \mathrm{~W}+0.021 \mathrm{~W}+1.50 \mathrm{~W}+0.074 \mathrm{~W}+0.37 \mathrm{~W}+0.2 \mathrm{~W}=4.865 \mathrm{~W} \\
\therefore \mathrm{Efficiency}=\frac{3.3 \times 10}{3.3 \times 10+4.865} \sim 87 \%
\end{array}
$$

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the coil resistance (R1). The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency ( $>500 \mathrm{KHz}$ ) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400 KHz . Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: $\mathrm{PLOSS}=\mathrm{IO}^{2} \times \mathrm{R} 1$. The value of the inductor is a function of the oscillator duty cycle (TON) and the maximum inductor current (IPK). IPK can be calculated from the relationship:

$$
\mathrm{I}_{\mathrm{PK}}=\mathrm{I}_{\mathrm{MIN}}+\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{D}}}{\mathrm{~L}}\right) \mathrm{T}_{\mathrm{ON}}
$$

Where TON is the maximum duty cycle and $V_{D}$ is the forward voltage of diode DS1.

Then the inductor value can be calculated using the relationship:

$$
\mathrm{L}=\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{O}}}{\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\mathrm{MIN}}}\right) \mathrm{T}_{\mathrm{ON}}
$$

Where VSW (RDSON x IO) is the drain-to-source voltage of M1 when it is switched on.

## Implementing Short Circuit Protection

Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Fairchild Semiconductor has implemented a current sense methodology to disable the output drive signal to the MOSFET(s) when an over current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has the threshold voltage, nominally of 120 mV . Table 4 states the limits for the comparator threshold of the Switching Regulator.

Table 4. RC5041 Short Circuit Comparator Threshold Voltage

|  | Short Circuit Comparator <br> Vthreshold (mV) |
| :---: | :---: |
| Typical | 120 |
| Minimum | 100 |
| Maximum | 140 |

When designing the external current sense circuitry, pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels.

The design equation used to set the short circuit threshold limit is as follows:
$R_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th }}}{\mathrm{I}_{\text {SC }}}$, where: $\mathrm{I}_{\text {SC }}=$ Output short circuit current
$I_{S C} \geq I_{\text {inductor }}=I_{\text {Load, max }}+\frac{\left(I_{\mathrm{PK}}-I_{\text {min }}\right)}{2}$
Where $\mathrm{I}_{\mathrm{pk}}$ and $\mathrm{Imin}_{\mathrm{min}}$ are peak ripple current and $\mathrm{I}_{\text {load }} \max =$ maximum output load current.

The designer must also take into account the current (IPK -Imin ), or the ripple current flowing through the inductor under normal operation. Figure 8 illustrates the inductor current waveform for the RC5041 DC-DC converter at maximum load.


Figure 8. DC-DC Converter Inductor Current Waveform
The calculation of this ripple current is as follows:

$$
\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\mathrm{min}}\right)}{2}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}} \times \frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right)}{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}+\mathrm{V}_{\mathrm{D}}\right)} \mathrm{T}
$$

where:

- $\mathrm{V}_{\text {in }}=$ input voltage to Converter
- V SW = voltage across Switcher (MOSFET)

$$
=\mathrm{ILOAD}^{\mathrm{L}} \times \operatorname{RDS}(\mathrm{ON})
$$

- $\mathrm{V}_{\mathrm{D}}=$ Forward Voltage of the Schottky diode
- $\mathrm{T}=$ the switching period of the converter $=1 / \mathrm{fs}$, where $\mathrm{fS}=$ switching frequency.

For an input voltage of 5 V , an output voltage of 3.3 V , an inductor value of $1.3 \mu \mathrm{H}$ and a switching frequency of 650 KHz (using CEXT $=39 \mathrm{pF}$ ), the inductor current can be calculated as follows:

Table 5. Comparison of Sense Resistors ${ }^{1}$

| Description | Motherboard Trace Resistor | Discrete Iron Alloy resistor (IRC) | Discrete Metal Strip surface mount resistor (Dale) | Discrete MnCu Alloy wire resistor | Discrete CuNi Alloy wire resistor (Copel) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tolerance Factor (TF) | $\pm 29 \%$ | $\begin{aligned} & \pm 5 \% \\ & ( \pm 1 \% \text { available }) \end{aligned}$ | $\pm 1 \%$ | $\pm 10 \%$ | $\pm 10 \%$ |
| $\begin{aligned} & \text { Size } \\ & (\mathrm{L} \times \mathrm{W} \times \mathrm{H}) \end{aligned}$ | $\begin{aligned} & \text { 2" x } 0.2^{\prime \prime} \times 0.001 " \\ & (1 \text { oz Cu trace) } \end{aligned}$ | $\begin{aligned} & 0.45 " \times 0.065 " x \\ & 0.200 " \end{aligned}$ | $\begin{aligned} & 0.25 " \times 0.125 " \mathrm{x} \\ & 0.025 " \end{aligned}$ | $\begin{aligned} & 0.200^{\prime \prime} \times 0.04 " \mathrm{x} \\ & 0.160^{\prime \prime} \end{aligned}$ | $\begin{aligned} & \text { 0.200" x } 0.04 " \mathrm{x} \\ & 0.100 " \end{aligned}$ |
| Power capability | >50A/in | 1 watt (3W and 5W available) | 1 watt | 1 watt | 1 watt |
| Temperature Coefficient | +4,000 ppm | +30 ppm | $\pm 75 \mathrm{ppm}$ | $\pm 30 \mathrm{ppm}$ | $\pm 20 \mathrm{ppm}$ |
| Cost <br> @10,000 piece | Low included in motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 |

## Notes:

1.Refer to Appendix A for Directory of component suppliers.
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\text {min }}\right)}{2}=\frac{(5.0-14.5 \times 0.037-3.3)}{1.3 \times 10^{-6}} \times$
$\frac{(3.3+0.5)}{(5.0-14.5 \times 0.037+0.5)} \times \frac{1}{650 \times 10^{3}}=1.048 \mathrm{~A}$
Therefore, the peak current, IPK, through the inductor for a 14.5 A load is found to be:
$\mathrm{I}_{\mathrm{SC}} \geq \mathrm{I}_{\text {inductor }}=\mathrm{I}_{\text {Load, max }}+\frac{\left(\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\text {min }}\right)}{2}=14.5+1=15.5 \mathrm{~A}$
As a result, the short circuit detection threshold must be at least 15.5 A

The next step is to determine the value of the sense resistor. Including sense resistor tolerance, the sense resistor value can be approximated as follows:

$$
\mathrm{R}_{\mathrm{SENSE}}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{1+\mathrm{I}_{\mathrm{SC}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{1.0+\mathrm{I}_{\text {Load, max }}+\mathrm{I}_{\mathrm{R}}} \times(1-\mathrm{TF})
$$

Where TF = Tolerance Factor for the sense resistor.

$$
\mathrm{I}_{\mathrm{R}}=\text { Ripple Current }=1 \mathrm{~A}
$$

There are several different type of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various type of sense resistors:

Based on the Tolerance in Table 5,

- For Embedded PC Trace Resistor and for

Ioad, $\max =14.5 \mathrm{~A}$ :

$$
\begin{aligned}
\mathrm{R}_{\text {SENSE }} & =\frac{\mathrm{V}_{\text {th, min }}}{2.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF}) \\
& =\frac{100 \mathrm{mV}}{2.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-29 \%)=4.3 \mathrm{~m} \Omega
\end{aligned}
$$

- For discrete resistor and $\mathrm{I}_{\text {load, }} \max =14.5 \mathrm{~A}$ :

$$
\begin{aligned}
\mathrm{R}_{\mathrm{SENSE}}= & \frac{\mathrm{V}_{\mathrm{th}, \min }}{1.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}+\mathrm{I}_{\mathrm{R}}} \times(1-\mathrm{TF}) \\
& =\frac{100 \mathrm{mV}}{2.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-5 \%)=5.75 \mathrm{~m} \Omega
\end{aligned}
$$

For user convenience, Table 6 lists recommended value for sense resistor for various load current using embedded PC trace resistor or discrete resistor.

Table 6. Rsense for Various Load Current

| ILoad,max <br> $(\mathbf{A})$ | RSENSE <br> PC Trace <br> Resistor $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete <br> Resistor $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 10.00 | 5.9 | 7.9 |
| 11.20 | 5.4 | 7.2 |
| 12.40 | 4.9 | 6.6 |
| 13.90 | 4.5 | 6.0 |
| 14.00 | 4.4 | 5.9 |
| 14.50 | 4.3 | 5.7 |

## RC5041 Short Circuit Current Characteristics

The RC5041 has a short circuit current characteristic that includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output is presented in the Operating Conditions table. The converter performs with a normal load regulation characteristic until the voltage across the resistor reaches the internal short circuit threshold of 120 mV . At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit mode of control. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter.

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, DS1. DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. A vital selection criteria for DS1 is that it exhibits a very low forward voltage drop, as this parameter will directly impact the regulator efficiency as the output voltage is reduced. Table 7 presents several suitable Schottky diodes for this application. Note that the diode MBR2015CTL has a very low forward voltage drop. This diode is most ideal for applications where output voltages below 2.8 V are required.

Table 7. Schottky Diode Selection Table

| Manufacturer <br> Model \# | Conditions | Forward Voltage <br> $\mathrm{V}_{\mathrm{F}}$ |
| :--- | :--- | :---: |
| Philips | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| PBYR1035 | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR2035CT | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR1545CT | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.58 \mathrm{~V}$ |
| MBR2015CTL | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | $<0.48 \mathrm{~V}$ |

## Output Filter Capacitors

Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5041. The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET. Low "ESR" capacitors are best suited for this type of application and can influence the converter's efficiency if not chosen carefully. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths.

The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained using the following equation:

$$
\mathrm{ESR}=\frac{\mathrm{DF}}{2 \pi \mathrm{fC}}
$$

Where DF is the dissipation factor of the capacitor, f is the operating frequency, and C is the capacitance in farads.

With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{~V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}
$$

Where $\Delta \mathrm{V}$ is the maximum voltage deviation due load transient, $\Delta \mathrm{T}$ is reaction time of the power source (Loop response time of the RC5041) and it is approximately $8 \mu \mathrm{~s}$ ), and IO is the output load current.

For $\mathrm{IO}=10 \mathrm{~A}$, and $\Delta \mathrm{V}=75 \mathrm{mV}$, the bulk capacitor required can be approximated as follows:
$\mathrm{C}(\mu \mathrm{F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}=\frac{10 \mathrm{~A} \times 8 \mu \mathrm{~s}}{75 \mathrm{mV}-10 \mathrm{~A} \times 5 \mathrm{~m} \Omega}=3200 \mu \mathrm{~F}$

## Input filter

We recommend that the design include an input inductor between the system +5 V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5 V supply from noise occurring in the switching portion of the DC-DC converter and to also limit the inrush current into the input capacitors on power up. We recommend a value of around $2.5 \mu \mathrm{H}$.


Figure 9. Input Filter

## PCB Layout Guidelines and Considerations

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5041 is critical. The MOSFETs (M1 \& M2), should be placed such that the trace length of the HIDRV pin from the RC5041 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET. This noise will radiate all over the board, and because it is switching at such a high voltage and frequency, it will be very difficult to suppress.

The drawing below depicts an example of good placement for the MOSFETs in relation to the RC5041 and also an example of problematic placement for the MOSFETs.

In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5041. That is to say, traces that connect to pins 8 and 9 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 4, and pin 12.

- Place decoupling capacitors $(.1 \mu \mathrm{~F})$ as close to the RC5041 pins as possible. Extra lead length on these will negate their ability to suppress noise.
- Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help give isolation between pins.
- Surround the CEXT timing capacitor with a ground trace as much as possible. Also be sure to keep a ground or power plane underneath the capacitor for further noise isolation. This will help to shield the oscillator pin 1 from the noise on the PCB. Place this capacitor as close to the RC5041 pin 1 as possible.
- Place MOSFETs, inductor and Schottky as close together as possible for the same reasons as \#1 above. Place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- The traces that run from the RC5041 IFB (pin 3) and VFB (pin 4) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5041 feedback input. Try as much as possible to run the noisy switching signals (HIDRV \& VCCQP) on one layer; and use the inner layers for only power and ground. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB.


Figure 10. MOSFET Layout Guidelines

Mechanical Dimensions - 16 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .386 | .394 | 9.80 | 10.00 | 2 |
| E | .150 | .158 | 3.81 | 4.00 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .228 | .244 | 5.80 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 16 |  |  | 16 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5041M | 16 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5042

## Programmable DC－DC Converter

## Features

－Programmable output from 2．1V to 3.5 V using integrated 4－bit DAC
－ $87 \%$ efficiency
－Oscillator frequency adjustable from 200 KHz to 1 MHz
－On－chip Power Good function
－Excellent transient response
－Over－Voltage Protection
－Short Circuit Protection
－Precision trimmed low TC voltage reference
－ 16 pin SOIC package
－Meets Intel Pentium ${ }^{\circledR}$ Pro VRM specifications using minimum number of external components

## Applications

－Programmable power supply for Pentium Pro and Pentium－based CPU motherboards
－VRM module for Pentium Pro CPU
－Programmable power supply for high current microprocessors

## Description

The RC5042 is a non－synchronous DC－DC controller IC which provides an accurate，programmable output for Pentium Pro CPU applications．Using an integrated 4－bit DAC to accept a voltage identification（VID）code directly from the CPU，the RC5042 can generate precise output volt－ ages between 2.1 V and 3.5 V in 100 mV increments．Output load currents in excess of 12 A can be delivered using mini－ mal external circuitry．The RC5042 is designed to operate in a standard PWM control mode under heavy load conditions and in PFM control mode while supplying light loads for optimal efficiency．An on－board precision low TC voltage reference eliminates the requirement for external compo－ nents in order to achieve tight voltage regulation．The Pen－ tium Pro CPU is continuously protected by an integrated Power Good function，which sends an active－low interrupt signal to the CPU in the event that the output voltage is out of tolerance．The internal oscillator can be programmed to operate over a range of 200 KHz to 1 MHz to allow flexibility in choosing external components．

## Block Diagram



## Pin Assignments

| CEXT 머 | 1 | 16 |  | VID0 |
| :---: | :---: | :---: | :---: | :---: |
| PWRGD 미 | 2 | 15 | Ш | VID1 |
| IFB 매 | 3 | 14 | 山 | VID2 |
| $V F B$ ■ | 4 | 13 | $\square$ | VID3 |
| VCCA ㅁ. | 5 | 12 | Ш | VREF |
| VCCD ${ }^{\text {d }}$ | 6 | 11 | - | GNDA |
| GNDP ■ | 7 | 10 | Ш | GNDD |
| HIDRV 믈 | 8 | 9 | 11 | VCCQP |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | CEXT | Oscillator capacitor connection. Connecting an external capacitor to this pin sets the internal oscillator frequency from 200 KHz to 1 MHz . Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | PWRGD | Power Good output flag. Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within $\pm 10 \%$ of nominal. |
| 3 | IFB | High side current feedback. Pins short 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. |
| 4 | VFB | Voltage feedback. Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. |
| 5 | VCCA | Analog Vcc. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 6 | VCCD | Digital Vcc. Connect to system 5 V supply and decouple to ground with $4.7 \mu \mathrm{~F}$ tantalum capacitor. |
| 7 | GNDP | Power ground. Return pin for high currents flowing in pins 8 and 9 (HIDRV and VCCQP). Connect to low impedance ground. See Application Information for details. |
| 8 | HIDRV | FET driver output. Connect this pin to the gate of the N-channel MOSFETs M1 and M2 in Figures 1 and 2. The trace from this pin to the MOSFET gates should be kept as short as possible (less than 0.5 "). See Application Information for details. |
| 9 | VCCQP | Power VCC for FET Driver. VCCQP must be connected to a voltage of at least VCCA + VGS, ON (M1). See Application Information for details. |
| 10 | GNDD | Digital ground. Return path for digital logic. This pin should be connected to system ground so that ground loops are avoided. See Application Information for details. |
| 11 | GNDA | Analog ground. Return path for low power analog circuitry. Connect to system ground so that ground loops are avoided. See Application Information for details. |
| 12 | VREF | Reference voltage test point. This pin provides access to the DAC output and should be decoupled to ground using a $0.1 \mu \mathrm{~F}$ capacitor. No load should be connected to this pin. |
| 13-16 | VID3VIDO | Voltage identification (VID) code inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. Internal $10 \mathrm{~K} \Omega$ pull-up resistors assure correct operation if pins are left unconnected. |

## Absolute Maximum Ratings ${ }^{1}$

| Control Supply Voltages, VCCA and VCCD | 13 V |
| :--- | :---: |
| FET Supply Voltage, VCCQP | 13 V |
| Voltage Identification Code Inputs, VID3-VID0 | 13 V |
| Junction Temperature, TJ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature, Ts | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Control Supply Voltages, VCCA and VCCD |  | 4.5 | 5 | 7 | V |
| Driver Supply Voltage, VCCQP |  | 9 | 10 | 12 | V |
| VID Code Input Voltage, Logic HIGH |  | 2 |  |  | V |
| VID Code Input Voltage, Logic LOW |  |  |  | 0.8 | V |
| PWRGD HIGH Threshold |  |  |  | +7 | \%VREF |
| PWRGD LOW Threshold |  | -7 |  |  | \%VREF |
| Ambient Temperature, TA |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Specifications

(VCCA, VCCD $=5 \mathrm{~V}$, fosc $=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)
The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | TA $=0-70^{\circ} \mathrm{C}$, See Table 1. | - | 2.0 |  | 3.5 | V |
| Output Current ${ }^{1}$ |  |  |  | 12.5 | 14.5 | A |
| Setpoint Accuracy ${ }^{2}$ | ILOAD $=5.25 \mathrm{~A}$ |  |  | 1.0 | 1.5 | \% |
| Output Temperature Drift | TA $=0-70^{\circ} \mathrm{C}$ | - |  | +100 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Load Regulation | ILOAD $=0.5$ to 12.5A | - |  | -0.5 |  | \%Vo |
| Line Regulation | $\mathrm{VIN}=4.75-5.25 \mathrm{~V}$, ILOAD $=12.5 \mathrm{~A}$ | - |  | +0.14 |  | \%Vo |
| Output Ripple/Noise, pk-pk | VOUT $=2.1-3.5 \mathrm{~V}, 20 \mathrm{MHz} \mathrm{BW}$ | - |  | 30 |  | mV |
| Cumulative Accuracy ${ }^{3}$ | TA $=0-70^{\circ} \mathrm{C}$ | - |  | $\pm 3.3$ | $\pm 5.0$ | \% |
| Efficiency | ILOAD $=12.5 \mathrm{~A}, \mathrm{VOUT}=3.3 \mathrm{~V}$ | - | 80 | 85 |  | \% |
| Short Circuit Detect Threshold | Internal comparator offset | - | 100 | 120 | 140 | mV |
| Output Current Driver |  |  | 0.5 | 1.0 |  | A |
| Power Dissipation | No load |  |  | 0.1 | 0.2 | W |
| Thermal Impedance, өJA |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Response Time, Sleep to Full Load |  |  |  | 10 |  | $\mu \mathrm{s}$ |
| Oscillator Frequency Range ${ }^{4}$ |  |  | 0.2 |  | 1 | MHz |
| Oscillator Frequency Accuracy | Excluding tolerance of CEXT |  |  | 10 |  | \% |
| Maximum Duty Cycle in PWM Mode |  |  | 90 | 95 |  | \% |
| Minimum Duty Cycle in PFM Mode |  |  |  |  | 100 | ns |

Electrical Specifications (continued)
( $\mathrm{VCCA}, \mathrm{V}_{\mathrm{CCD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{OSC}}=650 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 , unless otherwise noted)
The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Response Time to Short Circuit |  |  |  | 15 | 30 |
| Soft Start Duration at Power-Up |  |  |  | 10 |  |
| Load Transient, 0.5A to 12.5A step | Slew rate $=30 A / \mu s$ | $\mu s$ |  |  |  |

## Notes:

1. The maximum output current is limited only by the external components used and their thermal limitations. For loads greater than 12.5A, adequate thermal management is required to achieve optimal performance and reliability.
2. Setpoint Accuracy includes Output Ripple/Noise.
3. Cumulative Accuracy is determined by Setpoint Accuracy, Line and Load Regulation, Output Ripple/Noise, Transient Performance and Temperature Drift.
4. See Typical Operating Characteristics.

Table 1. Voltage Identification Codes ${ }^{1}$

| Pentium Pro Processor Pins |  |  |  | VID <br> Setpoint | $\begin{aligned} & \text { Setpoint Accuracy }{ }^{2} \\ & (\mathrm{mV}) \end{aligned}$ | Cumulative Accuracy ${ }^{3}$ (mV) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID3 | VID2 | VID1 | VID0 |  |  |  |
| 1 | 1 | 1 | 1 | 2.0 | - | - |
| 1 | 1 | 1 | 0 | 2.1 | $\pm 31$ | $\pm 105$ |
| 1 | 1 | 0 | 1 | 2.2 | $\pm 33$ | $\pm 110$ |
| 1 | 1 | 0 | 0 | 2.3 | $\pm 34$ | $\pm 115$ |
| 1 | 0 | 1 | 1 | 2.4 | $\pm 36$ | $\pm 120$ |
| 1 | 0 | 1 | 0 | 2.5 | $\pm 37$ | $\pm 125$ |
| 1 | 0 | 0 | 1 | 2.6 | $\pm 39$ | $\pm 130$ |
| 1 | 0 | 0 | 0 | 2.7 | $\pm 40$ | $\pm 135$ |
| 0 | 1 | 1 | 1 | 2.8 | $\pm 42$ | $\pm 140$ |
| 0 | 1 | 1 | 0 | 2.9 | $\pm 43$ | $\pm 145$ |
| 0 | 1 | 0 | 1 | 3.0 | $\pm 45$ | $\pm 150$ |
| 0 | 1 | 0 | 0 | 3.1 | $\pm 46$ | $\pm 155$ |
| 0 | 0 | 1 | 1 | 3.2 | $\pm 48$ | $\pm 160$ |
| 0 | 0 | 1 | 0 | 3.3 | $\pm 49$ | $\pm 165$ |
| 0 | 0 | 0 | 1 | 3.4 | $\pm 51$ | $\pm 170$ |
| 0 | 0 | 0 | 0 | 3.5 | $\pm 60$ | $\pm 175$ |

## Notes:

1. 0 Indicates Processor pin is tied to Vss. $1=$ Open.
2. Setpoint Accuracy includes Output Ripple/Noise.
3. Cumulative Accuracy includes Setpoint Accuracy, Line \& Load Regulation, Transient Effects and Temperature Drift.

## Typical Operating Characteristics

$\left(\mathrm{VCCA}, \mathrm{VCCD}=5 \mathrm{~V}, \mathrm{fOSC}=650 \mathrm{kHz}\right.$ and $\mathrm{T}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)


## Typical Operating Characteristics (continued)



Time (500ns/division)


Time (200ns/division)

FET Driver Supply, VCCQP ( l $_{\text {LOAD }}=12.5 \mathrm{~A}$ using charge pump)


Time (1 $\mu \mathrm{s} / \mathrm{division}$ )

AC Ripple Response, 12.5A Load


Time (1 $\mathrm{us} / \mathrm{division}$ )

## Test Circuits



Figure 1. Standard Test or Application Schematic
Table 2. RC5042 Bill of Materials

| Reference | Part Number | Description | Relevant Specification |
| :---: | :---: | :---: | :---: |
| C4, C5, C7-C10 | Panasonic ECU-V1H104ZFX | $0.1 \mu \mathrm{~F} 50 \mathrm{~V}$ capacitor |  |
| C6 | Panasonic ECSH1CY475R | 4.7 $\mu \mathrm{F} 16 \mathrm{~V}$ capacitor |  |
| Cext | Panasonic ECU-V1H121JCG | 39 pF capacitor |  |
| C12 | Panasonic ECSH1CY105R | $1 \mu \mathrm{~F} 16 \mathrm{~V}$ capacitor |  |
| C1, C2, C3 | Sanyo 6MV1000GX | $1000 \mu \mathrm{~F} 6.3 \mathrm{~V}$ electrolytic capacitor |  |
| C11 | Panasonic ECU-V1H224ZFX | $0.22 \mu \mathrm{~F} 50 \mathrm{~V}$ capacitor |  |
| C13, C14, C15 | Sanyo 6MV1500GX | 1500 $\mu \mathrm{F} 6.3$ electrolytic capacitor | ESR < 0.047 S |
| DS1 | Motorola MBR1545CT | Schottky Diode | $\mathrm{Vf}<0.72 \mathrm{~V} @$ If $=15 \mathrm{~A}$ |
| DS2 | General Instruments 1N5817 | Schottky Diode |  |
| L1 | Skynet 320-8107 | $1.3 \mu \mathrm{H}$ inductor |  |
| L2 ${ }^{1}$ | Skynet 320-6110 | $2.5 \mu \mathrm{H}$ inductor |  |
| M1, M2 | Fuji 2SK1388 | N -Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \mathrm{RDS}(\mathrm{ON})<37 \mathrm{~m} \Omega \\ & \mathrm{VGS}<4 \mathrm{~V}, \operatorname{ID}>20 \mathrm{~A} \end{aligned}$ |
| RSENSE | Copel AWG \#18 | $6 \mathrm{~m} \Omega$ CuNi Alloy Wire Resistor |  |
| R1-R4, R6, R7 | Panasonic ERJ-6ENF10.0KV | 10K 5\% Resistors |  |

## Note:

1. The inductor L 2 is recommended to isolate the 5 V input supply from current surges caused by MOSFET switching. L 2 is not required for normal operation and may be omitted if desired.

## Application Information

## Simple Step-Down Converter



Figure 2. Simple Buck DC-DC Converter
Figure 2 illustrates a step-down DC-DC converter with no feedback control. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5042. Referring to Figure 1, the basic operation begins by closing the switch S 1 . When S 1 is closed, the input voltage $\mathrm{V}_{\mathrm{IN}}$ is impressed across inductor L1. The current flowing in this inductor is given by the following equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{T}_{\mathrm{ON}}}{\mathrm{L} 1}$
Where TON is the duty cycle (the time when S 1 is closed).
When S1 opens, the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{T}_{\mathrm{S}}-\mathrm{T}_{\mathrm{ON}}\right)}{\mathrm{L} 1}$
Where $\mathrm{T}_{\mathrm{S}}$ is the overall switching period, and (TS - TON) is the time during which S 1 is open.

By solving these two equations, we can arrive at the basic relationship for the output voltage of a step-down converter:
$\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}\right)$
In order to obtain a more accurate approximation for VOUT, we must also include the forward voltage VD across diode D1 and the switching loss, Vsw. After taking into account these factors, the new relationship becomes:
$\mathrm{V}_{\text {OUT }}=\left(\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\mathrm{SW}}\right) \frac{\mathrm{T}_{\text {ON }}}{\mathrm{T}_{\mathrm{S}}}-\mathrm{V}_{\mathrm{D}}$

## Overview

The RC5042 is a programmable DC-DC controller IC. When designed around the appropriate external components, the RC5042 can be configured to deliver more than 14.5A of output current. During heavy loading conditions, the RC5042 functions as a current-mode PWM step-down regulator. Under light loads, the regulator functions in the PFM (pulse frequency modulation), or pulse skipping mode. The
controller will sense the load level and switch between the two operating modes automatically, thus optimizing its efficiency under all loading conditions.


Figure 3. Typical Switching Waveforms

## Main Control Loop

Refer to the Block Diagram on page 1. The control loop of the regulator contains two main sections, the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block.

The additional comparators in the analog control section set the thresholds of where the RC5042 enters its pulse skipping mode during light loads as well as the point at which the maximum current comparator disables the output drive signals to the external power MOSFETs.

The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output pin that controls the external power MOSFET. The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5042 to operate at clock speeds as high as 1 MHz .

## High Current Output Drivers

The RC5042 contains two identical high current output drivers which utilize high speed bipolar transistors arranged in a push-pull configuration. Each driver is capable of delivering 1A of current in less than 100ns. Each driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity. The HIDRV driver has a power supply, VCCQP, which is boot-strapped from a flying capacitor as illustrated in Figure 2. Using this configuration, C12 is alternately charged from VCC via the Schottky diode DS2 and then boosted up when the FET is turned on. This scheme provides a VCCQP voltage equal to $2 \cdot \mathrm{VCC}-\mathrm{VDS}(\mathrm{DS} 2)$, or approximately 9.5 V with $\mathrm{VCC}=$ 5 V . This voltage is sufficient to provide the 9 V gate drive to the external MOSFET required in order to achieve a low $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$. Since the low side synchronous FET is referenced to ground (refer to Figure 3), there is no need to boost the gate drive voltage and its VCCP power pin can be tied to VCC. See Typical Operating Characteristics for typical full load VCCQP waveform.

## Internal Voltage Reference

The reference included in the RC5042 is a 1.24 V precision band-gap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference input is the resulting output from an integrated 4-bit DAC. The DAC is provided in accordance with the Pentium Pro specification guideline, which requires the DC-DC converter output to be directly programmable via a 4-bit voltage identification (VID) code. This code will scale the reference voltage from 2.0 V (no CPU ) to 3.5 V in 100 mV increments. For guaranteed stable operation under all loading conditions, a $10 \mathrm{~K} \Omega$ pull-up resistor and $0.1 \mu \mathrm{~F}$ of decoupling capacitance should be connected to the VREF pin.

## Power Good

The RC5042 Power Good function is designed in accordance with the Pentium Pro DC-DC converter specification and provides a constant voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed $\pm 7 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5042.

## Upgrade Present (UP\#)

Intel's specifications state that the DC-DC converter must accept an open collector signal, used to indicate the presence of an upgrade processor. The typical state is high (standard CPU). When in the low or ground state (OverDrive processor present), the output voltage must be disabled unless the converter can supply the OverDrive processor's specifications.

When disabled, the PWRGD output must be in the low state. Since the RC5042 can supply the OverDrive processor specifications, the UP\# signal is not required.

## Over-Voltage Protection

The RC5042 provides a constant monitor of the output voltage for protection against overvoltage conditions. If the voltage at the VFB pin exceeds $20 \%$ of the selected program voltage, an overvoltage condition will be assumed, and the RC5042 will disable the output drive signal to the MOSFET(s).

## Short Circuit Protection

A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When voltage developed across the sense resistor exceeds the comparator threshold voltage, the RC5042 will disable the output drive signal to the MOSFET(s).

The DC-DC converter returns to normal operation after the fault has been removed, for either an overvoltage or a short circuit condition.

## Oscillator

The RC5042 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 200 KHz and 1 MHz . This scheme allows maximum flexibility in setting the switching frequency as well as choosing external components.

In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor, and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller.

As the operating frequency is increased, the user should note that the efficiency losses due to switching are relatively fixed per switching cycle. Therefore, as the switching frequency is increased, so is the contribution toward efficiency due to switching losses.

Careful analysis of the RC5042 DC-DC controller has resulted in an optimal operating frequency of 650 KHz , which allows the use of smaller inductive and capacitive components while maximizing peak efficiency under all operating conditions.

## Design Considerations and Component Selection

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\operatorname{RDS}($ on $)<37 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}<4 \mathrm{~V}$
- Power package with low thermal resistance
- Drain current rating of 20 A minimum
- Drain-Source voltage $>15 \mathrm{~V}$.

The on-resistance ( $\mathrm{RDS}(\mathrm{ON})$ ) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 5 presents a list of suitable MOSFETs for this application.

Table 5. MOSFET Selection Table

| Manufacturer \& Model \# | Conditions ${ }^{1}$ |  | RDS,ON(m $\Omega$ ) |  | Package | Thermal Resistance |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ. | Max. |  |  |
| Fuji | $\begin{aligned} & \mathrm{VGS}=4 \mathrm{~V}, \\ & \mathrm{ID}=17.5 \mathrm{~A} \end{aligned}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 25 | 37 | TO-220 | $\Phi J$ A $=75$ |
| 2SK1388 |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 37 | - |  |  |
| Siliconix | $\begin{aligned} & \text { VGS }=4.5 \mathrm{~V}, \\ & \mathrm{ID}=5 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 16.5 | 20 | $\begin{gathered} \text { SO-8 } \\ \text { (SMD) } \end{gathered}$ | $\Phi J A=50$ |
| SI4410DY |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 28 | 34 |  |  |
| National Semiconductor NDP706AL | $\begin{aligned} & \mathrm{VGS}=5 \mathrm{~V}, \\ & \mathrm{ID}=40 \mathrm{~A} \end{aligned}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 13 | 15 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.5 \end{gathered}$ |
| NDP706AEL |  | $\mathrm{TJ}=125^{\circ} \mathrm{C}$ | 20 | 24 |  |  |
| National Semiconductor | $\begin{aligned} & \text { VGS }=4.5 \mathrm{~V}, \\ & I D=10 \mathrm{~A} \end{aligned}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 31 | 40 | TO-220 | $\begin{gathered} \hline Ј J A=62.5 \\ \Phi J C=2.5 \end{gathered}$ |
| NDP603AL |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 42 | 54 |  |  |
| National Semiconductor | $\begin{aligned} & \text { VGS }=5 \mathrm{~V}, \\ & \mathrm{ID}=24 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 22 | 25 | TO-220 | $\begin{gathered} \hline Ф J A=62.5 \\ \Phi J C=1.5 \end{gathered}$ |
| NDP606AL |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 33 | 40 |  |  |
| Motorola | $\begin{aligned} & \mathrm{VGS}=5 \mathrm{~V} \\ & \mathrm{ID}=37.5 \mathrm{~A} \end{aligned}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 6 | 9 | $\begin{gathered} \text { TO-263 } \\ \left(\mathrm{D}_{2} \mathrm{PAK}\right) \end{gathered}$ | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
| MTB75N03HDL |  | $\mathrm{TJ}=125^{\circ} \mathrm{C}$ | 9.3 | 14 |  |  |
| Int. Rectifier | $\begin{aligned} & \text { VGS }=5 \mathrm{~V}, \\ & \mathrm{ID}=31 \mathrm{~A} \end{aligned}$ | TJ $=25^{\circ} \mathrm{C}$ | - | 28 | TO-220 | $\begin{gathered} \hline \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
| IRLZ44 |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | - | 46 |  |  |
| Int. Rectifier | $\begin{aligned} & \mathrm{VGS}=4.5 \mathrm{~V}, \\ & \mathrm{ID}=28 \mathrm{~A} \end{aligned}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | - | 19 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
| IRL3103S |  | $\mathrm{TJ}=125^{\circ} \mathrm{C}$ |  | 31 |  |  |

## Note:

1. $\operatorname{RDS}(\mathrm{ON})$ values at $\mathrm{T}=125^{\circ} \mathrm{C}$ for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only. Only National Semiconductor offers maximum values at $\mathrm{TJ}=125^{\circ} \mathrm{C}$.

## Two MOSFETs in Parallel

We recommend that two MOSFETs be used in parallel instead of one single MOSFET. Significant advantages are realized using two MOSFETs in parallel:

- Significant reduction of power dissipation.

Maximum current of 14A with one MOSFET:
PMOSFET $=\left(\mathrm{I}^{2} \mathrm{RDS}(\mathrm{ON})\right)($ Duty Cycle $)$
$=(14)^{2}(0.050 *)(3.3+0.4) /(5+0.4-0.35)=7.2 \mathrm{~W}$
With two MOSFETs in parallel:
PMOSFET $=\left(\mathrm{I}^{2}\right.$ RDS $\left.(\mathrm{ON})\right)($ Duty Cycle $)$
$=(14 / 2)^{2}\left(0.037^{*}\right)(3.3+0.4) /(5+0.4-0.35)=1.3 \mathrm{~W} /$ FET
*Note: $\mathrm{RDS}_{\mathrm{DS}}(\mathrm{on})$ increases with temperature. Assume $\operatorname{RSS}(\mathrm{on})=0.025$ at $25^{\circ} \mathrm{C}$. RDS (on) can easily increase to 0.050 W at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the $\operatorname{RDS}(o n)$ to rise above the listed maximum value of 37 mW .

- Less heat sink required. With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, there will be considerably less heat sink required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at $2^{\circ} \mathrm{C} / \mathrm{W}$ and the motherboard serves as an excellent heat sink.
- Higher current capability. With thermal management under control, this on-board DC-DC converter is able to deliver load currents up to 14.5 A with no problem at all.


## MOSFET Gate Bias

The MOSFET can be biased by one of two methodsCharge Pump or 12 V Gate Bias.

## Charge pump (or Bootstrap) method

Figure 4 employs a charge pump to provide gate bias. Capacitor CP is the charge pump deployed to boost the voltage of the RC5042 output driver. When the MOSFET switches off, the source of the MOSFET is at -0.6 V . VCCQP is charged through the Schottky diode to 4.5 V . Thus, the capacitor CP is charged to 5 V . When the MOSFET turns on, the source of the MOSFET voltage is equal to 5 V . The capacitor voltage follows, and hence provides a voltage at VCCQP equal to 10 V . The Schottky is required to provide the charge path when the MOSFET is off. The Schottky reverses bias when the VCCQP goes to 10 V . The charge pump capacitor, CP , needs to be a high Q and high frequency capacitor. A $1 \mu \mathrm{~F}$ ceramic capacitor is recommended here.


Figure 4. Charge Pump Configuration

## Method 2. 12V Gate Bias



Figure 5. 12V Gate Bias Configuration
Figure 6 uses an external 12V source to bias VCCQP.A $47 \Omega$ resistor is used to limit the transient current into the VCCQP pin. A $1 \mu \mathrm{~F}$ capacitor filter is used to filter the VCCQP supply. This method provides a higher gate bias voltage to the MOSFET, and therefore reduces the $\operatorname{RSD}(\mathrm{ON})$ and resulting power loss within the MOSFET. Figure 7 illustrates how RDS(ON) decreases dramatically as VGS increases. A 6.2V Zener (DS2) is used to clamp the voltage at VCCQP to a maximum of 12 V and ensure that the absolute maximum voltage of the IC will not be exceeded.


Figure 6. R(DS) vs. VGS for Selected MOSFETs

## Converter Efficiency

Losses due to parasitic resistance in the switches, coil, and sense resistor dominate at high load-current level. The major loss mechanisms under heavy loads, in usual order of importance, are:

- MOSFET I ${ }^{2}$ R Losses
- Sense Resistor Losses
- gate-charge losses
- diode-conduction losses
- transition losses
- Input Capacitor losses
- losses due to the operating supply current of the IC
- Inductor Coil Losses

Efficiency of the converter under heavy loads can be calculated as follows:
Efficiency $=\frac{\mathrm{P}_{\text {OUT }}}{\mathrm{p}_{\text {IN }}}=\frac{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}}{\mathrm{I}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}+\mathrm{P}_{\text {LOSS }}}$,
where $\mathrm{P}_{\text {LOSS }}=\mathrm{PD}_{\text {MOSFET }}+\mathrm{PD}_{\text {INDUCTOR }}+\mathrm{PD}_{\text {RSENSE }}+\mathrm{PD}_{\mathrm{GATE}}+\mathrm{PD}_{\text {DIODE }}+\mathrm{PD}_{\text {TRAN }}+\mathrm{PD}_{\mathrm{CAP}}+\mathrm{PD}_{\mathrm{IC}}$

## Design Equations:

(1) $\mathrm{PD}_{\text {MOSFET }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times$ DutyCycle
where DutyCycle $=\frac{V_{\text {OUT }}+V_{D}}{V_{\text {IN }}+V_{D}-V_{S W}}$
(2) $\mathrm{PD}_{\text {INDUCTOR }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times \mathrm{R}_{\text {INDUCTOR }}$
(3) $\mathrm{PD}_{\text {RSENSE }}=\mathrm{I}_{\text {OUT }}^{2} \times \mathrm{R}_{\text {SENSE }}$
(4) $P D_{G A T E}=q_{G A T E} \times f \times 5 V$, where $q_{G A T E}$ is the gate charge and f is the switching frequency
(5) $\mathrm{PD}_{\text {DIODE }}=\mathrm{V}_{\mathrm{f}} \times \mathrm{I}_{\text {OUT }}(1-$ Dutycycle $)$
(6) $\mathrm{PD}_{\text {TRAN }}=\frac{\mathrm{V}_{\mathrm{IN}}^{2} \times \mathrm{C}_{\text {RSS }} \times \mathrm{I}_{\text {LOAD }} \times f}{\mathrm{I}_{\text {DRIVE }}}$, where CRSS is the reverse transfer capacitance of the high-side MOSFET.
(7) $\mathrm{PD}_{\mathrm{CAP}}=\mathrm{I}_{\mathrm{RMS}}{ }^{2} \times \mathrm{ESR}$
(8) $\mathrm{PD}_{\mathrm{IC}}=\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}}$

## Example:

DutyCycle $=\frac{3.3+0.5}{5+0.5-0.3}=0.73$
$\mathrm{PD}_{\text {MOSFET }}=10^{2} \times 0.030 \times 0.73=2.19 \mathrm{~W}$
$\mathrm{PD}_{\text {INDUCTOR }}=10^{2} \times 0.010=1 \mathrm{~W}$
$\mathrm{PD}_{\text {RSENSE }}=10^{2} \times 0.0065=0.65 \mathrm{~W}$
$\mathrm{PD}_{\mathrm{GATE}}=\mathrm{CV} \times \mathrm{f} \times 5 \mathrm{~V}=1.75 \mathrm{nf} \times(9-1) \mathrm{V} \times 650 \mathrm{Khz} \times 5 \mathrm{~V}=0.045 \mathrm{~W}$
$\mathrm{PD}_{\text {DIODE }}=0.5 \times 10(1-0.73)=1.35 \mathrm{~W}$
$\mathrm{PD}_{\text {TRAN }}=\frac{5^{2} \times 400 \mathrm{pf} \times 10 \times 650 \mathrm{khz}}{0.7 \mathrm{~A}} \sim 0.010 \mathrm{~W}$
$\mathrm{PD}_{\mathrm{CAP}}=(7.5-2.5)^{2} \times 0.015=0.37 \mathrm{~W}$
$\mathrm{PD}_{\mathrm{IC}}=0.2 \mathrm{~W}$
$\mathrm{PD}_{\text {LOSS }}=2.19 \mathrm{~W}+1.0 \mathrm{~W}+0.65 \mathrm{~W}+0.045 \mathrm{~W}+1.35 \mathrm{~W}+0.010 \mathrm{~W}+0.37 \mathrm{~W}+0.2 \mathrm{~W}=5.815 \mathrm{~W}$
$\therefore$ Efficiency $=\frac{3.3 \times 10}{3.3 \times 10+5.815} \sim 85 \%$

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the coil resistance (R1). The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency ( $>500 \mathrm{KHz}$ ) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400 KHz . Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: PLOSS $=\mathrm{IO}^{2} \times \mathrm{R} 1$. The value of the inductor is a function of the oscillator duty cycle (TON) and the maximum inductor current (IPK). IPK can be calculated from the relationship:
$\mathrm{I}_{\mathrm{PK}}=\mathrm{I}_{\mathrm{MIN}}+\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{D}}}{\mathrm{L}}\right) \mathrm{T}_{\mathrm{ON}}$
Where TON is the maximum duty cycle and $V_{D}$ is the forward voltage of diode DS1.

Then the inductor value can be calculated using the relationship:
$\mathrm{L}=\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{O}}}{\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\mathrm{MIN}}}\right) \mathrm{T}_{\mathrm{ON}}$

Where VSW (RDSON x IO) is the drain-to-source voltage of M1 when it is switched on.

## Implementing Short Circuit Protection

Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Fairchild Semiconductor has implemented a current sense methodology to disable the output drive signal to the MOSFET(s) when an over current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has the threshold voltage, nominally of 120 mV . Table 6 states the limits for the comparator threshold of the Switching Regulator:

Table 6. RC5042 Short Circuit Comparator Threshold Voltage

|  | Short Circuit Comparator <br> Vthreshold (mV) |
| :---: | :---: |
| Typical | 120 |
| Minimum | 100 |
| Maximum | 140 |

When designing the external current sense circuitry, the designer must pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels.

The design equation used to set the short circuit threshold limit is as follows:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th }}}{\mathrm{I}_{\mathrm{SC}}}$, where: $\mathrm{I}_{\mathrm{SC}}=$ Output short circuit current
$I_{S C} \geq I_{\text {inductor }}=I_{\text {Load, max }}+\frac{\left(I_{\text {PK }}-I_{\text {min }}\right)}{2}$
Where $\mathrm{I}_{\mathrm{pk}}$ and $\mathrm{I}_{\mathrm{min}}$ are peak ripple current and $\mathrm{I}_{\text {load, }}$ max $=$ maximum output load current.

The designer must also take into account the current (IPK $-I_{\min }$ ), or the ripple current flowing through the inductor under normal operation. Figure 7 illustrates the inductor current waveform for the RC5042/42 DC-DC converter at maximum load.


Figure 7. Typical DC-DC Converter Inductor Current Waveform

The calculation of this ripple current is as follows:
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\text {min }}\right)}{2}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}} \times \frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right)}{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}+\mathrm{V}_{\mathrm{D}}\right)} \mathrm{T}$
where: - $V_{\text {in }}=$ input voltage to Converter

- VSW $=$ voltage across Switcher $($ MOSFET $)=$ ILOAD x RDS(ON)
- $\mathrm{V}_{\mathrm{D}}=$ Forward Voltage of the Schottky diode
- $\mathrm{T}=$ the switching period of the converter $=1 / \mathrm{fs}$, where $\mathrm{fS}_{\mathrm{S}}=$ switching frequency.

For an input voltage of 5 V , an output voltage of 3.3 V , an inductor value of $1.3 \mu \mathrm{H}$ and a switching frequency of 650 KHz (using CEXT $=39 \mathrm{pF}$ ), the inductor current can be calculated as follows:

$$
\begin{aligned}
& \frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\min }\right)}{2}=\frac{(5.0-14.5 \times 0.037-3.3)}{1.3 \times 10^{-6}} \times \\
& \frac{(3.3+0.5)}{(5.0-14.5 \times 0.037+0.5)} \times \frac{1}{650 \times 10^{3}}=1.048 \mathrm{~A}
\end{aligned}
$$

Table 7. Comparison of Sense Resistors ${ }^{1}$
$\left.\begin{array}{|l|l|l|l|l|l|}\hline & & \begin{array}{l}\text { Motherboard } \\ \text { Trace Resistor }\end{array} & \begin{array}{l}\text { Discrete Iron } \\ \text { Alloy } \\ \text { resistor (IRC) }\end{array} & \begin{array}{l}\text { Discrete Metal } \\ \text { Strip surface } \\ \text { mount resistor } \\ \text { (Dale) }\end{array} & \begin{array}{l}\text { Discrete MnCu } \\ \text { Alloy wire } \\ \text { resistor }\end{array}\end{array} \begin{array}{l}\text { Discrete } \\ \text { CuNi Alloy } \\ \text { wire resistor } \\ \text { (Copel) }\end{array}\right]$

## Notes:

1. Refer to Appendix A for Directory of component suppliers

Based on the Tolerance in the above table,
For Embedded PC Trace Resistor and for
$\mathrm{I}_{\mathrm{o}}$ ad, $\max =14.5 \mathrm{~A}$ :
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th,min }}}{1.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})$

$$
=\frac{100 \mathrm{mV}}{1.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-29 \%)=4.6 \mathrm{~m} \Omega
$$

For discrete resistor and $\mathrm{I}_{\text {load, }} \max =14.5 \mathrm{~A}$ :
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th,min }}}{1.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})$

$$
=\frac{100 \mathrm{mV}}{1.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-5 \%)=6.1 \mathrm{~m} \Omega
$$

Therefore, the peak current, IPK, through the inductor for a 14.5 A load is found to be:
$\mathrm{I}_{\mathrm{SC}} \geq \mathrm{I}_{\text {inductor }}=\mathrm{I}_{\text {Load, } \max }+\frac{\left(\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\text {min }}\right)}{2}=14.5+1=15.5 \mathrm{~A}$
As a result, the short circuit detection threshold must be at least 15.5A.

The next step is to determine the value of the sense resistor. Including sense resistor tolerance, the sense resistor value can be approximated as follows:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{\mathrm{I}_{\mathrm{SC}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{1.0+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})$
Where TF = Tolerance Factor for the sense resistor.

There are several different type of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various type of sense resistors:

For user convenience, Table 8 lists recommended value for sense resistor for various load current using embedded PC trace resistor or discrete resistor.

Table 8. Rsense for Various Load Current

| ILoad,max <br> $(\mathbf{A})$ | RSENSE <br> PC Trace <br> Resistor $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete <br> Resistor $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 10.00 | 6.5 | 8.6 |
| 11.20 | 5.8 | 7.8 |
| 12.40 | 5.3 | 7.1 |
| 13.90 | 4.8 | 6.4 |
| 14.00 | 4.7 | 6.3 |
| 14.50 | 4.6 | 6.1 |

## RC5042 Short Circuit Current Characteristics

The RC5042 has a short circuit current characteristic that includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output is presented in the Typical Operating Characteristics section, page 5. The converter performs with a normal load regulation characteristic until the voltage across the resistor reaches the internal short circuit threshold of 120 mV . At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit mode of control. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter.

## Schottky Diode Selection

The application circuit diagram of Figure 1 shows two Schottky diodes, DS1 and DS2. In synchronous mode, DS1 is used in parallel with M3 to prevent the lossy diode in the FET from turning on. DS2 serves a dual purpose. As configured, it allows the VCCQP supply pin of the RC5042 to be bootstrapped up to 9 V using capacitor C 12 . When the lower MOSFET M3 is turned on, one side of capacitor C12 is connected to ground while the other side of the capacitor is being charged up to voltage VIN - VD through DS2. The voltage that is then applied to the gate of the MOSFET is VCCQP - VSAT, or typically around 9V. A vital selection criteria for DS1 and DS2 is that they exhibit a very low forward voltage drop, as this parameter can directly affect the regulator efficiency. In non-synchronous mode, DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. Table 9 lists several suitable Schottky diodes. Note that the MBR2015CTL has a very low forward voltage drop. This diode is most ideal for application where output voltage is required to be less than 2.8 V .

Table 9. Schottky Diode Selection Table

| Manufacturer <br> Model \# | Conditions | Forward Voltage <br> $\mathbf{V}_{F}$ |
| :--- | :--- | :---: |
| Philips | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| PBYR1035 | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR2035CT | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.84 \mathrm{~V}$ |
| MBR1545CT | $\mathrm{I}_{\mathrm{F}}=15 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | $<0.72 \mathrm{~V}$ |
| Motorola | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | $<0.58 \mathrm{~V}$ |
| MBR2015CTL | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~A} ; \mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | $<0.48 \mathrm{~V}$ |

## Output Filter Capacitors

Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5042.

The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET. Low "ESR" capacitors are best suited for this type of application and can influence the converter's efficiency if not chosen carefully. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths.

The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained using the following equation:
$\mathrm{ESR}=\frac{\mathrm{DF}}{2 \pi \mathrm{fC}}$
Where:

- DF is the dissipation factor of the capacitor
- f is the operating frequency
- C is the capacitance in farads

With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{~V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}
$$

Where $\Delta \mathrm{V}$ is the maximum voltage deviation due load transient
$\Delta \mathrm{T}$ is reaction time of the power source (Loop response time of the RC5042) and it is approximately $8 \mu \mathrm{~s}$

Io is the output load current
For $\mathrm{IO}=10 \mathrm{~A}$, and $\Delta \mathrm{V}=75 \mathrm{mV}$, the bulk capacitor required can be approximated as follows:

$$
\mathrm{C}(\mu \mathrm{~F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{~V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}=\frac{10 \mathrm{~A} \times 8 \mu \mathrm{~s}}{75 \mathrm{mV}-10 \mathrm{~A} \times 5 \mathrm{~m} \Omega}=3200 \mu \mathrm{~F}
$$

## Input filter

We recommend that the design include an input inductor between the system +5 V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5 V supply from noise occurring in the switching portion of the DC-DC converter and to also limit the inrush current into the input capacitors on power up. We recommend a value of around $2.5 \mu \mathrm{H}$.


Figure 8. Input Filter

## PCB Layout Guidelines and Considerations

## PCB Layout Guidelines

1. Placement of the MOSFETs relative to the RC5042 is critical. The MOSFETs (M1 \& M2), should be placed such that the trace length of the HIDRV pin from the RC5042 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET. This noise will radiate all over the board, and because it is switching at such a high voltage and frequency, it will be very difficult to suppress.

The drawing below depicts an example of good placement for the MOSFETs in relation to the RC5042 and also an example of problematic placement for the MOSFETs.

In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5042. That is to say, traces that connect to pins 8 and 9 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 4 , and pin 12.
2. Place decoupling capacitors $(.1 \mu \mathrm{~F})$ as close to the RC5042 pins as possible. Extra lead length on these will negate their ability to suppress noise.
3. Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help give isolation between pins.
4. Surround the CEXT timing capacitor with a ground trace as much as possible. Also be sure to keep a ground or power plane underneath the capacitor for further noise isolation. This will help to shield the oscillator pin 1 from the noise on the PCB. Place this capacitor as close to the RC5042 pin 1 as possible.
5. Place MOSFETs, inductor and Schottky as close together as possible for the same reasons as \#1 above. Place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter.
6. The traces that run from the RC5042 IFB (pin 3) and VFB (pin 4) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5042 feed-


Figure 9. MOSFET Layout Guidelines
back input. Try as much as possible to run the noisy switching signals (HIDRV \& VCCQP) on one layer; and use the inner layers for only power and ground. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB.

## Example of a Layout on a PC Motherboard and Gerber File

A reference design for motherboard implementation of the RC5042 along with Layout Gerber File and Silk Screen are presented here. The actual Gerber File can be obtained from a Fairchild Semiconductor local Sales Rep Office or from Fairchild Semiconductor Marketing Department at (415) 966-7819.


## RC5042 Evaluation Board

Fairchild Semiconductor provides an evaluation board for the purpose of verifying the system level performance of the RC5042. The evaluation board serves as a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your Fairchild Semiconductor local Sales Rep Office or Fairchild Semiconductor Marketing Department at (650) 966-7819 for an evaluation board.

## Additional Application Information

A comprehensive Application Note providing implementation guidelines for the RC5040 and RC5042 DC-DC Converters for Pentium® Pro processors (AP-42) is available from your local Fairchild Semiconductor Sales Rep or from Fairchild Semiconductor Marketing at 650-966-7819. Most application notes and data sheets can also be obtained by calling Fairchild Semiconductor's fax-on-demand system at 650-988-2123.

Mechanical Dimensions - 16 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.19 | 0.25 | 5 |
| D | . 386 | . 394 | 9.80 | 10.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.00 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.80 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5042M | 16 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 5043 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC5043.pdf.

## RC5050

## Programmable DC-DC Converter for Low Voltage Microprocessors

## Features

- Programmable output from 1.3 V to 3.5 V
- $85 \%$ efficiency typical
- $1 \%$ output accuracy
- Oscillator frequency adjustable from 80 KHz to 1 MHz
- On-chip Power Good and Enable functions
- Over-Voltage Protection
- Foldback current limiting
- Precision trimmed low TC voltage reference
- 20 pin SOIC package
- Meets Intel Pentium ${ }^{\circledR}$ II specifications using minimum number of external components


## Applications

- Programmable power supply for Pentium II
- Voltage Regulator Module (VRM) for Pentium II processors
- Programmable step-down power supply


## Description

The RC5050 is a DC-DC controller IC which provides an accurate, programmable output for all Pentium II CPU applications. The RC5050 uses a 5-bit D/A converter to program the output voltage from 1.3 V to 3.5 V . The RC5050 uses a high level of integration to deliver load currents in excess of 15 A from a 5 V source with minimal external circuitry. Nonsynchronous operation allows a low cost solution for most CPU power supply applications. The internal oscillator can be programmed from 80 KHz to 1 MHz for additional flexibility in choosing external components. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components. The RC5050 also offers integrated functions including Power Good, Output Enable, over-voltage protection and current limiting.

## Block Diagram



## Pin Assignments

| CEXT | 1 | 20 |  | VID0 |
| :---: | :---: | :---: | :---: | :---: |
| ENABLE | 2 | 19 |  | VID1 |
| PWRGD | 3 | 18 |  | VID2 |
| IFB | 4 | 17 |  | VID3 |
| VFB | 5 | 16 |  | VREF |
| VCCA | 6 | 15 | - | GNDA |
| VCCD | 7 | 14 |  | GNDD |
| VID4 | 8 | 13 |  | VCCQP |
| NC | 9 | 12 |  | HIDRV |
| GNDP | 10 | 11 |  | NC |

## Pin Definitions

| $\begin{gathered} \hline \text { Pin } \\ \text { Number } \end{gathered}$ | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | CEXT | Oscillator Capacitor Connection. Connecting an external capacitor to this pin sets the internal oscillator frequency. Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | ENABLE | Output Enable. Open collector/TTL input. Logic LOW will disable output. A 10K $\Omega$ internal pull-up resistor assures correct operation if pin is left unconnected. |
| 3 | PWRGD | Power Good Flag. Open collector output will be at logic HIGH under normal operation. Logic LOW indicates output voltage is not within $\pm 12 \%$ of nominal. |
| 4 | IFB | High Side Current Feedback. Pins 4 and 5 are used as the inputs for the current feedback control loop and as the short circuit current sense points. Layout of these traces is critical to system performance. See Application Information for details. |
| 5 | VFB | Voltage Feedback. Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. Layout of this trace is critical to system performance. See Application Information for details. |
| 6 | VCCA | Analog Vcc. Connect to system 5 V supply and decouple to ground with $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 7 | VCCD | Digital Vcc. Connect to system 5 V supply and decouple to ground with $4.7 \mu \mathrm{~F}$ tantalum capacitor. |
| 8 | VID4 | VID4 Input. A logic 1 on this open collector/TTL input will enable the VID3-VID0 inputs to set the output from 2.1 V to 3.5 V , and a logic 0 on this pin will set the output from 1.3 V to 2.05 V , as shown in Table 1. Pullup resistors are internal to the controller. |
| 9, 11 | NC | No Internal Connection. Connection of these pins to system ground will improve the thermal dissipation characteristics of the package. |
| 10 | GNDP | Power Ground. Return pin for high currents flowing in pins 12 and 13 (HIDRV and VCCQP). Connect to low impedance ground. |
| 12 | HIDRV | FET Driver Output. Connect this pin to the gates of N-channel MOSFETs M1 and M2 in Figure 1. The trace from this pin to the MOSFET gates should be $<0.5^{\prime \prime}$. |
| 13 | VCCQP | Power Vcc. This is the power supply for the FET driver. VCCQP must be connected to a voltage of at least VCCA + VGS, ON (M1). See Application Information for details. |
| 14 | GNDD | Digital Ground. Return path for digital logic. This pin should be connected to system ground to minimize ground loops. |
| 15 | GNDA | Analog Ground. Return path for low power analog circuitry. Connect to system ground to minimize ground loops. |
| 16 | VREF | Reference Voltage Test Point. This pin provides access to the DAC output and should be decoupled to ground using a $0.1 \mu \mathrm{~F}$ capacitor. No load should be connected. |
| 17-20 | VID3VIDO | Voltage Identification (VID) Code Inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. Pullup resistors are internal to the controller. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA, VCCD, VCCQP | 13 V |
| :--- | :---: |
| Voltage Identification Code Inputs, VID4-VID0 | 13 V |
| Junction Temperature, TJ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltages, VCCA and VCCD |  | 4.5 | 5 | 7 | V |
| Output Driver Supply, VCCQP |  | 8.5 |  | 12 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| PWRGD Threshold | Logic HIGH | Logic LOW | 93 |  | 107 |
| Ambient Operating Temperature |  | 88 |  | 112 | $\% V_{0}$ |

## Electrical Characteristics

$\left(\mathrm{VCCA}, \mathrm{VCCD}=5 \mathrm{~V}\right.$, VOUT $=2.8 \mathrm{~V}$, Fosc $=300 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using Figure 1, unless otherwise specified) The • denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 13 |  | A |
| Initial Voltage Setpoint | ILOAD $=0.8 \mathrm{~A}$ |  |  | $\pm 20$ |  | mV |
| Output Temperature Drift | TA $=0$ to $60^{\circ} \mathrm{C}$ | - |  | +10 |  | mV |
| Load Regulation | ILOAD $=0.8 \mathrm{~A}$ to 13A | - |  | -25 |  | mV |
| Line Regulation | VIN $=4.75$ to 5.25 V | - |  | $\pm 2$ |  | mV |
| Output Ripple | 20 MHz BW , ILOAD $=13 \mathrm{~A}$ |  |  | $\pm 11$ |  | mV |
| Output Voltage Regulation Steady State ${ }^{1}$ Transient ${ }^{2}$ | $\begin{aligned} & \text { VOUT }=2.8 \mathrm{~V}, \mathrm{ILOAD}=0.8-15 \mathrm{~A} \\ & \text { ILOAD }=0.8 \text { to } 14.2 \mathrm{~A}, 30 \mathrm{~A} / \mathrm{\mu s} \end{aligned}$ | - | $\begin{aligned} & 2.74 \\ & 2.67 \end{aligned}$ | $\begin{aligned} & 2.80 \\ & 2.80 \end{aligned}$ | $\begin{aligned} & 2.90 \\ & 2.93 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Short Circuit Detect Threshold |  | - | 100 | 120 | 140 | mV |
| Efficiency | ILOAD $=13 \mathrm{~A}, \mathrm{VOUT}=2.8 \mathrm{~V}$ | - | 80 | 85 |  | \% |
| Output Driver Rise and Fall Time | See Figure 2 |  |  | 50 |  | ns |
| Turn-on Response Time | ILOAD = 0 to 13A |  |  |  | 10 | ms |
| Oscillator Range |  |  | 80 | 300 | 1000 | KHz |
| Oscillator Frequency | CEXT $=100 \mathrm{pF}$ |  | 270 | 300 | 330 | KHz |
| Max Duty Cycle | PWM mode |  | 90 | 95 |  | \% |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, output ripple/noise and temperature drift.
2. These specifications assume a minimum of $20,1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU in order to provide adequate high-speed decoupling. For motherboard applications, the PCB layout must exhibit no more than $0.5 \mathrm{~m} \Omega$ parasitic resistance and 1 nH parasitic inductance between the converter output and the CPU.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VIDO | $\mathrm{V}_{\text {OUt }}$ to CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | No CPU |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

## Note:

1. $0=$ processor pin is tied to GND
$1=$ processor pin is open.

## Typical Operating Characteristics

(VCCA, VCCD $=5 \mathrm{~V}$, fosc $=280 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)






Output Programming, VID4 $=1$


## Typical Operating Characteristics (continued)



Time (2 $\mu \mathrm{s} /$ division)

Switching Waveforms, 0.5A Load


Time (2us/division)

Output Startup, System Power-up


Transient Response, 0.5A to 13A


Time ( $\mathbf{5 0} \boldsymbol{\mu \mathrm { s }} / \mathrm{division}$ )

Switching Waveforms, 13A Load


Output Startup from Re-enable


65-5050-04

## Test Circuit



Figure 1. 15A Application Circuit for Pentium II Processor


Figure 2. Output Driver Test Circuit
Table 2. Recommended Bulk Capacitors for CPU-based Applications

| Application | Output Current | CIN | COUT | COUT Maximum ESR | Rsense |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Motorola PowerPC 603/604 Motherboard | 7A | $2 \times 1500 \mu \mathrm{~F}, 6 \mathrm{~V}$ Sanyo 6MV1500CX | $\begin{aligned} & 2 \times 1500 \mu \mathrm{~F}, 6 \mathrm{~V} \\ & \text { Sanyo } \\ & \text { 6MV1500SX } \end{aligned}$ | $22 \mathrm{~m} \Omega$ | 10.5m |
| Intel Pentium II Klamath Motherboard | 14.2 | $3 \times 1200 \mu \mathrm{~F}, 10 \mathrm{~V}$ Sayno 10MV1200EG | $\begin{aligned} & 5 \times 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V} \\ & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | $9.0 \mathrm{~m} \Omega$ | $5.5 \mathrm{~m} \Omega$ |
| Intel Pentium II <br> Motherboard (All versions including next generation) | 15A | $3 \times 1200 \mu \mathrm{~F}, 10 \mathrm{~V}$ Sayno 10MV1200EG | $\begin{aligned} & 7 \times 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V} \\ & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | $6.0 \mathrm{~m} \Omega$ | $5.0 \mathrm{~m} \Omega$ |

Table 3. RC5050 Application Bill of Materials for Intel Pentium II Processors

| Reference | Manufacturer Part \# | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: |
| C4, C5, C7-C11 | Panasonic ECU-V1H104ZFX | $0.1 \mu \mathrm{~F} 50 \mathrm{~V}$ capacitor |  |
| Cext | Panasonic ECU-V1H121JCG | 100pF capacitor |  |
| C12, C6 | Panasonic ECSH1CY105R | $1 \mu \mathrm{~F} 16 \mathrm{~V}$ capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | Sanyo 10MV1200EG | 1200 $\mu \mathrm{F}$ 10V electrolytic capacitor $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ | ESR < 62m $\Omega$ <br> See Table 2 |
| $\mathrm{C}_{\text {OUT }}$ | Sanyo 6MV1500GX | 1500 $\mu \mathrm{F} 6.3 \mathrm{~V}$ electrolytic capacitor $10 \mathrm{~mm} \times 20 \mathrm{~mm}$ | $\begin{aligned} & \mathrm{ESR}<44 \mathrm{~m} \Omega \\ & \text { See Note } 1 \text { and Table } 2 \end{aligned}$ |
| DS1 | Motorola MBR2015CT | Schottky Diode | $\mathrm{V}_{\mathrm{f}}<0.52$ at $\mathrm{If}_{\mathrm{f}}=10 \mathrm{~A}$ |
| D1 | 1N4735A | 6.2V Zener Diode, Motorola |  |
| L1 | Skynet $320-8107$ | $1.3 \mu \mathrm{H}, 14 \mathrm{~A}$ inductor DCR ~ $2.5 \mathrm{~m} \Omega$ | See Note 2 |
| L2 | Skynet $320-6110$ | $2.5 \mu \mathrm{H}, 11 \mathrm{~A}$ inductor DCR ~ $6 \mathrm{~m} \Omega$ | See Note 3 |
| M1, M2 | International Rectifier IRL3103 | N-Channel Logic Level Enhancement Mode MOSFET | $\begin{aligned} & \mathrm{RDS}(\mathrm{ON})<19 \mathrm{~m} \Omega \\ & \mathrm{VGS}<4.5 \mathrm{~V}, \mathrm{ID}=15 \mathrm{~A} \\ & \text { See Note } 4 \end{aligned}$ |
| RSENSE | Copel AWG\#18 | $5.5 \mathrm{~m} \Omega$ CuNi Alloy Wire Resistor |  |
| R5 | Panasonic ERJ-6GEY050Y | $47 \Omega 5 \%$ resistor |  |
| R6 | Panasonic ERJ-6ENF10.0KV | $10 \mathrm{~K} \Omega 5 \%$ resistor |  |

## Notes:

1. In order to meet the voltage transient requirements for the Intel Pentium II Motherboard application, the equivalent ESR of the output capacitors must not exceed $7.5 \mathrm{~m} \Omega$. In order to satisfy the specified Output Voltage Regulation requirements for VOUT $=1.8 \mathrm{~V}$ at 15 A for next generation processors, the output capacitors must exhibit no more than $6.0 \mathrm{~m} \Omega$ equivalent ESR for a motherboard application. The use of the capacitors recommended in Table 1 will address this and other voltage specifications without significant added cost, although it is left up to the user to specify the components used. Please refer to Application Bulletin 5 for additional considerations required to meet the Intel Pentium II voltage transient specifications.
2. To optimize a converter for 15 A at 1.8 V output, fsw $=300 \mathrm{kHz}$, change the value of L 1 to $1.24 \mu \mathrm{H}$.
3. Inductor L2 is recommended to isolate the 5 V input supply from current surges caused by MOSFET switching. L2 is not required for normal operation and may be omitted if desired.
4. For 15 A designs using IR3103 MOSFETs, heat sinks with thermal resistance $\Theta S A<50^{\circ} \mathrm{C} / \mathrm{W}$ should be used.

## Application Information

## Simple Step-Down Converter



Figure 3. Simple Buck DC-DC Converter

Figure 3 illustrates a step-down DC-DC converter with no feedback control. The derivation of the basic step-down converter will serve as a basis for the design equations for the RC5050. Referring to Figure 3, the basic operation begins by closing the switch S 1 . When S 1 is closed, the input voltage VIN is impressed across inductor L1. The current flowing in this inductor is given by the following equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{T}_{\mathrm{ON}}}{\mathrm{L} 1}$
where TON is the duty cycle (the time when S 1 is closed).

When S1 opens, the diode D1 will conduct the inductor current and the output current will be delivered to the load according to the equation:
$\mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{T}_{\mathrm{S}}-\mathrm{T}_{\mathrm{ON}}\right)}{\mathrm{L} 1}$
where TS is the overall switching period and (TS - TON) is the time during which S 1 is open.

By solving these two equations, we can arrive at the basic relationship for the output voltage of a step-down converter:
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}\right)$
In order to obtain a more accurate approximation for VOUT, we must also include the forward voltage $V_{D}$ across diode D1 and the switching loss, Vsw. After taking into account these factors, the new relationship becomes:
$\mathrm{V}_{\text {OUT }}=\left(\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\mathrm{SW}}\right) \frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{T}_{\mathrm{S}}}-\mathrm{V}_{\mathrm{D}}$
where VSW $=$ MOSFET switching loss

$$
=\mathrm{IL} \cdot \mathrm{RDS}, \mathrm{ON}
$$

## The RC5050 Controller

The RC5050 is a programmable DC-DC controller IC. When designed around the appropriate external components, The RC5050 can be configured to deliver more than 14.5A of output current. The RC5050 utilizes both current-mode and voltage-mode control to create an integrated step-down voltage regulator. During heavy loading conditions, the RC5050 functions as a PWM step down regulator. Under light loads, the controller goes into Pulse Frequency Modulation (PFM) or pulse-skipping mode. The controller will sense the load level and switch between the two modes automatically, thus optimizing its efficiency under all conditions.

## Main Control Loop

For this discussion, refer to the Block Diagram on page 1 of the data sheet. The control loop of the regulator contains two main sections; the analog control block and the digital control block. The analog block consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The voltage control path amplifies the VFB signal and presents the output to one of the summing amplifier inputs. The current control path takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier. These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block.

The additional comparators in the analog control section set the point at which the max current comparator disables the output drive signals to the external power MOSFETs.

The digital control block is designed to take the comparator inputs along with the main clock signal from the oscillator and provide the appropriate pulses to the HIDRV output pin that controls the external power MOSFET(s). The digital section was designed utilizing high speed Schottky transistor logic, thus allowing the RC5050 to operate at clock speeds as high as 1 MHz .

## High Current Output Drivers

The RC5050 contains a high current output driver which utilizes high speed bipolar transistors arranged in a push-pull configuration. This driver is capable of delivering 1 A of current in less than 100 ns . The driver's power and ground are separated from the overall chip power and ground for additional switching noise immunity. The output driver power supply, VCCQP, is derived from an external 12 V supply through a $47 \Omega$ series resistor. The resulting voltage is sufficient to provide the gate-source voltage to the external MOSFET required in order to achieve a low $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}$.

## Internal Voltage Reference

The reference included in the RC5050 is a precision bandgap voltage reference. The internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Added to the reference output is the resulting output from an integrated 5-bit DAC. The DAC is provided in order to allow the DC-DC converter output to be directly programmable via a 5-bit digital input. When the VID4 pin is in the HIGH state, pins VID3-VID0 will scale the output voltage from 2V to 3.5 V in 100 mV increments. When the VID4 pin is pulled LOW, the output can be programmed from 1.3 V to 2.05 V in 50 mV steps. For guaranteed stable operation under all operating conditions, a $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected to the VREF pin. No load should be imposed upon this pin.

## Power Good (PWRGD)

The RC5050 Power Good function is designed in accordance with the Pentium II DC-DC converter specifications and provides a constant voltage monitor on the VFB pin. The internal circuitry compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage exceed $\pm 10 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5050.

## Output Enable (ENABLE)

Intel specifications state that the DC-DC converter should accept an open collector signal for controlling the output voltage; a logic LOW on the ENABLE pin disables the output voltage. When disabled, the PWRGD output is in the low state.

## Upgrade Present

Intel specifications state that the DC-DC converter should accept an open collector signal (UP\#), used to indicate the presence of an upgrade processor. The typical state is high (standard processor). When in the low or ground state (OverDrive processor present), the output voltage must be disabled unless the converter can supply the OverDrive processor's power requirements. Because the RC5050 can supply the OverDrive processor requirements, the UP\# signal is not required.

## Over-Voltage Protection

The RC5050 provides a constant monitor of the output voltage for protection against over voltage conditions. If the voltage at the VFB pin exceeds $20 \%$ of the selected program voltage, an over-voltage condition will be assumed and the RC5050 will disable the output drive signal to the external MOSFET(s).

## Short Circuit Protection

A current sense methodology is implemented to disable the output drive signal to the MOSFET(s) when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When the voltage developed across the sense resistor exceeds the 120 mV comparator threshold voltage, the RC5050 will reduce the output duty cycle to protect the power devices.

The DC-DC converter will return to normal operation after the fault has been removed, for either an over voltage or a short circuit condition.

## Oscillator

The RC5050 oscillator section is implemented using a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to preset the oscillator frequency between 80 KHz and 1 MHz . This scheme allows maximum flexibility in setting the switching frequency as well as in choosing external components.

In general, a lower operating frequency will increase the peak ripple current flowing in the output inductor and thus require the use of a larger inductor value. Operation at lower frequencies also increases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to the slower loop response of the controller.

Additionally, the efficiency losses due to switching of the MOSFETs will increase as the operating frequency is increased. Therefore, efficiency will be optimized at lower operating frequencies.

Due to the trend of increasing load current at lower supply voltages, an operating frequency of 300 KHz has been chosen to optimize efficiency while maintaining excellent output regulation and transient performance.

## Design Considerations and Component Selection

## MOSFET Selection

This application requires the use of N -channel, Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}<37 \mathrm{~m} \Omega$ (lower is better).
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}} \leq 4.5 \mathrm{~V}$.
- Power package with low Thermal Resistance.
- Drain current rating of 20 A minimum.
- Drain-Source voltage > 15 V

The on-resistance ( $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}$ ) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation of the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. Table 4 presents a list of suitable MOSFETs for this application.

## Two MOSFETs in Parallel

At higher load currents, it is recommend that two MOSFETs be used in parallel instead of a single MOSFET. Significant advantages are realized using two MOSFETs in parallel:

## - Significant reduction of power dissipation.

Maximum current of 15A with one MOSFET:

$$
\begin{aligned}
\text { PMOSFET } & =\left(\mathrm{I}^{2} \text { RDS,ON }\right)(\text { Duty Cycle }) \\
& =(15)^{2}(0.050 *)(2.8+0.4) /(5+0.4-0.35) \\
& =7.1 \mathrm{~W}
\end{aligned}
$$

With two MOSFETs in parallel:

$$
\begin{aligned}
\text { PMOSFET } & =\left(\mathrm{I}^{2} \mathrm{R}_{\mathrm{DS}, \mathrm{ON}}\right)(\text { Duty Cycle }) \\
& =(15 / 2)^{2}\left(0.037^{*}\right)(2.8+0.4) /(5+0.4-0.35) \\
& =1.3 \mathrm{~W} / \mathrm{FET}
\end{aligned}
$$

* Note: RDS,ON increases with temperature. Assume $\mathrm{RDS}_{\mathrm{DS}}, \mathrm{ON}=25 \mathrm{~m} \Omega$ at $25^{\circ} \mathrm{C}$. RDS,ON can easily increase to $50 \mathrm{~m} \Omega$ at high temperature when using a single MOSFET. When using two MOSFETs in parallel, the temperature effects should not cause the RDS,ON to rise above the listed maximum value of $37 \mathrm{~m} \Omega$.
- No added heat sink required. With power dissipation down to around one watt and with MOSFETs mounted flat on the motherboard, no external heat sink is required. The junction-to-case thermal resistance for the MOSFET package (TO-220) is typically at $2^{\circ} \mathrm{C} / \mathrm{W}$ and the motherboard serves as an excellent heat sink.
- Higher current capability. With thermal management under control, this on-board DC-DC circuit is able to deliver load currents up to 15A with no performance or reliability concerns.

Table 4. MOSFET Selection Table

| Manufacturer \& Model \# | Conditions ${ }^{1}$ |  | RDS,ON(m ) |  | Package | Thermal Resistance |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ. | Max. |  |  |
| $\begin{aligned} & \hline \text { Fuji } \\ & \text { 2SK1388 } \end{aligned}$ | VGS $=4 \mathrm{~V}, \mathrm{ID}=17.5 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 25 | 37 | TO-220 | ФJA=75 |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ | 37 | - |  |  |
| Siliconix SI4410DY | $\mathrm{VGS}=4.5 \mathrm{~V}, \mathrm{ID}=5 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 16.5 | 20 | $\begin{aligned} & \text { SO-8 } \\ & \text { (SMD) } \end{aligned}$ | ФJA=50 |
|  |  | TJ $=125^{\circ} \mathrm{C}$ | 28 | 34 |  |  |
| National Semiconductor NDP706AL NDP706AEL | VGS $=5 \mathrm{~V}, \mathrm{ID}=40 \mathrm{~A}$ | $\mathrm{TJ}=25^{\circ} \mathrm{C}$ | 13 | 15 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.5 \end{gathered}$ |
|  |  | $\mathrm{TJ}=125^{\circ} \mathrm{C}$ | 20 | 24 |  |  |
| National Semiconductor NDP603AL | VGS $=4.5 \mathrm{~V}, \mathrm{ID}=10 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 31 | 40 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=2.5 \end{gathered}$ |
|  |  | TJ $=125^{\circ} \mathrm{C}$ | 42 | 54 |  |  |
| National Semiconductor NDP606AL | VGS $=5 \mathrm{~V}, \mathrm{ID}=24 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 22 | 25 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.5 \end{gathered}$ |
|  |  | $\mathrm{TJ}=125^{\circ} \mathrm{C}$ | 33 | 40 |  |  |
| Motorola <br> MTB75N03HDL | VGS $=5 \mathrm{~V}, \mathrm{ID}=37.5 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | 6 | 9 | $\begin{gathered} \text { TO-263 } \\ \left(D^{2}\right. \text { PAK) } \end{gathered}$ | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
|  |  | TJ $=125^{\circ} \mathrm{C}$ | 9.3 | 14 |  |  |
| Int. Rectifier IRLZ44 | VGS $=5 \mathrm{~V}, \mathrm{ID}=31 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | - | 28 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
|  |  | TJ $=125^{\circ} \mathrm{C}$ | - | 46 |  |  |
| Int. Rectifier IRL3103S | VGS $=4.5 \mathrm{~V}, \mathrm{ID}=28 \mathrm{~A}$ | $\mathrm{T} J=25^{\circ} \mathrm{C}$ | - | 19 | TO-220 | $\begin{gathered} \Phi J A=62.5 \\ \Phi J C=1.0 \end{gathered}$ |
|  |  | $\mathrm{T} J=125^{\circ} \mathrm{C}$ |  | 31 |  |  |

## Note:

1. RDS,ON values at $\mathrm{Tj}=125^{\circ} \mathrm{C}$ for most devices were extrapolated from the typical operating curves supplied by the manufacturers and are approximations only.

## MOSFET Gate Bias

Figure 4 illustrates how an external 12 V supply is used to bias the output driver supply, VCCQP. A $47 \Omega$ resistor is used to limit the transient current into the VCCQP pin and a $1 \mu \mathrm{~F}$ capacitor filter is used to filter the VCCQP supply. This method provides a sufficient gate-to-source bias voltage (VGS ) to the MOSFET, and therefore reduces the RDS,ON and the resulting power loss within the MOSFET. Figure 5 illustrates how the RDS,ON decreases dramatically as VGS increases. A 6.2V Zener (D1) is used to clamp the voltage at VCCQP to a maximum of 12 V , thus ensuring that the absolute maximum voltage limit of the IC will not be exceeded.


Figure 4. MOSFET Gate Bias Configuration


Figure 5. Rds,on vs. VGs for Selected MOSFETs

## Converter Efficiency

Losses due to parasitic resistance in the switches, inductor coil and sense resistor dominate at high load current levels. The major loss mechanisms under heavy loads, in usual order of importance, are:

- MOSFET I ${ }^{2}$ R losses
- Inductor coil losses
- Sense resistor losses
- Gate-charge losses
- Diode-conduction losses
- Transition losses
- Input capacitor losses
- Losses due to the operating supply current of the IC.

The following sections provide details of these dominant loss components.

## Selecting the Inductor

The inductor is one of the most critical components to be selected in the DC-DC converter application.. The critical parameters are inductance (L), maximum DC current (Io) and the DC coil resistance $\left(\mathrm{R}_{1}\right)$. The inductor core material is a crucial factor in determining the amount of current the inductor will be able to withstand. As with all engineering designs, tradeoffs exist between various types of core materials. In general, Ferrites are popular due to their low cost, low EMI properties and high frequency ( $>500 \mathrm{KHz}$ ) characteristics. Molypermalloy powder (MPP) materials exhibit good saturation characteristics, low EMI and low hysteresis losses; however, they tend to be expensive and more effectively utilized at operating frequencies below 400 KHz . Another critical parameter is the DC winding resistance of the inductor. This value should typically be reduced as much as possible, as the power loss in the DC resistance will degrade the efficiency of the converter by the relationship: PLOSS $=\mathrm{IO}^{2} \times \mathrm{Rl}$.

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed range in order to maximize either ripple or transient performance. The first order equation (close approximation) for minimum inductance is:
$\mathrm{L}_{\text {min }}=\frac{\left(\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {IN }}\right)}{\mathrm{f}} \times \frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{IN}}} \times \frac{\mathrm{ESR}}{\mathrm{V}_{\mathrm{r}}}$
where:

- VIN = Input Power Supply
- VOUT = Output Voltage
- $\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
- $\mathrm{ESR}=$ Equivalent series resistance of all output capacitors in parallel
- $\mathrm{V}_{\mathrm{r}}=$ Peak to peak output ripple voltage budget.

The first order equation for maximum allowed inductance is:
$\mathrm{L}_{\text {min }}=2 \mathrm{Co} \times \frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \mathrm{D}_{\mathrm{m}} \mathrm{V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{p}^{2}}}$
where:

- $\mathrm{Co}=$ The total output capacitance
- $\mathrm{I}_{\mathrm{p}}=$ Peak to peak load transient current
- $\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
- $\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually $95 \%$ ).
Some margin should be maintained between $\mathrm{L}_{\min }$ and $\mathrm{L}_{\text {max }}$. Adding margin by increasing Lmax almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{0}$, which must be increased to increase Lmax. Adding margin by decreasing Lmin can either be done by purchasing capacitors with lower ESR or by increasing the DC/DC converter switching frequency. The RC5050 is capable of running at high switching frequencies and provides significant cost savings for the newer CPU systems that typically run at high supply current.


## Implementing Short Circuit Protection

Intel currently requires all power supply manufacturers to provide continuous protection against short circuit conditions that may damage the CPU. To address this requirement, Fairchild Semiconductor has implemented a current sense methodology to limit the power delivered to the load in the event of an overcurrent condition. The voltage drop created by the output current flowing across a sense resistor is presented to one terminal of an internal comparator with hysterisis. The other comparator terminal has a threshold voltage, nominally 120 mV . Table 6 states the limits for the comparator threshold of the Switching Regulator.

Table 6. RC5050 Short Circuit Comparator Threshold Voltage

|  | Short Circuit Comparator <br> Vthreshold (mV) |
| :---: | :---: |
| Typical | 120 |
| Minimum | 100 |
| Maximum | 140 |

When designing the external current sense circuitry, the designer must pay careful attention to the output limitations during normal operation and during a fault condition. If the short circuit protection threshold current is set too low, the DC-DC converter may not be able to continuously deliver the maximum CPU load current. If the threshold level is too high, the output driver may not be disabled at a safe limit and the resulting power dissipation within the MOSFET(s) may rise to destructive levels.

The design equation used to set the short circuit threshold limit is as follows:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th }}}{\mathrm{I}_{\mathrm{SC}}}$, where: $\mathrm{I}_{\mathrm{SC}}=$ Output short circuit current
$I_{S C} \geq I_{\text {inductor }}=I_{\text {Load, } \max }+\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\text {min }}\right)}{2}$
where $\mathrm{I}_{\mathrm{pk}}$ and $\mathrm{I}_{\mathrm{min}}$ are peak ripple current and $\mathrm{I}_{\text {load, }}$ max $=$ maximum output load current

The designer must also take into account the current ( $\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\mathrm{min}}$ ), or the ripple current flowing through the inductor under normal operation. Figure 6 illustrates the inductor current waveform for the RC5050 DC-DC converter at maximum load.


Figure 6. Typical DC-DC Converter Inductor Current Waveform

The calculation of this ripple current is as follows:
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\text {min }}\right)}{2}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}} \times \frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right)}{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{SW}}+\mathrm{V}_{\mathrm{D}}\right)} \times \mathrm{T}$
where:

- $\mathrm{V}_{\text {in }}=$ input voltage to converter
- $\mathrm{VSW}=$ voltage across the MOSFET

$$
=\text { ILOAD } \times \text { RDS,ON }
$$

- $\mathrm{V}_{\mathrm{D}}=$ Forward Voltage of the Schottky diode
- $\mathrm{T}=$ the switching period of the converter $=1 / \mathrm{fs}$, where $\mathrm{fS}=$ switching frequency.

For an input voltage of 5 V , an output voltage of 2.8 V , an inductor value of $1.3 \mu \mathrm{H}$ and a switching frequency of 285 KHz (using CEXT $=100 \mathrm{pF}$ ), the inductor current can be calculated as follows:
$\frac{\left(\mathrm{I}_{\mathrm{pk}}-\mathrm{I}_{\min }\right)}{2}=\frac{(5.0-14.5 \times 0.037-2.8)}{1.3 \times 10^{-6}} \times$
$\frac{(2.8+0.5)}{(5.0-14.5 \times 0.037+0.5)} \times \frac{1}{285 \times 10^{3}} \approx 3 \mathrm{~A}$
Therefore, for a continuous load current of 14.5 A , the peak current through the inductor, $\mathrm{Ipk}^{\mathrm{pk}}$, is found to be:
$\mathrm{I}_{\mathrm{SC}} \geq \mathrm{I}_{\text {inductor }}=\mathrm{I}_{\text {Load, } \max }+\frac{\left(\mathrm{I}_{\mathrm{PK}}-\mathrm{I}_{\text {min }}\right)}{2}=14.5+3=17.5 \mathrm{~A}$
For continuous operation at 14.5 A , the short circuit detection threshold must be at least 17.5 A .

The next step is to determine the value of the sense resistor. Including tolerance, the sense resistor value can be approximated as follows:
$\mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{\mathrm{I}_{\mathrm{SC}}} \times(1-\mathrm{TF})=\frac{\mathrm{V}_{\mathrm{th}, \text { min }}}{3.0+\mathrm{I}_{\text {Load,max }}} \times(1-\mathrm{TF})$
where $\mathrm{TF}=$ Tolerance Factor for the sense resistor.
There are several different types of sense resistors. Table 7 describes tolerance, size, power capability, temperature coefficient and cost of various sense resistors.

Table 7. Comparison of Sense Resistors

| Description | Motherboard Trace Resistor | Discrete Iron Alloy resistor (IRC) | Discrete Metal Strip surface mount resistor (Dale) | Discrete MnCu Alloy wire resistor | Discrete CuNi Alloy wire resistor (Copel) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tolerance Factor (TF) | $\pm 29 \%$ | $\begin{aligned} & \pm 5 \% \\ & ( \pm 1 \% \text { available }) \end{aligned}$ | $\pm 1 \%$ | $\pm 10 \%$ | $\pm 10 \%$ |
| $\begin{aligned} & \text { Size } \\ & (\mathrm{L} \times \mathrm{W} \times \mathrm{H}) \end{aligned}$ | $\begin{aligned} & 2^{\prime \prime} \times 0.2^{\prime \prime} \times 0.001 " \\ & \text { (1 oz Cu trace) } \end{aligned}$ | $\begin{aligned} & 0.45 " \times 0.065 " x \\ & 0.200 " \end{aligned}$ | $\begin{aligned} & 0.25 " \times 0.125 " x \\ & 0.025 " \end{aligned}$ | $\begin{aligned} & 0.200 " \times 0.04 " x \\ & 0.160 " \end{aligned}$ | $\begin{aligned} & 0.200 " \times 0.04 " x \\ & 0.100 " \end{aligned}$ |
| Power capability | >50A/in | 1 watt (3W and 5W available) | 1 watt | 1 watt | 1 watt |
| Temperature Coefficient | +4,000 ppm | +30 ppm | $\pm 75 \mathrm{ppm}$ | $\pm 30 \mathrm{ppm}$ | $\pm 20 \mathrm{ppm}$ |
| Cost <br> @10,000 piece | Low included in motherboard | \$0.31 | \$0.47 | \$0.09 | \$0.09 |

Based on the Tolerance in the above table:

- For an embedded PC trace resistor and $I_{\text {load }, \max }=14.5 \mathrm{~A}$ :

$$
\begin{aligned}
& \mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th, min }}}{3.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})= \\
& \frac{100 \mathrm{mV}}{3.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-29 \%)=4.1 \mathrm{~m} \Omega
\end{aligned}
$$

- For a discrete resistor and Ioad, $\max =14.5 \mathrm{~A}$ :

$$
\begin{aligned}
& \mathrm{R}_{\text {SENSE }}=\frac{\mathrm{V}_{\text {th,min }}}{3.0 \mathrm{~A}+\mathrm{I}_{\text {Load, max }}} \times(1-\mathrm{TF})= \\
& \frac{100 \mathrm{mV}}{3.0 \mathrm{~A}+14.5 \mathrm{~A}} \times(1-5 \%)=5.4 \mathrm{~m} \Omega
\end{aligned}
$$

For user convenience, Table 8 lists the recommended values for sense resistor values at various load currents using an embedded PC trace resistor or discrete resistor.

Table 8. Rsense for Various Load Currents

| ILoad,max <br> $(\mathbf{A})$ | RSENSE <br> PC Trace <br> Resistor $(\mathbf{m} \Omega)$ | RSENSE <br> Discrete <br> Resistor $(\mathbf{m} \Omega)$ |
| :---: | :---: | :---: |
| 10.0 | 5.5 | 7.3 |
| 11.2 | 5.0 | 6.7 |
| 12.4 | 4.6 | 6.2 |
| 13.9 | 4.2 | 5.6 |
| 14.0 | 4.2 | 5.6 |
| 14.5 | 4.1 | 5.4 |

## RC5050 Short Circuit Current Characteristics

The RC5050 has a short circuit current characteristic that includes a foldback function with hysteresis that prevents the DC-DC converter from oscillating in the event of a short circuit. A typical V-I characteristic of the DC-DC converter output using a sense resistor value of $6 \mathrm{~m} \Omega$ is presented in the Typical Operating Characteristics section, page 5. The converter performs with a typical voltage regulation characteristic until the voltage across the resistor exceeds the internal short circuit comparator threshold of 120 mV . At this point, the internal comparator trips and sends a signal to the controller to turn off the gate drive to the power MOSFET. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. The output voltage will not return to the normal load characteristic until the output short circuit current is reduced to within the safe range for the DC-DC converter.

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, DS1. DS1 is used as a flyback diode to provide a constant current path for the inductor when M1 is turned off. A vital selection criteria for DS1 is that it exhibits a very low forward voltage drop, as this parameter will directly impact the regulator efficiency as the output voltage is reduced. Table 9 presents several suitable Schottky diodes for this application. Note that the diode MBR2015CTL has a very low forward voltage drop. This diode is most ideal for applications where output voltages below 2.8 V are required.

Table 9. Schottky Diode Selection Table

$\left.$| Manufacturer <br> Model \# | Conditions |
| :--- | :---: | :---: | | Forward Voltage |
| :---: |
| $\mathrm{V}_{\mathrm{F}}$ | \right\rvert\,

## Output Filter Capacitors

Optimal ripple performance and transient response are functions of the filter capacitors used. Since the 5 V supply of a PC motherboard may be located several inches away from the DC-DC converter, input capacitance can play an important role in the load transient response of the RC5050. The higher the input capacitance, the more charge storage is available for improving the current transfer through the FET(s). Low "ESR" capacitors are best suited for this type of application and incorrect selection can influence the converter's overall performance. The input capacitor should be placed as close to the drain of the FET as possible to reduce the effect of ringing caused by long trace lengths.

The ESR rating of a capacitor is a difficult number to quantify. ESR or Equivalent Series Resistance, is defined as the resonant impedance of the capacitor. Since the capacitor is actually a complex impedance device having resistance, inductance and capacitance, it is quite natural for this device to have a resonant frequency. As a rule, the lower the ESR, the better suited the capacitor is for use in switching power supply applications. Many capacitor manufacturers do not supply ESR data. A useful estimate of the ESR can be obtained using the following equation:
$\mathrm{ESR}=\frac{\mathrm{DF}}{2 \pi \mathrm{fC}}$
where:

- DF is the dissipation factor of the capacitor
- f is the operating frequency
- C is the capacitance in farads.

With this in mind, correct calculation of the output capacitance is crucial to the performance of the DC-DC converter. The output capacitor determines the overall loop stability, output voltage ripple and load transient response. The calculation is as follows:
$\mathrm{C}(\mu \mathrm{F})=\frac{\mathrm{I}_{\mathrm{O}} \times \Delta \mathrm{T}}{\Delta \mathrm{V}-\mathrm{I}_{\mathrm{O}} \times \mathrm{ESR}}$
where:

- $\Delta \mathrm{V}$ is the maximum voltage deviation due to load transients
- $\Delta \mathrm{T}$ is the reaction time of the power source (Loop response time of the RC5050), approximately $2 \mu \mathrm{~s}$
- IO is the output load current.

For $\mathrm{IO}=12.2 \mathrm{~A}(0.8$ to 13 A$)$ and $\Delta \mathrm{V}=100 \mathrm{mV}$, the bulk capacitance required can be approximated as follows:


## Input Filter

It is recommended that the design include an input inductor between the system +5 V supply and the DC-DC converter input described below. This inductor will serve to isolate the +5 V supply from noise occurring in the switching portion of the DC-DC converter and also to limit the inrush current into the input capacitors during power up. An inductor value of around $2.5 \mu \mathrm{H}$ is recommended, as illustrated below.


## PCB Layout Guidelines and Considerations

## PCB Layout Guidelines

1. Placement of the MOSFETs relative to the RC5050 is critical. The MOSFETs (M1 \& M2), should be placed such that the trace length of the HIDRV pin from the RC5050 to the FET gates is minimized. A long lead length on this pin will cause high amounts of ringing due to the inductance of the trace combined with the large gate capacitance of the FET(s). This noise will radiate all over the board and will be very difficult to suppress, especially when the oscillator frequency is increased.

Figure 7 depicts an example of proper placement of the MOSFETs in relation to the RC5050 as well as an example of incorrect placement of the MOSFETs.

In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5050. That is to say, traces that connect to pins 12 and 13 (HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 5, and pin 16.


65-5050-10
Figure 7. Examples of Good and Bad MOSFET Layout
2. Place decoupling capacitors $(0.1 \mu \mathrm{~F})$ as close to the RC5050 pins as possible. Extra lead length on these capacitors will negate their ability to suppress noise.
3. Each VCC and GND pin should have its own via down to the appropriate plane underneath. This will help to add isolation between pins.
4. The CEXT timing capacitor should be surrounded with a ground trace if possible. The placement of a ground or power plane underneath the capacitor will also provide further noise isolation. This will help to shield the oscillator from the noise on the PCB. This capacitor should be placed as close to pin 1 as possible.
5. Group the MOSFETs, inductor and Schottky as close together as possible for the same reasons as \#1 above. Also place the input bulk capacitors as close to the drains of MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each MOSFET will help to suppress some of the high frequency switching noise on the input of the DC-DC converter.
6. The traces that run from the RC5050 IFB (pin 4) and VFB (pin 5) pins should be run together next to each other and be Kelvin connected to the sense resistor. Running these lines together will help in rejecting some of the common noise that is presented to the RC5050 feedback input. Try as much as possible to run the noisy switching signals (HIDRV \& VCCQP) on one layer and use the inner layers for power and ground only. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing signals VFB and IFB.

## PC Board Layout Checklist

## - Bypass Capacitor near Vref pin.

This pin should be adequately bypassed with a $0.1 \mu \mathrm{~F}$ capacitor.

- Bypass Capacitors for VCC (5V). A $0.1 \mu \mathrm{~F}$ should be placed right next to the VCC pin of the controller.
- Bypass Capacitors for Power MOSFET.

A $0.1 \mu \mathrm{~F}$ cap should be placed at the drain connection of each power MOSFET.

- 5V Connection to the controller IC.

Each VCC pin on the IC should be connected to the 5V power plane through its own via.

- Power MOSFET Gate Drive Trace.
- The gate drive trace should be routed on one layer only.
- The controller IC and the power FET should be oriented in such a way as to minimize the trace length of the gate drive trace ( $<1$ inch).
- The gate drive trace routing should stay away from the quiet analog section of the RC50XX controller IC. (i.e. keep away from Vref, IFB, VFB, and CEXT.)


## - Bulk Capacitance.

- The input bulk capacitance needs to be located less than 1 " from the drain of the power MOSFET. We recommend the following guidelines for the amount of bulk input capacitance:
- For an output load of $<10 \mathrm{~A}$ use $2 \mathrm{X} 1500 \mu \mathrm{~F}$ caps.
- For an output load of $>10 \mathrm{~A}$ use $3 \mathrm{X} 1500 \mu \mathrm{~F}$ caps.
- The output bulk capacitors should be located as close to the CPU socket as possible. We recommend the following guidelines for the amount of bulk output capacitance:
- For Pentium Pro use 4 X $1500 \mu \mathrm{~F}$.
- For P55C MMX Pentium/ AMD K6 use 2X $1500 \mu \mathrm{~F}$.
- For Pentium II use 7 X 1500 $\mu$ F.
- Inductor Location.

The inductor should be located near to the Source of the Power MOSFET. The ideal condition would be to use an internal power plane to connect the Source of the power MOSFET, the inductor, and the flyback schottky diode together.

- Sense Resistor.
- The sense resistor should be located next to the inductor.
- The two traces that run from the sense resistor to the RC50XX controller IC should be minimum width traces and be run parallel to each other. We recommend these sense resistor values:
- For Pentium Pro use $0.006 \Omega$.
- For P55C MMX Pentium/ AMD K6 use $0.007 \Omega$.
- For Pentium II use $0.006 \Omega$.
- Ground Plane.

The RC50XX controller IC have a continuous ground plane running underneath the entire chip area. Each of the IC ground pins should have a separate via connection down into the ground plane.

- Input Filter.

In many high current DC-DC converter designs, it is advisable to add an input inductor in order to create an input filter. An inductor on the order of $1-3 \mathrm{uH}$ is usually all that is required to perform the filter. When this component is added to the circuit, it is important that the RC50XX controller IC receive its VCC power from the system side of the input inductor and not the "dirty" side of the inductor. (ie the side that is connected to the power MOSFET drains)

- To Minimize Electromagnetic Interference (EMI).
- Avoid long ground connections. Connect directly to the ground plane.
- Use a star ground, where all grounds are connected to one point.
- Use good quality inductors such as torrids or pot cores. Avoid rod inductors.
- Route the high current carrying traces as power planes where possible.
- Keep sensitive low-level signals away from the active switching components. Try to route them using the ground plane as a shield.


## Example of a PC Motherboard Layout and Gerber File

A reference design for motherboard implementation of the RC5050 along with the Layout Gerber File and Silk Screen are presented below. The actual PCAD Gerber File can be obtained from a Fairchild Semiconductor local Sales Office or from Marketing at 650-966-7734.

## RC5050 Evaluation Board

Fairchild Semiconductor provides an evaluation board for the purpose of verifying the system level performance of the RC5050. The evaluation board serves as a guide as to what can be expected in performance with the supplied external components and PCB layout. Please call your local Sales Office or Fairchild Semiconductor Marketing department at 650-966-7734 for an evaluation board.


Mechanical Dimensions - 20 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 496 | . 512 | 12.60 | 13.00 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 029 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| - | $0{ }^{\circ}$ | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5050M | 20 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5051

## Programmable Synchronous DC-DC Controller for Low Voltage Mic roprocessors

## Features

- Programmable output from 1.3 V to 3.5 V using an integrated 5-bit DAC
- $85 \%$ efficiency typical
- Adjustable operation from 80 KHz to 1 MHz
- Integrated Power Good and Enable functions
- Overvoltage protection
- Overcurrent protection
- Drives N-channel MOSFETs
- 20 pin SOIC package
- Meets Intel Pentium II specifications using minimum number of external components


## Applications

- Power supply for Pentium ${ }^{\circledR}$ II
- VRM for Pentium II processor
- Programmable step-down power supply


## Description

The RC5051 is a synchronous mode DC-DC controller IC which provides an accurate, programmable output voltage for all Pentium II CPU applications. The RC5051 uses a 5 -bit D/A converter to program the output voltage from 1.3 V to 3.5 V . The RC5051 uses a high level of integration to deliver load currents in excess of 19 A from a 5 V source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range, and the internal oscillator can be programmed from 80 KHz to 1 MHz for additional flexibility in choosing external components. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components. The RC5051 also offers integrated functions including Power Good, Output Enable, over-voltage protection and current limiting.

## Block Diagram



## Pin Assignments



## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | CEXT | Oscillator Capacitor Connection. Connecting an external capacitor to this pin sets the internal oscillator frequency. Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | ENABLE | Output Enable. A logic LOW on this pin will disable the output. An internal pull-up resistor allows for either open collector or TTL compatibility. |
| 3 | PWRGD | Power Good Flag. An open collector output that will be at logic LOW if the output voltage is not within $\pm 12 \%$ of the nominal output voltage setpoint. |
| 4 | IFB | High Side Current Feedback. Pins 4 and 5 are used as the inputs for the current feedback control loop. Layout of these traces is critical to system performance. See Application Information for details. |
| 5 | VFB | Voltage Feedback. Pin 5 is used as the input for the voltage feedback control loop and as the low side current feedback input. See Application Information for details regarding correct layout. |
| 6 | VCCA | Analog VCC. Connect to system 5V supply and decouple with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 7 | VCCP | Power VCC for low side FET driver. Connect to system 5V supply and place a $1 \mu \mathrm{~F}$ ceramic capacitor for decoupling and local charge storage. |
| 8 | VID4 | VID4 Input. A logic 1 on this open collector/TTL input will enable the VID3-VID0 inputs to set the output from 2.1 V to 3.5 V , and a logic 0 will set the output from 1.3 V to 2.05 V , as shown in Table 1. Pullup resistors are internal to the controller. |
| 9 | LODRV | Low Side FET Driver. Connect this pin to the gate of an N-channel MOSFET for synchronous operation. The trace from this pin to the MOSFET gate should be < 0.5" |
| 10, 11 | GNDP | Power Ground. Return pin for high currents flowing in pins 7 and 13 (VCCP and VCCQP). Connect to a low impedance ground. |
| 12 | HIDRV | High Side FET Driver. Connect this pin to the gate of an N-channel MOSFET. The trace from this pin to the MOSFET gate should be <0.5". |
| 13 | VCCQP | Power VCC. For high side FET driver. VCCQP must be connected to a voltage of at least VCCA + VGS,ON (MOSFET), and place a $1 \mu \mathrm{~F}$ ceramic capacitor for decoupling and local charge storage. See Application Information for details |
| 14 | GNDD | Digital Ground. Return path for digital logic. Connect to a low impedance system ground plane to minimize ground loops. |
| 15 | GNDA | Analog Ground. Return path for low power analog circuitry. This pin should be connected to a low impedance system ground plane to minimize ground loops. |
| 16 | VREF | Reference Voltage Test point. This pin provides access to the DAC output and should be decoupled to ground using $0.1 \mu \mathrm{~F}$ capacitor. No load should be connected. |
| 17-20 | VID0-VID3 | Voltage Identification Code Inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 1. Pull-up resistors are internal to the controller. |

## Absolute Maximum Ratings

| Supply Voltages, VCCA, VCCP, VCCQP to GND | 13 V |
| :--- | :---: |
| Supply Voltage VCCQP, Charge Pump (VIN+VCCA) | 18 V |
| Voltage Identification Code Inputs, VID4-VID0 | 13 V |
| Junction Temperature, T J | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, VCCA, VCCP |  | 4.75 | 5 | 5.25 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| Ambient Operating Temp |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Driver Supply, VCCQP |  | 8.5 |  | 12 | V |
| PWRGD threshold | 93 |  | 107 | $\%$ VOUT |  |
|  | Logic High | 88 |  | 112 | $\%$ VOUT |

## Electrical Specifications

$\left(\mathrm{VCCA}=5 \mathrm{~V}\right.$, VOUT $=2.8 \mathrm{~V}$, fosc $=300 \mathrm{KHz}$, and $\mathrm{TA}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 15 |  | A |
| Initial Voltage Setpoint | $\begin{aligned} \hline \text { ILOAD }=0.8 \mathrm{~A}, & \text { VOUT } \end{aligned}=2.8 \mathrm{~V}, ~=2.0 \mathrm{~V}$ |  | $\begin{aligned} & \hline 2.797 \\ & 2.000 \end{aligned}$ | $\begin{aligned} & 2.825 \\ & 2.020 \end{aligned}$ | $\begin{aligned} & \hline 2.853 \\ & 2.040 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Temperature Drift | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C} \begin{array}{l} \mathrm{VOUT} \end{array}=2.8 \mathrm{~V} \\ & \mathrm{VOUT}=2.0 \mathrm{~V} \end{aligned}$ | - |  | $\begin{aligned} & +16 \\ & +11 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Load Regulation | $\mathrm{ILOAD}=0.8 \mathrm{~A}$ to 14.2A | - |  | -20 |  | mV |
| Line Regulation | VIN $=4.75 \mathrm{~V}$ to 5.25 V | - |  | $\pm 2$ |  | mV |
| Output Ripple | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{ILOAD}=14.2 \mathrm{~A}$ |  |  | $\pm 13$ |  | mVpk |
| Total Output Variation Steady State ${ }^{1}$ | $\begin{aligned} & \text { VOUT }=2.8 \mathrm{~V} \\ & \text { VOUT }=2.0 \mathrm{~V} \end{aligned}$ | - | $\begin{aligned} & \hline 2.740 \\ & 1.940 \end{aligned}$ |  | $\begin{aligned} & \hline 2.900 \\ & 2.060 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Total Output Variation Transient ${ }^{2}$ | $\begin{array}{r} \text { ILOAD }=0.8 \text { to } 14.2 \mathrm{~A}, \mathrm{VOUT}=2.8 \mathrm{~V} \\ \text { VOUT } \end{array}=2.0 \mathrm{~V}$ | - | $\begin{aligned} & 2.670 \\ & 1.900 \end{aligned}$ |  | $\begin{aligned} & 2.930 \\ & 2.100 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Short Circuit Detect Threshold |  | - | 100 | 120 | 140 | mV |
| Efficiency | ILOAD $=14.2 \mathrm{~A}, \mathrm{VOUT}=2.8 \mathrm{~V}$ | - |  | 82 |  | \% |
| Output Driver Rise and Fall Time | See Figure 2 |  |  | 80 |  | nsec |
| Output Driver Deadtime 1 | See Figure 2 |  |  | 5 |  | \%/fosc |
| Output Driver Deadtime 2 | See Figure 2 |  |  | 80 |  | nsec |
| Turn-on Response Time | ILOAD $=0 \mathrm{~A}$ to 14.2A |  |  |  | 10 | msec |
| Oscillator Range |  |  | 80 |  | 1000 | KHz |
| Oscillator Frequency | CEXT $=100 \mathrm{pF}$ |  | 270 | 300 | 330 | KHz |
| Max Duty Cycle |  |  | 90 | 95 |  | \% |

## Notes:

1. Steady Date Voltage Regulation includes Initial Voltage Setpoint, Load Regulation, Output Ripple and Output Temperature Drift and is measured at the converter's output capacitors.
2. As measured at the converter's output capacitors. For motherboard applications, the PCB layout should exhibit no more than $0.5 \mathrm{~m} \Omega$ trace resistance between the converter's output capacitors and the CPU.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VIDO | $\mathrm{V}_{\text {OUt }}$ to CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | No CPU |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

## Note:

1. $0=$ processor pin is tied to GND.

1 = processor pin is open.

## Typical Operating Characteristics

$\left(\mathrm{VCCA}, \mathrm{VCCD}=5 \mathrm{~V}\right.$, fOSC $=280 \mathrm{KHz}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted)


## Typical Operating Characteristics (continued)



65-5051-12

## Typical Operating Characteristics (continued)




## Application Circuit



Figure 1. 15A Application Circuit for Pentium II Processors

Table 2. RC5051 Application Bill of Materials for Intel Pentium II Processors

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1-3, C6-C8 | Panasonic ECU-V1H104ZFX | 6 | 100nF, 50V Capacitor |  |
| C4-5 | $\begin{aligned} & \text { Panasonic } \\ & \text { ECU-V1C105ZFX } \end{aligned}$ | 2 | 1 $\mu \mathrm{F}$, 16V Capacitor |  |
| Cext | $\begin{aligned} & \text { Panasonic } \\ & \text { ECU-V1H101JCG } \end{aligned}$ | 1 | 100pF Capacitor | 5\%, C0G |
| $\mathrm{C}_{\text {IN }}$ | Sanyo 10MV1200GX | * | 1200 $\mu \mathrm{F}, 10 \mathrm{~V}$ Electrolytic | IRMS $=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | Sanyo 6MV1500GX | * | 1500 $\mu \mathrm{F}, 6.3 \mathrm{~V}$ Electrolytic | ESR < 44m |
| D1 | Motorola 1N4735A | 1 | 6.2V Zener Diode |  |
| D2 | Motorola 1N5820 | 1 | 3A Schottky Diode |  |
| L1 | Skynet $320-6110$ | 1 | $2.5 \mu \mathrm{H}, 11 \mathrm{~A}$ Inductor | DCR ~ $6 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | $2.3 \mu \mathrm{H}, 15 \mathrm{~A}$ inductor | DCR ~ 3m |
| Q1-2 | Fairchild FDP6030L or FDB6030L | 2 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \text { RDS }(\mathrm{ON})=20 \mathrm{~m} \mathrm{\Omega} @ \\ & \mathrm{VGS}=4.5 \mathrm{~V} \text { See Note } 2 \end{aligned}$ |
| R1 | Any | 1 | $47 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| RSENSE | $\begin{aligned} & \text { Fairchild } \\ & \text { RC10-XX* } \end{aligned}$ | 1 | CuNi Alloy Wire Resistor |  |
| U1 | Fairchild RC5051M | 1 | DC/DC Controller |  |

* See Table 3.


## Notes:

1. Inductor $L 1$ is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For 14.2A designs using the FDP6030L MOSFETs, heatsinks with thermal resistance $\Theta S A<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.

Table 3. Recommended Values for CPU-based Applications

| Application | Output Current | CIN | Cout* | COUT Maximum ESR* | Rsense |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 300MHz AMD K6 Motherboard | 13A | $3 \times 1200 \mu \mathrm{~F}, 10 \mathrm{~V}$ Sanyo 10MV1200GX | $2 \times 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V} \text { Sanyo }$ 6MV1500GX | $6.1 \mathrm{~m} \Omega$ | $5.8 \mathrm{~m} \Omega$ |
| 300 MHz Intel Pentium Motherboard | 14.2A | $3 \times 1200 \mu \mathrm{~F}, 10 \mathrm{~V}$ Sanyo 10MV1200GX | $7 \times 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ Sanyo 6MV1500GX | $6.8 \mathrm{~m} \Omega$ | $5.2 \mathrm{~m} \Omega$ |
| 400MHz Intel Pentium II Motherboard | 12.6A | $3 \times 1200 \mu \mathrm{~F}, 10 \mathrm{~V}$ Sanyo 10MV1200GX | $7 \times 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ Sanyo 6MV1500GX | $6.3 \mathrm{~m} \Omega$ | $5.8 \mathrm{~m} \Omega$ |

* Output capacitance and ESR requirements depend critically on layout and processor type. Consult Application Bulletin AB-14 for details


## Test Circuit




65-5051-05

Figure 2. Output Drive Test Circuit and Timing Diagram

## Application Information

## The RC5051 Controller

The RC5051 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5051 can be configured to deliver more than 19A of output current, as appropriate for the Klamath and Deschutes and other processors. The RC5051 functions as a fixed frequency PWM step down regulator.

## Main Control Loop

Refer to the RC5051 Block Diagram on page 1. The RC5051 implements "summing mode control", which is different from both classical voltage-mode and current-mode control. It provides superior performance to either by allowing a large converter bandwidth over a wide range of output loads.

The control loop of the regulator contains two main sections: the analog control block and the digital control block. The analog section consists of signal conditioning amplifiers feeding into a set of comparators which provide the inputs to the digital control block. The signal conditioning section accepts inputs from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The first, the voltage control path, amplifies the difference between the VFB signal the reference voltage from the DAC and presents the output to one of the summing amplifier inputs. The second, current control path, takes the difference between the IFB and VFB pins and presents the resulting signal to another input of the summing amplifier.
These two signals are then summed together with the slope compensation input from the oscillator. This output is then presented to a comparator, which provides the main PWM control signal to the digital control block.

The digital control block takes the analog comparator inputs and the main clock signal from the oscillator to provide the appropriate pulses to the HIDRV and LODRV output pins. These two outputs control the external power MOSFETs. The digital block utilizes high speed Schottky transistor logic, allowing the RC5051 to operate at clock speeds as high as 1 MHz .

There are additional comparators in the analog control section whose function is to set the point at which the RC5051 enters its pulse skipping mode during light loads, as well as the point at which the current limit comparator disables the output drive signals to the external power MOSFETs.

## High Current Output Drivers

The RC5051 contains two identical high current output drivers that utilize high speed bipolar transistors in a pushpull configuration. The drivers' power and ground are separated from the chip's power and ground for switching noise immunity. The HIDRV driver has a power supply pin,

VCCQP, which is supplied from an external 12 V source through a series resistor or from a charge-pump circuit powered from 5 V if 12 V is not available. The LODRV driver has a power supply pin, VCCP, which can be supplied from either the 12 V or 5 V source. The resulting voltages are sufficient to provide the gate to source drive to the external MOSFETs required in order to achieve a low RDS,ON.

## Internal Voltage Reference

The reference included in the RC5051 is a precision bandgap voltage reference. Its internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Based on the reference is the output from an integrated 5-bit DAC. The DAC monitors the 5 voltage identification pins, VID0-VID4. When the VID4 pin is at logic HIGH, the DAC scales the reference voltage from 2.0 V to 3.5 V in 100 mV increments. When VID4 is pulled LOW, the DAC scales the reference from 1.30 V to 2.05 V in 50 mV increments. All VID codes are available, including those below 1.80 V . For guaranteed stable operation under all loading conditions, $0.1 \mu \mathrm{~F}$ of decoupling capacitance should be connected to the VREF pin. No load should be connected to VREF.

## Power Good (PWRGD)

The RC5051 Power Good function is designed in accordance with the Pentium II DC-DC converter specifications and provides a continuous voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage deviate more than $\pm 12 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5051.

## Output Enable (ENABLE)

The RC5051 will accept an open collector/TTL signal for controlling the output voltage. The low state disables the output voltage. When disabled, the PWRGD output is in the low state. If an enable is not required in the circuit, this pin may be left open.

## Over-Voltage Protection

The RC5051 constantly monitors the output voltage for protection against over voltage conditions. If the voltage at the VFB pin exceeds $20 \%$ of the selected program voltage, an over-voltage condition is assumed and the RC5051 disables the output drive signal to the external MOSFETs. The DCDC converter returns to normal operation after the fault has been removed.

## Over-Current Protection

Current sense is implemented in the RC5051 to reduce the duty cycle of the output drive signal to the MOSFETs when an over-current condition is detected. The voltage drop created by the output current flowing across a sense resistor is presented to an internal comparator. When the voltage
developed across the sense resistor exceeds the 120 mV comparator threshold voltage, the RC5051 reduces the output duty cycle to help protect the power devices. The DC-DC converter returns to normal operation after the fault has been removed.

## Oscillator

The RC5051 oscillator section uses a fixed current capacitor charging configuration. An external capacitor (CEXT) is used to set the oscillator frequency between 80 KHz and 1 MHz . This scheme allows maximum flexibility in choosing external components.

In general, a higher operating frequency decreases the peak ripple current flowing in the output inductor, thus allowing the use of a smaller inductor value. In addition, operation at higher frequencies decreases the amount of energy storage that must be provided by the bulk output capacitors during load transients due to faster loop response of the controller.

Unfortunately, the efficiency losses due to switching of the MOSFETs increase as the operating frequency is increased. Thus, efficiency is optimized at lower frequencies. An operating frequency of 300 KHz is a typical choice which optimizes efficiency and minimizes component size while maintaining excellent regulation and transient performance under all operating conditions.

## Design Considerations and Component Selection

Additional information on design and component selection may be found in Fairchild Semiconductor's Application Note 53.

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, RDS,ON < $20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$ rated
- Power package with low Thermal Resistance
- Drain-Source voltage rating $>15 \mathrm{~V}$.

The on-resistance (RDS,ON) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation within the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. For details and a spreadsheet on MOSFET selection, refer to Applications Bulletin AB-8

## MOSFET Gate Bias

The high side MOSFET gate driver can be biased by one of two methods-Charge Pump or 12V Gate Bias. The charge pump method has the advantage of requiring only +5 V as an input voltage to the converter, but the 12 V method will realize increased efficiency by providing an increased $V_{G S}$ to the high side MOSFETs.

## Method 1. Charge Pump (Bootstrap)

Figure 3 shows the use of a charge pump to provide gate bias to the high side MOSFET when +12 V is unavailable. Capacitor CP is the charge pump used to boost the voltage of the RC5051 output driver. When the MOSFET Q1 switches off, the source of the MOSFET is at approximately 0 V because of the MOSFET Q2. (The Schottky D2 conducts for only a very short time, and is not relevent to this discussion.) CP is charged through the Schottky diode D1 to approximately 4.5 V . When the MOSFET Q1 turns on, the voltage at the source of the MOSFET is equal to 5 V . The capacitor voltage follows, and hence provides a voltage at VCCQP equal to almost 10 V . The Schottky diode D1 is required to provide the charge path when the MOSFET is off, and reverses biases when VCCQP goes to 10 V . The charge pump capacitor ( CP ) needs to be a high Q , high frequency capacitor. A $1 \mu \mathrm{~F}$ ceramic capacitor is recommended here.


Figure 3. Charge Pump Configuration

## Method 2. 12V Gate Bias

Figure 4 illustrates how a 12 V source can be used to bias VCCQP. A $47 \Omega$ resistor is used to limit the transient current into the VCCQP pin and a $1 \mu \mathrm{~F}$ capacitor is used to filter the VCCQP supply. This method provides a higher gate bias voltage (VGS) to the high side MOSFET than the charge pump method, and therefore reduces the RDS,ON and the resulting power loss within the MOSFET. In designs where efficiency is a primary concern, the 12 V gate bias method is recommended. A 6.2 V Zener diode, D1, is used to clamp the voltage at VCCQP to a maximum of 12 V and ensure that the absolute maximum voltage of the IC will not be exceeded.


Figure 4. Gate Bias Configuration

## Inductor Selection

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed minimum to maximum range in order to either minimize ripple or maximize transient performance. The first order equation (close approximation) for minimum inductance is:
$L_{\text {min }}=\frac{\left(\mathrm{V}_{\text {in }}-\mathrm{V}_{\text {out }}\right)}{\mathrm{f}} \times \frac{\mathrm{V}_{\text {out }}}{\mathrm{V}_{\text {in }}} \times \frac{\mathrm{ESR}}{\mathrm{V}_{\text {ripple }}}$
where:
Vin = Input Power Supply
Vout $=$ Output Voltage
$\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
$\mathrm{ESR}=$ Equivalent series resistance of all output capacitors in parallel
$V_{\text {ripple }}=$ Maximum peak to peak output ripple voltage budget.

The first order equation for maximum allowed inductance is:
$\mathrm{L}_{\max }=2 \mathrm{C}_{\mathrm{O}} \times \frac{\left(\mathrm{V}_{\text {in }}-\mathrm{V}_{\mathrm{out}}\right) \mathrm{D}_{\mathrm{m}} \mathrm{V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{PP}}^{2}}$
where:
$\mathrm{C}_{0}=$ The total output capacitance
$\mathrm{I}_{\mathrm{pp}}=$ Maximum to minimum load transient current
$\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
$\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually 95\%).

Some margin should be maintained away from both $\mathrm{L}_{\mathrm{min}}$ and $L_{\text {max }}$. Adding margin by increasing L almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{\mathrm{o}}$, which must be increased to increase L. Adding margin by decreasing L can either be done by purchasing capacitors with lower ESR or by increasing the DC/DC converter switching frequency. The RC5051
is capable of running at high switching frequencies and provides significant cost savings for the newer CPU systems that typically run at high supply current.

## RC5051 Short Circuit Current Characteristics

The RC5051 short circuit current characteristic includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. Figure 5 shows the typical characteristic of the DC-DC converter circuit with a $6.8 \mathrm{~m} \Omega$ sense resistor. The converter exhibits a normal load regulation characteristic until the voltage across the resistor exceeds the internal short circuit threshold of 120 mV $(=17.5 \mathrm{~A} * 6.8 \mathrm{~m} \Omega)$. At this point, the internal comparator trips and signals the controller to reduce the converter's duty cycle to approximately $20 \%$. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. With a $40 \mathrm{~m} \Omega$ output short, the voltage is reduced to $15 \mathrm{~A} * 40 \mathrm{~m} \Omega=600 \mathrm{mV}$. The output voltage does not return to its nominal value until the output current is reduced to a value within the safe operating range for the DC-DC converter.


Figure 5. RC5051 Short Circuit Characteristic

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, D2, which is used as a free-wheeling diode to assure that the body-diode in Q2 does not conduct when the upper MOSFET is turning off and the lower MOSFET is turning on. It is undesirable for this diode to conduct because its high forward voltage drop and long reverse recovery time degrades efficiency, and so the Schottky provides a shunt path for the current. Since this time duration is very short, the selection criterion for the diode is that the forward voltage of the Schottky at the output current should be less than the forward voltage of the MOSFET's body diode.

## Output Filter Capacitors

The output bulk capacitors of a converter help determine its output ripple voltage and its transient response. It has already been seen in the section on selecting an inductor that the ESR helps set the minimum inductance, and the capacitance value helps set the maximum inductance. For most converters, however, the number of capacitors required is
determined by the transient response and the output ripple voltage, and these are determined by the ESR and not the capacitance value. That is, in order to achieve the necessary ESR to meet the transient and ripple requirements, the capacitance value required is already very large.

The most commonly used choice for output bulk capacitors is aluminum electrolytics, because of their low cost and low ESR. The only type of aluminum capacitor used should be those that have an ESR rated at 100 kHz . Consult Application Bulletin AB-14 for detailed information on output capacitor selection.

The output capacitance should also include a number of small value ceramic capacitors placed as close as possible to the processor; $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ are recommended values.

## Input Filter

The DC-DC converter design may include an input inductor between the system +5 V supply and the converter input as shown in Figure 6. This inductor serves to isolate the +5 V supply from the noise in the switching portion of the DC-DC converter, and to limit the inrush current into the input capacitors during power up. A value of $2.5 \mu \mathrm{H}$ is recommended.

It is necessary to have some low ESR aluminum electrolytic capacitors at the input to the converter. These capacitors deliver current when the high side MOSFET switches on. Figure 6 shows $3 \times 1000 \mu \mathrm{~F}$, but the exact number required will vary with the speed and type of the processor. For the top speed Klamath and Deschutes, the capacitors should be rated to take 7A of ripple current. Capacitor ripple current rating is a function of temperature, and so the manufacturer should be contacted to find out the ripple current rating at the expected operational temperature. For details on the design of an input filter, refer to Applications Bulletin AB-15.


Figure 6. Input Filter

## Droop Resistor

Figure 7 shows a converter using a "droop resistor", RD. The function of the droop resistor is to improve the transient response of the converter, potentially reducing the number of output capacitors required. In operation, the droop resistor causes the output voltage to be slightly lower at heavy load current than it otherwise would be. When the load transitions from heavy to light current, the output can swing up farther without exceeding limits, because it started from a lower voltage, thus reducing the capacitor requirements.


Figure 7. Use of a Droop Resistor

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5051 is critical. Place the MOSFETs such that the trace length of the HIDRV and LODRV pins of the RC5051 to the FET gates is minimized. A long lead length on these pins will cause high amounts of ringing due to the inductance of the trace and the gate capacitance of the FET. This noise radiates throughout the board, and, because it is switching at such a high voltage and frequency, it is very difficult to suppress.
- In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5051. That is, traces that connect to pins 9, 12, and 13 (LODRV, HIDRV and VCCQP) should be kept far away from the traces that connect to pins 1 through 5, and pin 16.
- Place the $0.1 \mu \mathrm{~F}$ decoupling capacitors as close to the RC5051 pins as possible. Extra lead length on these reduces their ability to suppress noise.
- Each VCC and GND pin should have its own via to the appropriate plane. This helps provide isolation between pins.
- Surround the CEXT timing capacitor with a ground trace. Be sure to place a ground or power plane underneath the capacitor for further noise isolation, in order to provide additional shielding to the oscillator (pin 1) from the noise on the PCB. In addition, place this capacitor as close to pin 1 as possible.
- Place the MOSFETs, inductor, and Schottky as close together as possible for the same reasons as in the first bullet above. Place the input bulk capacitors as close to the drains of the high side MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each high side MOSFET helps to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- Place the output bulk capacitors as close to the CPU as possible to optimize their ability to supply instantaneous current to the load in the event of a current transient. Additional space between the output capacitors and the CPU will allow the parasitic resistance of the board traces to degrade the DC-DC converter's performance under severe load transient conditions, causing higher voltage deviation. For more detailed information regarding capacitor placement, refer to Application Bulletin AB-5.
- The traces that run from the RC5051 IFB (pin 4) and VFB (pin 5) pins should be run together next to each other and Kelvin connected to the sense resistor. Running these lines together rejects some of the common mode noise that is presented to the RC5051 feedback input. Try, as much as possible, to run the noisy switching signals (HIDRV, LODRV \& VCCQP) on one layer, but use the inner layers for power and ground only. If the top layer is being used to route all of the noisy switching signals, use the bottom layer to route the analog sensing sign VFB and IFB.
- A PC Board Layout Checklist is available from Fairchild Applications. Ask for Application Bulletin AB-11.


## PC Motherboard Sample Layout and Gerber

 FileA reference design for motherboard implementation of the RC5051 along with the PCAD layout Gerber file and silk screen can be obtained from our marketing department at 650-968-9211 x 7833 .

## RC5051 Evaluation Board

Fairchild Semiconductor provides an evaluation board to verify the system level performance of the RC5051. It serves as a guide to performance expectations when using the supplied external components and PCB layout. Please call the marketing department at 650-968-9211 x 7833 for an evaluation board.

## Additional Information

For additional information contact the Fairchild Semiconductor's Analog \& Mixed Signal Products Group Marketing Department at 650-968-9211 x 7833.

Mechanical Dimensions - 20 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 496 | . 512 | 12.60 | 13.00 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 029 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| - | $0{ }^{\circ}$ | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5051M | 20 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5052

## High Performance Programmable Synchronous DC－DC Controller for Low Voltage Mic roprocessors

## Features

－Programmable output from 1.3 V to 3.5 V using an integrated 5－bit DAC
－Remote sense
－Active Droop
－85\％efficiency typical at full load
－Integrated Power Good and Enable／Soft Start functions
－Drives N－channel MOSFETs
－Overcurrent protection using MOSFET sensing
－ 20 pin SOIC package
－Meets Intel Pentium II specifications using minimum number of external components
－Adjustable deadtime，frequency
－Crowbar protection for overvoltage

## Applications

－Power supply for Pentium ${ }^{\circledR}$ II \＆III
－VRM for Pentium II \＆III processor
－Telecom line cards
－Routers，switches \＆hubs
－Programmable step－down power supply

## Description

The RC5052 is a synchronous mode DC－DC controller IC which provides a highly accurate，programmable output voltage for all Pentium II \＆III CPU applications and other high－perfor－ mance processors．The RC5052 features remote voltage sensing，adjustable current limit，and active droop for optimal converter transient response．The RC5052 uses a 5－bit D／A converter to program the output voltage from 1.3 V to 3.5 V ． The RC5052 uses a high level of integration to deliver load currents in excess of 16 A from a 5 V source with minimal external circuitry．Synchronous－mode operation offers opti－ mum efficiency over the entire specified output voltage range． An on－board precision low TC reference achieves tight toler－ ance voltage regulation without expensive external components， while active droop permits exact tailoring of voltage for the most demanding load transients．The RC5052 also offers integrated functions including Power Good，Output Enable／ Soft Start，current limiting，adjustable frequency，adjustable deadtime and overvoltage crowbar protection，and is available in a 20 pin SOIC package．

## Pin Assignments



## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | ROSC | Oscillator Resistor Connection. Connect an external resistor to this pin to set the internal oscillator frequency. Layout of this pin is critical to system performance. See Application Information for details. |
| 2 | ENABLE/SS | Output Enable/Soft Start. A logic LOW on this pin will disable the output. An internal current source allows for open collector control. This pin also doubles as soft start. |
| 3 | PWRGD | Power Good Flag. An open collector output that will be logic LOW if the output voltage is not within $\pm 12 \%$ of the nominal output voltage setpoint. |
| 4 | IFB | Current Feedback. Pin 4 is used in conjunction with pin 13, as the input for the current feedback control loop. Layout of these traces is critical to system performance. See Application Information for details. |
| 5 | VFB | Voltage Feedback. Pin 5 is used as the input for the voltage feedback control loop. See Application Information for details regarding correct layout. |
| 6 | VCCA | Analog VCC. Connect to system 5 V supply and decouple with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 7 | OVP | Over Voltage Protection. This pin triggers the gate of an external SCR. |
| 8 | GNDP | Power Ground. Return pin for high currents flowing in pins 10 and 11. Connect to a low impedance ground. |
| 9 | LODRV | Low Side FET Driver. Connect this pin to the gate of an N-channel MOSFET for synchronous operation. The trace from this pin to the MOSFET gate should be <0.5". |
| 10 | VCCP | Power VCC. For low side FET driver. Connect to either system 12 V supply or 5 V supply, and decouple with a $4.7 \mu \mathrm{~F}$ tantalum and a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 11 | VCCQP | High Side Power VCC. For high side FET driver. Connect to system 12 V supply, and decouple with a $4.7 \mu \mathrm{~F}$ tantalum and a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 12 | HIDRV | High Side FET Driver. Connect this pin to the gate of an N -channel MOSFET. The trace from this pin to the MOSFET gate should be $<0.5^{\circ}$. |
| 13 | SW | High side driver source and low side driver drain switching node. Together with IFB pin allows FET sensing for current. |
| 14 | GNDA | Analog Ground. Return path for low power analog circuitry. This pin should be connected to a low impedance system ground plane to minimize ground loops. |
| 15 | DTA | Dead Time Adjust. Connect an external resistor to this pin to set the dead time. |
| 16-20 | VIDO-4 | Voltage Identification Code Inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 2. Pull-up resistors are internal to the controller. |

## Absolute Maximum Ratings

| Supply Voltages VCCA, VCCP, VCCQP to GND | 13.5 V |
| :--- | :---: |
| Supply Voltages (VCCQP, Charge Pump) | 18 V |
| Voltage Identification Code Inputs, VIDO-VID4 | VCCA |
| Junction Temperature, $\mathrm{T}_{\mathrm{J}}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ | 750 mW |
| Thermal Resistance Junction-to-case, $\Theta_{\mathrm{JC}}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ |

Recommended Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage VCCA |  | 4.75 | 5 | 5.25 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| Ambient Operating Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Driver Supply, VCCP \& VCCQP |  | 11.4 | 12 | 13.2 | V |

Electrical Specifications $\left(\mathrm{V}_{\text {CCA }}=5 \mathrm{~V}, \mathrm{~V}_{\text {CCP }}=\mathrm{V}_{\text {CCQP }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.)

The $\bullet$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 18 |  | A |
| Initial Voltage Setpoint | $\begin{array}{r} \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.400 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 2.397 \\ & 2.000 \\ & 1.550 \end{aligned}$ | $\begin{aligned} & 2.424 \\ & 2.020 \\ & 1.565 \end{aligned}$ | $\begin{aligned} & 2.454 \\ & 2.040 \\ & 1.580 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Output Temperature Drift | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C}, \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} \end{gathered}$ | $\bullet$ |  | $\begin{aligned} & +8 \\ & +6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Line Regulation | $\mathrm{V}_{\text {CCA }}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V}$ | - |  | $\pm 2$ |  | mV |
| Internal Droop ${ }^{3}$ | $\mathrm{V}_{\text {OUT }}$ at $\mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}$ to $\mathrm{I}_{\text {max }}$ |  | -44 | -40 | -36 | mV |
| Output Ripple | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{I}_{\text {LOAD }}=\mathrm{I}_{\text {max }}$ |  |  | 11 |  | mVpk |
| Total Output Variation, Steady State ${ }^{1}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=2.000 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} 3 \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.940 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & 2.070 \\ & 1.590 \end{aligned}$ | V |
| Total Output Variation, Transient ${ }^{2}$ | $\begin{aligned} & I_{\text {LOAD }}=0.8 \mathrm{~A} \text { to } \mathrm{I}_{\text {max }} \mathrm{V}_{\text {OUT }} \\ & \mathrm{V}_{\text {OUT }}=1.000 \mathrm{~V} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 1.900 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & 2.100 \\ & 1.590 \end{aligned}$ | V |
| Short Circuit Detect Current |  | - | 45 |  | 60 | $\mu \mathrm{A}$ |
| Efficiency | $\mathrm{I}_{\text {LOAD }}=\mathrm{I}_{\text {max }}, \mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  |  | 85 |  | \% |
| Output Driver Rise \& Fall Time | See Figure 5 for $t_{R}$ and $t_{F}$ |  |  | 50 |  | nsec |
| Output Driver Deadtime | $\mathrm{R}_{\text {OTA }}=$ OPEN. See Figure 5 for $\mathrm{t}_{\text {DT }}$ |  |  | 50 |  | nsec |
| Oscillator Frequency | $\mathrm{R}_{\text {OSC }}=$ OPEN | - | 255 | 300 | 345 | kHz |
| Oscillator Range |  |  | 80 |  | 1000 | kHz |
| Duty Cycle |  |  | 0 |  | 100 | \% |
| Dead Time Range |  |  | 50 |  | 120 | nsec |
| PWRGD Threshold | Logic HIGH Logic LOW | $\bullet$ | $93$ |  | $\begin{aligned} & 107 \\ & 112 \end{aligned}$ | \% $\mathrm{V}_{\text {out }}$ |
| $\mathrm{V}_{\text {CCA }}$ UVLO |  | - | 3.74 | 4 | 4.26 | V |
| $\mathrm{V}_{\text {CCP }}$ UVLO |  | - | 7.65 | 8.5 | 9.35 | V |
| $\mathrm{V}_{\text {CCA }}$ Supply Current |  |  |  | 19 |  | mA |
| $\mathrm{V}_{\text {CCP }}$ Supply Current ${ }^{4}$ |  |  |  | 40 |  | mA |
| Soft Start Current |  | - | 5 | 10 | 17 | $\mu \mathrm{A}$ |
| OVP Output Low Voltage | $\mathrm{I}=1 \mathrm{~mA}$ |  |  |  | 200 | mV |
| OVP Ouput High Current | $\mathrm{V}=1.5 \mathrm{~V}$ |  | 30 |  |  | mA |
| OVP Trigger Threshold |  |  | 115 | 120 | 125 | \% $\mathrm{V}_{\text {out }}$ |

Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, Droop, Output Ripple and Output Temperature Drift and is measured at the converter's VFB sense point.
2. As measured at the converter's VFB sense point. For motherboard applications, the PCB layout should exhibit no more than $0.5 \mathrm{~m} \Omega$ trace resistance between the converter's output capacitors and the CPU. Remote sensing should be used for optimal performance.
3. Using the VFB pin for remote sensing of the converter's output at the load, the converter will be in compliance with Intel's VRM 8.4 specification of $+50,-80 \mathrm{mV}$. If Intel specifications on maximum plane resistance from the converter's output capacitors to the CPU are met, the specification of $+40,-70 \mathrm{mV}$ at the capacitors will also be met.
4. Includes gate current.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. $0=$ processor pin is tied to GND.

1 = processor pin is open.

Typical Operating Characteristics $\left(\mathrm{V}_{C C A}=5 \mathrm{~V}, \mathrm{~V}_{C C P}=\mathrm{V}_{\mathrm{CCQP}}=12 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.)


## Typical Operating Characteristics (continued)



## Typical Operating Characteristics (continued)



Figure 1. Application Circuit for Katmai, Mendocino, and Some Coppermine Processors
(Worst Case Analyzed! See Appendix for Details)

Table 2. RC5052 Application Bill of Materials for Intel Pentium II Processors
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX TAJB475M010R5 | 1 | 4.7رF, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | * | 1200^F, 10V Electrolytic | $\mathrm{I}_{\mathrm{RMS}}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | * | 1500^F, 6.3V Electrolytic | ESR $\leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | DCR ~ $6 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | 1.3 $\mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1 | Fairchild FDP6030L or FDB6030L | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON},}=20 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note } 2 . \end{aligned}$ |
| Q2 | Fairchild FDP7030BL or FDB7030BL | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON},}=10 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note 2. } \end{aligned}$ |
| Q3 | Motorola 2N6394 | 1 | SCR |  |
| R1, R6 | Any | 2 | $10 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | * |  |
| R7 | Any | Optional |  | Sets frequency. |
| R8 | Any | Optional |  | Sets deadtime. |
| F1 | Littelfuse | 1 | * |  |
| U1 | $\begin{aligned} & \text { Fairchild } \\ & \text { RC5052M } \end{aligned}$ | 1 | DC/DC Controller |  |

*See Table 3.

Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.

Table 3. Recommended Values for CPU-based Applications

| Processor | Chipset | $\mathbf{C}_{\mathbf{I N}}$ | CouT $^{*}$ | $\mathbf{R 5}(\mathbf{K} \Omega)$ | $\mathbf{F} \mathbf{( A )}$ |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Coppermine | Whitney | 3 | 4 | 8.45 | 5 |
| Katmai | Camino | 4 | 6 | 13.0 | 10 |
| Mendocino | Whitney | 4 | 5 | 11.3 | 10 |
| Katmai | BX | 5 | 6 | 11.8 | 10 |

* Output capacitance requirements depend critically on layout and processor type. Consult Application Bulletin AB-14 for details. See the Appendix to this datasheet for the method of calculation of these components. Pin 4 must be used to remote sense the voltage at the processor to achieve the specified performance.


Figure 2. Application Circuit for Coppermine/Camino Processors
(Worst Case Analyzed! See Appendix for Details)

Table 4. RC5052 Application Bill of Materials for Coppermine/Camino Processors
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :--- | :--- | :---: | :--- | :--- |
| C1 | AVX <br> TAJB475M010R5 | 1 | $4.7 \mu \mathrm{~F}, 10 \mathrm{~V}$ Capacitor |  |$|$

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.


Figure 3. Application Circuit for Coppermine/Camino Processors
(Typical Design)

Table 5. RC5052 Application Bill of Materials for Coppermine/Camino Processors
(Typical Design)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | $\begin{aligned} & \hline \text { AVX } \\ & \text { TAJB475M010R5 } \end{aligned}$ | 1 | 4.7 $\mu \mathrm{F}, 10 \mathrm{~V}$ Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | Sanyo 10MV1200GX | 3 | 1200 F , 10V Electrolytic | $\mathrm{I}_{\mathrm{RMS}}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | Sanyo 6MV1500GX | 8 | $\begin{aligned} & 1500 \mu \mathrm{~F}, 6.3 \mathrm{~V} \\ & \text { Electrolytic } \end{aligned}$ | $\mathrm{ESR} \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | $\begin{aligned} & \text { DCR ~ } 6 \mathrm{~m} \Omega \\ & \text { See Note } 1 . \end{aligned}$ |
| L2 | Any | 1 | 1.3 $\mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1-2 | Fairchild FDP6030L or FDB6030L | 2 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \mathrm{VG}_{\mathrm{S}}=4.5 \mathrm{~V} \\ & \text { See Note 2. } \end{aligned}$ |
| Q3 | Motorola 2N6394 | 1 | SCR |  |
| R1, R6 | Any | 2 | $10 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | $6.24 \mathrm{~K} \Omega$ |  |
| R7 | Any | Optional |  | Sets frequency. |
| R8 | Any | Optional |  | Sets deadtime. |
| R9 | N/A | 1 | $3.0 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| F1 | Littelfuse R251 005 | 1 | 5A Fast Fuse |  |
| U1 | Fairchild RC5052M | 1 | DC/DC Controller |  |

Notes:

1. Inductor L1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.


Figure 4. Application Circuit for Coppermine/Camino Processors
(Typical Design)

Table 6. RC5052 Application Bill of Materials for Coppermine/Camino Processors
(Typical Design)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1-2, C5 | $\begin{aligned} & \hline \text { AVX } \\ & \text { TAJB475M010R5 } \end{aligned}$ | 3 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | $\begin{aligned} & \text { Panasonic } \\ & \text { ECU-V1H104ZFX } \end{aligned}$ | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{Cl}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | 3 | 1200 $\mathrm{F}, 10 \mathrm{~V}$ Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | 8 | 1500 HF , 6.3 V Electrolytic | $E S R \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MDRDS835L | 1 | 8A Schottky Diode |  |
| D2 | Fairchild MMSZ5233B | 1 | 6.2V Zener |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | DCR ~ $6 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1-2 | Fairchild FDP6030L or FDB6030L | 2 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(O N)}=20 \mathrm{~m} \Omega @ \mathrm{VG}_{\mathrm{S}}=4.5 \mathrm{~V} \\ & \text { See Note } 2 . \end{aligned}$ |
| Q3 | Motorola 2N6394 | 1 | SCR |  |
| R1, R6, R10 | Any | 3 | $10 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | $6.24 \mathrm{~K} \Omega$ |  |
| R7 | Any | Optional |  | Sets frequency. |
| R8 | Any | Optional |  | Sets deadtime. |
| R9 | N/A | 1 | $3.0 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| F1 | $\begin{aligned} & \text { Littelfuse } \\ & \text { R251 } 005 \end{aligned}$ | 1 | 5A Fast Fuse |  |
| U1 | $\begin{aligned} & \text { Fairchild } \\ & \text { RC5052M } \end{aligned}$ | 1 | DC/DC Controller |  |

Notes:

1. Inductor L1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.

## Test Parameters



Figure 5. Output Drive Timing Diagram

## Application Information

## The RC5052 Controller

The RC5052 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5052 can be configured to deliver more than 16A of output current, as appropriate for the Katmai and Coppermine and other processors. The RC5052 functions as a fixed frequency PWM step down regulator.

## Main Control Loop

Refer to the RC5052 Block Diagram on page 1. The RC5052 implements "summing mode control", which is different from both classical voltage-mode and current-mode control. It provides superior performance to either by allowing a large converter bandwidth over a wide range of output loads.

The control loop of the regulator contains two main sections: the analog control block and the digital control block. The analog section consists of signal conditioning amplifiers feeding into a comparator which provides the input to the digital control block. The signal conditioning section accepts input from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The first, the voltage control path, amplifies the difference between the VFB signal and the reference voltage from the DAC and presents the output to one of the summing amplifier inputs. The second, current control path, takes the difference between the IFB and SW pins when the high-side MOSFET is on, reproducing the voltage across the MOSFET and thus the input current; it presents the resulting signal to another input of the summing amplifier. These two signals are then summed together. This output is then presented to a comparator looking at the oscillator ramp, which provides the main PWM control signal to the digital control block.

The digital control block takes the analog comparator input and the main clock signal from the oscillator to provide the appropriate pulses to the HIDRV and LODRV output pins. These two outputs control the external power MOSFETs.

There is an additional comparator in the analog control section whose function is to set the point at which the RC5052 current limit comparator disables the output drive signals to the external power MOSFETs.

## High Current Output Drivers

The RC5052 contains two identical high current output drivers that utilize high speed bipolar transistors in a push-pull configuration. The drivers' power and ground are separated from the chip's power and ground for switching noise immunity. The high-side driver's power supply pin, VCCQP, is supplied from an external 12 V source through a series resistor. The resulting voltage is sufficient to provide the gate to source drive to the external MOSFETs required in order to achieve a low $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}$. The low-side driver's power supply pin, VCCP, is supplied from either 5 V or from the same source as VCCQP. Choosing 12 V will ensure lowest possible $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}$; choosing 5 V will result in lower gate current, which may be important when operating the RC5052 at high frequency and lower output power. The VCCQP pin may also be run as charge pump for +12 V Main Power, as shown in Figure 4.

## Internal Voltage Reference

The reference included in the RC5052 is a precision band-gap voltage reference. Its internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Based on the reference is the output from an integrated 5-bit DAC. The DAC monitors the 5 voltage identification pins, VID0-4. When the VID4 pin is at logic HIGH, the DAC scales the reference voltage from 2.0 V to 3.5 V in 100 mV increments. When VID4 is pulled LOW, the DAC scales the reference from 1.30 V to 2.05 V in 50 mV increments. All VID codes are available, including those below 1.80 V . The output voltage may be changed while the converter is on by changing the VID codes; however, it is necessary to do so in 1-bit steps, to avoid triggering the overvoltage protection.

## Power Good (PWRGD)

The RC5052 Power Good function is designed in accordance with the Pentium II DC-DC converter specifications and provides a continuous voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage deviate more than $\pm 12 \%$ of its nominal setpoint. The output is guaranteed open-collector high when the power supply voltage is within $\pm 7 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5052.

## Output Enable/Soft Start (ENABLE/SS)

The RC5052 will accept an open collector/TTL signal for controlling the output voltage. The low state disables the output voltage. When disabled, the PWRGD output is in the low state.

Even if an enable is not required in the circuit, this pin should have attached a capacitor (typically 100 nF ) to softstart the switching.

## Over-Voltage Protection

The RC5052 constantly monitors the output voltage for protection against over-voltage conditions. If the voltage at the VFB pin exceeds the selected program voltage, an over-voltage condition is assumed and the RC5052 disables the output drive signal to the external high-side MOSFET, and drives the OVP pin high. This is designed to drive the gate of an external SCR, which blows a fuse, disconnecting the short from the power bus.

## Oscillator

The RC5052 oscillator free runs at 300 kHz , and may be adjusted from 80 KHz to 1 MHz as desired. Higher frequensies will permit smaller components, while decreasing efficiency. A typical operating frequency is 300 KHz . The frequency may be adjusted upwith a resistor to ground on pin 1 , according to the formula:

$$
\mathrm{f}=300 \mathrm{kHz}^{*} \frac{40 \mathrm{~K} \Omega}{\mathrm{Rosc}}
$$

and may be adjusted down with aresistor to 5 V on pin 1 , according to the formula:

$$
f=300 \mathrm{kHz}^{*}\left(1-\frac{160 \mathrm{~K} \Omega}{\mathrm{R}_{\mathrm{OSC}}}\right)
$$

## Dead Time

The RC5052 can control the deadtime, that is, the time between when the high-side MOSFET is turned off and the low-side MOSFET is turned on, and vice versa. Longer dead times are appropriate when using multiple MOSFETs in parallel, or when MOSFETs with larger gate capacitance are used. The dead time may be adjusted with a resistor to ground on pin 15 , according to the formula:

$$
\mathrm{T}_{\mathrm{DT}}=100 \mathrm{nsec}^{\star} \frac{\mathrm{R}_{\mathrm{DTA}}}{80 \mathrm{~K} \Omega}
$$

## Design Considerations and Component Selection

Additional information on design and component selection may be found in Fairchild's Application Note 57.

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}<20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$ rated
- Power package with low Thermal Resistance
- Drain-Source voltage rating $>15 \mathrm{~V}$.

The on-resistance (RDS,ON) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation within the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. For details and a spreadsheet on MOSFET selection, refer to Applications Bulletin AB-8.

## Inductor Selection

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed minimum to maximum range in order to either minimize ripple or maximize transient performance. The first order equation (close approximation) for minimum inductance is:

$$
L_{\text {min }}=\frac{\left(V_{\text {in }}-V_{\text {out }}\right)}{f} \times \frac{V_{\text {out }}}{V_{\text {in }}} \times \frac{E S R}{V_{\text {ripple }}}
$$

where:
$\mathrm{V}_{\text {in }}=$ Input Power Supply
$\mathrm{V}_{\text {out }}=$ Output Voltage
$\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
ESR $=$ Equivalent series resistance of all output capacitors in parallel
$\mathrm{V}_{\text {ripple }}=$ Maximum peak to peak output ripple voltage budget.
The first order equation for maximum allowed inductance is:

$$
\mathrm{L}_{\max }=2 \mathrm{C}_{0} \frac{\left(\mathrm{~V}_{\text {in }}-\mathrm{V}_{\text {out }}\right) \mathrm{D}_{\mathrm{m}} \mathrm{~V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{pp}}{ }^{2}}
$$

where:
$\mathrm{C}_{\mathrm{o}}=$ The total output capacitance
$\mathrm{I}_{\mathrm{pp}}=$ Maximum to minimum load transient current
$\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
$\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually 95\%).

Some margin should be maintained away from both $\mathrm{L}_{\text {min }}$ and $\mathrm{L}_{\text {max }}$. Adding margin by increasing L almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{\mathrm{o}}$, which must be increased to increase $L$. Adding margin by decreasing $L$ can be done by purchasing capacitors with lower ESR. The RC5052 provides significant cost savings for the newer CPU systems that typically run at high supply current.

## RC5052 Short Circuit Current Characteristics

The RC5052 short circuit current characteristic includes a hysteresis function that prevents the DC-DC converter from oscillating in the event of a short circuit. The short circuit limit is set with the $\mathrm{R}_{\mathrm{S}}$ resistor, as given by the formula

$$
R_{S}=\frac{I_{S C} \times * R_{D S, \text { on }}}{I_{\text {Detect }}}
$$

with $\mathrm{I}_{\text {Detect }} \approx 50 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SC}}$ the desired current limit, and $\mathrm{R}_{\mathrm{DS} \text {,on }}$ the high-side MOSFET's on resistance. Remember to make the $\mathrm{R}_{\mathrm{S}}$ large enough to include the effects of initial tolerance and temperature variation on the MOSFET's $\mathrm{R}_{\mathrm{DS} \text {,on }}$. Alternately, use of a sense resistor in series with the source of the MOSFET, as shown in Figure 6, eliminates this source of inaccuracy in the current limit. Note one addition of one diode, which is necessary for proper operation of this circuit.

As an example, Figure 6 shows the typical characteristic of the DC-DC converter circuit with an FDB6030L high-side $\operatorname{MOSFET}\left(\mathrm{R}_{\mathrm{DS}}=20 \mathrm{~m} \Omega\right.$ maximum at $25^{\circ} \mathrm{C} * 1.25$ at $75^{\circ} \mathrm{C}=$ $25 \mathrm{~m} \Omega$ ) and a $8.2 \mathrm{~K} \Omega \mathrm{R}_{\mathrm{S}}$.


Figure 6. RC5052 Short Circuit Characteristic
The converter exhibits a normal load regulation characteristic until the voltage across the MOSFET exceeds the internal short circuit threshold of $50 \mu \mathrm{~A} * 8.2 \mathrm{~K} \Omega=410 \mathrm{mV}$, which occurs at $410 \mathrm{mV} / 25 \mathrm{~m} \Omega=16.4 \mathrm{~A}$. (Note that this current limit level can be as high as $410 \mathrm{mV} / 15 \mathrm{~m} \Omega=27 \mathrm{~A}$, if the MOSFET has typical $\mathrm{R}_{\mathrm{DS} \text {,on }}$ rather than maximum, and is at $25^{\circ} \mathrm{C}$. This is the reason for using the external sense resistor.) At this point,
the internal comparator trips and signals the controller to reduce the converter's duty cycle to approximately $20 \%$. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. With a $40 \mathrm{~m} \Omega$ output short, the voltage is reduced to $16.4 \mathrm{~A} * 40 \mathrm{~m} \Omega$ $=650 \mathrm{mV}$. The output voltage does not return to its nominal value until the output current is reduced to a value within the safe operating range for the DC-DC converter.


Figure 7. Precision Current Sensing

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, D1, which is used as a free-wheeling diode to assure that the body-diode in Q2 does not conduct when the upper MOSFET is turning off and the lower MOSFET is turning on. It is undesirable for this diode to conduct because its high forward voltage drop and long reverse recovery time degrades efficiency, and so the Schottky provides a shunt path for the current. Since this time duration is very short, the selection criterion for the diode is that the forward voltage of the Schottky at the output current should be less than the forward voltage of the MOSFET's body diode.

## Output Filter Capacitors

The output bulk capacitors of a converter help determine its output ripple voltage and its transient response. It has already been seen in the section on selecting an inductor that the ESR helps set the minimum inductance, and the capacitance value helps set the maximum inductance. For most converters, however, the number of capacitors required is determined by the transient response and the output ripple voltage, and these are determined by the ESR and not the capacitance value. That is, in order to achieve the necessary ESR to meet the transient and ripple requirements, the capacitance value required is already very large.

The most commonly used choice for output bulk capacitors is aluminum electrolytics, because of their low cost and low ESR. The only type of aluminum capacitor used should be those that have an ESR rated at 100 kHz . Consult Application Bulletin AB-14 for detailed information on output capacitor selection.

The output capacitance should also include a number of small value ceramic capacitors placed as close as possible to the processor; $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ are recommended values.

## Input Filter

The DC-DC converter design may include an input inductor between the system +5 V supply and the converter input as shown in Figure 8. This inductor serves to isolate the +5 V supply from the noise in the switching portion of the DC-DC converter, and to limit the inrush current into the input capacitors during power up. A value of $2.5 \mu \mathrm{H}$ is recommended.

It is necessary to have some low ESR aluminum electrolytic capacitors at the input to the converter. These capacitors deliver current when the high side MOSFET switches on. Figure 8 shows $3 \times 1000 \mu \mathrm{~F}$, but the exact number required will vary with the speed and type of the processor. For the top speed Katmai and Coppermine, the capacitors should be rated to take 9A and 6A RMS of ripple current respectively. Capacitor ripple current rating is a function of temperature, and so the manufacturer should be contacted to find out the ripple current rating at the expected operational temperature. For details on the design of an input filter, refer to Applications Bulletin AB-15.


Figure 8. Input Filter

## Active Droop

The RC5052 includes active droop: as the output current increases, the output voltage drops. This is done in order to allow maximum headroom for transient response of the converter. The current is sensed by measuring the voltage across the high-side MOSFET during its on time. Note that this makes the droop dependent on the temperature of the MOSFET. However, when the formula given for selecting $\mathrm{R}_{\mathrm{S}}$ (current limit) is used, there is a maximum droop possible ( -40 mV ), and when this value is reached, additional drop across the MOSFET will not cause any increase in droop-until current limit is reached.

Additional droop can be added to the active droop using a discrete resistor (typically a PCB trace) outside the control loop, as shown in Figure 1. This is typically only required for the most demanding applications, such as for the next generation Intel processor (tolerance $=+40 /-70 \mathrm{mV}$ ), as shown in Figure 1.

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5052 is critical. Place the MOSFETs such that the trace length of the HIDRV and LODRV pins of the RC5052 to the FET gates is minimized. A long lead length on these pins will cause high amounts of ringing due to the inductance of the trace and the gate capacitance of the FET. This noise radiates throughout the board, and, because it is switching at such a high voltage and frequency, it is very difficult to suppress.
- In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5052. That is, traces that connect to pins 9, 10, 11, 12 and 13 (LODRV, VCCP, VCCQP, HIDRV and SW) should be kept far away from the traces that connect to pins 4 through 6 , and pin 14.
- Place the $0.1 \mu \mathrm{~F}$ decoupling capacitors as close to the RC5052 pins as possible. Extra lead length on these reduces their ability to suppress noise.
- Each VCC and GND pin should have its own via to the appropriate plane. This helps provide isolation between pins.
- Place the MOSFETs, inductor, and Schottky as close together as possible for the same reasons as in the first bullet above. Place the input bulk capacitors as close to the drains of the high side MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each high side MOSFET helps to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- Place the output bulk capacitors as close to the CPU as possible to optimize their ability to supply instantaneous current to the load in the event of a current transient. Additional space between the output capacitors and the CPU will allow the parasitic resistance of the board traces to degrade the DC-DC converter's performance under severe load transient conditions, causing higher voltage deviation. For more detailed information regarding capacitor placement, refer to Application Bulletin AB-5.
- A PC Board Layout Checklist is available from Fairchild Applications. Ask for Application Bulletin AB-11.

PC Motherboard Sample Layout and Gerber File
A reference design for motherboard implementation of the RC5052 along with the PCAD layout Gerber file and silk screen can be obtained from our marketing department at 650-968-9211 x7624.

## RC5052 Evaluation Board

Fairchild provides an evaluation board to verify the system level performance of the RC5052. It serves as a guide to performance expectations when using the supplied external components and PCB layout. Please call the marketing department at 650-968-9211 x7624 for an evaluation board.

## Additional Information

For additional information contact Fairchild Semiconductor's Analog \& Mixed Signal Products Group Marketing Department at 650-968-9211 x7624.

## Appendix

## Worst-Case Formulae for the Calculation of $\mathrm{C}_{\text {out }}, \mathrm{R} 5$, and $\mathrm{C}_{\text {in }}$ (Circuit of Figure 1 Only)

The following formulae design the RC5052 for worst-case operation, including initial tolerance and temperature dependence of all of the IC parameters (initial setpoint, reference tolerance and tempco, active droop tolerance, current sensor gain), the initial tolerance and temperature dependence of the MOSFET, and the ESR of the capacitors. The following information must be provided:
$\mathrm{V}_{\mathrm{T}+}$, the value of the positive transient voltage limit;
$\left|\mathrm{V}_{\mathrm{T}-}\right|$, the absolute value of the negative transient voltage limit;
$\mathrm{I}_{\mathrm{O}}$, the maximum output current;
$\mathrm{V}_{\mathrm{nom}}$, the nominal output voltage;
$\mathrm{V}_{\mathrm{in}}$, the input voltage (typically 5 V );
ESR, the ESR of the output caps, per cap ( $44 \mathrm{~m} \Omega$ for the Sanyo parts shown in this datasheet);
$\mathrm{R}_{\mathrm{D}}$, the on-resistance of the MOSFET ( $20 \mathrm{~m} \Omega$ for the FDB6030);
$\Delta R_{D}$, the tolerance of the current sensor (usually about $67 \%$ for MOSFET sensing, including temperature).
$\mathrm{I}_{\mathrm{rms}}$, the rms current rating of the input caps ( 2 A for the Sanyo parts shown in this datasheet).

$$
\mathrm{C}_{\text {in }}=\frac{10^{*} \sqrt{\frac{\mathrm{~V}_{\text {nom }}}{\mathrm{V}_{\text {in }}}-\left(\frac{\mathrm{v}_{\text {nom }}}{v_{\text {in }}}\right)^{2}}}{\mathrm{I}_{\mathrm{rms}}}
$$

$$
R 5=\frac{\mathrm{I}_{0}^{*} \mathrm{R}_{\mathrm{D}} *\left(1+\Delta \mathrm{R}_{\mathrm{D}}\right) * 1.10}{50 * 10^{-6}}
$$

Number of capacitors needed for $\mathrm{C}_{\mathrm{out}}=$ the greater of:

$$
x=\frac{E S R * I_{O}}{\left|V_{T-}\right|}
$$

or

$$
Y=\frac{E S R * I_{0}}{V_{T+}-0.004 * V_{\text {nom }}+\frac{14400 * I_{\mathrm{O}} * R_{\mathrm{D}}}{18 * R 5 * 1.1}}
$$

Example: Suppose that the transient limits are $\pm 134 \mathrm{mV}$, current I is 14.2 A , and the nominal voltage is 2.000 V , using MOSFET current sensing and the usual caps. We have $\mathrm{V}_{\mathrm{T}+}=$ $\left|\mathrm{V}_{\mathrm{T}-}\right|=0.134, \mathrm{I}_{\mathrm{O}}=14.2, \mathrm{~V}_{\mathrm{nom}}=2.000$, and $\Delta \mathrm{R}_{\mathrm{D}}=0.67$. We calculate:

$$
\mathrm{C}_{\text {in }}=\frac{14.2 * \sqrt{\frac{2.000}{5}-\left(\frac{2.000}{5}\right)^{2}}}{2}=3.47 \Rightarrow 4 \mathrm{caps}
$$

$$
\begin{gathered}
R 5=\frac{14.2 * 0.020 *(1+0.67) * 1.10}{50 * 10^{-6}}=10.4 \mathrm{~K} \Omega \\
X=\frac{0.044 * 14.2}{0.134}=4.66 \\
0.134-0.004 * 2.000+\frac{14400 * 14.2 * 0.020}{18 * 10400 * 1.1}
\end{gathered}
$$

Since $X>Y$, we choose $X$, and round up to find we need 5 capacitors for $\mathrm{C}_{\text {OUT }}$.

A detailed explanation of this calculation, and the calculations used for Figure 2, may be found Applications Bulletin AB-XX.

## Mechanical Dimensions

## 20 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .029 | 0.25 | 0.75 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 20 |  |  | 20 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5052M | 20 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5053

## 5-Bit Programmable Synchronous Switching Regulator Controller for Pentium ${ }^{\circledR}$ II Processor

## Features

- 5-Bit Digitally Programmable 1.8 V to 3.5 V Fixed Output Voltage
- Provides All Features Required by the Intel Pentium II Processor VRM 8.2 DC/DC Converter Specification
- Flags for Power Good, Over-Temperature and OverVoltage Fault
- Output Current Exceeds 14A from a 5V Supply
- Dual N-Channel MOSFET Synchronous Driver
- Initial Output Accuracy: $\pm 1.5 \%$
- Excellent Output Accuracy: $\pm 2 \%$ Typ Over Line, Load and Temperature Variations
- High Efficiency: Over 95\% Possible
- Adjustable Current Limit Without External Sense Resistors
- Fast Transient Response
- Available in SO-20 and SSOP-20 Packages


## Applications

- Power Supply for Pentium II, SPARC, ALPHA and PA-RISC Microprocessors
- High Power 5V to 1.8 V -3.5V Regulators


## Descriptions

The RC5053 is a high power, high efficiency switching regulator controller optimized for 5 V input to $1.8 \mathrm{~V}-3.5 \mathrm{~V}$ output applications. It features a digitally programmable output voltage, a precision internal reference and an internal feedback system that provides output accuracy of $\pm 1.5 \%$ at room temperature and typically $\pm 2 \%$ over-temperature, load current and line voltage shifts. The RC5053 uses a synchronous switching architecture with two external N -channel output devices, providing high efficiency and eliminating the need for a high power, high cost P-channel device. Additionally, it senses the output current across the on-resistance of the upper N-channel MOSFET, providing an adjustable current limit without an external low value sense resistor.

The RC5053 free-runs at 300 kHz and can be synchronized to a faster external clock if desired. It includes all the inputs and outputs required to implement a power supply conforming to the Intel Pentium ${ }^{\circledR}$ II Processor VRM 8.2 DC/DC Converter Specification.

## Block Diagram



## Pin Assignment



## Pin Definitions

| Pin Number | Pin Name | Pin Description |
| :---: | :---: | :---: |
| 1 | G2 | Gate Drive for the Lower N-Channel MOSFET, Q2. This output will swing from PVCC to GND. It will always be low when G1 is high or when the output is disabled. To prevent undershoot during a soft start cycle, G2 is held low until G1 first goes high. |
| 2 | PVcc | Power Supply for G1 and G2. PVCC must be connected to a potential of at least $\mathrm{VIN}+\mathrm{VGS}(\mathrm{ON}) \mathrm{Q1}$. If $\mathrm{VIN}=5 \mathrm{~V}, \mathrm{PVCC}$ can be generated using a simple charge pump connected to the switching node between Q1 and Q2 (see Figure 7), or it can be connected to an auxiliary 12 V supply if one exists. |
| 3 | GND | Power Ground. GND should be connected to a low impedance ground plane in close proximity to the source of Q2. |
| 4 | SGND | Signal Ground. SGND is connected to the low power internal circuitry and should be connected to the negative terminal of the output capacitor where it returns to the ground plane. GND and SGND should be shorted right at the RC5053. |
| 5 | Vcc | Power Supply. Power for the internal low power circuitry. Vcc should be wired separately from the drain of Q1 if they share the same supply. A $10 \mu \mathrm{~F}$ bypass capacitor is recommended from this pin to SGND. |
| 6 | SENSE | Output Voltage Pin. Connect to the positive terminal of the output capacitor. There is an internal 120 k resistor connected from this pin to SGND. SENSE is a very sensitive pin; for optimum performance, connect an external $0.1 \mu \mathrm{~F}$ capacitor from this pin to SGND. By connecting a small external resistor between the output capacitor and the SENSE pin, the initial output voltage can be raised slightly. Since the internal divider has a nominal impedance of $120 \mathrm{k} \Omega$, a $1200 \Omega$ series resistor will raise the nominal output voltage by $1 \%$. If an external resistor is used, the value of the $0.1 \mu \mathrm{~F}$ capacitor on the SENSE pin must be greatly reduced or loop phase margin will suffer. Set a time constant for the RC combination of approximately $0.1 \mu \mathrm{~s}$. So, for example, with a $1200 \Omega$ resistor, set $C=83 \mathrm{pF}$. Use a standard 100 pF capacitor. |
| 7 | IMAX | Current Limit Threshold. Current limit is set by the voltage drop across an external resistor connected between the drain of Q1 and IMAX. There is a $180 \mu \mathrm{~A}$ internal pull-down at IMAX. |

## Pin Definitions (continued)

| Pin Number | Pin Name | Pin Description |
| :---: | :---: | :--- |
| 8 | IFB | Current Limit Sense Pin. Connect to the switching node between the source <br> of Q1 and the drain of Q2. If IFB drops below IMAX when G1 is on, the RC5053 <br> will go into current limit. The current limit circuit can be disabled by floating <br> IMAX and shorting IFB to VCC through an external 10k resistor. |
| 9 | SS | Soft Start. Connect to an external capacitor to implement a soft start function. <br> During moderate overload conditions, the soft start capacitor will be <br> discharged slowly in order to reduce the duty cycle. In hard current limit, the <br> soft start capacitor will be forced low immediately and the RC5053 will rerun a <br> complete soft start cycle. CSS must be selected such that during power-up the <br> current through Q1 will not exceed the current limit value. |
| 10 | COMP | External Compensation. The COMP pin is connected directly to the output of <br> the error amplifier and the input of the PWM comparator. An RC+ C network is <br> used at this node to compensate the feedback loop to provide optimum <br> transient response. |
| 11 | OT | Over-Temperature Fault. OT is an open-drain output and will be pulled low if <br> OUTEN is less than 2V. |
| 13 | FAULT | Overvoltage Fault. FAUT is an open-drain output. If VoUT reaches 15\% <br> above the nominal output voltage, FAULT will go low and G1 and G2 will be <br> disabled. Once triggered, the RC5053 will remain in this state until the power <br> supply is recycled or the OUTEN pin is toggled. If OUTEN = 0, FAULT floats or <br> is pulled high by an external resistor. |
| 18 | PWRGD | Power Good. This is an open-drain signal to indicate validity of output <br> voltage. A high indicates that the output has settled to within $\pm 5 \%$ of the rated |
| output for more than 1ms. PWRGD will go low if the output is out of regulation |  |  |
| for more than 500 |  |  |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Typ. | Max. |
| :--- | :---: | :---: | :---: |
| Supply Voltage |  |  | 7 V |
| VCC |  |  | 13.5 V |
| PVCC |  |  |  |
| Input Voltage |  |  |  |
| IFB (Note 2) | -0.3 V |  | 13 V |
| IMAX | -0.3 V |  | VCC +0.3 V |
| All Other Inputs |  |  |  |

Absolute Maximum Ratings ${ }^{1}$ (continued)

| Parameter | Min. | Typ. | Max. |
| :--- | :---: | :---: | :---: |
| Digital Output Voltage | -0.3 V |  | 7 V |
| IFB Input Current (Notes 2, 3) | -100 mA |  |  |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ |  | $70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ |  | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) |  |  | $300^{\circ} \mathrm{C}$ |

Electrical Characteristics (VCC $=5 \mathrm{~V}, \mathrm{PVCC}=12 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. $)^{3}$

| Symbol | Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC | Supply Voltage |  | - | 4.5 |  | 5.5 | V |
| PVcc | Supply Voltage for G1, G2 |  | - |  |  | 13.2 | V |
| Vout | 1.8V Initial Output Voltage <br> 2.8V Initial Output Voltage 3.5V Initial Output Voltage 1.8V Initial Output Voltage 2.8V Initial Output Voltage 3.5V Initial Output Voltage | With Respect to Rated Output Voltage (Fig. 2) | - |  | $\begin{array}{\|c\|} \hline \pm 1.5 \% \\ \\ \pm 1.5 \% \\ \pm 1.5 \% \\ \pm 2 \% \\ \pm 2 \% \\ \pm 2 \% \end{array}$ |  | mV <br> mV <br> mV <br> mV <br> mV <br> mV |
| - VOUT | Output Load Regulation Output Line Regulation | $\begin{aligned} & \text { IOUT }=0 \text { to } 14 \mathrm{~A} \text { (Fig. 2) } \\ & \text { VCC }=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \text { (Fig. 2) } \end{aligned}$ |  |  | $\begin{aligned} & -5 \\ & \pm 1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| VPWRGD | Positive Power Good Trip Point Negative Power Good Trip Point | \% Above Output Voltage (Fig. 2) <br> \% Below Output Voltage (Fig. 2) | $\cdot$ | -10 | $\begin{gathered} \hline 5 \\ -5 \end{gathered}$ | 10 | $\begin{aligned} & \hline \% \\ & \% \end{aligned}$ |
| VFAULT | FAULT Trip Point | \% Above Output Voltage (Fig. 2) | - | 10 | 15 | 20 | \% |
| ICC | Operating Supply Current Shutdown Supply Current | OUTEN $=$ VCC $=5 \mathrm{~V}^{4}$ (Fig. 3) <br> OUTEN = 0, VID0 to VID4 Floating (Fig. 3) | - |  | $\begin{aligned} & 2.0 \\ & 760 \end{aligned}$ | $\begin{gathered} \hline 3.0 \\ 1500 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| IPVCC | Supply Current | PVCC $=12 \mathrm{~V}$, OUTEN $=\mathrm{VCC}^{5}$ (Fig. 3) <br> $P V C C=12 V$, OUTEN $=0$, VIDO to <br> VID4 Floating |  |  | $\begin{gathered} 26 \\ 430 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| fosc | Internal Oscillator Frequency | (Fig. 4) | - | 250 | 300 | 350 | kHz |
| VSAWL | VCOMP at Minimum Duty Cycle |  |  |  | 1.8 |  | V |
| VSAWH | VCOMP at Maximum Duty Cycle |  |  |  | 2.8 |  | V |
| GERR | Error Amplifier Open-Loop DC Gain |  | - | 40 | 53 |  | dB |
| gmERR | Error Amplifier Transconductance |  | - | 0.7 | 1.3 | 1.9 | mmho |

Electrical Characteristics (VCC $=5 \mathrm{~V}, \mathrm{PVCC}=12 \mathrm{~V}, \mathrm{TA}=25^{\circ} \mathrm{C}$, unless otherwise noted. $)^{3}$ (continued)

| Symbol | Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BWERR | Error Amplifier -3dB Bandwidth | COMP = Open |  |  | 400 |  | kHz |
| IIMAX | IMAX Sink Current | $\mathrm{VIMAX}=\mathrm{VCC}$ |  | 150 | 180 | 220 | $\mu \mathrm{A}$ |
| ISS | Soft Start Source Current | $\mathrm{VSS}=0.4 \mathrm{~V}, \mathrm{VIMAX}=0 \mathrm{~V}, \mathrm{VIFB}=\mathrm{VCC}$ | - | -13 | -10 | -7 | $\mu \mathrm{A}$ |
| ISSIL | Maximum Soft Start Sink Current Under Current Limit | $\begin{aligned} & \text { VSENSE = VOUT, VIMAX = VCC, } \\ & \text { VIFB }=0 \mathrm{~V}^{6,7}, \text { VSS }=\mathrm{VCC} \end{aligned}$ |  | 30 | 60 | 150 | $\mu \mathrm{A}$ |
| ISSHIL | Soft Start Sink Current Under Hard Current Limit | $\begin{aligned} & \text { VSENSE }=0 \mathrm{~V}, \mathrm{VIMAX}=\mathrm{VCC}, \\ & \text { VIFB }=0 \mathrm{~V}, \mathrm{VSS}=\mathrm{VCC} \end{aligned}$ |  | 20 | 45 |  | mA |
| tSSHIL | Hard Current Limit Hold Time | $\begin{aligned} & \mathrm{V} \text { SENSE }=0 \mathrm{~V}, \mathrm{VIMAX}=4 \mathrm{~V}, \mathrm{~V} \text { IFB } \downarrow \\ & \text { from } 5 \mathrm{~V} \end{aligned}$ |  |  | 500 |  | $\mu \mathrm{s}$ |
| tPWRGD | Power Good Response Time $\uparrow$ | VSENSE $\uparrow$ from OV to Rated VOUT |  | 0.5 | 1 | 2 | ms |
| tPWRBAD | Power Good Response Time $\downarrow$ | VSENSE $\downarrow$ from Rated VOUT to OV |  | 200 | 500 | 1000 | $\mu \mathrm{s}$ |
| tFAULT | FAULT Response Time | VSENSE $\uparrow$ from Rated VOUT to VCC | - | 200 | 500 | 1000 | $\mu \mathrm{s}$ |
| tot | OT Response Time | OUTEN $\downarrow$, VID0 to VID4 $=0$ (Fig. 3) ${ }^{8}$ | - | 15 | 40 | 60 | $\mu \mathrm{s}$ |
| VOT | Over-Temperature Trip Point | OUTEN $\downarrow$, VID0 to VID4 $=0$ (Fig. 3) ${ }^{8}$ | - | 1.9 | 2 | 2.12 | V |
| Votdd | Over-Temperature Driver Disable | OUTEN $\downarrow$, VID0 to VID4 $=0$ (Fig. 3) ${ }^{8}$ | - | 1.6 | 1.7 | 1.8 | V |
| VSHDN | Shutdown | OUTEN $\downarrow$, VID0 to VID4 $=0$ (Fig. 3) ${ }^{8}$ | - | 0.8 | 1.2 | 1.5 | V |
| tr, tf | Driver Rise and Fall Time | (Figure 4) | - |  | 90 | 150 | ns |
| tNOL | Driver Nonoverlap Time | (Figure 4) | - | 30 | 100 |  | ns |
| DCMAX | Maximum G1 Duty Cycle | (Figure 4) | - | 77 | 82 | 88 | \% |
| VIH | VID0 to VID4 = 1 Input High Voltage |  | - | 2 |  |  | V |
| VIL | VID0 to VID4 = 0 Input Low Voltage |  | - |  |  | 0.8 | V |
| RIN | VID0 to VID4 = 0 Internal Pull-Up Resistance |  | - | 10 | 20 |  | k $\Omega$ |
| ISINK | Digital Output Sink Current |  | - | 10 |  |  | mA |

The • denotes specifications which apply over the full operating temperature range.

## Notes:

1. Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
2. When IFB is taken below GND, it will be clamped by an internal diode. This pin can handle input currents greater than 100 mA below GND without latchup. In the positive direction, it is not clamped to VCC nor PVCC.
3. All currents into device pins are positive; all currents out of the device pins are negative. All voltages are referenced to ground unless otherwise specified.
4. The RC5053 goes into the shutdown mode if VID0 to VID4 are floating. Due to the internal pull-up resistors, there will be an additional $0.25 \mathrm{~mA} /$ pin if any of the VID0 to VID4 pins are pulled low.
5. Supply current in normal operation is dominated by the current needed to charge and discharge the external FET gates. This will vary with the RC5053 operating frequency, supply voltage and the external FETs used.
6. The current limiting amplifier can sink but cannot source current. Under normal (not current limited) operation, the output current will be zero.
7. Under typical soft current limit, the net soft start discharge current will be $60 \mu \mathrm{~A}$ (ISSIL ) $+[-10 \mu \mathrm{~A}$ (ISS ) $]=50 \mu \mathrm{~A}$. The soft start sink-to-source current ratio is designed to be 6:1.
8. When VID0 to VID4 are all HIGH, the RC5053 will be forced to shut down internally. The OUTEN trip voltages are guaranteed by design for all other input codes.

## Typical Application



Figure 1. 5 V to $1.8 \mathrm{~V}-3.5 \mathrm{~V}$ Supply Application

## Test Circuits



Figure 2


Figure 3

## Test Circuits (continued)



Figure 4

## Function Tables

Table 1. OT Logic

| OUTEN (V) | $\overline{\mathbf{O T}}^{\mathbf{1}}$ |
| :---: | :---: |
| $<2$ | 0 |
| $>2$ | 1 |

## Note:

1. With external pull-up resistor

Table 2. PWRGD and FAULT Logic

| Input |  | Output $^{\mathbf{1}}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| OUTEN | VSENSE $^{2}$ | $\overline{\mathbf{O T}}$ | $\overline{\text { FAULT }}$ | PWRGD |
| 0 | X | 0 | 1 | 0 |
| 1 | $<95 \%$ | 1 | 1 | 0 |
| 1 | $>95 \%$ | 1 | 1 | 1 |
| 1 | $<105 \%$ |  |  |  |
| 1 | $>115 \%$ | 1 | 1 | 0 |

## Notes:

1. With external pull-up resistor
2. With respect to the output voltage selected in Table 3 as required by Intel Specification VRM 8.2
3. $X=$ Don't care

Table 3. Rated Output Voltage

| Input Pin |  |  |  |  | Rated Output <br> Voltage (V) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VID0 |  |
| 0 | 1 | 1 | 1 | 1 | Disabled $^{1}(1.30)$ |
| 0 | 1 | 1 | 1 | 0 | Disabled $^{1}(1.35)$ |
| 0 | 1 | 1 | 0 | 1 | Disabled $^{1}(1.40)$ |
| 0 | 1 | 1 | 0 | 0 | Disabled $^{1}(1.45)$ |
| 0 | 1 | 0 | 1 | 1 | Disabled $^{1}(1.50)$ |
| 0 | 1 | 0 | 1 | 0 | Disabled $^{1}(1.55)$ |
| 0 | 1 | 0 | 0 | 1 | Disabled $^{1}(1.60)$ |

Table 3. Rated Output Voltage (continued)

| Input Pin |  |  |  |  | Rated Output Voltage (V) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 1 | 0 | 0 | 0 | Disabled ${ }^{11}$ (1.65) |
| 0 | 0 | 1 | 1 | 1 | Disabled ${ }^{11}$ (1.70) |
| 0 | 0 | 1 | 1 | 0 | Disabled ${ }^{1}$ (1.75) |
| 0 | 0 | 1 | 0 | 1 | 1.80 |
| 0 | 0 | 1 | 0 | 0 | 1.85 |
| 0 | 0 | 0 | 1 | 1 | 1.90 |
| 0 | 0 | 0 | 1 | 0 | 1.95 |
| 0 | 0 | 0 | 0 | 1 | 2.00 |
| 0 | 0 | 0 | 0 | 0 | 2.05 |
| 1 | 1 | 1 | 1 | 1 | SHDN |
| 1 | 1 | 1 | 1 | 0 | 2.1 |
| 1 | 1 | 1 | 0 | 1 | 2.2 |
| 1 | 1 | 1 | 0 | 0 | 2.3 |
| 1 | 1 | 0 | 1 | 1 | 2.4 |
| 1 | 1 | 0 | 1 | 0 | 2.5 |
| 1 | 1 | 0 | 0 | 1 | 2.6 |
| 1 | 1 | 0 | 0 | 0 | 2.7 |
| 1 | 0 | 1 | 1 | 1 | 2.8 |
| 1 | 0 | 1 | 1 | 0 | 2.9 |
| 1 | 0 | 1 | 0 | 1 | 3.0 |
| 1 | 0 | 1 | 0 | 0 | 3.1 |
| 1 | 0 | 0 | 1 | 1 | 3.2 |
| 1 | 0 | 0 | 1 | 0 | 3.3 |
| 1 | 0 | 0 | 0 | 1 | 3.4 |
| 1 | 0 | 0 | 0 | 0 | 3.5 |

Notes:

1. These code selections are disabled in RC5053

## Applications Information

## Overview

The RC5053 is a voltage feedback, synchronous switching regulator controller (see Block Diagram) designed for use in high power, low voltage step-down (buck) converters. It is designed to satisfy the requirements of the Intel Pentium II power supply specification. It includes an on-chip DAC to control the output voltage, a PWM generator, a precision reference trimmed to $\pm 1 \%$, two high power MOSFET gate drivers and all the necessary feedback and control circuitry to form a complete switching regulator circuit.

The RC5053 includes a current limit sensing circuit that uses the upper external power MOSFET as a current sensing element, eliminating the need for an external sense resistor. Once the current comparator, CC, detects an overcurrent condition, the duty cycle is reduced by discharging the soft start capacitor through a voltage-controlled current source. Under
severe overloads or output short circuit conditions, the chip will be repeatedly forced into soft start until the short is removed, preventing the external components from being damaged. Under output over-voltage conditions, the MOSFET drivers will be disabled permanently until the chip power supply is recycled or the OUTEN pin is toggled.

OUTEN can optionally be connected to an external negative temperature coefficient (NTC) thermistor placed near the external MOSFETs or the microprocessor. Three threshold levels are provided internally. When OUTEN drops to $2 \mathrm{~V}, \overline{\mathrm{OT}}$ will trip, issuing a warning to the external CPU. If the temperature continues to rise and the OUTEN input drops to 1.7 V , the G1 and G2 pins will be forced low. If OUTEN is pulled below 1.2 V , the RC5053 will go into shutdown mode, cutting the supply current to a minimum. If thermal shutdown is not required, OUTEN can be connected to a conventional TTL enable signal. The free-running 300 kHz PWM frequency can be synchronized to a faster external clock
connected to OUTEN. Adjusting the oscillator frequency can add flexibility in the external component selection. See the Clock Synchronization section.

Output regulation can be monitored with the PWRGD pin which in turn monitors the internal MIN and MAX comparators. If the output is $\pm 5 \%$ beyond the selected value for more than $500 \mu \mathrm{~s}$, the PWRGD output will be pulled low. Once the output has settled within $\pm 5 \%$ of the selected value for more than 1 ms , PWRGD will return high.

## Theory of Operation

## Primary Feedback Loop

The regulator output voltage at the SENSE pin is divided down internally by a resistor divider with a total resistance of approximately $120 \mathrm{k} \Omega$. This divided down voltage is subtracted from a reference voltage supplied by the DAC output. The resulting error voltage is amplified by the error amplifier and the output is compared to the oscillator ramp waveform by the PWM comparator. This PWM signal controls the external MOSFETs through G1 and G2. The resulting chopped waveform is filtered by LO and Cout closing the loop. Loop frequency compensation is achieved with an external $\mathrm{RC}+\mathrm{C}$ network at the COMP pin, which is connected to the output node of the transconductance amplifier.

## MIN, MAX Feedback Loops

Two additional comparators in the feedback loop provide high speed fault correction in situations where the ERR amplifier may not respond quickly enough. MIN compares the feedback signal FB to a voltage $60 \mathrm{mV}(5 \%)$ below the internal reference. If FB is lower than the threshold of this comparator, the MIN comparator overrides the ERR amplifier and forces the loop to full duty cycle which is set by the internal oscillator typically to $82 \%$. Similarly, the MAX comparator forces the output to $0 \%$ duty cycle if FB is more than $5 \%$ above the internal reference. To prevent these two comparators from triggering due to noise, the MIN and MAX comparators' response times are deliberately controlled so that they take two or three microseconds to respond. These two comparators help prevent extreme output perturbations with fast output transients, while allowing the main feedback loop to be optimally compensated for stability.

## Soft Start and Current Limit

The RC5053 includes a soft start circuit which is used for initial start-up and during current limit operation. The SS pin requires an external capacitor to SGND with the value determined by the required soft start time. An internal $10 \mu \mathrm{~A}$ current source is included to charge the external SS capacitor. During start-up, the COMP pin is clamped to a diode drop above the voltage at the SS pin. This prevents the error amplifier, ERR, from forcing the loop to maximum duty cycle. The RC5053 will begin to operate at low duty cycle as the SS pin rises above about 1.2 V ( $\mathrm{VCOMP} \approx 1.8 \mathrm{~V}$ ). As SS continues to rise, QSS turns off and the error amplifier begins
to regulate the output.The MIN comparator is disabled when soft start is active to prevent it from overriding the soft start function.

The RC5053 includes yet another feedback loop to control operation in current limit. Just before every falling edge of G1, the current comparator, CC, samples and holds the voltage drop measured across the external MOSFET, Q1, at the IFB pin. CC compares the voltage at IFB to the voltage at the IMAX pin. As the peak current rises, the measured voltage across Q1 increases due to the drop across the $\operatorname{RDS}(\mathrm{ON})$ of Q1.When the voltage at IFB drops below IMAX, indicating that Q1's drain current has exceeded the maximum level, CC starts to pull current out of the external soft start capacitor, cutting the duty cycle and controlling the output current level. The CC comparator pulls current out of the SS pin in proportion to the voltage difference between IFB and ImAX. Under minor overload conditions, the SS pin will fall gradually, creating a time delay before current limit takes effect. Very short, mild overloads may not affect the output voltage at all. More significant overload conditions will allow the SS pin to reach a steady state, and the output will remain at a reduced voltage until the overload is removed. Serious overloads will generate a large overdrive at CC , allowing it to pull SS down quickly and preventing damage to the output components.

By using the $\operatorname{RDS}(\mathrm{ON})$ of Q 1 to measure the output current, the current limiting circuit eliminates an expensive discrete sense resistor that would otherwise be required. This helps minimize the number of components in the high current path. Due to switching noise and variation of $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$, the actual current limit trip point is not highly accurate. The current limiting circuitry is primarily meant to prevent damage to the power supply circuitry during fault conditions. The exact current level where the limiting circuit begins to take effect will vary from unit to unit as the $\operatorname{RDS}(\mathrm{ON})$ of Q 1 varies.

For a given current limit level, the external resistor from IMAX to VIN can be determined by:
$\mathrm{R}_{\text {IMAX }}=\frac{\left(\mathrm{I}_{\text {LMAX }}\right)\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{Q} I}\right)}{\mathrm{I}_{\mathrm{IMAX}}}$

ILOAD = Maximum load current;
IRIPPLE $=$ Inductor ripple current
$=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right)\left(\mathrm{V}_{\mathrm{OUT}}\right)}{\left(\mathrm{f}_{\mathrm{OSC}}\right)\left(\mathrm{L}_{\mathrm{O}}\right)\left(\mathrm{V}_{\mathrm{IN}}\right)}$
fOSC $=$ RC5053 oscillator frequency $=300 \mathrm{kHz}$
$\mathrm{LO}=$ Inductor value
RDS(ON)Q1 = Hot on-resistance of Q1 at ILMAX
IIMAX $=$ Internal $180 \mu A$ sink current at IMAX


Figure 5. Current Limit Setting

## OUTEN and Thermistor Input

The RC5053 includes a low power shutdown mode, controlled by the logic at the OUTEN pin. A high at OUTEN allows the part to operate normally. A low level at OUTEN stops all internal switching, pulls COMP and SS to ground internally and turns Q1 and Q2 off. $\overline{\mathrm{OT}}$ and PWRGD are pulled low, and $\overline{\text { FAULT }}$ is left floating. In shutdown, the RC5053 quiescent current will drop to about $760 \mu \mathrm{~A}$.
The remaining current is used to keep the thermistor sensing circuit at OUTEN alive. Note that the leakage current of the external MOSFETs may add to the total shutdown current consumed by the circuit, especially at elevated temperature.

OUTEN is designed with multiple thresholds to allow it to also be utilized for over-temperature protection. The power MOSFET operating temperature can be monitored with an external negative temperature coefficient (NTC) thermistor mounted next to the external MOSFET which is expected to run the hottest -often the high-side device, Q1. Electrically, the thermistor should form a voltage divider with another resistor, R1, connected to VCC. Their midpoint should be connected to OUTEN (see Figure 6). As the temperature increases, the OUTEN pin voltage is reduced. Under normal operating conditions, the OUTEN pin should stay above 2 V . All circuits will function normally, and the $\overline{\mathrm{OT}}$ pin will remain in a high state. If the temperature gets abnormally high, the OUTEN pin voltage will eventually drop below 2 V . $\overline{\mathrm{OT}}$ will switch to a logic low, providing an over-temperature warning to the system. As OUTEN drops below 1.7 V , the RC5053 disables both FET drivers. If OUTEN is less than 1.2 V , the RC5053 will enter shutdown mode. To activate any of these three modes, the OUTEN voltage must drop below the respective threshold for longer than $30 \mu \mathrm{~s}$.


## Clock Synchronization

The internal oscillator can be synchronized to an external clock by applying the external clocking signal to the OUTEN pin. The synchronizing range extends from the initial operating frequency up to 500 kHz . If the external frequency is much higher than the natural free-running frequency, the peak-to-peak sawtooth amplitude within the RC5053 will decrease. Since the loop gain is inversely proportional to the amplitude of the sawtooth, the compensation network may need to be adjusted slightly. Note that the temperature sensing circuitry does not operate when external synchronization is used.

## MOSFET Gate Drive

Power for the internal MOSFET drivers is supplied by PVCC. This supply must be above the input supply voltage by at least one power MOSFET VGS(ON) for efficient operation. This higher voltage can be supplied with a separate supply, or it can be generated using a simple charge pump as shown in Figure 7. The $82 \%$ typical maximum duty cycle ensures sufficient off-time to refresh the charge pump during each cycle.


Figure 7. Doubling Charge Pump
Upon power-down, G1 and G2 will both be held low to prevent output voltage under shoot. On power-up or wake-up from thermal shutdown, the driver is designed such G 2 will be held low until after G1 first goes high.

## Power MOSFETs

Two N-channel power MOSFETs are required for most RC5053 circuits. They should be selected based primarily on gate threshold and on-resistance considerations. The required MOSFET threshold should be determined based on the available power supply voltages and/or the complexity of the gate driver charge pump scheme. In 5 V input designs where a 12 V supply is used to power $\mathrm{PV}_{\mathrm{CC}}$, standard MOSFETs with RDS(ON) specified at $\mathrm{V}_{\mathrm{GS}}=5 \mathrm{~V}$ or 6 V can be used with good results. However, logic level devices will improve efficiency. The current drawn from the 12 V supply varies with the MOSFETs used and the RC5053 operating frequency, but is generally less than 50 mA .

Figure 6. OUTEN Pin as a Thermistor Input

RC5053 designs that use a 5V VIN voltage and a doubler charge pump to generate PVCC will not provide enough drive voltage to fully enhance standard power MOSFETs. Under this condition, the effective MOSFET RDS(ON) may be quite high, raising the dissipation in the MOSFETs and reducing efficiency. Logic level MOSFETs are a better choice for 5 V -only systems. They can be fully enhanced with the generated charge pump voltage and will operate at maximum efficiency. See the MOSFET Gate Drive section for more charge pump information.

Once the threshold voltage has been selected, $\operatorname{RDS}(\mathrm{ON})$ should be chosen based on input and output voltage, allowable power dissipation and maximum required output current. In a typical RC5053 buck converter circuit the average inductor current is equal to the output load current. This current is always flowing through either Q1 or Q2 with the power dissipation split up according to the duty cycle:
$\mathrm{DC}(\mathrm{Q} 1)=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{V}_{\mathrm{IN}}}$
$\mathrm{DC}(\mathrm{Q} 2)=1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{V}_{\mathrm{IN}}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{V}_{\mathrm{IN}}}$

The $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$ required for a given conduction loss can now be calculated by rearranging the relation $P=I^{2} R$.

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{Q} 1}=\frac{\mathrm{P}_{\mathrm{MAX}(\mathrm{Q} 1)}}{[\mathrm{DC}(\mathrm{Q} 1)]\left(\mathrm{I}_{\mathrm{MAX}}\right)^{2}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}\right)\left[\mathrm{P}_{\mathrm{MAX}(\mathrm{Q} 1)}\right]}{\left(\mathrm{V}_{\mathrm{OUT}}\right)\left(\mathrm{I}_{\mathrm{MAX}}\right)^{2}} \\
& \mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{Q} 2}=\frac{\mathrm{P}_{\mathrm{MAX}(\mathrm{Q} 2)}}{[\mathrm{DC}(\mathrm{Q} 2)]\left(\mathrm{I}_{\mathrm{MAX}}\right)^{2}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}\right)\left[\mathrm{P}_{\mathrm{MAX}(\mathrm{Q} 2)}\right]}{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)\left(\mathrm{I}_{\mathrm{MAX}}\right)^{2}}
\end{aligned}
$$

PMAX should be calculated based primarily on required efficiency or allowable thermal dissipation. A typical high efficiency circuit designed for Pentium II with a 5 V input and a $2.0 \mathrm{~V}, 14.2 \mathrm{~A}$ output might allow no more than $4 \%$ loss at full load for each MOSFET. Assuming roughly $90 \%$ efficiency at this current level, this gives a PMAX value of:
$[(2.0)(14.2 \mathrm{~A} / 0.9)(0.04)]=1.26 \mathrm{~W}$ per MOSFET and a required $\operatorname{RDS}(\mathrm{ON})$ of:
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{Q} 1}=\frac{(5 \mathrm{~V})(1.26 \mathrm{~W})}{(2.0 \mathrm{~V})(14.2 \mathrm{~A})^{2}}=0.016 \Omega$
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{Q} 2}=\frac{(5 \mathrm{~V})(1.26 \mathrm{~W})}{(5 \mathrm{~V}-2.0 \mathrm{~V})(14.2 \mathrm{~A})^{2}}=0.010 \Omega$
Note also that while the required $\operatorname{RDS}(\mathrm{ON})$ values suggest large MOSFETs, the dissipation numbers are only 1.26 W per device or less-large TO-220 packages and heat sinks are not necessarily required in high efficiency applications. Fairchild NDB6030L are small footprint surface mount devices with $\operatorname{RDS}(\mathrm{ON})$ values below $0.03 \Omega$ at 5 V of gate drive that work well in RC5053 circuits. With lower output voltages, the $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$ of Q 2 may need to be significantly lower than that for Q1. These conditions can often be met by paralleling two

MOSFETs for Q2 and using a single device for Q1. Note that using a higher PMAX value in the $\operatorname{RDS}(\mathrm{ON})$ calculations will generally decrease MOSFET cost and circuit efficiency while increasing MOSFET heat sink requirements.

## Inductor Selection

The inductor is often the largest component in the RC5053 design and should be chosen carefully. Inductor value and type should be chosen based on output slew rate requirements, output ripple requirements and expected peak current. Inductor value is primarily controlled by the required current slew rate. The maximum rate of rise of current in the inductor is set by its value, the input-to-output voltage differential and the maximum duty cycle of the RC5053. In a typical 5 V input, 2.0 V output application, the maximum current slew rate will be:
$\mathrm{DC}_{\mathrm{MAX}} \frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{L}}=\frac{2.46}{\mathrm{~L}} \quad \frac{\mathrm{~A}}{\mu \mathrm{~s}}$
where L is the inductor value in $\mu \mathrm{H}$. With proper frequency compensation, the combination of the inductor and output capacitor will determine the transient recovery time. In general, a smaller value inductor will improve transient response at the expense of increased output ripple voltage and inductor core saturation rating. A $2 \mu \mathrm{H}$ inductor would have a $1.23 \mathrm{~A} / \mu \mathrm{s}$ rise time in this application, resulting in a $4.1 \mu$ s delay in responding to a 5 A load current step. During this $4.1 \mu \mathrm{~s}$, the difference between the inductor current and the output current must be made up by the output capacitor, causing a temporary voltage droop at the output. To minimize this effect, the inductor value should usually be in the $1 \mu \mathrm{H}$ to $5 \mu \mathrm{H}$ range for most typical 5 V input RC5053 circuits. To optimize performance, different combinations of input and output voltages and expected loads may require different inductor values.

Once the required value is known, the inductor core type can be chosen based on peak current and efficiency requirements. Peak current in the inductor will be equal to the maximum output load current plus half of the peak-to- peak inductor ripple current. Ripple current is set by the inductor value, the input and output voltage and the operating frequency. The ripple current is approximately equal to:
$\mathrm{I}_{\text {RIPPLE }}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)\left(\mathrm{V}_{\mathrm{OUT}}\right)}{\left(\mathrm{f}_{\mathrm{OSC}}\right)\left(\mathrm{L}_{\mathrm{O}}\right)\left(\mathrm{V}_{\mathrm{IN}}\right)}$
fOSC $=$ RC5053 oscillator frequency $=300 \mathrm{kHz}$ $\mathrm{LO}=$ Inductor value

Solving this equation with our typical 5 V to 2.0 V application with a $2 \mu \mathrm{H}$ inductor, we get:
$\frac{(3.0)(0.40)}{(300 \mathrm{kHz})(2 \mu \mathrm{H})}=2 \mathrm{~A}_{\mathrm{p}-\mathrm{p}}$

Peak inductor current at 14.2 A load:
$14.2 \mathrm{~A}+\frac{2 \mathrm{~A}}{2}=15.2 \mathrm{~A}$

The ripple current should generally be between $10 \%$ and $40 \%$ of the output current. The inductor must be able to withstand this peak current without saturating, and the copper resistance in the winding should be kept as low as possible to minimize resistive power loss. Note that in noncurrent limited circuits, the current in the inductor may rise above this maximum under short circuit or fault conditions; the inductor should be sized accordingly to withstand this additional current. Inductors with gradual saturation characteristics are often the best choice.

## Input and Output Capacitors

A typical RC5053 design puts significant demands on both the input and the output capacitors. During constant load operation, a buck converter like the RC5053 draws square waves of current from the input supply at the switching frequency. The peak current value is equal to the output load current plus $1 / 2$ peak-to-peak ripple current, and the minimum value is zero. Most of this current is supplied by the input bypass capacitor. The resulting RMS current flow in the input capacitor will heat it up, causing premature capacitor failure in extreme cases. Maximum RMS current occurs with $50 \%$ PWM duty cycle, giving an RMS current value equal to IOUT/2. A low ESR input capacitor with an adequate ripple current rating must be used to ensure reliable operation.

Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours (three months) lifetime at rated temperature. Further derating of the input capacitor ripple current beyond the manufacturer's specification is recommended to extend the useful life of the circuit. Lower operating temperature will have the largest effect on capacitor longevity.

The output capacitor in a buck converter sees much less ripple current under steady-state conditions than the input capacitor. Peak-to-peak current is equal to that in the inductor, usually $10 \%$ to $40 \%$ of the total load current. Output capacitor duty places a premium not on power dissipation but on ESR. During an output load transient, the output capacitor must supply all of the additional load current demanded by the load until the RC5053 can adjust the inductor current to the new value. Output capacitor ESR results in a step in the output voltage equal to the ESR value multiplied by the change in load current. An 11A load step with a $0.05 \Omega$ ESR output capacitor will result in a 550 mV output voltage shift; this is $27.5 \%$ of the output voltage for a 2.0 V supply! Because of the strong relationship between output capacitor ESR and output load transient response, the output capacitor is usually chosen for ESR, not for capacitance value; a capacitor with suitable ESR will usually have a larger capacitance value than is needed for energy storage.

Electrolytic capacitors rated for use in switching power supplies with specified ripple current ratings and ESR can be used effectively in RC5053 applications. OS-CON electrolytic capacitors from SANYO and other manufacturers give excellent performance and have a very high performance/size ratio for electrolytic capacitors. Surface mount applications can use either electrolytic or dry tantalum capacitors. Tantalum capacitors must be surge tested and specified for use in switching power supplies. Low cost, generic tantalums are known to have very short lives followed by explosive deaths in switching power supply applications. AVX TPS series surface mount devices are popular surge tested tantalum capacitors that work well in RC5053 applications.

A common way to lower ESR and raise ripple current is to parallel several capacitors. A typical RC5053 application might exhibit 5A input ripple current. SANYO OS-CON part number 10SA $220 \mathrm{M}(220 \mu \mathrm{~F} / 10 \mathrm{~V})$ capacitors feature 2.3 A allowable ripple current at $85^{\circ} \mathrm{C}$; three in parallel at the input (to withstand the input ripple current) will meet the above requirements. Similarly, AVX TPSE337M006R0100 $(330 \mu \mathrm{~F} / 6 \mathrm{~V})$ have a rated maximum ESR of $0.1 \Omega$; seven in parallel will lower the net output capacitor ESR to $0.014 \Omega$. For low cost application, SANYO MV-GX series of capacitors can be used with acceptable performance.

## Feedback Loop Compensation

The RC5053 voltage feedback loop is compensated at the COMP pin, attached to the output node of the internal gm error amplifier. The feedback loop can generally be compensated properly with an $\mathrm{RC}+\mathrm{C}$ network from COMP to GND as shown in Figure 8a.


Figure 8a. Compensation Pin Hook-Up
Loop stability is affected by the values of the inductor, output capacitor, output capacitor ESR, error amplifier transconductance and error amplifier compensation network. The inductor and the output capacitor creates a double pole at the frequency:
$\mathrm{f}_{\mathrm{LC}}=\frac{1}{2 \pi \sqrt{\left(\mathrm{~L}_{\mathrm{O}}\right)\left(\mathrm{C}_{\text {OUT }}\right)}}$

The ESR of the output capacitor forms a zero at the frequency:
$\mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \pi(\mathrm{ESR})\left(\mathrm{C}_{\mathrm{OUT}}\right)}$

The compensation network at the error amplifier output is to provide enough phase margin at the 0 dB crossover frequency for the overall closed-loop transfer function. The zero and pole from the compensation network are:
$f_{Z}=\frac{1}{2 \pi\left(R_{C}\right)\left(C_{C}\right)}$ and $f_{P}=\frac{1}{2 \pi\left(R_{C}\right)(C 1)}$ respectively.


Figure 8b. Bode Plot of the RC5053 Overall Transfer Function

Figure 8 b shows the Bode plot of the overall transfer function. The compensation value used in this design is based on the following criteria: $\mathrm{fSW}=12 \mathrm{fCO}, \mathrm{fZ}=\mathrm{fLC}$ and $\mathrm{f} P=5 \mathrm{f} \mathrm{CO}$. At the closed-loop frequency fCO, the attenuation due the LC filter and the input resistor divider is compensated by the gain of the PWM modulator and the gain of the error amplifier (gmERR)(RC).

Although a mathematical approach to frequency compensation can be used, the added complication of input and/or output filters, unknown capacitor ESR, and gross operating point changes with input voltage, load current variations, all suggest a more practical empirical method. This can be done by injecting a transient current at the load and using an RC network box to iterate toward the final compensation values, or by obtaining the optimum loop response using a network analyzer to find the actual loop poles and zeros.

Table 4. Suggested Compensation Network for 5 V Input Application Using Multiple Paralleled $330 \mu \mathrm{~F}$ AVX TPS Output Capacitors

| Lo $(\mu \mathbf{H})$ | $\mathbf{C o}(\mu \mathbf{F})$ | RC $(\mathbf{k} \Omega)$ | $\mathbf{C c}(\mathbf{p F})$ | $\mathbf{C 1}(\mathbf{p F})$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 990 | 3.6 | 10000 | 470 |
| 1 | 1980 | 6.8 | 4700 | 220 |
| 1 | 4950 | 22 | 2200 | 100 |
| 2.7 | 990 | 10 | 3300 | 150 |
| 2.7 | 1980 | 20 | 2200 | 68 |
| 2.7 | 4950 | 51 | 1000 | 47 |
| 5.6 | 990 | 20 | 2200 | 68 |
| 5.6 | 1980 | 39 | 1000 | 47 |
| 5.6 | 4950 | 100 | 470 | 33 |

Table 4 shows the suggested compensation components for 5 V input applications based on the inductor and output capacitor values. The values were calculated using multiple paralleled $330 \mu \mathrm{~F}$ AVX TPS series surface mount tantalum capacitors as the output capacitor. The optimum component values might deviate from the suggested values slightly because of board layout and operating condition differences.

An alternate output capacitor is the Sanyo MV-GX series. Using multiple parallel $1500 \mu \mathrm{~F}$ Sanyo MV-GX capacitors for the output capacitor, Table 5 shows the suggested compensation component value for a 5 V input application based on the inductor and output capacitor values.

Table 5. Suggested Compensation Network for 5V Input Application Using Multiple Paralleled 1500 $\mu \mathrm{F}$ SANYO MV-GX Output Capacitors

| Lo $(\mu \mathbf{H})$ | $\mathbf{C o}(\mu \mathbf{F})$ | RC $(\mathbf{k} \Omega)$ | $\mathbf{C} \mathbf{( p F})$ | $\mathbf{C 1}(\mathbf{p F})$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 4500 | 9.1 | 3300 | 150 |
| 1 | 6000 | 10 | 3300 | 100 |
| 1 | 9000 | 18 | 2200 | 68 |
| 2.7 | 4500 | 22 | 1500 | 47 |
| 2.7 | 6000 | 30 | 1000 | 47 |
| 2.7 | 9000 | 47 | 680 | 33 |
| 5.6 | 4500 | 47 | 680 | 33 |
| 5.6 | 6000 | 62 | 470 | 33 |
| 5.6 | 9000 | 91 | 330 | 22 |

## VID0 to VID4, PWRGD and FAULT

The digital inputs (VID0 to VID4) program the internal DAC which in turn controls the output voltage. These digital input controls are intended to be static and are not designed for high speed switching. Forcing VOUT to step from a high to a low voltage by changing the $\mathrm{VID}_{\mathrm{n}}$ pins quickly can cause $\overline{\text { FAULT }}$ to trip.

Figure 9 shows the relationship between the VOUT voltage, PWRGD and FAULT. To prevent PWRGD from interrupting the CPU unnecessarily, the RC5053 has a built-in tPWRBAD delay to prevent noise at the SENSE pin from toggling PWRGD. The internal time delay is designed to take about $500 \mu \mathrm{~s}$ for PWRGD to go low and 1 ms for it to recover. Once PWRGD goes low, the internal circuitry watches for the output voltage to exceed $115 \%$ of the rated voltage. If this happens, $\overline{\mathrm{FAULT}}$ will be triggered. Once $\overline{\mathrm{FAULT}}$ is triggered, G1 and G2 will be forced low immediately and the RC5053 will remain in this state until VCC power supply is recycled or OUTEN is toggled.


Figure 9. PWRGD and FAULT

## Layout Considerations

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the RC5053. These items are also illustrated graphically in the layout diagram of Figure 10. The thicker lines show the high current paths. Note that at 10A current levels or above, current density in the PC board itself is a serious concern. Traces carrying high current should be as wide as possible. For example, a PCB fabricated with 2 oz copper requires a minimum trace width of 0.15 " to carry 10 A .

1. In general, layout should begin with the location of the power devices. Be sure to orient the power circuitry so that a clean power flow path is achieved. Conductor widths should be maximized and lengths minimized. After you are satisfied with the power path, the control circuitry should be laid out. It is much easier to find routes for the relatively small traces in the control circuits than it is to find circuitous routes for high current paths.
2. The GND and SGND pins should be shorted right at the RC5053. This helps to minimize internal ground disturbances in the RC5053 and prevents differences in ground potential from disrupting internal circuit operation. This connection should then tie into the ground plane at a single point, preferably at a fairly quiet point


Figure 10. RC5053 Layout Diagram
in the circuit such as close to the output capacitors. This is not always practical, however, due to physical constraints. Another reasonably good point to make this connection is between the output capacitors and the source connection of the lowside FET Q2. Do not tie this single point ground in the trace run between the low side FET source and the input capacitor ground, as this area of the ground plane will be very noisy.
3. The small signal resistors and capacitors for frequency compensation and soft start should be located very close to their respective pins and the ground ends connected to the signal ground pin through a separate trace. Do not connect these parts to the ground plane!
4. The VCC and PVCC decoupling capacitors should be as close to the RC5053 as possible. The $10 \mu \mathrm{~F}$ bypass capacitors for $\mathrm{VCC}_{C C}$ and a $1 \mu \mathrm{~F}$ bypass capacitor for PVCC will help provide optimum regulation performance.
5. The (+) plate of CIN should be connected as close as possible to the drain of the upper MOSFET. An additional $1 \mu \mathrm{~F}$ ceramic capacitor between $\mathrm{V}_{\text {IN }}$ and power ground is recommended.
6. The SENSE pin is very sensitive to pickup from the switching node. Care should be taken to isolate SENSE from possible capacitive coupling to the inductor switching signal. A $0.1 \mu \mathrm{~F}$ is required between the SENSE pin and the SGND pin next to the RC5053.
7. OUTEN is a high impedance input and should be externally pulled up to a logic HIGH for normal operation.
8. Kelvin sense $\mathrm{I}_{\mathrm{MAX}}$ and $\mathrm{I}_{\mathrm{FB}}$ at Q 1 drain and source pins.


Figure 11. Single Supply RC5053 5V to 1.8V-3.5V Application with Thermal Monitor

Notes:

## Notes:

## Mechanical Dimensions (20 Lead SSOP)

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | . 079 | - | 2.00 |  |
| A1 | . 002 | - | 0.05 | - |  |
| A2 | . 065 | . 073 | 1.65 | 1.85 |  |
| b | . 009 | . 015 | 0.22 | 0.38 | 5 |
| c | . 004 | . 010 | 0.09 | 0.25 | 5 |
| D | . 272 | . 295 | 6.90 | 7.50 | 2, 4 |
| E | . 291 | . 323 | 7.40 | 8.20 |  |
| E1 | . 197 | . 220 | 5.00 | 5.60 | 2 |
| e | 026 BSC |  | 0.65 BSC |  |  |
| L | . 022 | . 037 | 0.55 | 0.95 | 3 |
| N | 20 |  | 20 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate
4. Terminal numbers are shown for reference only.
5. "b" and "c" dimensions include solder finish thickness.
6. Symbol " $N$ " is the maximum number of terminals.


## Mechanical Dimensions (20 Lead SOIC)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .029 | 0.25 | 0.75 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 20 |  |  | 20 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5053M | SOIC |
| RC5053G | SSOP |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5054A

## Programmable Synchronous DC-DC Converter Controller for Low Voltage Microprocessors

## Features

- Drives Two N-Channel MOSFETs
- Operates from +5 V or +12 V VCC Bias
- Operates from +5 V Power Input
- Simple Single-Loop Control Design - Voltage-Mode PWM Control
- Fast Transient Response
- High-Bandwidth Error Amplifier
- Full 0\% to $100 \%$ Duty Ratio
- Excellent Output Voltage Regulation $- \pm 1 \%$ Over Line Voltage and Temperature
- TTL Compatible 5 Bit Digital-to-Analog Output Voltage Selection
- Wide Range - 1.3VDC to $3.5 \mathrm{~V} D C$
- 0.1V Binary Steps from 2.1VDC to $3.5 \mathrm{~V} D C$
- 0.05V Binary Steps from $1.3 \mathrm{~V}_{\mathrm{DC}}$ to $2.1 \mathrm{~V}_{\mathrm{DC}}$
- Power-Good Output Voltage Monitor
- Over-Voltage and Over-Current Fault Monitors
- Does Not Require Extra Current Sensing Element,
- Uses MOSFET's RdS(ON)
- Small Converter Size
- Constant Frequency Operation
- 200kHz Free-Running Oscillator Programmable from 50 kHz to 1 MHz


## Applications

- Power Supply for Pentium ${ }^{\circledR}$, Pentium Pro, PowerPC ${ }^{\text {TM }}$ and Alpha ${ }^{\mathrm{TM}}$ Microprocessors
- High-Power 5V to 3.xV DC-DC Regulators
- Low-Voltage Distributed Power Supplies


## Description

The RC5054A provides complete control and protection for a DC-DC converter optimized for high-performance microprocessor applications. It is designed to drive two N-Channel MOSFETs in a synchronous-rectified buck topology. The RC5054A integrates all of the control, output adjustment, monitoring and protection functions into a single package.

The output voltage of the converter is easily adjusted and precisely regulated. The RC5054A includes a 5 -input digital-to-analog converter (DAC) that adjusts the output voltage from 2.1 V DC to 3.5 VDC in 0.1 V increments and from 1.3 V DC to 2.1 V DC in 0.05 V steps. The precision reference and voltage-mode regulator hold the selected output voltage to within $\pm 1 \%$ over temperature and line voltage variations.

## Block Diagram



Alpha is a trademark of Digital Equipment Corporation.
Pentium is a registered trademark of Intel Corporation.
PowerPC ${ }^{\text {™ }}$ is a trademark of IBM Corporation.

The RC5054A provides simple, single feedback loop, volt-age-mode control with fast transient response. It includes a 200 KHz free-running triangle-wave oscillator that is adjustable from 50 KHz to 1 MHz . The error amplifier features a 15 MHz gain-bandwidth product and $6 \mathrm{~V} / \mu \mathrm{s}$ slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty ratio ranges from $0 \%$ to $100 \%$.

The RC5054A monitors the output voltage with a window comparator that tracks the DAC output and issues a Power Good signal when the output is within $\pm 10 \%$. The RC5054A protects against over-current conditions by inhibiting PWM operation. Built-in over-voltage protection triggers an external SCR to crowbar the input supply. The RC5054A monitors the current by using the $\operatorname{RDS}(\mathrm{ON})$ of the upper MOSFET which eliminates the need for a current sensing resistor.

## Pin Assignments



## Pin Definitions

| Pin Number | Pin Names | Pin Function Description |
| :---: | :---: | :---: |
| 1 | VSEN | This pin is connected to the converters output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. |
| 2 | OCSET | Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. ROCSET, an internal $200 \mu \mathrm{~A}$ current source (locs), and the upper MOSFET onresistance (RDS(ON)) set the converter over-current (OC) trip point according to the following equation: $I_{\text {PEAK }}=\frac{I_{\text {OCS }} \cdot R_{\text {OCSET }}}{R_{\text {DS(ON })}}$ <br> An over-current trip cycles the soft-start function. |
| 3 | SS | Connect a capacitor from this pin to ground. This capacitor, along with an internal $10 \mu \mathrm{~A}$ current source, sets the soft-start interval of the converter. |
| 4-8 | VID0-VID4 | VIDO-4 are the input pins to the 5-bit DAC. The states of these five pins program the internal voltage reference (DACOUT). The level of DACOUT sets the converter output voltage. It also sets the PGOOD and OVP thresholds. Table 1 specifies DACOUT for the 32 combinations of DAC inputs. |
| 9 | COMP | COMP and FB are the available external pins of the error amplifier. The FB pin is the |
| 10 | FB | inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter. |
| 11 | GND | Signal ground for the IC. All voltage levels are measured with respect to this pin. |
| 12 | PGOOD | PGOOD is an open collector output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within $\pm 10 \%$ of the DACOUT reference voltage. |
| 13 | PHASE | Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. |
| 14 | UGATE | Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET. |
| 15 | BOOT | This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET. |
| 16 | PGND | This is the power ground connection. Tie the lower MOSFET source to this pin. |

## Pin Definitions (continued)

| Pin Number | Pin Names | Pin Function Description |
| :---: | :---: | :--- |
| 17 | LGATE | Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the <br> lower MOSFET. |
| 18 | VCC | Provide a 12V bias supply for the chip to this pin. |
| 19 | OVP | The OVP pin can be used to drive an external SCR in the event of an overvoltage <br> condition. |
| 20 | RT | This pin provides oscillator switching frequency adjustment. By placing a resistor <br> (RT) from this pin to GND, the nominal 200KHz switching frequency is increased <br> according to the following equation: <br> $F_{S}=200 \mathrm{kHz}+\frac{5.6 E 3[\mathrm{KHz} \times \mathrm{Kohm}] \quad\left(R_{T} \text { to GND) }\right.}{R_{T}[\mathrm{Kohm}]}$ <br> Conversely, connecting a pull-up resistor (RT) from this pin to VCC reduces the <br> switching frequency according to the following equation: <br> $F_{S}=200 \mathrm{kHz}-\frac{30.0 \mathrm{E} 3[\mathrm{KHz} \times \mathrm{Kohm}]}{R_{T}[\mathrm{Kohm}]} \quad\left(\mathrm{R}_{\mathrm{T}}\right.$ to 12V) |

## Absolute Maximum Ratings

|  | Min. | Max. |
| :--- | :---: | :---: |
| Power Input Voltage, VIN |  | 6 V |
| Supply Voltage, VCC |  | +13.5 V |
| Boot Voltage, VBOOT - VPHASE | GND -0.3V | +13.5 V |
| VCC or I/O Voltage |  | VCC +0.3 V |
| ESD Classification |  | Class 2 |

Operating Conditions

|  | Min. | Max. |
| :--- | :---: | :---: |
| Supply Voltage, VCC | $+12 \mathrm{~V}-10 \%$ | $+12 \mathrm{~V}+10 \%$ |
| Ambient Temperature Range | $0^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $0^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |

## Thermal Characteristics

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Thermal Resistance ${ }^{1} \theta \mathrm{JA}$ SOIC Package SOIC Package | With 3in ${ }^{2}$ of Copper |  | $\begin{gathered} 110 \\ 86 \end{gathered}$ |  | $\begin{aligned} & \circ{ }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| Maximum Junction Temperature | Plastic Package |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature | Soldering 10s |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## NOTE:

1. $\theta \mathrm{JA}$ is measured with the component mounted on an evaluation PC board in free air.

## Electrical Specifications

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC Supply Current |  |  |  |  |  |  |
| ICC | Nominal Supply | UGATE and LGATE Open | - | 22 | - | mA |
|  | Power-On Reset |  |  |  |  |  |
|  | Rising VCC Threshold | VOCSET $=4.5 \mathrm{~V}$ | - | - | 10.4 | V |
|  | Falling VCC Threshold | $\mathrm{VOCSET}=4.5 \mathrm{~V}$ | 8.8 | - | - | V |
|  | Rising VOCSET Threshold |  | - | 1.26 | - | V |
| Oscillator |  |  |  |  |  |  |
|  | Free Running Frequency | RT = OPEN | 185 | 200 | 215 | KHz |
|  | Total Variation | $6 \mathrm{~K} \Omega<\mathrm{RT}$ to GND < 200K $\Omega$ | -15 | - | +15 | \% |
| $\Delta \mathrm{VOSC}$ | Ramp Amplitude | RT = Open | - | 1.9 | - | VP-P |
| Reference and DAC |  |  |  |  |  |  |
|  | DACOUT Voltage Accuracy |  | -1.0 | - | +1.0 | \% |
| Error Amplifier |  |  |  |  |  |  |
|  | DC Gain |  | - | 88 | - | dB |
| GBW | Gain-Bandwidth Product |  | - | 15 | - | MHz |
| SR | Slew Rate | COMP = 10pF | - | 6 | - | V/us |
| Gate Drivers |  |  |  |  |  |  |
| IUGATE | Upper Gate Source | VBOOT - VPHASE $=12 \mathrm{~V}$ | 350 | 500 | - | mA |
| IUGATE | Upper Gate Sink | VUGATE - VPHASE = 1V | - | 100 | - | mA |
| ILGATE | Lower Gate Source | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VLGATE}=6 \mathrm{~V}$ | 300 | 450 | - | mA |
| ILGATE | Lower Gate Sink | VUGATE - VPHASE $=1 \mathrm{~V}$ | - | 100 | - | mA |
| Protection |  |  |  |  |  |  |
|  | Over-Voltage Trip (VSEN/DACOUT) |  | - | 115 | 120 | \% |
| IOCSET | OCSET Current Source | VOCSET $=4.5 \mathrm{VDC}$ | 170 | 200 | 230 | $\mu \mathrm{A}$ |
| IOVP | OVP Sourcing Current | V SEN $=5.5 \mathrm{~V}$, VOVP $=0 \mathrm{~V}$ | 60 | - | - | mA |
| ISS | Soft Start Current |  | - | 10 | - | $\mu \mathrm{A}$ |
| Power Good |  |  |  |  |  |  |
|  | Upper Threshold (VSEN/DACOUT) | VSEN Rising | 106 | - | 111 | \% |
|  | Lower Threshold (VSEN/DACOUT) | VSEN Falling | 89 | - | 94 | \% |
|  | Hysteresis (VSEN/DACOUT) | Upper and Lower Threshold | - | 2 | - | \% |
| VPGOOD | PGOOD Voltage Low | IPGOOD $=-5 \mathrm{~mA}$ | - | 0.5 | - | V |

## Functional Description

## Initialization

The RC5054A automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias volt-age at the VCC pin and the input voltage ( $\mathrm{V}_{\text {IN }}$ ) on the OCSET pin. The level on OCSET is equal to VIN less a fixed voltage drop (see over-current protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds. For operation with a single +12 V power source, $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\mathrm{CC}}$ are equivalent and the
+12 V power source must exceed the rising VCC threshold before POR initiates operation.

## Soft Start

The POR function initiates the soft start sequence. An internal $10 \mu \mathrm{~A}$ current source charges an external capacitor (CSS) on the SS pin to 4 V . Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error amp) to the SS pin voltage. Figure 1 shows the soft start interval with CSS $=0.1 \mu \mathrm{~F}$. Initially the clamp on the error amplifier (COMP pin) controls the converter's output voltage. At $\mathrm{t}_{1}$ in Figure 1, the SS voltage reaches the valley of the oscillator's triangle wave. The oscillator's triangular
waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t 2 . With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between $t_{2}$ and $t 3$ in Figure 1. At $t 3$ the $S S$ voltage exceeds the DACOUT voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. The PGOOD signal toggles 'high' when the output voltage (VSEN pin) is within $\pm 5 \%$ of DACOUT. The $2 \%$ hysteresis built into the power good comparators prevents PGOOD oscillation due to nominal output voltage ripple.


Figure 1. Soft Start Interval

## Over-Current Protection

The over-current function protects the converter from a shorted output by using the upper MOSFET's on-resistance, $\operatorname{RDS}(\mathrm{ON})$ to monitor the current. This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor. The over-current function cycles the soft-start function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal $200 \mu \mathrm{~A}$ current sink develops a voltage across ROCSET that is referenced to $\mathrm{V}_{\mathrm{IN}}$. When the voltage across the upper MOSFET (also referenced to VIN) exceeds the voltage across ROCSET, the over-current function initiates a soft-start sequence. The soft-start function discharges CSS with a $10 \mu \mathrm{~A}$ current sink and inhibits PWM operation. The soft-start function recharges CSS, and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging CSS, the soft start function inhibits PWM operation while fully charging CSS to 4 V to complete its cycle. Figure 2 shows this operation with an overload condition. Note that the inductor current increases to over 15A during the CSS charging interval and causes an over-current trip. The converter dissipates very little power with this method. The measured input power for the conditions of Figure 2 is 2.5 W .

The over-current function will trip at a peak inductor current (IPEAK) determined by:
$\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{I}_{\mathrm{OCSET}} \cdot \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$


Figure 2. Over-Current Operation
where IOCSET is the internal OCSET current source ( $200 \mu \mathrm{~A}$ typical). The OC trip point varies mainly due to the MOSFET's $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$ variations. To avoid over-current tripping in the normal operating load range, find the ROCSET resistor from the equation above with:

- The maximum $\operatorname{RDS}(\mathrm{ON})$ at the highest junction temperature.
- The minimum IOCSET from the specification table.
- Determine IPEAK for IPEAK > IOUT(MAX) + ( $\Delta \mathrm{I}) / 2$, where $\Delta \mathrm{I}$ is the output inductor ripple current.

For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection.'

A small ceramic capacitor should be placed in parallel with ROCSET to smooth the voltage across ROCSET in the presence of switching noise on the input voltage.

## Output Voltage Program

The output voltage of a RC5054A converter is programmed to discrete levels between 1.3 V DC and 3.5 V DC . The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a 5-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the 32 combinations of open or short connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the overvoltage protection.

Grounding any combination of the VID pins increases the DACOUT voltage.

Table 1. Output Voltage Table

| PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE | PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO |  | VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 1 | 1 | 1 | 1 | 1.30 | 1 | 1 | 1 | 1 | 1 | SHDN |
| 0 | 1 | 1 | 1 | 0 | 1.35 | 1 | 1 | 1 | 1 | 0 | 2.1 |
| 0 | 1 | 1 | 0 | 1 | 1.40 | 1 | 1 | 1 | 0 | 1 | 2.2 |
| 0 | 1 | 1 | 0 | 0 | 1.45 | 1 | 1 | 1 | 0 | 0 | 2.3 |
| 0 | 1 | 0 | 1 | 1 | 1.50 | 1 | 1 | 0 | 1 | 1 | 2.4 |
| 0 | 1 | 0 | 1 | 0 | 1.55 | 1 | 1 | 0 | 1 | 0 | 2.5 |
| 0 | 1 | 0 | 0 | 1 | 1.60 | 1 | 1 | 0 | 0 | 1 | 2.6 |
| 0 | 1 | 0 | 0 | 0 | 1.65 | 1 | 1 | 0 | 0 | 0 | 2.7 |
| 0 | 0 | 1 | 1 | 1 | 1.70 | 1 | 0 | 1 | 1 | 1 | 2.8 |
| 0 | 0 | 1 | 1 | 0 | 1.75 | 1 | 0 | 1 | 1 | 0 | 2.9 |
| 0 | 0 | 1 | 0 | 1 | 1.80 | 1 | 0 | 1 | 0 | 1 | 3.0 |
| 0 | 0 | 1 | 0 | 0 | 1.85 | 1 | 0 | 1 | 0 | 0 | 3.1 |
| 0 | 0 | 0 | 1 | 1 | 1.90 | 1 | 0 | 0 | 1 | 1 | 3.2 |
| 0 | 0 | 0 | 1 | 0 | 1.95 | 1 | 0 | 0 | 1 | 0 | 3.3 |
| 0 | 0 | 0 | 0 | 1 | 2.00 | 1 | 0 | 0 | 0 | 1 | 3.4 |
| 0 | 0 | 0 | 0 | 0 | 2.05 | 1 | 0 | 0 | 0 | 0 | 3.5 |

Note:

1. $0=$ connected to GND or V SS, $1=\mathrm{OPEN}$

## Typical Application



## Applications Discussion

## Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by
using wide, short printed circuit traces. The critical components should be located as close together as possible, using ground plane construction or single point grounding.

Figure 3 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components
shown in Figure 3 should be located as close together as possible. Please note that the capacitors CIN and CO each represent numerous physical capacitors. Locate the RC5054A within 3 inches of the MOSFETs, Q1 and Q2. The circuit traces for the MOSFETs' gate and source connections from the RC5054A must be sized to handle up to 1A peak current.


Figure 3. Printed Circuit Board Power and Ground Planes or Islands

Figure 4 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the SS PIN and locate the capacitor, CSS close to the SS pin because the internal current source is only $10 \mu \mathrm{~A}$. Provide local $\mathrm{V}_{C C}$ decoupling between $\mathrm{V}_{\mathrm{CC}}$ and GND pins. Locate the capacitor, CBOOT as close as practical to the BOOT and PHASE pins.


Figure 4. Printed Circuit Board Small Signal Layout Guidelines

## Feedback Compensation

Figure 5 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage (VOUT) is regulated to the Reference voltage level. The error amplifier (Error Amp) output (VE/A) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated (PWM) wave with an amplitude of $V_{\text {IN }}$ at the PHASE node. The PWM wave is smoothed by the output filter (LO and CO).


Figure 5. Voltage-Mode Buck Converter Compensation Design

The modulator transfer function is the small-signal transfer function of VOUT/VE/A. This function is dominated by a DC Gain and the output filter ( LO and CO ), with a double pole break freaquency at $\mathrm{F}_{\mathrm{LC}}$ and a zero at $\mathrm{F}_{\mathrm{ESR}}$. The DC Gain of the modulator is simply the input voltage (VIN) divided by the peak-to-peak oscillator voltage $\Delta$ VOSC.

## Modulator Break Frequency Equations

$$
\mathrm{F}_{\mathrm{LC}}=\frac{1}{2 \pi \cdot \sqrt{\mathrm{~L}_{\mathrm{O}} \cdot \mathrm{C}_{\mathrm{O}}}} \quad \mathrm{~F}_{\mathrm{ESR}}=\frac{1}{2 \pi \cdot \mathrm{ESR} \cdot \mathrm{C}_{\mathrm{O}}}
$$

The compensation network consists of the error amplifier (internal to the RC5054A) and the impedance networks $\mathrm{Z}_{\mathrm{IN}}$ and $\mathrm{Z}_{\mathrm{FB}}$. The goal of the compensation network is to provide a closed loop transfer function with the highest 0 dB crossing frequency ( f 0 dB ) and adequate phase margin. Phase margin is the difference between the closed loop phase at f0dB and 180 degrees. The equations below relate the compensation network's poles, zeros and gain to the components ( $\mathrm{R} 1, \mathrm{R} 2$, R3, C1, C2, and C3) in Figure 5. Use these guidelines for locating the poles and zeros of the compensation network:

1. Pick Gain (R2/R1) for desired converter bandwidth
2. Place $1^{\text {ST }}$ Zero Below Filter's Double Pole ( $\sim 75 \%$ FLC)
3. Place $2^{\mathrm{ND}}$ Zero at Filter's Double Pole
4. Place $1^{\mathrm{ST}}$ Pole at the ESR Zero
5. Place $2^{\mathrm{ND}}$ Pole at Half the Switching Frequency
6. Check Gain against Error Amplifier's Open-Loop Gain
7. Estimate Phase Margin - Repeat if Necessary

Compensation Break Frequency Equations

$$
\begin{array}{ll}
\mathrm{F}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot \mathrm{C} 1} & \mathrm{~F}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R} 2 \cdot\left(\frac{\mathrm{C} 1 \cdot \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)} \\
\mathrm{F}_{\mathrm{Z} 2}=\frac{1}{2 \pi \cdot(\mathrm{R} 1+\mathrm{R} 3) \cdot \mathrm{C} 3} & \mathrm{~F}_{\mathrm{P} 2}=\frac{1}{2 \pi \cdot \mathrm{R} 3 \cdot \mathrm{C} 3}
\end{array}
$$

Figure 6 shows an asymptotic plot of the DC-DC converter's gain vs. frequency. The actual Modulator Gain has a high gain peak due to the high Q factor of the output filter and is not shown in Figure 6. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at Fp 2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 6 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain.

The compensation gain uses external impedance networks $\mathrm{Z}_{\mathrm{FB}}$ and $\mathrm{Z}_{\text {IN }}$ to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with $-20 \mathrm{~dB} /$ decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin.


Figure 6. Asymptotic Bode Plot of Converter Gain

## Component Selection Guidelines

## Output Capacitor Selection

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a
function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate ( $\mathrm{d} / / \mathrm{dt}$ ) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above $1 \mathrm{~A} / \mathrm{ns}$. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) $1 \mu \mathrm{~F}$ ceramic capacitors in the 1206 surface-mount package.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

## Output Inductor Selection

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:

$$
\Delta \mathrm{I}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{FS} \times \mathrm{L}} \cdot \frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \quad \Delta \mathrm{~V}_{\mathrm{OUT}}=\Delta \mathrm{I} \times \mathrm{ESR}
$$

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the RC5054A will provide either $0 \%$ or $100 \%$ duty cycle in response to a load transient. The response time is the time
required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$
\mathrm{t}_{\text {RISE }}=\frac{\mathrm{L} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\text {OUT }}} \quad \mathrm{t}_{\mathrm{FALL}}=\frac{\mathrm{L} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{v}_{\text {OUT }}}
$$

where: ITRAN is the transient load current step, tRISE is the response time to the application of load, and tFALL is the response time to the removal of load. With a +5 V input source, the worst case response time can be either at the application or removal of load and dependent upon the DACOUT setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

## Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the source of Q2.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately $1 / 2$ the DC load current.

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MVGX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

## MOSFET Selection/Considerations

The RC5054A requires 2 N -Channel power MOSFETs. These should be selected based upon $\operatorname{RDS}(\mathrm{ON})$, gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations below). Only the upper MOSFET has switching losses, since the Schottky rectifier clamps the switching node before the synchronous rectifier turns on. These equations assume linear voltage-current transitions and do not adequately model power loss due the reverserecovery of the lower MOSFET's body diode. The gatecharge losses are dissipated by the RC5054A and don't heat the MOSFETs. However, large gate-charge increases the switching interval,
tSW which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.
$\mathrm{P}_{\text {LOWER }}=\mathrm{I}_{\mathrm{O}}^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times(1-\mathrm{D})$
$P_{\text {UPPER }}=\mathrm{I}_{\mathrm{O}}^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{D}+\frac{1}{2} \mathrm{Io} \times \mathrm{V}_{\text {IN }} \times \mathrm{t}_{\text {SW }} \times \mathrm{F}_{\mathrm{S}}$

Where: D is the duty cycle $=$ VOUT/VIN, tSW is the switching interval, and $F_{S}$ is the switching frequency

Standard-gate MOSFETs are normally recommended for use with the RC5054A. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFET's absolute gate-to-source voltage rating determine whether logic-level MOSFETs are appropriate.

Figure 7 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from VCC. The boot capacitor, CBOOT develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of VCC less the boot diode drop ( VD ) when the lower MOSFET, Q2 turns on. Logic-level MOSFETs can only be used if the MOSFET's absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC.


Figure 7. Upper Gate Drive - Bootstrap Option
Figure 8 shows a similar circuit for 12 Volt power input applications with two major differences. DBoot has been replaced with a 5.1 Volt Zener diode and a small resistor $(5 \Omega-10 \Omega)$ is inserted in series with CBoot. This circuit will deliver the necessary drive voltage for Q 1 while maintaining a safe operating voltage on pin 15 (Boot).


Figure 8. Upper Gate Drive Bootstrap Option-Server Application

Figure 9 shows the upper gate drive supplied by a direct connection to VCC. This option should only be used in converter systems where the main input voltage is +5 V DC or less. The peak upper gate-to-source voltage is approximately VCC less the input supply. For +5 V main power and +12 VDC for the bias, the gate-to-source voltage of Q1 is 7 V . A logic-level MOSFET is a good choice for Q1 and a logic-level MOSFET can be used for Q 2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC.


Figure 9. Upper Gate Drive - Direct Vcc Drive Option

## Schottky Selection

Rectifier D2 is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency will drop one or two percent as a result. The diode's rated reverse breakdown voltage must be greater than the maximum input voltage.

## RC5054A DC-DC Converter

## Application Circuit

Figure 10 shows an application circuit of a DC-DC Converter for an Intel Pentium Pro microprocessor.


Component Selection Notes;
C 0 - 9 Each $1000 \mu \mathrm{~F}$ 6.3W VDC, Sanyo MV-GX or Equivalent
C1-5 Each $1000 \mu$ F 25W VDC, Sanyo MV-GX or Equivalent
L2 - Core: Micrometals T50-52B; Each Winding: 10 Turns of 16AWG
L1 - Core: Micrometals T50-52; Winding: 5 Turns of 18AWG
D1-1N4148 or Equivalent
D2-3A, 40V Schottky, Motorola MBR340 or Equivalent Q1, Q2 - Fairchild FDB6030L

Figure 10. Pentium Pro DC-DC Converter

Notes:

## Mechanical Dimensions (20 Lead SOIC)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .029 | 0.25 | 0.75 |  |
| L | .016 | .050 | 0.40 |  | 1.27 |
| N | 20 |  |  | 3 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| Ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Temperature Range ( $\left.{ }^{\circ} \mathbf{C}\right)$ | Package |
| :--- | :---: | :---: |
| RC5054ACB | 0 to 70 | 20 Ld SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5054A

## Programmable Synchronous DC-DC Converter Controller for Low Voltage Microprocessors

## Features

- Drives Two N-Channel MOSFETs
- Operates from +5 V Power Input
- Simple Single-Loop Control Design
- Voltage-Mode PWM Control
- Fast Transient Response
- High-Bandwidth Error Amplifier
- Full $0 \%$ to $100 \%$ Duty Ratio
- Excellent Output Voltage Regulation
- TTL Compatible 5 Bit Digital-to-Analog Output Voltage Selection
- Wide Range - 1.3VDC to $3.5 \mathrm{~V} D \mathrm{DC}$
- 0.1V Binary Steps from 2.1VDC to $3.5 \mathrm{~V}_{\mathrm{DC}}$
- 0.05V Binary Steps from 1.3VDC to 2.1 VDC
- Power-Good Output Voltage Monitor
- Over-Voltage and Over-Current Fault Monitors
- Does Not Require Extra Current Sensing Element, Uses MOSFET's RDS(ON)
- Small Converter Size
- Constant Frequency Operation
- 200kHz Free-Running Oscillator Programmable from 50 kHz to 1 MHz


## Applications

- Power Supply for Pentium ${ }^{\circledR}$, Pentium Pro, PowerPC ${ }^{\text {TM }}$ and Alpha ${ }^{\mathrm{TM}}$ Microprocessors
- High-Power 5V to 3.xV DC-DC Regulators
- Low-Voltage Distributed Power Supplies


## Description

The RC5054A provides complete control and protection for a DC-DC converter optimized for high-performance microprocessor applications. It is designed to drive two N-Channel MOSFETs in a synchronous-rectified buck topology. The RC5054A integrates all of the control, output adjustment, monitoring and protection functions into a single package.

The output voltage of the converter is easily adjusted and precisely regulated. The RC5054A includes a 5 -input digital-to-analog converter (DAC) that adjusts the output voltage from 2.1 V DC to 3.5 VDC in 0.1 V increments and from 1.3 V DC to 2.1 V DC in 0.05 V steps.

The RC5054A provides simple, single feedback loop, volt-

## Block Diagram


age-mode control with fast transient response. It includes a 200 KHz free-running triangle-wave oscillator that is adjustable from 50 KHz to 1 MHz . The error amplifier features a 15 MHz gain-bandwidth product and $6 \mathrm{~V} / \mu$ s slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty ratio ranges from $0 \%$ to $100 \%$.

The RC5054A monitors the output voltage with a window comparator that tracks the DAC output and issues a Power Good signal when the output is within $\pm 10 \%$. The RC5054A protects against over-current conditions by inhibiting PWM operation. Built-in over-voltage protection triggers an external SCR to crowbar the input supply. The RC5054A monitors the current by using the $\mathrm{RDS}(\mathrm{ON})$ of the upper MOSFET which eliminates the need for a current sensing resistor.

## Pin Assignments



## Pin Definitions

| Pin Number | Pin Names | Pin Function Description |
| :---: | :---: | :---: |
| 1 | VSEN | This pin is connected to the converter's output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. |
| 2 | OCSET | Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. ROCSET, an internal $200 \mu \mathrm{~A}$ current source (IOCS), and the upper MOSFET onresistance (RDS(ON)) set the converter over-current (OC) trip point according to the following equation: $I_{\text {PEAK }}=\frac{\mathrm{l}_{\mathrm{OCS}} \bullet \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$ <br> An over-current trip cycles the soft-start function. |
| 3 | SS | Connect a capacitor from this pin to ground. This capacitor, along with an internal $10 \mu \mathrm{~A}$ current source, sets the soft-start interval of the converter. |
| 4-8 | VID0-VID4 | VIDO-4 are the input pins to the 5 -bit DAC. The states of these five pins program the internal voltage reference (DACOUT). The level of DACOUT sets the converter output voltage. It also sets the PGOOD and OVP thresholds. Table 1 specifies DACOUT for the 32 combinations of DAC inputs. |
| 9 | COMP |  |
| 10 | FB | inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter. |
| 11 | GND | Signal ground for the IC. All voltage levels are measured with respect to this pin. |
| 12 | PGOOD | PGOOD is an open collector output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within $\pm 10 \%$ of the DACOUT reference voltage. |
| 13 | PHASE | Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. |
| 14 | UGATE | Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET. |
| 15 | BOOT | This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET. |
| 16 | PGND | This is the power ground connection. Tie the lower MOSFET source to this pin. |

## Pin Definitions (continued)

| Pin Number | Pin Names | Pin Function Description |
| :---: | :---: | :---: |
| 17 | LGATE | Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the lower MOSFET. |
| 18 | VCC | Provide a 12V bias supply for the chip to this pin. |
| 19 | OVP | The OVP pin can be used to drive an external SCR in the event of an overvoltage condition. |
| 20 | RT | This pin provides oscillator switching frequency adjustment. By placing a resistor (RT) from this pin to GND, the nominal 200 KHz switching frequency is increased according to the following equation: $=_{\mathrm{S}}=200 \mathrm{kHz}+\frac{3.5 \times 10^{6}[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} \quad\left(\mathrm{R}_{\mathrm{T}} \text { to } \mathrm{GND}\right)$ <br> Conversely, connecting a pull-up resistor (RT) from this pin to VCC reduces the switching frequency according to the following equation: $\mathrm{F}_{\mathrm{S}}=200 \mathrm{kHz}-\frac{3 \times 10^{5}[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} \quad\left(\mathrm{R}_{\mathrm{T}} \text { to } 12 \mathrm{~V}\right)$ |

## Absolute Maximum Ratings

|  | Min. | Max. |
| :--- | :---: | :---: |
| Power Input Voltage, VIN |  | 6 V |
| Supply Voltage, VCC |  | +13.5 V |
| Boot Voltage, VBOOT - VPHASE |  | +13.5 V |
| VCC or I/O Voltage | GND -0.3V | VCC +0.3 V |
| ESD Classification |  | Class 2 |

Recommended Operating Conditions

|  | Min. | Max. |
| :--- | :---: | :---: |
| Supply Voltage, VCC | $+12 \mathrm{~V}-10 \%$ | $+12 \mathrm{~V}+10 \%$ |
| Ambient Temperature Range | $0^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $0^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |

## Thermal Characteristics

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Thermal Resistance ${ }^{1}$ ӨJA |  |  |  |  |  |
| SOIC Package | With $3 i^{2}$ of Copper |  | 110 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| SOIC Package | Plastic Package |  |  | 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature | Soldering 10s |  |  |  |  |

## NOTE:

1. $\mathrm{JJA}_{\mathrm{A}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications (Recommended Operating Conditions unless otherwise specified)

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC Supply Current |  |  |  |  |  |  |
| ICC | Nominal Supply | UGATE and LGATE Open | - | 22 | - | mA |
|  | Power-On Reset |  |  |  |  |  |
|  | Rising VCC Threshold | VOCSET $=4.5 \mathrm{~V}$ | - | - | 10.4 | V |
|  | Falling VCC Threshold | $\mathrm{VOCSET}=4.5 \mathrm{~V}$ | 8.8 | - | - | V |
|  | Rising Vocset Threshold |  | - | 1.26 | - | V |
| Oscillator |  |  |  |  |  |  |
|  | Free Running Frequency | RT = OPEN | 185 | 200 | 215 | KHz |
| $\Delta \mathrm{V}$ OSC | Ramp Amplitude | RT = Open | - | 1.9 | - | VP-P |
| Reference and DAC |  |  |  |  |  |  |
|  | Initial Voltage Setpoint | $\begin{array}{r} \text { ILOAD }=0.8 \mathrm{~A}, \text { VOUT }=2.000 \mathrm{~V} \\ \text { VOUT }=1.550 \mathrm{~V} \end{array}$ | $\begin{aligned} & \hline 1.980 \\ & 1.534 \end{aligned}$ | $\begin{aligned} & 2.000 \\ & 1.550 \end{aligned}$ | $\begin{aligned} & 2.020 \\ & 1.566 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Error Amplifier |  |  |  |  |  |  |
|  | DC Gain |  | - | 88 | - | dB |
| GBW | Gain-Bandwidth Product |  | - | 15 | - | MHz |
| SR | Slew Rate | COMP = 10pF | - | 6 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Gate Drivers |  |  |  |  |  |  |
| IUGATE | Upper Gate Source | VBOOT - VPHASE $=12 \mathrm{~V}$ | 350 | 500 | - | mA |
| IUGATE | Upper Gate Sink | VUGATE - VPHASE = 1V | - | 100 | - | mA |
| ILGATE | Lower Gate Source | VCC $=12 \mathrm{~V}, \mathrm{VLGATE}=6 \mathrm{~V}$ | 300 | 450 | - | mA |
| ILGATE | Lower Gate Sink | VUGATE - VPHASE = 1V | - | 100 | - | mA |
| Protection |  |  |  |  |  |  |
|  | Over-Voltage Trip (VSEN/DACOUT) |  | - | 115 | 120 | \% |
| IOCSET | OCSET Current Source | VOCSET $=4.5 \mathrm{VDC}$ | 170 | 200 | 230 | $\mu \mathrm{A}$ |
| IOVP | OVP Sourcing Current | VSEN $=5.5 \mathrm{~V}$, VOVP $=0 \mathrm{~V}$ | 60 | - | - | mA |
| ISS | Soft Start Current |  | - | 10 | - | $\mu \mathrm{A}$ |
| Power Good |  |  |  |  |  |  |
|  | Upper Threshold (VSEN/DACOUT) | VSEN Rising | 106 | - | 111 | \% |
|  | Lower Threshold (VSEN/DACOUT) | VSEN Falling | 89 | - | 94 | \% |
|  | Hysteresis (VSEN/DACOUT) | Upper and Lower Threshold | - | 2 | - | \% |
| VPGOOD | PGOOD Voltage Low | IPGOOD $=-5 \mathrm{~mA}$ | - | 0.5 | - | V |

## Functional Description

## Initialization

The RC5054A automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias volt-age at the VCC pin and the input voltage ( $V_{\text {IN }}$ ) on the OCSET pin. The level on OCSET is equal to VIN less a fixed voltage drop (see over-current protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds. For operation with a single +12 V power source, $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\mathrm{CC}}$ are equivalent and the +12 V power source must exceed the rising $\mathrm{V}_{\mathrm{CC}}$ threshold before POR initiates operation.

## Soft Start

The POR function initiates the soft start sequence. An internal $10 \mu \mathrm{~A}$ current source charges an external capacitor (CSS) on the SS pin to 4 V . Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error amp ) to the SS pin voltage. Figure 1 shows the soft start interval with CSS $=0.1 \mu \mathrm{~F}$. Initially the clamp on the error amplifier (COMP pin) controls the converter's output voltage. At $\mathrm{t}_{1}$ in Figure 1, the SS voltage reaches the valley of the oscillator's triangle wave. The oscillator's triangular waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t 2 . With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between t 2 and t 3 in Figure 1. At t 3 the SS voltage exceeds the DACOUT voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. The PGOOD signal toggles 'high' when the output voltage (VSEN pin) is within $\pm 5 \%$ of DACOUT. The $2 \%$ hysteresis built into the power good comparators prevents PGOOD oscillation due to nominal output voltage ripple.


Figure 1. Soft Start Interval

## Over-Current Protection

The over-current function protects the converter from a shorted output by using the upper MOSFET's on-resistance, RDS(ON) to monitor the current. This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor. The over-current function cycles the softstart function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal $200 \mu \mathrm{~A}$ current sink develops a voltage across ROCSET that is referenced to VIN. When the voltage across the upper MOSFET (also referenced to VIN) exceeds the voltage across ROCSET, the over-current function initiates a soft-start sequence. The soft-start function discharges CSS with a $10 \mu \mathrm{~A}$ current sink and inhibits PWM operation. The soft-start function recharges CSS, and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging CSS, the soft start function inhibits PWM operation while fully charging CSS to 4 V to complete its cycle. Figure 2 shows this operation with an overload condition. Note that the inductor current increases to over 15A during the CSS charging interval and causes an over-current trip. The converter dissipates very little power with this method. The measured input power for the conditions of Figure 2 is 2.5 W .

The over-current function will trip at a peak inductor current (IPEAK) determined by:



Figure 2. Over-Current Operation
where IOCSET is the internal OCSET current source $(200 \mu \mathrm{~A}$ typical). The OC trip point varies mainly due to the MOSFET's RDS(ON) variations. To avoid over-current tripping in the normal operating load range, find the ROCSET resistor from the equation above with:

- The maximum $\mathrm{RDS}(\mathrm{ON})$ at the highest junction temperature.
- The minimum IOCSET from the specification table.
- Determine IPEAK for IPEAK > IOUT(MAX) $+(\Delta \mathrm{I}) / 2$, where $\Delta \mathrm{I}$ is the output inductor ripple current.

For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection.'

A small ceramic capacitor should be placed in parallel with ROCSET to smooth the voltage across ROCSET in the presence of switching noise on the input voltage.

## Output Voltage Program

The output voltage of a RC5054A converter is programmed to discrete levels between 1.3 V DC and $3.5 \mathrm{~V}_{\mathrm{DC}}$. The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a 5-bit digital-to-analog converter
(DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the 32 combinations of open or short connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the overvoltage protection.

Grounding any combination of the VID pins increases the DACOUT voltage.

Table 1. Output Voltage Table

| PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE | PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO |  | VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 1 | 1 | 1 | 1 | 1.30 | 1 | 1 | 1 | 1 | 1 | SHDN |
| 0 | 1 | 1 | 1 | 0 | 1.35 | 1 | 1 | 1 | 1 | 0 | 2.1 |
| 0 | 1 | 1 | 0 | 1 | 1.40 | 1 | 1 | 1 | 0 | 1 | 2.2 |
| 0 | 1 | 1 | 0 | 0 | 1.45 | 1 | 1 | 1 | 0 | 0 | 2.3 |
| 0 | 1 | 0 | 1 | 1 | 1.50 | 1 | 1 | 0 | 1 | 1 | 2.4 |
| 0 | 1 | 0 | 1 | 0 | 1.55 | 1 | 1 | 0 | 1 | 0 | 2.5 |
| 0 | 1 | 0 | 0 | 1 | 1.60 | 1 | 1 | 0 | 0 | 1 | 2.6 |
| 0 | 1 | 0 | 0 | 0 | 1.65 | 1 | 1 | 0 | 0 | 0 | 2.7 |
| 0 | 0 | 1 | 1 | 1 | 1.70 | 1 | 0 | 1 | 1 | 1 | 2.8 |
| 0 | 0 | 1 | 1 | 0 | 1.75 | 1 | 0 | 1 | 1 | 0 | 2.9 |
| 0 | 0 | 1 | 0 | 1 | 1.80 | 1 | 0 | 1 | 0 | 1 | 3.0 |
| 0 | 0 | 1 | 0 | 0 | 1.85 | 1 | 0 | 1 | 0 | 0 | 3.1 |
| 0 | 0 | 0 | 1 | 1 | 1.90 | 1 | 0 | 0 | 1 | 1 | 3.2 |
| 0 | 0 | 0 | 1 | 0 | 1.95 | 1 | 0 | 0 | 1 | 0 | 3.3 |
| 0 | 0 | 0 | 0 | 1 | 2.00 | 1 | 0 | 0 | 0 | 1 | 3.4 |
| 0 | 0 | 0 | 0 | 0 | 2.05 | 1 | 0 | 0 | 0 | 0 | 3.5 |

## Note:

1. $0=$ connected to $G N D$ or $V$ SS, $1=O P E N$

## Typical Application



## Applications Discussion

## Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible, using ground plane construction or single point grounding.

Figure 3 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board The components shown in Figure 3 should be located as close together as possible. Please note that the capacitors CIN and CO each represent numerous physical capacitors. Locate the RC5054A within 3 inches of the MOSFETs, Q1 and Q2. The circuit traces for the MOSFETs' gate and source connections from the RC5054A must be sized to handle up to 1A peak current.


Figure 3. Printed Circuit Board Power and Ground Planes or Islands

Figure 4 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the SS PIN and locate the capacitor, CSS close to the SS pin because the internal current source is only $10 \mu \mathrm{~A}$. Provide local VCC decoupling between VCC and GND pins. Locate the capacitor, CBOOT as close as practical to the BOOT and PHASE pins.


Figure 4. Printed Circuit Board Small Signal Layout Guidelines

## Feedback Compensation

Figure 5 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage (VOUT) is regulated to the Reference voltage level. The error amplifier (Error Amp) output (VE/A) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated (PWM) wave with an amplitude of $\mathrm{V}_{\text {IN }}$ at the PHASE node. The PWM wave is smoothed by the output filter ( LO and CO ).


Figure 5. Voltage-Mode Buck Converter Compensation Design

The modulator transfer function is the small-signal transfer function of $V_{O U T} / \mathrm{V}_{\mathrm{E} / \mathrm{A}}$. This function is dominated by a DC Gain and the output filter ( LO and CO ), with a double pole break freaquency at $\mathrm{F}_{\mathrm{LC}}$ and a zero at $\mathrm{F}_{\mathrm{ESR}}$. The DC Gain of the modulator is simply the input voltage (VIN) divided by the peak-to-peak oscillator voltage $\Delta \mathrm{V}$ OSC.

## Modulator Break Frequency Equations

$$
\mathrm{F}_{\mathrm{LC}}=\frac{1}{2 \pi \bullet \sqrt{\mathrm{~L}_{\mathrm{O}} \bullet \mathrm{C}_{\mathrm{O}}}} \quad \mathrm{~F}_{\mathrm{ESR}}=\frac{1}{2 \pi \bullet \mathrm{ESR} \cdot \mathrm{C}_{\mathrm{O}}}
$$

The compensation network consists of the error amplifier (internal to the RC5054A) and the impedance networks $\mathrm{Z}_{\mathrm{IN}}$ and $\mathrm{ZFB}_{\mathrm{FB}}$. The goal of the compensation network is to provide a closed loop transfer function with the highest 0 dB crossing frequency ( f 0 dB ) and adequate phase margin. Phase margin is the difference between the closed loop phase at f0dB and 180 degrees. The equations below relate the compensation network's poles, zeros and gain to the components ( $\mathrm{R} 1, \mathrm{R} 2$, R3, C1, C2, and C3) in Figure 5. Use these guidelines for locating the poles and zeros of the compensation network:

1. Pick Gain (R2/R1) for desired converter bandwidth
2. Place $1^{\text {ST }}$ Zero Below Filter's Double Pole ( $\sim 75 \%$ FLC)
3. Place $2^{\mathrm{ND}}$ Zero at Filter's Double Pole
4. Place $1^{\mathrm{ST}}$ Pole at the ESR Zero
5. Place $2^{\mathrm{ND}}$ Pole at Half the Switching Frequency
6. Check Gain against Error Amplifier's Open-Loop Gain
7. Estimate Phase Margin - Repeat if Necessary

Compensation Break Frequency Equations

$$
\begin{array}{ll}
\mathrm{F}_{\mathrm{Z} 1}=\frac{1}{2 \pi \bullet \mathrm{R} 2 \bullet \mathrm{C} 1} & \mathrm{~F}_{\mathrm{P} 1}=\frac{1}{2 \pi \bullet \mathrm{R} 2 \bullet\left(\frac{\mathrm{C} 1 \bullet \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)} \\
\mathrm{F}_{\mathrm{Z} 2}=\frac{1}{2 \pi \bullet(\mathrm{R} 1+\mathrm{R} 3) \bullet \mathrm{C} 3} & \mathrm{~F}_{\mathrm{P} 2}=\frac{1}{2 \pi \bullet \mathrm{R} 3 \bullet \mathrm{C} 3}
\end{array}
$$

Figure 6 shows an asymptotic plot of the DC-DC converter's gain vs. frequency. The actual Modulator Gain has a high gain peak due to the high $Q$ factor of the output filter and is not shown in Figure 6. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at FP2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 6 by adding the Modulator Gain (in dB ) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain.

The compensation gain uses external impedance networks $\mathrm{Z}_{\mathrm{FB}}$ and $\mathrm{Z}_{\mathrm{IN}}$ to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with $-20 \mathrm{~dB} /$ decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin.


Figure 6. Asymptotic Bode Plot of Converter Gain

## Component Selection Guidelines

## Output Capacitor Selection

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate ( $\mathrm{di} / \mathrm{dt}$ ) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above $1 \mathrm{~A} / \mathrm{ns}$. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) $1 \mu \mathrm{~F}$ ceramic capacitors in the 1206 surface-mount package.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

## Output Inductor Selection

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:

$$
\Delta \mathrm{I}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{FS} \times \mathrm{L}} \cdot \frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \quad \Delta \mathrm{~V}_{\mathrm{OUT}}=\Delta \mathrm{I} \times \mathrm{ESR}
$$

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the RC5054A will provide either $0 \%$ or $100 \%$ duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$
\mathrm{t}_{\text {RISE }}=\frac{\mathrm{L} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\text {OUT }}} \quad \mathrm{t}_{\text {FALL }}=\frac{\mathrm{L} \times \mathrm{I}_{\text {TRAN }}}{\mathrm{V}_{\text {OUT }}}
$$

where: ITRAN is the transient load current step, tRISE is the response time to the application of load, and tFALL is the response time to the removal of load. With a +5 V input source, the worst case response time can be either at the application or removal of load and dependent upon the DACOUT setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

## Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the source of Q2.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately $1 / 2$ the DC load current.

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MVGX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

## MOSFET Selection/Considerations

The RC5054A requires 2 N -Channel power MOSFETs. These should be selected based upon $\operatorname{RDS}(\mathrm{ON})$, gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations below). Only the upper MOSFET has switching losses, since the Schottky rectifier clamps the switching node before the synchronous rectifier turns on. These equations assume linear voltage-current transitions and do not adequately model power loss due the reverse-recovery of the lower MOSFET's body diode. The gate-charge losses are dissipated by the RC5054A and don't heat the MOSFETs. However, large gate-charge increases the switching interval, tSW, which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.
$\mathrm{P}_{\text {LOWER }}=\mathrm{I}_{\mathrm{O}}^{2} \times \mathrm{R}_{\text {DS(ON })} \times(1-\mathrm{D})$
$P_{\text {UPPER }}=I_{O}^{2} \times R_{\text {DS(ON })} \times D+\frac{1}{3} \mathrm{Io} \times \mathrm{V}_{\mathrm{IN}} \times \mathrm{t}_{\text {SW }} \times \mathrm{F}_{\mathrm{S}}$

Where: D is the duty cycle $=$ VOUT $/ \mathrm{V}_{\text {IN }}$, tSW is the switching interval, and FS is the switching frequency

Standard-gate MOSFETs are normally recommended for use with the RC5054A. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFET's absolute gate-to-source voltage rating determine whether logic-level MOSFETs are appropriate.

Figure 7 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from VCC. The boot capacitor, CBOOT develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of VCC less the boot diode drop $\left(\mathrm{V}_{\mathrm{D}}\right)$ when the lower MOSFET, Q2 turns on. Logic-level MOSFETs can only be used if the MOSFET's absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC.


Figure 7. Upper Gate Drive - Bootstrap Option
Figure 8 shows the upper gate drive supplied by a direct connection to VCC. This option should only be used in converter systems where the main input voltage is +5 V DC or less. The peak upper gate-to-source voltage is approximately VCC less the input supply. For +5 V main power and +12 VDC for the bias, the gate-to-source voltage of Q 1 is 7 V . A logic-level MOSFET is a good choice for Q 1 and a logic-level MOSFET can be used for Q 2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC.


Figure 8. Upper Gate Drive - Direct Vcc Drive Option

## Schottky Selection

Rectifier D2 is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency will drop one or two percent as a result. The diode's rated reverse breakdown voltage must be greater than the maximum input voltage.

## RC5054A DC-DC Converter

## Application Circuit

Figure 10 shows an application circuit of a DC-DC Converter for an Intel Pentium Pro microprocessor.


Component Selection Notes;
Co-9 Each $1000 \mu \mathrm{~F}$ 6.3W VDC, Sanyo MV-GX or Equivalent
C1-5 Each $1000 \mu \mathrm{~F} 25 \mathrm{~W}$ VDC, Sanyo MV-GX or Equivalent
L2 - Core: Micrometals T50-52B; Each Winding: 10 Turns of 16AWG
L1 - Core: Micrometals T50-52; Winding: 5 Turns of 18AWG
D1-3A, 40V Schottky, Motorola MBR340 or Equivalent
Q1, Q2 - Fairchild FDB6030L

Figure 9. Pentium Pro DC-DC Converter

## Mechanical Dimensions (20 Lead SOIC)

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 496 | . 512 | 12.60 | 13.00 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 029 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Temperature Range ( ${ }^{\circ} \mathbf{C}$ ) | Package |
| :--- | :---: | :---: |
| RC5054AM | 0 to 70 | 20 Ld SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5055

## Programmable Synchronous DC-DC Converter Controller for Low Voltage Microprocessors, Vtt and Clock Linear Regulator

## Features

- Current Sensing is achieved using MOSFET RDS(ON)
- Programmable output from 1.3 V to 3.5 V using an integrated 5-bit DAC
- $85 \%$ efficiency typical at full load
- Adjustable operation from 100 KHz to 1 MHz
- Integrated Power Good and Enable/Soft Start functions
- Overvoltage protection pin controls external SCR
- Short circuit protection with current limiting
- Drives N-channel MOSFETs
- 24 pin SSOP and SOIC package
- Meets Intel Pentium II specifications using minimum number of external components
- On board Linear regulator for GTL termination
- On board fixed linear regulator for Clock power supply
- TTL Compatible inputs


## Applications

- Power supply for Pentium ${ }^{\circledR}$ II
- VRM for Pentium II processor
- Programmable step-down power supply


## Description

The RC5055 is a triple combo combining a synchronous DC-DC controller with a fixed 2.5 V output linear regulator and an adjustable linear regulator. The synchronous mode DC-DC controller provides an accurate, programmable output voltage for all Pentium II CPU applications. It uses a 5-bit D/A converter to program the output voltage from 1.3 V to 3.5 V and uses a high level of integration to deliver load currents in excess of 17 A from a 5 V source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range, and the internal oscillator can be programmed from 100 KHz to 1 MHz for additional flexibility in choosing external components. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components. The RC5055 also offers integrated functions including Power Good, Output Enable/Soft Start, over-voltage protection and current limiting.

## Block Diagram



## Pin Assignments

| VSEN 1 | 24 | $\square \mathrm{RT}$ |
| :---: | :---: | :---: |
| OCSET $\square 2$ | 23 | $\checkmark$ OVP |
| SS $3^{3}$ | 22 | $\square \mathrm{PGND}$ |
| GATE1 $\square 4$ | 21 | $\square$ LGATE |
| FB1 | 20 | VCC |
| VIDO $\square 6$ | 19 | BOOT |
| VID1 | 18 | UGATE |
| VID2 $\square^{8}$ | 17 | PHASE |
| VID3 $\square 9$ | 16 | PGOOD |
| VID4 10 | 15 | $\square$ GND |
| LVIN $1_{11}$ | 14 | FB |
| LVOUT $1^{12}$ | 13 | COMP |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | VSEN | This pin is connected to the converter's output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. |
| 2 | OCSET | Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. An internal $200 \mu \mathrm{~A}$ current source (locs) and the upper MOSFET RDS(ON) set the converter peak over-current trip point: $\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{I}_{\mathrm{OCS}} \bullet \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$ |
| 3 | SS | Soft Start. A capacitor from this point to ground together with an internal $10 \mu \mathrm{~A}$ will cause the output duty cycle to increase slowly |
| 4 | GATE1 | Linear Regulator Error Amplifier Output. |
| 5 | FB1 | Linear Regulator Error Amplifier Inverting Input. When FB1 and GATE1 are tied together the Output Voltage $=$ Vref |
| 6-10 | VIDO-4 | DAC inputs. Used to adjust the output voltage to the voltage required by the processor. |
| 11 | LVIN | Input for fixed linear regulator |
| 12 | LVOUT | 2.5V fixed output from fixed linear regulator |
| 13 | COMP | PWM Loop Error Amplifier output. |
| 14 | FB | PWM Loop Voltage Feedback. Inverting input of Error Amplifier. |
| 15 | GND | Analog Ground. |
| 16 | PGOOD | Power good. This pin is pulled low when any of the regulator's output is not within the spec. |
| 17 | PHASE | Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. |
| 18 | UGATE | Upper MOSFET gate driver |
| 19 | BOOT | Upper MOSFET bootstrap. |
| 20 | VCC | 12V bias supply. |
| 21 | LGATE | Low MOSFET gate driver. |
| 22 | PGND | Power ground. |
| 23 | OVP | Over-voltage Protection. This pin drives an external SCR. |
| 24 | RT | Oscillator switching frequency adjust according to the following equations: $\begin{array}{ll} \overline{\mathrm{F}}_{\mathrm{S}}=200 \mathrm{kHz}+\frac{3.5 \times 10^{6}[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} & \left(\mathrm{R}_{\mathrm{T}} \text { to } \mathrm{GND}\right) \\ \mathrm{F}_{\mathrm{S}}=200 \mathrm{kHz}-\frac{3 \times 10^{5}[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{\mathrm{T}}[\mathrm{Kohm}]} & \left(\mathrm{R}_{\mathrm{T}} \text { to } 12 \mathrm{~V}\right) \end{array}$ |

## Absolute Maximum Ratings

| Parameter | Min. | Max. |
| :--- | :---: | :---: |
| Power Input Voltage, Vin |  | 6 V |
| Supply Voltage Vcc |  | 13.5 V |
| Boot Voltage, VBOOT-VPHASE |  | 13.5 V |
| I/O Voltages | GND-0.3V | Vin+0.3V |
| ESD Classification |  | Class 2 |

## Operating Conditions

| Parameter | Min. | Max. |
| :--- | :---: | :---: |
| Supply Voltage | $+12 \mathrm{~V}-10 \%$ | $+12+10 \%$ |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| Junction Temperature | $0^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |

## Thermal Information

| Parameter | Conditions | Min. | Typ. | Max. |
| :--- | :--- | :---: | :---: | :---: |
| Thermal Resistance, $\Theta$ JA | SOIC |  | 80 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | SSOP |  | 89 |  |
| Maximum Junction Temperature |  |  |  | $150^{\circ} \mathrm{C}$ |
| Storage Temperature |  | $-65^{\circ} \mathrm{C}$ |  | $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature | Soldering 10 Seconds |  |  | $300^{\circ} \mathrm{C}$ |

## Electrical Specifications

(VCC $=12 \mathrm{~V}$, $\mathrm{FOSC}=200 \mathrm{KHz}$ and $\mathrm{T}=25^{\circ} \mathrm{C}$ using circuit in figure 1 , unless otherwise noted)

| Parameter | Symbol | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM Section |  |  |  |  |  |  |
| VCC Supply Current |  |  |  |  |  |  |
| Nominal Supply | ICC | UGATE and LGATE Open | - | 24 | 35 | mA |
| Power-On Reset |  |  |  |  |  |  |
| Rising VCC Threshold |  | VOCSET $=4.5 \mathrm{~V}$ | - | - | 10.4 | V |
| Falling VCC Threshold |  | $\mathrm{VOCSET}=4.5 \mathrm{~V}$ | 8.8 | - | - | V |
| Rising Vocset Threshold |  |  | - | 1.26 | - | V |
| Oscillator |  |  |  |  |  |  |
| Free Running Frequency | FS | RT = OPEN | 185 | 200 | 215 | kHz |
| Ramp Amplitude | $\Delta$ VosC | RT = OPEN | - | 1.9 | - | VP-P |
| Reference and DAC |  |  |  |  |  |  |
| Input Voltage Setpoint |  | $\begin{array}{r} \hline \text { ILOAD }=0.8 \mathrm{~A}, \mathrm{VOUT}=2.000 \mathrm{~V} \\ \mathrm{VOUT}=1.550 \mathrm{~V} \end{array}$ | $\begin{aligned} & 1.980 \\ & 1.534 \end{aligned}$ | $\begin{aligned} & 2.000 \\ & 1.550 \end{aligned}$ | $\begin{aligned} & 2.020 \\ & 1.566 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Error Amplifier |  |  |  |  |  |  |
| DC Gain | ADC |  | - | 88 | - | dB |
| Gain-Bandwidth Product | GBW |  | - | 15 | - | MHz |
| Slew Rate | SR | COMP = 10pF | - | 6 | - | V/ $\mu \mathrm{s}$ |

Electrical Specifications (continued)
( $\mathrm{V} C \mathrm{C}=12 \mathrm{~V}, \mathrm{FOSC}=200 \mathrm{KHz}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit in figure 1 , unless otherwise noted)

| Parameter | Symbol | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gate Driver |  |  |  |  |  |  |
| Upper Gate Source Current | IUGATE | VBOOT - VPHASE $=12 \mathrm{~V}$ |  | 1 | - | A |
| Lower Gate Source Current | ILGATE | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VLGATE}=6 \mathrm{~V}$ |  | 1 | - | A |
| Protection |  |  |  |  |  |  |
| Over-Voltage Trip (VsEN/DACOUT) |  |  | - | 115 | 120 | \% |
| OCSET Current Source | IOCSET | VOCSET $=4.5 \mathrm{VDC}$ | 170 | 200 | 230 | $\mu \mathrm{A}$ |
| OVP Sourcing Current | IOVP | VSEN $=5.5 \mathrm{~V}$; VOVP $=0 \mathrm{~V}$ | 60 | - | - | mA |
| Soft Start Current | ISS |  | - | 10 | - | $\mu \mathrm{A}$ |
| Power Good |  |  |  |  |  |  |
| Upper Threshold (VSEN /DACOUT) |  | VSEN Rising | 106 | - | 111 | \% |
| Lower Threshold (VSEN /DACOUT) |  | VSEN Falling | 89 | - | 94 | \% |
| Hysteresis (VSEN /DACOUT) |  | Upper and Lower Threshold | - | 2 | - | \% |
| PGOOD Voltage Low | VPGOOD | IPGOOD $=-5 \mathrm{~mA}$ | - | 0.5 | - | V |
| Adjustable Linear Regulator |  |  |  |  |  |  |
| Output Voltage |  | Set by external resistors | 1.3 |  |  | V |
| Output Voltage Precision |  | $\begin{aligned} & \text { ILOAD }=50 \text { mAto } 5.4 \mathrm{~A} \\ & \text { VCC }=12 \mathrm{~V} \pm 10 \% \\ & \mathrm{~T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C} \end{aligned}$ | -2 |  | +2 | \% |
| Under Voltage Level |  | Power good trigger point |  | 60 |  | \% |
| Controller Output Current | GATE 1 |  | 20 |  |  | mA |
| Output Transient Tolerance |  | 50 mA to 4.4 Amp <br> Set by ESR of output caps | -135 |  | 135 | mV |
| Bias Current | FB 1 |  |  | 1 |  | $\mu \mathrm{A}$ |
| Feedback Voltage | FB 1 |  |  | 1.265 |  | V |
| Fixed Linear Regulator |  |  |  |  |  |  |
| Output Voltage | VOUT | $\begin{aligned} & \mathrm{ILOAD} \leq 100 \mathrm{~mA} \\ & \mathrm{VCC}=12 \mathrm{~V} \pm 10 \% \text { VIN }=5 \mathrm{~V} \end{aligned}$ | 2.375 | 2.5 | 2.625 | V |
| Under Voltage Level |  | Power good trigger point |  | 60 |  | \% |
| Output Current | IOUT | $\begin{aligned} & \mathrm{VCC}=12 \mathrm{~V} \pm 10 \% \\ & \mathrm{VIN}=5 \mathrm{~V} \end{aligned}$ | 100 |  |  | mA |
| Over Current Trip Point |  | $\begin{aligned} & \mathrm{VCC}=12 \mathrm{~V} \pm 10 \% \\ & \mathrm{VIN}=5 \mathrm{~V} \end{aligned}$ |  | 150 |  | mA |
| ISC Foldback |  | VOUT $=0$ |  | 25 |  | mA |
| Input Voltage | VIN | $\mathrm{VCC}=12 \mathrm{~V} \pm 10 \%$ | 4.75 | 5 | 5.25 | V |



Figure 1. Deschutes 400MHz DC-DC Converter

Table 1. Deschutes 400MHz DC-DC Converter Bill of Materials

| Item | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1, C13-15 | Any | 4 | 1 1 F, 16V Capacitor |  |
| C2, C5, C16 | Any | 3 | 100nF, 50V Capacitor |  |
| C3 | Any | 1 | 390pF, 50V Capacitor |  |
| C4 | Any | 1 | 6.8nF, 50V Capacitor |  |
| C6-7, C17-22 | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | 8 | 1500 F , 6.3V Electrolytic | $\mathrm{ESR} \leq 44 \mathrm{M} \Omega$ |
| C8 |  | 1 | 22 FF, 16V Capacitor |  |
| C9-11 | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | 3 | 1200~F, 10V Electrolytic | IRMS $=2 \mathrm{~A}$ |
| C12 | Any | 1 | 1nF, 50V Capacitor |  |
| C23 | Sanyo 6MV270GX | 1 | 270^F, 6.3V Electrolytic |  |
| D1 | Fairchild MBRS320L | 1 | 3A, 20V Schottky Diode |  |
| L1 | Any | Optional | $0.9 \mu \mathrm{H}$ inductor | See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}$ inductor1.3 $\mu \mathrm{H}$ | See Note 2. |
| Q1 | Fairchild NDB4050 | 1 | N-Channel MOSFET |  |
| Q2 | $\begin{aligned} & \text { Motoraola } \\ & \text { 2N6394 } \end{aligned}$ | 1 | SCR |  |
| Q3-4 | Fairchild FDB6030L | 2 | N-Channel MOSFET | $\begin{aligned} & \mathrm{RDS}(\mathrm{ON})=20 \mathrm{~m} \Omega @ \\ & \mathrm{VGS}=4.5 \mathrm{~V} \end{aligned}$ |
| R1 | Any | 1 | $10 \Omega$ |  |
| R2 | Any | 1 | $51.1 \mathrm{~K} \Omega$ |  |
| R3 | Any | 1 | $30.1 \mathrm{~K} \Omega$ |  |
| R4 | Any | 1 | $12 \Omega$ |  |
| R5, R8, R10 | Any | 3 | $1 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 |  | Used to adjust output voltage offset. |
| R7 | Any | 1 | $187 \Omega$ |  |
| R9 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R11 | Any | 1 | $3.01 \mathrm{~K} \Omega$ |  |
| R12-13 | Any | 2 | $4.7 \Omega$ |  |
| R14 | Any | 1 | $20 \mathrm{~K} \Omega$ |  |
| R15 | Any | 1 | $7.5 \mathrm{~K} \Omega$ |  |
| F1 | Littelfuse | 1 | 12A, 32V fast-acting fuse |  |
| U1 | $\begin{aligned} & \text { Fairchild } \\ & \text { RC5055M } \end{aligned}$ | 1 | DC/DC Controller |  |

## Notes:

1. 12 turns of 16 AWG wire on mocrometals $\mathrm{T} 60-2$ core.
2. 9 turns of 16 AWG wire on Micrometals T50-8/90 core.

## Applications

## Increasing the Clock Current

The RC5055 can produce as much as 100 mA of current at 2.5 V for powering the motherboard's clock chips. If additional current capability is required, an external PNP transistor may be used to enhance the current to 600 mA or more, as
shown in Figure 2. This circuit also provides a measure of current limit by letting the first 100 mA of current be sourced through the $6.8 \Omega$ resistor, so that if too much collector, and thus base, current is demanded, the RC5055 cuts off the drive to the base.


Figure 2. Boosting the Clock Current

Table 2. Output Voltage Table

| PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE | PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO |  | VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 1 | 1 | 1 | 1 | 1.30 | 1 | 1 | 1 | 1 | 1 | 2.0 |
| 0 | 1 | 1 | 1 | 0 | 1.35 | 1 | 1 | 1 | 1 | 0 | 2.1 |
| 0 | 1 | 1 | 0 | 1 | 1.40 | 1 | 1 | 1 | 0 | 1 | 2.2 |
| 0 | 1 | 1 | 0 | 0 | 1.45 | 1 | 1 | 1 | 0 | 0 | 2.3 |
| 0 | 1 | 0 | 1 | 1 | 1.50 | 1 | 1 | 0 | 1 | 1 | 2.4 |
| 0 | 1 | 0 | 1 | 0 | 1.55 | 1 | 1 | 0 | 1 | 0 | 2.5 |
| 0 | 1 | 0 | 0 | 1 | 1.60 | 1 | 1 | 0 | 0 | 1 | 2.6 |
| 0 | 1 | 0 | 0 | 0 | 1.65 | 1 | 1 | 0 | 0 | 0 | 2.7 |
| 0 | 0 | 1 | 1 | 1 | 1.70 | 1 | 0 | 1 | 1 | 1 | 2.8 |
| 0 | 0 | 1 | 1 | 0 | 1.75 | 1 | 0 | 1 | 1 | 0 | 2.9 |
| 0 | 0 | 1 | 0 | 1 | 1.80 | 1 | 0 | 1 | 0 | 1 | 3.0 |
| 0 | 0 | 1 | 0 | 0 | 1.85 | 1 | 0 | 1 | 0 | 0 | 3.1 |
| 0 | 0 | 0 | 1 | 1 | 1.90 | 1 | 0 | 0 | 1 | 1 | 3.2 |
| 0 | 0 | 0 | 1 | 0 | 1.95 | 1 | 0 | 0 | 1 | 0 | 3.3 |
| 0 | 0 | 0 | 0 | 1 | 2.00 | 1 | 0 | 0 | 0 | 1 | 3.4 |
| 0 | 0 | 0 | 0 | 0 | 2.05 | 1 | 0 | 0 | 0 | 0 | 3.5 |

Note:

1. $0=$ connected to $G N D$ or VSS, $1=$ OPEN

## Package Dimensions

## 24-pin SSOP package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | . 078 | - | 2.00 |  |
| A1 | . 002 | - | 0.05 | - |  |
| A2 | . 065 | . 073 | 1.65 | 1.85 |  |
| b | . 010 | . 015 | 0.22 | 0.38 | 5 |
| c | . 0035 | . 010 | 0.09 | 0.25 | 5 |
| D | . 311 | . 335 | 7.90 | 8.50 | 2, 4 |
| E | . 291 | . 323 | 7.40 | 8.20 |  |
| E1 | . 197 | . 220 | 5.00 | 5.60 | 2 |
| e | . 026 BSC |  | 0.65 BSC |  |  |
| L | . 022 | . 037 | 0.55 | 0.95 | 3 |
| N | 24 |  | 24 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .006 inch ( 0.15 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" and "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## 24-pin . 300 mil SOIC package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 599 | . 614 | 15.20 | 15.60 | 2 |
| E | . 290 | . 299 | 7.36 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 020 | 0.25 | 0.51 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 24 |  | 24 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Notes

## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5055G | 24 pin SSOP |
| RC5055M | 24 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5056

## Programmable Synchronous DC-DC Converter Controller for Low Voltage Microprocessors and Vtt Linear Regulator

## Features

- Current Sensing is achieved using MOSFET RDS(ON)
- Programmable output from 1.3 V to 3.5 V using an integrated 5-bit DAC
- $85 \%$ efficiency typical at full load
- Adjustable operation from 50 KHz to 1 MHz
- Integrated Power Good and Enable/Soft Start functions
- Overvoltage protection pin controls external SCR
- Short circuit protection with current limiting
- Drives N-channel MOSFETs
- 20 pin SSOP and SOIC package
- Meets Intel Pentium II specifications using minimum number of external components
- On board LDO for GTL termination
- On board LDO for Clock power supply
- TTL Compatible inputs


## Applications

- Power supply for Pentium ${ }^{\circledR}$ II
- VRM for Pentium II processor
- Programmable step-down power supply


## Block Diagram

## Description

The RC5056 is a synchronous mode DC-DC controller IC which provides an accurate, programmable output voltage for all Pentium II CPU applications. The RC5056 uses a 5-bit D/A converter to program the output voltage from 1.3 V to 3.5 V . The RC5056 uses a high level of integration to deliver load currents in excess of 17 A from a 5 V source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range, and the internal oscillator can be programmed from 50 KHz to 1 MHz for additional flexibility in choosing external components. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components. The RC5056 also offers integrated functions including Power Good, Output Enable/ Soft Start, over-voltage protection and current limiting. The linear regulator is also specified at $1 \%$ precision.


## Pin Assignments

|  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| OCSET | 1 | 20 |  | VSEN |
| SS | 2 | 19 |  | OVP/RT |
| GATE1 | 3 | 18 |  | PGND |
| FB1 | 4 | 17 |  | LGATE |
| VID0 | 5 | 16 |  | VCC |
| VID1 | 6 | 15 |  | UGATE |
| VID2 | 7 | 14 |  | PHASE |
| VID3 | 8 | 13 |  | PGOOD |
| VID4 | 9 | 12 |  | GNDA |
| COMP | 10 | 11 |  | FB |
|  |  | 56-02 |  |  |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 20 | VSEN | This pin is connected to the converter's output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. |
| 1 | OCSET | Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. An internal $200 \mu \mathrm{~A}$ current source (locs) and the upper MOSFET RDS(ON) set the converter peak over-current trip point: $\mathrm{I}_{\text {PEAK }}=\frac{\mathrm{I}_{\mathrm{OCS}} \bullet \mathrm{R}_{\mathrm{OCSET}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$ |
| 2 | SS | Soft Start. A capacitor from this point to ground together with an internal $10 \mu \mathrm{~A}$ will cause the output duty cycle to increase slowly |
| 3 | GATE1 | First LDO Error Amplifier Output. |
| 4 | FB1 | First LDO Error Amplifier Inverting Input. When FB1 and GATE1 are tied together the Output Voltage = Vref |
| 5-9 | VID0-4 | DAC inputs. Used to adjust the output voltage to the voltage required by the processor. |
| 10 | COMP | PWM Loop Error Amplifier output. |
| 11 | FB | PWM Loop Voltage Feedback. Inverting input of Error Amplifier. |
| 12 | GND | Signal Ground. |
| 13 | PGOOD | Power good. This pin is pulled low when the converter output is not within $10 \%$ of the Dacout reference voltage. |
| 14 | PHASE | Connect the PHASE to the upper MOSFET source. |
| 15 | UGATE | Upper MOSFET gate driver |
| 16 | VCC | 12V bias supply. |
| 17 | LGATE | Low MOSFET gate driver. |
| 18 | PGND | Power ground. |
| 19 | OVP/RT | Over-voltage Protection. This pin drives an external SCR. $\begin{array}{ll} \mathrm{F}_{\mathrm{S}}=200 \mathrm{kHz}+\frac{5 \times 10^{6}[\mathrm{KHz} \times \mathrm{Kohm}]}{\mathrm{R}_{T}[\mathrm{Kohm}]} & \left(\mathrm{R}_{\mathrm{T}} \text { to } \mathrm{GND}\right) \\ \mathrm{F}_{\mathrm{S}}=200 \mathrm{kHz}-\frac{4 \times 10^{7}[\mathrm{KHz} \times \text { Kohm }]}{\mathrm{R}_{T}[\mathrm{Kohm}]} & \left(\mathrm{R}_{\mathrm{T}} \text { to } 12 \mathrm{~V}\right) \end{array}$ |

## Absolute Maximum Ratings

| Parameter | Min. | Max. |
| :--- | :---: | :---: |
| Power Input Voltage, Vin |  | 6 V |
| Supply Voltage Vcc |  | 13.5 V |
| Boot Voltage, VBOOT-VPHASE |  | 13.5 V |
| I/O Voltages | GND-0.3V | Vcc+0.3V |
| ESD Classification |  | Class 2 |

## Operating Conditions

| Parameter | Min. | Max. |
| :--- | :---: | :---: |
| Supply Voltage | $+12 \mathrm{~V}-10 \%$ | $+12+10 \%$ |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| Junction Temperature | $0^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |

## Thermal Information

| Parameter | Conditions | Min. | Typ. | Max. |
| :--- | :--- | :--- | :---: | :---: |
| Thermal Resistance <br> SOIC 24 pin package | With TBD in ${ }^{2}$ of Copper |  |  |  |
| Maximum Junction Temperature | Plastic Package |  |  | $150^{\circ} \mathrm{C}$ |
| Storage Temperature |  | $-65^{\circ} \mathrm{C}$ |  | $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature | Soldering 10 Seconds |  |  | $300^{\circ} \mathrm{C}$ |

## Electrical Specifications

(VCC=12V, FOSC $=200 \mathrm{KHz}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit in figure 1 , unless otherwise noted)

| Parameter | Symbol | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM Section |  |  |  |  |  |  |
| VCC Supply Current |  |  |  |  |  |  |
| Nominal Supply | ICC | UGATE and LGATE Open | - | 22 | - | mA |
| Power-On Reset |  |  |  |  |  |  |
| Rising VCC Threshold |  | VOCSET $=4.5 \mathrm{~V}$ | - | - | 10.4 | V |
| Falling VCC Threshold |  | $\mathrm{VOCSET}=4.5 \mathrm{~V}$ | 8.8 | - | - | V |
| Rising Vocset Threshold |  |  | - | 1.26 | - | V |
| Oscillator |  |  |  |  |  |  |
| Free Running Frequency | FS | RT = OPEN | 185 | 200 | 215 | kHz |
| Total Variation |  | $6 \mathrm{k} \Omega<\mathrm{RT}$ to GND < 200k $\Omega$ | -15 | - | +15 | \% |
| Ramp Amplitude | $\Delta \mathrm{VOSC}$ | RT = OPEN | - | 1.9 | - | VP-P |
| Reference and DAC |  |  |  |  |  |  |
| DACOUT Voltage Accuracy |  |  | -1.0 | - | +1.0 | \% |
| Error Amplifier |  |  |  |  |  |  |
| DC Gain | ADC |  | - | 88 | - | dB |
| Gain-Bandwidth Product | GBW |  | - | 15 | - | MHz |
| Slew Rate | SR | COMP = 10pF | - | 6 | - | V/ $\mu \mathrm{s}$ |

Electrical Specifications (continued)
(VCC=12V, FOSC $=200 \mathrm{KHz}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ using circuit in figure 1 , unless otherwise noted)

| Parameter | Symbol | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gate Driver |  |  |  |  |  |  |
| Upper Gate Source Current | IUGATE | VBOOT - VPHASE $=12 \mathrm{~V}$ | 350 | 500 | - | mA |
| Upper Gate Sink Current | IUGATE | VUGATE - VPHASE $=1 \mathrm{~V}$ | - | 100 | - | mA |
| Lower Gate Source Current | ILGATE | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VLGATE}=6 \mathrm{~V}$ | 350 | 450 | - | mA |
| Lower Gate Sink Current | ILGATE | VUGATE - VPHASE $=1 \mathrm{~V}$ | - | 100 | - | mA |
| Protection |  |  |  |  |  |  |
| Over-Voltage Trip (VSEN/DACOUT) |  |  | - | 115 | 120 | \% |
| OCSET Current Source | IOCSET | VOCSET $=4.5 \mathrm{VDC}$ | 170 | 200 | 230 | $\mu \mathrm{A}$ |
| OVP Sourcing Current | IOVP | VSEN $=5.5 \mathrm{~V}$; VOVP $=0 \mathrm{~V}$ | 60 | - | - | mA |
| Soft Start Current | ISS |  | - | 10 | - | $\mu \mathrm{A}$ |
| Power Good |  |  |  |  |  |  |
| Upper Threshold (VSEN /DACOUT) |  | VSEN Rising | 106 | - | 111 | \% |
| Lower Threshold (VSEN /DACOUT) |  | VSEN Falling | 89 | - | 94 | \% |
| Hysteresis (VSEN /DACOUT) |  | Upper and Lower Threshold | - | 2 | - | \% |
| PGOOD Voltage Low | VPGOOD | IPGOOD $=-5 \mathrm{~mA}$ | - | 0.5 | - | V |
| Adjustable Linear Regulator |  |  |  |  |  |  |
| Output Voltage |  | Set by external resistors | 1.3 |  |  | V |
| Output Voltage Precision |  | $\begin{aligned} & \text { ILOAD }=50 \mathrm{mAto} 5.4 \mathrm{~A} \\ & \mathrm{VCC}=12 \mathrm{~V} \pm 10 \% \\ & \mathrm{TA}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C} \\ & \mathrm{R} 1=\mathrm{TBD} \\ & \mathrm{R} 2=\mathrm{TBD} \end{aligned}$ | -2 |  | +2 | \% |
| Controller Output Current | GATE 1 |  | 20 |  |  | mA |
| Output Transient Tolerance |  | 50mA to 4.4 Amp Set by ESR of output caps | -135 |  | 135 | mV |
| Bias Current | FB 1 |  |  | 1 |  | $\mu \mathrm{A}$ |
| Feedback Voltage | FB 1 |  |  | 1265 |  | mV |



Figure 1. Pentium II DC-DC Converter
Table 1. Bill of Materials for Figure 1

| Item | Quantity | Manufacturer | Part Number | Description |
| :---: | :---: | :---: | :---: | :---: |
| C0 | 6 | Sanyo | MV-GX | $1000 \mu \mathrm{~F} 6.3$ WVDC |
| C1 | 5 | Sanyo | MV-GX | $330 \mu$ F 25 WVDC |
| C3 | 2 | Sanyo | 10MV1200GX | $1200 \mu \mathrm{~F} 10$ WVDC |
| R1 | 1 | Generic |  | $182 \Omega 1 \%$ |
| R2 | 2 | Generic |  | 1 K 1\% |
| L1 | 1 | Micrometals | Core:T50-52 | 5 Turns of 18 AWG Copper Wire |
| L2 | 1 | Micrometals | Core:T50-52B | 5 Turns of 16 AWG Copper Wire |
| D1 | 1 | Generic | 1N4148 | Diode |
| D2 | 1 | Motorola | MBR340 | Schottky Diode |
| Q1, Q2 | 2 | Fairchild Semiconductor | NDB7030L | Power MOSFET |
| Q3 | 1 | Fairchild Semiconductor | NDB4050 | MOSFET RDS(ON) $=1 \Omega$ |

The output voltage of a RC5056 converter is programmed to discrete levels between 1.3 VDC and 3.5 VDC . The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a 5-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 2 specifies the DACOUT voltage for the 32 combinations of open or short connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before
changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the overvoltage protection. The DAC function is a precision non-inverting summation amplifier shown in Figure 2. The resistor values shown are only approximations of the actual precision values used. Grounding any combination of the VID pins increases the DACOUT voltage. The 'open' circuit voltage on the VID pins is the band gap reference voltage, 1.26 V .

Table 2. Output Voltage Table

| PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE | PIN NAME |  |  |  |  | NOMINAL OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO |  | VID4 | VID3 | VID2 | VID1 | VIDO |  |
| 0 | 1 | 1 | 1 | 1 | 1.30 | 1 | 1 | 1 | 1 | 1 | 2.0 |
| 0 | 1 | 1 | 1 | 0 | 1.35 | 1 | 1 | 1 | 1 | 0 | 2.1 |
| 0 | 1 | 1 | 0 | 1 | 1.40 | 1 | 1 | 1 | 0 | 1 | 2.2 |
| 0 | 1 | 1 | 0 | 0 | 1.45 | 1 | 1 | 1 | 0 | 0 | 2.3 |
| 0 | 1 | 0 | 1 | 1 | 1.50 | 1 | 1 | 0 | 1 | 1 | 2.4 |
| 0 | 1 | 0 | 1 | 0 | 1.55 | 1 | 1 | 0 | 1 | 0 | 2.5 |
| 0 | 1 | 0 | 0 | 1 | 1.60 | 1 | 1 | 0 | 0 | 1 | 2.6 |
| 0 | 1 | 0 | 0 | 0 | 1.65 | 1 | 1 | 0 | 0 | 0 | 2.7 |
| 0 | 0 | 1 | 1 | 1 | 1.70 | 1 | 0 | 1 | 1 | 1 | 2.8 |
| 0 | 0 | 1 | 1 | 0 | 1.75 | 1 | 0 | 1 | 1 | 0 | 2.9 |
| 0 | 0 | 1 | 0 | 1 | 1.80 | 1 | 0 | 1 | 0 | 1 | 3.0 |
| 0 | 0 | 1 | 0 | 0 | 1.85 | 1 | 0 | 1 | 0 | 0 | 3.1 |
| 0 | 0 | 0 | 1 | 1 | 1.90 | 1 | 0 | 0 | 1 | 1 | 3.2 |
| 0 | 0 | 0 | 1 | 0 | 1.95 | 1 | 0 | 0 | 1 | 0 | 3.3 |
| 0 | 0 | 0 | 0 | 1 | 2.00 | 1 | 0 | 0 | 0 | 1 | 3.4 |
| 0 | 0 | 0 | 0 | 0 | 2.05 | 1 | 0 | 0 | 0 | 0 | 3.5 |

Note:

1. $0=$ connected to $G N D$ or VSS, $1=$ OPEN

## Absolute Maximum Ratings

| Power Input Voltage, Vin | 6 V |
| :--- | :---: |
| Supply Voltage Vcc | 13.5 V |
| Vcc or I/O Voltage | Vcc+0.3V |
| ESD Classification | Class 2 |

## Package Dimensions

## 20-pin SOIC package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A 1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .029 | 0.25 | 0.75 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | 0 | $0^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5056M | 20 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5057

## High Performance Programmable Synchronous DC-DC Controller for Low Voltage Mic roprocessors

## Features

- Programmable output from 1.3 V to 3.5 V using an integrated 5-bit DAC
- Remote sense
- Active Droop
- $85 \%$ efficiency typical at full load
- Integrated Power Good and Enable/Soft Start functions
- Drives N-channel MOSFETs
- Overcurrent protection using MOSFET sensing
- 16 pin SOIC package
- Meets Intel Pentium II specifications using minimum number of external components


## Applications

- Power supply for Pentium ${ }^{\circledR}$ II \& III
- VRM for Pentium II \& III processor
- Telecom line cards
- Routers, switches \& hubs
- Programmable step-down power supply


## Description

The RC5057 is a synchronous mode DC-DC controller IC which provides a highly accurate, programmable output voltage for all Pentium II \& III CPU applications and other high-performance processors. The RC5057 features remote voltage sensing, adjustable current limit, and active droop for optimal converter transient response. The RC5057 uses a 5-bit D/A converter to program the output voltage from 1.3 V to 3.5 V . The RC5057 uses a high level of integration to deliver load currents in excess of 16 A from a 5 V source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range. An onboard precision low TC reference achieves tight tolerance voltage regulation without expensive external components, while active droop permits exact tailoring of voltage for the most demanding load transients. The RC5057 also offers integrated functions including Power Good, Output Enable/ Soft Start and current limiting, and is available in a 16 pin SOIC package.

## Block Diagram



## Pin Assignments



Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :--- |
| 1 | ENABLE/SS | $\begin{array}{l}\text { Output Enable/Softstart. A logic LOW on this pin will disable the output. An } \\ \text { internal current source allows for open collector control. This pin also doubles as } \\ \text { soft start. }\end{array}$ |
| 2 | PWRGD | $\begin{array}{l}\text { Power Good Flag. An open collector output that will be logic LOW if the output } \\ \text { voltage is not within } \pm 12 \% \text { of the nominal output voltage setpoint. }\end{array}$ |
| 3 | IFB | $\begin{array}{l}\text { Current Feedback. Pin 3 is used in conjunction with pin 10, as the input for the } \\ \text { current feedback control loop. Layout of these traces is critical to system } \\ \text { performance. See Application Information for details. }\end{array}$ |
| 4 | VFB | $\begin{array}{l}\text { Voltage Feedback. Pin 4 is used as the input for the voltage feedback control } \\ \text { loop. See Application Information for details regarding correct layout. }\end{array}$ |
| 5 | VCCA | $\begin{array}{l}\text { Analog VCC. Connect to system 5V supply and decouple with a 0.1 }\end{array}$ |
| capacitor. ceramic |  |  |$\}$| GNDP |
| :--- |
| 7 |
| 8 |
| 9 |
| Power Ground. Return pin for high currents flowing in pin 8 (VCCP). Connect to |
| a low impedance ground. |

## Absolute Maximum Ratings

| Supply Voltages VCCA, VCCP to GND | 13.5 V |
| :--- | :---: |
| Supply Voltages (VCCP, Charge Pump) | 18 V |
| Voltage Identification Code Inputs, VID0-VID4 | VCCA |
| Junction Temperature, $\mathrm{T}_{\mathrm{J}}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ | 750 mW |
| Thermal Resistance Junction-to-case, $\Theta_{\mathrm{JC}}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ |

Recommended Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage VCCA |  | 4.75 | 5 | 5.25 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| Ambient Operating Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Driver Supply, VCCP |  | 11.4 | 12 | 13.2 | V |

Electrical Specifications $\left(\mathrm{V}_{\mathrm{CCA}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=2.0 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1, unless otherwise noted.)

The $\bullet$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 18 |  | A |
| Initial Voltage Setpoint | $\begin{array}{r} \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.400 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & \hline 2.394 \\ & 2.000 \\ & 1.550 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.424 \\ & 2.020 \\ & 1.565 \end{aligned}$ | $\begin{aligned} & 2.454 \\ & 2.040 \\ & 1.580 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Temperature Drift | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C}, \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} \end{gathered}$ | $\bullet$ |  | $\begin{aligned} & +8 \\ & +6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Line Regulation | $\mathrm{V}_{\text {CCA }}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V}$ | - |  | $\pm 2$ |  | mV |
| Internal Droop ${ }^{3}$ | $\mathrm{V}_{\text {OUT }}$ at $\mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}$ to $\mathrm{I}_{\text {max }}$ |  | -44 | -40 | -36 | mV |
| Output Ripple | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{I}_{\text {LOAD }}=\mathrm{I}_{\text {max }}$ |  |  | 11 |  | mVpk |
| Total Output Variation, Steady State ${ }^{1}$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=2.000 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V}^{3} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.940 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & 2.070 \\ & 1.590 \end{aligned}$ | V |
| Total Output Variation, Transient ${ }^{2}$ | $\begin{aligned} & \hline \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A} \text { to } \mathrm{I}_{\text {max }}, \mathrm{V}_{\text {OUT }} \\ & \mathrm{V}_{\text {OUT }}=1.0000 \mathrm{~V} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.900 \\ & 1.480 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2.100 \\ & 1.590 \\ & \hline \end{aligned}$ | V |
| Short Circuit Detect Current |  | - | 45 |  | 60 | $\mu \mathrm{A}$ |
| Efficiency | $\mathrm{I}_{\text {LOAD }}=\mathrm{I}_{\text {max }}, \mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  |  | 85 |  | \% |
| Output Driver Rise \& Fall Time | See Figure 4 for $t_{R}$ and $t_{F}$ |  |  | 50 |  | nsec |
| Output Driver Deadtime | See Figure 7 for $\mathrm{t}_{\text {DT }}$ |  |  | 50 |  | nsec |
| Oscillator Frequency |  | - | 255 | 300 | 345 | kHz |
| Duty Cycle |  |  | 0 |  | 100 | \% |
| PWRGD Threshold | Logic HIGH Logic LOW | $\bullet$ | $\begin{aligned} & 93 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 107 \\ & 112 \end{aligned}$ | \% $\mathrm{V}_{\text {out }}$ |
| $\mathrm{V}_{\text {CCA }}$ UVLO |  | - | 3.74 | 4 | 4.26 | V |
| $\mathrm{V}_{\text {CCP }}$ UVLO |  | - | 7.65 | 8.5 | 9.35 | V |
| $\mathrm{V}_{\text {CCA }}$ Supply Current |  |  |  | 19 |  | mA |
| $\mathrm{V}_{\text {CCP }}$ Supply Current ${ }^{4}$ |  |  |  | 40 |  | mA |
| Soft Start Current |  | - | 5 | 10 | 17 | $\mu \mathrm{A}$ |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, Droop, Output Ripple and Output Temperature Drift and is measured at the converter's VFB sense point.
2. As measured at the converter's VFB sense point. For motherboard applications, the PCB layout should exhibit no more than $0.5 \mathrm{~m} \Omega$ trace resistance between the converter's output capacitors and the CPU. Remote sensing should be used for optimal performance.
3. Using the VFB pin for remote sensing of the converter's output at the load, the converter will be in compliance with Intel's VRM 8.4 specification of $+50,-80 \mathrm{mV}$. If Intel specifications on maximum plane resistance from the converter's output capacitors to the CPU are met, the specification of $+40,-70 \mathrm{mV}$ at the capacitors will also be met.
4. Includes gate current.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

## Note:

1. $0=$ processor pin is tied to GND.

1 = processor pin is open.

Typical Operating Characteristics $\left(\mathrm{V}_{\mathrm{CCA}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 , unless otherwise noted.)






## Typical Operating Characteristics (continued)



Time ( $1 \mu \mathrm{~s} /$ division)


Time ( $100 \mu \mathrm{~s} / \mathrm{div}$ )



## Typical Operating Characteristics (continued)



Time ( $10 \mathrm{~ms} /$ division)


Temperature $\left({ }^{\circ} \mathrm{C}\right)$

## Application Circuit



Figure 1. Application Circuit for Katmai, Mendocino, and Some Coppermine Processors
(Worst Case Analyzed! See Appendix for Details)

Table 2. RC5057 Application Bill of Materials for Intel Pentium II \& III Processors
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX <br> TAJB475M010R5 | 1 | 4.7رF, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | * | 1200رF, 10V Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | * | 1500^F, 6.3V Electrolytic | ESR $\leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | DCR ~ $6 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | 1.3 $\mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1 | Fairchild FDP6030L or FDB6030L | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON},}=20 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note } 2 . \end{aligned}$ |
| Q2 | Fairchild FDP7030BL or FDB7030BL | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON},}=10 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note 2. } \end{aligned}$ |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | * |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| U1 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { RC5057M } \end{aligned}$ | 1 | DC/DC Controller |  |

*See Table 3.

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.

Table 3. Recommended Values for CPU-based Applications

| Processor | Chipset | C $_{\text {IN }}$ | CouT $^{*}$ | R5 (K $\Omega$ ) |
| :--- | :--- | :---: | :---: | :---: |
| Coppermine | Whitney | 3 | 4 | 8.45 |
| Katmai | Camino | 4 | 6 | 13.0 |
| Mendocino | Whitney | 4 | 5 | 11.3 |
| Katmai | BX | 5 | 6 | 11.8 |

*Output capacitance requirements depend critically on layout and processor type. Consult Application Bulletin AB-14 for details. See the Appendix to this datasheet for the method of calculation of these components. Pin 4 must be used to remote sense the voltage at the processor to achieve the specified performance.


Figure 2. Application Circuit for Coppermine/Camino Processors (Worst Case Analyzed! See Appendix for Details)

Table 4. RC5057 Application Bill of Materials for Coppermine/Camino Processors
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | $\begin{aligned} & \hline \text { AVX } \\ & \text { TAJB475M010R5 } \end{aligned}$ | 1 | 4.7 F , 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | Sanyo 10MV1200GX | 3 | $\begin{aligned} & \text { 1200 } \mathrm{F}, 10 \mathrm{~V} \\ & \text { Electrolytic } \end{aligned}$ | $\mathrm{I}_{\mathrm{RMS}}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | Sanyo 6MV1500GX | 10 | $1500 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ <br> Electrolytic | $E S R \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| D2 | Fairchild 1N4148 | 1 | Signal Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | DCR ~ 6m $\Omega$ See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1 | Fairchild FDP6030L or FDB6030L | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note 2. } \end{aligned}$ |
| Q2 | Fairchild FDP7030BL or FDB7030BL | 1 | N-Channel MOSFET (TO-220 or TO-263) | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=10 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \\ & \text { See Note 2. } \end{aligned}$ |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | $2.80 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R7 | N/A | 1 | $1.8 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| R8 | Any | 1 | $2.1 \Omega$ |  |
| R9 | Any | 1 | $1 \mathrm{~K} \Omega$ |  |
| R10 | $\begin{aligned} & \hline \text { Dale } \\ & \text { WSL-2512-. } 01 \Omega \end{aligned}$ | 1 | 10m $\Omega$, 1W Resistor |  |
| U1 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { RC5057M } \end{aligned}$ | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.


Figure 3. Application Circuit for Coppermine/Camino Processors
(Typical Design)

Table 5. RC5057 Application Bill of Materials for Coppermine/Camino Processors
(Typical Design)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | $\begin{aligned} & \hline \text { AVX } \\ & \text { TAJB475M010R5 } \end{aligned}$ | 1 | 4.7 F F, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| $\mathrm{C}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | 3 | 1200 F , 10V Electrolytic | $\mathrm{I}_{\mathrm{RMS}}=2 \mathrm{~A}$ |
| Cout | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | 8 | 1500 $\mu$ F, 6.3V Electrolytic | $E S R \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 3A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 10 \mathrm{~A}$ Inductor | $\text { DCR ~ } 6 \mathrm{~m} \Omega$ <br> See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1-2 | Fairchild FDP6030L or FDB6030L | 2 | N-Channel MOSFET (TO-220 or TO-263) | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \mathrm{VG}_{\mathrm{S}}=4.5 \mathrm{~V}$ See Note 2. |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | $6.24 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R7 | N/A | 1 | $3.0 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| U1 | Fairchild RC5057M | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \mathrm{W}$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletin AB-8.

## Test Parameters



Figure 4. Output Drive Timing Diagram

## Application Information

## The RC5057 Controller

The RC5057 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5057 can be configured to deliver more than 16A of output current, as appropriate for the Katmai and Coppermine and other processors. The RC5057 functions as a fixed frequency PWM step down regulator.

## Main Control Loop

Refer to the RC5057 Block Diagram on page 1. The RC5057 implements "summing mode control", which is different from both classical voltage-mode and current-mode control. It provides superior performance to either by allowing a large converter bandwidth over a wide range of output loads.

The control loop of the regulator contains two main sections: the analog control block and the digital control block. The analog section consists of signal conditioning amplifiers feeding into a comparator which provides the input to the digital control block. The signal conditioning section accepts input from the IFB (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The first, the voltage control path, amplifies the difference between the VFB signal and the reference voltage from the DAC and presents the output to one of the summing amplifier inputs. The second, current control path, takes the difference between the IFB and SW pins when the high-side MOSFET is on, reproducing the voltage across the MOSFET and thus the input current; it presents the resulting signal to another input of the summing amplifier. These two signals are then summed together. This output is then presented to a comparator looking at the oscillator ramp, which provides the main PWM control signal to the digital control block.

The digital control block takes the analog comparator input and the main clock signal from the oscillator to provide the appropriate pulses to the HIDRV and LODRV output pins. These two outputs control the external power MOSFETs.

There is an additional comparator in the analog control section whose function is to set the point at which the RC5057 current limit comparator disables the output drive signals to the external power MOSFETs.

## High Current Output Drivers

The RC5057 contains two identical high current output drivers that utilize high speed bipolar transistors in a push-pull configuration. The drivers' power and ground are separated from the chip's power and ground for switching noise immunity. The power supply pin, VCCP, is supplied from an external 12 V source through a series resistor. The resulting voltage is sufficient to provide the gate to source drive to the external MOSFETs required in order to achieve a low $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}$.

## Internal Voltage Reference

The reference included in the RC5057 is a precision band-gap voltage reference. Its internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Based on the reference is the output from an integrated 5-bit DAC. The DAC monitors the 5 voltage identification pins, VID0-4. When the VID4 pin is at logic HIGH, the DAC scales the reference voltage from 2.0 V to 3.5 V in 100 mV increments. When VID4 is pulled LOW, the DAC scales the reference from 1.30 V to 2.05 V in 50 mV increments. All VID codes are available, including those below 1.80 V .

## Power Good (PWRGD)

The RC5057 Power Good function is designed in accordance with the Pentium II \& III DC-DC converter specifications and provides a continuous voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage deviate more than $\pm 12 \%$ of its nominal setpoint. The output is guaranteed open-collector high when the power supply voltage is within $\pm 7 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5057.

## Output Enable/Soft Start (ENABLE/SS)

The RC5057 will accept an open collector/TTL signal for controlling the output voltage. The low state disables the output voltage. When disabled, the PWRGD output is in the low state.

Even if an enable is not required in the circuit, this pin should have attached a capacitor (typically 100 nF ) to softstart the switching.

## Over-Voltage Protection

The RC5057 constantly monitors the output voltage for protection against over-voltage conditions. If the voltage at the VFB pin exceeds the selected program voltage, an over-voltage condition is assumed and the RC5057 disables the output drive signal to the external high-side MOSFET. The DC-DC converter returns to normal operation after the fault has been removed. If it is desired to have an active over-voltage protection circuit, the RC5052, which includes all the features of the RC5057, may be chosen instead of the RC5057.

## Oscillator

The RC5057 oscillator section uses a fixed frequency of operation of 300 KHz . If it is desired to adjust this frequency for reasons of efficiency or component size, the RC5052, which includes all of the features of the RC5057, may be chosen instead of the RC5057.

## Design Considerations and Component Selection

Additional information on design and component selection may be found in Fairchild's Application Note 57.

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}<20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$ rated
- Power package with low Thermal Resistance
- Drain-Source voltage rating $>15 \mathrm{~V}$.

The on-resistance (RDS,ON) is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation within the MOSFET and therefore significantly affects the efficiency of the DC-DC Converter. For details and a spreadsheet on MOSFET selection, refer to Applications Bulletin AB-8.

## Inductor Selection

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed minimum to maximum range in order to either minimize ripple or maximize transient performance. The first order equation (close approximation) for minimum inductance is:

$$
L_{\text {min }}=\frac{\left(V_{\text {in }}-V_{\text {out }}\right)}{f} \times \frac{V_{\text {out }}}{V_{\text {in }}} \times \frac{E S R}{V_{\text {ripple }}}
$$

where:
$\mathrm{V}_{\text {in }}=$ Input Power Supply
$\mathrm{V}_{\text {out }}=$ Output Voltage
$\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
$\mathrm{ESR}=$ Equivalent series resistance of all output capacitors in parallel
$\mathrm{V}_{\text {ripple }}=$ Maximum peak to peak output ripple voltage budget.
The first order equation for maximum allowed inductance is:

$$
\mathrm{L}_{\max }=2 \mathrm{C}_{0} \frac{\left(\mathrm{~V}_{\text {in }}-\mathrm{V}_{\text {out }}\right) \mathrm{D}_{\mathrm{m}} \mathrm{~V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{pp}}{ }^{2}}
$$

where:
$\mathrm{C}_{\mathrm{o}}=$ The total output capacitance
$\mathrm{I}_{\mathrm{pp}}=$ Maximum to minimum load transient current
$\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
$\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually $95 \%$ ).

Some margin should be maintained away from both Lmin and $\mathrm{L}_{\text {max }}$. Adding margin by increasing L almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{\mathrm{o}}$, which must be increased to increase L . Adding margin by decreasing L can be done by purchasing capacitors with lower ESR. The RC5057 provides significant cost savings for the newer CPU systems that typically run at high supply current.

## RC5057 Short Circuit Current Characteristics

The RC5057 protects against output short circuit by turning off both the high-side and low-side MOSFETs and resetting softstart. The short circuit limit is set with the $\mathrm{R}_{\mathrm{S}}$ resistor, as given by the formula

$$
R_{S}=\frac{I_{S C} \times R_{D S} \text { on }}{I_{\text {Detect }}}
$$

with $\mathrm{I}_{\text {Detect }} \approx 50 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SC}}$ the desired current limit, and $\mathrm{R}_{\mathrm{DS}, \text { on }}$ the high-side MOSFET's on resistance. Remember to make the $\mathrm{R}_{\mathrm{S}}$ large enough to include the effects of initial tolerance and temperature variation on the MOSFET's $\mathrm{R}_{\mathrm{DS} \text {,on }}$. However, the value of $\mathrm{R}_{\mathrm{S}}$ should be less than $10 \mathrm{~K} \Omega$. If a greater value is necessary, a lower $\mathrm{R}_{\mathrm{DS} \text {, on }}$ MOSFET should be used instead. Alternately, use of a sense resistor in series with the source of the MOSFET, as shown in Figure 6, eliminates this source of inaccuracy in the current limit. Note the addition of the diode, which is necessary for proper operation of this circuit.

As an example, Figure 5 shows the typical characteristic of the DC-DC converter circuit with an FDB6030L high-side $\operatorname{MOSFET}\left(\mathrm{R}_{\mathrm{DS}}=20 \mathrm{~m} \Omega\right.$ maximum at $25^{\circ} \mathrm{C} * 1.25$ at $75^{\circ} \mathrm{C}=$ $25 \mathrm{~m} \Omega$ ) and a $8.2 \mathrm{~K} \Omega \mathrm{R}_{\mathrm{S}}$.


Figure 5. RC5057 Short Circuit Characteristic
The converter exhibits a normal load regulation characteristic until the voltage across the MOSFET exceeds the internal short circuit threshold of $50 \mu \mathrm{~A} * 8.2 \mathrm{~K} \Omega=410 \mathrm{mV}$, which occurs at $410 \mathrm{mV} / 25 \mathrm{~m} \Omega=16.4 \mathrm{~A}$. (Note that this current limit level can be as high as $410 \mathrm{mV} / 15 \mathrm{~m} \Omega=27 \mathrm{~A}$, if the MOSFET
has typical $\mathrm{R}_{\mathrm{DS} \text {,on }}$ rather than maximum, and is at $25^{\circ} \mathrm{C}$. This is the reason for using the external sense resistor.) At this point, the internal comparator trips and signals the controller to discharge the softstart capacitor. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. With a $40 \mathrm{~m} \Omega$ output short, the voltage is reduced to $16.4 \mathrm{~A} * 40 \mathrm{~m} \Omega=650 \mathrm{mV}$. The output voltage does not return to its nominal value until the output current is reduced to a value within the safe operating range for the DC-DC converter.


Figure 6. Precision Current Sensing

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, D1, which is used as a free-wheeling diode to assure that the body-diode in Q2 does not conduct when the upper MOSFET is turning off and the lower MOSFET is turning on. It is undesirable for this diode to conduct because its high forward voltage drop and long reverse recovery time degrades efficiency, and so the Schottky provides a shunt path for the current. Since this time duration is very short, the selection criterion for the diode is that the forward voltage of the Schottky at the output current should be less than the forward voltage of the MOSFET's body diode.

## Output Filter Capacitors

The output bulk capacitors of a converter help determine its output ripple voltage and its transient response. It has already been seen in the section on selecting an inductor that the ESR helps set the minimum inductance, and the capacitance value helps set the maximum inductance. For most converters, however, the number of capacitors required is determined by the transient response and the output ripple voltage, and these are determined by the ESR and not the capacitance value. That is, in order to achieve the necessary ESR to meet the transient and ripple requirements, the capacitance value required is already very large.

The most commonly used choice for output bulk capacitors is aluminum electrolytics, because of their low cost and low ESR. The only type of aluminum capacitor used should be those that have an ESR rated at 100 kHz . Consult Application Bulletin AB-14 for detailed information on output capacitor selection.

The output capacitance should also include a number of small value ceramic capacitors placed as close as possible to the processor; $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ are recommended values.

## Input Filter

The DC-DC converter design may include an input inductor between the system +5 V supply and the converter input as shown in Figure 7. This inductor serves to isolate the +5 V supply from the noise in the switching portion of the DC-DC converter, and to limit the inrush current into the input capacitors during power up. A value of $2.5 \mu \mathrm{H}$ is recommended.

It is necessary to have some low ESR aluminum electrolytic capacitors at the input to the converter. These capacitors deliver current when the high side MOSFET switches on. Figure 7 shows $3 \times 1000 \mu \mathrm{~F}$, but the exact number required will vary with the speed and type of the processor. For the top speed Katmai and Coppermine, the capacitors should be rated to take 9A and 6A RMS of ripple current respectively. Capacitor ripple current rating is a function of temperature, and so the manufacturer should be contacted to find out the ripple current rating at the expected operational temperature. For details on the design of an input filter, refer to Applications Bulletin AB-15.


Figure 7. Input Filter

## Active Droop

The RC5057 includes active droop: as the output current increases, the output voltage drops. This is done in order to allow maximum headroom for transient response of the converter. The current is sensed by measuring the voltage across the high-side MOSFET during its on time. Note that this makes the droop dependent on the temperature of the MOSFET. However, when the formula given for selecting $\mathrm{R}_{\mathrm{S}}$ (current limit) is used, there is a maximum droop possible ( -40 mV ), and when this value is reached, additional drop across the MOSFET will not cause any increase in droop-until current limit is reached.

Additional droop can be added to the active droop using a discrete resistor (typically a PCB trace) outside the control loop, as shown in Figure 2. This is typically only required for the most demanding applications, such as for the next generation Intel processor (tolerance $=+40 /-70 \mathrm{mV}$ ), as shown in Figure 2.

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5057 is critical. Place the MOSFETs such that the trace length of the HIDRV and LODRV pins of the RC5057 to the FET gates is minimized. A long lead length on these pins will cause high amounts of ringing due to the inductance of the trace and the gate capacitance of the FET. This noise radiates throughout the board, and, because it is switching at such a high voltage and frequency, it is very difficult to suppress.
- In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5057. That is, traces that connect to pins $7,9,10$, and 8 (LODRV, HIDRV, SW and VCCP) should be kept far away from the traces that connect to pins 3 through 5, and pin 11.
- Place the $0.1 \mu \mathrm{~F}$ decoupling capacitors as close to the RC5057 pins as possible. Extra lead length on these reduces their ability to suppress noise.
- Each VCC and GND pin should have its own via to the appropriate plane. This helps provide isolation between pins.
- Place the MOSFETs, inductor, and Schottky as close together as possible for the same reasons as in the first bullet above. Place the input bulk capacitors as close to the drains of the high side MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each high side MOSFET helps to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- Place the output bulk capacitors as close to the CPU as possible to optimize their ability to supply instantaneous current to the load in the event of a current transient. Additional space between the output capacitors and the CPU will allow the parasitic resistance of the board traces to degrade the DC-DC converter's performance under severe load transient conditions, causing higher voltage deviation. For more detailed information regarding capacitor placement, refer to Application Bulletin AB-5.
- A PC Board Layout Checklist is available from Fairchild Applications. Ask for Application Bulletin AB-11.


## PC Motherboard Sample Layout and Gerber File

A reference design for motherboard implementation of the RC5057 along with the PCAD layout Gerber file and silk screen can be obtained from our marketing department at 650-966-7624.

## RC5057 Evaluation Board

Fairchild provides an evaluation board to verify the system level performance of the RC5057. It serves as a guide to performance expectations when using the supplied external components and PCB layout. Please call the marketing department at 650-966-7624 for an evaluation board.

## Additional Information

For additional information contact Fairchild Semiconductor's Analog \& Mixed Signal Products Group Marketing Department at 650-966-7624.

## Appendix

## Worst-Case Formulae for the Calculation of $\mathrm{C}_{\text {out }}, \mathrm{R} 5$, and $\mathrm{C}_{\text {in }}$ (Circuit of Figure 1 Only)

The following formulae design the RC5057 for worst-case operation, including initial tolerance and temperature dependence of all of the IC parameters (initial setpoint, reference tolerance and tempco, active droop tolerance, current sensor gain), the initial tolerance and temperature dependence of the MOSFET, and the ESR of the capacitors. The following information must be provided:
$\mathrm{V}_{\mathrm{T}+}$, the value of the positive transient voltage limit;
$\left|\mathrm{V}_{\mathrm{T}-}\right|$, the absolute value of the negative transient voltage limit;
$\mathrm{I}_{\mathrm{O}}$, the maximum output current;
$\mathrm{V}_{\text {nom }}$, the nominal output voltage;
$\mathrm{V}_{\text {in }}$, the input voltage (typically 5 V );
ESR, the ESR of the output caps, per cap $(44 \mathrm{~m} \Omega$ for the Sanyo parts shown in this datasheet);
$R_{D}$, the on-resistance of the MOSFET ( $20 \mathrm{~m} \Omega$ for the FDB6030);
$\Delta R_{D}$, the tolerance of the current sensor (usually about 67\% for MOSFET sensing, including temperature).
$\mathrm{I}_{\mathrm{rms}}$, the rms current rating of the input caps ( 2 A for the Sanyo parts shown in this datasheet).

$$
\begin{aligned}
& C_{\text {in }}=\frac{1 O^{*} \sqrt{\frac{V_{\text {nom }}}{V_{\text {in }}}-\left(\frac{V_{\text {nom }}}{V_{\text {in }}}\right)^{2}}}{I_{\text {rms }}} \\
& R 5=\frac{I_{0}{ }^{*} R_{D}{ }^{*}\left(1+\Delta R_{D}\right)^{*} 1.10}{50 * 10^{-6}}
\end{aligned}
$$

Number of capacitors needed for $\mathrm{C}_{\text {out }}=$ the greater of:

$$
X=\frac{E S R * I_{O}}{\left|V_{T-}\right|}
$$

or

Example: Suppose that the transient limits are $\pm 134 \mathrm{mV}$, current I is 14.2 A , and the nominal voltage is 2.000 V , using MOSFET current sensing and the usual caps. We have $\mathrm{V}_{\mathrm{T}+}=$ $\left|\mathrm{V}_{\mathrm{T}-}\right|=0.134, \mathrm{I}_{\mathrm{O}}=14.2, \mathrm{~V}_{\text {nom }}=2.000$, and $\Delta \mathrm{R}_{\mathrm{D}}=0.67$. We calculate:

$$
C_{\text {in }}=\frac{14.2 * \sqrt{\frac{2.000}{5}-\left(\frac{2.000}{5}\right)^{2}}}{2}=3.47 \Rightarrow 4 \mathrm{caps}
$$

$$
\begin{gathered}
R 5=\frac{14.2 * 0.020 *(1+0.67) * 1.10}{50 * 10^{-6}}=10.4 \mathrm{~K} \Omega \\
X=\frac{0.044 * 14.2}{0.134}=4.66 \\
0.134-0.004 * 2.000+\frac{14400 * 14.2 * 0.020}{18 * 10400 * 1.1}
\end{gathered}
$$

Since $X>Y$, we choose $X$, and round up to find we need 5 capacitors for $\mathrm{C}_{\text {OUT }}$.

## Mechanical Dimensions

## 16 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 053 | . 069 | 1.35 | 1.75 |  |
| A1 | . 004 | . 010 | 0.10 | 0.25 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 008 | . 010 | 0.19 | 0.25 | 5 |
| D | . 386 | . 394 | 9.80 | 10.00 | 2 |
| E | . 150 | . 158 | 3.81 | 4.00 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 228 | . 244 | 5.80 | 6.20 |  |
| h | . 010 | . 020 | 0.25 | 0.50 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5057M | 16 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5058

## High Performance Programmable Synchronous DC－DC Controller for Multi－Voltage Platforms

## Features

－Programmable output for Vcore from 1.3 V to 3.5 V using an integrated 5－bit DAC
－Controls adjustable linears for Vagp（selectable $1.5 \mathrm{~V} / 3.3 \mathrm{~V}$ ）， Vclock（ 2.5 V ），and Vtt（1．5V）or Vnorthbridge（1．8V）
－Meets VRM specification with as few as 5 capacitors
－Meets $1.550 \mathrm{~V}+40 /-70 \mathrm{mV}$ over initial tolerance， temperature and transients
－Remote sense
－Programmable Active Droop ${ }^{\text {TM }}$（Voltage Positioning）
－Drives N－Channel MOSFETs
－Overcurrent protection using MOSFET sensing
－ $85 \%$ efficiency typical at full load
－Integrated Power Good and Enable／Soft Start functions
－ 24 pin SOIC package

## Applications

－Power supply for Pentium ${ }^{\circledR}$ III Camino Platform
－Power supply for Pentium III Whitney Platform
－VRM for Pentium III processor
－Programmable multi－output power supply

## Description

The RC5058 is a synchronous mode DC－DC controller IC which provides a highly accurate，programmable set of output voltages for multi－voltage platforms such as the Intel Camino， and provides a complete solution for the Intel Whitney and other high－performance processors．The RC5058 features remote voltage sensing，independently adjustable current limit，and a proprietary Programmable Active Droop ${ }^{\text {TM }}$ for optimal converter transient response．The RC5058 uses a 5－bit D／A converter to program the output voltage from 1.3 V to 3.5 V ．The RC5058 uses a high level of integration to deliver load currents in excess

## Block Diagram


of 16 A from a 5 V source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components, while Programmable Active Droop ${ }^{\mathrm{TM}}$ permits exact tailoring of voltage for the most demanding load transients. The RC5058 includes linear regulator controllers for Vtt termination (1.5V), Vclock ( 2.5 V ), and Vnorthbridge ( 1.8 V ) or Vagp (selectable $1.5 \mathrm{~V} / 3.3 \mathrm{~V}$ ), each adjustable with an external divider. The RC5058 also offers integrated functions including Power Good, Output Enable/Soft Start and current limiting, and is available in a 24 pin SOIC package.

## Pin Assignments



## Pin Definitions

| $\begin{array}{\|c\|} \hline \text { Pin } \\ \text { Number } \\ \hline \end{array}$ | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | HIDRV | High Side FET Driver. Connect this pin through a resistor to the gate of an N -channel MOSFET. The trace from this pin to the MOSFET gate should be $<0.5^{\prime \prime}$. |
| 2 | SW | High side Driver Source and Low side Driver Drain Switching Node. Together with DROOP and ILIM pins allows FET sensing for Vcc current. |
| 3 | GNDA | Analog Ground. Return path for low power analog circuitry. This pin should be connected to a low impedance system ground plane to minimize ground loops. |
| 4-8 | VID0-4 | Voltage Identification Code Inputs. These open collector/TTL compatible inputs will program the output voltage over the ranges specified in Table 2. Pull-up resistors are internal to the controller. |
| 9 | VTTGATE | Gate Driver for VTT Transistor. For 1.5V output. |
| 10 | VTTFB | Voltage Feedback for VTT. |
| 11 | VCKGATE | Gate Driver for VCK Transistor. For 2.5V output. |
| 12 | VCKFB | Voltage Feedback for VCK. |
| 13 | VAGPFB | Voltage Feedback for VAGP. |
| 14 | VAGPGATE | Gate Driver for VAGP Transistor. For 3.3/1.5V output. |
| 15 | TYPEDET | Type Detect. Sets 3.3V or 1.5V for AGP. |
| 16 | ENABLE/SS | Output Enable. A logic LOW on this pin will disable all outputs. An internal current source allows for open collector control. This pin also doubles as soft start for all outputs. |
| 17 | PWRGD | Power Good Flag. An open collector output that will be logic LOW if any output voltage is not within $\pm 12 \%$ of the nominal output voltage setpoint. |
| 18 | ILIM | Vcc Current Feedback. Pin 18 is used in conjunction with pin 2 as the input for the Vcc current feedback control loop. Layout of these traces is critical to system performance. See Application Information for details. |
| 19 | DROOP | Droop set. Use this pin to set magnitude of active droop. |
| 20 | VFB | Vcc Voltage Feedback. Pin 20 is used as the input for the Vcc voltage feedback control loop. See Application Information for details regarding correct layout. |
| 21 | VCCA | Analog VCC. Connect to system 5 V supply and decouple with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 22 | GNDP | Power Ground. Return pin for high currents flowing in pin 24 (VCCP). |
| 23 | LODRV | Vcc Low Side FET Driver. Connect this pin through a resistor to the gate of an N -channel MOSFET for synchronous operation. The trace from this pin to the MOSFET gate should be <0.5". |
| 24 | VCCP | Power VCC. For all FET drivers. Connect to system 12 V supply through a $33 \Omega$, and decouple with a $1 \mu \mathrm{~F}$ ceramic capacitor. |

Absolute Maximum Ratings

| Supply Voltages VCCA, VCCP to GND | 13.5 V |
| :--- | :---: |
| Voltage Identification Code Inputs, VID0-VID4 | VCCA |
| All Other Pins | 13.5 V |
| Junction Temperature, $\mathrm{T}_{\mathrm{J}}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65{\text { to } 150^{\circ} \mathrm{C}}^{\text {Lead Soldering Temperature, } 10 \text { seconds }}$Thermal Resistance Junction-to-ambient, $\Theta_{\mathrm{JA}}{ }^{1} \mathrm{C}$ $7^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note:

1. Component mounted on demo board in free air.

## Recommended Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage VCCA |  | 4.75 | 5 | 5.25 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| Ambient Operating Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Driver Supply, VCCP |  | 10.8 | 12 | 13.2 | V |

## Electrical Specifications

( $\mathrm{V}_{\text {CCA }}=5 \mathrm{~V}, \mathrm{~V}_{\text {CCP }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 unless otherwise noted.)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC Regulator |  |  |  |  |  |  |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 18 |  | A |
| Initial Voltage Setpoint | $\begin{array}{r} \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.400 \mathrm{~V} \\ V_{\text {OUT }}=2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 2.397 \\ & 2.000 \\ & 1.550 \end{aligned}$ | $\begin{aligned} & 2.424 \\ & 2.020 \\ & 1.565 \end{aligned}$ | $\begin{aligned} & 2.454 \\ & 2.040 \\ & 1.580 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Output Temperature Drift | $\begin{aligned} \mathrm{T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{OUT}} & =2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }} & =1.550 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & +8 \\ & +6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Line Regulation | $\mathrm{V}_{\text {IN }}=4.75 \mathrm{~V}$ to 5.25 V | - |  | -4 |  | $\mathrm{mV} / \mathrm{V}$ |
| Internal Droop Impedance | $\mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}$ to 12.5 A |  | 13.0 | 14.4 | 15.8 | K $\Omega$ |
| Maximum Droop |  |  |  | 60 |  | mV |
| Output Ripple | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{I}_{\text {LOAD }}=18 \mathrm{~A}$ |  |  | 11 |  | mVpk |
| Total Output Variation, Steady State ${ }^{1}$ | $\begin{aligned} & \hline V_{\text {OUT }}=2.000 \mathrm{~V} \\ & V_{\text {OUT }}=1.550 \mathrm{~V}^{3} \\ & \hline \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.940 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & \hline 2.070 \\ & 1.590 \end{aligned}$ | V |
| Total Output Variation, Transient ${ }^{2}$ | $\begin{aligned} \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A} \text { to } 18 \mathrm{~A}, \mathrm{~V}_{\text {OUT }} & =2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }} & =1.550 \mathrm{~V}^{3} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 1.900 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & \hline 2.100 \\ & 1.590 \end{aligned}$ | V |
| Short Circuit Detect Current |  | - | 45 | 50 | 60 | $\mu \mathrm{A}$ |
| Efficiency | $\mathrm{I}_{\text {LOAD }}=18 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  |  | 85 |  | \% |
| Output Driver Rise \& Fall Time | See Figure 3 |  |  | 50 |  | nsec |
| Output Driver Deadtime | See Figure 3 |  |  | 50 |  | nsec |
| Duty Cycle |  |  | 0 |  | 100 | \% |

## Electrical Specifications (Continued)

$\left(\mathrm{V}_{\text {CCA }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 unless otherwise noted.)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5V UVLO |  | - | 3.74 | 4 | 4.26 | V |
| 12V UVLO |  | - | 7.65 | 8.5 | 9.35 | V |
| Soft Start Current |  | - | 5 | 10 | 17 | $\mu \mathrm{A}$ |
| VTT Linear Regulator |  |  |  |  |  |  |
| Output Voltage | $\mathrm{I}_{\text {LOAD }} \leq 2 \mathrm{~A}$ | - | 1.425 | 1.5 | 1.575 | V |
| Under Voltage Trip Level | Over Current |  |  | 80 |  | \% $\mathrm{V}_{\mathrm{O}}$ |
| VCLK Linear Regulator |  |  |  |  |  |  |
| Output Voltage | $\mathrm{I}_{\text {LOAD }} \leq 2 \mathrm{~A}$ | - | 2.375 | 2.5 | 2.625 | V |
| Under Voltage Trip Level | Over Current |  |  | 80 |  | \% $\mathrm{V}_{\mathrm{O}}$ |
| VAGP Linear Regulator |  |  |  |  |  |  |
| Output Voltage | $\mathrm{l}_{\text {LOAD }} \leq 2 \mathrm{~A}$, TYPEDET $=0 \mathrm{~V}$ | - | 1.425 | 1.5 | 1.575 | V |
| Output Voltage | $\mathrm{I}_{\text {LOAD }} \leq 2 \mathrm{~A}$, TYPEDET=OPEN | - | 3.135 | 3.3 | 3.465 | V |
| Under Voltage Trip Level | Over Current |  |  | 80 |  | \% $\mathrm{V}_{\mathrm{O}}$ |
| Common Functions |  |  |  |  |  |  |
| Oscillator Frequency |  | - | 255 | 310 | 345 | kHz |
| PWRGD Threshold | Logic HIGH, All Outputs Logic LOW, Any Output | - | $\begin{aligned} & 93 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 107 \\ & 112 \end{aligned}$ | \% $\mathrm{V}_{\text {OUT }}$ |
| Linear Regulator Under Voltage Delay Time | Over Current |  |  | 30 |  | $\mu \mathrm{sec}$ |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, Droop, Output Ripple and Output Temperature Drift and is measured at the converter's VFB sense point.
2. As measured at the converter's VFB sense point. For motherboard applications, the PCB layout should exhibit no more than $0.5 \mathrm{~m} \Omega$ trace resistance between the converter's output capacitors and the CPU. Remote sensing should be used for optimal performance.
3. Using the VFB pin for remote sensing of the converter's output at the load, the converter will be in compliance with Intel's VRM 8.4 specification of $+50,-80 \mathrm{mV}$. If Intel specifications on maximum plane resistance from the converter's output capacitors to the CPU are met, the specification of $+40,-70 \mathrm{mV}$ at the capacitors will also be met.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. $0=$ processor pin is tied to GND.

1 = processor pin is open.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{CCA}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuits in Figure 1, unless otherwise noted. $)$


## Typical Operating Characteristics (continued)





Time ( $1 \mu \mathrm{~s} / \mathrm{div}$ )


## Typical Operating Characteristics (continued)



## Application Circuit



Figure 1. Application Circuit for Katmai/Camino/BX/ZX Motherboards
(Worst Case Analyzed! See Appendix for Details)

Table 2. RC5058 Application Bill of Materials for Intel Katmai/Camino/BX/ZX Motherboards
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX <br> TAJB475M010R5 | 1 | 4.7رF, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,C6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| C7-9 | Sanyo 6MV1000FA | 3 | 1000رF, 6.3V Electrolytic |  |
| C10-12 | Any | 3 | 22uF, 6.3V Capacitor | Low ESR |
| $\mathrm{C}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | * | 1200رF, 10V Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUt }}$ | Sanyo 6MV1500GX | * | 1500رF, 6.3V Electrolytic | $\mathrm{ESR} \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 8 \mathrm{~A}$ Inductor | DCR ~ $10 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1 | Fairchild FDB6030L | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q2 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { FDB7030BL } \end{aligned}$ | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=10 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q3-5 | Fairchild FDB4030L | 3 | N-Channel MOSFET |  |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5 | Any | 1 | * |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R7 | Any | 1 | * |  |
| U1 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { RC5058M } \end{aligned}$ | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For 17.4A designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \Omega$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletins AB-8 and AB-15.
*Refer to table 4 for values.


Figure 2. Application Circuit for Coppermine/Camino Motherboards
(Typical Design)

Table 3. RC5058 Application Bill of Materials for Intel Coppermine/Camino Motherboards
(Typical Design)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX TAJB475M010R5 | 1 | 4.7رF, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,C6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| C7-9 | Sanyo 6MV1000FA | 3 | 1000 F , 6.3V Electrolytic |  |
| C10-12 | Any | 3 | 22uF, 6.3V Capacitor | Low ESR |
| $\mathrm{C}_{\text {IN }}$ | Sanyo 10MV1200GX | 3 | 1200رF, 10V Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | Sanyo 6MV1500GX | 12 | 1500رF, 6.3V Electrolytic | $\mathrm{ESR} \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 5 \mathrm{~A}$ Inductor | DCR ~ $10 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | 1.34H, 15A Inductor | DCR ~ 3m $\Omega$ |
| Q1 | Fairchild FDB6030L | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q2 | Fairchild <br> FDB7030BL | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=10 \mathrm{~m} \Omega \text { @ } \\ & \mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q3-5 | Fairchild FDB4030L | 3 | N-Channel MOSFET |  |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R5, R7 | Any | 2 | $6.24 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R8 | N/A | 1 | $3.0 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| U1 | Fairchild RC5058M | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L 1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For 12.5 A designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \Omega$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, using the TO-263 MOSFETs, adequate copper
refer to Applications Bulletins AB-8 and AB-15.

## Application Circuit Summary

Table 4 summarizes the worst-case design schematics presented in this section. The basic choices are: A) The processor, B) the chipset used, and C) the use or not of a sense resistor. Depending on board layout and component selection, it may be possible to use fewer output capacitors than shown here. For configurations not shown in this datasheet, consult the Appendix for selection of component values.

Table 4. Recommended Values for CPU-based Applications

| Processor | Chipset | C $_{\text {IN }}$ | CouT $^{*}$ | R5, R7 (K $\Omega$ ) |
| :--- | :--- | :---: | :---: | :---: |
| Coppermine | Whitney | 3 | 4 | 8.45 |
| Katmai | Camino | 4 | 6 | 13.0 |
| Mendocino | Whitney | 4 | 5 | 11.3 |
| Katmai | BX | 5 | 6 | 11.8 |

*Output capacitance requirements depend critically on layout and processor type. Consult Application Bulletin AB-14 for details. See the Appendix to this datasheet for the method of calculation of these components. Pin 4 must be used to remote sense the voltage at the processor to achieve the specified performance.

## Test Parameters



Figure 3. Ouput Drive Timing Diagram

## Application Information

## The RC5058 Controller

The RC5058 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5058 can be configured to deliver more than 16A of output current, as appropriate for the Katmai and Coppermine and other processors. The RC5058 functions as a fixed frequency PWM step down regulator.

## Main Control Loop

Refer to the RC5058 Block Diagram on page 1. The RC5058 implements "summing mode control", which is different from both classical voltage-mode and current-mode control. It provides superior performance to either by allowing a large converter bandwidth over a wide range of output loads.

The control loop of the regulator contains two main sections: the analog control block and the digital control block. The analog section consists of signal conditioning amplifiers feeding into a comparator which provides the input to the digital control block. The signal conditioning section accepts input from the DROOP (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The first, the voltage control path, amplifies the difference between the VFB signal and the reference voltage from the DAC and presents the
output to one of the summing amplifier inputs. The second, current control path, takes the difference between the DROOP and SW pins when the high-side MOSFET is on, reproducing the voltage across the MOSFET and thus the input current; it presents the resulting signal to another input of the summing amplifier. These two signals are then summed together. This output is then presented to a comparator looking at the oscillator ramp, which provides the main PWM control signal to the digital control block.

The digital control block takes the analog comparator input and the main clock signal from the oscillator to provide the appropriate pulses to the HIDRV and LODRV output pins. These two outputs control the external power MOSFETs.

There is an additional comparator in the analog control section whose function is to set the point at which the RC5058 current limit comparator disables the output drive signals to the external power MOSFETs.

## High Current Output Drivers

The RC5058 contains two identical high current output drivers that utilize high speed bipolar transistors in a push-pull configuration. The drivers' power and ground are separated from the chip's power and ground for switching noise immunity. The power supply pin, VCCP, is supplied from an external 12 V source through a series $33 \Omega$ resistor. The resulting voltage is sufficient to provide the gate to source drive to the external MOSFETs required in order to achieve a low $R_{D S, O N}$.

## Internal Voltage Reference

The reference included in the RC5058 is a precision band-gap voltage reference. Its internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Based on the reference is the output from an integrated 5-bit DAC. The DAC monitors the 5 voltage identification pins, VID0-4. When the VID4 pin is at logic HIGH, the DAC scales the reference voltage from 2.0 V to 3.5 V in 100 mV increments. When VID4
is pulled LOW, the DAC scales the reference from 1.30 V to 2.05 V in 50 mV increments. All VID codes are available, including those below 1.80 V .

## Power Good (PWRGD)

The RC5058 Power Good function is designed in accordance with the Pentium II DC-DC converter specifications and provides a continuous voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage deviate more than $\pm 12 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5058.

## Output Enable/Soft Start (ENABLE/SS)

The RC5058 will accept an open collector/TTL signal for controlling the output voltage. The low state disables the output voltage. When disabled, the PWRGD output is in the low state.

Even if an enable is not required in the circuit, this pin should have attached a capacitor (typically 100 nF ) to softstart the switching.

## Over-Voltage Protection

The RC5058 constantly monitors the output voltage for protection against over-voltage conditions. If the voltage at the VFB pin exceeds the selected program voltage, an over-voltage condition is assumed and the RC5058 disables the output drive signal to the external high-side MOSFET. The DC-DC converter returns to normal operation after the output voltage returns to normal levels.

## Oscillator

The RC5058 oscillator section uses a fixed frequency of operation of 300 KHz .

## Design Considerations and Component Selection

Additional information on design and component selection may be found in Fairchild's Application Note 57.

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}<20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$ rated
- Power package with low Thermal Resistance
- Drain-Source voltage rating $>15 \mathrm{~V}$.

The on-resistance ( $\mathrm{R}_{\mathrm{DS}, \mathrm{ON} \text { ) }}$ is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation within the MOSFET and therefore significantly
affects the efficiency of the DC-DC Converter. For details and a spreadsheet on MOSFET selection, refer to Applications Bulletin AB-8.

## Inductor Selection

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed minimum to maximum range in order to either minimize ripple or maximize transient performance. The first order equation (close approximation) for minimum inductance is:

$$
L_{\text {min }}=\frac{\left(V_{\text {in }}-V_{\text {out }}\right)}{f} \times \frac{V_{\text {out }}}{V_{\text {in }}} \times \frac{E S R}{V_{\text {ripple }}}
$$

where:
$\mathrm{V}_{\text {in }}=$ Input Power Supply
$V_{\text {out }}=$ Output Voltage
$\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
$\mathrm{ESR}=$ Equivalent series resistance of all output capacitors in parallel
$\mathrm{V}_{\text {ripple }}=$ Maximum peak to peak output ripple voltage budget .
The first order equation for maximum allowed inductance is:

$$
\mathrm{L}_{\max }=2 \mathrm{C}_{\mathrm{O}} \frac{\left(\mathrm{~V}_{\mathrm{in}}-\mathrm{V}_{\mathrm{out}}\right) \mathrm{D}_{\mathrm{m}} \mathrm{~V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{pp}}{ }^{2}}
$$

where:
$\mathrm{C}_{\mathrm{o}}=$ The total output capacitance
$\mathrm{I}_{\mathrm{pp}}=$ Maximum to minimum load transient current
$\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
$\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually 95\%).

Some margin should be maintained away from both $\mathrm{L}_{\text {min }}$ and $\mathrm{L}_{\text {max }}$. Adding margin by increasing L almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{\mathrm{O}}$, which must be increased to increase L. Adding margin by decreasing L can be done by purchasing capacitors with lower ESR. The RC5058 provides significant cost savings for the newer CPU systems that typically run at high supply current.

## RC5058 Short Circuit Current Characteristics

The RC5058 protects against output short circuit on the core supply by turning off both the high-side and low-side MOSFETs and resetting softstart. The short circuit limit is set with the $\mathrm{R}_{\mathrm{S}}$ resistor, as given by the formula

$$
R_{S}=\frac{I_{S C} * R_{\mathrm{DS}, \text { on }}}{I_{\text {Detect }}}
$$

with $\mathrm{I}_{\text {Detect }} \approx 50 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SC}}$ is the desired current limit, and $\mathrm{R}_{\mathrm{DS} \text {, on }}$ the high-side MOSFET's on resistance. Remember to make the $\mathrm{R}_{\mathrm{S}}$ large enough to include the effects of initial tolerance and temperature variation on the MOSFET's $\mathrm{R}_{\mathrm{DS} \text {,on }}$. Alternately, use of a sense resistor in series with the source of the MOSFET eliminates this source of inaccuracy in the current limit. The value of $\mathrm{R}_{\mathrm{S}}$ should be less than $10 \mathrm{~K} \Omega$. If a greater value is necessary, a lower $\mathrm{R}_{\mathrm{DS} \text {,on }}$ MOSFET should be used instead.

As an example, Figure 4 shows the typical characteristic of the DC-DC converter circuit with an FDB6030L high-side $\operatorname{MOSFET}\left(\mathrm{R}_{\mathrm{DS}}=20 \mathrm{~m} \Omega\right.$ maximum at $25^{\circ} \mathrm{C} * 1.25$ at $75^{\circ} \mathrm{C}=$ $25 \mathrm{~m} \Omega$ ) and a $8.2 \mathrm{~K} \Omega \mathrm{R}_{\mathrm{S}}$.

CPU Output Voltage vs. Output Current


Figure 4. RC5058 Short Circuit Characteristic
The converter exhibits a normal load regulation characteristic until the voltage across the MOSFET exceeds the internal short circuit threshold of $50 \mu \mathrm{~A} * 8.2 \mathrm{~K} \Omega=410 \mathrm{mV}$, which occurs at $410 \mathrm{mV} / 25 \mathrm{~m} \Omega=16.4 \mathrm{~A}$. (Note that this current limit level can be as high as $410 \mathrm{mV} / 15 \mathrm{~m} \Omega=27 \mathrm{~A}$, if the MOSFET has typical $\mathrm{R}_{\mathrm{DS} \text {, on }}$ rather than maximum, and is at $25^{\circ} \mathrm{C}$ ).

At this point, the internal comparator trips and signals the controller to discharge softstart. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. With a $40 \mathrm{~m} \Omega$ output short, the voltage is reduced to $16.4 \mathrm{~A} * 40 \mathrm{~m} \Omega=650 \mathrm{mV}$. The output voltage does not return to its nominal value until the output current is reduced to a value within the safe operating ranges for the DC-DC converter.

If any of the linear regulator outputs are loaded heavily enough that their output voltage drops below $80 \%$ of nominal for $>30 \mu \mathrm{sec}$, all RC5058 outputs, including the switcher, are shut off and remain off until power is recycled.

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, D1, which is used as a free-wheeling diode to assure that the body-diode in Q2 does not conduct when the upper MOSFET is turning off and the lower MOSFET is turning on. It is undesirable for this diode to conduct because its high forward voltage drop and long reverse recovery time degrades efficiency, and so the Schottky provides a shunt path for the current.

Since this time duration is very short, the selection criterion for the diode is that the forward voltage of the Schottky at the output current should be less than the forward voltage of the MOSFET's body diode.

## Output Filter Capacitors

The output bulk capacitors of a converter help determine its output ripple voltage and its transient response. It has already been seen in the section on selecting an inductor that the ESR helps set the minimum inductance, and the capacitance value helps set the maximum inductance. For most converters, however, the number of capacitors required is determined by the transient response and the output ripple voltage, and these are determined by the ESR and not the capacitance value. That is, in order to achieve the necessary ESR to meet the transient and ripple requirements, the capacitance value required is already very large.

The most commonly used choice for output bulk capacitors is aluminum electrolytics, because of their low cost and low ESR. The only type of aluminum capacitor used should be those that have an ESR rated at 100 kHz . Consult Application Bulletin AB-14 for detailed information on output capacitor selection.

The output capacitance should also include a number of small value ceramic capacitors placed as close as possible to the processor; $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ are recommended values.

## Input Filter

The DC-DC converter design may include an input inductor between the system +5 V supply and the converter input as shown in Figure 5. This inductor serves to isolate the +5 V supply from the noise in the switching portion of the DC-DC converter, and to limit the inrush current into the input capacitors during power up. A value of $2.5 \mu \mathrm{H}$ is recommended.

It is necessary to have some low ESR aluminum electrolytic capacitors at the input to the converter. These capacitors deliver current when the high side MOSFET switches on. Figure 5 shows $3 \times 1000 \mu \mathrm{~F}$, but the exact number required will vary with the speed and type of the processor. For the top speed Katmai and Coppermine, the capacitors should be rated to take 9A and 6A of ripple current respectively. Capacitor ripple current rating is a function of temperature, and so the manufacturer should be contacted to find out the ripple current rating at the expected operational temperature. For details on the design of an input filter, refer to Applications Bulletin AB-15.


Figure 5. Input Filter

## Programmable Active Droop ${ }^{\text {TM }}$

The RC5058 includes Programmable Active Droop ${ }^{\text {TM }}$ : as the output current increases, the output voltage drops, and the amount of this drop is user adjustable. This is done in order to allow maximum headroom for transient response of the converter. The current is typically sensed by measuring the voltage across the $\mathrm{R}_{\mathrm{DS} \text {,on }}$ of the high-side MOSFET during its on time, as shown in Figure 1.

To program the amount of droop, use the formula

$$
\mathrm{R}_{\mathrm{D}} \simeq \frac{14.4 \mathrm{~K} \Omega{ }^{*} \mathrm{I}_{\max }{ }^{*} \mathrm{R}_{\text {sense }}}{\mathrm{V}_{\text {Droop }}{ }^{* 18}}
$$

where $I_{\text {max }}$ is the current at which the droop occurs, and $R_{\text {sense }}$ is the resistance of the current sensor, either the source resistor or the high-side MOSFET's on-resistance. For example, to get 30 mV of droop with a maximum output current of 12.5 A and a $10 \mathrm{~m} \Omega$ sense resistor, use $\mathrm{R}_{\mathrm{D}}=14.4 \mathrm{~K} \Omega * 12.5 \mathrm{~A} * 10 \mathrm{~m} \Omega /$ $(30 \mathrm{mV} * 18)=3.33 \mathrm{~K} \Omega$. Further details on use of the Programmable Active Droop ${ }^{\text {TM }}$ may be found in Applications Bulletin AB-24.

## Remote Sense

The RC5058 offers remote sense of the output voltage to minimize the output capacitor requirements of the converter. It is highly recommended that the remote sense pin, Pin 20, be tied directly to the processor power pins, so that the effects of power plane impedance are eliminated. Further details on use of the remote sense feature of the RC5058 may be found in Applications Bulletin AB-24.

## Adjusting the Linear Regulators' Output Voltages

Any or all of the linear regulators' outputs may be adjusted high to compensate for voltage drop along traces, as shown in Figure 6.


Figure 6. Adjusting the Output Voltage of the Linear Regulator

The resistor value should be chosen as

$$
R=10 K \Omega^{\star}\left(\frac{V_{\text {out }}}{V_{\text {nom }}}-1\right)
$$

For example, to get the $\mathrm{V}_{\mathrm{TT}}$ voltage to be 1.55 V instead of 1.50 V , use $\mathrm{R}=10 \mathrm{~K} \Omega *[(1.55 / 1.50)-1]=333 \Omega$.

## Using the RC5058 for Vnorthbridge $=1.8 \mathrm{~V}$

In some motherboards, Intel requires that the AGP power can not be greater than 2.2 V while the chipset voltage (Vnorthbridge $=$ 1.8 V ) is less than 1.0 V . The RC5058 can accomplish this by using the VTT regulator to generate Vnorthbridge. Use the circuit in Figure 6 with $\mathrm{R}=2 \mathrm{~K} \Omega$. Since the linear regulators on the RC5058 all rise proportionally to one another, when Vnorthbridge $=1.0 \mathrm{~V}, \mathrm{Vagp}=1.8 \mathrm{~V}$, meeting the Intel requirement.

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5058 is critical. Place the MOSFETs such that the trace length of the HIDRV and LODRV pins of the RC5058 to the FET gates is minimized. A long lead length on these pins will cause high amounts of ringing due to the inductance of the trace and the gate capacitance of the FET. This noise radiates throughout the board, and, because it is switching at such a high voltage and frequency, it is very difficult to suppress.
- In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5058. That is, traces that connect to pins 1, 2, 23, and 24 (HIDRV, SW, LODRV and VCCP) should be kept far away from the traces that connect to pins 3,20 and 21.
- Place the $0.1 \mu \mathrm{~F}$ decoupling capacitors as close to the RC5058 pins as possible. Extra lead length on these reduces their ability to suppress noise.
- Each VCC and GND pin should have its own via to the appropriate plane. This helps provide isolation between pins.
- Place the MOSFETs, inductor, and Schottky as close together as possible for the same reasons as in the first bullet above. Place the input bulk capacitors as close to the drains of the high side MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each high side MOSFET helps to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- Place the output bulk capacitors as close to the CPU as possible to optimize their ability to supply instantaneous current to the load in the event of a current transient. Additional space between the output capacitors and the CPU will allow the parasitic resistance of the board traces to degrade the DC-DC converter's performance under severe load transient conditions, causing higher voltage deviation. For more detailed information regarding capacitor placement, refer to Application Bulletin AB-5.
- A PC Board Layout Checklist is available from Fairchild Applications. Ask for Application Bulletin AB-11.


## PC Motherboard Sample Layout and Gerber File

A reference design for motherboard implementation of the RC5058 along with the PCAD layout Gerber file and silk screen can be obtained from our marketing department at 650-966-7624.

## RC5058 Evaluation Board

Fairchild provides an evaluation board to verify the system level performance of the RC5058. It serves as a guide to performance expectations when using the supplied external components and PCB layout. Please call the marketing department at 650-966-7624 for an evaluation board.

## Additional Information

For additional information contact Fairchild Semiconductor's
Analog \& Mixed Signal Products Group Marketing Department at 650-966-7624.

## Appendix

## Worst-Case Formulae for the Calculation of

 Cin, Cout , R5, R7 and Roffset (Circuits similar to Figure 1 only)The following formulae design the RC5058 for worst-case operation, including initial tolerance and temperature dependence of all of the IC parameters (initial setpoint, reference tolerance and tempco, internal droop impedance, current sensor gain), the initial tolerance and temperature dependence of the MOSFET, and the ESR of the capacitors. The following information must be provided:
$\mathrm{V}_{\mathrm{S}+}$, the value of the positive static voltage limit;
$\left|\mathrm{V}_{\mathrm{S}}\right|$, the absolute value of the negative static voltage limit;
$\mathrm{V}_{\mathrm{T}+}$, the value of the positive transient voltage limit;
$\left|\mathrm{V}_{\mathrm{T}-}\right|$, the absolute value of the negative transient voltage limit;
$\mathrm{I}_{\mathrm{O}}$, the maximum output current;
$\mathrm{V}_{\text {nom }}$, the nominal output voltage;
$\mathrm{V}_{\mathrm{in}}$, the input voltage (typically 5 V );
$\mathrm{I}_{\mathrm{rms}}$, the ripple current rating of the input capacitors, per cap (2A for the Sanyo parts shown in this datasheet);
$R_{D}$, the resistance of the current sensor (usually the MOSFET);
$\Delta R_{D}$, the tolerance of the current sensor (usually about 67\% for MOSFET sensing, including temperature); and

ESR, the ESR of the output capacitors, per cap ( $44 \mathrm{~m} \Omega$ for the Sanyo parts shown in this datasheet).

$\mathrm{R}_{\text {offset }}=\frac{\mathrm{V}_{\mathrm{S}_{+}-.024}{ }^{*} \mathrm{~V}_{\text {nom }}}{1.01{ }^{*} \mathrm{~V}_{\text {nom }}} * 1 \mathrm{~K} \Omega$

$$
\mathrm{R} 7=\frac{\mathrm{I}_{\mathrm{O}} * \mathrm{R}_{\mathrm{D}} *\left(1+\Delta \mathrm{R}_{\mathrm{D}}\right)}{45^{*} 10^{-6}}
$$

$$
R 5=\frac{14400 * \mathrm{I}_{\mathrm{O}}^{*} \mathrm{R}_{\mathrm{D}}^{*}\left(1+\Delta \mathrm{R}_{\mathrm{D}}\right) * 1.1}{18 *\left(\mathrm{~V}_{\mathrm{S}_{+}}+\mathrm{V}_{\mathrm{S}_{-}}-.024 * \mathrm{~V}_{\mathrm{nom}}\right)}
$$

Number of capacitors needed for $\mathrm{C}_{\text {out }}=$ the greater of:

$$
X=\frac{E S R * I_{\mathrm{O}}}{\left|\mathrm{~V}_{\mathrm{T}-}\right|+\mathrm{V}_{\mathrm{S}_{+}}-.024 * \mathrm{~V}_{\text {nom }}}
$$

or


Example: Suppose that the static limits are $+89 \mathrm{mV} /-79 \mathrm{mV}$, transient limits are $\pm 134 \mathrm{mV}$, current I is 14.2 A , and the nominal voltage is 2.000 V , using MOSFET current sensing. We have $\mathrm{V}_{\mathrm{S}+}=0.089,\left|\mathrm{~V}_{\mathrm{S}-}\right|=0.079, \mathrm{~V}_{\mathrm{T}+}=\left|\mathrm{V}_{\mathrm{T}-}\right|=0.134, \mathrm{I}_{\mathrm{O}}$ $=14.2, \mathrm{~V}_{\text {nom }}=2.000$, and $\Delta \mathrm{R}_{\mathrm{D}}=1.67$. We calculate:

$$
\begin{aligned}
& C_{\text {in }}=\frac{14.2 * \sqrt{\frac{2.000}{5}-\left(\frac{2.000}{5}\right)^{2}}}{2}=3.47 \Rightarrow 4 \mathrm{caps} \\
& R_{\text {offset }}=\frac{0.089-.024 * 2.000}{1.01 * 2.000} * 1000=20.3 \Omega \\
& R 5=\frac{14400 * 14.2 * 0.020 *(1+0.67) * 1.1}{18 *(0.089+0.079-.024 * 2.000)}=3.48 \mathrm{~K} \Omega \\
& X=\frac{14.2 * 0.020 *(1+0.67)}{45^{*} 10^{-6}}=10.5 \mathrm{~K} \Omega \\
& X=\frac{0.044 * 14.2}{0.134+0.089-.024 * 2.00}=3.57 \\
& Y=\frac{0.044 * 14.2}{0.134-0.089+\frac{14400 * 14.2 * 0.020}{18 * 3640 * 1.1}}=6.14
\end{aligned}
$$

Since Y > X, we choose Y, and round up to find we need 7 capacitors for $\mathrm{C}_{\text {OUT }}$.

A detailed explanation of this calculation may be found in Applications Bulletin AB-24.

## Mechanical Dimensions

## 24 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A 1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .599 | .614 | 15.20 | 15.60 | 2 |
| E | .290 | .299 | 7.36 | 7.60 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .020 | 0.25 | 0.51 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 24 |  | 24 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC5058M | 24 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5060

## ACPI Switch Controller

## Features

－Implements ACPI control with PWROK，SLP＿S3\＃and SLP＿S5\＃
－Switch and linear regulator controller for 3．3V Dual（PCI）
－Linear regulator controller and linear regulator for 2.5 V Dual（RAMBUS）
－Two switch controller for 5V Dual（USB）
－Switch controller and linear regulator for 3．3V SDRAM
－Provides SDRAM and RAMBUS power simutaneously
－Adaptive Break－before－Make
－Integrated Power Good
－Drives all N－Channel MOSFETs plus NPN
－Latched overcurrent protection for outputs，functional during startup too
－Power－up softstarts for the linear regulators
－UVLO guarantees correct operation for all conditions
－ 20 pin SOIC package

## Applications

－Camino Platform ACPI Controller
－Whitney Platform ACPI Controller

## Description

The RC5060 is an ACPI Switch Controller for the Camino and Whitney Platforms．It is controlled by PWROK，SLP＿S3\＃and SLP＿S5\＃，and provides 3．3V Dual for PCI，3．3V for SDRAM， 2.5 V Dual for RAMBUS，and 5V Dual voltages．An on－board precision low TC reference achieves tight tolerance voltage reg－ ulation without expensive external components．The RC5060 also offers integrated Power Good and Current Limiting that protects each output，and softstart for the linear regulators．The RC5060 is available in a 20 pin SOIC．

## Block Diagram



## Pin Assignments

| QCAP $\square$ | 1 |
| ---: | :--- |
| 2 | 20 |
| PUMP | $\square$ |
| 3 | 19 |
| 4 | 18 |
| SDRAMOUT VCCP |  |
| SDRAMFB | $\square$ |
| SVOUT1 |  |

## Pin Definitions

| Pin Number | Pin Name | Pin Function Description |
| :---: | :---: | :---: |
| 1 | QCAP | Charge pump cap. Attach flying capacitor between this pin and PUMP to generate high voltage from standby power. |
| 2 | PUMP | Charge pump switcher. |
| 3 | SDRAMOUT | 3.3V SDRAM gate control. Attach this pin to a transistor powering 3.3V SDRAM from the 3.3 V main supply. |
| 4 | SDRAMFB | 3.3V SDRAM voltage feedback. Pin 4 is used as the input for the voltage feedback control loop for 3.3V SDRAM, and also sources 3.3V SDRAM in standby. |
| 5 | 5VSTBY | 5 V Standby. Apply +5 V standby on this pin to run the circuit in standby mode. |
| 6 | 3VOUT1 | 3.3V main gate control. Attach this pin to a transistor powering 3.3 V dual from the 3.3 V main supply. |
| 7 | 3VOUT2 | 3.3V standby gate control. Attach this pin to a transistor powering 3.3V dual from the 5V standby supply. |
| 8 | 3VFB | 3.3V voltage Feedback. Pin 8 is used as the input for the voltage feedback control loop for 3.3 V dual. |
| 9 | PWRGD | Power Good. Open collector output is high when all outputs are valid. |
| 10 | SLP_S3\# | SLP_S3\#. Control signal governing the Soft Off state S3. Internal current source pulls this line high if left open. |
| 11 | SLP_S5\# | SLP_S5\#. Control signal governing the Soft Off state S5. Internal current source pulls this line high if left open. |
| 12 | PWROK | PWROK. Control signal for switches. Internal current source pulls this line high if left open. |
| 13 | SS | Softstart. Attach a capacitor to this pin to determine the softstart rate. |
| 14 | GND | Ground. Connect this pin to ground. |
| 15 | RAMBUSFB | 2.5V feedback. Pin 15 is used as the input for the voltage feedback control loop for 2.5 V dual (RAMBUS), and also sources 2.5 V dual in standby. |
| 16 | RAMBUSOUT | 2.5V base drive control. Attach this pin to an NPN transistor powering 2.5 V dual (RAMBUS) from the 3.3 V main supply. |
| 17 | 5VFB | 5V Voltage Feedback. Pin 17 is used to sense undervoltage to protect the 5 V dual from overcurrent. |
| 18 | 5VOUT2 | 5 V standby gate control. Attach this pin to a transistor powering 5 V dual from the 5 V standby supply. |
| 19 | 5VOUT1 | 5 V main gate control. Attach this pin to a transistor powering 5 V dual from the 5 V main supply. |
| 20 | VCCP | Main Power. Apply +12 V through a diode on this pin to run the circuit in normal mode. Bypass with a $0.1 \mu \mathrm{~F}$ capacitor. When 12 V is not present, this pin produces voltage doubled 5 V standby. |

## Absolute Maximum Ratings

| All Pins | 13.5 V |
| :--- | :---: |
| Junction Temperature, $\mathrm{T}_{J}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature, 10 seconds | $300^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction to Ambient $\Theta_{\text {JA }}$ | $85^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction-to-case, $\Theta_{\text {JC }}$ | $24^{\circ} \mathrm{C} / \mathrm{W}$ |

Recommended Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| +3.3VMAIN |  | 3.135 | 3.3 | 3.465 | V |
| +5VMAIN |  | 4.75 | 5 | 5.25 | V |
| +5VSTBY |  | 4.75 | 5 | 5.25 | V |
| +12V |  | 11.4 | 12 | 12.6 | V |
| Ambient Operating Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Specifications

$\left(\mathrm{V}_{+5 \mathrm{VSTBY}}=\mathrm{V}_{+5 \mathrm{VMAIN}}=5 \mathrm{~V}, \mathrm{~V}_{+3.3 \mathrm{~V}}=3.3 \mathrm{~V}, \mathrm{~V}_{+12 \mathrm{~V}}=12 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 3, unless otherwise noted. $)$
The $\bullet$ denotes specifications which apply over the full operating temperature range.


## Electrical Specifications (continued)

$\left(\mathrm{V}_{+5 \mathrm{VSTBY}}=\mathrm{V}_{+5 \mathrm{VMAIN}}=5 \mathrm{~V}, \mathrm{~V}_{+3.3 \mathrm{~V}}=3.3 \mathrm{~V}, \mathrm{~V}_{+12 \mathrm{~V}}=12 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 3, unless otherwise noted. $)$
The $\bullet$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| +12 V UVLO |  |  |  | 7.5 |  | V |
| +12 V UVLO Hysteresis |  |  |  | 1 |  | V |
| +5 VSTBY Current | MAIN Power Present |  |  | 10 | 25 | mA |
| +12 V Current |  |  |  | 2.5 | 10 | mA |
| Input Logic HIGH |  | $\cdot$ | 2.0 |  |  | V |
| Input Logic LOW |  | $\cdot$ |  |  | 0.8 | V |
| Softstart Current |  |  |  | 10 |  | $\mu \mathrm{~A}$ |
| Control Line Input Current | SLP_S5\#, SLP_S3\#, PWROK | $\bullet$ |  |  | 10 | $\mu \mathrm{~A}$ |
| Over Temperature Shutdown |  |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |

Note:

1. Voltage Regulation includes Initial Voltage Setpoint and Output Temperature Drift.

Table 1. Static Power Descriptors

| PWROK | SLP_S3\# | SLP_S5\# | Main | 5 \& 3.3V Duals | 2.5V Dual/3.3V SDRAM | State |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | OFF | ON | OFF | S5 |
| 0 | 0 | 1 | OFF | ON | ON | S3 |
| 1 | 0 | 0 | OFF | ON | OFF | S0 $\rightarrow$ S5 |
| 1 | 0 | 1 | OFF | ON | ON, Powered from STBY | S0 $\rightarrow$ S3 |
| 1 | 1 | 1 | ON | ON | ON, Powered from MAIN | S0 |



Figure 1. Control Logic for Dual Voltages and Memory Voltages


Figure 2. Deadtime and Overlap Time Measurements

## Application Circuits



Figure 3. Camino ACPI Selector

Table 2. RC5060 Application Bill of Materials for Camino

| Reference | Manufacturer, Part \# | Quantity | Description | Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1-3, C8 | Various | 4 | 100nF, 25V | Ceramic |
| C4-6, C9 | Various | 4 | 220رF, 6V | Tantalum, ESR ~ $0.1 \Omega$ |
| C7 | Various | 1 | 10nF, 50V | Ceramic |
| C10 | Various | 1 | 47 F , 10V | Tantalum |
| R1 | Various | 1 | 10K $\Omega$ Resistor |  |
| D1 | Fairchild MBR0520L | 1 | 20V, 1/2A Schottky |  |
| Q1, Q3 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { FDS4410DY } \end{aligned}$ | 2 | N-channel MOSFET | $\mathrm{R}_{\mathrm{ds}, \mathrm{on}}=20 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{gs}}=4.5 \mathrm{~V}$ |
| Q2 | $\begin{aligned} & \text { Fairchild } \\ & \text { TIP41A } \end{aligned}$ | 1 | NPN | $\mathrm{V}_{\mathrm{CE}} \sim 0.4 \mathrm{~V} @ \mathrm{I}_{\mathrm{C}}=2 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=100 \mathrm{~mA}$ |
| Q4 | Fairchild NDS9956A | 1 | N -channel MOSFET | $\mathrm{R}_{\mathrm{ds}, \mathrm{on}}=110 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{gs}}=4.5 \mathrm{~V}$ |
| Q5-6 | Fairchild NDH833N | 2 | N -channel MOSFET | $\mathrm{R}_{\mathrm{ds}, \mathrm{on}}=25 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{gs}}=2.7 \mathrm{~V}$ |
| U1 | Fairchild RC5060 | 1 | ACPI Switch Controller |  |



Figure 4. Whitney ACPI Selector

Table 3. RC5060 Application Bill of Materials for Whitney

| Reference | Manufacturer, Part \# | Quantity | Description | Comments |
| :--- | :--- | :---: | :--- | :--- |
| C1-3, C8 | Various | 4 | $100 \mathrm{nF}, 25 \mathrm{~V}$ | Ceramic |
| C4-5, C9 | Various | 3 | $220 \mu \mathrm{~F}, 6 \mathrm{~V}$ | Tantalum, ESR $\sim 0.1 \Omega$ |
| C7 | Various | 1 | $10 \mathrm{nF}, 50 \mathrm{~V}$ | Ceramic |
| C10 | Various | 1 | $47 \mu \mathrm{~F}, 10 \mathrm{~V}$ | Tantalum |
| R1 | Various | 1 | $10 \mathrm{~K} \Omega$ Resistor |  |
| D1 | Fairchild <br> MBR0520L | 1 | $20 \mathrm{~V}, 1 / 2 \mathrm{~A} \mathrm{Schottky}$ |  |
| Q1, Q3 | Fairchild <br> FDS4410DY | 2 | N-channel <br> MOSFET | $\mathrm{R}_{\mathrm{ds}, \text { on }}=20 \mathrm{~m} \Omega @ \mathrm{~V}_{\mathrm{gs}}=4.5 \mathrm{~V}$ |
| Q4 | Fairchild <br> NDS9956A | 1 | N-channel <br> MOSFET | $\mathrm{R}_{\mathrm{ds}, \text { on }=110 \mathrm{~m} \Omega \text { @ } \mathrm{V}_{\mathrm{gs}}=4.5 \mathrm{~V}}$Q5-6Fairchild <br> NDH833N |
| U1 | Fairchild <br> RC5060 | 2 | N-channel <br> MOSFET | $\mathrm{R}_{\mathrm{ds}, \text { on }}=25 \mathrm{~m} \Omega$ @ $\mathrm{V}_{\mathrm{gs}}=2.7 \mathrm{~V}$ |



Figure 5. Camino System Architectural Block Diagram (Power Paths Only)

## Application Information

## The RC5060 Controller

The RC5060 is a fully compliant ACPI controller IC. Used with an ATX power supply, it generates a 5 V Dual voltage, a 3.3V Dual for PCI, and power for both SDRAM and RAMBUS, and has a large array of additional protection functions integrated in. Used in conjunction with Fairchild's RC5058, it provides the complete set of control and power functions necessary to implement a Camino or Whitney motherboard.

## Overview of ACPI

The Advanced Configuration and Power Interface, or ACPI, is a system for controlling the use of power in a computer. It enables the computer manufacturer and the computer user to determine the computer's power usage dynamically. For example, when the computer has been unused for a certain time, the monitor and peripherals could be turned off, and their states saved to memory. After a longer period, the processor could be turned off, and the memory saved to disk. A peripheral could then re-awaken the entire system on the occurrence of an event, such as the arrival of a FAX on a modem.

As shown in Figure 5, the available power inputs to the computer system from the ATX power supply are +5 V main, +12 V main, +3.3 V main, and +5 V standby. "Main" means that these power outputs are available under full-power operation of the system, but can be turned off in some of the powersaving modes. "Standby" means that this power output is always present.

The most general ACPI system requires four dual outputs: 5 V dual, 3.3 V dual, 3.3 V SDRAM, and 2.5 V RAMBUS (or 2.5 V dual). "Dual" means that the power can be (but is not necessarily) present whether the main power supplies are present or not. To ensure the presence of these outputs, while not overloading the standby power, they have dual inputs, from both main power and standby. The presence or absence of the dual outputs is determined by the control signals to the RC5060.

## ACPI States

As shown in Table 1, there are three ACPI states that are of primary concern to the system designer, designated S0, S3 and S5. S0 is the full-power state, the state of the computer when it is being actively used. The other two states are sleep states, reflecting differing levels of power-down.

S3 is a state in which the processor is powered down, but its last state is being preserved in IC memory, which is kept on. Since memory is fast, the computer can quickly come back up to full operation. However, this state continues to draw moderate power, due to the memory being kept

S5 is a state in which memory is off, and the last state of the processor has been written to the hard disk. Since the disk is slow, the computer takes longer to come back to full operation. However, since memory is off, this state draws minimal power.

It is anticipated that only the following state transitions will occur: $\mathrm{S} 0 \rightarrow \mathrm{~S} 3, \mathrm{~S} 0 \rightarrow \mathrm{~S} 5, \mathrm{~S} 3 \rightarrow \mathrm{~S} 5, \mathrm{~S} 5 \rightarrow \mathrm{~S} 0$, and $\mathrm{S} 3 \rightarrow \mathrm{~S} 0$; the transition $\mathrm{S} 5 \rightarrow \mathrm{~S} 3$ will not occur, as going from save-todisk to save-to-memory will not be activated by any mechanism.

## 5V Dual Output

The RC5060 controls four separate dual outputs, the first of which is the 5 V dual. This output is intended to run subsystems such as the USB ports. A typical application that would require the use of 5 V dual rather than +5 V main for a USB port would be the use of a USB mouse: if the system needs to be able to awaken from sleep when the mouse is moved, then the mouse must be powered from dual, because main power is off.

5 V dual is generated by two MOSFET switches, one from +5 V main, the other from +5 V standby, as shown in Figures 3 or 4 . When main power is present, the first switch is on and the second off, and the opposite when main power is absent. Note carefully the polarity of the MOSFET Q5 that delivers power from the +5 V main to the 5 V dual: opposite to the connection of Q6, the source is connected to the +5 V main input, and the drain is connected to the 5 V dual output. This connection must be done this way because of Q5's body diode. When +5 V main is not present, 5 V dual is still on, and if Q5 were connected with the same polarity as Q6, the dual voltage would conduct through the body diode of Q5, attempting to power up the entire +5 V main line. It is to avoid this overload that Q5 must be connected as shown.

The state of the switches is controlled by the SLP_S3\# and PWROK lines, as shown in Figure 1. When both SLP_ S3\# and PWROK are asserted, the main switch is on, and the standby switch is off. If either line is de-asserted, the main switch is off and the standby switch is on.

Note that Q5 and Q6 should be low-gate-voltage type MOSFETs, with guaranteed operation at $2.7 \mathrm{~V} \mathrm{~V}_{\mathrm{gg}}$, in order to ensure full enhancement in worst case. In a typical system, it is anticipated that full-power current will be about 1 A maximum, and standby current will be about 200 mA maximum.

### 3.3V Dual Output

The 3.3 V dual output is intended to power subsystems such as the computer's PCI slots. A typical application that would require the use of 3.3 V dual rather than +3.3 V main for a PCI slot would be the use of a modem: if the system needs to be able to awaken from sleep when the modem receives incoming data, then that slot must be powered from dual, because main power is off. Other slots not requiring dual power can be configured using the control signals.
3.3 V dual is generated by two MOSFETs, one from +3.3 V main, the other from +5 V standby, as shown in Figures 3 or 4. When main power is present, the MOSFET Q3 is turned on as a switch, so that input and output are connected together. When main power is absent, the MOSFET Q4 is controlled by the RC5060 as a linear regulator, generating a regulated 3.3 V from +5 V standby. As with the 5 V dual, the MOSFET Q3 must be connected as shown in the figures, to avoid back-feed.

The state of the MOSFETs is controlled by the SLP_S3\# and PWROK lines, as shown in Figure 1. When both SLP_S3\# and PWROK are asserted, the main switch is on, and the linear regulator is off. If either line is de-asserted, the main switch is off and the linear regulator is on.

Q3 and Q4 as shown in Tables 2 or 3 have different $R_{D S}$,on ratings. In a typical system, it is anticipated that full-power current will be about 2.4 A maximum, and standby current will be about 500 mA maximum. The difference in maximum currents means that Q4 can be a less expensive device than Q3.

### 3.3V SDRAM Output

3.3V SDRAM output is intended to provide power to SDRAM memory. Most systems will use this power. Those systems using RAMBUS may also use the SDRAM power, possibly piped to the same slots, to ensure backward compatibility or even mixed operation of SDRAM with RAMBUS.
3.3V SDRAM is generated by one external MOSFET switch from +3.3 V main, and one linear regulator internal to the RC5060 from +5 V standby, as shown in Figures 3 or 4, and in the block diagram on the front page. When main power is present, the MOSFET Q1 is turned on as a switch, so that input and output are connected together. When main power is absent, the internal linear regulator is on, generating a regulated 3.3 V from +5 V standby. As with the other duals, the MOSFET Q1 must be connected as shown in the figures, to avoid back-feed.

The state of the external MOSFET and the internal linear regulator is controlled by the SLP_S3\# and PWROK lines, and additionally the SLP_S5\# line, as shown in Figure 1. When SLP_S5\# is de-asserted, both the external MOSFET and the internal linear regulator are off, and there is no output voltage on the 3.3 V SDRAM line.

If the SLP_S5\# line is asserted, the 3.3 V SDRAM output is on. In this condition, if either the SLP_S3\# or the PWROK line, or both, are de-asserted, the linear regulator is on and the MOSFET is off. Only in the case if both the SLP_S3\# and the PWROK lines are asserted, the MOSFET is on and the linear regulator is off.

In a typical system, it is anticipated that standby current will be about 100 mA maximum. Full power current will be as high as 4.8 A maximum, so that Ql must have a low $\mathrm{R}_{\mathrm{DS} \text {,on }}$ in order to prevent excessive voltage drop across it.

### 2.5V Dual Output

The 2.5 V dual output is intended to provide power to RAMBUS memory. Only high-end systems will use this power. Those systems using RAMBUS may also use the SDRAM power, possibly piped to the same slots, to ensure backward compatibility or even mixed operation of SDRAM with RAMBUS.
2.5 V dual is generated by one external NPN bipolar acting as a linear regulator from +3.3 V main, and one linear regulator internal to the RC5060 from +5 V standby, as shown in Figure 3 , and in the block diagram on the front page. When main power is present, the NPN Q2 linear regulates, and when main power is absent, the internal linear regulator is on. Q2 cannot be substituted with a MOSFET. If used in one direction, the MOSFET's body diode would permit backfeed; if used in the other direction, it would short-circuit the linear regulator action.
2.5 V dual output is controlled in the same way and by the same lines as the 3.3 V SDRAM output. In a typical system, it is anticipated that standby current will be a maximum of 144 mA , and full-power current may be as high as 2 A . This places some significant constraints on the selection of Q2. Since its input may be as low as $(3.3 \mathrm{~V}-5 \%)=3.135 \mathrm{~V}$, there is only $3.135 \mathrm{~V}-2.5 \mathrm{~V}=635 \mathrm{mV}$ of $\mathrm{V}_{\mathrm{CE}}$ headroom for its operation as a linear regulator. For this reason the RC5060 can provide up to 200 mA of steady-state base current. The TIP41 device shown has a sufficiently low $\mathrm{V}_{\mathrm{CE} \text {, sat }}$ to guarantee worst-case regulation even at $2 \mathrm{~A} \mathrm{I}_{\mathrm{E}}$ with this base current.

## RC5060 ACPI Control Lines

As already discussed, the RC5060 outputs are controlled by the three ACPI control lines, SLP_S3\#, SLP_S5\# and PWROK, as summarized in Table 1. System designers must in particular be careful to ensure that their system is designed with SLP_S5\#, not SLP_S5\#; if SLP_S5 is used, it must be inverted before being used with the RC5060.

The control lines have internal pull-ups of approximately $10 \mu \mathrm{~A}$, and so can be controlled by open collector drivers if desired. In a noisy system, it may be desirable to filter these lines, which can be done with a $1 \mathrm{~K} \Omega$ resistor and a small capacitor.

## RC5060 Dynamic Operation

The RC5060 is designed to minimize the output capacitance required to hold up the various output lines during transitions between different states. Thus in particular, the 5 V dual and 2.5 V dual outputs have guaranteed minimum overlap times, the time (as shown in Figure 2) during a state transition during which both main and standby are connected to the output. This overlap time guarantees that a power source is always connected to the output, so that there will be no dip in the output voltage during state transitions. There is also a maximum overlap time, to ensure that the standby power doesn't have to source main power very long, thus minimizing thermal stress on the standby device.

The 3.3 V dual and 3.3 V SDRAM are different than the other outputs, because they are powered by both a linear regulator and a switch. If the linear regulator were to turn on while the switch is on (or vice versa) the linear regulator would supply power to the main line through the switch. For this reason, the linear regulator must be off before the switch is on, and vice versa. Thus, these two outputs have guaranteed minimum deadtime when both linear regulator and switch are off. During this time, the output capacitors must hold up the load, and so there is also a specified maximum deadtime, allowing a maximum necessary capacitance to be selected, see below.

## Stability

As with all linear regulators, the RC5060's linear regulators require a minimum load. With the exception of the 3.3 V dual output, however, all of these minimum loads are internal to the RC5060. The 3.3 V dual output requires a minimum load of 50 mA ; if a situation may occur in which the load is less than 50 mA , additional steps may be necessary to ensure stability.

Furthermore, depending on location, it may be necessary to bypass the drain (or collector) of the linear regulator with a low ESR capacitor for stability. As a rule of thumb, if the pass element is more than 1 " from its power source, it should have a bypass.

## Softstart

Pin 13 of the RC5060 functions as a softstart. When power is first applied to the chip, a constant current is applied from the pin into an external capacitor, linearly ramping up the voltage. This ramp in turn controls the internal reference of the RC5060. providing a softstart for the linear regulators. The actual state of the RC5060 on power up will be determined by the state of its control lines.

The switches in the system must be either on or off, and so softstart has no effect on their characteristics: if the appropriate control signals are asserted, they will turn on at once.

The softstart is effective only during power on. During a transition between states, such as from $\mathrm{S} 5 \rightarrow \mathrm{~S} 0$, the linear regulators are not softstarted.

It is important to note that the softstart pin is not an enable; pulling it low will not necessarily turn off all outputs.

## Charge Pump

In main power operation, the RC5060 is run from the +12 V main supply. This supply also provides voltage to the various MOSFET gates. However, during standby, this supply is off. To provide power to the chip and the appropriate gates, the RC5060 incorporates a free-running charge pump. As shown in Figures 3 and 4, and in the block diagram on the front page, a capacitor attached between pins 1 and 2 of the RC5060 acts as a charge pump with internal diodes. The charge pump output is internally diode or'red with the 12 V input. The 12 V input must have a series diode to prevent back-feeding the charge pump to the +12 V main when in standby. The 12 V input line needs a bypass capacitor for high-frequency noise rejection.

## Overcurrent

The RC5060 does not directly detect current through the eight devices that power its outputs. Instead, it monitors the four output voltages. In the event of a hard short, the voltage drops below $80 \%$ of nominal, and all outputs are latched off, and remain off until 5 V standby power is recycled. The overcurrent latch off is delayed by $30 \mu \mathrm{sec}$ to prevent nuisance trips.

During softstart, the overcurrent voltage monitors are kept proportional to the reference, to avoid tripping overcurrent during startup. The monitors are kept active during softstart, to avoid turning on into a short.

In the S 5 state, when the memory outputs are off, the voltage monitors on the memory lines are disabled, to prevent tripping the overcurrent. When turning these lines back on from the S 5 state, the delay prevents overcurrent from tripping.

If the 2.5 V dual is not used, its feedback line, pin 15 , must be connected to 5 V dual as shown in Figure 4, to prevent an overcurrent trip.

## UVLO

If the +5 V standby is below approximately 4.5 V , the RC5060 will leave off or turn off all outputs. Similar comments apply to the +12 V main at 7.5 V . The +5 V standby UVLO has approximately 0.5 V hysteresis, the +12 V main UVLO 1 V .

## Power Good

The Power Good is an open collector that pulls low if any of the outputs are less than $80 \%$ of nominal.

## Over Temperature

The RC5060 is capable of sourcing substantial current, 200 mA minimum to the RAMBUS transistor's base during S0, 144 mA to the RAMBUS line during S3, and 100 mA to SDRAM during S3. As a result, there can be heavy power dissipation in the IC. While the RC5060 is designed to accept this power
dissipation, any overloading of outputs can cause excessive heating. If the RC5060 die temperature exceeds about $150^{\circ}$, all outputs are shut off. Outputs remain off until the die temperature returns to its safe area.

## Transistor Selection

External transistor selection depends on usage, differing for the linear regulators and the switches.

The MOSFET switches, Q1, Q3, Q5 and Q6 should be sized based on regulation requirements and power dissipation. Since the ATX outputs are $\pm 5 \%$, the outputs driven from them must be wider. As an example, if we want to hold 3.3 V SDRAM to $-10 \%$, we can drop only $5 \%=165 \mathrm{mV}$ across Q1. At 4.8A, this means Q1 must have a maximum $\mathrm{R}_{\mathrm{DS} \text {,on }}$ of $165 \mathrm{mV} / 4.8 \mathrm{~A}=34 \mathrm{~m} \Omega$, including tolerance and self-heating effects. We thus choose a Fairchild FDS4410Y, which has $20 \mathrm{~m} \Omega$ maximum $\mathrm{R}_{\mathrm{DS} \text {, on }}$ at $4.5 \mathrm{~V}_{\mathrm{GS}}$ at $25^{\circ} \mathrm{C}$. We can estimate power dissipation as $(4.8 \mathrm{~A})^{2} * 20 \mathrm{~m} \Omega=460 \mathrm{~mW}$, which should be acceptable for this package. Similar calculations apply to the other MOSFET switches.

Q4 is a MOSFET functioning as a linear regulator. Since it delivers only 500 mA , it is easy to select a MOSFET, it need only have $\mathrm{R}_{\mathrm{DS}, \text { on }}$ less than $(5 \mathrm{~V}-5 \%-3.3 \mathrm{~V}) / 500 \mathrm{~mA}=2.9 \Omega$. We select the Fairchild NDS9956A which has maximum $\mathrm{R}_{\mathrm{DS} \text {, on }}$ of $110 \mathrm{~m} \Omega$ at $4.5 \mathrm{~V} \mathrm{~V}_{\mathrm{GS}}$ at $25^{\circ} \mathrm{C}$. Power dissipation will be a maximum of $(0.5 \mathrm{~A})^{2} * 110 \mathrm{~m} \Omega=27 \mathrm{~mW}$.

Q2 is an NPN bipolar functioning as a linear regulator. As already discussed, it must have a $\mathrm{V}_{\mathrm{CE} \text {,sat }}$ lower than 635 mV at $\mathrm{I}_{\mathrm{E}}=2 \mathrm{~A}$ and $\mathrm{I}_{\mathrm{B}}=200 \mathrm{~mA}$. Its power dissipation can be as high as $(3.3 \mathrm{~V}+5 \%-2.5 \mathrm{~V}) * 2 \mathrm{~A}=1.9 \mathrm{~W}$.

## Output Capacitor Selection

Output capacitor selection depends on whether the line has overlap time or not.

For both the 5 V dual and the 2.5 V dual, there is guaranteed overlap time between when one source is turned on and the other source turned off. For these outputs, the output capacitor is not needed to hold up the supply, but only for noise filtering and to respond to transient loading.

The 3.3V dual and 3.3V SDRAM outputs have deadtime between when one source is turned off and the other source turned on. During the time when both are off, the output current must be supplied by the output capacitor. Mitigating this, it must be realized that the system will be designed in such a way that the current has gone to its sleep value before the transition occurs. For example, the 3.3 V dual has a sleep current of 500 mA maximum. Maximum deadtime is $6 \mu \mathrm{sec}$, and so charge depletion is $500 \mathrm{~mA} * 6 \mu \mathrm{sec}=3 \mu \mathrm{C}$. Suppose that we have a total of $8 \%$ drop due to the source tolerance and the MOSFET drop, and we are trying to hold $10 \%$ regulation. The remaining $2 \%=66 \mathrm{mV}$ implies a minimum capacitance of $3 \mu \mathrm{C} / 66 \mathrm{mV}=45 \mu \mathrm{~F}$.

## Mechanical Dimensions

## 20 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| h | .394 | .419 | 10.00 | 10.65 |  |
| L | .010 | .029 | 0.25 | 0.75 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 20 |  |  | 20 |  |
| ccc | - | .004 | 0 | 6 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RC5060M | 20 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5061

## High Performance Programmable Synchronous DC－DC Controller for Multi－Voltage Platforms

## Features

－Programmable output for Vcore from 1.3 V to 3.5 V using an integrated 5－bit DAC
－Controls adjustable linears for Vtt（1．5V），and Vclock （2．5V）
－Meets VRM specification with as few as 5 capacitors
－Meets $1.550 \mathrm{~V}+40 /-70 \mathrm{mV}$ over initial tolerance， temperature and transients
－Remote sense
－Active Droop（Voltage Positioning）
－Drives N－Channel MOSFETs
－Overcurrent protection using MOSFET sensing
－ $85 \%$ efficiency typical at full load
－Integrated Power Good and Enable／Soft Start functions
－ 20 pin SOIC package

## Applications

－Power supply for Pentium ${ }^{\circledR}$ III Camino Platform
－Power supply for Pentium III Whitney Platform
－VRM for Pentium III processor
－Programmable multi－output power supply

## Description

The RC5061 is a synchronous mode DC－DC controller IC which provides a highly accurate，programmable set of output voltages for multi－voltage platforms such as the Intel Camino， and provides a complete solution for the Intel Whitney and other high－performance processors．The RC5061 features remote voltage sensing，independently adjustable current limit，and Active Droop for optimal converter transient response．The RC5061 uses a 5－bit D／A converter to program the output voltage from 1.3 V to 3.5 V ．The RC5061 uses a high level of integration to deliver load currents in excess of 16 A from a 5 V
source with minimal external circuitry. Synchronous-mode operation offers optimum efficiency over the entire specified output voltage range. An on-board precision low TC reference achieves tight tolerance voltage regulation without expensive external components, while Active Droop permits exact tailoring of voltage for the most demanding load transients. The RC5061 includes linear regulator controllers for Vtt termination $(1.5 \mathrm{~V})$, and Vclock ( 2.5 V ), each adjustable with an external divider. The RC5061 also offers integrated functions including Power Good, Output Enable/Soft Start and current limiting, and is available in a 20 pin SOIC package.

## Pin Assignments

| HIDRV | 1 |  | 20 | $\square$ | VCCP |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SW | 2 |  | 19 | $\square$ | LODRV |
| GNDA | 3 |  | 18 | - | GNDP |
| VID4 | 4 |  | 17 | - | VCCA |
| VID3 | 5 | RC5061 | 16 | $\square$ | VFB |
| VID2 | 6 | RC5061 | 15 | $\square$ | IFB |
| VID1 | 7 |  | 14 | $\square$ | PWRGD |
| VIDO | 8 |  | 13 |  | SS/ENABLE |
| VTTGATE | 9 |  | 12 |  | VCKFB |
| VTTFB | 10 |  | 11 |  | VCKGATE |

## Pin Definitions

| Pin <br> Number | Pin Name | Pin Function Description |
| :---: | :--- | :--- |
| 1 | HIDRV | High Side FET Driver. Connect this pin through a resistor to the gate of an N-channel <br> MOSFET. The trace from this pin to the MOSFET gate should be <0.5". |
| 2 | SW | High side Driver Source and Low side Driver Drain Switching Node. Together with <br> DROOP and ILIM pins allows FET sensing for Vcc current. |
| 3 | GNDA | Analog Ground. Return path for low power analog circuitry. This pin should be <br> connected to a low impedance system ground plane to minimize ground loops. |
| $4-8$ | VIDO-4 | Voltage Identification Code Inputs. These open collector/TTL compatible inputs will <br> program the output voltage over the ranges specified in Table 2. Pull-up resistors are <br> internal to the controller. |
| 9 | VTTGATE | Gate Driver for VTT Transistor. For 1.5V output. |
| 10 | VTTFB | Voltage Feedback for VTT. |
| 11 | VCKGATE | Gate Driver for VCK Transistor. For 2.5V output. |
| 12 | VCKFB | Voltage Feedback for VCK. |
| 13 | ENABLE/SS | Output Enable. A logic LOW on this pin will disable all outputs. An internal current source <br> allows for open collector control. This pin also doubles as soft start for all outputs. |
| 14 | PWRGD | Power Good Fag. An open collector output that will be logic LOW if any output voltage <br> is not within $\pm 12 \%$ of the nominal output voltage setpoint. |
| 15 | IFB | Vcc Current Feedback. Pin 15 is used in conjunction with pin 2 as the input for the Vcc <br> current feedback control loop. Layout of these traces is critical to system performance. <br> See Application Information for details. |
| 16 | VFB | Vcc Voltage Feedback. Pin 16 is used as the input for the Vcc voltage feedback control <br> loop. See Application Information for details regarding correct layout. |
| 17 | VCCA | Analog VCC. Connect to system 5V supply and decouple with a 0.14F ceramic capacitor. |
| 18 | GNDP | Power Ground. Return pin for high currents flowing in pin 20 (VCCP). <br> 19 <br> LODRVVcc Low Side FET Driver. Connect this pin through a resistor to the gate of an N-channel <br> MOSFET for synchronous operation. The trace from this pin to the MOSFET gate should <br> be <0.5". |
| 20 | VCCP | Power VCC. For all FET drivers. Connect to system 12V supply through a 33 2 , and <br> decouple with a 1 $\mu$ F ceramic capacitor. |

Absolute Maximum Ratings

| Supply Voltages VCCA, VCCP to GND | 13.5 V |
| :--- | :---: |
| Voltage Identification Code Inputs, VID0-VID4 | VCCA |
| All Other Pins | 13.5 V |
| Junction Temperature, $\mathrm{T}_{\mathrm{J}}$ | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65{\text { to } 150^{\circ} \mathrm{C}}^{\text {Lead Soldering Temperature, } 10 \text { seconds }}$Thermal Resistance Junction-to-ambient, $\Theta_{\mathrm{JA}}{ }^{1} \mathrm{C}$ $7^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note:

1. Component mounted on demo board in free air.

## Recommended Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage VCCA |  | 4.75 | 5 | 5.25 | V |
| Input Logic HIGH |  | 2.0 |  |  | V |
| Input Logic LOW |  |  |  | 0.8 | V |
| Ambient Operating Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Driver Supply, VCCP |  | 10.8 | 12 | 13.2 | V |

## Electrical Specifications

( $\mathrm{V}_{\text {CCA }}=5 \mathrm{~V}, \mathrm{~V}_{\text {CCP }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 unless otherwise noted.)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC Regulator |  |  |  |  |  |  |
| Output Voltage | See Table 1 | - | 1.3 |  | 3.5 | V |
| Output Current |  |  |  | 18 |  | A |
| Initial Voltage Setpoint | $\begin{aligned} \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}, \mathrm{~V}_{\text {OUT }} & =2.400 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }} & =2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }} & =1.550 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2.397 \\ & 2.000 \\ & 1.550 \end{aligned}$ | $\begin{aligned} & 2.424 \\ & 2.020 \\ & 1.565 \end{aligned}$ | $\begin{aligned} & 2.454 \\ & 2.040 \\ & 1.580 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Output Temperature Drift | $\begin{aligned} \mathrm{T}_{\mathrm{A}}=0 \text { to } 70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{OUT}} & =2.000 \mathrm{~V} \\ \mathrm{~V}_{\text {OUT }} & =1.550 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & +8 \\ & +6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Line Regulation | $\mathrm{V}_{\text {IN }}=4.75 \mathrm{~V}$ to 5.25 V | - |  | -4 |  | $\mathrm{mV} / \mathrm{V}$ |
| Internal Droop Impedance | $\mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A}$ to 12.5 A |  | 13.0 | 14.4 | 15.8 | $\mathrm{K} \Omega$ |
| Maximum Droop |  |  |  | 60 |  | mV |
| Output Ripple | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{I}_{\text {LOAD }}=18 \mathrm{~A}$ |  |  | 11 |  | mVpk |
| Total Output Variation, Steady State ${ }^{1}$ | $\begin{aligned} & \hline \mathrm{V}_{\text {OUT }}=2.000 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V}^{3} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 1.940 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & 2.070 \\ & 1.590 \end{aligned}$ | V |
| Total Output Variation, Transient ${ }^{2}$ | $\begin{aligned} & \hline \mathrm{I}_{\text {LOAD }}=0.8 \mathrm{~A} \text { to } 18 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.000 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=1.550 \mathrm{~V}^{3} \\ & \hline \end{aligned}$ | - | $\begin{aligned} & 1.900 \\ & 1.480 \end{aligned}$ |  | $\begin{aligned} & 2.100 \\ & 1.590 \end{aligned}$ | V |
| Short Circuit Detect Current |  | - | 45 | 50 | 60 | $\mu \mathrm{A}$ |
| Efficiency | $\mathrm{I}_{\text {LOAD }}=18 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  |  | 85 |  | \% |
| Output Driver Rise \& Fall Time | See Figure 3 |  |  | 50 |  | nsec |
| Output Driver Deadtime | See Figure 3 |  |  | 50 |  | nsec |
| Duty Cycle |  |  | 0 |  | 100 | \% |

## Electrical Specifications (Continued)

$\left(\mathrm{V}_{\text {CCA }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuit in Figure 1 unless otherwise noted.)
The $\cdot$ denotes specifications which apply over the full operating temperature range.

| Parameter | Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5V UVLO |  | - | 3.74 | 4 | 4.26 | V |
| 12V UVLO |  | - | 7.65 | 8.5 | 9.35 | V |
| Soft Start Current |  | - | 5 | 10 | 17 | $\mu \mathrm{A}$ |
| VTT Linear Regulator |  |  |  |  |  |  |
| Output Voltage | $\mathrm{I}_{\text {LOAD }} \leq 2 \mathrm{~A}$ | - | 1.425 | 1.5 | 1.575 | V |
| Under Voltage Trip Level | Over Current |  |  | 80 |  | \% $\mathrm{V}_{\mathrm{O}}$ |
| VCLK Linear Regulator |  |  |  |  |  |  |
| Output Voltage | $\mathrm{l}_{\text {LOAD }} \leq 2 \mathrm{~A}$ | - | 2.375 | 2.5 | 2.625 | V |
| Under Voltage Trip Level | Over Current |  |  | 80 |  | \% $\mathrm{V}_{\mathrm{O}}$ |
| Common Functions |  |  |  |  |  |  |
| Oscillator Frequency |  | - | 255 | 310 | 345 | kHz |
| PWRGD Threshold | Logic HIGH, All Outputs Logic LOW, Any Output | - | $\begin{aligned} & 93 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 107 \\ & 112 \end{aligned}$ | \%V $\mathrm{V}_{\text {OUT }}$ |
| Linear Regulator Under Voltage Delay Time | Over Current |  |  | 30 |  | $\mu \mathrm{sec}$ |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, Droop, Output Ripple and Output Temperature Drift and is measured at the converter's VFB sense point.
2. As measured at the converter's VFB sense point. For motherboard applications, the PCB layout should exhibit no more than $0.5 \mathrm{~m} \Omega$ trace resistance between the converter's output capacitors and the CPU. Remote sensing should be used for optimal performance.
3. Using the VFB pin for remote sensing of the converter's output at the load, the converter will be in compliance with Intel's VRM 8.4 specification of $+50,-80 \mathrm{mV}$. If Intel specifications on maximum plane resistance from the converter's output capacitors to the CPU are met, the specification of $+40,-70 \mathrm{mV}$ at the capacitors will also be met.

Table 1. Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. $0=$ processor pin is tied to GND.
$1=$ processor pin is open.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{CCA}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCP}}=12 \mathrm{~V}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ using circuits in Figure 1, unless otherwise noted. $)$


## Typical Operating Characteristics (continued)




Switching Waveforms, 18A Load


Time ( $1 \mu \mathrm{~s} / \mathrm{div}$ )


## Typical Operating Characteristics (continued)



## Application Circuit



Figure 1. Application Circuit for Katmai/Camino/BX/ZX Motherboards
(Worst Case Analyzed! See Appendix for Details)

Table 2. RC5061 Application Bill of Materials for Intel Katmai/Camino/BX/ZX Motherboards
(Components based on Worst Case Analysis-See Appendix for Details)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX <br> TAJB475M010R5 | 1 | 4.7رF, 10V Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,C6 | Panasonic ECU-V1H104ZFX | 3 | 100nF, 50V Capacitor |  |
| C8-9 | Sanyo 6MV1000FA | 2 | 1000رF, 6.3V Electrolytic |  |
| C10-11 | Any | 2 | 22uF, 6.3V Capacitor | Low ESR |
| $\mathrm{C}_{\text {IN }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | * | 1200رF, 10V Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | ```Sanyo 6MV1500GX``` | * | 1500^F, 6.3V Electrolytic | $\mathrm{ESR} \leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 8 \mathrm{~A}$ Inductor | DCR ~ $10 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | $1.3 \mu \mathrm{H}, 20 \mathrm{~A}$ Inductor | DCR ~ $2 \mathrm{~m} \Omega$ |
| Q1 | Fairchild FDB6030L | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q2 | $\begin{aligned} & \hline \text { Fairchild } \\ & \text { FDB7030BL } \end{aligned}$ | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=10 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q3-4 | $\begin{aligned} & \text { Fairchild } \\ & \text { FDB4030L } \end{aligned}$ | 2 | N-Channel MOSFET |  |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R7 | Any | 1 | * |  |
| U1 | Fairchild RC5061M | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For 17.4 A designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \Omega$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletins AB-8 and AB-15.
*Refer to table 4 for values.


Figure 2. Application Circuit for Coppermine/Camino Motherboards
(Typical Design)

Table 3. RC5061 Application Bill of Materials for Intel Coppermine/Camino Motherboards
(Typical Design)

| Reference | Manufacturer Part \# | Quantity | Description | Requirements/Comments |
| :---: | :---: | :---: | :---: | :---: |
| C1 | AVX <br> TAJB475M010R5 | 1 | 4.7 $\mu \mathrm{F}, 10 \mathrm{~V}$ Capacitor |  |
| C2, C5 | Panasonic ECU-V1C105ZFX | 2 | 1 $\mu \mathrm{F}, 16 \mathrm{~V}$ Capacitor |  |
| C3-4,C6 | $\begin{aligned} & \text { Panasonic } \\ & \text { ECU-V1H104ZFX } \end{aligned}$ | 3 | 100nF, 50V Capacitor |  |
| C8-9 | Sanyo 6MV1000FA | 2 | 1000 $\mu \mathrm{F}, 6.3 \mathrm{~V}$ Electrolytic |  |
| C10-11 | Any | 2 | 22 $\mu \mathrm{F}, 6.3 \mathrm{~V}$ Capacitor | Low ESR |
| $\mathrm{C}_{\mathrm{IN}}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 10MV1200GX } \end{aligned}$ | 3 | 1200 $\mu \mathrm{F}, 10 \mathrm{~V}$ Electrolytic | $\mathrm{I}_{\text {RMS }}=2 \mathrm{~A}$ |
| $\mathrm{C}_{\text {OUT }}$ | $\begin{aligned} & \text { Sanyo } \\ & \text { 6MV1500GX } \end{aligned}$ | 12 | 1500 F , 6.3V Electrolytic | ESR $\leq 44 \mathrm{~m} \Omega$ |
| D1 | Motorola MBRD835L | 1 | 8A Schottky Diode |  |
| L1 | Any | Optional | $2.5 \mu \mathrm{H}, 5 \mathrm{~A}$ Inductor | DCR ~ $10 \mathrm{~m} \Omega$ See Note 1. |
| L2 | Any | 1 | 1.3 $\mu \mathrm{H}, 15 \mathrm{~A}$ Inductor | DCR ~ 3m |
| Q1 | Fairchild FDB6030L | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=20 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q2 | Fairchild FDB7030BL | 1 | N-Channel MOSFET | $\begin{aligned} & \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=10 \mathrm{~m} \Omega @ \\ & \mathrm{~V}_{\mathrm{GS}}=4.5 \mathrm{~V} \text { See Note } 2 . \end{aligned}$ |
| Q3-4 | Fairchild FDB4030L | 2 | N-Channel MOSFET |  |
| R1 | Any | 1 | $33 \Omega$ |  |
| R2-3 | Any | 2 | $4.7 \Omega$ |  |
| R4 | Any | 1 | $10 \mathrm{~K} \Omega$ |  |
| R6 | Any | 1 | $10 \Omega$ |  |
| R7 | Any | 1 | $6.24 \mathrm{~K} \Omega$ |  |
| R8 | N/A | 1 | $30 \mathrm{~m} \Omega$ | PCB Trace Resistor |
| U1 | $\begin{aligned} & \text { Fairchild } \\ & \text { RC5061M } \end{aligned}$ | 1 | DC/DC Controller |  |

## Notes:

1. Inductor L1 is recommended to isolate the 5 V input supply from noise generated by the MOSFET switching, and to comply with Intel dl/dt requirements. L1 may be omitted if desired.
2. For 12.5 A designs using the TO-220 MOSFETs, heatsinks with thermal resistance $\Theta_{S A}<20^{\circ} \mathrm{C} / \Omega$ should be used. For designs using the TO-263 MOSFETs, adequate copper area should be used. For details and a spreadsheet on MOSFET selections, refer to Applications Bulletins AB-8 and AB-15.

## Application Circuit Summary

Table 4 summarizes the worst-case design schematics presented in this section. The basic choices are: A) The processor, B) the chipset used, and C) the use or not of a sense resistor. Depending on board layout and component selection, it may be possible to use fewer output capacitors than shown here. For configurations not shown in this datasheet, consult the Appendix for selection of component values.

Table 4. Recommended Values for CPU-based Applications

| Processor | Chipset | C $_{\text {IN }}$ | CouT $^{*}$ | R5, R7 (K $\Omega$ ) |
| :--- | :--- | :---: | :---: | :---: |
| Coppermine | Whitney | 3 | 4 | 8.45 |
| Katmai | Camino | 4 | 6 | 13.0 |
| Mendocino | Whitney | 4 | 5 | 11.3 |
| Katmai | BX | 5 | 6 | 11.8 |

*Output capacitance requirements depend critically on layout and processor type. Consult Application Bulletin AB-14 for details. See the Appendix to this datasheet for the method of calculation of these components. Pin 4 must be used to remote sense the voltage at the processor to achieve the specified performance.

## Test Parameters



Figure 3. Ouput Drive Timing Diagram

## Application Information

## The RC5061 Controller

The RC5061 is a programmable synchronous DC-DC controller IC. When designed around the appropriate external components, the RC5061 can be configured to deliver more than 16A of output current, as appropriate for the Katmai and Coppermine and other processors. The RC5061 functions as a fixed frequency PWM step down regulator.

## Main Control Loop

Refer to the RC5061 Block Diagram on page 1. The RC5061 implements "summing mode control", which is different from both classical voltage-mode and current-mode control. It provides superior performance to either by allowing a large converter bandwidth over a wide range of output loads.

The control loop of the regulator contains two main sections: the analog control block and the digital control block. The analog section consists of signal conditioning amplifiers feeding into a comparator which provides the input to the digital control block. The signal conditioning section accepts input from the DROOP (current feedback) and VFB (voltage feedback) pins and sets up two controlling signal paths. The first, the voltage control path, amplifies the difference between the VFB signal and the reference voltage from the DAC and presents the
output to one of the summing amplifier inputs. The second, current control path, takes the difference between the DROOP and SW pins when the high-side MOSFET is on, reproducing the voltage across the MOSFET and thus the input current; it presents the resulting signal to another input of the summing amplifier. These two signals are then summed together. This output is then presented to a comparator looking at the oscillator ramp, which provides the main PWM control signal to the digital control block.

The digital control block takes the analog comparator input and the main clock signal from the oscillator to provide the appropriate pulses to the HIDRV and LODRV output pins. These two outputs control the external power MOSFETs.

There is an additional comparator in the analog control section whose function is to set the point at which the RC5061 current limit comparator disables the output drive signals to the external power MOSFETs.

## High Current Output Drivers

The RC5061 contains two identical high current output drivers that utilize high speed bipolar transistors in a push-pull configuration. The drivers' power and ground are separated from the chip's power and ground for switching noise immunity. The power supply pin, VCCP, is supplied from an external 12 V source through a series $33 \Omega$ resistor. The resulting voltage is sufficient to provide the gate to source drive to the external MOSFETs required in order to achieve a low $R_{D S, O N}$.

## Internal Voltage Reference

The reference included in the RC5061 is a precision band-gap voltage reference. Its internal resistors are precisely trimmed to provide a near zero temperature coefficient (TC). Based on the reference is the output from an integrated 5-bit DAC. The DAC monitors the 5 voltage identification pins, VID0-4. When the VID4 pin is at logic HIGH, the DAC scales the reference voltage from 2.0 V to 3.5 V in 100 mV increments. When VID4
is pulled LOW, the DAC scales the reference from 1.30 V to 2.05 V in 50 mV increments. All VID codes are available, including those below 1.80 V .

## Power Good (PWRGD)

The RC5061 Power Good function is designed in accordance with the Pentium III DC-DC converter specifications and provides a continuous voltage monitor on the VFB pin. The circuit compares the VFB signal to the VREF voltage and outputs an active-low interrupt signal to the CPU should the power supply voltage deviate more than $\pm 12 \%$ of its nominal setpoint. The Power Good flag provides no other control function to the RC5061.

## Output Enable/Soft Start (ENABLE/SS)

The RC5061 will accept an open collector/TTL signal for controlling the output voltage. The low state disables the output voltage. When disabled, the PWRGD output is in the low state.

Even if an enable is not required in the circuit, this pin should have attached a capacitor (typically 100 nF ) to softstart the switching.

## Over-Voltage Protection

The RC5061 constantly monitors the output voltage for protection against over-voltage conditions. If the voltage at the VFB pin exceeds the selected program voltage, an over-voltage condition is assumed and the RC5061 disables the output drive signal to the external high-side MOSFET. The DC-DC converter returns to normal operation after the output voltage returns to normal levels.

## Oscillator

The RC5061 oscillator section uses a fixed frequency of operation of 300 KHz .

## Design Considerations and Component Selection

Additional information on design and component selection may be found in Fairchild's Application Note 57.

## MOSFET Selection

This application requires N-channel Logic Level Enhancement Mode Field Effect Transistors. Desired characteristics are as follows:

- Low Static Drain-Source On-Resistance, $\mathrm{R}_{\mathrm{DS}, \mathrm{ON}}<20 \mathrm{~m} \Omega$ (lower is better)
- Low gate drive voltage, $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$ rated
- Power package with low Thermal Resistance
- Drain-Source voltage rating $>15 \mathrm{~V}$.

The on-resistance ( $\mathrm{R}_{\mathrm{DS}, \mathrm{ON} \text { ) }}$ is the primary parameter for MOSFET selection. The on-resistance determines the power dissipation within the MOSFET and therefore significantly
affects the efficiency of the DC-DC Converter. For details and a spreadsheet on MOSFET selection, refer to Applications Bulletin AB-8.

## Inductor Selection

Choosing the value of the inductor is a tradeoff between allowable ripple voltage and required transient response. The system designer can choose any value within the allowed minimum to maximum range in order to either minimize ripple or maximize transient performance. The first order equation (close approximation) for minimum inductance is:

$$
L_{\text {min }}=\frac{\left(V_{\text {in }}-V_{\text {out }}\right)}{f} \times \frac{V_{\text {out }}}{V_{\text {in }}} \times \frac{E S R}{V_{\text {ripple }}}
$$

where:
$\mathrm{V}_{\text {in }}=$ Input Power Supply
$\mathrm{V}_{\text {out }}=$ Output Voltage
$\mathrm{f}=\mathrm{DC} / \mathrm{DC}$ converter switching frequency
ESR $=$ Equivalent series resistance of all output capacitors in parallel
$\mathrm{V}_{\text {ripple }}=$ Maximum peak to peak output ripple voltage budget .
The first order equation for maximum allowed inductance is:

$$
\mathrm{L}_{\max }=2 \mathrm{C}_{\mathrm{O}} \frac{\left(\mathrm{~V}_{\mathrm{in}}-\mathrm{V}_{\mathrm{out}}\right) \mathrm{D}_{\mathrm{m}} \mathrm{~V}_{\mathrm{tb}}}{\mathrm{I}_{\mathrm{pp}}{ }^{2}}
$$

where:
$\mathrm{C}_{\mathrm{o}}=$ The total output capacitance
$\mathrm{I}_{\mathrm{pp}}=$ Maximum to minimum load transient current
$\mathrm{V}_{\mathrm{tb}}=$ The output voltage tolerance budget allocated to load transient
$\mathrm{D}_{\mathrm{m}}=$ Maximum duty cycle for the $\mathrm{DC} / \mathrm{DC}$ converter (usually 95\%).

Some margin should be maintained away from both $\mathrm{L}_{\text {min }}$ and $\mathrm{L}_{\text {max }}$. Adding margin by increasing L almost always adds expense since all the variables are predetermined by system performance except for $\mathrm{C}_{\mathrm{O}}$, which must be increased to increase L . Adding margin by decreasing L can be done by purchasing capacitors with lower ESR. The RC5061 provides significant cost savings for the newer CPU systems that typically run at high supply current.

## RC5061 Short Circuit Current Characteristics

The RC5061 protects against output short circuit on the core supply by turning off both the high-side and low-side MOSFETs and resetting softstart. The short circuit limit is set with the $\mathrm{R}_{\mathrm{S}}$ resistor, as given by the formula

$$
\mathrm{R}_{\mathrm{S}}=\frac{\mathrm{I}_{\mathrm{SC}} * \mathrm{R}_{\mathrm{DS}, \text { on }}}{I_{\text {Detect }}}
$$

with $\mathrm{I}_{\text {Detect }} \approx 50 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{SC}}$ is the desired current limit, and $\mathrm{R}_{\mathrm{DS} \text {, on }}$ the high-side MOSFET's on resistance. Remember to make the $\mathrm{R}_{\mathrm{S}}$ large enough to include the effects of initial tolerance and temperature variation on the MOSFET's $\mathrm{R}_{\mathrm{DS} \text {,on }}$. Alternately, use of a sense resistor in series with the source of the MOSFET eliminates this source of inaccuracy in the current limit. The value of $\mathrm{R}_{\mathrm{S}}$ should be less than $10 \mathrm{~K} \Omega$. If a greater value is necessary, a lower $\mathrm{R}_{\mathrm{DS} \text {,on }}$ MOSFET should be used instead.

As an example, Figure 4 shows the typical characteristic of the DC-DC converter circuit with an FDB6030L high-side $\operatorname{MOSFET}\left(\mathrm{R}_{\mathrm{DS}}=20 \mathrm{~m} \Omega\right.$ maximum at $25^{\circ} \mathrm{C} * 1.25$ at $75^{\circ} \mathrm{C}=$ $25 \mathrm{~m} \Omega$ ) and a $8.2 \mathrm{~K} \Omega \mathrm{R}_{\mathrm{S}}$.

CPU Output Voltage vs. Output Current


Figure 4. RC5061 Short Circuit Characteristic
The converter exhibits a normal load regulation characteristic until the voltage across the MOSFET exceeds the internal short circuit threshold of $50 \mu \mathrm{~A} * 8.2 \mathrm{~K} \Omega=410 \mathrm{mV}$, which occurs at $410 \mathrm{mV} / 25 \mathrm{~m} \Omega=16.4 \mathrm{~A}$. (Note that this current limit level can be as high as $410 \mathrm{mV} / 15 \mathrm{~m} \Omega=27 \mathrm{~A}$, if the MOSFET has typical $\mathrm{R}_{\mathrm{DS} \text {, on }}$ rather than maximum, and is at $25^{\circ} \mathrm{C}$ ).

At this point, the internal comparator trips and signals the controller to discharge softstart. This causes a drastic reduction in the output voltage as the load regulation collapses into the short circuit control mode. With a $40 \mathrm{~m} \Omega$ output short, the voltage is reduced to $16.4 \mathrm{~A} * 40 \mathrm{~m} \Omega=650 \mathrm{mV}$. The output voltage does not return to its nominal value until the output current is reduced to a value within the safe operating ranges for the DC-DC converter.

If any of the linear regulator outputs are loaded heavily enough that their output voltage drops below $80 \%$ of nominal for $>30 \mu \mathrm{sec}$, all RC5061 outputs, including the switcher, are shut off and remain off until power is recycled.

## Schottky Diode Selection

The application circuit of Figure 1 shows a Schottky diode, D1, which is used as a free-wheeling diode to assure that the body-diode in Q2 does not conduct when the upper MOSFET is turning off and the lower MOSFET is turning on. It is undesirable for this diode to conduct because its high forward voltage drop and long reverse recovery time degrades efficiency, and so the Schottky provides a shunt path for the current.

Since this time duration is very short, the selection criterion for the diode is that the forward voltage of the Schottky at the output current should be less than the forward voltage of the MOSFET's body diode.

## Output Filter Capacitors

The output bulk capacitors of a converter help determine its output ripple voltage and its transient response. It has already been seen in the section on selecting an inductor that the ESR helps set the minimum inductance, and the capacitance value helps set the maximum inductance. For most converters, however, the number of capacitors required is determined by the transient response and the output ripple voltage, and these are determined by the ESR and not the capacitance value. That is, in order to achieve the necessary ESR to meet the transient and ripple requirements, the capacitance value required is already very large.

The most commonly used choice for output bulk capacitors is aluminum electrolytics, because of their low cost and low ESR. The only type of aluminum capacitor used should be those that have an ESR rated at 100 kHz . Consult Application Bulletin AB-14 for detailed information on output capacitor selection.

The output capacitance should also include a number of small value ceramic capacitors placed as close as possible to the processor; $0.1 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ are recommended values.

## Input Filter

The DC-DC converter design may include an input inductor between the system +5 V supply and the converter input as shown in Figure 5. This inductor serves to isolate the +5 V supply from the noise in the switching portion of the DC-DC converter, and to limit the inrush current into the input capacitors during power up. A value of $2.5 \mu \mathrm{H}$ is recommended.

It is necessary to have some low ESR aluminum electrolytic capacitors at the input to the converter. These capacitors deliver current when the high side MOSFET switches on. Figure 5 shows $3 \times 1000 \mu \mathrm{~F}$, but the exact number required will vary with the speed and type of the processor. For the top speed Katmai and Coppermine, the capacitors should be rated to take 9A and 6A of ripple current respectively. Capacitor ripple current rating is a function of temperature, and so the manufacturer should be contacted to find out the ripple current rating at the expected operational temperature. For details on the design of an input filter, refer to Applications Bulletin AB-15.


Figure 5. Input Filter

## Active Droop

The RC5061 includes active droop; as the ouptut current increases, the output voltage drops. This is done in order to allow maximum headroom for transient response of the converter. The current is sensed by measuring the voltage across the high-side MOSFET during its on time. Note that this makes the droop dependent on the temperature of the MOSFET. However, when the formula given for selecting $\mathrm{R}_{\mathrm{S}}$ (current limit) is used, there is a maximum droop possible $(-40 \mathrm{mV})$, and when this value is reached, additional drop across the MOSFET will not cause any increase in droop-until current limit is reached.

Additional droop can be added to the active droop using a discrete resistor (typically a PCB trace) outside the control loop, as shown in Figure 2. This is typically only required for the most demanding applications, such as for the next generation Intel processor (tolerance $=+40 /-70 \mathrm{mV}$ ), as shown in Figure 2.

## Remote Sense

The RC5061 offers remote sense of the output voltage to minimize the output capacitor requirements of the converter. It is highly recommended that the remote sense pin, Pin 16, be tied directly to the processor power pins, so that the effects of power plane impedance are eliminated. Further details on use of the remote sense feature of the RC5061 may be found in Applications Bulletin AB-24.

## Adjusting the Linear Regulators' Output Voltages

Any or all of the linear regulators' outputs may be adjusted high to compensate for voltage drop along traces, as shown in Figure 6.


Figure 6. Adjusting the Output Voltage of the Linear Regulator

The resistor value should be chosen as

$$
R=10 K \Omega^{\star}\left(\frac{V_{\text {out }}}{V_{\text {nom }}}-1\right)
$$

For example, to get the $\mathrm{V}_{\mathrm{TT}}$ voltage to be 1.55 V instead of 1.50 V , use $\mathrm{R}=10 \mathrm{~K} \Omega *[(1.55 / 1.50)-1]=333 \Omega$.

## PCB Layout Guidelines

- Placement of the MOSFETs relative to the RC5061 is critical. Place the MOSFETs such that the trace length of the HIDRV and LODRV pins of the RC5061 to the FET gates is minimized. A long lead length on these pins will cause high amounts of ringing due to the inductance of the trace and the gate capacitance of the FET. This noise radiates throughout the board, and, because it is switching at such a high voltage and frequency, it is very difficult to suppress.
- In general, all of the noisy switching lines should be kept away from the quiet analog section of the RC5061. That is, traces that connect to pins $1,2,19$, and 20 (HIDRV, SW, LODRV and VCCP) should be kept far away from the traces that connect to pins 3, 16 and 17.
- Place the $0.1 \mu \mathrm{~F}$ decoupling capacitors as close to the RC5061 pins as possible. Extra lead length on these reduces their ability to suppress noise.
- Each VCC and GND pin should have its own via to the appropriate plane. This helps provide isolation between pins.
- Place the MOSFETs, inductor, and Schottky as close together as possible for the same reasons as in the first bullet above. Place the input bulk capacitors as close to the drains of the high side MOSFETs as possible. In addition, placement of a $0.1 \mu \mathrm{~F}$ decoupling cap right on the drain of each high side MOSFET helps to suppress some of the high frequency switching noise on the input of the DC-DC converter.
- Place the output bulk capacitors as close to the CPU as possible to optimize their ability to supply instantaneous current to the load in the event of a current transient. Additional space between the output capacitors and the CPU will allow the parasitic resistance of the board traces to degrade the DC-DC converter's performance under severe load transient conditions, causing higher voltage deviation. For more detailed information regarding capacitor placement, refer to Application Bulletin AB-5.
- A PC Board Layout Checklist is available from Fairchild Applications. Ask for Application Bulletin AB-11.

PC Motherboard Sample Layout and Gerber File
A reference design for motherboard implementation of the RC5061 along with the PCAD layout Gerber file and silk screen can be obtained from our marketing department at 650-966-7624.

## RC5061 Evaluation Board

Fairchild provides an evaluation board to verify the system level performance of the RC5061. It serves as a guide to performance expectations when using the supplied external components and PCB layout. Please call the marketing department at 650-966-7624 for an evaluation board.

## Additional Information

For additional information contact Fairchild Semiconductor's Analog \& Mixed Signal Products Group Marketing Department at 650-966-7624.

## Appendix

## Worst-Case Formulae for the Calculation of Cout, R5, and Cin (Circuit of Figure 1 only)

The following formulae design the RC5061 for worst-case operation, including initial tolerance and temperature dependence of all of the IC parameters (initial setpoint, reference tolerance and tempco, active droop tolerance, current sensor gain), the initial tolerance and temperature dependence of the MOSFET, and the ESR of the capacitors. The following information must be provided:
$\mathrm{V}_{\mathrm{T}+}$, the value of the positive transient voltage limit;
$\left|\mathrm{V}_{\mathrm{T}-}\right|$, the absolute value of the negative transient voltage limit;
$\mathrm{I}_{\mathrm{O}}$, the maximum output current;
$\mathrm{V}_{\text {nom }}$, the nominal output voltage;
$\mathrm{V}_{\mathrm{in}}$, the input voltage (typically 5 V );
ESR, the ESR of the ouput caps, per cap ( $44 \mathrm{~m} \Omega$ for the Sanyo parts shown in this datsheet);
$\mathrm{R}_{\mathrm{D}}$, the on-resistance of the MOSFET ( $20 \mathrm{~m} \Omega$ for the FDB6030);
$\Delta R_{D}$, the tolerance of the current sensor (usually about $67 \%$ for MOSFET sensing, including temperature).
$\mathrm{I}_{\mathrm{rms}}$, the rms current rating of the input caps ( 2 A for the sanyo parts shown in this datasheet.)

$$
\begin{aligned}
& C_{\text {in }}=\frac{1 O^{*} \sqrt{\frac{V_{\text {nom }}}{V_{\text {in }}}-\left(\frac{V_{\text {nom }}}{V_{\text {in }}}\right)^{2}}}{I_{\text {rms }}} \\
& R 5=\frac{I_{0}^{*} R_{D}{ }^{*}\left(1+\Delta R_{D}\right)^{* 1.10}}{50 * 10^{-6}}
\end{aligned}
$$

Number of capacitors needed fo $\mathrm{C}_{\text {out }}=$ the greater of:

$$
\mathrm{X}=\frac{\mathrm{ESR} * \mathrm{I}_{\mathrm{O}}}{\left|\mathrm{~V}_{\mathrm{T}-}\right|}
$$

or

$$
Y=\frac{E S R * I_{O}}{V_{T+}-0.004 * V_{\text {nom }}+\frac{14400 * I_{0} * R_{D}}{18 * R 5 * 1.1}}
$$

Example: Suppose that the transient limits are $\pm 134 \mathrm{mV}$, current I is 14.2 A , and the nominal voltage is 2.000 V , using MOSFET current sensing and the usual caps. We have $\mathrm{V}_{\mathrm{T}+}=$ $\left|\mathrm{V}_{\mathrm{T}}\right|=0.134, \mathrm{I}_{\mathrm{O}}=14.2, \mathrm{~V}_{\mathrm{nom}}=2.000$, and $\Delta \mathrm{R}_{\mathrm{D}}=0.67$. We calculate:

$$
\begin{gathered}
C_{\text {in }}=\frac{14.2 * \sqrt{\frac{2.000}{5}-\left(\frac{2.000}{5}\right)^{2}}}{2}=3.47 \Rightarrow 4 \mathrm{caps} \\
R 5=\frac{14.2^{*} 0.020^{*}(1+0.67)^{*} 1.0}{50 * 10^{-6}}=10.4 \mathrm{~K} \Omega \\
X=\frac{0.044 * 14.2}{0.134}=4.66 \\
Y=\frac{0.044 * 14.2}{}=4.28 \\
0.134-0.004 * 2.000+\frac{14400 * 14.2 * 0.020}{18 * 10400 * 1.1}
\end{gathered}
$$

Since $\mathrm{X}>\mathrm{Y}$, we choose X , and round up to find we need 5 capacitors for $\mathrm{C}_{\mathrm{OUT}}$.

## Mechanical Dimension

## 20-Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .496 | .512 | 12.60 | 13.00 | 2 |
| E | .291 | .299 | 7.40 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .029 | 0.25 | 0.75 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 20 |  | 20 |  | 6 |
| $\alpha$ | $0^{\circ}$ |  | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " $\mathrm{L} "$ is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC5061M | 20 pin SOIC |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5102

## Dual Adjustable Voltage Regulators

## Features

- 0.5\% Setpoint Accuracy
- Both outputs adjustable from 1.5 V to 3.6 V
- 100 mA output drivers for high current loads
- Short circuit protection
- Fast transient response
- Low Icc current < 1mA
- Factory trimmed low TC voltage reference
- Drives N-Channel MOSFET, NPN or Darlington Pair
- 8 Lead SOIC


## Applications

- $3.3 \mathrm{~V}, 2.8 \mathrm{~V}$ dual power supply for Pentium ${ }^{\circledR} \mathrm{P} 55$ Processor
- Switchable single/dual power supply for Pentium P54C/P55C flexible motherboard implementation
- 1.5V regulator for Pentium Pro GTL+ Bus
- Adjustable dual output power supply for high current loads


## Description

The RC5102, in combination with low Rds,on n-channel MOSFETs, provides a precision low-dropout dual voltage regulator for Pentium, Cyrix ${ }^{\circledR}$ and Power PC ${ }^{\circledR}$ CPUs. By using the 12 V supply available within the motherboard of the PC, the RC5102 achieves the high Vgs drive voltage to minimize the Rds, on of the MOSFET for low dropout applications. Earlier designs involving p-channel MOSFETs or pnp transistors are either too costly or provide inadequate drop-out voltages at the high current required. Using the RC5102, a linear conversion from 5 V to 2.8 V is achieved at load currents in excess of 7A, depending upon the pass element. The RC5102 incorporates a 50 MHz operational amplifier in the control path, thus optimizing transient performance due to instantaneous load changes.. Wafer-level trimming is used to adjust the precision of the reference to a nominal accuracy of $\pm 0.5 \%$. Improved line regulation is achieved through the use of a bootstrapped architecture within the bandgap reference. Overcurrent protection is available through the use of an external sense resistor.

## Block Diagram



Rev. 0.9.1

## Pin Assignments



## Pin Description

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| VSC | 1 | Over Current Protection Input |
| VFB2 | 2 | Regulator 2 Voltage Feedback |
| VCCP | 3 | Output driver VCC; 12V nominal |
| DRV2 | 4 | Regulator 2 Driver Output |
| DRV1 | 5 | Regulator 1 Driver Output |
| VCC | 6 | Analog VCC; 5V nominal |
| VFB1 | 7 | Regulator 1 Voltage Feedback |
| GND | 8 | Ground |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Conditions | Min. | Typ. | Max. | Unit |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCCP | Driver Supply Voltage |  |  |  | 13 | V |
| VCC | Analog Supply Voltage |  |  |  | 13 | V |
| Ts | Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
|  | Soldering Temperature | 10 Seconds |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these condition is not implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

$\left(\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VCCP}=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted $)$

| Parameter |  | Conditions | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Analog Supply Voltage |  | 4.75 | 5 | 10 | V |
| VCCP | Driver Supply Voltage | Minimum VCC +3 V | 8 | 12 | 13 | V |
| TA | Ambient Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

(VCC $=5 \mathrm{~V}$, VCCP $=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter |  | Conditions | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Vo | Output Voltage | $\mathrm{TA}=0-70^{\circ} \mathrm{C}$ | 1.5 |  | 3.6 | V |
| Io | Output Drive Current | Each output |  | 100 |  | mA |
| Vref Acc | Setpoint Accuracy | $\mathrm{IL}=1 \mathrm{~mA}, \mathrm{Vout}=1.5 \mathrm{~V}$ |  | 0.5 | 1.2 | $\%$ |
| VTC | Output Voltage TC | 0 to $70{ }^{\circ} \mathrm{C}$ |  | -230 |  | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| LDR | Load Regulation | 0.5 A to 7 A | 0.25 |  | $\% \mathrm{Vo}$ |  |
| LIR1 | 5V Line Regulation | VCC $=5 \mathrm{~V} \pm 5 \%, \mathrm{IL}=3.5 \mathrm{~A}$ |  | 12 |  | $\mathrm{mV} / \mathrm{V}$ |
| LIR2 | 12V Line Regulation | VCCP $=12 \mathrm{~V} \pm 10 \%, \mathrm{IL}=3.5 \mathrm{~A}$ |  | 19 |  | $\mathrm{mV} / \mathrm{V}$ |
| Vr | Output Noise | 0.1 to 20 KHz |  | 30 |  | $\mu \mathrm{~V}$ |
| Vsc | Short Circuit trip | Rsense $=0.01 \Omega$ |  | 100 |  | mV |
| Pd | Power Dissipation | No Load |  | 68 |  | mW |

## AC Electrical Characteristics

$\left(\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VCCP}=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameter | Conditions | Min. | Typ. | Max. | Unit |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\operatorname{Tr}$ | Response Time | IL $=0.5 \mathrm{~A}$ to 5.5 A |  | 5 |  | $\mu \mathrm{~s}$ |
| PSRR | Power Supply Rejection Ratio |  |  | 65 |  | dB |

## Application Schematics



Figure 1. RC5102 Dual Output, 4A Application Schematic


Figure 2. RC5102 Dual Output, 5A Application Schematic


65-5102-05

Figure 3. RC5102 Application Schematic for Pentium Pro GTL+ Bus Termination


Figure 4. RC5102 Application Schematic for Pentium P54/P55C
Table 2. Components for P54C/P55C Application Circuit

| Quantity | Reference | Part | Description |
| :---: | :---: | :---: | :--- |
| 1 | C9 | $330 \mu \mathrm{~F}$ | AVX Electrolytic |
| 1 | C7 | $1 \mu \mathrm{~F}$ | Chip Cap |
| 2 | C6, C8 | $0.1 \mu \mathrm{~F}$ | Chip Ceramic |
| 2 | Q1, Q2 | D44H11 | Power NPN Transistor |
| 1 | Q3 | 2 N 2222 | General Purpose NPN Transistor |
| 1 | R1 | 0.01 | $1 \%$ Resistor |
| 2 | R5, R2 | 200 | $1 \%$ Resistor |
| 1 | R3 | 1.8 K | $1 \%$ Resistor |
| 1 | R4 | 1.5 K | $1 \%$ Resistor |
| 1 | R7 | 1.5 K | $0.1 \%$ Resistor |
| 1 | R6 | 1.3 K | $1 \%$ Resistor |
| 1 | R8 | 2.786 K | $1 \%$ Resistor |
| 1 | R11 | 2 K | $1 \%$ Resistor |
| 1 | R12 | 300 K | $5 \%$ Resistor |
| 1 | R13 | 100 K | $5 \%$ Resistor |
| 1 | R14 | 20 K | $5 \%$ Resistor |
| 2 | C2, C4 | $1500 \mu \mathrm{~F}$ | Sanyo Electrolytic |

## Applications Information

## Theory of Operation

The RC5102 is a dual output, low dropout voltage regulator controller intended for use in applications that require dual voltages at moderate to high output currents. Using external power transistors and precision trim resistors, a dual adjustable voltage regulator can be implemented. The choice of the component(s) will depend heavily upon the type of application. For load currents of up to 5A per output, the use of low-cost power NPN transistors is sufficient, as illustrated in figure 1. For applications requiring load currents greater than 5A, either an NPN darlington pair or an N-channel MOSFET is recommended due to the increased power throughput. Because the gate/base drive voltage is derived from the 12 V input supply, the overall dropout voltage will depend only on the load current and either the Vce,sat of the NPN transistor or the Ron of the MOSFET. Therefore, very low dropout voltages can be achieved when the load currents are sufficiently low and a low Ron MOSFET or a low Vce,sat transistor is used.

In applications using N-channel MOSFETs, the external R-C network should be implemented as illustrated in figure 2. Failure to include this circuitry can result in an unstable gate drive signal. The actual component values may vary depending upon the individual application.

## Minimum Load

The RC5102 regulator controller is specified over a finite load range. If the output current becomes too small, leakage currents will dominate and the output voltage(s) may drift out of regulation. Maintaining a minimum of 1 mA load current on each output will assure that the load current will dominate any leakage currents over the operating temperature range.

## Adjustable Output Voltage Design

The RC5102 allows each of the two outputs to be adjusted between the 1.5 V reference voltage and 3.6 V using two external precision resistors. In order to maintain the $1 \%$ output voltage accuracy, a minimum of 100 uA should be fed back to the VFB1 and VFB2 pin to correctly bias the internal op-amp. For most applications, the sum value of the two resistors should not exceed approximately $35 \mathrm{~K} \Omega$. For figures 1 and 2, the resistor values can be calculated using the following equations:

$$
\begin{aligned}
& \mathrm{V}_{1}=\mathrm{V}_{\mathrm{REF}} \times\left(\frac{\mathrm{R} 2+\mathrm{R} 3}{\mathrm{R} 3}\right) \\
& \mathrm{V}_{2}=\mathrm{V}_{\mathrm{REF}} \times\left(\frac{\mathrm{R} 4+\mathrm{R} 5}{\mathrm{R} 5}\right)
\end{aligned}
$$

## Output Capacitors

For stability and output noise reduction, the use of output capacitors is required. The required amount of load capacitance will depend upon the actual load current; higher loads will require larger capacitors. Regardless, an absolute minimum of 1 uF is required to maintain stability under all load conditions. It is not necessary to use expensive low ESR type capacitors here; standard aluminum electrolytics are generally sufficient and can actually provide increased stability over extremely low ESR type devices. If possible, solid tantalum capacitors should be used in applications where transient response is critical.

## Current Sense resistor

Over current protection is implemented using an external current sense resistor between the 5 V input and the VSC pin that feeds the collector/drain of the pass transistors. This resistor will need to carry currents in excess of the sum of the two loads in order to perform correctly. The RC5102 will begin to limit the output current to the load(s) by turning off the output driver when the voltage across the sense resistor exceeds the nominal 100 mV threshold. When this happens, the output voltage will temporarily go out of regulation. As the voltage across the resistor increases, the switch will continue to turn off until the current limit value is reached. At this point, the RC5102 will continuously deliver the limit current at a reduced output voltage level. To insure that load transient conditions do not momentarily cause deregulation of the output voltage, a $20 \%$ margin in the limit voltage is recommended. Thus the current sense resistor should be determined by the relationship:
$\mathrm{R}=100 \mathrm{mV} / \mathrm{Ipeak}$,
Where Ipeak $=\operatorname{Imax} \cdot 1.2$
Since the value of the sense resistor is generally in the $10 \mathrm{~m} \Omega$ region, care should be taken in the layout of the PCB. Trace resistance can contribute significant errors. The traces to the VCC and VSC pins of the RC5102 should be Kelvin connected to the outside pads of the sense resistor.

## Dual Power Supply Application

Some CPU power applications such as the Intel Pentium® ${ }^{\circledR}$ P55C will require separate voltages for the CPU core and I/O circuitry. The circuit illustrated in figure 2 addresses this requirement using a minimum of external components. In this configuration, both linear regulator outputs can be easily programmed between 1.5 V and 3.6 V to meet a variety of dual voltage requirements. For loads of 4A or lower, the power dissipation of the external MOSFET should not pose any thermal design problems if it is chosen wisely. For loads greater than 10 W , an appropriate heatsink must be chosen to assure the pass transistor remains within its Safe Operating Area for the desired output current level.

## Auto Switching Single/Dual Power Supply for a Flexible Motherboard Design

A detailed analysis of the new Pentium-class processors reveals the requirement for an open-ended motherboard power supply design that can accomodate different CPUs in a single system. As an example, consider the Intel ${ }^{\circledR}$ P54C and P55C Pentium® processors. Although these two processors may occupy the same CPU socket, distinct differences exist in their power supply requirements. The present generation P54C uses a single supply for both the processor core and the I/O. For the higher performance devices, the supply voltage required is $3.5 \mathrm{~V} \pm 100 \mathrm{mV}$ (VRE s-specification). For the lower performance models, a $3.3 \mathrm{~V} \pm 5 \%$ supply is acceptable. For improved compatibility, Intel has now respecified its 3.3 V standard CPUs for operation at the new 3.5V VRE level. The P55C multimedia upgrade processor, due to be released in the latter part of 1996, requires separate voltages for the core and I/O circuitry. The nominal core voltage is currently $2.8 \mathrm{~V} \pm 100 \mathrm{mV}$, while the I/O supply remains at a nominal 3.3 V . It is therefore desirable to implement a power supply design that will automatically detect the CPU model present and program each output voltage accordingly. The circuit in figure 4 directly addresses this requirement. The basic theory of this design is to provide an automatic switch between a single and a dual linear power supply depending upon which CPU occupies the socket.

To ease the task of identifying the CPU, the P55C processor includes a single-bit identification pin $V C C 2 D E T$, at location AL1, to distinguish itself from the standard Pentium® P54C processor. This pin is always bonded to ground on the P55C CPU, while it is an internal no connect on the P54C. Therefore, the user can easily identify which processor occupies the CPU socket by direct monitoring of this pin. The circuit in figure 4 uses the CPU identification pin to select either a single or a dual output as well as select the appropriate output voltage for the CPU core power island.

Because the I/O circuitry can always operate from a nominal 3.5 V supply, output 1 is set at a fixed 3.5 V output. The CPU core supply is thus switched between 2.8 V and 3.5 V using an external FET and the appropriate resistor values. Using this circuit configuration, both output s can source up to 5A. These current ranges will easily accomodate the standard Pentium® P54C and the P55C as well as other Pentium® ${ }^{\circledR}$ compatible processors. For selected processors, the load currents required by each output will force the use of a MOSFET or Darlington pair as the pass elements. Using these higher-powered devices, the RC5102 can source up to 10A given the appropriate thermal requirements are also met. Please consult Fairchild Semiconductor Applications for additional details regarding CPU applications.

## Current Sharing Option

If the RC5102 is to be used in an application that must address several CPUs, additional load current capability may be required from one of the outputs. For example, consider the Cyrix ${ }^{\circledR}$ 6x86 microprocessor. Although its specifications are very similar to those of the Intel Pentium® P54, it requires as much as 10A under worst-case conditions. To remedy this situation without adding additional costly pass elements, the RC5102 can be configured to allow both outputs to share the load current. In order to achieve acceptable performance, the layout of the output traces must be carefully routed. If the traces from the emitter of the pass transistors to the point where the two outputs are joined together, both outputs will share the load current equally. If the series impedances of each trace are different however, one output will tend to provide more than $50 \%$ of the load current while the other output will not be heavily burdened.

Using this option, low cost NPN transistors may be used instead of MOSFETs to deliver up to 10A loads. Again, the overall power limitation will depend heavily upon the level of thermal management for the pass elements. Please consult Fairchild Semiconductor Applications for additional details on this and other possible configurations using the RC5102.

## Notes:

## Notes:



Notes:

Mechanical Dimensions - 8 Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 8 |  |  | 8 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC5102M | 8 pin SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5201

## Chemistry Independent Intelligent Battery Charger

## Features

－Chemistry independent charging
－ SMBus ${ }^{\text {TM }} 2$－wire serial interface controlled
－Single and dual battery systems
－ 8 bit output voltage DAC
－ 8 bit current DAC
－ 4 bit power DAC
－6A max charging current
－ 19 V max battery voltage
－ 24 V max input voltage
－ 6 V min input voltage
－ $3.3 \mathrm{~V}, \pm 1 \%$ over temperature＂keep alive＂precision reference
－ 5 V keep－alive regulator controller onboard
－ $100 \%$ maximum duty－cycle
－Synchronous rectification
－Voltage mode control
－System soft start protects during adapter hot plug－ins
－System current limit protection
－Output overvoltage crowbar protection
－Undervoltage（UVLO）shutdown
－Charger output soft start implemented digitally
－Input Isolation P－FET open with un－powered adapter
－Battery backfeed prevented
－Available in SSOP 24 package and TSSOP24
－Optimized response for each control loop（current， voltage and power）
－ $90 \%$ efficiency for minimum heat dissipation
－Power down driven by SMBus or by adapter not available
－Controlled drive of discrete FETs minimizes switching power dissipation
－Logic signal ACAV indicates presence of AC adapter （adjustable threshold）
－Average current control
－Remote sense input
－Voltage feed forward

## Applications

－Notebooks＇fast chargers
－PDAs
－Hand－held portable instruments

## Description

The RC5201 is a smart battery charger IC controller for $\mathrm{Li}+$ and Ni based battery chemistries．The charger（slave） together with the host controller and smart battery consti－ tutes a smart battery system that communicates via the SMBus protocol，a two wire serial communication system．

An innovative power control loop allows operation from line power and battery charging（with residual power）without exceeding the max input power programmed according to the AC adapter power rating．

## Block Diagram



## RC5230

## System Electronics Regulator for Mobile PC's

## Features

- Synchronous rectification
- High precision
- High efficiency
- Input and output voltage feedback
- 6 V to 20 V input voltage range
- $\pm 10 \%$ current limit precision
- TSSOP24
- $5 \mathrm{~V}, 5 \mathrm{~V}$-Always, 12 V and 3.3 V outputs
- UVLO
- OVP


## Applications

- Notebook and PDA PC's
- Hand-held portable instruments


## Description

The RC5230 is a high efficiency and high precision DC/DC controller for notebooks. Double voltage modeinput and output voltage feedback- allows for fast loop response over a wide range of input and output variations.

This scheme also allows for minimum power dissipation as a small value for the sense resistor is selected to set current (as opposed to having to sense current over the entire current range as required in other schemes). The tightly controller current limit threshold allows for a tight design of magnetics and discrete transistors for minimum cost and space at maximum performance.

## Block Diagram



## RC5231

## CPU Voltage Regulator for Mobile PC＇s

## Features

－Synchronous rectification
－High precision
－High efficiency
－Voltage mode
－ 6 V to 20 V input voltage range
－$\pm 10 \%$ current limit precision
－TSSOP20
－ 1.7 V CPU and 1.8 V CACHE
－UVLO
－OVP

## Applications

－Notebook and PDA PC＇s
－Hand－held portable instruments

## Block Diagram

## Description

The RC5231 is a high efficiency and high precision DC／DC controller for notebooks．The tightly controller current limit threshold allows for a tight design of magnetics and discrete transistors for minimum cost and space at maximum perfor－ mance．


## Pin Assignments



## Preliminary Information

## Pin Description

| Pin Number | Pin Name |
| :--- | :--- |
| 1 | I/O SW node |
| 2 | I/O voltage feedback (Vccp) |
| 3 | I/O on/off1 |
| 4 | D0 |
| 5 | D1 |
| 6 | D2 |
| 7 | D3 |
| 8 | Analog ground |
| 9 | Power ground |
| 10 | Power good |
| 11 | Forced PWM |
| 12 | Low side driver |
| 13 | Low side driver |
| 14 | Vcc SW node |
| 15 | Hi side driver |
| 16 | Boost |
| 17 | Rsense |
| 18 | Vcc on/off |
| 19 | Vin |
| 20 |  |

Absolute Maximum Ratings (Beyond which the device may be damaged) ${ }^{1}$

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Vs | Input Supply Voltage |  |  | 30 | V |
| Ambient Temperature, Ta |  | 0 |  | 70 | Deg. C |

Note: 1. Functional Operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

Operating Conditions ( $\mathrm{DCIN}=19 \mathrm{VV}, \mathrm{Ta}=0-70^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply and Regulator |  |  |  |  |  |
| Vs Input Supply Voltage |  | 6 |  | 20 | V |
| Input Quiescent Current | Operation |  |  | 2 | mA |
|  | Sleep |  |  | 1 | $\mu \mathrm{~A}$ |
| 5V regulator accuracy | 0 to 70 Deg. C | -2 |  | +2 | $\%$ |

Note: 1. Functional Operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Applications

Figure 1 below shows the system block diagram.

Figure 1

## Notes:

## Notes:

Notes:

## Mechanical Dimensions

## 20 Lead TSSOP

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |  |  |
| A | - | .047 | - | 1.20 |  |  |  |  |  |  |
| A1 | .002 | .006 | 0.05 | 0.15 |  |  |  |  |  |  |
| A2 | .031 | .041 | 0.80 | 1.05 |  |  |  |  |  |  |
| B | .007 | .012 | 0.19 | 0.30 | 5 |  |  |  |  |  |
| C | .004 | .008 | 0.09 | 0.20 | 5 |  |  |  |  |  |
| D | .250 | .257 | 6.40 | 6.60 | 2,4 |  |  |  |  |  |
| E | .240 | .264 | 6.10 | 6.70 |  |  |  |  |  |  |
| E1 | .168 | .176 | 4.30 | 4.50 |  |  |  |  |  |  |
| e | .026 BSC |  |  |  |  |  |  | 0.65 BSC |  |  |
| L | .018 | .029 | 0.45 | 0.75 | 3 |  |  |  |  |  |
| N | 20 |  | 20 |  | 6 |  |  |  |  |  |
| $\alpha$ | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |  |  |  |  |  |  |
| ccc | - |  |  |  |  |  | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "B" \& "C" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5501

## 4 Watt Stereo Sound Driver

## Features

- Up to $4 W / c h a n n e l$
- Drives $8 \Omega$ and $4 \Omega$ non-powered speakers
- NO-POP during power-up/power-down and mute
- Internal thermal limiting circuitry
- Total Harmonic Distortion < $0.1 \%$


## Applications

- Multimedia PC motherboards and add-in sound cards
- Companion chip to sigma-delta sound codecs
- Sound Channel back-end in set-top boxes


## Description

The RC5501 is a stereo power amplifier used for directly powering speaker and headphone sets.

## Block Diagram



## Functional Description

The RC5501 stereo sound driver is an audio device that can be used on PC motherboards and add-in sound cards. It consists of stereo output drivers for headphone or speakers with a mute feature and circuitry that eliminates popping at power on, power off, mute enable, and mute disable.

The output drivers can deliver up to 2 Watts peak and 4 Watts peak into $8 \Omega$ and $4 \Omega$ speakers, respectively, from a 12 V source. The drivers use class AB amplifiers and maintain a
low bias current. To help prevent turn-on speaker pop, a delay is provided to these output drivers to allow settling before speaker activation. The time constant is user-defined through an external capacitor (CDELAY) on the SFTSTART pin.

The thermal limiting circuitry activates if the chip temperature typically exceeds $150^{\circ} \mathrm{C}$.

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| PGNDL | 1 | Left speaker ground. |
| SPKOUTL | 2 | Left speaker output. |
| VCCL | 3 | Left speaker 12V power supply. |
| SPKRMUTE | 4 | Speaker mute. |
| SPKAMPINL | 5 | Left channel power amp input. |
| VCC | 7,9 | No connection. |
| N/C | 8 | Ground. |
| GND | 10 | Right channel power amp input. |
| SPKAMPINR | 11 | Right speaker 12V power supply. |
| VCCR | 12 | Soft start timing capacitor. |
| SFTSTART | 13 | Right speaker output. |
| SPKOUTR | 14 | Right speaker ground. |
| PGNDR |  |  |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power supply voltage |  |  | 13.2 | V |
| VCCR |  |  |  |  |  |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC <br> VCCL <br> VCCR | Power Supply |  | 11.2 | 12 | 12.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input Voltage Logic High |  | 2 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Voltage Logic Low |  |  |  | 0.8 | V |
|  | Ambient Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{C}}$ | Maximum Operation Die <br> Temperature | Overthermal Protection |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Itotal | Power Supply Current | No load |  | 19 | 25 | mA |
| ESD | ESD Threshold | Human Body Model | 2000 |  |  | V |

## Electrical Characteristics

$\mathrm{VCC}=\mathrm{VCCL}=\mathrm{VCCR}=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Speaker Driver |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=8 \Omega$ unless otherwise specified |  |  |  |  |
| Zin | Input Impedance |  | 100 |  |  | K $\Omega$ |
| Av | Voltage Gain | $\mathrm{Vin}=0.5 \mathrm{Vrms}$ | -3.80 | -4.0 | -4.20 | V/V |
| L\&R Av | Left and Right Gain Matching | Vout $=4 \mathrm{VP}$-P |  | 0.5 |  | \% |
| Vo | Output Voltage | $\mathrm{RL}=4 \Omega$ or $8 \Omega, \mathrm{VCC}=12 \mathrm{~V}$ |  | $\pm 4$ |  | V |
| SNR | Signal to Noise Ratio | Input Referenced |  | 85 |  | dB |
| Po | Power Output Per Channel Peak | $\mathrm{RL}=4 \Omega$, VCC $=12 \mathrm{~V}$ (See Figure 1) |  | 4 |  | W |
| CS | Channel Separation L/R Input Referenced | Vin $=0.5 \mathrm{Vrms}$ | 66 |  |  | dB |
| THD | Total Harmonic Distortion | fo $=1 \mathrm{KHz}, \mathrm{Po}=50 \mathrm{~mW}$ |  | 0.1 |  | \% |
| Noise |  | 20 Hz to 20kHz, A-Weighted |  | 4 |  | $\mu \mathrm{Vrms}$ |
| PSRR | Power Supply Rejection Ratio Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 | 80 |  | dB |
| Soft Start |  |  |  |  |  |  |
| Delay | Anti-Pop Ramp-Up and Ramp-Down time | No Pop condition CDelay $=22 \mu \mathrm{~F}$ on SFTSTART |  | 2 |  | sec |

## Applications Discussion



Notes:

1. 4 watt power represents the peak of the audio level and cannot be sustained without correct package thermal considerations.

The average audio signal can be sustained by the RC5501 without extra thermal considerations.
2. To improve the thermal resistance of the PDIP package, a heat sink can be used.

Figure 1. 4 Ohm Speaker, 4 Watt Application or 8 Ohm Speaker, 2 Watt application

## Notes:



## Notes:

## Mechanical Dimensions

## 14 Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |  |
| D | .725 | .795 | 18.42 | 20.19 | 2 |  |  |  |
| D1 | .005 | - | .13 | - |  |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |  |
| L | .115 | .200 | 2.92 | 5.08 |  |  |  |  |
| N | 14 |  |  |  | 14 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. " C " dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC5501N | 14 PDIP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5502

## Dual High Power Audio Amplifier

## Features

- $3 \mathrm{~W} /$ channel into an 8 ohm speaker with $\mathrm{VCC}=12 \mathrm{~V}$
- No pop during power-up and power-down
- Speaker mute control pin
- Internal thermal limiting circuitry
- User definable gain
- Self-centering output bias voltage
- Total Harmonic Distortion < $0.1 \%$


## Description:

The RC5502 is a stereo audio amplifier for use in directly driving non-powered speakers. The RC5502 amplifier can provide up to 3 watts of peak power into an 8 ohm speaker load from a 12 volt supply. The gain of the RC5502 is user
defined by the selection of the appropriate feedback resistors. The RC5502 has internal circuitry for the prevention of "popping" with power-up/power-down and internal thermal limiting circuitry.

## Block Diagram



## Functional Description:

The RC5502 stereo sound amplifier is an audio device that can be used on PC motherboards and add-in sound cards. It consists of stereo output amplifiers which can drive 4 and 8 ohm speakers without popping during power-up/powerdown, a mute control pin for disabling the power amplifiers and internal thermal limiting circuitry.

The power amplifiers can deliver 3 watts per channel of peak power to an 8 ohm speaker with a 12 volt power supply. This is accomplished by using an external boot strap capacitor to raise the internal base voltage of the output transistor. In this application, the output voltage can swing $\pm 5$ volts into an 8 ohm speaker load with only a 12 volt supply. The user defines the amplifier gain so the output power level can be optimized based on the input signal level.

To prevent turn-on speaker pop, a time delay is provided to the power amplifiers during power-up to allow the output voltage to settle before the amplifiers are activated. This time constant is user defined through an external capacitor on the SFTSTART pin.

The positive (+) input signals for both amplifiers are internally biased at approximately 6.2 volts and this sets the "AC ground" reference level for the amplifiers. This reference signal is connected to pin 10 . This signal is internally generated, however, an external bypass capacitor can be connected to this pin to improve the $\mathrm{L} / \mathrm{R}$ channel cross talk.

The internal thermal limiting circuitry activates if the chip temperature typically exceeds $150^{\circ} \mathrm{C}$.

## Pin Assignments

|  | RC5502 |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| PGNDL | 1 | 16 | 11 | PGNDR |
| OUTL $\square$ | 2 | 15 | 1 | OUTR |
| VCCL $\square$ | 3 | 14 | 11 | SFTSTART |
| $\overline{\text { MUTE }}$ | 4 | 13 | $\square$ | VCCR |
| INNL | 5 | 12 | $\square$ | INNR |
| CBOOTL ■ | 6 | 11 | 11 | CBOOTR |
| VCC $\square$ | 7 | 10 | 1 | CBYPASS |
| GND ■ | 8 | 9 | 11 | N/C |
|  |  | 2-02 |  |  |

## Pin Definitions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| PGNDL | 1 | Left Amplifier ground. |
| OUTL | 2 | Left Amplifier output. |
| VCCL | 3 | Left Amplifier 12V power supply. |
| MUTE | 4 | Amplifier mute. (L=Disable, H=Enable) |
| INNL | 5 | Left Amplifier IN. |
| CBOOTL | 6 | Left Amplifier VBoot Capacitor. |
| VCC | 7 | 12V power supply. |
| GND | 8 | Ground. |
| NC | 10 | No Connection. |
| CBYPASS | 11 | Bypass Capacitor. (optional) |
| CBOOTR | 12 | Right Amplifier VBoot Capacitor. |
| INNR | 13 | Right Amplifier IN. |
| VCCR | 14 | Right Amplifier 12V Power Supply |
| SFTSTART | 15 | Soft Start Timing Capacitor |
| OUTR | 16 | Right Amplifier Output. |
| PGNDR |  |  |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC <br> VCCR <br> VCCL | Power supply voltage |  |  | 13.2 | V |

Note:

1. Functional operation under any of these conditions is NOT implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC <br> VCCL <br> VCCR | Power Supply |  | 11.2 | 12 | 12.8 | V |
| VIH | Input Voltage Logic High |  | 2 |  |  | V |
| VIL | Input Voltage Logic Low |  |  |  | 0.8 | V |
|  | Ambient Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| TC | Maximum Operation Die <br> Temperature | Overthermal Protection |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Itotal | Power Supply Current | No load | Human Body Model | 2000 |  |  |
| ESD | ESD Threshold |  |  | V |  |  |

## Electrical Characteristics

$\mathrm{VCC}=\mathrm{VCCL}=\mathrm{VCCR}=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=8 \Omega$ unless otherwise specified |  |  |  |  |
| Zin | Input Impedance |  | 100 |  |  | K $\Omega$ |
| Vo | Output Voltage | $\mathrm{RL}=8 \Omega$, VCC $=12 \mathrm{~V}$ |  | $\pm 5$ |  | V |
| SNR | Signal to Noise Ratio | Input Referenced |  | 85 |  | dB |
| Po | Power Output Per Channel Peak | $\begin{aligned} & \mathrm{RL}=8 \Omega, \mathrm{VCC}=12 \mathrm{~V}(\mathrm{See} \\ & \text { Figure 1) } \end{aligned}$ |  | 3 |  | W |
| CS | Channel Separation L/R Input Referenced | Vin $=0.5 \mathrm{Vrms}$ | 66 |  |  | dB |
| THD | Total Harmonic Distortion | $\mathrm{fo}=1 \mathrm{KHz}, \mathrm{Po}=50 \mathrm{~mW}$ |  | 0.1 |  | \% |
| Noise |  | 20 Hz to 20kHz, A-Weighted |  | 4 |  | $\mu \mathrm{Vrms}$ |
| PSRR | Power Supply Rejection Ratio Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 | 80 |  | dB |
| Soft Start |  |  |  |  |  |  |
| Delay | Anti-Pop Ramp-Up and Ramp-Down time | No Pop condition CDELAY $=22 \mu \mathrm{~F}$ on SFTSTART |  | 2 |  | sec |

## Applications Discussion



Notes:
The gain for each amplifier is user defined and is calculated as follows: $A=-R f /$ Rin with typical values for $R f=100 \mathrm{~K}$.
*Cbypass is optional. An external $1 \mu \mathrm{~F}$ bypass capacitor will typically improve the L/R channel cross talk by 20 dB .
Figure 1

## Notes:



## Notes:

## Mechanical Dimensions

## 16 Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .210 | - | 5.33 |  |
| A1 | .015 | - | .38 | - |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |
| B | .014 | .022 | .36 | .56 |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |
| C | .008 | .015 | .20 | .38 | 4 |
| D | .745 | .840 | 18.92 | 21.33 | 2 |
| D1 | .005 | - | .13 | - |  |
| E | .300 | .325 | 7.62 | 8.26 |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |
| e | .100 BSC |  | 2.54 BSC |  |  |
| eB | - | .430 | - | 10.92 |  |
| L | .115 | .160 | 2.92 | 4.06 |  |
| N | 16 |  | 16 |  | 5 |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC5502N | 16 PDIP |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 5510 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC5510.pdf.

## RC5512

RAPPER ${ }^{\text {mm }}$ Family - 4 Watt Stereo Sound Driver

## Features

- Up to $4 W / c h a n n e l$
- Drives $8 \Omega$ and $4 \Omega$ non-powered speakers
- NO-POP: during power-up/power-down and mute control
- Individual control pins to select mute and on/off for headphone, speaker, microphone, and regulator block
- Provides regulated 5V supply for sound codec, etc.
- Line output signal-to-noise ratio of 85 dB
- Sleep mode supply current typically $10 \mu \mathrm{~A}$
- Microphone multiplexing
- Total harmonic distortion <0.1\%
- Microphone amplifier with AGC 40dB dynamic range
- Internal Thermal Limiting Circuitry


## Applications

- Multimedia PC motherboards and add-in sound cards
- Portable multimedia personal computers
- Companion chip to Sigma-Delta Sound Codecs
- Sound Channel back-end in Set-top boxes


## Description

The RC5512 can be used for driving key functions that are needed in all multimedia PCs and sound cards. These functions include directly powering speakers and headphone sets, providing a microphone pre-amplifier with AGC, and having a 12 V to 5 V regulator that can isolate the noise from the sound channel. Each function can be controlled individually, thus providing power saving features.

## Block Diagram



## Functional Description

The Rapper Stereo Sound Driver is an audio device that can be used on PC motherboards and add-in sound cards. It consists of stereo output drivers for headphone or speakers, a low noise microphone amplifier with AGC, and a regulator to provide a clean 5 V supply. The RC5512 has two microphone inputs which are user selectable. Each section can be individually put into a shut-down mode and muted by pulling the appropriate pin low.

The output drivers can deliver up to 2 watts peak and 4 watts peak into $8 \Omega$ and $4 \Omega$ speakers, respectively, from a 12 V source. The drivers use class AB amplifiers and maintain a low bias current. The power-down function is designed to save power and to turn on/off the driver without generating popping signals. To prevent popping signals, when the circuit is activated, a delay is provided to these output drivers. These drivers become active only after their outputs have settled. The time constant is user-defined through an external capacitor (CDELAY) on the SFTSTART pin.

The microphone amplifier feeds into an AGC with a dynamic range of 40 dB . An external capacitor is used to provide attack and decay features. Attack and decay times can be varied linearly by varying an external capacitor ( CAD ) on the AGCTC pin. The attack and decay time ratio has been set for pleasant audio quality.

The 12 V to 5 V voltage regulator can provide up to 20 mA of current without external components. It can provide a noisefree regulated voltage supply to the other devices that complete the sound channel. Use of an external transistor can boost the regulator output to 150 mA or higher with the appropriate thermal precautions. The line regulation of 50 dB improves the cross talk and the power supply rejection ratio of all other audio blocks that are supplied by the 5 V source.

The thermal limiting circuitry activates if the chip temperature typically exceeds $150^{\circ} \mathrm{C}$.

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number | Description |
| :--- | :---: | :--- |
| LIN | 1 | Left Channel Input. |
| REGSEN | 2 | Regulator Sense Point. |
| REGOUT | 3 | Regulator 5V Output. |
| VCC | 4 | 12V Power Supply Input. |
| $\overline{R E G P D}$ | 5 | Regulator Power-Down. |
| GNDREG | 6 | Regulator Ground. |
| SPKPD | 7 | Speaker and Line Driver Power-Down. |
| GNDMIC | 8,15 | Microphone Ground. |
| $\overline{\text { MICPD }}$ | 9 | Microphone Power-Down. |
| MICSEL | 10 | Microphone Output Select. LOW selects MICIN1, HIGH selects MICIN2. |
| AGCTC | 11 | Attack and Decay Capacitor Pin. |
| MICIN1 | 12 | Microphone Input 1. |
| MICIN2 | 13 | Microphone Input 2. |
| RIN | 14 | Right Channel Input. |
| MICOUT | 16 | Microphone Output. |
| VCCR | 17 | Right Speaker Supply. |
| RLINE | 18 | Right Line Driver Output. |
| VCCDROPR | 19 | Right Speaker Power Drop Supply. |
| SFTSTART | 20 | Soft Start Timing Capacitor. |
| SPKOUTR | 21 | Right Speaker Output. |
| GNDSPKR | 22 | Right Speaker Ground. |
| GNDSPKL | 23 | Left Speaker Ground. |
| SPKOUTL | 24 | Left Speaker Output. |
| VCCDROPL | 25 | Left Speaker Power Drop Supply. |
| SPKMUTE | 26 | Speaker Mute. |
| LLINE | 27 | Left Line Driver Output. |
| VCCL | 28 | Left Speaker Supply. |
|  |  |  |

## Absolute Maximum Ratings ${ }^{1}$

(beyond which the device may be damaged)

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power supply voltage |  |  | 13.2 | V |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC <br> VCCR <br> VCCL | Power Supply | 11.2 | 12 | 12.8 | V |  |
| VCCDROPR <br> VCCDROPL | Right and Left Power Drop <br> Supplies | RDROP $=2 \Omega$ <br> (See Figure 1) | 11.2 | 12 | 12.8 | V |
| VIH | Input Voltage Logic High |  | 2 |  |  | V |
| VIL | Input Voltage Logic Low |  |  |  | 0.8 | V |
|  | Ambient Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| TC | Maximum Operation Die <br> Temperature | Overthermal Protection |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Itotal | Power Supply Current | No load |  | 19 | 25 | mA |
| ISD | Shut-Down Current | SPKPD, MICPD, | 75 | $\mu \mathrm{~A}$ |  |  |
| ESD | ESD Threshold | Human Body Model | 2000 |  |  | V |

## Electrical Characteristics

$V C C=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Line Driver |  | $f=1 \mathrm{KHz}, \mathrm{RL}=600 \Omega$ unless otherwise specified |  |  |  |  |
| Zin | Input Impedance |  |  | 10 |  | K $\Omega$ |
| Av | Voltage Gain | V IN $=0.5 \mathrm{Vrms}$ | 0.95 | 1.0 | 1.05 | V/V |
| L\&R Av | Left and Right Gain Matching | VOUT $=4 \mathrm{VP-P}$ |  | 0.3 |  | \% |
| Vo | Output Voltage | RL $=600 \Omega$ |  | $\pm 4$ |  | V |
| THD | Total Harmonic Distortion | VOUT $=4 \mathrm{VP}-\mathrm{P}$ |  | 0.01 |  | \% |
| PSRR | Power Supply Rejection Ratio | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}=0.85 \mathrm{Vrms}$ | 80 | 86 |  | dB |
| SNR | Signal-to-Noise Ratio | $\mathrm{VIN}=2.8 \mathrm{Vrms}$ |  | 85 |  | dB |
| Speaker Driver |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=8 \Omega$ unless otherwise specified |  |  |  |  |
| Ispk | Speaker Driver and Line Driver Supply Current | $\mathrm{VIN}=0 \mathrm{~V}$ |  | 9 |  | mA |
| Zin | Input Impedance |  | 100 |  |  | $\mathrm{K} \Omega$ |
| Av | Voltage Gain | V IN $=0.5 \mathrm{Vrms}$ | -3.8 | -4.0 | -4.2 | V/V |
| L\&R Av | Left and Right Gain Matching | VOUT $=4 \mathrm{VP}-\mathrm{P}$ |  | 0.5 |  | \% |
| Vo | Output Voltage | $\mathrm{RL}=4 \Omega$ or $8 \Omega, \mathrm{VCC}=12 \mathrm{~V}$ |  | $\pm 4$ |  | VpK |

Electrical Characteristics (continued)
VCC $=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SNR | Signal-to-Noise Ratio | $\mathrm{VIN}=2.8 \mathrm{Vrms}$ |  | 85 |  | dB |
| Po | Power Output Per Channel Peak | $\mathrm{RL}=4 \Omega, \mathrm{VCC}=12 \mathrm{~V}$ |  | 4 |  | W |
| CS | Channel Separation L/R Input Referenced | V IN $=0.5 \mathrm{Vrms}$ | 66 |  |  | dB |
| XTALK | Cross Talk L/R to Mic Input Referenced | V IN $=0.5 \mathrm{Vrms}$ | 90 |  |  | dB |
| XTALK | Cross Talk L/R to Reg Input Referenced | V IN $=0.5 \mathrm{Vrms}$ | 75 |  |  | dB |
| THD | Total Harmonic Distortion | fo $=1 \mathrm{KHz}, \mathrm{Po}=50 \mathrm{~mW}$ |  | 0.1 |  | \% |
| Noise |  | $20 \mathrm{~Hz}-20 \mathrm{KHz}$, A-Weighted |  | 4 |  | $\mu \mathrm{Vrms}$ |
| PSRR | Power Supply Rejection Ratio Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{VCC}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 | 80 |  | dB |
| Microphone Amplifier |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=10 \mathrm{~K} \Omega$ unless otherwise specified |  |  |  |  |
| Imicamp | Microphone Amp Supply Current | $\mathrm{VIN}=0 \mathrm{~V}$, max gain |  | 4 |  | mA |
| Zin1 | First Amp Input Impedance |  |  | 4.5 |  | K $\Omega$ |
| Av1 | First Amp Gain |  |  | 1 |  | V/V |
| Av2 | Second Amp Gain |  |  | -10 |  | V/V |
| AGC | AGC Dynamic Range |  |  | 40 |  | dB |
| THD | Total Harmonic Distortion | Vin $=5 \mathrm{mVP}-\mathrm{P}$, AGC off |  | 0.1 |  | \% |
| Noise |  | $20 \mathrm{~Hz}-20 \mathrm{KHz}$, A-Weighted |  | 8 |  | $\mu \mathrm{Vrms}$ |
| XTALK | XTALK from other blocks at MICOUT | V IN $=1 \mathrm{Vrms}$ at 1 KHz | 70 |  |  | dB |
| PSRR | Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{VCC}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 |  |  | dB |
| Voltage Regulator |  |  |  |  |  |  |
| Ireg | Voltage Regulator Supply Current |  |  | 1.5 |  | mA |
| Vreg | Regulator Voltage |  | 4.75 | 5 | 5.25 | V |
| Tc | Tempco |  |  | 0.5 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
|  | Line Regulation |  |  | 3 |  | $\mathrm{mV} / \mathrm{V}$ |
|  | Load Regulation |  |  | 2 |  | $\mathrm{mV} / \mathrm{mA}$ |
| 10 | Output Current | Source |  | 20 |  | mA |
|  |  | Source With External 2N2222 |  | 150 |  | mA |
|  |  | Sink |  | 100 |  | $\mu \mathrm{A}$ |
| Soft Start |  |  |  |  |  |  |
| Delay | Anti-Pop Ramp-Up and Ramp-Down time | No Pop condition Cdelay $=22 \mu \mathrm{~F}$ on SFTSTART |  | 2 |  | sec |

## Power-Down Function Table

$\mathrm{L}=\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}, \mathrm{H}=\mathrm{V}_{\mathrm{IH}} \geq 2.0 \mathrm{~V}, \mathrm{X}=$ Don't Care

| $\overline{\text { SPKPD }}$ | $\overline{\text { MICPD }}$ | $\overline{\text { REGPD }}$ | $\overline{\text { SPKMUTE }}$ | Function |
| :---: | :---: | :---: | :---: | :--- |
| L | L | L | X | Chip Disabled |
| H | H | H | H | All Sections Enabled |
| H | L | L | L | Line Driver Enabled, Regulator and Microphone <br> Disabled, Speaker Muted |
| L | H | H | X | Line Driver and Speaker Disabled, Regulator and <br> Microphone Enabled |
| H | L | H | H | Microphone Only Disabled |
| H | H | L | H | Regulator Only Disabled |

## Applications Discussion



## Notes:

1. 4 Watt power represents the peak of the audio level and cannot be sustained without correct package thermal considerations. The average audio signal can be sustained by the RC5512 without extra thermal considerations.
2. To improve the thermal resistance of the PLCC 28 package, a heat sink can be used. One possible vendor is: AAVID, P/N CLC12059501.

Figure 1. Rapper ${ }^{\text {TM }}$ RC5512, 4 Ohm Speaker, 4 Watt Application with External Pass Transistor for Voltage Regulator.

## Portable PC Application

Figure 2 shows an application of the RC5512 for portable PCs when a high current, regulated 12 volts is not available. Because the portable PC's battery voltage can exceed the VCC maximum specification of the RC5512, a low drop out linear regulator with power down has been included. The linear regualtor provides 12 volts of regulation even if the battery voltage exceeds 20 volts. In addition, the low drop out regulator allows good sound quality even when the battery
voltage drops to 9 volts. The low power down current bias of the regulator minimizes the battery current drain when the RC5512 is in a sleep mode.

Alternatively, if a regulated 12 volt supply is available with a minimum current output of 300 mA and sufficient by-pass capacitance, no additional regulation is required.


Figure 2. RC5512 Portable PC Application.

Notes:

## Notes:

## Notes:

Mechanical Dimensions - 28 Lead PLCC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .485 | .495 | 12.32 | 12.57 |  |
| D1/E1 | .450 | .456 | 11.43 | 11.58 | 3 |
| D3/E3 | .300 BSC |  | 7.62 BSC |  |  |
| e | .050 BSC | 1.27 BSC |  |  |  |
| J | .042 | .048 | 1.07 | 1.22 | 2 |
| ND/NE | 7 |  |  | 7 |  |
| N | 28 |  | 28 |  |  |
| CCC | - | .004 | - | 0.10 |  |

Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101 " ( .25 mm )


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC5512V | 28 PLCC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5513

RAPPER ${ }^{\text {mm }}$ Family - 4 Watt Stereo Sound Driver

## Features

- Up to $4 W / c h a n n e l$
- Drives $8 \Omega$ and $4 \Omega$ non-powered speakers
- NO-POP during power-up/power-down and mute
- Provides regulated 5 V supply for sound codec, etc.
- Line Output signal to noise ratio of 85 dB
- Microphone amplifier and AGC dynamic range of 40 dB
- Microphone multiplexing
- Internal thermal limiting circuitry
- 24 Lead SOIC package
- Total Harmonic Distortion < $0.1 \%$


## Description

The Rapper is a stereo sound driver used for driving key functions that are needed in all multimedia PCs and sound cards. These functions include directly powering speakers

## Applications

- Multimedia PC motherboards and add-in sound cards
- Companion chip to Sigma-Delta Sound Codecs
- Sound Channel back-end in Set-top boxes


## Block Diagram



## Functional Description

The Rapper Stereo Sound Driver is an audio device that can be used on PC motherboards and add-in sound cards. It consists of stereo output drivers for headphone or speakers, a low noise microphone amplifier with AGC, and a regulator to provide a clean 5 V supply.

The output drivers can deliver up to 2 Watts peak and 4 Watts peak into $8 \Omega$ and $4 \Omega$ speakers, respectively, from a 12 V source. The drivers use class AB amplifiers and maintain a low bias current. To help prevent popping signals a delay is provided to these output drivers to allow settling. The time constant is user-defined through an external capacitor (CDELAY) on the SFTSTART pin.

The microphone amplifier feeds into an AGC with a dynamic range of 40 dB . An external capacitor is used to provide attack and decay features. Attack and decay times can be var-
ied linearly by varying an external capacitor (CAD) on the AGCTC pin. The attack and decay time ratio has been set for pleasant audio quality.

The 12 V to 5 V voltage regulator can provide up to 20 mA of current without external components. It can provide a clean regulated voltage supply to the other devices that complete the sound channel. Use of an external transistor can boost the regulator output to 150 mA or higher with the appropriate thermal precautions. The line regulation of 50 dB improves the cross talk and the power supply rejection ratio of all other audio blocks that are supplied by the 5 V source.

The thermal limiting circuitry activates if the chip temperature typically exceeds $150^{\circ} \mathrm{C}$.

## Pin Assignments

| LIN |  | 24 | $\square$ SPKAMPINL |
| :---: | :---: | :---: | :---: |
| REGSEN - 2 |  | 23 | - LLINE |
| REGOUT - 3 |  | 22 | $\square \overline{\text { SPKMUTE }}$ |
| VCC - ${ }^{4}$ |  | 21 | $\square \mathrm{mCCL}$ |
| GNDREG - 5 |  | 20 | $\square$ SPKOUTL |
| GNDMIC ${ }^{6}$ | RC5513 | 19 | $\square$ mNDSPKL |
| MICSEL ${ }^{-1}$ | RCs513 | 18 | $\square$ GNDSPKR |
| AGCTC ${ }^{\text {m }}$ |  | 17 | $\square$ SPKOUTR |
| MICIN1 ${ }^{\text {[1 }} 9$ |  | 16 | $\square$ SFTSTART |
| MICIN2 - 10 |  | 15 | ШVCCR |
| RIN = 11 |  | 14 | $\square$ RLINE |
| MICOUT |  | 13 | ص SPKAMPINR |

## Pin Definitions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| LIN | 1 | Left Channel Input |
| REGSEN | 2 | Regulator Sense Point |
| REGOUT | 3 | Regulator 5V Output |
| VCC | 4 | 12V Power Supply Input |
| GNDREG | 5 | Regulator Ground |
| GNDMIC | 6 | Microphone Ground |
| MICSEL | 7 | MICOUT Select. LOW selects MICIN1, HIGH selects MICIN2 |
| AGCTC | 8 | Attack and Decay Capacitor Pin |
| MICIN1 | 9 | Microphone Input 1 |
| MICIN2 | 10 | Microphone Input 2 |
| RIN | 11 | Right Channel Input |
| MICOUT | 13 | Microphone Output |
| SPKAMPINR | 14 | Right Channel Power Amplifier Input |
| RLINE | 15 | Right Line Driver Output |
| VCCR | 16 | Right Speaker Supply |
| SFTSTART | 17 | Soft Start Timing Capacitor |
| SPKOUTR | 18 | Right Speaker Output |
| GNDSPKR | 19 | Reft Speaker Ground |
| GNDSPKL | 20 | Left Speaker Output |
| SPKOUTL | 21 | Left Speaker Supply |
| VCCL | 22 | Speaker Mute |
| SPKMUTE | 23 | Left Line Driver Output |
| LLINE | 24 | Left Channel Power Amplifier Input |
| SPKAMPINL |  |  |
|  | 13 |  |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power supply voltage |  |  | 13.2 | V |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance is guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| VCC <br> VCCR <br> VCCL | Power Supply |  | 11.2 | 12 | 12.8 | V |
| VIH | Input Voltage Logic High |  | 2 |  |  | V |
| VIL | Input Voltage Logic Low |  |  |  | 0.8 | V |
|  | Ambient Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{C}}$ | Maximum Operation Die <br> Temperature | Overthermal Protection |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Itotal | Power Supply Current | No load |  | 19 | 25 | mA |
| ESD | ESD Threshold | Human Body Model | 2000 |  |  | V |

## Electrical Characteristics

$\mathrm{V} C \mathrm{C}=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Line Driver |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=600 \Omega$ unlees otherwise specified |  |  |  |  |
| Zin | Input Impedance |  |  | 10 |  | K $\Omega$ |
| Av | Voltage Gain | Vin $=1 \mathrm{Vrms}$ | 0.95 | 1.0 | 1.05 | V/V |
| L\&R Av | Left and Right Gain Matching | Vout $=4 \mathrm{VP}-\mathrm{P}$ |  | 0.3 |  | \% |
| Vo | Output Voltage | RL $=600 \Omega$ |  | $\pm 4$ |  | V |
| THD | Total Harmonic Distortion | Vout $=4 \mathrm{VP}-\mathrm{P}$ |  | 0.01 |  | \% |
| PSRR | Power Supply Rejection Ratio | $\begin{aligned} & \hline \mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}= \\ & 0.85 \mathrm{Vrms} \end{aligned}$ | 80 | 86 |  | dB |
| SNR | Signal to Noise Ratio | $\mathrm{Vin}=2.8 \mathrm{~V} \mathrm{rms}$ |  | 85 |  | dB |
| Speaker Driver |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=8 \Omega$ unless otherwise specified |  |  |  |  |
| Ispk | Speaker Driver Supply Current | Vin $=0 \mathrm{~V}$ |  | 5 |  | mA |
| Zin | Input Impedance |  | 100 |  |  | $\mathrm{K} \Omega$ |
| Av | Voltage Gain | Vin $=0.5 \mathrm{Vrms}$ | 3.80 | -4.0 | -4.20 | V/V |
| L\&R Av | Left and Right Gain Matching | Vout $=4 \mathrm{VP}-\mathrm{P}$ |  | 0.5 |  | \% |
| Vo | Output Voltage | $\mathrm{RL}=4 \Omega$ or $8 \Omega, \mathrm{VCC}=12 \mathrm{~V}$ |  | $\pm 4$ |  | V |
| SNR | Signal to Noise Ratio | Input Referenced |  | 85 |  | dB |

Electrical Characteristics (continued)
VCC $=12 \mathrm{~V} \pm 6 \%$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Po | Power Output Per Channel Peak | $\mathrm{RL}=4 \Omega, \mathrm{VCC}=12 \mathrm{~V}(\mathrm{See}$ Figure 1) |  | 4 |  | W |
| CS | Channel Separation L/R Input Referenced | Vin $=0.5 \mathrm{Vrms}$ | 66 |  |  | dB |
| XTALK | Cross Talk L/R to Mic Input Referenced | Vin $=1 \mathrm{mVrms}$ | 90 |  |  | dB |
| XTALK | Cross Talk L/R to Reg Input Referenced | Vin $=0.5 \mathrm{Vrms}$ | 75 |  |  | dB |
| THD | Total Harmonic Distortion | fo $=1 \mathrm{KHz}, \mathrm{Po}=50 \mathrm{~mW}$ |  | 0.1 |  | \% |
| Noise |  | 20 Hz to 20kHz, A-Weighted |  | 4 |  | $\mu \mathrm{Vrms}$ |
| PSRR | Power Supply Rejection Ratio Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 | 80 |  | dB |
| Microphone Amplifier |  | $\mathrm{f}=1 \mathrm{KHz}, \mathrm{RL}=10 \mathrm{~K} \Omega$ unless otherwise specified |  |  |  |  |
| Imicam p | Microphone Amp Supply Current | Vin $=0 \mathrm{~V}$, max gain |  | 4 |  | mA |
| Zin1 | First Amp Input Impedance |  |  | 4.5 |  | K $\Omega$ |
| Av1 | First Amp Gain |  |  | 1 |  | V/V |
| Av2 | Second Amp Gain |  |  | -10 |  | V/V |
| AGC | AGC Dynamic Range |  |  | 40 |  | dB |
| THD | Total Harmonic Distortion | Vin $=5 \mathrm{mVP}-\mathrm{P}, \mathrm{AGC}$ off |  | 0.1 |  | \% |
| Noise |  | 20 Hz to 20kHz, A-Weighted |  | 8 |  | $\mu \mathrm{V}$ rms |
| XTALK | XTALK from other blocks at MICOUT | Vin $=1 \mathrm{Vrms}$ at 1 KHz | 70 |  |  | dB |
| PSRR | Input Referenced | $\mathrm{f}=100 \mathrm{~Hz}, \Delta \mathrm{Vcc}=1.6 \mathrm{Vp}-\mathrm{p}$ | 70 |  |  | dB |
| Voltage Regulator |  |  |  |  |  |  |
| Ireg | Voltage Regulator Supply Current |  |  | 1.5 |  | mA |
| Vreg | Regulator Voltage |  | 4.75 | 5 | 5.25 | V |
| Tc | Tempco |  |  | 0.5 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
|  | Line Regulation |  |  | 3 |  | mV/V |
|  | Load Regulation |  |  | 2 |  | $\mathrm{mV} / \mathrm{mA}$ |
| Io | Output Current | Source |  | 20 |  | mA |
|  |  | Source With External 2N2222 |  | 150 |  | mA |
|  |  | Sink |  | 100 |  | $\mu \mathrm{A}$ |
| Soft Start |  |  |  |  |  |  |
| Delay | Anti-Pop Ramp-Up and Ramp-Down time | No Pop condition CDELAY $=22 \mu \mathrm{~F}$ on SFTSTART |  | 2 |  | sec |

## Applications Discussion



## Notes:

1. 4 watt power represents the peak of the audio level and cannot be sustained without correct package thermal considerations. The average audio signal can be sustained by the RC5513 without extra thermal considerations.
2. To improve the thermal resistance of the SOIC package a heat sink can be used.

Figure 1. Rapper ${ }^{\text {TM }}$ RC5513, 4 Ohm Speaker, 4 Watt Application with External Pass Transistor for Voltage Regulator

Mechanical Dimensions - 24 Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .599 | .614 | 15.20 | 15.60 | 2 |
| E | .290 | .299 | 7.36 | 7.60 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .394 | .419 | 10.00 | 10.65 |  |
| h | .010 | .020 | 0.25 | 0.51 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 24 |  |  | 24 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| CCC | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RC5513M | 24 SOIC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5532/RC5532A

## High Performance Dual Low Noise Operational Amplifier

## Features

- Small signal bandwidth -10 MHz
- Output drive capability $-600 \Omega, 10$ VRMS
- Input noise voltage $-5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- DC voltage gain - 50,000
- AC voltage gain - 2200 at 10 KHz
- Power bandwidth -140 KHz
- Slew rate - $8 \mathrm{~V} / \mu \mathrm{S}$
- Large supply voltage range $- \pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Description

The RC5532 is a high performance, dual low noise operational amplifier. Compared to standard dual operational amplifiers, such as the RC747, it shows better noise performance, improved output drive capability, and considerably higher small-signal and power bandwidths.

This makes the device especially suitable for application in high quality and professional audio equipment, instrumentation, control circuits, and telephone channel amplifiers. The op amp is internally compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the RC5532A version be used which has guaranteed noise specifications.

## Block Diagram



## Pin Assignments



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 22$ | V |
| Input Voltage |  |  |  | $\pm$ VS | V |
| Differential Input Voltage |  |  |  | 0.5 | V |
| PDTA $<50^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 |  |
|  | SOIC |  |  | 658 |  |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP, TO-99 |  |  | 175 |  |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | RM5532/A | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC5532/A | 0 |  | 70 |  |
| Lead Soldering Temperature (10 sec) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is NOT implied.
2. For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3. Short circuit to ground on one amplifier only.

## Operating Conditions

| Parameter |  |  | Min. | Typ. | Max. | $\begin{aligned} & \text { Units } \\ & \hline{ }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ӨJc | Thermal resistance | CerDIP |  | 45 |  |  |
|  |  | TO-99 |  | 50 |  |  |
| ӨJA | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 150 |  |  |
|  |  | TO-99 |  | 190 |  |  |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at |  | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  |  | CerDIP |  | 8.33 |  |  |
|  |  | TO-99 |  | 5.26 |  |  |

## DC Electrical Characteristics

$\left(\mathrm{V} S= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM5532/5532A |  |  | RC5532/5532A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Input Offset Voltage |  |  | 0.5 | 2.0 |  | 0.5 | 4.0 | mV |
|  | Over Temperature |  |  | 3.0 |  |  | 5.0 | mV |
| Input Offset Current |  |  |  | 100 |  | 10 | 150 | nA |
|  | Over Temperature |  |  | 200 |  |  | 200 | nA |
| Input Bias Current |  |  | 200 | 400 |  | 200 | 800 | nA |
|  | Over Temperature |  |  | 700 |  |  | 1000 | nA |
| Supply Current |  |  | 6.0 | 11 |  | 6.0 | 16 | mA |
|  | Over Temperature |  |  | 13 |  |  | 22 | mA |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio |  | 80 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio |  | 86 | 100 |  | 80 | 100 |  | dB |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 2 \mathrm{~K} \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 50 |  |  | 25 | 100 |  | V/mV |
|  | Over Temperature | 25 |  |  | 15 | 50 |  |  |
|  | $\mathrm{RLL}^{2} 600 \Omega$, VOUT $= \pm 10 \mathrm{~V}$ | 40 |  |  | 15 | 50 |  |  |
|  | Over Temperature | 20 |  |  | 10 |  |  |  |
| Output Voltage Swing | $R \mathrm{~L} \geq 600 \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
|  | $\mathrm{RL}_{\mathrm{L}}=600 \Omega, \mathrm{VS}= \pm 18 \mathrm{~V}$ | $\pm 15$ | $\pm 16$ |  | $\pm 15$ | $\pm 16$ |  |  |
|  | $\mathrm{RL} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  |  |  |  |  |
| Input Resistance (Diff. Mode) |  |  | 300 |  |  | 300 |  | $\mathrm{K} \Omega$ |
| Short Circuit Current |  |  | 38 |  |  | 38 |  | mA |

## Notes:

1. Diodes protect the inputs against over-voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6 V . Maximum input current should be limited to $\pm 10 \mathrm{~mA}$.
2. Over Temperature: $\mathrm{RM}=55^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C} ; \mathrm{RC}=0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$

## Electrical Characteristics

$\left(\mathrm{VS}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{TA}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ )

| Parameters | Test Conditions | RC/RM5532 |  |  | RC/RM5532A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Input Noise Voltage Density | $\mathrm{FO}=30 \mathrm{~Hz}$ |  | 8.0 |  |  | 8.0 | 12 | $\begin{aligned} & \mathrm{nV/} \\ & \sqrt{\mathrm{~Hz}} \end{aligned}$ |
|  | $\mathrm{FO}=1 \mathrm{kHz}$ |  | 5.0 |  |  | 5.0 | 6.0 |  |
| Input Noise Current Density | $\mathrm{FO}=30 \mathrm{~Hz}$ |  | 2.7 |  |  | 2.7 |  | $\frac{\mathrm{pA} /}{\sqrt{\mathrm{Hz}}}$ |
|  | $\mathrm{FO}=1 \mathrm{kHz}$ |  | 0.7 |  |  | 0.7 |  |  |
| Channel Separation | $\mathrm{F}=1 \mathrm{kHz}, \mathrm{RS}=5 \mathrm{k} \Omega$ |  | 110 |  |  | 110 |  | dB |

## AC Electrical Characteristics

( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ )

| Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Output Resistance | $\mathrm{AV}=30 \mathrm{~dB}$ Closed Loop, $\mathrm{F}=10 \mathrm{kHz}$, <br> $\mathrm{RL}=600 \Omega$ |  | 0.3 |  | $\Omega$ |
| Overshoot | Unity Gain, VIN $=100 \mathrm{mVp}-\mathrm{p}$ <br> $\mathrm{CL}=100 \mathrm{pF}, \mathrm{RL}=600 \Omega$ |  | 10 |  | $\%$ |
| Gain | $\mathrm{F}=10 \mathrm{KHz}$ |  | 2.2 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Gain Bandwidth Product | $\mathrm{CL}=100 \mathrm{pF}, \mathrm{RL}=600 \Omega$ |  | 10 |  | MHz |
| Slew Rate |  | 8.0 | $\mathrm{~V} / \mu \mathrm{S}$ |  |  |
| Power Bandwidth | VOUT $= \pm 10 \mathrm{~V}$ |  | 140 | KHz |  |
|  | VOUT $= \pm 14 \mathrm{~V}, \mathrm{RL}_{\mathrm{L}}=600 \Omega, \mathrm{VS}= \pm 18 \mathrm{~V}$ |  | 100 | KHz |  |

## Test Circuits



Figure 1. Closed Loop Frequency Response


Figure 2. Follower, Transient Response

## Typical Performance Characteristics



Figure 3. Open Loop Gain vs. Frequency


Figure 5. Output Voltage Swing vs. Frequency


Figure 7. Supply Current vs. Supply Voltage


Figure 4. Closed Loop Gain vs. Frequency


Figure 6. Short Circuit Current vs. Temperature


Figure 8. Input Bias Current vs. Temperature

Typical Performance Characteristics (continued)


Figure 9. Output Voltage Swing vs. Supply Voltage


Figure 10. Common Mode Input Range vs. Supply Voltage


Figure 11. Follower Large Signal Pulse Response


Figure 12. Transient Response Output Voltage vs. Time


Figure 13. Input Noise Density vs. Frequency

## Notes:

## Notes:

## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC | 5,9 |  |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be .023 ( .58 mm ) for leads number $1,4,5$ and 8 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .210 | - | 5.33 |  |
| A1 | .015 | - | .38 | - |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |
| B | .014 | .022 | .36 | .56 |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |
| C | .008 | .015 | .20 | .38 | 4 |
| D | .348 | .430 | 8.84 | 10.92 | 2 |
| D1 | .005 | - | .13 | - |  |
| E | .300 | .325 | 7.62 | 8.26 |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |
| e | .100 | BSC | 2.54 BSC |  |  |
| eB | - | .430 | - | 10.92 |  |
| L | .115 | .160 | 2.92 | 4.06 |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 185 | 4.19 | 4.70 |  |
| øb | . 016 | . 019 | . 41 | . 48 | 1,5 |
| øb1 | . 016 | . 021 | . 41 | . 53 | 1,5 |
| $\emptyset \mathrm{D}$ | . 335 | . 375 | 8.51 | 9.52 |  |
| øD1 | . 305 | . 335 | 7.75 | 8.51 |  |
| øD2 | . 110 | . 160 | 2.79 | 4.06 |  |
| e | . 200 BSC |  | 5.08 BSC |  |  |
| e1 | . 100 BSC |  | 2.54 BSC |  |  |
| F | - | . 040 | - | 1.02 |  |
| k | . 027 | . 034 | . 69 | . 86 |  |
| k1 | . 027 | . 045 | . 69 | 1.14 | 2 |
| L | . 500 | . 750 | 12.70 | 19.05 | 1 |
| L1 | - | . 050 | - | 1.27 | 1 |
| L2 | . 250 | - | 6.35 | - | 1 |
| Q | . 010 | . 045 | . 25 | 1.14 |  |
| $\alpha$ | $45^{\circ} \mathrm{BSC}$ |  | $45^{\circ} \mathrm{BSC}$ |  |  |

## Notes:

1. (All leads) øb applies between L1 \& L2. øb1 applies between L2 \& . 500 ( 12.70 mm ) from the reference plane. Diameter is uncontrolled in L1 \& beyond . 500 ( 12.70 mm ) from the reference plane.
2. Measured from the maximum diameter of the product.
3. Leads having a maximum diameter .019 (.48mm) measured in gauging plane, $.054(1.37 \mathrm{~mm})+.001(.03 \mathrm{~mm})-.000(.00 \mathrm{~mm})$ below the reference plane of the product shall be within $.007(.18 \mathrm{~mm})$ of their true position relative to a maximum width tab.
4. The product may be measured by direct methods or by gauge.
5. All leads - increase maximum limit by .003 (.08mm) when lead finish is applied.

## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC5532D/RC5532AD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RC5532N/RC5532AN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RM5532D/RM5532AD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RM5532D/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |
| RM5532AD/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Ceramic DIP |
| RM5532T/RM5532AT | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin TO-99 Metal Can |
| RM5532T/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO- 99 Metal Can |
| RM5532AT/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO-99 Metal Can |

## Note:

1. /883B suffix denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC5534/RC5534A

## High Performance Low Noise Operational Amplifier

## Features

- Small signal bandwidth -10 MHz
- Output drive capability $-600 \Omega, 10 \mathrm{~V}_{\mathrm{RMS}}$ at $\mathrm{VS}= \pm 18 \mathrm{~V}$
- Input noise voltage $-4 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
- DC voltage gain - 100,000


## Description

The RC5534 is a high performance, low noise operational amplifier. This amplifier features popular pin-out, superior noise performance, and high output drive capability.

This amplifier also features guaranteed noise performance with substantially higher gain-bandwidth product, power bandwidth, and slew rate which far exceeds that of the 741 type amplifiers. The RC5534 is internally compensated for a gain of three or higher and may be externally compensated for optimizing specific performance requirements of various applications such as unity-gain voltage followers, drivers for capacitive loads or fast settling.

The specially designed low noise input transistors allow the RC5534 to be used in very low noise signal processing applications such as audio preamplifiers and servo error amplifiers.

## Pin Assignments



- AC voltage gain - 6000 at 10 kHz
- Power bandwidth - 200 kHz
- Slew rate - $13 \mathrm{~V} / \mu \mathrm{S}$
- Large supply voltage range $- \pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Block Diagram



## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  | $\pm 22$ | V |
| Input Voltage |  |  |  | $\pm$ V | V |
| Differential Input Voltage |  |  |  | 0.5 | V |
| PDTA < 50 ${ }^{\circ} \mathrm{C}$ | PDIP |  |  | 468 | mW |
|  | CerDIP |  |  | 833 |  |
|  | SOIC |  |  | 658 |  |
| Junction Temperature | PDIP |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | CerDIP, TO-99 |  |  | 175 |  |
| Storage Temperature |  | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | RM5534/A | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | RC5534/A | 0 |  | 70 |  |
| Lead Soldering Temperature (60 sec) |  |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Output Short Circuit Duration ${ }^{2}$ |  | Indefinite |  |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.
2. Short circuit may be to ground only. Rating applies to $+125^{\circ} \mathrm{C}$ case temperature or $+175^{\circ} \mathrm{C}$ junction temperature.

## Operating Conditions

| Parameter |  |  | Min | Typ | Max | $\begin{aligned} & \hline \text { Units } \\ & \hline{ }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OJC | Thermal resistance | CerDIP |  | 45 |  |  |
|  |  | TO-99 |  | 50 |  |  |
| ӨJA | Thermal resistance | PDIP |  | 160 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | CerDIP |  | 150 |  |  |
|  |  | TO-99 |  | 190 |  |  |
| For $\mathrm{TA}>50^{\circ} \mathrm{C}$ Derate at |  | PDIP |  | 6.25 |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
|  |  | CerDIP |  | 8.33 |  |  |
|  |  | TO-99 |  | 5.26 |  |  |

## Operating Conditions

$\left(\mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C} ; \mathrm{RC}=0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}, \mathrm{VS}= \pm 15 \mathrm{~V}\right)$

| Parameter | Test Conditions | RM5534/A |  | RC5534/A |  | Units |  |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $\mathrm{RS} \leq 1 \mathrm{k} \Omega$ |  |  | 3.0 |  |  | 5.0 | mV |
| Input Offset Current |  |  |  | 500 |  |  | 400 | nA |
| Input Bias Current |  |  |  | 1500 |  |  | 2000 | nA |
| Large Signal Voltage Gain | $\mathrm{RL} \geq 600 \Omega, \mathrm{VOUT}= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{RL} \geq 600 \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Supply Current | $\mathrm{VS}= \pm 15 \mathrm{~V}, \mathrm{RL}=\infty$ |  |  | 9.0 |  |  | 14 | mA |

## DC Electrical Characteristics

( V S $= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM5534/A |  |  | RC5534/A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{RS} \leq 1 \mathrm{k} \Omega$ |  | 0.5 | 2.0 |  | 0.5 | 4.0 | mV |
| Input Offset Current |  |  | 10 | 200 |  | 20 | 300 | nA |
| Input Bias Current |  |  | 400 | 800 |  | 500 | 1500 | nA |
| Input Resistance (Diff. Mode) |  |  | 100 |  |  | 100 |  | $\mathrm{k} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{RL}_{\mathrm{L}} \geq 600 \Omega, \mathrm{~V}$ OUT $= \pm 10 \mathrm{~V}$ | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R \mathrm{~L} \geq 600 \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{RS} \leq 1 \mathrm{k} \Omega$ | 80 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{RS} \leq 1 \mathrm{k} \Omega$ | 86 | 100 |  | 86 | 100 |  | dB |
| Supply Current | RL $=\infty$ |  | 4.0 | 6.5 |  | 4.0 | 8.0 | mA |
| Transient Response Rise Time | $\begin{aligned} & \mathrm{VIN}=50 \mathrm{mV}, \mathrm{RL}=600 \Omega \\ & \mathrm{CL}=100 \mathrm{pF}, \mathrm{Cc}=22 \mathrm{pF} \end{aligned}$ |  | 35 |  |  | 35 |  | nS |
| Overshoot |  |  | 17 |  |  | 17 |  | \% |
| Slew Rate | $\mathrm{CC}=0$ |  | 13 |  |  | 13 |  | V/uS |
| Gain Bandwidth Product | $\mathrm{CC}=22 \mathrm{pF}, \mathrm{CL}=100 \mathrm{pF}$ |  | 10 |  |  | 10 |  | MHz |
| Power Bandwidth | VOUT $=20 \mathrm{Vp-p}, \mathrm{Cc}=0$ |  | 200 |  |  | 200 |  | kHz |
| Input Noise Voltage | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 1.0 |  |  | 1.0 |  | $\mu \mathrm{VRMS}$ |
| Input Noise Current | $\mathrm{F}=20 \mathrm{~Hz}$ to 20 kHz |  | 25 |  |  | 25 |  | pARMS |
| Channel Separation | $\mathrm{F}=1 \mathrm{kHz}, \mathrm{RS}=5 \mathrm{k} \Omega$ |  | 110 |  |  | 110 |  | dB |

## AC Electrical Characteristics

( $\mathrm{VS}= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RC/RM5534A |  | RC/RM5534 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Noise Voltage Density | $\mathrm{FO}=30 \mathrm{~Hz}$ | 5.5 | 7.0 | 7.0 | $\begin{aligned} & \mathrm{nV} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ |
|  | $\mathrm{FO}=1 \mathrm{kHz}$ | 3.5 | 4.5 | 4.0 |  |
| Input Noise Current Density | Fo $=30 \mathrm{~Hz}$ | 1.5 |  | 2.5 | $\begin{aligned} & \mathrm{pA} / \\ & \sqrt{\mathrm{Hz}} \end{aligned}$ |
|  | $\mathrm{FO}=1 \mathrm{kHz}$ | 0.4 |  | 0.6 |  |
| Broadband Noise Figure | $\begin{aligned} & \mathrm{F}=10 \mathrm{~Hz}-20 \mathrm{kHz}, \\ & \mathrm{RS}=5 \mathrm{k} \Omega \end{aligned}$ | 0.9 |  |  | dB |

## Typical Performance Characteristics



Figure 1. Input Bias Current vs. Temperature


Figure 3. Common Mode Input Range vs. Supply Voltage


Figure 5. Open Loop Gain vs. Temperature


Figure 2. Slew Rate vs. Compensation Capacitor


Figure 4. Open Loop Gain vs. Frequency


Figure 6. Output Voltage Swing vs. Supply Voltage

Typical Performance Characteristics (continued)


Figure 7. Output Voltage Swing vs. Load Resistance


Figure 9. Quiescent Current vs. Supply Voltage


Figure 11. Follower Large Signal Pulse Response Output Voltage vs. Time


Figure 8. Output Voltage Swing vs. Frequency


Figure 10. Transient Response Output Voltage vs. Time


Figure 12. Input Noise Density vs. Frequency

Typical Performance Characteristics (continued)


Figure 13. Input Noise Current Density vs. Frequency


Figure 14. Closed Loop Gain vs. Frequency


Figure 15. Total Harmonic Distortion vs. Output Voltage

## Typical Test Circuits



Figure 16. Closed Loop Frequency Response Test Circuit


Figure 17. Offset Voltage Trim Circuit

Simplified Schematic Diagram


## Mechanical Dimensions

## 8-Lead Ceramic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2,8 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .405 | - | 10.29 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s 1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 4,5 and 8 only.
3. Dimension "Q" shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010$ (.25mm) of its exact longitudinal position relative to pins 1 and 8.
6. Applies to all four corners (leads number $1,4,5$, and 8 ).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by $.003(.08 \mathrm{~mm})$ measured at the center of the flat, when lead finish applied.
9. Six spaces.


Mechanical Dimensions (continued)

## 8-Lead Plastic DIP Package

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .348 | .430 | 8.84 | 10.92 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | $8^{\circ}$ |  |  | $8^{\circ}$ |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 8-Lead Metal Can IC Header Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 185 | 4.19 | 4.70 |  |
| øb | . 016 | . 019 | . 41 | . 48 | 1, 5 |
| øb1 | . 016 | . 021 | . 41 | . 53 | 1, 5 |
| $\varnothing$ D | . 335 | . 375 | 8.51 | 9.52 |  |
| øD1 | . 305 | . 335 | 7.75 | 8.51 |  |
| øD2 | . 110 | . 160 | 2.79 | 4.06 |  |
| e | . 200 BSC |  | 5.08 BSC |  |  |
| e1 | . 100 BSC |  | 2.54 BSC |  |  |
| F | - | . 040 | - | 1.02 |  |
| k | . 027 | . 034 | . 69 | . 86 |  |
| k1 | . 027 | . 045 | . 69 | 1.14 | 2 |
| L | . 500 | . 750 | 12.70 | 19.05 | 1 |
| L1 | - | . 050 | - | 1.27 | 1 |
| L2 | . 250 | - | 6.35 | - | 1 |
| Q | . 010 | . 045 | . 25 | 1.14 |  |
| $\alpha$ | $45^{\circ} \mathrm{BSC}$ |  | $45^{\circ} \mathrm{BSC}$ |  |  |

## Notes:

1. (All leads) øb applies between L1 \& L2. øb1 applies between L2 \& . 500 ( 12.70 mm ) from the reference plane. Diameter is uncontrolled in L1 \& beyond . 500 (12.70mm) from the reference plane.
2. Measured from the maximum diameter of the product.
3. Leads having a maximum diameter $.019(.48 \mathrm{~mm})$ measured in gauging plane, .054 ( 1.37 mm ) +. 001 (.03mm) -. 000 (.00mm) below the reference plane of the product shall be within $.007(.18 \mathrm{~mm})$ of their true position relative to a maximum width tab.
4. The product may be measured by direct methods or by gauge.
5. All leads - increase maximum limit by .003 (.08mm) when lead finish is applied.

## Ordering Information

| Product Number | Temperature Range | Screening | Package |
| :--- | :---: | :---: | :---: |
| RC5534D/RC5534AD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RC5534N/RC5534AN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Plastic DIP |
| RM5534D/RM5534AD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin Ceramic DIP |
| RM5534D/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Plastic DIP |
| RM5534AD/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin Plastic DIP |
| RM5534T/RM5534AT | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Commercial | 8 Pin TO-99 Metal Can |
| RM5534T/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO-99 Metal Can |
| RM5534AT/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 8 Pin TO-99 Metal Can |

Note: /883 denotes MIL-STD-883, Par. 1.2.1 compliant device.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 5601 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC5601.pdf.

SEMICONDபСTOR ${ }_{\text {т }}$

## RC5X01 <br> CPU Core PWM Controller

## Features

- Maximum efficiency at $5 \mathrm{~V}-12 \mathrm{~V}$ and $3 \mathrm{~A}-5 \mathrm{~A}$
- $\pm 120 \mathrm{mV}$ Regulation
- $\mathrm{T}=5 \mu \mathrm{sec}$ Ton $=350 \mathrm{nsec}$ with $7 \%$ minimum DC
- $\operatorname{RDSON}=10 \mathrm{~m} \Omega$
- 20 Lead TSSPOP Package


## Applications

- Notebook PCs
- MMOs


## Block Diagram



## RC5X02

## Multi PWM Regulator controller

## Features

- Efficiency $>80 \%$ at $7.8 \mathrm{~V}-12 \mathrm{~V}$
- 28 Lead TSSOP Package


## Applications

- Notebook PCs
- PDAs


## Block Diagram



## RC6100

## Horizontal Genlock

## Features

－High speed tracking sync separator easily follows hum or average picture level（APL）fluctuations
－Glitch remover for operation in high impulse noise environment
－On chip phase－locked loop
－Locks and follows VCR sync
－Compatible with NTSC and PAL systems
－Choice of eight output frequencies
－Field ID output
－Internal VCO

## Applications

－Digital video signal processing
－Digital television receivers and VCRs
－Video conferencing equipment
－Multimedia computers

## Description

The RC6100 contains a phase－locked loop（PLL）in a fre－ quency multiplier configuration to generate a high－ frequency clock as required for video $\mathrm{A} / \mathrm{D}$ converter and dig－ ital video signal processing．

The device accepts composite video，composite sync or com－ ponent sync signals as input．The output signals generated are：clamp gate，composite sync，horizontal sync，vertical sync，field ID，lock detector output，oscillator output（Clock）， and Clock／2．

The NTSC output frequency choices are：27．0，25．175， $14.318,13.5,12.588,12.273,7.159$ ，and 6.137 MHz ．The PAL frequencies generated are： $27.0,17.734,15.0,14.75$ ， $13.5,8.867,7.5$ ，and 7.375 MHz ．

## Logic Symbol



## Block Diagram



Figure 1.

## Functional Description

The RC6100 block diagram is shown in Figure 1. Baseband composite video may be applied to either the FILTIN or CVIN input, depending upon whether the lowpass filter circuit function is desired. Use of the lowpass filter is desirable whenever the input video signal contains impulse noise or glitches that can cause jitter on the sync and clock output signals. Signals that require lowpass filtering should be input at FILTIN and the lowpass filter output (FILTOUT) should be connected to the CVIN input. However, video signals that do not require noise filtering should be input directly at CVIN to optimize performance. The FILTIN and CVIN inputs can also receive composite sync or horizontal sync signals at CMOS or TTL levels.

The input VSYNC is intended for those applications in which the horizontal and vertical sync signals have already been separated. In this mode, horizontal sync should be applied to CVIN and vertical sync applied to VSYNC. These two signals will be combined to form CSYNC and used by the timing generator to form HRESET, VRESET, and the other timing control signals. The VSYNC input is active low and is held at logic high via an internal bias network. If VSYNC is left open, there is no effect on signal processing.

The sync separator extracts a composite sync signal from the composite video, or creates composite sync from separate horizontal and vertical sync inputs. This signal is available at
the CSYNC output. Composite sync is also used to control the timing generator, which is the workhorse function of the RC6100.

The timing generator contains programmable dividers for generating and controlling the pixel clock. The selection of pixel clock frequencies is controlled via logic inputs NTSC/ PAL, S0, and S1. Table 1 shows the states of these inputs and the corresponding clock frequencies. The timing generator also provides the following output signals: CLAMP, VRESET, FIELDID, HRESET, FHOUT, and CLKDIV2. The CLAMP output is an active-low rectangular pulse of about 4 $\mu$ s duration, the origination of which is timed by the risingedge of CSYNC; the pulse is active during the horizontal back-porch interval, as shown in Figure 2. The CLAMP output is also active during the vertical blanking interval. The VRESET output is a short vertical sync signal that is logic low for the duration of the scan line that follows the first serration pulse of the vertical interval, as shown in Figure 3. HRESET is a horizontal sync signal that is set to logic low for one period of the pixel clock (CLKOUT); it is also phase coherent with the pixel clock. FHOUT is a clock signal at the horizontal frequency. It is normally connected to FHIN and used as the VCO (feedback) input to the loop phase comparator. The timing of HRESET relative to FHOUT is shown in Figure 4. (Note: the drawing exaggerates delays t 1 and t 2. ) The FIELDID output goes to logic low immediately after the

VRESET pulse for RS170 Field 1 (the odd field) and toggles to logic high at the same time in the next field (see Figure 3). CLOCKDIV2 is the half-frequency pixel clock output; it is a 50-percent duty-cycle waveform. The Selection Codes of Table 1 (NTSC/PAL, S0, and S1) are input to the RC6100 to select the desired clock frequency to be output. The divisors shown in Table 1 indicate on-half the number of pixel clocks in each horizontal line. The pixel clock generator circuit (Figure 5) is formed by the Phase Detector, Charge Pump, external Loop Filter, and the VCO. The loop filter requires only a simple RC lag-lead network. When the PLL is locked, the VCO provides a pixel clock that is equal to $2 * \mathrm{~N} * \mathrm{fH}$, (two times the horizontal scan frequency where N is the frequency divisor value). CLKOUT is normally connected to CLKIN, the clock input of the timing generator function. Note that a half-frequency pixel clock (CLKDIV2) is also generated. Both pixel clock outputs are 50-percent duty-cycle waveforms.


Figure 2. CLAMP Output Timing


## Definitions:

UVV: active video
UVE: half-line video, half-line equalization pulse
EE: equalization pulse
EB: equalization broad pulse
SS: vertical sync pulse with serrations

ES: half-line equalization pulse, half-line vertical sync pulse SE: half-line vertical sync pulse, half-line equalization pulse
UBV: half-line black, half-line video
UBB: black burst

Figure 3. VRESET Output TIming

Table 1. Clock Frequency Selection

| Selection Codes |  |  | Frequencies (MHz) and Divisors (N) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NTSC/ PAL | S1 | S0 | System | Clock Out | Clock/2 Out | Divide by N |
| 1 | 0 | 0 | NTSC (CCIR601) | 27.0 | 13.5 | 858 |
| 1 | 0 | 1 | NTSC (VGA) | 25.175 | 12.588 | 800 |
| 1 | 1 | 0 | NTSC (4fSC/Studio) | 14.318 | 7.159 | 455 |
| 1 | 1 | 1 | NTSC (Sq. Pixel) | 12.273 | 6.137 | 390 |
| 0 | 0 | 0 | PAL (CCIR601) | 27.0 | 13.5 | 864 |
| 0 | 0 | 1 | PAL (4fSC/Studio) | 17.734 | 8.867 | 567.5 |
| 0 | 1 | 0 | PAL | 15.0 | 7.5 | 480 |
| 0 | 1 | 1 | PAL (Sq. Pixel) | 14.75 | 7.375 | 472 |

The timing performance of the phase lock is controlled by an external RC filter, the CSYNC signal, and internallygenerated horizontal sync signals. When the PLL is not locked, CSYNC is selected as the reference input to the phase detector. CSYNC is derived directly from the composite video input, which contains the required horizontal edge information, and is not dependent upon the loop being locked. When the loop is locked, an internally generated horizontal sync signal from the timing generator is used for this reference input. CSYNC is only used as the loop reference input in the unlocked condition, because it contains serration pulses that would contribute undesirable jitter to the VCO output.

The lock-detect output signal (HLOCK) indicates when the phase reference and VCO inputs of the phase detector are locked. The response time of the lock detector is controlled by an external capacitor (C3) and, when lock is established, the HLOCK output goes low and the MUX makes the appropriate reference signal choice. The value of C 3 was chosen to provide a lock-indication response time that is approximately 15 horizontal lines in duration, and an unlock-indication response time of approximately three horizontal lines in duration. Increasing the value of C3 would result in increasing both the lock and unlock response times.

The PLL consists of the phase detector, charge pump, loop filter, VCO, and divide-by-N counter. The phase detector is essentially a control loop summing junction. The charge pump, loop filter, and VCO are in the forward path, and the divide-by-N counter forms the feedback path. Stabilizing this control system consists of choosing the proper component values for the loop filter, such that sufficient phase margin exists at the unity-gain crossover frequency. The filter is a lag-lead network formed by the charge pump, C1, R1, and C 2 . Increasing the value of C 1 moves the pole of the lag network (low pass) closer to the origin (lower frequency). This

$4 \mathrm{~ns}<\mathrm{t} 1<11 \mathrm{~ns} \quad \mathrm{t} 2 \approx 4 \mathrm{~ns}$
Figure 4. HRESET Output Timing
will reduce the loop bandwidth, which generally tends to reduce VCO jitter, but at a cost of settling (response) time and (in the extreme) stability. Table 2 shows values for R1, C 1 , and C 2 for all input setings.

Increasing the value of either R1 or C2 moves the zero of the lead network (high pass) lower in frequency, which tends to increase loop gain at higher frequencies and can also result in poorer noise performance. The location of the zero is generally determined empirically to adjust the loop transfer function for adequate phase margin for a given desired bandwidth. The RC6100 loop settling time is approximately $400 \mu \mathrm{~s}$, and lock detection requires about one millisecond.


Figure 5. Pixel Clock Generator

Table 2. PLL Filter Components

| code | fin | fosc | Dividers |  | KVCO | KCP | R1 | C2(K/20) | C1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | N | M |  |  |  |  |  |
| 100 | 15734 | 27.00E+06 | 1.00 | 858 | 2.66E+07 | 3.82E-05 | 4.17E+03 | 9.69E-07 | 9.69E-09 |
| 101 | 15734 | 25.18E+06 | 1.00 | 800 | $2.66 \mathrm{E}+07$ | 3.82E-05 | 3.89E+03 | 1.04E-06 | 1.04E-08 |
| 110 | 15734 | 14.32E+06 | 2.00 | 455 | $2.51 \mathrm{E}+07$ | 3.82E-05 | 4.68E+03 | 8.64E-07 | 8.64E-09 |
| 111 | 15734 | 12.27E+06 | 2.00 | 390 | 2.51E+07 | 3.82E-05 | 4.01E+03 | 1.01E-06 | 1.01E-08 |
| 000 | 15625 | 27.00E+06 | 1.00 | 864 | $2.66 \mathrm{E}+07$ | 3.82E-05 | 4.17E+03 | 9.76E-07 | 9.76E-09 |
| 001 | 15625 | 17.73E+06 | 2.00 | 567.5 | $3.48 \mathrm{E}+07$ | 3.82E-05 | 4.19E+03 | 9.72E-07 | 9.72E-09 |
| 010 | 15625 | 15.00E+06 | 2.00 | 480 | $2.48 \mathrm{E}+07$ | 3.82E-05 | 4.97E+03 | 8.19E-07 | 8.19E-09 |
| 011 | 15625 | 14.75E | 2.00 | 472 | $2.48 \mathrm{E}+07$ | 3.82E-05 | 4.89E+03 | 8.33E-07 | 8.33E-09 |

## Note:

1. Table values are ideal; actual values may vary by $\pm 20 \%$ due to process variations.
2. Code: <NTSC//(PAL> $<$ S1> <S0>

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Description |
| :---: | :---: | :---: |
| CVIN | 1 | This input accepts composite video. |
| FILTOUT | 2 | Output of low pass video input filter. |
| FILTIN | 3 | This input accepts either composite video, composite sync or horizontal sync signals. The input can be analog ( 1 Vpp ) or TTL/CMOS logic levels. |
| HLCAP | 4 | Horizontal lock-detect timing capacitor. |
| VCC | 5 | +5V power supply for analog circuits. |
| VSYNC | 6 | This input accepts vertical sync pulses for use when video input signals do not contain vertical sync components. This input is active low but remains high in normal operation. The input is TTL or CMOS compatible. |
| HLOCK | 7 | The locked-loop output indicates that the oscillator is phase-locked to the incoming horizontal sync. Sensitivity and delay time constant are set by an external capacitor. This output is CMOS or TTL compatible. |
| CLAMP | 8 | Clamp gate pulse output. This signal is approximately $4 \mu$ s in duration and is timed from the trailing edge of composite sync signal. The clamp gate is used by the video ADC and other video processing circuitry for DC restoration. This output is CMOS or TTL compatible. |
| VDD | 9 | +5 V power supply for digital circuits. |
| VRESET | 10 | Vertical sync signal output. This output is low during the line following the first serration pulse in the vertical sync interval. VRESET is CMOS or TTL compatible. |
| CLKDIV2 | 11 | CLKOUT divided-by-two output frequency. |
| FIELDID | 12 | The field ID output signal is low following the VRESET pulse of RS170 field 1. This output is CMOS or TTL compatible. |
| VSs | 13 | Digital ground. |
| HRESET | 14 | Horizontal reset signal is decoded from a programmable counter. This signal is coherent with the clock output and is one clock cycle in duration. This output is CMOS or TTL compatible. |
| FHIN | 15 | Horizontal frequency signal input; normally driven by FHOUT. |
| FHOUT | 16 | Horizontal frequency signal output. |
| S0, S1 | 17, 18 | Frequency select inputs. They select one of four possible clock frequencies by providing the appropriate divide-by-N for the frequency-multiplying PLL. Table 1 shows the binary, frequency select codes. These inputs are TTL or CMOS compatible. |
| CLKIN | 19 | Clock input for internal timing functions; normally driven by CLKOUT. |
| CLKOUT | 20 | Buffered VCO output signal. |
| NTSC/PAL | 21 | This pin is used to select between NTSC or PAL frequencies of operation. A logic one selects the NTSC frequencies. See Table 1. These inputs are TTL or CMOS compatible. |
| GNDA | 22 | Analog ground. |
| CSYNC | 23 | Composite sync signal output. This signal is the sync separated from the video input, and is CMOS or TTL compatible. |
| PLLFILTER | 24 | PLL loop-compensation filter input. |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Power Supply Voltage (VCC) |  |  | 7 | V |
| Input Voltage | $\mathrm{VCC}+0.3 \mathrm{~V} \geq \mathrm{VIN} \geq \mathrm{GND}-0.3 \mathrm{~V}$ |  |  |  |
| Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature $(10 \mathrm{sec})$ |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| OJA | SO-24 thermal resistance |  | 75 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| VCC | Supply voltage | 4.75 | 5.0 | 5.25 | V |
| ICC | Supply current |  | 30 | 40 | mA |

## DC Electrical Characteristics

VCC $=5 \mathrm{~V}, \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Interface |  |  |  |  |  |
| VIH | Logic input high voltage | 4 |  |  | V |
| VIL | Logic input low voltage |  |  | 0.8 | V |
| VOH | Logic output high voltage | 4 |  |  | V |
| VoL | Logic output low voltage |  |  | 0.4 | V |
| IIN | Logic input current (VCC $\geq$ VIN $\geq$ GND) |  |  | $\pm 30$ | $\mu \mathrm{A}$ |
| Analog Interface |  |  |  |  |  |
| VIN | Composite video signal (AC coupled) |  | 1.0 | 2.0 | $V_{p-p}$ |
| IIN | Input current (VIN = V $\mathrm{VCC}^{\text {-1V }}$ ) |  |  | $\pm 700$ | $\mu \mathrm{A}$ |
| HLOCK | Lo @ 10mA |  | 0.5 | 1.5 | V |
| HLOCK | HI | 3.5 |  |  | V |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCS | Composite sync amplitude | Maintains lock with horizontal rate jitter THJ of $<10 \mathrm{~ns}$ | 150 |  | 600 | $m V_{p-p}$ |
| VIN | Impulse noise immunity | CVIN $=1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}+$ glitch; Glitch < 50 ns , Neg polarity, Voltage relative to blanking; Test for proper CSYNC output | 0.3 |  |  | V |
| fclock | Clock range |  | 12.273 |  | 27.0 | MHz |
| $\triangle$ HFOUT/ <br> $\Delta \mathrm{Vcc}$ | VCO power supply rejection rate HFOUT $=27 \mathrm{MHz}$ | 4.5 V < VCCA $<5.5 \mathrm{~V}$ |  |  | 3.5 | \%/V |
| HFPULL | PLL Lock/Hold in Range | CVIN horizontal frequency | $\pm 500$ |  |  | Hz |
|  | code 100 | $=15734 \mathrm{~Hz}$ nominal |  | 750 |  | Hz |
| tPD (VCS) | Video in to CSYNC delay |  |  | 750 |  | ns |
| tPD (VHS) | Video in to HRESET delay |  |  | 750 |  | ns |
| tPD (HCG) | H sync to CLAMPgate delay |  |  | 300 |  | ns |
| tDHS | Duration of HRESET reset | fclk $=27 \mathrm{MHz}$ | 69 | 74 | 89 | ns |
| tDCG | Duration of CLAMPgate |  | 3.0 |  | 4.5 | us |
| fclk jitter | DC=2.5v@PLL filter | 2.5@VCOin code 100 |  |  | 1 | ns |
|  | Closed loop | $\begin{aligned} & \text { CVin=15.734KHz, } \\ & \text { Code 100, fclk=27MHz } \end{aligned}$ |  | 6 | 12 | ns |
|  | Capture Range | $\begin{aligned} & \text { fin }=15.734+500 \mathrm{~Hz} \text { to } \\ & 15.625-500 \mathrm{~Hz} \end{aligned}$ | 200 |  |  | Hz |
| PLLFilter | Sink/source current |  | $\pm 150$ | 240 | $\pm 350$ | $\mu \mathrm{A}$ |
| CLDIV | VOL @ 4mA |  |  |  | 0.8 | V |
|  | VOH |  | 3.5 |  |  | V |

## Typical Application

Figure 6 shows the RC6100 Horizontal Line Genlock used in a video signal-processing system. The part provides the clock that is required to synchronize the various elements of
the system. Note that the clamp gate output of the RC6100 is applied to the convert input of the TMC1175 ADC.


Figure 6. Application of RC6100 with TMC1175 and TDC3310 in Video Processing System

## Application Circuit with Minimum Parts



## Notes:

1. Use a separate trace to each power pin and place capacitors $C 6$ and $C 7$ next to part.
2. Use separate ground plane for digital signals and PLL signals.
$\stackrel{\perp}{=}$ DIGITAL $\quad \downarrow$ PLL
3. Place PLL filter components as close as possible to pin 24. Code 110.

## Hook-up for Internal Filter



1. Use a separate trace to each power pin and place capacitors C 6 and C 7 next to part.
2. Use separate ground plane for digital signals and PLL signals.
$\underset{=}{\perp}$ DIGITAL $\quad \downarrow$ PLL
3. Place PLL filter components as close as possible to pin 24.
4. CLKOUT should be buffered for large trace runs or large fanout. Break CLKOUT, CLKIN, SHORT, and add buffers as shown.

Mechanical Dimensions - 24 Pin SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 599 | . 614 | 15.20 | 15.60 | 2 |
| E | . 290 | . 299 | 7.36 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 020 | 0.25 | 0.51 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 24 |  | 24 |  | 6 |
| $\alpha$ | $0{ }^{\circ}$ | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6100M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Commercial | 24 Pin Wide SOIC | RC6100M |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file http://www.fairchildsemi.com/ds/RC/RC6120.pdf is a secure document that has been embedded in this document. Double click the pushpin to view RC6120.pdf.

## RC6302

## Dual Video Amplifier

## Features

- Unity gain stable
- $70 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth
- $20 \mathrm{MHz} \pm 0.1 \mathrm{~dB}$ gain flatness
- $0.06 \%$ differential gain $\left(R_{L}=150 \Omega\right)$
- $0.06^{\circ}$ differential phase ( $\mathrm{RL}_{\mathrm{L}}=150 \Omega$ )
- High CMRR (100dB), High PSRR ( 80 dB )
- Dual $\pm 5 \mathrm{~V}$ power supply
- Low offset 1.0 mV
- 8-pin narrow SO package
- $160 \mathrm{~V} / \mu \mathrm{s}$ slew rate
- Fast settling time: $0.1 \%$ in 35 ns


## Description

The RC6302 consists of two low power, wide band voltage feedback operational amplifiers. Each channel is capable of delivering a load current of at least 35 mA . The amplifiers are optimized for video applications where low differential gain and low phase distortion are significant requirements.

## Applications

- Video amplifier
- Video instrumentation amplifier
- Active filter


## Block Diagram



## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| IN1- | 2 | Amplifier 1 inverting input |
| IN1+ | 3 | Amplifier 1 non-inverting input |
| IN2- | 6 | Amplifier 2 inverting input |
| IN2+ | 5 | Amplifier 2 non-inverting input |
| OUT1 | 1 | Amplifier 1 output |
| OUT2 | 7 | Amplifier 2 output |
| VEE | 4 | Negative supply voltage |
| VCC | 8 | Positive supply voltage |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  |  | 7 | V |
| Negative power supply, VEE |  |  | -7 | V |
| Differential input voltage |  |  | 10 | V |
| Operating Temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Operating Temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
|  |  |  |  |  |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VEE | Negative Supply Voltage | -4.75 | -5.0 | -5.25 | V |
| $\theta$ JA | SO8 Thermal Resistance |  | 140 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{E E}=-5 \mathrm{~V}, \mathrm{AV}=2, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, RLOAD $=150 \Omega$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOS | Input Offset Voltage | No load |  | 1.0 | $\pm 5$ | mV |
| $\Delta \mathrm{VOS} / \Delta \mathrm{T}$ | Offset Voltage Drift ${ }^{1}$ |  |  | 6.0 | $\pm 50$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IB | Input Bias Current |  |  | $\pm 1.0$ | $\pm 5$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{lB} / \Delta \mathrm{T}$ | Input Bias Current Drift ${ }^{1}$ |  |  | $\pm 8.0$ | $\pm 50$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| RIN | Input Resistance ${ }^{1}$ |  | 1 |  |  | $\mathrm{M} \Omega$ |
| CIN | Input Capacitance ${ }^{1}$ |  |  | 0.5 | 2 | pF |
| CMIR | Common Mode Input Range |  | $\pm 2.5$ |  |  | V |
| CMRR | Common Mode Rejection Ratio | No Load | 70 | 100 |  | dB |
| PSRR | Power Supply Rejection Ratio | No Load | 60 | 80 |  | dB |
| Is | Quiescent Supply Current | No Load, Whole IC |  | 15 | 25 | mA |
| ROUT | Output Impedance ${ }^{1}$ | At DC |  | 0.2 |  | $\Omega$ |
| IOUT | Output Current |  |  | 35 |  | mA |
| VOUT | Output Voltage Swing | No Load | $\pm 2.5$ | $\pm 3.0$ |  | V |
|  |  | RL=150 | $\pm 2.5$ | $\pm 3.0$ |  | V |
| Avol | Open-loop Gain |  | 58 | 68 |  | dB |

## Note:

1. Guaranteed by design.

## AC Electrical Characteristics

$\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{LOAD}}=150 \Omega, \mathrm{RG}_{\mathrm{G}}=\mathrm{RF}_{\mathrm{F}}=250 \Omega, \mathrm{AV}=2, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{CL}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{CF}_{\mathrm{F}}=3 \mathrm{pF}$ unless otherwise specified. Closed Loop. See Typical Test Circuit.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| BW | -3 dB Bandwidth (Av = 2) ${ }^{1}$ | VOUT $=0.4 \mathrm{Vpp}$ |  | 70 |  | MHz |
|  |  | VOUT $=0.8 \mathrm{Vpp}$ |  | 55 |  | MHz |
| Flat | $\pm 0.1$ dB Bandwidth ${ }^{1}$ |  | 15 | 20 |  | MHz |
| Peak | Maximum Small Signal AC Peaking |  |  | 0.3 |  | DB |
| XTALK | Crosstalk Isolation ${ }^{1}$ | @ 5 MHz |  | 60 |  | dB |
| Time Domain Response |  |  |  |  |  |  |
| $\mathrm{tr}^{1}, \mathrm{t} f 1$ | Rise and Fall Time 10\% to 90\% ${ }^{1}$ | 2V Output Step |  | 6 | 8 | ns |
| ts | Settling Time to $0.1 \%^{1}$ | 2V Output Step |  | 35 |  | ns |
| OS | Overshoot ${ }^{1}$ | 2V Output Step |  | 13 |  | \% |
| US | Undershoot ${ }^{1}$ | 2V Output Step |  | 4 |  | \% |
| SR | Slew Rate ${ }^{1}$ | VOUT $= \pm 2.0 \mathrm{~V}$ |  | 160 |  | V/us |
| Distortion |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Dist. @ $20 \mathrm{MHz}{ }^{1}$ | VOUT $=0.8 \mathrm{Vpp}$ |  | -50 |  | dB |
| HD3 | 3nd Harmonic Dist. @ $20 \mathrm{MHz}{ }^{1}$ | VOUT $=0.8 \mathrm{Vpp}$ |  | -50 |  | dB |
| Equivalent Input Noise |  |  |  |  |  |  |
| NF | Noise Floor > 100 KHz ${ }^{1}$ |  |  | -140 |  | dBm |
| SND | Spectral Noise Density ${ }^{1}$ | 100 kHz to 200 MHz |  | 10 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Video Performance |  |  |  |  |  |  |
| DG | Diff. Gain (p-p), NTSC \& PAL ${ }^{1}$ | RL $=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | \% |
| DP | Diff. Phase (p-p), NTSC \& PAL ${ }^{1}$ | $\mathrm{R}_{\mathrm{L}}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | Deg. |

Note:

1. Guaranteed by design.

## Applications Discussion

## Capacitive Load

The RC6302 can drive a capacitive load from 10 to over 100 pF . In back terminated video applications, bandwidth will only be limited by the RC time constants of the external output components. A minimum 10 pF capacitive load is required. When driving a $75 \Omega$ cable, place the $75 \Omega$ source termination resistor as close to the amplifier output as possible.

## DC Accuracy

Since the RC6302 is a voltage-feedback amplifier, the inverting and non-inverting inputs have similar impedances and bias currents. To minimize offset voltage, match the source resistances seen by inverting and non-inverting inputs.

## Feedback Components

Because the RC6302 is a voltage-feedback amplifier, it facilitates using reactive (capacitive and inductive) feedback components for implementing filters, integrators, sample/ hold circuits, etc. The feedback network and the parasitic capacitance at the inverting (summing junction) input create a pole and affect the transfer function of the circuit. For stable operation, minimize the parasitic capacitance and equivalent resistance of the components used in the feedback circuit.

## Circuit Board

High-frequency applications require good grounding, power supply decoupling, low parasitic capacitance and inductance, and good isolation between the three inputs to minimize their crosstalk. Minimal coupling from output to input should exist to prevent positive feedback.

## Typical Test Circuit



Mechanical Dimensions - 8-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.20 | 0.25 | 5 |
| D | .189 | .197 | 4.80 | 5.00 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 BSC |  | 1.27 BSC |  |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 8 |  |  | 8 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | 6 |
| ccc | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6302M8 | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 8 Pin Narrow SOIC | RC6302M8 |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6303

## Triple Video Amplifier with Separate Enable Inputs

## Features

－Triple video amplifier
－Independently enabled amplifiers
－ $90 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth $(\mathrm{Av}=2)$
－ $20 \mathrm{MHz} \pm 0.1 \mathrm{~dB}$ gain flatness
－Stable at AV $\geq 2$
－ $0.06 \%$ differential gain $\left(\mathrm{AV}=2, \mathrm{R}_{\mathrm{L}}=150 \Omega\right)$
－ $0.06^{\circ}$ differential phase $\left(A V=2, R_{L}=150 \Omega\right)$
－High CMRR（100dB），High PSRR（ 80 dB ）
－Dual $\pm 5 \mathrm{~V}$ power supply
－Low offset 1.0 mV
－16－pin narrow SO package
－ $300 \mathrm{~V} / \mu \mathrm{s}$ slew rate
－Fast settling time： $0.1 \%$ in 35 ns
－TTL or CMOS compatible enable inputs

## Description

The RC6303 consists of three low power，wide band voltage feedback operational amplifiers．Each channel is capable of delivering a load current of at least 35 mA ．Each amplifier can be independently enabled or disabled with a TTL or CMOS signal．When disabled，the amplifier is in a high impedance output state，presenting a very high input to out－ put isolation．

The amplifiers are optimized for video applications with gain $\geq 2$ where low differential gain and low phase distortion are significant requirements．

The layout is optimized for minimal crosstalk between amplifiers．

## Applications

－RGB amplifier
－3：1 crosspoint switch
－RGB switch
－Video instrumentation amplifier
－Selectable gain amplifier
－Active filter

## Block Diagram



## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| EN1 | 14 | Enables amplifier 1 when low |
| EN2 | 12 | Enables amplifier 2 when low |
| EN3 | 10 | Enables amplifier 3 when low |
| IN1- | 1 | Amplifier 1 inverting input |
| IN1+ | 2 | Amplifier 1 non-inverting input |
| IN2- | 4 | Amplifier 2 inverting input |
| IN2+ | 5 | Amplifier 2 non-inverting input |
| IN3- | 7 | Amplifier 3 inverting input |
| IN3+ | 8 | Amplifier 3 non-inverting input |
| OUT1 | 15 | Amplifier 1 output |
| OUT2 | 13 | Amplifier 2 output |
| OUT3 | 11 | Amplifier 3 output |
| VCC | 3 | Analog positive supply |
| VCCO | 16 | Positive supply for output <br> stages |
| VEE | 6 | Analog negative supply |
| VEEO | 9 | Negative supply for output <br> stages |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  |  | 7 | V |
| Negative power supply, VEE |  |  | -7 | V |
| Differential input voltage |  |  | 10 | V |
| Operating Temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Short circuit tolerance: No more than one output can be shorted to ground. |  |  |  |  |

Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VEE | Negative Supply Voltage | -4.75 | -5.0 | -5.25 | V |
| $\theta J A$ | SO16 thermal resistance |  | 105 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{AV}=2, \mathrm{RLOAD}=150 \Omega, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, unless otherwise specified. Open Loop.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOS | Input Offset Voltage | No Load |  | 1.0 | $\pm 5$ | mV |
| $\Delta \mathrm{VOS} / \Delta \mathrm{T}$ | Offset Voltage Drift ${ }^{1}$ |  |  | 6.0 | $\pm 50$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IB | Input Bias Current |  |  | $\pm 1.0$ | $\pm 5$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l} / \mathrm{\Delta} \mathrm{~T}$ | Input Bias Current Drift ${ }^{1}$ |  |  | $\pm 8.0$ | $\pm 50$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| Rin | Input Resistance ${ }^{1}$ |  | 1 |  |  | $\mathrm{M} \Omega$ |
| Cin | Input Capacitance ${ }^{1}$ |  |  | 0.5 | 2 | pF |
| CMIR | Common Mode Input Range |  | $\pm 2.5$ |  |  | V |
| CMRR | Common Mode Rejection Ratio | No Load | 70 | 100 |  | dB |
| PSRR | Power Supply Rejection Ratio | No Load | 60 | 80 |  | dB |
| Is | Quiescent Supply Current | No Load, Whole IC |  | 25 | 33 | mA |
| Isd | Supply Current Disabled |  |  | 3 | 4 | mA |
| ROUT | Output Impedance $\left(\right.$ Closed Loop) ${ }^{1}$ | Enabled, At DC |  | 0.2 |  | $\Omega$ |
|  |  | Disabled, VO $= \pm 2 \mathrm{~V}$ | 10 | 200 |  | k $\Omega$ |
| Cout | Output Capacitance ${ }^{1}$ | Disabled |  | 0.5 | 2 | pF |
| IOUT | Output Current |  | 35 |  |  | mA |
| VOUT | Output Voltage Swing | No Load | $\pm 2.5$ | $\pm 3.0$ |  | V |
|  |  | $R L=150 \Omega$ | $\pm 2.5$ | $\pm 3.0$ |  | V |
| AVOL | Open-loop Gain |  | 58 | 68 |  | dB |
| Venh | Enable High Voltage |  | 2.4 |  |  | V |
| Venl | Enable Low Voltage |  |  |  | 0.8 | V |
| Ien | Enable Input Current |  |  | 3 | 10 | $\mu \mathrm{A}$ |
| toff | Disable Time ${ }^{1}$ |  |  | 200 |  | ns |
| ton | Enable Time ${ }^{1}$ | Settling to 1\% |  | 160 |  | ns |
| Iso | Off Isolation (Input to Output) ${ }^{1}$ | @ 5 MHz |  | 60 |  | dB |

Note:

1. Guaranteed by design.

## AC Characteristics

$\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{AV}=2, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{LOAD}}=150 \Omega, \mathrm{RG}_{\mathrm{G}}=\mathrm{RF}_{\mathrm{F}}=250 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{CF}_{\mathrm{F}}=3 \mathrm{pF}$ unless otherwise specified. Closed Loop. See Typical Test Circuit.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| BW | -3 dB Bandwidth $(\mathrm{Av}=2)^{1}$ | VOUT $=0.4 \mathrm{Vpp}$ |  | 90 |  | MHz |
|  |  | VOUT $=0.8 \mathrm{Vpp}$ | 70 | 85 |  | MHz |
| Flat | $\pm 0.1 \mathrm{~dB}$ Bandwidth ${ }^{1}$ |  | 15 | 20 |  | MHz |
| Peak | Maximum Small Signal AC Peaking ${ }^{1}$ |  |  | 0.3 |  | dB |
| XTALK | Crosstalk Isolation ${ }^{1}$ | @ 5 MHz |  | 60 |  | dB |
| Time Domain Response |  |  |  |  |  |  |
| tr1, tf1 | Rise and Fall Time 10\% to $90 \%{ }^{1}$ | 2V Output Step |  | 6 | 8 | ns |
| ts | Settling Time to $0.1 \%{ }^{1}$ | 2V Output Step |  | 35 |  | ns |
| OS | Overshoot ${ }^{1}$ | 2V Output Step |  | 13 |  | \% |
| US | Undershoot ${ }^{1}$ | 2 V Output Step |  | 4 |  | \% |
| SR | Slew Rate ${ }^{1}$ | VOUT $= \pm 2.0 \mathrm{~V}$ | 200 | 300 |  | V/us |
| Distortion |  |  |  |  |  |  |
| $\mathrm{HD}_{2}$ | 2nd Harmonic Dist. @ $20 \mathrm{MHz}{ }^{1}$ | VOUT $=0.8 \mathrm{Vpp}$ |  | -50 |  | dB |
| HD3 | 3nd Harmonic Dist. @ $20 \mathrm{MHz}^{1}$ | VouT = 0.8 Vpp |  | -50 |  | dB |
| Equivalent Input Noise |  |  |  |  |  |  |
| NF | Noise Floor > $100 \mathrm{KHz}{ }^{1}$ |  |  | -140 |  | dBm |
| SND | Spectral Noise Density ${ }^{1}$ | 100 kHz to 200 MHz |  | 10 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Video Performance |  |  |  |  |  |  |
| DG | Diff. Gain (p-p), NTSC \& PAL ${ }^{1}$ | $\mathrm{RL}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | \% |
| DP | Diff. Phase (p-p), NTSC \& PAL ${ }^{1}$ | $R \mathrm{~L}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | Deg. |

## Note:

1. Guaranteed by design.

## Test Circuit



## Applications Discussion

Each of the three sections of the RC6303 is provided with an Enable input, thus the part is useful for selecting and multiplexing. A three-channel video multiplexer can be built with just one RC6303 and a decoder, as shown in Figure 1.

Note that RC6303 enable time is shorter than its disable time, hence a make-before-break action is provided, minimizing switching transients on the signal output.

An RGB switch is shown in Figure 2.

## Capacitive Load

The RC6303 can drive a capacitive load from 10 to over 100 pF . In back terminated video applications, bandwidth will only be limited by the RC time constants of the external output components. A minimum 10 pF capacitive load is required. When driving a $75 \Omega$ cable, place the $75 \Omega$ source termination resistor as close to the amplifier output as possible.

## Enable/Disable

The enable pins $(10,12,14)$, when pulled to a TTL or CMOS logic low or when tied to ground, activate each amplifier individually. When pulled to a TTL or CMOS logic high, the amplifier is tri-stated and presents a high impedance at its output. When disabled the amplifier's power consumption drops, and the non-inverting input signal is isolated from its respective output.

## DC Accuracy

Since the RC6303 is a voltage-feedback amplifier, the inverting and non-inverting inputs have similar impedances and bias currents. To minimize offset voltage, match the source resistances seen by inverting and non-inverting inputs.

## Feedback Components

Because the RC6303 is a voltage-feedback amplifier, it facilitates using reactive (capacitive and inductive) feedback components for implementing filters, integrators, sample/ hold circuits, etc. The feedback network and the parasitic capacitance at the inverting (summing junction) input create a pole and affect the transfer function of the circuit. For stable operation, minimize the parasitic capacitance and equivalent resistance of the components used in the feedback circuit.

## Circuit Board

High-frequency applications require good grounding, power supply decoupling, low parasitic capacitance and inductance, and good isolation between the inputs to minimize their crosstalk. Avoid coupling from output to input to prevent positive feedback.


Figure 1.


Figure 2.

Notes:

## Mechanical Dlmensions - 16-Lead SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .386 | .394 | 9.80 | 10.00 | 2 |
| E | .150 | .158 | 3.81 | 4.00 | 2 |
| e | .050 BSC |  | 1.27 |  | BSC |
| H | .228 | .244 | 5.80 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6303M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 16 Pin Narrow SOIC | RC6303M |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
www.fairchildsemi.com
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6333

## Triple Video Amplifier

## Features

- Triple video amplifier
- $175 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth $(\mathrm{AV}=2)$
- $50 \mathrm{MHz} \pm 0.1 \mathrm{~dB}$ gain flatness
- Unity gain stable
- $0.06 \%$ differential gain $\left(\mathrm{AV}=1, \mathrm{RL}_{\mathrm{L}}=150 \Omega\right)$
- $0.06^{\circ}$ differential phase ( $\mathrm{AV}=1, \mathrm{R}_{\mathrm{L}}=150 \Omega$ )
- High CMRR ( 95 dB ), High PSRR ( 80 dB )
- Dual $\pm 5 \mathrm{~V}$ power supply
- Low offset 3.0 mV typical
- 14-pin narrow SO package
- $250 \mathrm{~V} / \mu \mathrm{s}$ slew rate
- Fast settling time: $0.1 \%$ in 15 ns
- TTL or CMOS compatible


## Description

The RC6333 consists of three low power, wide band voltage feedback operational amplifiers. Each channel is capable of delivering a load current of at least 35 mA .

The amplifiers are optimized for video applications where low differential gain and low phase distortion are significant requirements.

## Applications

- RGB amplifiers
- Video instrumentation amplifier
- Selectable gain amplifier
- Active filters
- Set-top Buffers/Drivers


## Block Diagram



## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| IN1- | 6 | Amplifier 1 inverting input |
| IN1+ | 5 | Amplifier 1 non-inverting input |
| IN2- | 13 | Amplifier 2 inverting input |
| IN2+ | 12 | Amplifier 2 non-inverting input |
| IN3- | 9 | Amplifier 3 inverting input |
| IN3+ | 10 | Amplifier 3 non-inverting input |
| NC | $1-3$ | Not Connected. |
| OUT1 | 7 | Amplifier 1 output |
| OUT2 | 14 | Amplifier 2 output |
| OUT3 | 8 | Amplifier 3 output |
| VCC | 4 | Analog positive supply |
| VEE | 11 | Analog negative supply |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Positive power supply |  |  | 7 | V |
| VEE | Negative power supply |  |  | -7 | V |
|  | Differential input voltage |  |  | 10 | V |
|  | Operating Temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
|  | Storage Temperature | -40 |  | $\pm 125$ | ${ }^{\circ} \mathrm{C}$ |
|  | Junction Temperature | Lead Soldering (10 seconds) |  |  | 150 |
| ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |
| Short circuit tolerance: <br> No more than one output can be shorted to ground. |  |  | 240 | ${ }^{\circ} \mathrm{C}$ |  |

Notes:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VEE | Negative Supply Voltage | -4.75 | -5.0 | -5.25 | V |
| OJA | SO14 Thermal Resistance |  | 105 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{AV}=2$, RLOAD $=150 \Omega, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, unless otherwise specified. Open Loop.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOS | Input Offset Voltage | No Load |  | 3 | $\pm 10$ | mV |
| $\Delta \mathrm{VOS} / \Delta \mathrm{T}$ | Offset Voltage Drift ${ }^{1}$ |  |  | $\pm 6$ | $\pm 30$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IB | Input Bias Current |  |  | $\pm 1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{lB} / \Delta \mathrm{T}$ | Input Bias Current Drift ${ }^{1}$ |  |  | $\pm 8$ | $\pm 40$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| Rin | Input Resistance ${ }^{1}$ |  | 1 |  |  | $\mathrm{M} \Omega$ |
| Cin | Input Capacitance ${ }^{1}$ |  |  | 0.5 | 2 | pF |
| CMIR | Common Mode Input Range |  | $\pm 2.5$ |  |  | V |
| CMRR | Common Mode Rejection Ratio | No Load | 70 | 100 |  | dB |
| PSRR | Power Supply Rejection Ratio | No Load | 65 | 80 |  | dB |
| Is | Quiescent Supply Current | No Load |  | 26 | 40 | mA |
| Rout | Output Impedance (Closed Loop) ${ }^{1}$ | Enabled, At DC |  | 0.2 |  | $\Omega$ |
| IOUT | Output Current | Per Amplifier | 35 |  |  | mA |
| VOUT | Output Voltage Swing | No Load | $\pm 2.5$ | $\pm 3.0$ |  | V |
|  |  | $R \mathrm{~L}=150 \Omega$ | $\pm 2.5$ | $\pm 3.0$ |  | V |
| Avol | Open-loop Gain |  | 60 | 75 |  | dB |

## Note:

1. Guaranteed by design.

AC Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{AV}=2, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{LOAD}}=150 \Omega, \mathrm{R}_{\mathrm{G}}=\mathrm{R}_{\mathrm{F}}=250 \Omega$, $C L=10 \mathrm{pF}$, unless otherwise specified. Closed Loop. Guaranteed by Design. See Typical Test Circuit.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| BW | -3 dB Bandwidth ( $\mathrm{Av}=2$ ) | Vout $=0.4 \mathrm{Vpp}$ |  | +175 |  | MHz |
|  |  | Vout $=0.8 \mathrm{Vpp}$ | 75 | 90 |  | MHz |
| Flat | $\pm 0.1 \mathrm{~dB}$ Bandwidth | Vout $=0.4 \mathrm{Vpp}$ | 50 | 75 |  | MHz |
| Peak | Maximum Small Signal AC Peaking | Vout $=0.8 \mathrm{Vpp}$ |  | 0.01 |  | dB |
| XtaLk | Crosstalk Isolation | @ 5 MHz |  | 50 |  | dB |
| Time Domain Response |  |  |  |  |  |  |
| tr1, tf1 | Rise and Fall Time 10\% to 90\% | 2V Output Step |  | 10 | 15 | ns |
| ts | Settling Time to 0.1\% | 2V Output Step |  | 15 |  | ns |
| OS | Overshoot | 2V Output Step |  | 5 |  | \% |
| US | Undershoot | 2V Output Step |  | 2 |  | \% |
| SR | Slew Rate | VOUT $= \pm 2.0 \mathrm{~V}$ | 200 | 250 |  | V/us |
| Distortion |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Dist. @ 20 MHz | VOUT $=0.8 \mathrm{Vpp}$ |  | -48 |  | dB |
| HD3 | 3nd Harmonic Dist. @ 20 MHz | VOUT $=0.8 \mathrm{Vpp}$ |  | -56 |  | dB |
| Video Performance |  |  |  |  |  |  |
| DG | Diff. Gain (p-p), NTSC \& PAL | RL $=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | \% |
| DP | Diff. Phase (p-p), NTSC \& PAL | $\mathrm{RL}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | Deg. |
| NF | Noise Floor | >100kHz |  | -130 |  | dB rms |

## Test Circuit



## Applications Discussion

## Capacitive Load

The RC6333 can drive a capacitive load from 10 to over 50 pF . In back terminated video applications, bandwidth will only be limited by the RC time constants of the external output components. When driving a $75 \Omega$ cable, place the $75 \Omega$ source termination resistor as close to the amplifier output as possible.

## DC Accuracy

Since the RC6333 is a voltage-feedback amplifier, the inverting and non-inverting inputs have similar impedances and bias currents. To minimize offset voltage, match the source resistances seen by inverting and non-inverting inputs.

## Feedback Components

Because the RC6333 is a voltage-feedback amplifier, it facilitates using reactive (capacitive and inductive) feedback components for implementing filters, integrators, sample/ hold circuits, etc. The feedback network and the parasitic capacitance at the inverting (summing junction) input create a pole and affect the transfer function of the circuit. For stable operation, minimize the parasitic capacitance and equivalent resistance of the components used in the feedback circuit.

## Circuit Board

High-frequency applications require good grounding, power supply decoupling, low parasitic capacitance and inductance, and good isolation between the inputs to minimize their crosstalk. Avoid coupling from output to input to prevent positive feedback.

Notes:

## Notes:

Mechanical Dimensions - 14 Pin SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| h | .228 | .244 | 5.79 | 6.20 |  |
| L | .010 | .020 | 0.25 | 0.50 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 14 |  | 14 |  | 6 |
| ccc | $0^{\circ}$ | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6333M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Narrow SOIC | RC6333M |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6334

## Quad Video Amplifier

## Features

- Quad video amplifier
- $175 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth $(\mathrm{Av}=2)$
- $50 \mathrm{MHz} \pm 0.1 \mathrm{~dB}$ gain flatness
- Unity gain stable
- $0.06 \%$ differential gain $\left(\mathrm{AV}=1, \mathrm{RL}_{\mathrm{L}}=150 \Omega\right)$
- $0.06^{\circ}$ differential phase ( $\mathrm{AV}=1, \mathrm{R}_{\mathrm{L}}=150 \Omega$ )
- High CMRR (95dB), High PSRR (80 dB)
- Dual $\pm 5 \mathrm{~V}$ power supply
- Low offset 3.0 mV typical
- 14-pin narrow SO package
- $250 \mathrm{~V} / \mu \mathrm{s}$ slew rate
- Fast settling time: $0.1 \%$ in 15 ns
- TTL or CMOS compatible


## Description

The RC6334 consists of four low power, wide band voltage feedback operational amplifiers. Each channel is capable of delivering a load current of at least 35 mA .

The amplifiers are optimized for video applications where low differential gain and low phase distortion are significant requirements.

## Applications

- RGB amplifiers
- Video instrumentation amplifier
- Selectable gain amplifier
- Active filters
- Set-top box Buffers/Drivers


## Block Diagram



## Pin Assignments



## Pin Definitions

| Pin <br> Name | Pin <br> Number | Pin Function Description |
| :--- | :---: | :--- |
| IN1- | 6 | Amplifier 1 inverting input |
| IN1+ | 5 | Amplifier 1 non-inverting input |
| IN2- | 13 | Amplifier 2 inverting input |
| IN2+ | 12 | Amplifier 2 non-inverting input |
| IN3- | 9 | Amplifier 3 inverting input |
| IN3+ | 10 | Amplifier 3 non-inverting input |
| IN4- | 2 | Amplifier 4 inverting input |
| IN4+ | 3 | Amplifier 4 non-inverting input |
| OUT1 | 7 | Amplifier 1 output |
| OUT2 | 14 | Amplifier 2 output |
| OUT3 | 8 | Amplifier 3 output |
| OUT4 | 1 | Amplifier 4 output |
| VCC | 4 | Analog positive supply |
| VEE | 11 | Analog negative supply |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| VCC $\quad$ Positive power supply |  |  | 7 | V |
| VEE $\quad$ Negative power supply |  |  | -7 | V |
| Differential input voltage |  |  | 10 | V |
| Operating Temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -40 |  | $\pm 125$ | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  |  | 240 | ${ }^{\circ} \mathrm{C}$ |
| Short circuit tolerance: <br> No more than one output can be shorted to ground. |  |  |  |  |

## Notes:

1. Functional operation under any of these conditions is NOT implied.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VEE | Negative Supply Voltage | -4.75 | -5.0 | -5.25 | V |
| $\theta J A$ | SO14 Thermal Resistance |  | 105 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}, \mathrm{AV}=2$, RLOAD $=150 \Omega, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, unless otherwise specified. Open Loop.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOS | Input Offset Voltage | No Load |  | 3 | $\pm 10$ | mV |
| $\Delta \mathrm{VOS} / \Delta \mathrm{T}$ | Offset Voltage Drift ${ }^{1}$ |  |  | $\pm 6$ | $\pm 30$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IB | Input Bias Current |  |  | $\pm 1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| $\Delta \mathrm{lB} / \Delta \mathrm{T}$ | Input Bias Current Drift ${ }^{1}$ |  |  | $\pm 8$ | $\pm 40$ | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| Rin | Input Resistance ${ }^{1}$ |  | 1 |  |  | $\mathrm{M} \Omega$ |
| Cin | Input Capacitance ${ }^{1}$ |  |  | 0.5 | 2 | pF |
| CMIR | Common Mode Input Range |  | $\pm 2.5$ |  |  | V |
| CMRR | Common Mode Rejection Ratio | No Load | 70 | 100 |  | dB |
| PSRR | Power Supply Rejection Ratio | No Load | 65 | 80 |  | dB |
| Is | Quiescent Supply Current | No Load |  | 33 | 48 | mA |
| Rout | Output Impedance (Closed Loop) ${ }^{1}$ | Enabled, At DC |  | 0.2 |  | $\Omega$ |
| IOUT | Output Current | Per Amplifier | 35 |  |  | mA |
| VOUT | Output Voltage Swing | No Load | $\pm 2.5$ | $\pm 3.0$ |  | V |
|  |  | $R \mathrm{~L}=150 \Omega$ | $\pm 2.5$ | $\pm 3.0$ |  | V |
| Avol | Open-loop Gain |  | 60 | 75 |  | dB |

## Note:

1. Guaranteed by design.

## AC Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{E E}=-5 \mathrm{~V}, \mathrm{AV}=2, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}} \mathrm{OAD}=150 \Omega, \mathrm{R}_{\mathrm{G}}=\mathrm{RF}_{\mathrm{F}}=250 \Omega, \mathrm{CL}_{\mathrm{L}}=10 \mathrm{pF}$, unless otherwise specified. Closed Loop. Guaranteed by Design. See Typical Test Circuit.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Response |  |  |  |  |  |  |
| BW | -3 dB Bandwidth ( $\mathrm{Av}=2$ ) | VoUT = 0.4 Vpp |  | +175 |  | MHz |
|  |  | Vout $=0.8 \mathrm{Vpp}$ | 75 | 90 |  | MHz |
| Flat | $\pm 0.1 \mathrm{~dB}$ Bandwidth | VOUT $=0.4 \mathrm{Vpp}$ | 50 | 60 |  | MHz |
| Peak | Maximum Small Signal AC Peaking | VoUT = 0.8 Vpp |  | 0.01 |  | dB |
| XTALK | Crosstalk Isolation | @ 5 MHz |  | 50 |  | dB |
| Time Domain Response |  |  |  |  |  |  |
| $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf} 1$ | Rise and Fall Time 10\% to 90\% | 2V Output Step |  | 10 | 15 | ns |
| ts | Settling Time to 0.1\% | 2V Output Step |  | 15 |  | ns |
| OS | Overshoot | 2V Output Step |  | 5 |  | \% |
| US | Undershoot | 2V Output Step |  | 2 |  | \% |
| SR | Slew Rate | VOUT $= \pm 2.0 \mathrm{~V}$ | 200 | 250 |  | V/us |
| Distortion |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Dist. @ 20 MHz | VOUT $=0.8 \mathrm{Vpp}$ |  | -48 |  | dB |
| HD3 | 3nd Harmonic Dist. @ 20 MHz | VoUT = 0.8 Vpp |  | -56 |  | dB |
| Video Performance |  |  |  |  |  |  |
| DG | Diff. Gain (p-p), NTSC \& PAL | $\mathrm{R}_{\mathrm{L}}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | \% |
| DP | Diff. Phase (p-p), NTSC \& PAL | $R \mathrm{~L}=150 \Omega$, VOUT $= \pm 1.5 \mathrm{~V}$ |  | 0.06 |  | Deg. |
| NF | Noise Floor | >100kHz |  | -130 |  | dB rms |

## Test Circuit



## Applications Discussion

## Capacitive Load

The RC6334 can drive a capacitive load from 10 to over 50 pF . In back terminated video applications, bandwidth will only be limited by the RC time constants of the external output components. When driving a $75 \Omega$ cable, place the $75 \Omega$ source termination resistor as close to the amplifier output as possible.

## DC Accuracy

Since the RC6334 is a voltage-feedback amplifier, the inverting and non-inverting inputs have similar impedances and bias currents. To minimize offset voltage, match the source resistances seen by inverting and non-inverting inputs.

## Feedback Components

Because the RC6334 is a voltage-feedback amplifier, it facilitates using reactive (capacitive and inductive) feedback components for implementing filters, integrators, sample/ hold circuits, etc. The feedback network and the parasitic capacitance at the inverting (summing junction) input create a pole and affect the transfer function of the circuit. For stable operation, minimize the parasitic capacitance and equivalent resistance of the components used in the feedback circuit.

## Circuit Board

High-frequency applications require good grounding, power supply decoupling, low parasitic capacitance and inductance, and good isolation between the inputs to minimize their crosstalk. Avoid coupling from output to input to prevent positive feedback.

Notes:

## Notes:

Mechanical Dimensions - 14 Pin SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| BSC |  |  |  |  |  |
| h | .228 | .244 | 5.79 | 6.20 |  |
| L | .010 | .020 | 0.25 | 0.50 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 14 |  | 14 |  | 6 |
| ccc | $0^{\circ}$ | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6334M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 14 Pin Narrow SOIC | RC6334M |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6505

## Differential IF Front－End

## Features

－Integrated Analog IF Front－End
－Fully differential I／O
－IF flat bandwidth from 25 MHz to 55 MHz
－ 48 dB minimum gain at IF frequency
－Simple interface to SAW filter
－ 9 dB input noise figure
－Direct interface to A／D converter
－XTAL oscillator operating to 80 MHz
－More than 50dB IMD3
－Industry standard 24－lead SOIC package

## Applications

－IF sampling decoders
－QAM Receivers（up to 256 Constellations）
－Set－top receivers for digital cable
－Internet surf boards
－Cable modems
－Desktop video Conferencing

## Description

The RC6505 incorporates IF gain stages，reference generators and a crystal oscillator on a single chip．The high input impedance enables direct interface to a SAW filter， while maintaining a low noise figure．The IF output can be further filtered externally and fed to the on－chip fully differential buffer／driver．This buffer is extremely useful when driving low impedance terminations like a differential input to an A／D．The RC6505 is specially suited in IF sampling applications for minimizing the parts count and thus achieving smaller board sizes and lower system costs．

The IF section works on a 12 V supply voltage．The oscillator section runs on 5 V supply．The RC6505 is available in a 24 Lead SOIC package．

## Block Diagram



Rev．0．9．1

## Functional Description

The RC6505 as shown in the block diagram performs several analog signal processing typically required in modern wideband digital receivers. These include:

- IF Sections
- Bias Voltage Generation
- Crystal Oscillator


## IF Gain Section

The front end IF section provides greater than 48 dB of stable gain at IF frequencies.

The input has high impedance while maintaining a low noise figure. The input and output sections are on different supplies to minimize parasitic couplings and prevent oscillations. The differential signal fed at IF_IN + /IF_IN- is available at IF_OUT+/IF_OUT- after amplification.

This output can be filtered externally and fed back into the IC at pins BUF_IN+ \& BUF_IN- to enhance the drive capability of the output and also to reduce any 'kick-back' from the A/D sampling.

## Bias Reference Voltage

The RC6505 has a built-in 3.25 V references and an operational amplifier (OPA) with the ability to drive 10 mA of load. The OPA will serve as a voltage follower to provide certain flexibility on application. Note that, the 3.25 V reference has sourcing capability only.

## Crystal Oscillator

This section has a crystal oscillator that can be used to generate timing signals like an $\mathrm{A} / \mathrm{D}$ clock. The output level of Crystal Oscillator will be TTL compatible at the XOSCOA terminal.

## Pin Assignments



## Pin Descriptions

| Pin Number | Pin Name | Description |
| :---: | :---: | :--- |
| 1 | IF_IN- | IF Input Complement. |
| 2 | IF_IN+ | IF Input. |
| 3 | OUT | Output of OPA. |
| 4 | INP | Non-Inverting Input of OPA. |
| 5 | VRT | Output Reference Voltage for Top of A/D Input Range. |
| 6 | GND_BUF | Ground for Output Buffer. |
| 7 | BUF_OUT+ | Differential Buffer/Driver Output. |
| 8 | BUF_OUT- | Differential Buffer/Driver Output Complement. |
| 9 | VCC_BUF | Supply Voltage for Output Buffer. |
| 10 | BUF_IN+ | Differential Buffer/Driver Input. |
| 11 | NC | No Connect or Ground. |
| 12 | BUF_IN- | Differential Buffer/Driver Input Complement. |
| 13 | RFGND | Ground for High Frequency Crystal Oscillator. |

Pin Descriptions (continued)

| Pin Number | Pin Name | Description |
| :---: | :---: | :--- |
| 14 | XOSCOA | Crystal Oscillator Output (TTL compatible). |
| 15 | XTL1 | Crystal Oscillator Frequency Select Circuit Connection. |
| 16 | XTL2 | Crystal Oscillator Feedback Pin. |
| 17 | VCC_RF | Supply Voltage for High Frequency Crystal Oscillator. |
| 18 | VCCIF2 | Supply Voltage for IF Output Sections. |
| 19 | IF_OUT- | IF Output Amplified, Complement. |
| 20 | IF_OUT+ | IF Output Amplified. |
| 21 | GND_IF2 | Ground for Amplified IF Output. |
| 22 | GND_IF1 | Ground for IF Input Section. |
| 23 | NC | No Connect or Ground. |
| 24 | VCC_IF1 | Supply Voltage for IF Input Section. |

Absolute Maximum Ratings (Beyond which the device may be damaged) ${ }^{1}$

| Parameter | Description | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltages ,VCC_IF1, VCC_IF2, VCC_BUF, <br> VCC-RF |  |  | 13.5 | V |
| $\mathrm{~V}_{\text {in }}$ | Input Voltages IF_IN+, IF_IN-, BUF_IN+, BUF_IN-, <br> XTL1, XTL2 | GND-0.3 |  | VCC+0.3 | V |
| $\mathrm{I}_{\text {in }}$ | Input Current (Power On or Off) |  |  | $\pm 10$ | mA |
| $\mathrm{~T}_{\text {stg }}$ | Storage Temperature | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | Junction Temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\Theta_{\text {JA }}$ | SO24 Thermal Resistance |  | 70 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead <br> soldering | 10 seconds |  |  | ${ }^{\circ} \mathrm{C}$ |  |
| Short Circuit <br> Tolerence | No output can be shorted to ground |  |  |  |  |

## Note:

1. Functional Operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter | Description | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC_IF1, | Supply Voltages | 8.5 | 12 | 13 | V |
| VCC_IF2, |  |  |  |  |  |
| VCC_BUF |  | 4.75 | 5 | 5.25 | V |
| VCC_RF | Supply Voltage | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |
| TA | Ambient Temperature |  |  |  |  |

## DC Electrical Characteristics

VCC_RF = 5V; VCC_IF1, VCC_IF2, VCC_BUF = 12V; TA = 0 to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PW | Total Power Consumption |  |  | 0.72 | 0.87 | W |
| ICCIF1 + ICCIF2 | IF Gain Stages total Supply Current | 12V Supply |  | 30 | 35 | mA |
| ICCBUF | Buffer Supply Current (Including 10mA allocated for Band-gap Reference and OPA) | 12V Supply |  | 28 | 35 | mA |
| ICCRF | XTL OSC Supply Current | 5V Supply |  | 12 | 15 | mA |
| VRT | Top Reference Output Voltage | @ 5mA output | 3.08 | 3.25 | 3.45 | V |
| IOPA | Output Drive of OPA |  | -0.1 |  | -15 | mA |
| Vos | Output Offset of OPA | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ | -8 |  | +8 | mV |
| $\mathrm{I}_{\text {BIAS }}$ | Input Bias Current of OPA | $\mathrm{V}_{\text {INP }}=2 \mathrm{~V}$ |  |  | -5 | $\mu \mathrm{A}$ |
| PSRR | Power Rejection Ratio of OPA | $\begin{aligned} & \text { VCC_BUF= } \\ & 8.5-13.5 \mathrm{~V} \end{aligned}$ | 55 |  |  | dB |
| Avf | Gain of OPA (Voltage Follower) | $\mathrm{V}_{\mathrm{INP}}=2 \mathrm{~V}$ | 0.98 | 1.0 | 1.02 |  |
| Viopa | Input Range of OPA | $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}$ | 0.6 |  | $\begin{gathered} \hline \text { VCC_BUF } \\ -3.0 \end{gathered}$ | V |
| IIF2O | Output Current Drive at IF_OUT+ and IF_OUT- |  |  |  | $\pm 15$ | mA |
| IBUFO | Output Current Drive at BUF_OUT + and BUF_OUT- |  | $\pm 5$ |  | $\pm 15$ | mA |
| - VIFO | IFA DC Output Swing at IF_OUT+ and IF_OUT- (Differential) |  | 4 |  |  | Vpp |
| $\triangle$ VBUFO | Buffer DC Output Swing at BUF_OUT+ and BUF_OUT- (Differential) |  | 4.0 |  |  | Vpp |
| $\mathrm{V}_{\text {OH }}$ | High Level Output Voltage of XOSCOA |  | 3.0 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage of XOSCOA |  |  |  | 0.5 | V |
| $\mathrm{IOH}^{\text {O }}$ | High Level Output Current of XOSCOA |  |  |  | -8 | mA |
| IOL | Low Level Output Current of XOSCOA |  | 8 |  |  | mA |

## Note:

1. All currents specified herein are quiescent current without loading on outputs.

## AC Electrical Characteristics

VCC_RF = 5V; VCC_IF1, VCC_IF2, VCC_BUF = 12 V ; TA $=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZIFin | AC Input Impedance of IF Amplifier | @36MHz | 2 |  |  | $\mathrm{K} \Omega$ |
| CIFin | AC Equivalent Input Cap | IF_IN+ \& IF_IN- |  | 6 |  | pF |
| Vis | Input Sensitivity at Maximum Gain |  | 50 |  |  | dBuV |
| $\mathrm{Zo}_{\mathrm{IF} 2}$ | AC Output Impedance of IF Amplifier | @36MHz |  |  | 10 | $\Omega$ |
| $\mathrm{Zi}_{\text {BuF }}$ | AC Input Impedance of Buffer | @36MHz |  | $\begin{gathered} \hline 7.5 \mathrm{~K} \\ \Omega / / \\ 3.5 \mathrm{pF} \end{gathered}$ |  |  |
| $\mathrm{Zo}_{\text {IF2 }}$ | AC Output Impedance of Buffer | @36MHz |  |  | 10 | $\Omega$ |
| IMD3 | Two Tone Intermodulation | Differential Output, <br> BUF_OUT $=+10 \mathrm{dBm}$ Differential AC Rload $=200 \Omega$ at IF_OUT + \& IF_OUT- $\mathrm{f} 1 / \mathrm{f} 2=35.5 / 36.5 \mathrm{MHz}$ | 50 |  |  | dBc |
| G | IF to Baseband Gain | Diff. Input and diff. Output | 48 |  | 55 | dB |
| NF | Noise Figure | @36MHz |  | 9 | 12 | dB |
| BW_IF | IF Bandwidth | $\pm 0.2 \mathrm{~dB}$ for 10 MHz bands | 25 | 36 | 55 | MHz |
| $\Delta \mathrm{BW}$ | Bandwidth Roll-Off | $31 \mathrm{MHz}-41 \mathrm{MHz}$ |  | 0.1 | 0.15 | dB |
| I' | Integrated Phase Noise | With TBD crystal@57.6MHz from $100 \mathrm{~Hz}-1 \mathrm{MHz}$ |  |  | 0.5 | $\begin{aligned} & \text { deg } \\ & \text { r.m.s } \end{aligned}$ |
| ФnXTL | XTAL OSC Phase Noise | $@_{ \pm} 10 \mathrm{KHz}$ offset |  |  | -100 | $\begin{gathered} \mathrm{dBC/} \\ \mathrm{~Hz} \end{gathered}$ |
| dt/dv | Output Transition Rise or Fall Rate | XTL Oscillator Output, $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 2.5 | nS/V |
| dosc | Duty Cycle of Output Pulse | XTL Oscillator Output, $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | 40 |  | 60 | \% |

## Performance Curves



Figure 1. IF Input Bandwidth

## Application Discussion

The RC6505 is specially suited for use in set-top boxes and cable modems for decoding QAM modulated signals based on IF sub-sampling techniques. The RC6505 simplifies the front-end design and makes it more cost effective by integrating in a single chip all the analog processing functions needed between the standard tuner and high performance A/Ds. The other major components required for the frontend of the modem are the tuner, a SAW filter, crystal and the appropriate DSP demodulator/decoder.

## DVB Set-top Application

Figure 2 shows the application of RC6505 in IF bandpass sampling decoder for 256QAM cable transmissions. Here, the sampling clock for the A/D conversion can be generated
using the crystal oscillator operating in the 3rd overtone mode at 57.6 MHz and an external divided by 2 prescaler. The reference signals for A/D are the VRT and OUT outputs. The application is shown with the Fairchild Semiconductor Division's 10-bit ADC TMC1185. Other high performance A/Ds needing fully differential input can also be used. The A/D inputs are referenced to be in the mid-scale using the output from TMC1185. The filtered and buffered IF outputs can be a.c. coupled to the A/D inputs. In this application an external differential band-pass roofing filter is used to bandlimit the signals before conversion.

Figure 3 shows details of circuits used to evaluate the performance of RC6505 with the TMC1185 A/D.


Figure 3. RC6505 interface with Fairchild Semiconductor Division's TMC1185
10-bit 40MSPS ADC (for reference only)

## Crystal Oscillator Operating in Over Tone Mode



Choose $\mathrm{Q}=12$ then using the following equations to calculate L and C . (Note that, $\mathrm{Rin}=260 \Omega$ and $\mathrm{f}_{\mathrm{O}}$ is given.)

```
2\pi f
Q = 2\pi for C Rin
```


## Preliminary Information

PRODUCT SPECIFICATION $\quad$ RC6505

## Preliminary Information

## Mechanical Dimensions

## 24 Lead Small Outline IC (SOIC) - . 300" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .093 | .104 | 2.35 | 2.65 |  |
| A 1 | .004 | .012 | 0.10 | 0.30 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .009 | .013 | 0.23 | 0.32 | 5 |
| D | .599 | .614 | 15.20 | 15.60 | 2 |
| E | .290 | .299 | 7.36 | 7.60 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| HSC |  |  |  |  |  |
| h | .394 | .419 | 10.00 | 10.65 |  |
| L | .010 | .020 | 0.25 | 0.51 |  |
| N | .016 | .050 | 0.40 | 1.27 | 3 |
| $\alpha$ | 24 |  | 24 |  | 6 |
| ccc | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ |  | $8^{\circ}$ |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC6505M | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | Commercial | 24 Lead SOIC | RC6505M |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6508

## QAM IF Downconverter

## Features

- Integrated IF Down Converter
- IF bandwidth from 30 MHz to 80 MHz
- Operating range between 8.5 V to 13.2 V
- 63 dB peak conversion gain from IF to baseband
- 40dB minimum AGC range
- Simple interface to SAW filter and A/D converter
- Gain control minimizes noise figure and distortion
- Tuner control feature interfaces with variety of tuners
- Industry standard 24 Lead SSOP package


## Applications

- Digital Set-top Receivers
- Cable Modems


## Description

The RC6508 simplifies the front-end design of cable modem and set-top receivers. It is a cost-effective solution, since it integrates IF amplifier, AGC, mixer, amplifier, tuner AGC, VCO, XTAL OSC, and bandgap reference on a single chip. The RC6508 downconverts the IF signal to baseband signal for cable modem and set top receivers. The baseband signal can be digitized and decoded with an external A/D converter and a custom DSP demodulator. The input can directly interface to a SAW filter and maintain a low noise figure. The gain can be controlled over a 40 dB range through an external analog input signal. The gain reduction is done in two stages with minimum noise figure and signal distortion. The IF output is then down converted and filtered using a double balanced mixer. The output can be further filtered with an external filter prior to A/D conversion. The RC6508 has an added feature that it provides an optimum tuner AGC control voltage which is used to control the front end tuner gain. The IF and Mixer section works at 9 V and the oscillator works on 5 V supply. The RC6508 is available in a 24 Lead SSOP package.

## Block Diagram



## Functional Description

The RC6508 shown in the block diagram performs all the IF and baseband signal conversion with the minimal external components. It consists of three general sections:

- IF Gain Section
- IF Down Conversion and Frequency Synthesis
- Reference Voltage


## IF Gain Section

This is the first stage of the IF-to-Baseband conversion. The IF input signal is fed into a variable gain control amplifier that is capacitively coupled to the subsequent stages. The gain control amplifier has stabilized gain over temperature and supply variations. The amplifier gain is directly proportional to the IF_AGC voltage. The gain in various stages is not reduced at the same time in order to minimize the noise figure degradation. The transition point is set by the voltage on T_Strt pin. T_strt sets the T_AGC trigger to control the front end tuner gain.

## IF Down Conversion and Frequency Synthesis

This is the second stage of the IF-to-Baseband conversion. It consists of a double balanced linear mixer. The output of the front end gain stage is capacitively coupled to the input (RF port) of the mixer. The LO signal for the mixer can be directly driven or synthesized with the Voltage Controlled Oscillator (VCO). This section has also a crystal oscillator that can be used to generate a master clock for the frequency synthesis. The mixer translates the signal to a second IF frequency equal to the symbol rate and passes through an amplifier. The final output is a baseband signal, BB_Out. This signal can be further filtered externally before connecting it to an external ADC and QAM demodulator.

## Reference Voltage

The RC6508 has a built-in 2.0 V reference with capability of driving 10 mA load and can be used to set up A/D reference.

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| BB_GND | 9 | Ground Connection. |
| BB_Out | 11 | Baseband Voltage output. |
| GND_XTL | 2 | Crystal Oscillator Ground. |
| HFGND | 20 | Analog Ground Connection. |
| IF_AGC | 23 | Input Voltage for IF Front End Gain Control. |
| IF_IN+,IF_IN_- | 18,19 | IF inputs. |
| NC | $10,13,16$ | No Connection. |
| RFGND | 5 | Ground Connection for High Frequency Mixed Signal Sections. |
| SGND | 17 | Analog Ground Connection. |
| T_AGC | 22 | Output Voltage for Tuner Gain Control. |
| T_Strt | 24 | Threshold Voltage Input for Starting Tuner Gain Control. |
| VCC_BB | 12 | Baseband Supply Voltage, typically 9V. |
| VCC2 | 21 | Analog Supply Voltage (9V). |
| VCC_HF | 6 | Supalog Supply Voltage (9V). |
| VCC_RF | 1 | Supply Voltage for Crystal Oscillator. |
| VCC_XTL | 8 | VCO External Frequency Select Circuit Connection. |
| VCO_Fs | 14 | VCO Input, can be used for directly feeding external LO. |
| VCO_In | 4 | Output reference voltage for top of A/D input range. |
| VRT | 3 | Crystal Oscillator Output. |
| XTL_Out | Oscillator Frequency Select Circuit Connection. |  |
| XTL_Tnk |  |  |

## Absolute Maximum Ratings

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| IF_IN+, IF_IN-, <br> IF_AGC, T_Strt | Input Voltages | GND -0.3 |  | VCC +0.3 | V |
| VCC_RF, VCC_BB, <br> VCC_HF, VCC2, <br> VCC_XTL | Analog Supply Voltages |  |  | 13.5 | V |
| Tstg |  |  |  |  |  |

## Operating Conditions

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Analog Supply Voltage | 8.5 | 9 | 13.2 | V |
| VCC_RF | Supply Voltage for IF and <br> Mixer | 4.75 | 5 | 5.25 | V |
| VCC_XTL | Supply Voltage for <br> XTLOSC and VCO |  |  |  |  |
| T | Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

VCC_RF, VCC_XTL $=5 \mathrm{~V} ; \mathrm{VCC}$ _HF, VCC_BB, VCC2 $=9 \mathrm{~V} ; \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| PWIF | Power Consumption in IF |  |  | 0.4 | 0.5 | W |
| ICCHF | Front End Supply Current | 9V Supply |  | 20 | 25 | mA |
|  |  | 12V Supply |  | 27 | 35 |  |
| ICCBB | Back and Baseband Current | 9V Supply |  | 21 | 25 | mA |
| ICCRF | RF Supply Current | 5V Supply |  | 6 | 10 | mA |
| VRT | Reference Output Voltage |  | 1.95 | 2.05 | 2.15 | V |
| $\Delta$ VBBo | Baseband DC Output Swing |  | 3.5 |  |  | Vpp |
| Tagc_hi | Tuner AGC for Maximum Gain | IF_AGC =5V |  | 7.5 |  | V |
| Tagc_lo | Tuner AGC for Minimum Gain | IF_AGC = 2V |  | 2 |  | V |

AC Electrical Characteristics VCC_XTL, VCC_RF $=5 \mathrm{~V} ; \mathrm{VCC}$ _HF, VCC_BB $=9 \mathrm{~V}$; IF_AGC $=2 \mathrm{~V}$;
Tsrt $=5 \mathrm{~V} ; \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZIFin | AC Input Impedance | @43.75MHz | 2 |  |  | K $\Omega$ |
| CIFin | AC Equivalent Input Cap | IF_IN $\pm$ |  | 6 |  | pF |
| Vis | Input Sensitivity at Maximum Gain | Vagc=2.5V |  | 250 |  | $\mu \mathrm{V}$ |
| IMD3 | Two Tone Intermodulation | $\begin{aligned} & \mathrm{f} 1 / \mathrm{f} 2=43.75 / 42.75 \mathrm{MHz}, \\ & \mathrm{IF} \text { IN }=-16 \mathrm{dBm}, \\ & \mathrm{VCO} \text { IN }=0.1 \mathrm{Vpp}, \\ & \mathrm{LO}=38.75 \mathrm{MHz}^{1} \end{aligned}$ |  | 45 |  | dB |
| G | IF to Baseband Gain | IF_AGC = 2V | 35 | 40 |  | dB |
| NF | Noise Figure (Maximum Gain) |  |  | 9 |  | dB |
| Ragc | AGC Gain Range | IF_AGC $=0 \mathrm{~V}-4 \mathrm{~V}$ | 40 | 43 |  | dB |
| Sagc | AGC Sensitivity Average Slope | $\begin{aligned} & \text { T_Strt }=5 \mathrm{~V}, \\ & \text { F_AGC }=0.8 \mathrm{~V}-4 \mathrm{~V} \end{aligned}$ |  | 10 |  | dB/V |
| BW_IF | IF Bandwidth | 0.1 dB for 10 MHz bands | 30 | 43.75 | 75 | MHz |
|  |  | 0.1 dB for 5 MHz bands | 30 |  | 80 |  |
| fLO | Down Conversion Frequency | VCO-IN=0.1Vpp |  |  | 100 | MHz |
| ФnLO | VCO Phase Noise | @ $\pm 10 \mathrm{KHz}$ offset |  |  | -80 | $\mathrm{dBC} / \mathrm{Hz}$ |
| ФnXTL | XTAL OSC Phase Noise | @ $\pm 3 \mathrm{KHz}$ offset |  |  | -80 | $\mathrm{dBC} / \mathrm{Hz}$ |

## Note:

1. With the application of antialiasing filter as load.

## Typical Performance Characteristics



Figure 1. Typical IF_AGC Control Characteristics


Figure 3. SFDR vs. RC6508/TMC1175AM7C40 (Fairchild Semiconductor Demo Board with 64 QAM demodulator)


Figure 2. IF Input Bandwidth


Figure 4. S/N vs. IF Input Power RC6508/TMC1175AM7C40 (A/D IN = 2Vpp) (Fairchild Semiconductor Demo Board with 64 QAM demodulator)

## Applications

The RC6508 is designed to down convert QAM IF signals. It interfaces easily with Fairchild Semiconducto's TMC1175A A/D converter and a DSP.


Figure 5. Application of RC6508 in Cable Modem Receivers (Fairchild Semiconductor Demo Board with 64 QAM Demod-

## VCO Internal Schematic



The VCO can be designed as a Colpitts oscillator. The above circuit application shows VCO with adjustable typical value of 38.75 MHz . The frequency is controlled by the external resonance circuit. The oscillating transistor is Q1 in common
base configuration. To inject signal in the mixer in place of LO, the VCO_Fs must be open. The signal on the pin VCO_In should be under 100 mV p-p and AC coupled.

## Crystal Oscillator Internal Schematic



The crystal oscillator is an ECL inverter. It is necessary to bias the XTL-Tnk with a choke to 5 V VCC_XTL power supply. The output is about 0.7V DC lower than VCC_XTL with
an approximate swing of 0.5 Vpp at the output. If the oscillator is not used, it is good to ground XTL_Tnk pin.

## Notes:

## Notes:

## Notes:

## Mechanical Dimensions

## 24 Lead SSOP Package (5.3mm Body Width)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .0 .78 | - | 2.00 |  |
| A 1 | .002 | - | 0.05 | - |  |
| A2 | .065 | .073 | 1.65 | 1.85 |  |
| b | .010 | .015 | 0.22 | 0.38 |  |
| c | .0035 | .010 | 0.09 | 0.25 |  |
| D | .311 | .335 | 7.90 | 8.50 |  |
| E | .291 | .323 | 7.40 | 8.20 |  |
| E 1 | .197 | .220 | 5.00 | 5.60 |  |
| e | .026 BSC |  | 0.65 BSC |  |  |
| L | .022 | .037 | 0.55 | 0.95 |  |
| N | 24 |  |  | 24 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .006 inch ( 0.15 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :--- | :---: | :---: | :---: |
| RC6508G | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | Commercial | 24 Lead SSOP | RC6508G |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC6516

## IF Demodulator for Vestigial Side Band Receivers

## Features

－Demodulates 16 level to 2 level VSB signals
－Versatile delayed AGC \＆Tuner Controls
－60dB Gain from IF to baseband
－ 45 dB AGC range with a digital control
－＜1\％distortion＠ 2 Vpp baseband output
－50dB typical IMD3
－On－chip low phase noise VCO（ $100 \mathrm{dBc} / \mathrm{Hz}$＠ 20 KHz from 200 MHz ）

## Description

The RC6516 is fully integrated IF Demodulator customized for Vestigal Side Band（VSB）receivers．As shown in the Block Diagram，the IC performs IF amplification with gain control，synchronous demodulation of I \＆Q channels and carrier recovery using a Frequency \＆Phase Lock Loop
－Wideband Quadrature Prescalers
－$<2^{\circ}$ Quadrature phase error
－Programmable Video Filter－Amplifier
－Direct input interface for SAW filters
－9dB input Noise Figure at max gain
－On－chip band gap reference and temperature compensation
－Available in 28 lead PLCC package
（FPLL）．The RC6516 directly provides delayed AGC control for a front end tuner．The demodulated output is filtered and amplified．The device accepts direct digital control inputs from a microprocessor for gain control，calibration and shut down functions．The IC is packaged in a 28 －pin PLCC．

## Block Diagram



Rev．0．9．0

## Functional Description

The block diagram of the RC6516 consists of three general sections:

1. IF amplifiers with gain control
2. Synchronous demodulator
3. Frequency phase lock loop (FPLL) and auxiliary circuits

## The IF Section

There are two IF amplifiers capacitatively coupled to each other and the subsequent stages. The first amplifier has a maximum gain of 24 dB and an AGC range of more than 14 dB . The second amplifier has a maximum gain of 16 dB and gain reduction capability of 30 dB . To minimize the Noise Figure degradation with gain reduction the second stage fully gain reduces before the first stage gain reduces. The transition point is set by the voltage on the DLYADJ pin. The voltage on CAGC pin directly determines the gain of the two IF stages. When the voltage on CAGC is lower the IF gain is lower. When the CGAC voltage is higher than the DLYADJ the gain reduction is primarily in the second stage. When the CAGC voltage is lower than DLYADJ, only the first stage gain is reduced at a much slower rate. The tuner AGC control voltage TAGC also changes this range to gain reduce the external tuner. This avoids the amplifiers from being overdriven into distortion. During AFC defeat mode these IF amplifiers are disabled with more than 50 dB of signal isolation.

## Gain Control

The gain control signal is developed on the capacitor at the CAGC pin, by charge pump and AGC control circuits. TTL/ CMOS signals on the GUP, GDN pins build the voltage through the charge pump current at CAGC pin. Continuous pulses on GUP pin increases the CAGC voltage and pulses on the GDN pin reduces the CAGC voltage. Table 1 shows the truth table for gain control.

## Synchronous Demodulator

This section consists of In-phase (I) and Quadrature (Q) multipliers/mixers.

During normal operation the incoming signal processed by the two IF stages is capacitatively coupled to the linear (RF) port of both the mixers. The signals for the LO port of the I \& Q mixers come from the FPLL section. The switching signals are in quadrature and phase locked to a small pilot present in the IF signal. The signal levels for this multiplying port use limiting amplitudes. The I channel output is then filtered to reject the high frequency components while not distorting the video band signals. The filtered output is also amplified to cover the full range of $A / D$ converter that follows. The Q channel signal is used by the FPLL section described below.

## The FPLL Section

The FPLL consists of a VCO working at 4 times the pilot frequency. The frequency is set by external LC components and also controlled with a varactor. This VCO signal is passed through a divide by 4 prescaler to provide two signals in quadrature at the frequency of the pilot. These signals are used by the I \& Q multipliers. The VCO is frequency and phase locked to the 4 x pilot frequency which is typically 46.69 MHz . The VCO thus operates at 186.7 MHz in a typical 16 VSB decoder. Frequency acquisition is possible by means of the third multiplier on chip and AFC filter off-chip. The PLL circuit is formed by the Q channel mixer, third multiplier-charge pump, external PLL filter and the VCO.

Due to component variations, the VCO frequency may not be within the pull in range of the FPLL. The AFCSW signal is used for activating this start up calibration. An auxiliary crystal oscillator signal at the pilot frequency of 46.6 MHz is injected into the input port of the mixers, to pull the VCO to the desired frequency during the start up mode. During this mode the XTAL oscillator and the I-channel charge pump are activated and the IF gain stages are disabled. There is also the shutdown mode during which the VCO, the crystal oscillator and the tuner control are disabled. These various states are determined as shown in Table 1.

Table 1. Truth Table for Digital Circuitry Vcc3 $=5 \mathrm{~V}, \mathrm{VCC} 1,2=12 \mathrm{~V}, \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified

| AGC Control |  |  |
| :---: | :---: | :--- |
| GUP | GDN | Description |
| LO | LO | No Gain Change (over <br> symbol period) |
| HI | LO | Increase Gain |
| LO | HI | Decrease Gain |
| HI | HI | Disallowed |
| AFC Control |  |  |
| AFC_SWT | SHTDWN | Description |
| LO | LO | Crystal is OFF, VCO is ON |
| X | HI | Crystal is OFF, VCO is <br> OFF, Tuner AGC is Hi-Z |
| HI | LO | Crystal is ON, VCO is on, <br> I-channel Charge Pump is <br> ON for acquisition |

## Pin Assignments

## Pin Descriptions

| Pin Name | Pin Number | Description |
| :--- | :---: | :--- |
| AFC+, AFC- | 18,17 | Inputs to the limiter that sets the polarity of the third multiplier in the FPLL loop. |
| AFCSWT | 8 | This digital input is LO during normal operation. A TTL/CMOS high input <br> enable the crystal oscillator and an extra I-channel charge pump, while <br> disabling the IF input sections. The crystal oscillator outputs are switched into <br> the input ports of the quadrature mixers. The VCO then locks to 4 x crystal <br> frequency. |
| CAGC | 4 | An internal charge pump will develop a voltage across any capacitance on this <br> pin. Voltage on this node directly determines the front end IF gain. When <br> operating on a 12 volt supply, moving this voltage from 9V to 2V reduces the <br> gain by at least 40dB. |
| DLYADJ | 25 | The input voltage on this pin determines the transition point for delayed AGC. <br> GDN$\quad 7$ |
| A TTL/CMOS high level input on this pin activates internal charge up to <br> decrease the voltage on the CAGC pin. |  |  |
| GND2 | 22 | Ground line for backend. Also the substrate connection to the IC. Should be at <br> the lowest potential to the IC. |
| GND3 | 11 | Ground line for digital section. <br> GNDP$\quad 27$ |
| GUP | 6 | Shield ground for input. |
| Ground signals for front end sections. |  |  |
| IDAT+ | 21 | A TTL/CMOS high level input on this pin activates internal charge up to <br> increase the voltage on the CAGC pin. |
| IMX+, IMX- | 20,19 | Demodulated \& filtered output to be ac coupled to A/D converter. <br> Demodulated output before filtering. DC coupled back to AFC limiter inputs <br> AFC+/AFC- though an external low pass filter. |
| IN+, IN- | 28,1 | IF inputs to be demodulated. Internal dc restoration. External ac coupling <br> required. Usually interfaced to a SAW filter. |
| PDO | 15 | Charge pump output from third multiplier. This output can be fed to an external <br> lead-lag filter t te develop the voltage required to drive the varactor in feedback <br> till a lock is established with the pilot. |

## Pin Descriptions (continued)

| Pin Name | Pin Number | Description |
| :--- | :---: | :--- |
| QADJ | 16 | Offset adjust input pin effectively corrects quadrature phase error. A 20K $\Omega$ <br> variable resistor to ground can cover the range of correction. |
| RFILT | 24 | Resistor at this pin sets the dominant filter cut-off frequency for the filter <br> internal to the chip between IMX $\pm$ and IDAT pins. A 4K $\Omega$ at this pin gives a <br> 3dB point of 8.3 MHz. |
| SHUTDOWN | 5 | This digital input should be LOW during normal operation. A TTL/CMOS high <br> input on this pin shuts down all the oscillators |
| TAGC | 26 | This voltage output can be used to gain control the tuner front-end. |
| VCC1 | 3 | Supply voltage for front end sections. Usually 12V. |
| VCC2 | 23 | Supply voltage for the synchronous demodulator and backend sections. <br> Usually 12V. |
| VCC3 | 12 | Supply for digital logic, prescalers and oscillators. Usually 5V. |
| VCO1, VCO2 | 13,14 | The frequency setting network and the varactor are connected at these pins. |
| XTL1, XTL2 | 9,10 | Crystal oscillator pins. |

## Absolute Maximum Ratings

| Parameter | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Positive power supply, VCC |  | 7 | V |
| Negative power supply, VEE |  | -7 | V |
| Differential input voltage | 0 | 10 | V |
| Operating temperature | -40 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature (10 seconds soldering) |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Thermal resistance, $\Theta J A$ | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Short circuit tolerance: One output can be shorted to ground. |  |  |  |

## Note:

1. Absolute maximum ratings are those beyond which operation and reliability of the device cannot be guaranteed. Subjecting devices to these limits for extended periods of time may result in actual failure of the device.

## Operating Conditions

| Symbol | Parameter | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC1, VCC2 | Analog supply voltages | 10.8 | 12 | 13.2 | V |
| VCC3 | HF supply voltage | 4.5 | 5 | 5.5 | V |

## DC Characteristics

$\mathrm{VCC} 3=5 \mathrm{~V}, \mathrm{VCC} 1,2=12 \mathrm{~V}$, AFC_SWT $=\mathrm{OFF}, \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC - Supply Currents |  |  |  |  |  |  |
| ICC1 | Front-end Supply Current | VCC1=13.2V |  | 32 | 40 | mA |
| ICC2 | Backend Supply Current | AFC_SW=OFF, AFC_SW=ON, VCC2=13.2 |  | 28 | 34 | mA |
| ICC3 | HF Supply Current | $\begin{aligned} & \text { AFC_SW=OFF, } \\ & \text { AFC_SW=ON } \end{aligned}$ |  | 16 | 20 | mA |
| Pw | Total Power Consumption | VCC1,2=13.2V, VCC3=5.5 |  | 0.88 | 1 | W |
| Signals - DC Compliance |  |  |  |  |  |  |
| Viout | I-Data Output |  | 4.5 | 6 | 7 | V |
| VImix $\pm$ | I-channel mixer ouput dc |  | 3 | 4 | 5 | V |
| $\delta$ VImix $\pm$ | I-channel mixer output Differential Offset |  | -16 |  | 16 | mV |
| $\delta A F C \pm$ | AFC limiter input Offset | $\mathrm{Rs}=2 \mathrm{~K}$ to 5 V . | -4 |  | 4 | mV |
| Vloff | Total I-channel Offset |  | -15 |  | 15 | mV |
| Zlout | I-Filter Output impedance |  |  | 5 | 10 | Ohms |
| -IPDO | PDO charge-pump current swing | PDO to 5V with 10K |  | $\pm 50$ |  | mA |
| SIPDO | PDO charge-pump offset current with offset null over temperature. | Minimized by adjusting 12K variable resistor on Qadj pin. |  | $\pm 200$ |  | nA |
| $\triangle \mathrm{IAFC}$ | AFC charge pump current swing |  |  | $\pm 0.6$ |  | mA |
| SIAFC | AFC charge pump offset |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IOAFC | AFC charge pump leakage | AFC_SWT=LO |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IVCO1 | VCO external current | VCO1=Vcc3 |  | 0.5 |  | mA |
| VCO 2 | VCO voltage Compliance |  | 0.6 |  | 1 | V |
| VX2 | Xtal Oscillator Input |  | 2.9 |  | 4.9 | V |
| $\Delta{ }^{\text {IAGC }}$ | AGC charge current swing | Toggle GUP \& GDN. Measure current @ 5V |  | $\pm 1$ |  | mA |
| IOAGC | AGC charge pump leakage | GUP \& GDN = LO |  | $\pm 125$ | $\pm 250$ | nA |
| IF - Signals |  |  |  |  |  |  |
| $\mathrm{IN}_{ \pm}$ | IF input DC levels |  |  | 8 |  | V |
| Rin | Input impedance |  |  | 3 |  | $\mathrm{K} \Omega$ |
| Tagc_hi | Tuner AGC for maximum gain | $\begin{aligned} & \text { RLmax }=4 \mathrm{~K}, \mathrm{VCC}=10.8, \mathrm{VDLY}=6 \mathrm{~V}, \\ & \mathrm{CAGC}=10 \mathrm{~V} \end{aligned}$ |  | 10 |  | V |
| Tagc_lo | Tuner AGC for minimum gain | $\mathrm{VDLY}=6 \mathrm{~V}, \mathrm{CAGC}=2 \mathrm{~V}$ |  | 2 |  | V |
| Tagc_off | Tuner AGC for shutdown | $\begin{aligned} & \text { VDLY=6V, CAGC=2-10 } \\ & \text { SHUTDWN=H } \end{aligned}$ | 2 |  | 10 | V |
| ZTagc | Tuner Impedance during shutdown | VDLY=6V, CAGC=2-10 |  | 60 |  | K $\Omega$ |

Digital Signal Characteristics for GUP, GDN, AFC_SWT, SHUTDOWN
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}} 1,2=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Vth | Logic Threshold | VCC3 $=4.5 \mathrm{~V}, 5.5 \mathrm{~V}$ |  | 1.4 |  | V |
| HI-VG+ | Gain Control Input Logic High | VCC3 $=4.5 \mathrm{~V}, 5.5 \mathrm{~V}$ | 2.4 | 3.6 | V |  |
| LO-VG+ | Gain Control Input Logic Low | VCC3 $=4.5 \mathrm{~V}, 5.5 \mathrm{~V}$ |  |  | 0.8 | V |
| I(vg $)$ | Logic Input Currents | VCC3 $=4.5 \mathrm{~V}, 5.5 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{~A}$ |

## AC Characteristics

VCC3 $=5 \mathrm{~V}, \mathrm{VCC} 1,2=12 \mathrm{~V}, \mathrm{AFC} \_$SWT $=\mathrm{OFF}, \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified. Refer to Figure 2.

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IF input |  |  |  |  |  |  |
| Rin | AC Input imp. @ Max Gain | 44MHz | 1.5 |  |  | K $\Omega$ |
| Rin | AC Input imp.@ minimum gain | 44MHz | 1.5 |  |  | $\mathrm{K} \Omega$ |
| Cin | Ac equivalent input cap |  |  | 6 |  | pF |
| NF | Noise Figure @ Max Gain | $\mathrm{Rs}=75 \Omega, 44 \mathrm{MHz}$ |  | 8.2 | 10 | dB |
| Vins | Input Sensitivity @ Max Gain | 44 MHz |  | 1000 |  | $\mu \mathrm{Vpp}$ |
| IMD3 | Inter-modulation Distortion for two-tone input | $\begin{aligned} & \mathrm{VCO}=4 \times 46.69, \\ & \mathrm{f} 1 / \mathrm{f} 2=41.69 / 42.69 \mathrm{MHz}, \\ & \text { Idat }=0.7 \mathrm{Vpp} \\ & \hline \end{aligned}$ |  | -50 | -45 | dBC |
| Gain Control Characteristics |  |  |  |  |  |  |
| Gmax | IF to baseband max Gain | Vin=-30dBmV@ 44MHz | 57 | 60 | 63 | dB |
| Ragc | AGC gain range | $\begin{aligned} & \text { Vin- } 30 \text { to }+30 \mathrm{dBmV} \text {, } \\ & \text { Cagc }=2 \mathrm{~V} \text { to } 10 \mathrm{~V} \end{aligned}$ | 40 | 46 |  | dB |
| Sagc1 | AGC sensitivity to gain control at maximum slope | $\begin{aligned} & \text { V@ Cagc=8.5V to } 9.5 \mathrm{~V} \\ & \text { DLYADJ=6V } \end{aligned}$ |  | 15 | 22 | dB/V |
| Sagc2 | AGC sensitivity to gain control | $\begin{aligned} & \text { V@ Cagc=3.5V to } 4.5 \mathrm{~V} \\ & \text { DLYADJ=6V } \end{aligned}$ |  | 3 |  | dB/V |
| TPagc | Response time of AGC circuit | From GUP/GDN edge to CAGC current change |  |  | 20 | nS |
| NFO | Noise figure at no gain reduction | $\begin{aligned} & \text { Cagc } \geq 10 \mathrm{~V} \text {, with SAW } \\ & \text { DLYADJ }=6 \mathrm{~V} \end{aligned}$ |  | 10 | 12 | dB |
| NF25 | Noise figure at 25 dB gain reduction | $\begin{aligned} & \text { Cagc }=6 \mathrm{~V} \text {, with SAW } \\ & \text { DLYADJ }=6 \mathrm{~V} \end{aligned}$ |  |  | 14 | dB |
| NF40 | Noise figure at 40 dB gain reduction | $\begin{aligned} & \text { Cagc }=3 \mathrm{C}, \text { with SAW } \\ & \text { DLYADJ }=6 \mathrm{~V} \end{aligned}$ |  |  | 30 | dB |
| S/N | Signal-to-noise at min. gain | $\mathrm{V}=1 \mathrm{Vpp}, 1 \mathrm{MHz}$ | 45 | 47 |  | dB |

## AC Characteristics

VCC3 $=5 \mathrm{~V}, \mathrm{~V}$ CC1,2 $=12 \mathrm{~V}$, AFC_SWT=OFF, $\mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| QMDD04 - Quadrature Demodulator |  |  |  |  |  |  |
| LO | $4 \times$ Demodulating Freq. |  | 100 | 186.76 | 250 | MHz |
| BW_Mx | Mixer input bandwidth (+0.1dB) | Over 6MHz bands | 30 |  | 60 | MHz |
| BW_IFO | IF output from AGC into QDMD |  | 30 |  | 60 | MHz |
| DCG | Differential Conversion Gain |  |  | 10.8 |  | dB |
| Vo1dB | IMixer Vout @1dB compression | Diff Output, $\Delta \mathrm{f}=1 \mathrm{MHz}$ |  | 1.5 |  | Vpp |
| VoqdB | IMixer Vout @ 0.25 dB compression | Diff Output, $\Delta \mathrm{f}=1 \mathrm{MHz}$ |  | 0.75 |  | Vpp |
| ephase | I \& Q phase error | On-chip | -2 |  | 2 | deg |
| I-channel Filtering at Baseband |  |  |  |  |  |  |
| APB | Pass Band Attn. @5.8MHz |  |  |  | 0.5 | dB |
| f-3dB | -3db Frequency |  | 8.1 |  |  | MHz |
| GF | Filter gain Diff In/Single Out |  |  | 3.5 |  | dB |
| A90 | Attenuation @ IF+LO | see 14.1, (46.69+41.69) | 50 | 54 |  | dB |
| A46 | Attenuation @ 46.69MHz | Vout=1.4Vpp @1MHz |  | 5 |  | mVpp |
| VO1DB | Ida compression @2Vpp | Diff Output @ 1MHz, |  |  | 1 | dB |
| VOQDB | Idat compression @0.75Vpp | Diff Output @ 1MHz |  |  | 0.25 | Vpp |
| FPLL Characteristics |  |  |  |  |  |  |
| TSfc | VCO Long Term Stability | $\mathrm{fc}=186.76 \mathrm{MHz}, \mathrm{Vpll1}=6$ | fc-500 |  | fc +500 | KHz |
| Svco | VCO sensitivity | $\mathrm{fc}=186.76 \mathrm{MHz}, \mathrm{Vpll} 1=6$ |  | 400 |  | KHz/V |
| dVafc $\pm$ | AFC limiter input beat note | Pilot $\mathrm{In}=46.69 \mathrm{MHz}$, IMx $\pm=88 \mathrm{mVpp}, \mathrm{Vco}$ @ ( $46.69 \mathrm{M} \pm 75 \mathrm{~K}$ ) |  | 50 |  | mVpp |
| DVafc $\pm$ | AFC limiter input with Crystal ON i.e. AFC_SWT=ON | $\begin{aligned} & \hline \text { Xtal @ 46.69MHz } \\ & \text { Vco @ (46.69M } \pm 750 \mathrm{~K}) \end{aligned}$ |  | 100 |  | mVpp |
| fn | VCO phase noise | At $\pm 20 \mathrm{KHz}$ offset |  |  | -105 | $\mathrm{dBC} / \mathrm{Hz}$ |
| BWpll | PLL Bandwidth |  |  | 2.2 |  | KHz |
| DIPDO | PLL Output Current Swing |  |  | $\pm 50$ |  | uA |
| Gpd | Phase Detector Gain | Imix $\pm=88 \mathrm{mVpp}, 1 \mathrm{KHz}$ PDO connected with 10K resistor to 5V. |  | 4.5 |  | uA/rad |
| TGpd | PD Gain temperature Coeff. |  |  | 1000 |  | ppm/K |
| edc | Static Phase Error due to Prescaler \& DC offsets | With Offset Adjust | -4 |  | 4 | deg |
| Auxiliary Section (see Figure 1) |  |  |  |  |  |  |
| fXCL | Crystal Oscillator Freq | Series, 3rd Overtone |  | 46.69056 |  | MHz |
| TfXCL | Crystal Temperature Stability | See Figure 1 |  | 50 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| TXon | Crystal Turn On Time | from AFC_SWT=HI (on) |  | 100 |  | ns |
| TXon | Crystal Turn OFF Time | frm AFC_SWT=LO (off) |  | 100 |  | ns |

## Applications Discussion

## System Overview

The RC6516 is used in a Zenith Digital Cable Modem using multi-level VSB formats. The RC6516 performs IF amplification with gain control, synchronous demodulation of I and Q channels and carrier recovery using a Frequency and Phase Lock Loop. The I Channel analog output is digitized in an $\mathrm{A} / \mathrm{D}$ converter at a rate of 10.76 MHz . The digital data is then used by the Digital Logic IC to perform segment sync recovery, signal polarity correction, symbol clock recovery, AGC and AFC control, channel equalization, phase error tracking, data de-interleaving, Reed Solomon error control and data slicing. (The block diagram of a typical receiver system using RC6516 is shown in Figure 1.

The RC6516 is between a SAW filter and an A/D. The RC6516 output is AC coupled to an 8 bit or 10 bit A/D. An FPLL circuit is used for carrier recovery and synchronous demodulation. A small pilot signal is present in the received signal to aid in carrier recovery. A microprocessor is used to tune the two local oscillators, initialize the system during start up and monitor system performance.

Figure 2 shows the typical external components and connections required for the operation of the RC6516.


Figure 1. VSB Receiver Front End

Table 2. Signal Levels and Gain Distribution in Receiver Front-End
$\mathrm{VCC3}=15 \mathrm{~V}, \mathrm{VCC}_{\mathrm{C}}, 2=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Max. <br> Level | High <br> Level | Mean <br> Level | Low <br> Level | Min <br> Level | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Tuner Input | -28.9 | -21.3 | -1.3 | 18.7 | 23.7 | dBmV |
| Tuner Gain | 34 | 34 | 33.5 | 21.4 | 19.1 | dB |
| SAW Filter Gain (-Loss) | -18 | -18 | -18 | -18 | -18 | dB |
| IF Input (Diff-in) | -12.9 | -5.3 | 14.2 | 22.1 | 24.8 | dBmV |
| LNA Gain | 25.8 | 25.8 | 25.8 | 22.8 | 20.1 | dB |
| VGA Gain | 19.6 | 12.0 | -7.5 | -12.4 | -12.4 | dB |
| Mixer Input (Diff-in) | 32.5 | 32.5 | 32.5 | 32.5 | 32.5 | dBmV |
| Mixer Input rms | 42.2 | 42.2 | 42.2 | 42.2 | 42.2 | mVrms |
| Mixer Gain | 10.9 | 10.9 | 10.9 | 10.9 | 10.9 | dB |
| Max. Output (Diff-out) | 148 | 148 | 148 | 148 | 148 | mVrms |
| Filter Amp (Diff-in Sng-out) GAIN | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | dB |
| lout+ Output (rms) | 224 | 224 | 224 | 224 | 224 | mVrms |
| lout (peak-to-peak) | 1 | 1 | 1 | 1 | 1 | Vpp |



Figure 2. Typical External Components for RC6516

## Notes:

## Mechanical Dimensions - 28-Lead PLCC (QA) Package



| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.04 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 485 | . 495 | 12.32 | 12.57 |  |
| D1/E1 | . 450 | . 456 | 11.43 | 11.58 |  |
| D3/E3 | . 300 BSC |  | 7.62 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 048 | 1.07 | 1.22 | 8 |
| ND/NE | 7 |  | 7 |  |  |
| N | 28 |  | 28 |  |  |
| ccc |  | . 004 |  | 0.10 |  |



## Notes:

1. Cavity mismatch $=.004(0.10 \mathrm{~mm})$
2. Cavity frame offset $=.002(0.05 \mathrm{~mm})$ excluding leadframe tolerances.
3. Mold protrusions: Parting Line $=.006(0.15 \mathrm{~mm})$, Top or Bottom $=.001$ ( 0.025 mm )
4. Variation in lead position $=.005(0.13 \mathrm{~mm})$
5. Shoulder instrusions \& protrusions: Intrusions $=.002(0.05 \mathrm{~mm})$, Protrusions $=.003(0.08 \mathrm{~mm})$
6. Package warpage, WARP FACTOR $=2.5=$ WARP (mils) PACKAGE LENGTH (inches)
7. Ejector pin depth $=.010(0.25 \mathrm{~mm})$ maximum.
8. Corner and edge chamfer $=45^{\circ} \mathrm{C}$.

## Ordering Information

| Product Number | Temperature Range | Screening | Packaging | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC6516 | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 28 Pin PLCC | RC6516V |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor | Fairchild Semiconductor |  | Fairchild Semiconductor |
| :--- | :--- | :--- | :--- |
| Corporation | Europe |  | Hational Semiconductor |
| Americas |  | Fax: | $+49(0) 180-5308586$ |
| Customer Response Center Ltd. |  |  |  |

## RC6564

## IF-to-Digital ${ }^{\text {T }}$ Converter

## Features

- Integrates almost all active components for conversion
- Simple interface to SAW filter and digital demodulator
- Gain control minimizes noise figure and distortion
- Tuner control feature interfaces with variety of tuners
- Demodulation of 64QAM constellations
- 40Msps ADC with >7.4 EFB @ 20Msps
- Low phase noise LO generation
- Crystal oscillator for fundamental or 3rd overtone mode
- 63dB peak conversion gain from IF to baseband
- 30dB minimum AGC range
- 45dB IMD3 end-to-end
- 9 dB input noise figure at maximum gain
- On-chip stable voltage reference
- 44-pin PLCC package


## Applications

- QAM receivers
- Set-top receivers for digital cable
- Internet surf-boards
- Cable modems
- ITV transceivers
- Desktop video conferencing
- IF sampling decoders


## General Description

The RC6564 is a single chip solution for downconverting and digitizing QAM signals so that they can be decoded in the digital domain by custom DSP demodulators. The RC6564 performs IF amplification with gain control, frequency down conversion, frequency synthesis for mixer Local Oscillator (LO) \& system clock generation, and baseband quantization with an Analog to Digital converter. The input can directly interface to a SAW filter and maintain low noise figure. Depending on the signal input level the gain may be controlled over a 30 dB range through an external analog input signal. The gain reduction is done in two stages and orchestrated in such a manner as to minimize noise figure and signal distortion. The IF output is then down con-
verted and filtered using a double balanced mixer. This output may be filtered even further, externally, before being quantized by the on-chip A/D converter. The digital data output can be processed to derive information for automatic gain control (AGC) and automatic frequency control (AFC). RC6564 is optimized to work with DSP decoders based on IF sampling. The RC6564 also provides an optimum tuner AGC control voltage useful for controlling the front-end tuner gain.

For best performance Analog sections work on $12 \mathrm{~V} \& 5 \mathrm{~V}$ supplies. The digital sections work on a regulated 5 V supply. RC6564 is available in a single 44-pin PLCC package.

## Block Diagram



## Functional Description

The RC6564 performs all the IF and baseband signal processing/conversion with the help of external filters. As shown in the Block Diagram, the RC6564 consists of three general sections:

1. IF Gain blocks with Gain Control
2. IF down conversion with LO \& Clock Generation
3. Analog to Digital Conversion

The IF Section: The signal input is into a variable gain amplifier capacitively coupled to the subsequent stages. When the voltage on IF_AGC pin is higher, the gain is higher and when it is lower the gain is lower too. To minimize the noise figure degradation with gain reduction the gains in various stages are not reduced simultaneously. The transition point is set by the voltage on T_Strt pin. When the IF_AGC voltage is higher than half the T_Strt voltage the gain reduction rate is steepest. When the IF_AGC voltage is lower than roughly half the T_Strt voltage the gain reduction is at a slower rate. The T_AGC output voltage also changes and can be used to gain reduce the front-end tuner. The gain control amplifier has stabilized gain over temperature and supply variations.

IF Down Conversion \& Frequency Synthesis: This section consists of a double balanced linear mixer. The output of the front-end gain stage is capacitively coupled to the input (RF
port) of the mixer. The mixer output is further amplified. The signals for the Local Oscillator (LO) port of the mixer can be directly driven or synthesized through the VCO (Voltage Controlled Oscillator). The mixer output is partially filtered on-chip but may need to be further filtered externally before being fed to the A/D input. The RC6564 also has a crystal oscillator circuit that can be used for generating a master clock for frequency synthesis.

Analog-to-Digital Converter: The analog-to-digital converter employs a two-step 9-bit architecture to convert analog signals into digital words at sample rates up to 40 Msps (Mega samples per second). An integral Track/Hold circuit delivers excellent performance on signals with full-scale components up to 12 MHz . A dynamic performance of more than 7.4 effective bits is delivered at the outputs D0 through D7. The A/D digital outputs are three-state and TTL/CMOS compatible. The down converted output at BB_OUT can be externally filtered and directly connected to the A/D input. Sampling of the applied input signals takes place on the falling edge of the AD_CLK. The output word is delayed by 2.5 AD_CLK cycles. An output enable control $\overline{\mathrm{OE}}$ places the outputs in high impedance state when HIGH. The outputs are enabled when $\overline{\mathrm{OE}}$ is LOW as described in the Timing Diagrams section.

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| AD_CLK | 29 | Clock input for A/D converter. AD_In sampled on the falling edge. |
| AGND | 12 | Analog Ground Connection |
| AD_In | 11 | Analog Input to the A/D Converter section. |
| BBGND | 7 | Ground Connection |
| BB_Out | 8 | Base-band Voltage Output |
| D0-D3 | $17,18,19,20$ | Output Lower Significant Bits. Valid data on rising edge of AD_CLK. |
| D4-D7 | $22,23,24,25$ | Output Upper Significant Bits. Valid data on rising edge of AD_CLK. |
| DGND1 | 14 | Ground Connection. |
| DGND2 | 16 | Ground Connection |
| GND_XTL | 44 | Crystal Oscillator Ground |
| HFGND | 38 | Analog Ground Connection |
| IF_AGC | 41 | Input Voltage for IF front end gain control |
| IF_IN+, IF_IN- | 36,37 | IF inputs. |
| N/C | $21,26,28,31$ | No Connection |
| $\overline{O E}$ | 15 | Input for enabling digital outputs. When LOW, D0-D7 are enabled. When <br> HIGH D0-D7 are in high impedance state. |
| RB | 13 | Input Reference Voltage for A/D Conversion |
| RFGND | 3 | Ground Connection for High Frequency Mixed Signal Sections |
| RT | 32 | Input Reference Voltage for A/D Conversion Range Top (see also RB, <br> pin \#13) |
| SGND | 35 | Analog Ground Connection |
| T_AGC | 40 | Output Voltage for Tuner Gain Control |
| T_STRT | 42 | Threshold Voltage Input for Starting Tuner Gain Control |
| VCC_BB | 9 | Baseband Supply Voltage, typically 12V |

Pin Descriptions (continued)

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| VCC2 | 34 | Analog Supply Voltage (12V) |
| VCC_HF | 39 | Analog Supply Voltage (12V) |
| VCC_RF | 4 | Supply Voltage (5V) for High Frequency Mixed Signal Sections |
| VCC_XTL | 43 | Supply voltage for Crystal Oscillator |
| VCO_Fs | 6 | VCO External Frequency Select Circuit Connection |
| VCO_In | 5 | VCO Input. Can be used for directly feeding external LO. |
| VDDD1 | 30 | +5V Digital supply |
| VDDD2 | 27 | +5V Digital supply |
| VDDA | 10 | +5V power supply voltage |
| VRT | 33 | Output reference voltage for top of A/D input range |
| XTL_Out | 2 | Crystal Oscillator Output |
| XTL_Tnk | 1 | Crystal Oscillator Frequency Select Circuit Connection |

## VCO Internal Schematic



The VCO is designed as a Colpitts oscillator. The frequency is controlled by the external resonance circuit. The oscillating transistor is Q1 in common base configuration. In case it is
necessary to inject the signal in place of LO in the mixer pin VCO_Fs is recommended to be open and the injected signal on pin VCO_In to be under 100 mV pp.

## Crystal Oscillator Internal Schematic



The crystal oscillator is an ECL inverter. In order to function correctly it needs to bias the XTL-Tnk with a choke to 5 V VCC_XTL power supply. The output is about 0.7 V DC lower
than VCC_XTL with an approximate swing of 0.5 Vpp at the output. If the oscillator is note used, it is necessary to grounc XTL_Tnk with a decoupling capacitor. This minimizes the high frequency parasitic oscillations at the XTL_Out.

## Logic Feedthrough

The Logic Feedthrough in the IF section can be minimized by taking the following precautions:

1. The digital ground of ADC should be separate from analog ground of IF section.
2. All logic circuits in the neighborhood of RC6564 must be decoupled with a T-filter (choke and capacitors). This will minimize the noize radiated from the logic circuits.
3. All logic lines from the ADC must be surrounded be a good ground plane.

Absolute Maximum Ratings (beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| IF_IN+, IF_IN-, | Input Voltages |  | Gnd-0.3 |  | VCC+0.3 | V |
| IF_AGC, T_Strt |  |  |  |  |  |  |
| AD_IN | A/D input voltage |  |  |  | 13.5 | V |
| VCCRF, | Analog Supply Voltages |  |  | VDDA | V |  |
| VCCBB, <br> VCCHF, VCC2 |  |  |  |  |  |  |
| VDDA, VDDD 1,2 | Digital Supply Voltages |  |  |  | 7 | V |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC | Analog Supply Voltage |  | 10.8 | 12 | 13.2 | V |
| Vcc3 | HF Supply Voltage |  | 4.5 | 5 | 5.5 | V |
| VDDA, D | Digital Supply Voltages |  | 4.75 | 5 | 5.25 | V |
| T | Temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| RT | A/D Top Reference Voltage |  | 1 | 2.5 |  | V |
| RB | A/D Bottom ref. Voltage |  |  | 0 | 0.7 | V |
| VIN | Analog input to A/D |  | RB |  | RT | V |
| VIH | Digital Inputs - Logic HIGH |  | 0.7VDDD |  | VDDD | V |
| VIL | Digital Input - Logic LO |  | GND |  | 0.3VDDD | V |
| 日JA | Thermal Coefficient Junction to Ambient |  |  | 43 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| өJC | Thermal Coefficient Junction to Case |  |  | 16 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics

VCCRF, VCC_XTL $=5 \mathrm{~V} ; \mathrm{VCCHF}, \mathrm{VCC}$ BB, $\mathrm{VCC2}=12 \mathrm{~V} ; \mathrm{TA}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| PWIF | Power Consumption in IF |  |  | 0.6 | 0.74 | W |
| PWAD | Power Consumption in ADC | ADCLK = 20 Msps |  | 0.1 | 0.16 | W |
| ICCDD | Digital Supply Current | 5V, 20Msps |  | 20 | 30 | mA |
| ICCHF | Front End Supply Current | 12V supply |  | 27 | 35 | mA |
| ICCBB | Back and Baseband Current | 12V supply |  | 16 | 25 | mA |
| ICCRF | RF Supply Current | 5V supply |  | 6 | 10 | mA |
| VRT | Reference Output Voltage |  |  | 2.0 |  | V |
| $\Delta$ VBBo | Base-band DC output swing |  |  |  |  | Vpp |
| Tagc_hi | Tuner AGC for max gain | IF_AGC=5V | 5.5 |  | V |  |
| Tagc_lo | Tuner AGC for min gain | IF_AGC=2V | 2.3 |  | V |  |
| RAD_IN | A/D input impedance |  | 3.5 |  |  | $\mathrm{~K} \Omega$ |
| VOH | Output Voltage, HIGH, D0-D7 | loh=2.5mA |  |  | 0.4 | V |
| VOL | Output Voltage, LOW, D0-D7 | Iol=4mA |  |  | $\pm 5$ | $\mu \mathrm{~A}$ |
| IOZ | Hi-Z Output leakage | Max Ref. Current Output |  |  |  |  |

## AC Electrical Characteristics

VCCRF $=5 \mathrm{~V} ; \mathrm{VCCHF}, \mathrm{VCC}$ BB $=12 \mathrm{~V}$; IF_AGC $=2 \mathrm{~V} ; A D \_C L K=20 \mathrm{Msps} ;$ Tstrt $=5 \mathrm{~V}$;
$\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZIFin | AC Input Impedance | @43.75MHz | 2 |  |  | K $\Omega$ |
| CIFin | AC equivalent input cap | IF_IN $\pm$ |  | 6 |  | pF |
| NFmx | Noise Figure at Max gain |  |  | 9 | 12 | dB |
| Vis | Input sensitivity at max gain | Vagc $=2.5 \mathrm{~V}$ |  | 250 |  | $\mu \mathrm{V}$ |
| IMD3 | Two tone Intermod | $\begin{aligned} & \text { f1/f2=43.75/42.75 Mhz, } \\ & \text { IF } I N=-16 d B m, V C O I N= \\ & 0.1 \mathrm{Vpp}, L O=38.75 \mathrm{MHz}, \\ & \text { VBBo=1.35Vpp, Note } 1 \end{aligned}$ |  | 45 |  | dB |
| G | IF to baseband Max gain | Vin=-46dBm @ 44MHz | 35 | 40 |  | dB |
| Ragc | AGC Gain range | IF_AGC=0.8V-2.5V | 30 | 35 |  | dB |
| Sagc | AGC Sensitivity Average Slope | $\begin{aligned} & \text { T_Strt=5V, } \\ & \text { IF_AGC=0.8V-2.5V } \end{aligned}$ |  | 13 |  | dB/V |
| BW_IF | IF Bandwidth | 0.1 dB for 10 MHz bands 0.1 dB for 5 MHz bands | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | 43.75 | $\begin{aligned} & 75 \\ & 80 \end{aligned}$ | MHz |
| fLO | Down conversion Freq. | VCO_IN = 0.1Vpp |  |  | 100 | MHz |
| ¢nLO | VCO Phase Noise | @ $\pm 10 \mathrm{KHz}$ offset |  |  | -100 | $\mathrm{dBC} / \mathrm{Hz}$ |
| $\phi$ XXTL | XTAL OSC Phase Noise | @ $\pm 10 \mathrm{KHz}$ offset |  |  | -100 | $\mathrm{dBC} / \mathrm{Hz}$ |
| CAD | ADC input capacitance |  |  | 4 |  | pF |
| Eli | Integral Linearity Error |  |  | $\pm 0.5$ | $\pm 0.75$ | LSB |
| Eld | Differential Linearity Error |  |  | $\pm 0.3$ | $\pm 0.5$ | LSB |
| BW | A/D sine wave Bandwidth |  |  |  | 12 | MHz |
| Eap | Aperture Error |  |  | 30 |  | pS |
| SNR | Signal-to-Noise ratio | $\begin{aligned} & \text { AD_CLK }=20 \mathrm{MSPS}, \\ & A D \_I N=5 \mathrm{MHz} \end{aligned}$ |  | 45 |  | dB |
| SFDR | Spurious-Free Dynamic Range | $\begin{aligned} & \text { AD_CLK }=20 \mathrm{MSPS}, \\ & A D \_I N=5 \mathrm{MHz} \end{aligned}$ |  | 45 |  | dB |
| tHO | Output Hold time | Cload $=15 \mathrm{pF}$ | 5 |  |  | nS |
| tDo | Output Delay time | Cload $=15 \mathrm{pF}$ |  |  | 20 | nS |
| tsto | Sampling time offset |  | 2 | 5 | 8 | nS |

## Notes:

1. With the application of antialiasing filter as load.

## Analog to Digital Conversion Timing Diagram



## Typical Performance Characteristics



Figure 1. Typical IF AGC Control Characteristics


Figure 2. Typical Tuner AGC Control Characteristics

## Typical Performance Characteristics (Continued)



Figure 3. Noise Figure over Gain Control Range

## Applications

The RC6564 is specially suited for use in set-top boxes and cable modems for decoding QAM modulated signals based on IF sampling techniques. The RC6564 simplifies the frontend design and makes it more cost effective by integrating in a single chip the IF-to-Digital functionality. The other major components required for the front-end of the modem are the tuner, a SAW filter and the appropriate DSP demodulator/ decoder.

## Modem Applications

Figure 5 below shows the application of RC6564 in IF bandpass sampling decoding for cable access. Here, the master clock for the Digital Demodulator can be generated using the crystal oscillator that is configured as a VCXO. The mixer down conversion clock can also be pulled in using the varactor control circuitry shown below. The on-chip VCO


Figure 4. IF Input Bandwidth
provides low-phase noise characteristics. The VCO and VCXO oscillator frequencies can be pulled by the voltage control on VCO_CNTRL and VCXO_CNTRL lines respectively. The sampling clock for the A/D conversion can be derived from the master clock through external frequency synthesis. The full scale reference signal for $A / D$ is conveniently derived from the VRT output. The baseband output is referenced such that the filtered output is automatically in the mid-scale of the A/D input. The filtered output can be a.c. coupled to the AD_In. In the application below an external low-pass filter is used to bandlimit the signals before conversion. The gain is adjusted by the average voltage on the IF_AGC line to keep the signal in the optimum range of the A/D input. The T_AGC output is used to control the tuner gain when the input levels into the RC6564 are too high.


Figure 5. Application of RC6564 in Cable Modem Receivers

## Mechanical Dimensions - 44-Lead PLCC (QB) Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .685 | .695 | 17.40 | 17.65 |  |
| D1/E1 | .650 | .656 | 16.51 | 16.66 | 3 |
| D3/E3 | .500 BSC | 12.7 BSC |  |  |  |
| e | .050 BSC | 1.27 BSC |  |  |  |
| J | .042 | .056 | 1.07 | 1.42 | 2 |
| ND/NE | 11 |  | 11 |  |  |
| N | 44 |  | 44 |  |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is $.101^{\prime \prime}(.25 \mathrm{~mm})$


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6564V | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | Commercial | 44 -Lead PLCC | RC6564V |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor | Fairchild Semiconductor |  | Fairchild Semiconductor |
| :--- | :--- | :--- | :--- |
| Corporation | Europe |  | Hational Semiconductor |
| Americas |  | Fax: | $+49(0) 180-5308586$ |
| Customer Response Center Ltd. |  |  |  |

## RC6564A

## IF-to-Digital ${ }^{\text {T }}$ Converter

## Features

- Integrated IF-to-Digital ${ }^{\mathrm{TM}}$ conversion
- IF bandwidth from 30 to 80 MHz
- 40 MHz 8 bit ADC
- Operating range between 8.5 V to 13.2 V
- Demodulation of 64QAM constellations
- Simple interface to SAW filter and digital demodulator
- Tuner control feature interfaces with variety of tuners
- Low phase noise LO generation
- Crystal oscillator for fundamental or 3rd overtone mode
- 63 dB peak conversion gain from IF to baseband
- 30dB minimum AGC range
- 45 dB IMD3 end-to-end
- On-chip 2V stable voltage reference
- 44-pin PLCC package


## General Description

The RC6564A is a single chip solution for downconverting and digitizing QAM signals that can be decoded in the digital domain by custom DSP demodulators. The RC6564A performs IF amplification with gain control, frequency down conversion, frequency synthesis for mixer Local Oscillator (LO) and system clock generation, and baseband quantization with an Analog to Digital converter. The input can directly interface to a SAW filter and maintain low noise figure. Depending on the signal input level the gain may be controlled over a 30 dB range through an external analog input signal. The gain reduction is done in two stages and orchestrated in such a manner as to minimize noise figure and signal distortion. The IF output is then down converted

## Applications

- QAM receivers
- Set-top receivers for digital cable
- Internet surf-boards
- Cable modems
- Desktop video conferencing
- IF sampling decoders
and filtered using a double balanced mixer. This output can be filtered even further, externally, before being quantized by the on-chip A/D converter.The digital data output can be processed to derive information for automatic gain control (AGC) and automatic frequency control (AFC). RC6564A is optimized to work with DSP decoders based on IF sampling. The RC6564A also provides an optimum tuner AGC control voltage useful for controlling the front-end tuner gain.

The IF and mixer section works at 9 V . The oscillator works on 5 V supply. The $\mathrm{A} / \mathrm{D}$ converter has one analog 5 V supply and two digital 5 V supplies. The RC6564A is available in a 44 pin PLCC package.

## Block Diagram



## Functional Description

The RC6564A performs all the IF and baseband signal processing/conversion with minimal external components. As shown in the Block Diagram, the RC6564A consists of three general sections:

1. IF Gain blocks with Gain Control
2. IF down conversion with LO \& Clock Generation
3. Analog to Digital Conversion

## The IF Section

The signal input is fed into a variable gain amplifier capacitively coupled to the subsequent stages. The gain is directly proportional to IF_AGC voltage.
To minimize the noise figure degradation with gain reduction the gains in various stages are not reduced simultaneously. The transition point is set by the voltage on T_Strt pin. T_Strt sets the T_AGC trigger to control the front tuner gain.

## IF Down Conversion \& Frequency Synthesis

This section consists of a double balanced linear mixer. The output of the front-end gain stage is capacitively coupled to the input (RF port) of the mixer. The mixer output is further amplified. The signals for the Local Oscillator (LO) port of
the mixer can be directly driven or synthesized through the VCO (Voltage Controlled Oscillator). The mixer output is partially filtered on-chip but may need to be further filtered externally before being fed to the A/D input. The RC6564A also has a crystal oscillator circuit that can be used for generating a master clock for frequency synthesis.

## Analog-to-Digital Converter

The analog-to-digital converter employs a two-step 9-bit architecture to convert analog signals into digital words at sample rates up to 40 Msps (Mega samples per second). An integral Track/Hold circuit delivers excellent performance on signals with full-scale components up to 12 MHz . A dynamic performance of more than 7.4 effective bits is delivered at the outputs D0 through D7. The A/D digital outputs are three-state and TTL/CMOS compatible. The down converted output at BB_OUT can be externally filtered and directly connected to the A/D input. Sampling of the applied input signals takes place on the falling edge of the AD_CLK. The output word is delayed by 2.5 AD _CLK cycles. An output enable control $\overline{\mathrm{OE}}$ places the outputs in high impedance state when HIGH. The outputs are enabled when $\overline{\mathrm{OE}}$ is LOW as described in the Timing Diagrams section.

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| AD_CLK | 29 | Clock Input for A/D Converter. AD_In sampled on the falling edge. |
| AGND | 12 | Analog Ground Connection for A/D. |
| AD_In | 11 | Analog Input to the A/D Converter Section. |
| BBGND | 7 | Ground Connection for IF. |
| BB_Out | 8 | Base-band Voltage Output. |
| D0-D3 | $17,18,19,20$ | Output Lower Significant Bits. Valid data on rising edge of AD_CLK. |
| D4-D7 | $22,23,24,25$ | Output Upper Significant Bits. Valid data on rising edge of AD_CLK. |
| DGND1 | 14 | Ground Connection for A/D. |
| DGND2 | 16 | Ground Connection for A/D. |
| GND_XTL | 44 | Crystal Oscillator Ground for IF. |
| HFGND | 38 | Analog Ground Connection for IF. |
| IF_AGC | 41 | Input Voltage for IF Front End Gain Control |
| IF_IN+, IF_IN- | 36,37 | IF Inputs. |
| N/C | $21,26,28,31$ | No Connection |
| OE | 15 | Input for Enabling Digital Outputs. When LOW, D0-D7 are enabled. When <br> HIGH D0-D7 are in high impedance state. <br> RB |
| RFGND | 13 | Bottom Input Reference for A/D. |
| RT | 3 | Ground Connection for High Frequency Mixed Signal Sections for IF. |
| SGND | 32 | Top Input Reference Voltage for A/D. |
| T_AGC | 40 | Analog Ground Connection for IF. |
| T_STRT | 42 | Threshold Voltage Input for Starting Tuner Gain Control. |
| VCC_BB | 9 | Baseband Supply Voltage. Typically 9V for IF. |

Pin Descriptions (continued)

| Pin Name | Pin Number | Pin Function Description |
| :--- | :---: | :--- |
| VCC2 | 34 | Analog Supply Voltage (9V) for IF. |
| VCC_HF | 39 | Analog Supply Voltage (9V) for IF. |
| VCC_RF | 4 | Supply Voltage (5V) for High Frequency Mixed Signal Sections for IF. |
| VCC_XTL | 43 | Supply voltage for Crystal Oscillator for IF. |
| VCO_Fs | 6 | VCO External Frequency Select Circuit Connection. |
| VCO_In | 5 | VCO Input. Can be used for directly feeding external LOW. |
| VDDD1 | 30 | +5V Digital Supply for A/D. |
| VDDD2 | 27 | +5V Digital Supply for A/D. |
| VDDA | 10 | +5V Power Supply Voltage for A/D. |
| VRT | 33 | Output Reference Voltage from IF for Top of A/D Input Range. |
| XTL_Out | 2 | Crystal Oscillator Output (inverted). |
| XTL_Tnk | 1 | Crystal Oscillator Frequency Select Circuit Connection. |

Absolute Maximum Ratings (beyond which the device may be damaged) ${ }^{1}$

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IF_IN+, IF_IN-, IF_AGC, T_Strt | Input Voltages |  | Gnd-0.3 |  | Vcc+0.3 | V |
| AD_IN | A/D input voltage |  | AGND |  | VDDA | V |
| VCC_RF, VCC_BB' VCC_HF', VCC2, VCC_XTL | Analog Supply Voltages |  |  |  | 13.5 | V |
| VDDA, VDDD 1,2 | Digital Supply Voltages |  |  |  | 7 | V |
| Tstg | Storage Temperature |  | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Analog Supply Voltage | 8.5 | 9 | 13.2 | V |
| VCC_RF, <br> VCC_XTL | Supply Voltage for IF and Mixer, <br> Supply Voltage for XTLOSC and VCO | 4.75 | 5 | 5.25 | V |
| VDDA,D | Digital Supply Voltages | 4.75 | 5 | 5.25 | V |
| T | Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| RT | A/D Top Reference Voltage | 1 | 2.5 |  | V |
| RB | A/D Bottom Reference Voltage |  | 0 | 0.7 | V |
| VIN | Analog Input to A/D | RB |  | RT | V |
| VIH | Digital Inputs - Logic HIGH | 0.7 VDDD |  | VDDD | V |
| VIL | Digital Input - Logic LOW | GND |  | 0.3 VDDD | V |
| $\theta J A$ | Thermal Coefficient Junction to Ambient |  | 43 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta J C$ | Thermal Coefficient Junction to Case |  | 16 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics

VCCRF, VCC_XTL $=5 \mathrm{~V} ; \mathrm{V}$ CCHF, $\mathrm{VCC} \_\mathrm{BB}, \mathrm{VCC2}=9 \mathrm{~V} ; \mathrm{TA}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWIF | Power Consumption in IF |  |  | 0.4 | 0.5 | W |
| PWAD | Power Consumption in ADC | ADCLK = 20 Msps |  | 0.1 | 0.16 | W |
| ICCDD | Digital Supply Current | 5V, 20Msps |  | 20 | 30 | mA |
| ICCHF | Front End Supply Current | 9V Supply |  | 20 | 25 | mA |
|  |  | 12V Supply |  | 27 | 35 |  |
| ICCBB | Back and Baseband Current | 9V Supply |  | 21 | 25 | mA |
| ICCRF | RF Supply Current | 5V Supply |  | 6 | 10 | mA |
| VRT | Reference Output Voltage |  | 1.95 | 2.05 | 2.15 | V |
| $\Delta \mathrm{VBB}$ | Base-band DC Output Swing |  | 3.5 |  |  | Vpp |
| Tagc_hi | Tuner AGC for Maximum Gain | IF_AGC = 5V |  | 7.5 |  | V |
| Tagc_lo | Tuner AGC for Minimum Gain | IF_AGC = 2V |  | 2 |  | V |
| RAD_IN | A/D Input Impedance |  | 500 | 1000 |  | $\mathrm{K} \Omega$ |
| VOH | Output Voltage, HIGH, D0-D7 | $\mathrm{loh}=2.5 \mathrm{~mA}$ | 3.5 |  |  | V |
| VOL | Output Voltage, LOW, D0-D7 | $\mathrm{lol}=4 \mathrm{~mA}$ |  |  | 0.4 | V |
| IOZ | Hi-Z Output Leakage | Maximum Reference Current Output |  |  | $\pm 5$ | $\mu \mathrm{A}$ |

## AC Electrical Characteristics

$V C C \_X T L, V C C \_R F=5 V ; V C C \_H F, V C C \_B B=9 V ; I F \_A G C=2 V ; A D \_C L K=20 M s p s ; T s t r t=5 V$;
$\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZIFin | AC Input Impedance | @43.75MHz | 2 |  |  | K $\Omega$ |
| CIFin | AC Equivalent Input Cap | IF_IN $\pm$ |  | 6 |  | pF |
| Vis | Input Sensitivity at Maximum Gain |  |  | 250 |  | $\mu \mathrm{V}$ |
| IMD3 | Two Tone Intermod | $\begin{aligned} & \text { f1/f2 = } 43.75 / 42.75 \mathrm{Mhz}, \\ & \mathrm{IF} \text { IN }=-16 \mathrm{dBm}, \\ & \text { VCO_IN }=0.1 \mathrm{Vpp}, \\ & \text { LO }=38.75 \mathrm{MHz}, \\ & \text { See Note } 1 \end{aligned}$ |  | 45 |  | dB |
| G | IF to Baseband Gain | IF_AGC = 2V | 35 | 40 |  | dB |
| NF | Noise Figure (Maximum Gain) |  |  | 9 |  | dB |
| Ragc | AGC Gain Control Range | IF_AGC $=0.8 \mathrm{~V}-4 \mathrm{~V}$ | 30 | 35 |  | dB |
| Sagc | AGC Sensitivity Average Slope | $\begin{aligned} & \hline \text { T_Strt }=5 \mathrm{~V}, \\ & \text { IF_AGC }=0.8 \mathrm{~V}-4 \mathrm{~V} \end{aligned}$ |  | 10 |  | dB/V |
| BW_IF | IF Bandwidth | 0.1 dB for 10 MHz Bands <br> 0.1 dB for 5 MHz Bands | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | 43.75 | $\begin{aligned} & 75 \\ & 80 \end{aligned}$ | MHz |
| fLO | Down Conversion Frequency | VCO_IN = 0.1Vpp |  |  | 100 | MHz |
| ¢nLO | VCO Phase Noise | @ $\pm 10 \mathrm{KHz}$ Offset |  |  | -100 | $\mathrm{dBC} / \mathrm{Hz}$ |
| ¢ XXTL | XTAL OSC Phase Noise | @ $\pm 10 \mathrm{KHz}$ Offset |  |  | -100 | $\mathrm{dBC} / \mathrm{Hz}$ |
| CAD | ADC Input Capacitance |  |  | 4 |  | pF |
| Eli | Integral Linearity Error |  |  | $\pm 0.5$ | $\pm 0.75$ | LSB |
| Eld | Differential Linearity Error |  |  | $\pm 0.3$ | $\pm 0.5$ | LSB |

AC Electrical Characteristics (continued)
VCC_XTL, VCC_RF = 5V; VCC_HF, VCC_BB = 9V; IF_AGC = 2V; AD_CLK = 20Msps; Tstrt = 5V;
$\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| BW | A/D sine wave Bandwidth |  |  |  | 12 | MHz |
| Eap | Aperture Error |  |  | 30 |  | pS |
| SNR | Signal-to-Noise ratio | AD_CLK $=20 \mathrm{MSPS}$, <br> AD_IN $=5 \mathrm{MHz}$ |  | 45 |  | dB |
| tHO | Output Hold time | Cload $=15 \mathrm{pF}$ | 5 |  |  | nS |
| tDO | Output Delay time | Cload $=15 \mathrm{pF}$ |  |  | 20 | nS |
| tSTO | Sampling time offset |  | 2 | 5 | 8 | nS |

## Notes:

1. With the application of antialiasing filter as load and 2 Vpp at $\mathrm{A} / \mathrm{D}$ input.

## Analog to Digital Conversion Timing Diagram



## Typical Performance Characteristics



Figure 1. Typical IF AGC Control Characteristics


Figure 2. IF Input Bandwidth

## Typical Performance Characteristics (Continued)



Figure 3. SFDR vs RC6564A (Fairchild Semiconductor Demo Board with 64 QAM demodulator)

## Applications

The RC6564A is specially suited for use in set-top boxes and cable modems for decoding QAM modulated signals based on IF sampling techniques. The RC6564A simplifies the front-end design and makes it more cost effective by integrating in a single chip the IF-to-Digital functionality. The other major components required for the front-end of the modem are the tuner, a SAW filter and the appropriate DSP demodulator/decoder.

## Modem Applications

Figure 4 below shows the application of RC6564A in IF bandpass sampling decoding for cable access. The on-chip VCO provides low-phase noise characteristics. The VCO can be pulled by the voltage control on VCO_CNTRL. The sam-


S/N vs. IF Input Power RC6564 (Fairchild Semiconductor Demo Board with 64 QAM demodulator)
pling clock for the $\mathrm{A} / \mathrm{D}$ conversion can be derived from the master clock through external frequency synthesis. The full scale reference signal for $A / D$ is conveniently derived from the VRT output. The baseband output is referenced such that the filtered output is automatically in the mid-scale of the A/ D input. The filtered output can be a.c. coupled to the AD_In. In the application below an external low-pass filter is used to bandlimit the signals before conversion. The gain is adjusted by the average voltage on the IF_AGC line to keep the signal in the optimum range of the A/D input. The T_AGC output is used to control the tuner gain when the input levels into the RC6564A are too high.


Figure 4. Application of RC6564A in Cable Modem Receivers (Fairchild Semiconductor Demo Board with 64 QAM demodulator)

## VCO Internal Schematic



The VCO can be designed as a Colpitts oscillator. The above circuit application shows VCO with adjustable typical value of 38.75 MHz . The frequency is controlled by the external resonance circuit. The oscillating transistor is Q1 in
common base configuration. To inject signal in the mixer in place of LO, the VCO_Fs must be open. The signal on the pin VCO_In should be under 100 mV p-p and AC coupled.

## Crystal Oscillator Internal Schematic



The crystal oscillator is an ECL inverter. It is necessary to bias the XTL-Tnk with a choke to 5 V VCC_XTL power supply. The output is about 0.7V DC lower than VCC_XTL with
an approximate swing of 0.5 Vpp at the output. If the oscillator is not used, it is good to ground XTL_Tnk pin.

## Logic Feedthrough

The Logic Feedthrough in the IF section can be minimized by taking the following precautions:

1. It is recommended to have a separate isle for the IF section and the $\mathrm{A} / \mathrm{D}$ section.
2. All logic circuits in the neighborhood of RC6564A must be isolated. This can be accomplished by carefully decoupling all power supplies and all logic layout signals.
3. It is recommended to have as much ground plane as possible on the top and bottom of the board.

## Mechanical Dimensions - 44-Lead PLCC (QB) Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.05 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 685 | . 695 | 17.40 | 17.65 |  |
| D1/E1 | . 650 | . 656 | 16.51 | 16.66 | 3 |
| D3/E3 | . 500 BSC |  | 12.7 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 056 | 1.07 | 1.42 | 2 |
| ND/NE | 11 |  | 11 |  |  |
| N | 44 |  | 44 |  |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is $.101 "(.25 \mathrm{~mm})$


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6564AV | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | Commercial | 44 -Lead PLCC | RC6564AV |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RC6601

## Voltage Programmable Video Filter

## Features

- 250 kHz to 10 MHz minimum programmable range
- Precision factory-trimmed cutoff frequency of 5.5 MHz
- Approximates CCIR601 digital video standard
- Phase corrected for minimum group delay variation
- External voltage or current control of cutoff frequency
- $0.25 \%$ differential gain, $\mathrm{R}_{\mathrm{L}}=150 \Omega$
- $0.20^{\circ}$ differential phase, $\mathrm{R}_{\mathrm{L}}=150 \Omega$
- Minimum external components required
- Single ended input/output
- $\pm 5 \mathrm{~V}$ power supply
- 16-pin SOIC package


## Applications

- Video filtering
- Communication filters
- ADC anti-aliasing filter
- HDTV
- Set top boxes
- Satellite modems


## Description

The RC6601 is a fully integrated continuous time filter, designed for various video filtering applications. The RC6601 approximates the requirements of the CCIR601 standard for digitizing NTSC and PAL video signals. It provides factory-set pass band ripple of $\pm 0.25 \mathrm{~dB}$ typical up to 5.5 MHz with a -40 dB stop band, beginning at 8 MHz .

The structure of the filter assures wide dynamic range operation with low noise and low distortion. The cutoff frequency is factory set at 5.5 MHz ( $\pm 5 \%$ typical). It can be varied over a range of $250 \mathrm{kHz}-10 \mathrm{MHz}$ by a user supplied voltage $\mathrm{VF}_{\mathrm{F}}$. The voltage $V_{F}$ can be readily derived from the on-chip precision reference voltage VREF as shown in the typical application circuit.

The RC6601 is packaged in a 300 mil wide body, 16-pin SOIC package. The package dimensions are included in this data sheet.

## Block Diagram



## Functional Description

Digitizing video signals requires high-order anti-aliasing filters that can handle large signal swings with low distortion. CCIR601 standards recommend equi-ripple gain and group delay characteristics for filtering NTSC and PAL signals. RC6601 is a single-chip solution that matches the requirements with less than $\pm 0.25 \mathrm{~dB}$ gain ripple, $\pm 20 \mathrm{~ns}$ group delay variation in the passband, and more than 40 dB attenuation in the stop band. The block diagram in Figure 1a shows the direct synthesis of the filter transfer function as a fifth order elliptic with third order phase equalization. The cut-off frequency, nominally set at 5.5 MHz , is continuously programmable over a decade. Using current mode techniques, the IC can drive 2 Vpp signals into $75 \Omega$ load drawing only 35 mA quiescent current.

The architecture of the complete filter as illustrated by Figure 1a is a 5th-order elliptic transfer function in tandem with a 3rd-order all-pass phase equalizer. The Cauer-elliptic response function has an equi-ripple passband with a sharp roll-off into stop-band in the magnitude transfer function but causes excessive group delay peaking. The equalizer maintains this magnitude response while compensating for the group delay peaking. These two filters are represented in Figure 1a by a series of 2 nd-order expressions that can be realized as biquads using transimpedance-based integrators.

Elliptic poles and zeros give a flat magnitude response in passband and a 40 dB roll-off from 5.5 MHz to 8 MHz . The equalizer transfer function corrects group delay to $\pm 15 \mathrm{~ns}$ to $90 \%$ of the cut-off frequency. These pole-zero values determine biquad coefficients as shown in Figure 1b. A supplyindependent band-gap cell generates and distributes bias currents for all the transimpedance integrators as in Figure 1b. The cut-off frequency is programmed by globally scaling the currents, using a single external setting.

The entire filter, including the programmable bias generators, is integrated on a single chip using complementary bipolar technology. The npn and pnp transistors have a cutoff frequency of 4 GHz and of 1.5 GHz respectively. Gate-oxide-based capacitors and thin film resistors with $0.5 \%$ match set filter time constants. At 5.5 MHz cut-off, the filter averages 2.5 mA /pole. Nearly 15 mA of the supply current is used for the output driver. The cut-off frequency is actually programmable beyond the $1-10 \mathrm{MHz}$, with an external voltage control. Measured differential gain of $0.25 \%$ and a differential phase of $0.2^{\circ}$ make it well suited for video applications.


Figure 1a. Composite Video Filter

$\mathrm{K}_{1}, \mathrm{~K}_{2}=0.09293$
$\mathrm{Q}_{1}=5.67$
$\mathrm{Q}_{2}=1.1776$
$Q_{A}=0.691$
$\omega Z 1=1.415 \omega_{c}$
$\omega Z 2=2.0733 \omega \mathrm{c}$
$\mathrm{R}_{3}=0.59678 \omega \mathrm{c}$
$R_{A}=1.323 \omega c$
$\omega 1=1.046 \omega_{c}$
$\omega 2=0.855 \omega \mathrm{c}$
$\omega \mathrm{A}=1.44868 \omega_{\mathrm{c}}$
where $\omega_{c}=$ cut off frequency (in radians) e.g. for default filter: $\omega_{c}=2 \pi \cdot(5.5) 10^{6}=34.5575 \times 10^{6}$

Scaling bias currents directly scales the frequency $\omega_{c}$
Figure 1b. Internal Programming Architecture

## Pin Assignments

| $\mathrm{V}_{\mathrm{EE} 1}$ - | 1 | 16 | $\square$ | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: | :---: | :---: |
| IN ㅁ. | 2 | 15 | $\square$ | OUT |
| $\mathrm{V}_{\text {COM }}$ ■ | 3 | 14 | - | $\mathrm{V}_{\mathrm{EE} 2}$ |
| NC [ | 4 | 13 | ص | $\mathrm{V}_{\text {TRIM }}$ |
| $N C$ - | 5 | 12 | $\square$ | $\mathrm{R}_{\mathrm{OS} 2}$ |
| $N C$ - | 6 | 11 | $\square$ | $\mathrm{R}_{\mathrm{OS} 1}$ |
| GND - | 7 | 10 | $\square$ | NC |
| $\mathrm{V}_{\text {REF }} \square$ | 8 | 9 | 1 l | $V_{F}$ |

## Pin Descriptions

| Pin Name | Pin Number | Description |
| :--- | :---: | :--- |
| GND | 7 | Supply Ground |
| IN | 2 | Signal Input |
| NC | $4-6,10$ | No Connect |
| OUT | 15 | Signal Output |
| ROS1 | 11 | Offset Adjust 1 |
| ROS2 | 12 | Offset Adjust 2 |
| VCC | 16 | Positive Supply Voltage |
| VCOM | 3 | Common Mode Input Voltage (See Note) |
| VEE1 | 1 | Negative Supply Voltage (Input Section) |
| VEE2 | 14 | Negative Supply Voltage (Output Section) |
| VF | 9 | Filter Control Voltage for Cut-off Frequency |
| VREF | 8 | Precision Reference Voltage |
| VTRIM | 13 | Pass Band Peaking Voltage |

Note: VCOM pin is typically connected to ground for $\pm 5 \mathrm{~V}$ supply.

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min. | Typ. | Max. | Units |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Positive Power Supply (VCC) |  |  | 6 | V |  |
| Negative Power Supply (VEE1, VEE2) |  |  | -6 | V |  |
| Input Voltage | (VEE1, VEE2) -0.3 V to VCC to $+0.3 \mathrm{~V}$ |  | V |  |  |
| Input Current (Power On or Off) |  |  | $\pm 10$ | mA |  |
| Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Junction Temperature |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |  |
| Lead Soldering (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |  |
| Short Circuit Tolerance | No more than one output may be shorted to ground. |  |  |  |  |

Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCC | Power Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VEE | Negative Supply Voltage | -5.25 | -5.0 | -4.75 | V |
| IS | Quiescent Supply Current |  | 40 | 50 | mA |
| ӨJA | SO16 Thermal Resistance |  | 105 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## DC Electrical Characteristics

$\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}} 1,2=-5 \mathrm{~V}, \mathrm{CL}=15 \mathrm{pF}, \mathrm{RL}=150 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| AV | DC gain accuracy | VIN $=2$ Vpp | 0.90 | 1 | 1.10 | $\mathrm{~V} / \mathrm{V}$ |
| RIN | Input resistance | DC |  | 4 |  | $\mathrm{k} \Omega$ |
| IO | Output current |  |  | $\pm 10$ |  | mA |
| VOFF | Output offset voltage | Without offset adjust | -500 |  | +500 | mV |
|  | With offset adjust | -10 |  | +10 | mV |  |
| VREF | Reference voltage |  | 2.30 | 2.48 | 2.60 | V |
| IREF | Reference output current | Max reference out <br> current |  | 5 |  | mA |
| VF | Frequency set voltage <br> (FC $=5.5 ~ M H z ~$ <br> $10 \%$ | IF $=0$, Measure $\mathrm{VF}_{\mathrm{F}}$ |  | 1.24 |  | V |
| RF | Frequency set input resistance |  |  | 5.0 |  | $\mathrm{k} \Omega$ |

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}} 1,2=-5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, $\mathrm{fPB}=5.5 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter Characteristics |  |  |  |  |  |  |
| fPB | Passband frequency | $\mathrm{VF} \approx 0 \mathrm{~V}$ | 10 | 15 |  | MHz |
|  |  | $\mathrm{VF}=\mathrm{VREF} \approx 2.5 \mathrm{~V}$ | . 25 |  | 1 | MHz |
| fCA | Filter cutoff accuracy ${ }^{5,6}$ | $\mathrm{fPB}=5.5 \mathrm{MHz}$ | -5 |  | +5 | \% |
| fCT | Filter cutoff drift ${ }^{5}$ | $\mathrm{fPB}=5.5 \mathrm{MHz}$ | -5 |  | +5 | \% |
| $\Delta \mathrm{tGD}$ | Group delay flatness | $\mathrm{fin}=100 \mathrm{kHz}$ to $4,9 \mathrm{MHz}$ |  | $\pm 20$ |  | ns |
| VIN | Input signal range | THD $<1 \%{ }^{(7)}$ | 1 | 2 |  | Vpp |
| CIN | Input capacitance |  |  | 10 |  | pF |
| $\Delta \mathrm{G}$ | Diff. gain, NTSC \& PAL | VIN $=286 \mathrm{mVpp}, 4.43 \mathrm{MHz}$ |  | . 25 |  | \% |
| $\Delta \mathrm{P}$ | Diff. phase, NTSC \& PAL | VIN $=286 \mathrm{mVpp}, 4.43 \mathrm{MHz}$ |  | . 20 |  | - |
| en | RMS output noise voltage | $\mathrm{Rs}=75 \Omega, 10 \mathrm{MHz} \mathrm{BW}{ }^{(7)}$ |  | 1.3 | 2.0 | mV |
| SR | Positive slew rate ${ }^{3}$ | VIN = 2 Vpp |  | 60 |  | V/us |
|  | Negative slew rate ${ }^{3}$ | VIN = 2 Vpp |  | 60 |  | V/us |
| Ro | Output resistance |  |  | 3 |  | $\Omega$ |
| ATT | Attenuation ${ }^{1}$ | $\mathrm{fin}_{\text {in }} \leq 5.0 \mathrm{MHz}, \mathrm{V}$ IN $=1 \mathrm{Vpp}$ |  | $\pm 0.10$ | $\pm 0.25$ | dB |
|  | Attenuation ${ }^{2}$ | $\mathrm{fin} \leq 5.0 \mathrm{MHz}, \mathrm{V}$ IN $=1 \mathrm{Vpp}$ |  | $\pm 0.5$ | $\pm 1$ | dB |
|  | Attenuation ${ }^{2}$ | $\mathrm{fin}=6.75 \mathrm{MHz}$, VIN $=1 \mathrm{Vpp}$ |  | -12 | -8 | dB |
|  | Attenuation ${ }^{2}$ | $\mathrm{fin}=8 \mathrm{MHz}$, VIN $=1 \mathrm{Vpp}$ |  | -40 |  | dB |
|  | Attenuation ${ }^{2}$ | $8 \mathrm{MHz}<\mathrm{fin}^{2}<50 \mathrm{MHz}$, VIN $=1 \mathrm{Vpp}$ |  | -40 | -35 | dB |
|  | Attenuation ${ }^{1,4}$ | $\mathrm{fIN} \leq 2.5 \mathrm{MHz}, \mathrm{VIN}=1 \mathrm{Vpp}$ |  | $\pm 0.10$ | $\pm 0.25$ | dB |
|  | Attenuation ${ }^{2,4}$ | $\mathrm{fIN} \leq 2.5 \mathrm{MHz}, \mathrm{VIN}=1 \mathrm{Vpp}$ |  | $\pm 0.5$ | $\pm 1$ | dB |
|  | Attenuation ${ }^{2,4}$ | $\mathrm{fIN}=3.375 \mathrm{MHz}$, VIN = 1 Vpp |  |  | -8 | dB |
|  | Attenuation ${ }^{2,4}$ | $\mathrm{fIN}=4 \mathrm{MHz}, \mathrm{VIN}=1 \mathrm{Vpp}$ |  | -40 |  | dB |
|  | Attenuation ${ }^{2,4}$ | $4 \mathrm{MHz}<\mathrm{fIN}<50 \mathrm{MHz}, \mathrm{VIN}=1 \mathrm{Vpp}$ |  |  | -35 | dB |
| SPW | Sensitivity of cutoff frequency vs. supply voltages | V S $= \pm 5 \mathrm{~V}, \mathrm{VF}=1.25 \mathrm{~V}$ |  | 1 |  | \%/V |

## Notes:

1. VTRIM adjusted for optimum response.
2. No external adjustments.
3. Guaranteed no slew limit on 2 V p-p input at 9 MHz .
4. Filter programmed for 2.75 MHz cutoff, $\mathrm{V}_{\mathrm{F}}=1.85 \mathrm{~V}$.
5. Filter cutoff defined to edge of ripple spec.
6. Initial setpoint accuracy of cutoff, excluding temperature and long term drift.
7. Guaranteed by design.

## Performance Curves



Figure 2. Amplitude Response—Default Setting


Figure 4. Amplitude Responses Over Programming Range


Figure 3. Attentuation and Group Delay


Figure 5. Frequency Programming Using $\mathrm{V}_{\boldsymbol{F}}$ and Passband Group Delay
2. Potentiometer at Vref (pin 8) and/or VF (pin 9): There is an internal resistor divider of roughly 10 K each that sets the default voltage of 1.2 V at half the value of VREF. Using a lower value external pot of $1 \mathrm{~K}-2 \mathrm{~K}$, the internal setting can be overridden.
3. Current Source/Sink at VF: The typical current output from a DAC can be tied to the $V_{F}$ pin to program the cut-off frequency from a controller.

In applications requiring dynamic programming of the filter cut-off, a combination of above techniques may be used. Use of the RC6601 in such applications eliminates the need for multiplexers and filter banks. The other adjustment possible on the RC6601 is the output d.c. level. The output d.c. level can be adjusted by connecting a potentiometer between pins ROS1 and ROS2 (pins 11 and 12) and taking the center tap to VCC. These adjustments are shown in Figure 7 below.


Figure 6. Fixed Configuration CCIR601 (Cutoff frequency is factory set to 5.5 MHz )


Figure 7. Cutoff Frequency and Offset Tunable Filter

Notes:

## Notes:

Notes:

Mechanical Dimensions - 16 Pin SOIC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 398 | . 413 | 10.10 | 10.50 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 020 | 0.25 | 0.51 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| - | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature Range | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC6601M | $0^{\circ}$ to $70^{\circ} \mathrm{C}$ | Commercial | 16 Pin Wide SOIC | RC6601M |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
www.fairchildsemi.com
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 6702 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC6702.pdf.

## Embedded Secure Document

The file $h t t p: / / w w w . f a i r c h i l d s e m i . c o m / d s / R C / R C 6704 . p d f$ is a secure document that has been embedded in this document. Double click the pushpin to view RC6704.pdf.

## RC7100

## 100MHz Motherboard System Clock

## Features

- Four copies of CPU clock
- Eight copies of PCI Clock (Synchronous w/CPU clock)
- Two copies of IOAPIC clock @ 14.318 MHz
- Two copies of 48 MHz clock
- Three copies of REF clock @ 14.318 MHz
- Reference crystal oscillator ( 14.318 MHz )
- Spread Spectrum ( $-0.5 \%$ ) clocking
- Power management controls
- Low frequency test mode


## Applications

- 100 MHz motherboard clock synthesizers for Pentium II CPU based Desktop and Notebook Systems.


## Description

The RC7100 is a clock synthesizer for 100 MHz operation on Pentium II based motherboard systems.
It contains 4 copies of the CPU clock, 8 copies of the PCI clock, 3 copies of the REF clock, 2 copies of the 48 MHz clock and 2 copies of the IOAPIC clock. The CPU and PCI clocks are generated through a phase locked loop and are stable within 3 mS after power-up meeting the Pentium II stabilization specifications. The 48 MHz clocks are generated through a second phase locked loop.

The RC7100 accepts a 14.318 MHz crystal as its reference frequency and operates at a core voltage of 3.3 V . A 14.318 MHz external clock can also be used instead of the

## Block Diagram

## Description (continued)

crystal. The REF and IOAPIC clocks are generated directly from the reference frequency.

The PWRDWN\# pin when low powers down the crystal oscillator and the two phase locked loops. Other pins to control power are the CPUSTOP\# and PCISTOP\#.
The CPUSTOP\# when low causes the CPU clocks to go to a low state. The PCISTOP\# when low causes the PCI clocks with the exception of the PCICLK_F to go to a low state. The PCICLK_F is a free-running clock. All clock outputs will be tristated when SEL0, SEL1 and SEL100/66\# are all low.

Frequency selection between 100 MHz and 66 MHz can be accomplished with the SEL100/66\#. SEL100/66\# high will provide the 100 MHz operation and low will provide a clock frequency of 66 MHz . Additional frequency selections including TEST MODE can be had with other combinations of the SEL0 and SEL1 pins. See Table 1 for more details.

Spread Spectrum clocking is available for the CPU and PCI clocks. It can be activated by bringing the SPREAD\# pin to a low state. the REF, IOAPIC and 48 MHz clocks are not affected by the SPREAD\#.

Table 1. Selectable Modes

| SELO | SEL 1 | SEL100/66 | CPU | PCI | REF | IOAPIC | 48 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z |
| 1 | 0 | 0 | 75 | 37.5 | 14.318 | 14.318 | 48 |
| 0 | 1 | 0 | 75 | 30 | 14.318 | 14.318 | 48 |
| 1 | 1 | 0 | 66 | 33 | 14.318 | 14.318 | 48 |
| 0 | 0 | 1 | $\mathrm{TC} / 2$ | $\mathrm{TC} / 6$ | $\mathrm{TC} / 2$ | TC | TC |
| 1 | 0 | 1 | 83.3 | 41.65 | 14.318 | 14.318 | 48 |
| 0 | 1 | 1 | 83.3 | 33.3 | 14.318 | 14.318 | 48 |
| 1 | 1 | 1 | 100 | 33 | 14.318 | 14.318 | 48 |

## Pin Assignments



| Pin \# | Pin Name | Pin \# | Pin Name | Pin \# | Pin Name | Pin \# | Pin Name |
| :---: | :--- | :--- | :--- | :---: | :--- | :--- | :--- |
| 1 | REF0 | 13 | PCICLK3 | 25 | SEL100/66\# | 37 | VDDcpu |
| 2 | REF1 | 14 | PCICLK4 | 26 | SEL1 | 38 | VSScpu |
| 3 | VSSref | 15 | VDDpci | 27 | SEL0 | 39 | CPUCLK1 |
| 4 | XTALIN | 16 | PCICLK5 | 28 | SPREAD\# | 40 | CPUCLK0 |
| 5 | XTALOUT | 17 | PCICLK6 | 29 | PWRDWN\# | 41 | VDDcpu |
| 6 | VSSpci | 18 | VSSpci | 30 | CPUSTOP\# | 42 | NC |
| 7 | PCICLKF | 19 | VDDcore | 31 | PCISTOP\# | 43 | VSSapic |
| 8 | PCICLK0 | 20 | VSScore | 32 | VSScore | 44 | APIC1 |
| 9 | VDDpci | 21 | VDD48MHz | 33 | VDDcore | 45 | APIC0 |
| 10 | PCICLK1 | 22 | $48 M H z 0$ | 34 | VSScpu | 46 | VDDapic |
| 11 | PCICLK2 | 23 | $48 M H z 1$ | 35 | CPUCLK3 | 47 | REF2 |
| 12 | VSSpci | 24 | VSS48MHz | 36 | CPUCLK2 | 48 | VDDref |

## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :---: | :---: | :---: | :---: |
| REF0:2 | 2, 1, 47 | OUT | Reference clock outputs running at a fixed frequency equal to the reference crystal or external frequency $(14.318 \mathrm{MHz})$. These operate from a 3.3 V power source. |
| APIC0:1 | 44, 45 | OUT | APIC clocks running at a fixed frequency equal to the reference crystal or external frequency. It is usually 14.318 MHz . These operate from a 2.5 V power source. |
| CPUCLK0:3 | 35, 36, 39, 40 | OUT | CPU clocks used to drive the CPU processor. These clock outputs operate from a 2.5 V power source. |
| PCICLKF | 7 | OUT | Free-running PCI clock which is not affected by PCISTOP\#. |
| PCICLK0:6 | $\begin{gathered} 8,10,11,13,14, \\ 16,17 \end{gathered}$ | OUT | PCl clocks for generating all PCl timing requirements. These clock outputs operate from a 3.3 V power source. |
| 48MHz0:1 | 22, 23 | OUT | 48 MHz clocks are fixed frequency outputs for USB or super I/O requirements. |
| XTALIN | 4 | IN | Crystal oscillator input or external reference generator input. |
| XTALOUT | 5 | OUT | Crystal oscillator output. |
| SEL100/66\# | 25 | IN | Selects 100 MHz or 66 MHz for CPU clocks. When this input is at a " 1 " level, the CPU frequency will be 100 MHz and if at a " 0 " level the frequency will be 66 MHz . |
| SEL1, SELO | 26, 27 | IN | Control select pins for selecting different modes of operation. |
| PWRDWN\# | 29 | IN | PWRDWN\# is an input pin used to power-down the chip when low. |
| PCISTOP\# | 31 | IN | Stops PCI clocks at low state when low |
| CPUSTOP\# | 30 | IN | Stops CPU clocks at a low state when low |
| SPREAD\# | 28 | IN | SPREAD\# is active low and when activated the CPU and PCI clocks are spread from $0.5 \%$ below the maximum frequency to the maximum frequency. |
| VDDpci, VDDref, VDDcore, VDD48MHz | $\begin{gathered} 9,15,19,21,33, \\ 48 \end{gathered}$ | POWER | 3.3V supply for PCICLK, PCICLKF, REF, 48MHz drivers and PLL core |
| VDDcpu, VDDapic | 37, 41, 46 | POWER | 2.5 V supply for CPU and APIC drivers |
| VSSref, VSSpci, VSS48MHz, VSScore, VSScpu, VSSapic | $\begin{gathered} 3,6,12,18,20, \\ 24,32,34,38, \\ 43 \end{gathered}$ | GROUND | Ground |
| NC | 42 | reserved | No connect - reserved for future use |

## Absolute Maximum Ratings

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, VDD | -0.5 |  | 5 | V |
| Input Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+.5$ | V |
| Output, Applied Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+.5$ | V |
| Junction Temperature |  |  | 140 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range, and measured with respect to GND.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current, flowing into the device.

## Operating Conditions

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| VDDapic 2.5 V Power Supply Voltage <br> VDDcpu | 2.375 | 2.5 | 2.625 | V |
| VDDref 3.3V Power Supply Voltage <br> VDD48MHz <br> VDDpi <br> VDDcore | 3.135 | 3.3 | 3.465 | V |
| Ambient Temperature |  |  |  |  |

## Electrical Characteristics

| Parameter |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logic inputs |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage | 2.0 |  | VDD+. 3 | V |
| $\mathrm{I}_{\text {IL }}$ | Input low current |  |  | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input high current |  |  | 5 | $\mu \mathrm{A}$ |
| Clock Outputs |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Outputs @ 1mA |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Outputs @ -1mA | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | CPU0:3@ vol=1.4V | 28 |  | 100 | mA |
|  | PCI_F, PCI1:7 @ vol=1.4V | 26.5 |  | 139 | mA |
|  | APIC0:1 @ vol = 1.4V | 42 |  | 150 | mA |
|  | REF0:2 @ vol = 1.4V | 25 |  | 76 | mA |
|  | 48MHz0:1 @ vol = 1.4V | 25 |  | 76 | mA |
| IOH | CPU0:3 @ voh = 1.4V | -24 |  | -94 | mA |
|  | PCI_F, PCI1:7 @ voh = 1.4V | -31 |  | -189 | mA |
|  | APIC0:1 @ voh = 1.4V | -36 |  | -140 | mA |
|  | REF0:2 @ voh = 1.4V | -27 |  | -94 | mA |
|  | 48MHz0:1 @ voh = 1.4V | -27 |  | -94 | mA |
| Crystal oscillator |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | Input threshold voltage |  |  |  | V |
| CLOAD | Load capacitance imposed on external crystal |  | 18 |  | pF |
| $\mathrm{C}_{\text {IN }}(\mathrm{XIN})$ | Input capacitance | 13.5 | 18 | 22.5 | pF |
| Pin Capacitance/Inductance |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance |  |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance |  |  | 6 | pF |
| $\mathrm{L}_{\text {IN }}$ | Input Pin Inductance |  |  | 7 | nH |

## Switching Characteristics

## Advanced Information

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CPU Clocks CPU0:3 | $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$ |  |  |  |  |
| Period | $\begin{aligned} & 100 \mathrm{MHz} \\ & 66 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & 10.5 \\ & 15.5 \end{aligned}$ | nS |
| High time | $\begin{aligned} & 100 \mathrm{MHz} \\ & 66 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 5.2 \end{aligned}$ |  |  | nS |
| Low time | $\begin{aligned} & 100 \mathrm{MHz} \\ & 66 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 5.0 \end{aligned}$ |  |  | nS |
| Tr | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 0.4 |  | 1.6 | nS |
| Tf | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 0.4 |  | 1.6 | nS |
| tjitter | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 250 | pS |
| Duty cycle @ V = 1.25V | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 45 |  | 55 | \% |
| tskew | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 175 | pS |
| tpZL, tpZH | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 1.0 |  | 8.0 | nS |
| tpLZ, tpHZ | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 1.0 |  | 8.0 | nS |
| tstabilization | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 3.0 | mS |
| toffset (CPU to PCI) | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 1.5 |  | 4.0 | nS |
| IOAPIC APIC0:1 |  |  |  |  |  |
| tskew | 100MHz, 66MHz |  |  | 250 | pS |
| PCI PCICLK_F, PCICLK1:7 |  |  |  |  |  |
| tperiod | 100MHz, 66MHz | 30.0 |  |  | nS |
| tperiod stability | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 500 | pS |
| thigh | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 12.0 |  |  | nS |
| tlow | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ | 12.0 |  |  | nS |
| tskew | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 500 | pS |
| tstabilization | $100 \mathrm{MHz}, 66 \mathrm{MHz}$ |  |  | 3 | mS |

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 095 | . 110 | 2.41 | 2.79 |  |
| A1 | . 008 | . 016 | 0.20 | 0.41 |  |
| b | . 008 | . 0135 | 0.20 | 0.34 | 5 |
| c | . 005 | . 010 | 0.13 | 0.25 | 5 |
| D | . 620 | . 630 | 15.75 | 16.00 | 2, 4 |
| E | . 395 | . 420 | 10.03 | 10.67 |  |
| E1 | . 291 | . 299 | 7.39 | 7.59 | 2 |
| e | . 025 BSC |  | 0.64 BSC |  |  |
| L | . 020 | . 040 | 0.51 | 1.02 | 3 |
| N | 48 |  | 48 |  | 6 |
| a | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| CCC | --- | . 004 | --- | 0.13 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | 48 SSOP | RC7100 |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
www.fairchildsemi.com
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7101

## Low Skew Buffers

100MHz SDRAM Clock Buffers

## Features

－ 18 skew controlled outputs
－Supports up to four SDRAM DIMMs
－Skew between any two outputs is less than 250 pS
－$I^{2} \mathrm{C}$ Serial Interface for programming options
－Multiple power and ground pins for noise reduction
－Single 3．3V power supply
－ 48 Pin SSOP package

## Applications

－SDRAM Clock Buffers for Intel＇s 440BX chip set

## Description

The RC7101 is a low voltage eighteen output clock buffer which supports 4 DIMMs．The skew between any two out－ puts is less than 250 pS and the buffers can be individually enabled or disabled by programming via the $\mathrm{I}^{2} \mathrm{C}$ serial inter－ face．The SDATA and SCLK serial inputs both have internal pull－up resistors．

An Output Enable（OE）pin is also provided so that all the outputs can be tri－stated when held low．This pin is normally high and has an internal pull－up resistor．

## Block Diagram



Rev．0．5．2

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :--- | :---: | :---: | :--- |
| BUF_IN | 11 | IN | Input for clock buffers |
| SDRAM0:3 | $4,5,8,9$ | OUT | SDRAM Byte 0 clock outputs |
| SDRAM4:7 | $13,14,17,18$ | OUT | SDRAM Byte 1 clock outputs |
| SDRAM8:11 | $31,32,35,36$ | OUT | SDRAM Byte 2 clock outputs |
| SDRAM12:15 | $40,41,44,45$ | OUT | SDRAM Byte 3 clock outputs |
| SDRAM16:17 | 21,28 | OUT | SDRAM clock outputs |
| OE | 38 | IN | Output enable which will tri-state all the outputs when held low |
| SDATA | 24 | I/O | Serial Data Line |
| SCLOCK | 25 | IN | Serial Clock input |
| VDD | $3,7,12,16,20$, <br> $29,33,37,42,46$ | Power | Power supply at $3.3 V$ for SDRAM buffers |
| VDD | 23 | Power | Power supply at $3.3 V$ for I ${ }^{2} \mathrm{C}$ circuit |
| VSS | $6,10,15,19,22$, <br> $27,30,34,39,43$ | Ground | Ground for SDRAM buffers |
| VSS | 26 | Ground | Ground for IC circuit |
| NC | $1,2,47,48$ | NC | No Connections. |

## Absolute Maximum Ratings

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | -0.5 |  | 5 | V |
| Input Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| Output Applied Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| Junction Temperature |  |  | 140 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range, and measured with respect to GND.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current, flowing into the device.

## Operating Conditions

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | 3.135 | 3.3 | 3.465 | V |
| Ambient Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$, Input low voltage |  | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$, Input high voltage |  | 2.0 |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{I}_{\text {IL }}$, Input low current (BUF_IN) |  |  |  | -25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$, Input high current (BUF_IN) |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$, Input low current OE, SDATA, SCLOCK) |  |  |  | -50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$, Input high current (OE, SDATA, SCLOCK) |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$, Output low voltag | $\mathrm{I}_{\mathrm{OL}}=23 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$, Output high voltage | $\mathrm{I}_{\mathrm{OH}}=-30 \mathrm{~mA}$ | 2.6 |  |  | V |
| $\mathrm{I}_{\text {OL }}$, Output low current | $\mathrm{V}_{\mathrm{OL}}=0.8 \mathrm{~V}$ | 40 |  |  | mA |
| $\mathrm{I}_{\mathrm{OH}}$, Output high current | $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ |  |  | -54 | mA |
| $\mathrm{I}_{\mathrm{DD}}$, Supply current | $\mathrm{f}=100 \mathrm{MHz}$ |  |  |  | mA |
| IDD, Supply current | $\mathrm{f}=66 \mathrm{MHz}$ |  |  |  | mA |
| $\mathrm{I}_{\mathrm{DD}}$, Supply current | $\mathrm{OE}=0$ |  |  |  | mA |
| $\mathrm{C}_{\text {IN }}$, Input capacitance |  |  |  | 5 | pF |
| $\mathrm{F}_{\text {IN }}$, Input frequency |  |  |  | 150 | MHz |

## Switching Characteristics

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{PD}}$, Propagation delay | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 5 | ns |
| $\mathrm{~T}_{\mathrm{R}}$, Rise time | 0.4 to 2.4 V | 0.5 |  | 1.5 | ns |
| $\mathrm{~T}_{\mathrm{F}}$, Fall time | 2.4 to 0.4 V | 0.5 |  | 1.5 | ns |
| $\mathrm{~T}_{\mathrm{D}}$, Duty cycle | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{EN}}$, Output enable time | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 8 | ns |
| $\mathrm{~T}_{\mathrm{DIS}}$, Output disable time | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 8 | ns |
| $\mathrm{~T}_{\mathrm{SK}}$, Skew | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ |  |  | 250 | ps |
| $\mathrm{Z}_{\mathrm{O}}$, Output impedance |  |  | 15 |  | $\Omega$ |

## Serial Data Interface

## Signaling Requirements for the $I^{2} \mathrm{C}$ Serial Port

To initiate communications with the serial port, a start bit is invoked. The start bit is defined as the SDATA line is brought low while the SCLOCK is held high. Once the start bit is initiated, valid data can then be sent. Data is considered to be valid when the clock goes to and remains in the high state.

The data can change when the clock goes low. To terminate the transmission, a stop bit is invoked. The stop bit occurs when the SDATA line goes from a low to a high state while the SCLOCK is held high. See Figure below.


The data transfer rate is $100 \mathrm{kbits} / \mathrm{s}$ in the standard mode and 400kbits/s in the fast mode. The serial protocol uses block writes only. Bytes are written with the lowest first and the highest last with the ability to stop after any complete byte
has been transferred. The clock driver is a slave/receiver only and is only capable of receiving data with the exception of sending acknowledgements. It is not capable of sending data.

## Byte writing sequence

The buffer is accessed when the slave address byte is received. Each byte of data is followed by an acknowledge bit. The address bit sequence is 1101001 followed by the

R/W\# bit (0). Bits are written with the Most Significant Bit (MSB) first. The MSB Bit is bit 7 and the LSB is bit 0 . The Byte writing sequence is as shown in the table below.

| Byte Sequence | Byte name | Bit sequence |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 | Slave address | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 2 | Command Code | X | X | X | X | X | X | X | X |
| 3 | Byte Count | X | X | X | X | X | X | X | X |
| 4 | Data Byte 0 | see table below |  |  |  |  |  |  |  |
| 5 | Data Byte 1 | see table below |  |  |  |  |  |  |  |
| 6 | Data Byte 2 | see table below |  |  |  |  |  |  |  |
| 7 | Data Byte 3 | X | X | X | X | X | X | X | X |
| 8 | Data Byte 4 | X | X | X | X | X | X | X | X |
| 9 | Data Byte 5 | X | X | X | X | X | X | X | X |
| 10 | Data Byte 6 | X | X | X | X | X | X | X | X |

## Data Bytes 0 to 2 Map

| Bit | Pin | Name | Description |
| :--- | :--- | :--- | :--- |

Data Byte 0: SDRAM Active/Inactive Register ( $1=$ enable, $0=$ disable)

| 7 | 18 | SDRAM7 | (ACTIVE/INACTIVE) |
| :--- | :--- | :--- | :--- |
| 6 | 17 | SDRAM6 | (ACTIVE/INACTIVE) |
| 5 | 14 | SDRAM5 | (ACTIVE/INACTIVE) |
| 4 | 13 | SDRAM4 | (ACTIVE/INACTIVE) |
| 3 | 9 | SDRAM3 | (ACTIVE/INACTIVE) |
| 2 | 8 | SDRAM2 | (ACTIVE/INACTIVE) |
| 1 | 5 | SDRAM1 | (ACTIVE/INACTIVE) |
| 0 | 4 | SDRAM0 | (ACTIVE/INACTIVE) |

Data Byte 1: SDRAM Active/Inactive Register ( $1=$ enable, $0=$ disable)

| 7 | 45 | SDRAM15 | (ACTIVE/INACTIVE) |
| :--- | :--- | :--- | :--- |
| 6 | 44 | SDRAM14 | (ACTIVE/INACTIVE) |
| 5 | 41 | SDRAM13 | (ACTIVE/INACTIVE) |
| 4 | 40 | SDRAM12 | (ACTIVE/INACTIVE) |
| 3 | 36 | SDRAM11 | (ACTIVE/INACTIVE) |
| 2 | 35 | SDRAM10 | (ACTIVE/INACTIVE) |
| 1 | 32 | SDRAM9 | (ACTIVE/INACTIVE) |
| 0 | 31 | SDRAM8 | (ACTIVE/INACTIVE) |
| Data Byte 2: SDRAM Active/Inactive Register (1 = enable, 0 = disable) |  |  |  |
| 7 | 28 | SDRAM17 | (ACTIVE/INACTIVE) |
| 6 | 21 | SDRAM16 | (ACTIVE/INACTIVE) |
| 5 |  | reserved | reserved |
| 4 |  | reserved | reserved |
| 3 |  | reserved | reserved |
| 2 |  | reserved | reserved |
| 1 |  | reserved | reserved |
| 0 |  | reserved | reserved |

## RC7101 $I^{2}$ C Interface Write Sequence



Note: Once the clock detects the start condition and its ADDRESS is matched, the clock chip will pull down the SDATA at every 8th bit. The 8 bit data from SDATA is latched into the Buffer Chip when the ACK is generated. This ACK signal will continue as long as STOP condition is detected The COMMAND CODE and BYTE COUNT is not used by the Buffer Chip.

## Application Circuit


*Each VDD pin should be separately decoupled with a 2.2 nF capacitor.

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 095 | . 110 | 2.41 | 2.79 |  |
| A1 | . 008 | . 016 | 0.20 | 0.41 |  |
| b | . 008 | . 0135 | 0.20 | 0.34 | 5 |
| c | . 005 | . 010 | 0.13 | 0.25 | 5 |
| D | . 620 | . 630 | 15.75 | 16.00 | 2, 4 |
| E | . 395 | . 420 | 10.03 | 10.67 |  |
| E1 | . 291 | . 299 | 7.39 | 7.59 | 2 |
| e | . 025 BSC |  | 0.64 BSC |  |  |
| L | . 020 | . 040 | 0.51 | 1.02 | 3 |
| N | 48 |  | 48 |  | 6 |
| a | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | --- | . 004 | --- | 0.13 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7101 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | 48 SSOP | RC7101 |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7102

## BX Spread Spectrum Frequency Synthesizer for Pentium II $^{\circledR}$

## Features

- Maximized EMI suppression using Fairchild's proprietary Spread Spectrum Technology
- Single chip system frequency synthesizer for Intel BX chip set
- Two copies of CPU output
- Six copies of PCI output
- One 48 MHz output for USB
- One 24 MHz output for SIO
- Two buffered reference outputs
- One IOAPIC output
- Fourteen SDRAM outputs provide support for 3 DIMMs
- Supports frequencies up to 150 MHz
- $\mathrm{I}^{2} \mathrm{C}$ interface for programming
- Power management control inputs
- Smooth CPU frequency switching from 66.8


## Description

The RC7102 was developed as a single chip device to meet the clocking needs of the Intel $\mathrm{BX}^{\mathrm{TM}}$ chipset. In addition to the typical outputs provided by standard $100 \mathrm{MHz} \mathrm{BX}{ }^{\mathrm{TM}}$ FTG's, the RC7102 adds a fourteen output buffer, supporting SDRAM DIMM modules in conjunction with the chipset.

Fairchild's proprietary spread spectrum frequency synthesis technique is a feature of the CPU and PCI outputs. When enabled, this feature reduces the peak EMI measurements by up to 10 dB .

## Block Diagram



Table 1. Mode Input Table

| Mode | Pin 17 | Pin 18 |
| :---: | :---: | :---: |
| 0 | CPU-STOP\# | PCI_STOP\# |
| 1 | SDRAM11 | SDRAM10 |

Table 2. Pin Selectable Frequency

| Input Address |  |  | CPU Outputs <br> $(\mathbf{M H z})$ | PCI Outputs <br> $(\mathbf{M H z})$ |
| :---: | :---: | :---: | :---: | :---: |
| FS2 | FS1 | FS0 |  | $33.3(\mathrm{CPU} / 3)$ |
| 1 | 1 | 1 | 133.3 | $44.4(\mathrm{CPU} / 3)$ |
| 1 | 1 | 0 | 112 | $37.3(\mathrm{CPU} / 3)$ |
| 1 | 0 | 1 | 103 | $34.3(\mathrm{CPU} / 3)$ |
| 1 | 0 | 0 | 66.8 | $33.4(\mathrm{CPU} / 2)$ |
| 0 | 1 | 1 | 63.3 | $41.7(\mathrm{CPU} / 2)$ |
| 0 | 1 | 0 | 8 | $37.5(\mathrm{CPU} / 2)$ |
| 0 | 0 | 1 | 75 | $41.3(\mathrm{CPU} / 3)$ |
| 0 | 0 | 0 | 124 |  |

## Pin Assignments

|  | 48 pin SSOP |  |  |
| :---: | :---: | :---: | :---: |
| VDDQ3 | 1 | 48 | $\square$ VDDQ2 |
| REF0 | 2 | 47 | $\square$ IOAPIC |
| GND | $3 \bigcirc$ | 46 | $\square \mathrm{REF} 1 / \mathrm{FS} 2$ |
| X1 | 4 | 45 | $\square$ GND |
| X2 | 5 | 44 | $\square$ CPU0 |
| VDDQ3 | 6 | 43 | $\square \mathrm{CPU1}$ |
| PCI_F/MODE | 7 | 42 | $\square$ VDDQ2 |
| PCI1 | 8 | 41 | $\square$ SDRAM13 |
| GND | 9 | 40 | $\square$ SDRAM12 |
| PCI2 $\square$ | 10 | 39 | $\square$ GND |
| PCl3 $\square$ | 11 | 38 | $\square$ SDRAM0 |
| PCI4 $\square$ | 12 | 37 | $\square$ SDRAM1 |
| PCI5 | 13 | 36 | $\square$ VDDQ3 |
| VDDQ3 | 14 | 35 | $\square$ SDRAM2 |
| SDRAMIN | 15 | 34 | $\square$ SDRAM3 |
| GND $\square$ | 16 | 33 | $\square$ GND |
| CPU_STOP\#/SDRAM11 | 17 | 32 | $\square$ SDRAM4 |
| PCI_STOP\#/SDRAM10 | 18 | 31 | $\square$ SDRAM5 |
| VDDQ3 | 19 | 30 | $\square$ VDDQ3 |
| SDRAM9 $\square$ | 20 | 29 | $\square$ SDRAM6 |
| SDRAM8 $\square$ | 21 | 28 | $\square$ SDRAM7 |
| GND | 22 | 27 | $\square$ VDDQ3 |
| ${ }^{2} \mathrm{C} \mathrm{C}\{$ SDATA $\square$ | 23 | 26 | $\square 48 \mathrm{MHz} / \mathrm{FS} 0$ |
| $1{ }^{2} \mathrm{C}$ ( SCLK $\square$ | 24 | 25 | $\square 24 \mathrm{MHz} / \mathrm{FS} 1$ |

## Pin Assignments

| Pin Name | Pin Number | Type | Pin Function Description |
| :---: | :---: | :---: | :---: |
| CPU0:1 | 43, 44 | OUT | CPU Outputs: The CPU clock outputs are controlled by the CLK_STOP\# control pin. |
| PCI1 :5 | 8, 10, 11, 12, 13 | OUT | PCI Clock Outputs 1 through 5: These five PCI clock outputs are controlled by the PCI_STOP\# control pin. |
| MODE/PCI_F | 7 | IN/OUT | Fixed PCI Clock Output: Frequency is set by the FS0:2 inputs or through serial input interface. (see Tables 2 and 6) This output is not affected by the PCI_STOP\# input. Upon power-up MODE input will be latched, which will enable or disable SDRAM10 and SDRAM11. (see Tables 1 and 2) |
| CPU_STOP\#/ SDRAM11 | 17 | IN/OUT | CPU_STOP Input: When brought low, the CPU clock outputs are stopped low after completing a full clock cycle. |
| IOAPIC | 47 | OUT | IOAPIC Clock Output: Provides 14.318 MHz fixed frequency. The output voltage swing is controlled by VDDQ2.. |
| 48MHz/FS0 | 26 | IN/OUT | 48MHz Output: 48MHz is provided in normal operation. In standard systems, this output can be used as the reference for the Universal Serial Bus. Upon power-up FSO input will be latched, which will set clock frequencies as described in Table 2. |
| 24MHz/FS1 | 25 | IN/OUT | $\mathbf{2 4 M H z}$ Output: 24 MHz is provided in normal operation. In standard systems, this output can be used as the clock input for a Super I/O chip. Upon power-up FS1 input will be latched, which will set clock frequencies as described in Table 2. |
| REF1/FS2 | 46 | IN/OUT | I/O Dual Function REF1 and FS2 pin: Upon power-up, FS2 input will be latched which will set clock frequencies as described in Table 2. When an output, this pin provides a fixed clock signal equal in frequency to the reference signal provided at the X1/X2 pins. |
| REF0 | 2 | OUT | REFO output, this pin provides a fixed clock signal equal in frequency to the reference signal provided at the $\mathrm{X} 1 / \mathrm{X} 2$ pins. |
| SDRAMIN | 15 | IN | Buffered Input Pin: The signal provided to this input pin is buffered to 14 outputs (SDRAM0:13). |
| SDRAM0:13 | $\begin{gathered} 38,37,35,34, \\ 32,31,29,28, \\ 21,20,18,17, \\ 40,41 \end{gathered}$ | OUT | Buffered Outputs: These fourteen dedicated outputs provide copies of the signal provided at the SDRAMIN input. The swing is set by VDDQ3, and if the CPU clock is used to drive the SDRAMIN then they are deactivated when CPU_STOP\# input is set low. |
| SCLK | 24 | IN | Clock pin for $\mathrm{I}^{2} \mathrm{C}$ Circuitry. |
| SDATA | 23 | IN/OUT | Data pin for $I^{2} \mathrm{C}$ Circuitry. |
| X1 | 4 | IN | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It can be used as an external 14.318 MHz crystal connection or as an external reference frequency input. |
| PCI_STOP\#/ SDRAM10 | 18 | IN/OUT | SDRAM10 or PCI_STOP\# Pin: Function determined by MODE pin. The PCI_STOP\# input enables the PCI 1:5 outputs when high and causes them to remain at logic 0 when low. |
| X2 | 5 | IN | Crystal Connection: An input connection for an external 14.318 MHz crystal. If using an external reference, this pin must be left unconnected. |
| VDDQ3 | $\begin{gathered} 1,6,14,19,27, \\ 30,36 \end{gathered}$ | POWER | Power Connection: Power supply for core logic, PLL circuitry, SDRAM outputs, PCI outputs, reference outputs, 48 MHz output, and 24 MHz output. Connect to 3.3 V supply |

Pin Assignments (continued)

| Pin Name | Pin Number | Type | Pin Function Description |
| :--- | :---: | :---: | :--- |
| VDDQ2 | 42,48 | POWER | Power Connection: Power supply for IOAPIC, CPU_F, and <br> CPU1 output buffers. Connect to 2.5V. |
| GND | $3,9,16,22,33$, <br> 39,45 | GROUND | Ground Connections: Connect all ground pins to the common <br> system ground plane. |

## Absolute Maximum Ratings ${ }^{1}$

(beyond which the device will be damaged)

| Symbol | Parameter | Rating | Unit |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IN}}$ | Voltage on any pin with respect to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{ESD}_{\text {PROT }}$ | Input ESD Protection | $2(\mathrm{~min})$ | kV |

Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDDQ} 3=3.3 \mathrm{~V} \pm 5 \%$; VDDQ2 $=2.5 \mathrm{~V} \pm 5 \%$

| Parameter |  |  | Min. | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD}}$ | 3.3V Supply Current |  |  | TBD |  | mA | CPU0:1 $=100 \mathrm{Mhz}$ <br> Outputs Loaded ${ }^{1}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | 2.5 V Supply Current |  |  | TBD |  | mA | CPU0:1 = 100Mhz Outputs Loaded ${ }^{1}$ |
| Logic Inputs |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | GND - 3 |  | 0.8 | V |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | VDD +3 | V |  |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current ${ }^{2}$ |  |  |  | -25 | $\mu \mathrm{A}$ |  |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current ${ }^{2}$ |  |  |  | 10 | $\mu \mathrm{A}$ |  |
| Clock Outputs |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  |  |  | 0.4 | V | $\mathrm{I}_{\mathrm{LL}}=1 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage |  | 2.4 |  |  | V | $\mathrm{I}_{\mathrm{OH}}=1 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | CPU0:1, IOAPIC | 2.0 |  |  | V | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ |
| l OL | Output Low Current: | CPU0:1 | 27 |  | 93 | mA | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ |
|  |  | IOAPIC | 27 |  | 93 | mA | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ |
|  |  | PCI_F, PCI1:5 | 26.5 |  | 139 | mA | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ |
|  |  | SDRAM0:13 | 55 |  | 152 | mA | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ |
|  |  | REF0:1 | 25 |  | 76 | mA | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ |
|  |  | 48 MHz | 25 |  | 76 | mA | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ |
|  |  | 24 Mhz | 25 |  | 76 | mA | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ |
| ${ }^{\text {OH }}$ | Output High Current | CPU_F, CPU1 | -101 |  | -26 | mA | $\mathrm{V}_{\mathrm{OH}}=1.2 \mathrm{~V}$ |
|  |  | IOAPIC | -101 |  | -26 | mA | $\mathrm{V}_{\mathrm{OH}}=1.2 \mathrm{~V}$ |
|  |  | PCI_F, PCI1:5 | -189 |  | -31 | mA | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ |
|  |  | SDRAM0:13 | -188 |  | -50 | mA | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ |
|  |  | REF0:1 | -94 |  | -27 | mA | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ |
|  |  | 48 MHz | -94 |  | -27 | mA | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ |
|  |  | 24 MHz | -94 |  | -27 | mA | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ |
| Crystal Oscillator |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | X1 Input threshold Voltage (Note 3) |  |  | 1.65 |  | V | VDDQ3 $=3.3 \mathrm{~V}$ |
| $\mathrm{C}_{\text {IN,X1 }}$ | X1 Input Capacitance (Note 5) |  |  | 18 |  | pF | Pin X2 unconnected |

## Pin Capacitance/Inductance

| $\mathrm{C}_{\mathbb{I}}$ | Input Pin Capacitance |  |  | 5 | pF | Except X1 and X2 |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance |  |  | 6 | pF |  |
| $\mathrm{L}_{\mathrm{IN}}$ | Input Pin Inductance |  |  | 7 | nH |  |

## Notes:

1. All clock outputs loaded with $6 " 60$ ohm traces with 22 pF capacitors.
2. RC7102 logic inputs have internal pull-up devices (pull-ups not full CMOS level).
3. X 1 input threshold voltage (typical) is VDD/2.
4. The RC7102 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF ; this includes typical stray capacitance of short PCB traces to crystal.
5. X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDDQ} 3=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDQ} 2=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{f} \mathrm{XTL}=14.31818 \mathrm{MHz}$
AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled.
CPU Clock Outputs, CPU0:1 (Lump Capacitance Test Load = 20pF)

| Parameter |  | CPU = 66.6MHz |  |  | CPU = 100MHz |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{P}}$ | Period | 15 |  | 15.5 | 10 |  | 10.5 | ns | Measured on rising edge at 1.25. |
| $\mathrm{t}_{\mathrm{H}}$ | High Time | 5.2 |  |  | 3.0 |  |  | ns | Duration of clock cycle above 2.0V. |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time | 5.0 |  |  | 2.8 |  |  | ns | Duration of clock cycle below 0.4 V . |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 1 |  | 4 | 1 |  | 4 | V/ns | Measured from 0.4V to 2.0V. |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 1 |  | 4 | 1 |  | 4 | V/ns | Measured from 2.0V to 0.4V. |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | 45 |  | 55 | \% | Measured on rising and falling edge at 1.25 V . |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle-to-Cycle |  |  | 250 |  |  | 250 | ps | Measured on rising edge at 1.25 V . Maximum difference of cycle time between two adjacent cycles. |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 175 |  |  | 175 | ps | Measured on rising edge at 1.25V. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 |  |  | 3 | ms | Assumes full supply voltage reached within 1 ms from powerup. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  |  | 20 |  | ohm | Average value during switching transition. Used for determining series termination value. |

PCI Clock Outputs, PCI_F and PCI_1:5 (Lump Capacitance Test Load = 30pF)

| Parameter |  | $\begin{gathered} \hline C P U=66.6 / \\ 100 \mathrm{MHz} \end{gathered}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{P}}$ | Period | 30 |  |  | ns | Measured on rising edge at 1.5V. |
| $t_{H}$ | High Time | 12.0 |  |  | ns | Duration of clock cycle above 2.4 V . |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time | 12.0 |  |  | ns | Duration of clock cycle below 0.4 V . |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 1 |  | 4 | V/ns | Measured from 0.4 V to 2.4 V . |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 1 |  | 4 | $\mathrm{V} / \mathrm{ns}$ | Measured from 2.4V to 0.4V. |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured on rising and falling edge at 1.5V. |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle-to-Cycle |  |  | 500 | ps | Measured on rising edge at 1.5 V . Maximum difference of cycle time between two adjacent cycles. |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 500 | ps | Measured on rising edge at 1.5 V . |
| to | CPU to PCI Clock Skew | 1.5 |  | 4.0 | ns | Covers all CPU/PCI outputs. Measured on rising edge at 1.5 V . CPU leads PCI output. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  |  | ms | Assumes full supply voltage reached within 1 ms from power-up. |

PCI Clock Outputs, PCI_F and PCI_1:5 (Lump Capacitance Test Load = 30pF) (continued)

|  |  | CPU = 66.6/ <br> 100MHz |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
|  |  | Typ. | Max. |  | Test Condition/Comments |

IOAPIC Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ )

| Parameter |  | $\begin{gathered} \hline \mathrm{CPU}=66.6 / \\ 100 \mathrm{MHz} \end{gathered}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual |  | .381 |  | MHz | Frequency generated by crystal oscillator. |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 1 |  | 4 | V/ns | Measured from 0.4 V to 2.0 V . |
| $t_{F}$ | Output Fall Edge Rate | 1 |  | 4 | V/ns | Measured from 2.0V to 0.4V. |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured on rising and falling edge at 1.25V. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 1.5 | ms | Assumes full supply voltage reached within 1 ms from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 15 |  | ohm | Average value during switching transition. Used for determining series termination value. |

REF0:1 Clock Output (Lump Capacitance Test Load = 20pF)

| Parameter |  | $\begin{gathered} \hline C P U=66.6 / \\ 100 \mathrm{MHz} \end{gathered}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual |  | 4.3818 |  | MHz | Frequency generated by crystal oscillator. |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 0.5 |  | 2 | V/ns | Measured from 0.4V to 2.4V. |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 0.5 |  | 2 | V/ns | Measured from 2.4V to 0.4V. |
| $t_{D}$ | Duty Cycle | 45\% |  | 55 | \% | Measured on rising and falling edge at 1.5 V . |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 | ms | Assumes full supply voltage reached within 1 ms from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 40 |  | ohm | Average value during switching transition. Used for determining series termination value. |

48MHz Clock Output (Lump Capacitance Test Load = 20pF)

| Parameter |  | CPU $=66.6 \mathrm{MHz}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual | 48.008 |  |  | MHz | Determined by PLL divider ratio (see $\mathrm{n} / \mathrm{m}$ below). |
| $\mathrm{f}_{\mathrm{D}}$ | Deviation from 48MHz | +167 |  |  | ppm | (48.008-48)/48 |
| $\mathrm{m} / \mathrm{n}$ | PLL Ratio | 57/17 |  |  |  | $(14.31818 \mathrm{MHz} \times 57 / 17=48.008 \mathrm{MHz})$ |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 0.5 |  | 2 | V/ns | Measured from 0.4 V to 2.4 V . |
| $t_{\text {F }}$ | Output Fall Edge Rate | 0.5 |  | 2 | V/ns | Measured from 2.4 V to 0.4 V . |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45\% |  | 55 | \% | Measured on rising and falling edge at 1.5V. |

48MHz Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ ) (continued)

| Parameter | CPU = 66.6MHz |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
|  | Min. | Typ. | Max. |  | Test Condition/Comments |  |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization <br> from Power-up <br> (cold start) |  |  | 3 | ms | Assumes full supply voltage reached within 1ms <br> from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 40 |  | ohm | Average value during switching transition. Used for <br> determining series termination value. |

## 24MHz Clock Output (Lump Capacitance Test Load $=20 \mathrm{pF}$ )

| Parameter |  | CPU $=66.6 \mathrm{MHz}$ |  |  | Units$\mathrm{MHz}$ | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual |  | 4.004 |  |  | Determined by PLL divider ratio (see $\mathrm{n} / \mathrm{m}$ below). |
| $\mathrm{f}_{\mathrm{D}}$ | Deviation from 24MHz |  | +167 |  | ppm | (24.004-24)/24 |
| $\mathrm{m} / \mathrm{n}$ | PLL Ratio |  | 57/34 |  |  | (14.31818MHz x $57 / 34=24.004 \mathrm{MHz})$ |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 0.5 |  | 2 | V/ns | Measured from 0.4 V to 2.4 V . |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 0.5 |  | 2 | V/ns | Measured from 2.4 V to 0.4 V . |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45\% |  | 55 | \% | Measured on rising and falling edge at 1.5V. |
| $\mathrm{f}_{\mathrm{ST}}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 | ms | Assumes full supply voltage reached within 1 ms from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 40 |  | ohm | Average value during switching transition. Used for determining series termination value. |

SDRAM Clock Outputs, SDRAM0:13 (Lump Capacitance Test Load =30pF)

| Parameter |  | Min. | Typ. | Max. | Units | Test Conditions/Comments |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{f}_{\mathrm{IN}}$ | Input Frequency | 0 |  | 150 | MHz |  |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | 0.5 |  | 1.33 | nS | Measured from 0.4V to 2.4V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | 0.5 |  | 1.33 | nS | Measured from 2.4V to 0.4V |
| $\mathrm{t}_{\mathrm{SR}}$ | Output Skew, Rising Edge |  |  | 250 | pS |  |
| $\mathrm{t}_{\mathrm{SF}}$ | Output Skew, Falling Edge |  |  | 250 | pS |  |
| $\mathrm{t}_{\mathrm{EN}}$ | Output Enable Time | 1.0 |  | 8.0 | nS |  |
| $\mathrm{t}_{\mathrm{DIS}}$ | Output Disable Time | 1.0 |  | 8.0 | nS |  |
| $\mathrm{t}_{\mathrm{PR}}$ | Rising Edge Propagation Delay | 1.0 |  | 5.0 | nS |  |
| $\mathrm{t}_{\mathrm{PF}}$ | Falling Edge Propagation Delay | 1.0 |  | 5.0 | nS |  |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | $\%$ | Measured at 1.5 V |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance |  | 15 |  | $\Omega$ |  |

## Functional Description

## I/O Pin Operation

Pins 7, 17, 18, 25, 26, 46 are dual purpose 1/O pins. Upon power up these pins act as logic inputs, allowing the determination of assigned device functions. A short time after power up, the logic state of each pin is latched and the pins become clock outputs. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10k ohm "strapping" resistor is connected between the 1/O pin and ground or VDD. Connection to ground sets a latch to " 0 ", connection to VDD sets a latch to "1". Figure 1 and Figure 2 show two suggested methods for strapping resistor connections.

Upon RC7102 power up, the first 2 ms of operation is used for input logic selection. During this period, the six I/O $\operatorname{pins}(7,17,18,25,26,46)$ are tristated, allowing the output strapping resistor on the $1 / \mathrm{O}$ pins to pull the pin and their associated capacitive clock load to either a logic high or low state. At the end of the 2 ms period, the established logic " 0 " or " 1 " condition of the $1 / \mathrm{O}$ pin is latched. Next the output
buffer is enabled which converts the $1 / \mathrm{O}$ pins into operating clock outputs. The 2 ms timer is started when VDD reaches 2.0 V . The input bits can only be reset by turning VDD off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of clock output is $<40$ ohms (nominal) which is minimally affected by the 10 k ohm strap to ground or VDD. As with the series termination resistor, the output strapping resistor should be placed as close to the $1 / O$ pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or VDD should be kept less than two inches in length to prevent system noise coupling during input logic sampling.

When the clock outputs are enabled following the 2 ms input period, the specified output frequency is delivered on the pin, assuming that VDD has stabilized. If VDD has not yet reached full value, output frequency initially may be below target but will increase to target once VDD voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled.

Figure 1. Input Logic Selection through Resistor Load Option


Figure 2. Input Logic Selection through Jumper Option

## Serial Data Interface

The RC7102 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the RC7102 initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is writeonly (to the clock chip) and is the dedicated function of
device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. Table 3 summarizes the control functions of the serial data interface.

Table 3. Serial Data Interface Control Functions Summary

| Control Function | Description | Common Applications |
| :--- | :--- | :--- |
| Clock Output Disable | Any individual clock output(s) can be <br> disabled. Disabled outputs are actively <br> held low. | Unused outputs are disabled to reduce <br> EMI and system power. Examples are <br> clock outputs to unused PCI slots. |
| CPU Clock Frequency <br> Selection | Provides CPU/PCI frequency selections <br> through software. Frequency is changed <br> in a smooth and controlled fashion. | For alternate microprocessors and power <br> management options. Smooth frequency <br> transition allows CPU frequency change <br> under normal system operation. |
| Spread Spectrum <br> Enabling | Enables or disables spread spectrum <br> clocking. | For EMI reduction. |
| Output Tristate | Puts clock output into a high impedance <br> state. | Production PCB testing. |
| Reserved) | Reserved function for future device <br> revision or production device testing. | No user application. Register bit must be <br> written as 0. |
| Test Mode | All clock outputs toggle in relation to X1 <br> input, internal PLL is bypassed. Refer to <br> Table 7. | Production PCB Testing |

## Signaling Requirements for the $I^{2} \mathrm{C}$ Serial Port

To initiate communications with the serial port, a start bit is invoked. The start bit is defined as the SDATA line is brought low while the SCLOCK is held high. Once the start bit is initiated, valid data can then be sent. Data is considered to be valid when the clock goes to and remains in the high state. The
data can change when the clock goes low. To terminate the transmission, a stop bit is invoked. The stop bit occurs when the SDATA line goes from a low to a high state while the SCLOCK is held high. See Figure below.

## RC7104 $I^{2}$ C Interface Write Sequence Example



Note: Once the clock detects the start condition and its ADDRESS is matched, the clock chip will pull down the SDATA at every 8th bit. The 8 bit data from SDATA is latched into the Buffer Chip when the ACK is generated. This ACK signal will continue as long as STOP condition is detected The COMMAND CODE and BYTE COUNT is not used by the Buffer Chip.

## Operation

Data is written to the RC7102 in eleven bytes of eight bits each. Bytes are written in the order shown in Table 4.
Table 4. Byte Writing Sequence

| Byte <br> Sequence | Byte <br> Name | Bit <br> Sequence | Byte Description |
| :---: | :---: | :---: | :---: |
| 1 | Slave Address | 11010010 | Commands the RC7102 to accept the bits in Data Bytes 0-6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the RC7102 is 11010010 . Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2 | Command Code | Don't Care | Unused by the RC7102, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 3 | Byte Count | Don't Care | Unused by the RC7102, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 4 | Data Byte 0 | Refer to <br> Table 6 | The data bits in Data Bytes 0-7 set internal RC7102 registers that control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010 , as noted above. For description of bit control functions, refer to Table 5, Data Byte Serial Configuration Map. |
| 5 | Data Byte 1 |  |  |
| 6 | Data Byte 2 |  |  |
| 7 | Data Byte 3 |  |  |
| 8 | Data Byte 4 |  |  |
| 9 | Data Byte 5 |  |  |

## Writing Data Bytes

Each bit in Data Bytes 0-5 control a particular device function except for the "reserved" bits which must be written as a logic 0 . Bits are written MSB (most significant bit) first, which is bit 7 . Table 5 gives the bit formats for registers located in Data Bytes 0-5.

Table 6 details additional frequency selections that are available through the serial data interface.

Table 7 details the select functions for Byte 0 , bits 1 and 0 .

Table 5. Data Bytes 0-5 Serial Configuration Map

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |
| Data Byte 0 |  |  |  |  |  |  |
| 7 | - | CPU and PCl | Spread Amount - Must equal 1 for Down Spread | $\pm 0.25$ | $\pm 0.5$ | 0 |
| 6 | - | - | SEL_2 | See | le 6 | 0 |
| 5 | - | - | SEL_1 | See | be 6 | 0 |
| 4 | - | - | SEL_0 | See | le 6 | 0 |
| 3 | - | - | Hardware/Software Frequency Select | Hardware | Software | 0 |
| 2 | - | CPU and PCI | Spread Type | Center | Down | 0 |
| 1 | $\begin{gathered} \hline 7,8,10,11, \\ 12,13,43,44 \end{gathered}$ | $\begin{gathered} \text { CPU and } \\ \text { PCI } \end{gathered}$ | Spread Spectrum Clock | Normal | Spread | 0 |
| 0 | All Clocks | All Clocks | Clock Output Tristate | Active | Tristate | 0 |

## Data Byte 1

| 7 | - | - | (Reserved) | - | - | 1 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | - | - | (Reserved) | - | - | 1 |
| 5 | - | - | (Reserved) | - | - | 1 |
| 4 | - | - | Test Mode | see Table 7 |  | 1 |
| 3 | 40 | SDRAM12 | Clock Output Disable | Low | Active | 1 |
| 2 | 41 | SDRAM13 | Clock Output Disable | Low | Active | 1 |
| 1 | 43 | CPU1 | Clock Output Disable | Low | Active | 1 |
| 0 | 44 | CPU0 | Clock Output Disable | Low | Active | 1 |

## Data Byte 2

| 7 | - | - | (Reserved) | - | - | 1 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | 7 | PCI_F | Clock Output Disable | Low | Active | 1 |
| 5 | - | - | (Reserved) | - | - | 1 |
| 4 | 13 | PCI5 | Clock Output Disable | Low | Active | 1 |
| 3 | 12 | PCI4 | Clock Output Disable | Low | Active | 1 |
| 2 | 11 | PCl3 | Clock Output Disable | Low | Active | 1 |
| 1 | 10 | PCI2 | Clock Output Disable | Low | Active | 1 |
| 0 | 8 | PCI1 | Clock Output Disable | Low | Active | 1 |

Table 5. Data Bytes 0-5 Serial Configuration Map (continued)

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |
| Data Byte 3 |  |  |  |  |  |  |
| 7 | - | - | (Reserved) | - | - | 1 |
| 6 | - | - | (Reserved) | - | - | 1 |
| 5 | 26 | 48Mhz | Clock Output Disable | Low | Active | 1 |
| 4 | 25 | 24MHz | Clock Output Disable | Low | Active | 1 |
| 3 | - | - | (Reserved) | - | - | 1 |
| 2 | 21, 20, 18, 17 | SDRAM8:11 | Clock Output Disable (SDRAM 10,11 only when $\mathrm{MODE}=1$ ) | Low | Active | 1 |
| 1 | 32, 31, 29, 28 | SDRAM4:7 | Clock Output Disable | Low | Active | 1 |
| 0 | 38, 37, 35, 34 | SDRAM0:3 | Clock Output Disable | Low | Active | 1 |
| Data Byte 4 |  |  |  |  |  |  |
| 7 | - | - | (Reserved) | - | - | 1 |
| 6 | - | - | (Reserved) | - | - | 1 |
| 5 | - | - | (Reserved) | - | - | 1 |
| 4 | - | - | (Reserved) | - | - | 1 |
| 3 | - | - | (Reserved) | - | - | 1 |
| 2 | - | - | (Reserved) | - | - | 1 |
| 1 | - | - | (Reserved) | - | - | 1 |
| 0 | - | - | (Reserved) | - | - | 1 |
| Data Byte 5 |  |  |  |  |  |  |
| 7 | - | - | (Reserved) | - | - | 1 |
| 6 | - | - | (Reserved) | - | - | 1 |
| 5 | - | - | (Reserved) | - | - | 1 |
| 4 | 47 | IOAPIC | Clock Output Disable | Low | Active | 1 |
| 3 | - | - | (Reserved) | - | - | 1 |
| 2 | - | - | (Reserved) | - | - | 1 |
| 1 | 46 | REF1 | Clock Output Disable | Low | Active | 1 |
| 0 | 2 | REF0 | Clock Output Disable | Low | Active | 1 |

Table 6. Additional Frequency Selections through Serial Data Interface Data Bytes

| Dnput Conditions |  |  | Output Frequency |  |
| :---: | :---: | :---: | :---: | :---: |
| Data Byte 0, Bit 3 = 1 |  |  |  | CPU, SDRAM <br> Clocks (MHz) |
| Bit 6 <br> SEL_2 | Bit 5 5 Clocks <br> SEL_1 | Bit 4 <br> (MHz) |  |  |
| 1 | 1 | 1 | 100.2 | 33.4 |
| 1 | 1 | 0 | 133.3 | 44.4 |
| 1 | 0 | 1 | 112 | 37.3 |
| 1 | 0 | 0 | 103 | 34.3 |
| 0 | 1 | 1 | 66.8 | 33.4 |
| 0 | 1 | 0 | 83.3 | 41.65 |
| 0 | 0 | 1 | 75 | 37.5 |
| 0 | 0 | 0 | 124 | 41.3 |

Table 7. Test Mode

|  | Input Conditions | Output Frequency |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Data Byte 1 |  |  |  |  |  |
| Function | Bit 4 | CPU0:1 | PCI_F, PCI1:5 | REF, IOAPIC | $\mathbf{4 8 M H z}$ | $\mathbf{2 4 M H z}$ |
| Normal <br> Operation | 1 | Note 1 | Note 1 | 14.318 MHz | 48 MHz | 24 MHz |
| Test Mode | 0 | $\mathrm{X} 1 / 2$ | CPU/2 or 3 | X 1 | $\mathrm{X} 1 / 2$ | $\mathrm{X} 1 / 4$ |

Note 1: CPU and PCI frequency selections are listed in Table 2 and Table 6.

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .095 | .110 | 2.41 | 2.79 |  |
| A1 | .008 | .016 | 0.20 | 0.41 |  |
| b | .008 | .0135 | 0.20 | 0.34 | 5 |
| c | .005 | .010 | 0.13 | 0.25 | 5 |
| D | .620 | .630 | 15.75 | 16.00 | 2,4 |
| E | .395 | .420 | 10.03 | 10.67 |  |
| E1 | .291 | .299 | 7.39 | 7.59 | 2 |
| e | .025 | BSC | 0.64 |  | BSC |
| L | .020 | .040 | 0.51 | 1.02 | 3 |
| N | 48 |  |  | 48 |  |
| a | $0^{\circ}$ |  | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |
| ccc | --- | .004 | --- | 0.13 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7102 |  |  | 48 SSOP | RC7102 |

DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7104

## 100MHz Spread Spectrum Motherboard Clock

## Features

- Employs Fairchild's proprietary Spread Spectrum Technology
- Reduces measured EMI by as much as 10 dB
- $\mathrm{I}^{2} \mathrm{C}$ programmable
- Two skew-controlled copies of CPU clock
- SEL100/66\# selects CPU frequency ( 100 or 66.8 MHz )
- Overclocking up to 133 MHz
- Seven copies of PCI clock (synchronous w/CPU clock)
- One copy of 14.31818 MHz IOAPIC clock
- One copy of 48 MHz USB clock
- 24 or 48 MHz clock is determined by resistor straps on power up
- One copy of 14.31818 MHz REF clock


## Description

The RC7104 is a clock synthesizer for Pentium II based motherboard systems. The CPU output frequency can be "over driven" through a command to the serial I ${ }^{2} \mathrm{C}$ interface.

## Block Diagram

Table 1. Pin Selectable Frequency

| SEL100/66 | $\mathbf{C P U ( 0 : 1 )}$ | $\mathbf{P C I}$ |
| :---: | :---: | :---: |
| 1 | 100 MHz | 33.3 MHz |
| 0 | 66.8 MHz | 33.4 MHz |

## Pin Assignments



| Pin \# | Pin Name | Pin \# | Pin Name | Pin \# | Pin Name | Pin \# | Pin Name |
| :---: | :--- | :--- | :--- | :---: | :--- | :---: | :--- |
| 1 | X1 | 8 | PCI4 | 15 | GND48 | 22 | CPU0 |
| 2 | X2 | 9 | VDDPCI | 16 | SEL100/66\# | 23 | VDDCPU |
| 3 | GNDPCI | 10 | PCI5 | 17 | SCLOCK | 24 | IOAPIC |
| 4 | PCIF | 11 | PCI6 | 18 | SDATA | 25 | VDDAPIC |
| 5 | PCI1 | 12 | VDD48 | 19 | GNDCPU | 26 | VDDREF |
| 6 | PCI2 | 13 | $48 M H z$ | 20 | VDDCORE1 | 27 | REF/SEL48\# |
| 7 | PCI3 | 14 | $24 / 48 \mathrm{MHz}$ | 21 | CPU1 | 28 | GNDREF |

## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :---: | :---: | :---: | :---: |
| CPU0:1 | 22, 21 | OUT | CPU Clock Outputs 0 through 1: These two CPU clocks run at a frequency set by SEL100/66\# and the $\mathrm{I}^{2} \mathrm{C}$ bus. |
| PCI_F PCI1:6 | $\underset{11}{4,5,6,7,8,10,}$ | OUT | PCI Bus Clock Outputs 1 through 6 and PCI_F: These seven PCI clock outputs run synchronously to the CPU clock. |
| IOAPIC | 24 | OUT | I/O APIC Clock Output: Provides 14.318MHz fixed frequency. |
| 48 MHz | 13 | OUT | 48MHz Output: Fixed 48MHz USB clock. |
| 24/48MHz | 14 | OUT | 24MHz or 48 MHz Output: Frequency is set by the state of pin 27 on power up. |
| REF/SEL48\# | 27 | IN/OUT | I/O Dual Function REF and SEL48\# pin: Upon power-up, the state of SEL48\# is latched. The initial state is set by either a 10 K resistor to GND or to VDD. A 10K resistor to GND causes pin 14 to output 48 MHz . If the pin is strapped to VDD, pin 14 will output 24 MHz . After 2 ms , the pin becomes a high drive output that produces a copy of 14.318 MHz . |
| SEL100/66\# | 16 | IN | Frequency Selection Input: Selects CPU clock frequency as shown in Table 1. |
| SDATA | 18 | IN/OUT | $1^{2} \mathrm{C}$ Data Pin: Data should be presented to this input as described in the $I^{2} \mathrm{C}$ section of this data sheet. Internal 250K ohm pull-up resistor. |
| SCLOCK | 17 | IN | $I^{2} \mathrm{C}$ clock Pin: The $I^{2} \mathrm{C}$ Data clock should be presented to this input as described in the $I^{2} \mathrm{C}$ section of this data sheet. |
| X1 | 1 | IN | Crystal Connection or External Reference Frequency Input: Connect to either a 14.318 MHz crystal or other reference signal |
| X2 | 2 | IN | Crystal Connection: An input connection for an external 14.318 MHz crystal. If using an external reference, this pin must be left unconnected. |
| VDDCORE1 | 20 | POWER | Power Connection: Power supply for core logic and PLL circuitry. Connect to 3.3 V supply. |
| VDDPCI | 9 | POWER | Power Connection: Power supply for PCI_F and PCI1:6. Connect to 3.3 V supply. |
| VDDAPIC | 25 | POWER | Power Connection: Power supply for IOAPIC output buffer. Connect to 2.5 V supply. |
| VDDCPU | 23 | POWER | Power Connection: Power supply for CPU0:1 output buffers. Connect to 2.5 V supply. |
| VDD48 | 12 | POWER | Power Connection: Power supply for 48MHz USB clock. Connect to 3.3 V supply. |
| VDDREF | 26 | POWER | Power Connection: Power supply for 14.318 MHz ISA clock. Connect to 3.3 V supply. |
| GNDPCI, GND48, GNDCPU, GNDREF | 3, 15, 19, 28 | GROUND | Ground Connections: Connect all ground pins to the common system ground plane. |

## Absolute Maximum Ratings

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions
above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Symbol | Parameter | Rating | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IN}}$ | Voltage on any pin with respect to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{ESD}}$ | Input ESD Protection | $2(\min )$ | kV |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDDREF}=\mathrm{VDDPCI}=\mathrm{VDD} 48 \mathrm{MHz}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDAPIC}=\mathrm{VDDCPU}=2.5 \mathrm{~V} \pm 5 \%$

| Parameter |  | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Combined 3.3V Supply Current | CPUCLK $=100 \mathrm{MHz}$ Outputs Loaded ${ }^{11}$ |  |  |  | mA |
| Logic inputs |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | GND -. 3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | VDD+. 3 | V |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current ${ }^{2}$ |  |  |  | -25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current ${ }^{2}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LI }}$ | Input Low Current (SEL100/66\#) |  |  |  | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current (SEL100/66\#) |  |  |  | +5 | $\mu \mathrm{A}$ |
| Clock Outputs |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.4 | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage CPU0, IOAPIC | $\mathrm{I}_{\mathrm{OH}}=1 \mathrm{~mA}$ | 2 |  |  | V |
|  | PCI, REF, 24MHz |  | 2.4 |  |  |  |
| $\mathrm{I}_{\text {OL }}$ | Output Low Current CPU, IOAPIC | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ | 27 |  | 93 | mA |
|  | PCI | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ | 26.5 |  | 139 |  |
|  | REF, 48MHz, 24MHz |  | 25 |  | 76 |  |
| ${ }^{\mathrm{OH}}$ | Output High Current CPU, IOAPIC | $\mathrm{V}_{\mathrm{OH}}=1.2 \mathrm{~V}$ | -101 |  | -26 | mA |
|  | PCI | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ | -189 |  | -31 |  |
|  | REF, 48MHz, 24MHz |  | -94 |  | -27 |  |
| Crystal oscillator |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | X1 Input threshold Voltage ${ }^{3}$ |  |  | 1.5 |  | V |
| $\mathrm{C}_{\mathrm{IN}, \mathrm{X} 1}$ | X1 Input Capacitance ${ }^{5}$ | Pin X2 unconnected | 13.5 | 18 | 22.5 | pF |
| Pin Capacitance/Inductance |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance | Except X1 and X2 |  |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance |  |  |  | 6 | pF |
| $\mathrm{L}_{\text {IN }}$ | Input Pin Inductance |  |  |  | 7 | nH |

## Notes:

1. All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.
2. RC7104 logic inputs have internal pull-up resistors, except SEL100/66\#.
3. X 1 input threshold voltage (typical) is VDD/2.
4. The RC7104 contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 14 pF ; this includes typical stray capacitance of short PCB traces to crystal.
5. X1 input capacitance is applicable when driven X1 with an external clock source (X2 is left unconnected).

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDDREF}=\mathrm{VDDPCI}=\mathrm{VDD} 48 \mathrm{MHz}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDAPIC}=\mathrm{VDDCPU}=2.5 \mathrm{~V} \pm 5 \%$;
$\mathrm{f}_{\mathrm{XTL}}=14.31818 \mathrm{MHz}$
AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled
CPU Clock Outputs, CPU0:1 (Lump Capacitance Test Load = 20pF)

| Parameter |  | CPU = 66.6MHz |  |  | CPU = 100MHz |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |  |
| $t_{p}$ | Period | 15 |  | 15.5 | 10 |  | 10.5 | ns | Measured on rising edge at 1.25. |
| $\mathrm{t}_{\mathrm{H}}$ | High Time | 5.2 |  |  | 3.0 |  |  | ns | Duration of clock cycle above 2.0V. |
| $t_{L}$ | Low Time | 5.0 |  |  | 2.8 |  |  | ns | Duration of clock cycle below 0.4 V . |
| $t_{R}$ | Output Rise Edge Rate | . 4 |  | 1.6 | . 4 |  | 1.6 | ns | Measured from 0.4 V to 2.0 V . |
| $t_{\text {F }}$ | Output Fall Edge Rate | . 4 |  | 1.6 | . 4 |  | 1.6 | ns | Measured from 2.0V to 0.4V. |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | 45 |  | 55 | \% | Measured on rising and falling edge at 1.25 V . |
| $t_{J c}$ | Jitter, Cycle-to-Cycle |  |  | 200 |  |  | 200 | ps | Measured on rising edge at 1.25 V . Maximum difference of cycle time between two adjacent cycles. |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 175 |  |  | 175 | ps | Measured on rising edge at 1.25V. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 |  |  | 3 | ms | Assumes full supply voltage reached within 1 ms from powerup. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  |  | 20 |  | $\Omega$ | Average value during switching transition. Used for determining series termination value. |

## PCI Clock Outputs, PCl1:6 and PCI_F (Lump Capacitance Test Load = 30pF)

| Parameter |  | CPU $=66.6 / 100 \mathrm{MHz}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{p}}$ | Period | 30 |  |  | ns | Measured on rising edge at 1.5V. |
| $\mathrm{t}_{\mathrm{H}}$ | High Time | 12.0 |  |  | ns | Duration of clock cycle above 2.4V. |
| tL | Low Time | 12.0 |  |  | ns | Duration of clock cycle below 0.4 V . |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 1 |  | 4 | V/ns | Measured from 0.4V to 2.4V. |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 1 |  | 4 | V/ns | Measured from 2.4V to 0.4V. |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured on rising and falling edge at 1.5 V . |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle-to-Cycle |  |  | 250 | ps | Measured on rising edge at 1.5 V . Maximum difference of cycle time between two adjacent cycles. |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 500 | ps | Measured on rising edge at 1.5 V . |
| $\mathrm{t}_{0}$ | CPU to PCI Clock Offset | 1.5 |  | 4.0 | ns | Covers all CPU/PCI outputs. <br> Measured on rising edge at 1.5 V . <br> CPU leads PCI output. |

PCI Clock Outputs, PCI1:6 and PCI_F (Lump Capacitance Test Load = 30pF) (continued)

| Parameter | CPU = 66.6/100MHz |  | Max. | Units | Test Condition/Comments |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |

IOAPIC Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ )

| Parameter |  | CPU $=66.6 / 100 \mathrm{MHz}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual |  | 4.3818 |  | MHz | Frequency generated by crystal oscillator. |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Edge Rate | 1 |  | 4 | V/ns | Measured from 0.4 V to 2.0 V . |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 1 |  | 4 | V/ns | Measured from 2.0 V to 0.4 V . |
| $t_{D}$ | Duty Cycle | 45 |  | 55 | \% | Measured on rising and falling edge at 1.25 V . |
| $\mathrm{t}_{\mathrm{A}}$ | Jitter, Absolute |  |  | 500 | ps | Measured on rising edge at 1.25 V . Maximum deviation of clock period. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 1.5 | ms | Assumes full supply voltage reached within 1 ms from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  | $\Omega$ | Average value during switching transition. Used for determining series termination value. |

REF Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ )

| Parameter | CPU = 66.6/100MHz |  |  |  | Test Condition/Comments |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |

48MHz and 24MHz Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}=66.6 / 100 \mathrm{MHz}$ )

| Parameter |  | CPU $=66.6 \mathrm{MHz}$ |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency, Actual |  | $4.008$ |  | MHz | Determined by PLL divider ratio (see $\mathrm{n} / \mathrm{m}$ below). |
| $\mathrm{f}_{\mathrm{D}}$ | Deviation from 48MHz |  | +167 |  | ppm | (48.008-48)/48 |
| n/m | PLL Ratio |  | 57/17 |  |  | $\begin{aligned} & (14.31818 \mathrm{MHz} \times 57 / 17= \\ & 48.008 \mathrm{MHz}) \end{aligned}$ |
| $t_{R}$ | Output Rise Edge Rate | 0.5 |  | 2 | V/ns | Measured from 0.4 V to 2.4 V . |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Edge Rate | 0.5 |  | 2 | V/ns | Measured from 2.4V to 0.4V. |
| $t_{D}$ | Duty Cycle | 45\% |  | 55 | \% | Measured on rising and falling edge at 1.5 V . |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle-to-Cycle |  |  | 500 | ps | Measured on rising edge at 1.5 V . Maximum difference of cycle time between two adjacent cycles. |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 | ms | Assumes full supply voltage reached within 1 ms from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  | ohm | Average value during switching transition. Used for determining series termination value. |

## Functional Description

## I/O Pin Operation

Pin 27 is a dual purpose 1/O pin. The RC7104 upon power up, the first 2 ms of operation is used for input logic selection, (allowing the determination of assigned device functions).

During this period, the 48 MHz clock output buffer is tristated, allowing the output strapping resistor on the $1 / O$ pin to pull the pin and its associated capacitive clock load to either a logic high or low state. At the end of the 2 ms period, the established logic " 0 " or " 1 " condition of the $1 / \mathrm{O}$ pin is then latched. Next the output buffer is enabled which converts the 1/O pin into an operating clock output. The 2 ms timer is started when VDD reaches 2.0 V . The input bits can only be re-set by turning VDD off and then back on again. (This feature reduces device pin count by combining clock outputs with input select pins.)

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of clock output is 20 ohms (nominal) which is minimally affected by the 10 kohm strap to ground or VDD. As with the series termination resistor, the output strapping resistor should be placed as close to the $1 / \mathrm{O}$ pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or VDD should be kept less than two inches in length to prevent system noise coupling during input logic sampling.

An external 10 kohm "strapping" resistor is connected between the $1 / O$ pin and ground or VDD. Connection to ground sets a " 0 " bit, connection to VDD sets a " 1 " bit. Figure 1 and Figure 2 show two suggested methods for strapping resistor connections.

Figure 1. Input Logic Selection through Resistor Load Option


Figure 2. Input Logic Selection through Jumper Option

## Serial Data Interface

The RC7104 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the RC7104 initializes with default register settings. Therefore, the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two logic outputs of the chipset.

Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management func-
tions. Table 2 summarizes the control functions of the serial data interface.

Table 2. Serial Data Interface Control Functions Summary

| Control Function | Description | Common Application |
| :--- | :--- | :--- |
| Clock Output Disable | Any individual clock output(s) can be <br> disabled. Disabled outputs are actively <br> held low. | Unused outputs are disabbled to reduce <br> EMI and system power. Examples are <br> clock outputs to unused PCI slots. |
| CPU Clock Frequency <br> Selection | Provides CPU/PCI frequency selections <br> beyond the 100 and 66.66MHz selections <br> that are provided by the SEL100/66\# pin. <br> Frequency is changed in a smooth and <br> controlled fashion. | For alternate microprocessors and power <br> management options. Smooth frequency <br> transition allows CPU frequency change <br> under normal system operation. |
| Output Tristate | Puts all clock outputs into a high <br> impedance state. | Production PCB testing. |
| Test Mode | All clock outputs toggle in relation to X1 <br> input, internal PLL is bypassed. Refer to <br> Table 4. | Production PCB testing. |
| Reserved) | Reserved function for future device <br> revision or production device testing. | No user application. Register bit must be <br> written as 0. |

## Signaling Requirements for the $I^{2} \mathrm{C}$ Serial Port

To initiate communications with the serial port, a start bit is invoked. The start bit is defined as the SDATA line is brought low while the SCLOCK is held high. Once the start bit is initiated, valid data can then be sent. Data is considered to be valid when the clock goes to and remains in the high state. The
data can change when the clock goes low. To terminate the transmission, a stop bit is invoked. The stop bit occurs when the SDATA line goes from a low to a high state while the SCLOCK is held high. See Figure below.

## RC7104 I ${ }^{2}$ C Interface Write Sequence Example



Note: Once the clock detects the start condition and its ADDRESS is matched, the clock chip will pull down the SDATA at every 8th bit. The 8 bit data from SDATA is latched into the Buffer Chip when the ACK is generated. This ACK signal will continue as long as STOP condition is detected The COMMAND CODE and BYTE COUNT is not used by the Buffer Chip.

The data transfer rate is $100 \mathrm{kbits} / \mathrm{s}$ in the standard mode and 400kbits/s in the fast mode. The serial protocol uses block writes only. Bytes are written with the lowest first and the highest last with the ability to stop after any complete byte
has been transferred. The clock driver is a slave/receiver only and is only capable of receiving data with the exception of sending acknowledgements. It is not capable of sending data.

## Operation

The RC7104 is programmed by writing 10 bytes of eight bits each. See Table 3 for byte order.

Table 3. Byte Writing Sequence

| Byte <br> Sequence | Byte Name | Bit Sequence | Byte Description |
| :---: | :---: | :---: | :---: |
| 1 | Slave Address | 11010010 | Commands the RC7104 to accept the bits in Data Bytes 3-6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the RC7104 is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2 | Command Code | Don't Care | Unused by the RC7104, therefore bit values are ignored (don' t care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 3 | Byte Count | Don't Care | Unused by the RC7104, therefore bit values are ignored (don' t care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 4 | Data Byte 0 | Don't Care | Refer to Fairchild SDRAM Buffers. These bytes are not used by the RC7104. |
| 5 | Data Byte 1 |  |  |
| 6 | Data Byte 2 |  |  |
| 7 | Data Byte 3 | Refer to Table 5 | The data bits in these bytes set internal RC7104 registers that control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010 , as noted above. For description of bit control functions, refer to Table 4, Data Byte Serial Configuration Map. |
| 8 | Data Byte 4 |  |  |
| 9 | Data Byte 5 |  |  |
| 10 | Data Byte 6 |  |  |

## Writing Data Bytes

Each bit of the 10 data bytes controls a particular device function except for the "reserved" bits. These must by preserved by writing a logic 0 . Bit 7, the MSB, is written first. See Table 4 for bit descriptions of Data Bytes 3-6.

Table 5 shows additional frequency selections that are programmable via the serial data interface.

Table 7 shows the mode select functions for Byte 3, bits 1 and 0 .

Table 4. Data Bytes 3-6 Serial Configuration Map

| Bit(s) | Affected Pin |  | Control Function |  | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  |  | 0 | 1 |  |
| Data Byte 3 |  |  |  |  |  |  |  |
| 7 | - | - | (Reserved) |  | - | - | 0 |
| 6 | - | - | SEL_2 |  | Refer to Table 5 |  | 0 |
| 5 | - | - | SEL_1 |  | Refer to Table 5 |  | 0 |
| 4 | - | - | SEL_0 |  | Refer to Table 5 |  | 0 |
| 3 | - |  | BYT0 _FS\# |  | Frequency Controlled by external SEL100/ 66\# pin | Frequency Controlled by BYT0 SEL (2:0) | 0 |
| 2 | - |  | (Reserved) |  |  |  | 0 |
| 1-0 | - | - | Bit 1 <br> 0 <br> 0 <br> 1 <br> 1 | $\begin{gathered} \hline \text { Bit } 0 \\ 0 \\ 1 \\ 0 \\ \\ 1 \end{gathered}$ | Function (See Table 7 for function details) <br> Normal Operation <br> Test Mode <br> Spread Spectrum on (See Table 6 for frequency \& spread selections, when Spread Spectrum is on. See Table 5 for frequency selections when Spread Spectrum is off). <br> All Outputs Tristated |  | 00 |

## Data Byte 4

| 7 | - | - | - | - | 0 |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 6 | 14 | $24 / 48 \mathrm{MHz}$ | Clock Output disable | Low | Active | 1 |
| 5 | - | - | (Reserved) | - | - | - |
| 4 | - | - | (Reserved) | - | - | 0 |
| 3 | - | - | (Reserved) | - | Active | 0 |
| 2 | 21 | CPU1 | Clock Output disable | Low | - | 1 |
| 1 | - | - | (Reserved) | - | Active | 0 |
| 0 | 22 | CPU0 | Clock Output disable | Low | 1 |  |


| Data Byte 5 |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 7 | 4 | PCICLK_F | Clock Output disable | Low | Active | 1 |
| 6 | 11 | PCI6 | Clock Output disable | Low | Active | 1 |
| 5 | 10 | PCI5 | Clock Output disable | Low | Active | 1 |
| 4 | - | - | (Reserved) | - | - | 0 |
| 3 | 8 | PCI4 | Clock Output disable | Low | Active | 1 |
| 2 | 7 | PCI3 | Clock Output disable | Low | Active | 1 |
| 1 | 6 | PCI2 | Clock Output disable | Low | Active | 1 |
| 0 | 5 | PCI1 | Clock Output disable | Low | Active | 1 |

Table 4. Data Bytes 3-6 Serial Configuration Map (continued)

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |
| Data Byte 6 |  |  |  |  |  |  |
| 7 | - | - | (Reserved) | - | - | 0 |
| 6 | - | - | (Reserved) | - | - | 0 |
| 5 | 24 | IOAPIC | Clock Output disable | Low | Active | 1 |
| 4 | - | - | (Reserved) | - | - | 0 |
| 3 | - | - | (Reserved) | - | - | 0 |
| 2 | - | - | (Reserved) | - | - | 0 |
| 1 | 27 | REF | Clock Output disable | Low | Active | 1 |
| 0 | - | - | (Reserved) | - | - | 0 |

Table 5. Additional Frequency Selections through Serial Data Interface Data Bytes when Spread Spectrum is turned off

| Input Conditions |  |  | Output Frequency |  |
| :--- | :--- | :--- | :--- | :--- |
| Bit 6 <br> SEL_2 | Bit 5 <br> SEL_1 | Bit 4 <br> SEL_0 | CPU, SDRAM <br> Clocks (MHz) | PCI Clocks <br> (MHz) |
| 0 | 0 | 0 | 124.3 | 62.2 |
| 0 | 0 | 1 | 75.2 | 37.6 |
| 0 | 1 | 0 | 83.5 | 41.8 |
| 0 | 1 | 1 | 66.8 | 33.4 |
| 1 | 0 | 0 | 103.2 | 34.4 |
| 1 | 0 | 1 | 112.3 | 37.4 |
| 1 | 1 | 0 | 133.6 | 44.5 |
| 1 | 1 | 1 | 100.2 | 33.4 |

Table 6. Additional Frequency Selections through Serial Data Interface Data Bytes when Spread Spectrum is turned on

| Input Conditions |  |  | Output Frequency |  | Spread Percentage |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | a Byte |  | CPU, SDRAM <br> Clocks (MHz) | PCI Clocks(MHz) |  |
| Bit 6 SEL_2 | Bit 5 SEL_1 | Bit 4 SEL_0 |  |  |  |
| 0 | 0 | 0 | 124 | 41.3 | $\pm 0.25 \%$ Center |
| 0 | 0 | 1 | 75 | 37.5 | $\pm 0.25 \%$ Center |
| 0 | 1 | 0 | 83.3 | 41.6 | $\pm 0.25 \%$ Center |
| 0 | 1 | 1 | 66.8 | 33.4 | $\pm 0.25 \%$ Center |
| 1 | 0 | 0 | 103 | 34.25 | $\pm 0.25 \%$ Center |
| 1 | 0 | 1 | 112 | 33.3 | $\pm 0.25 \%$ Center |
| 1 | 1 | 0 | 133.3 | 44.43 | $\pm 0.25 \%$ Center |
| 1 | 1 | 1 | 100 | 33.3 | $\pm 0.25 \%$ Center |

Table 7. Select Function for Data Byte 3, Bits 0:1

| Function | Input Conditions <br> Data Byte 3 |  | Output Frequency |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CPU0:1 | $\begin{aligned} & \text { PCI_F, } \\ & \text { PCI1:6 } \end{aligned}$ | REF, IOAPIC | 48MHz | 24MHz |
|  | Bit 1 | Bit 0 |  |  |  |  |  |
| Normal Operation | 0 | 0 | 1 | 1 | 14.318 MHz | 48 MHz | 24MHz |
| Test Mode | 0 | 1 | X1/2 | CPU/2 or 3 | X1 | X1/2 | X1/4 |
| Spread Spectrum | 1 | 0 | $\pm 0.5 \%$ | $\pm 0.5 \%$ | 14.318 MHz | 48 MHz | 24 MHz |
| Tristate | 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ |

Notes:

1. CPU and PCI frequency selections are listed in Table 1 and Table 5.

## Mechanical Dimensions

## 28 pin SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 |  |
| D | . 697 | . 713 | 17.70 | 18.10 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 030 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 |  |
| N | 28 |  | 28 |  | 5 |
| $\alpha$ | $0^{\circ}$ | $7{ }^{\circ}$ | $0^{\circ}$ | $7^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. Symbol " $N$ " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7104 |  |  | 28 SOIC | RC7104 |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7105 <br> Clock Buffer/Driver

## Features

- Thirteen skew controlled CMOS clock outputs (SDRAM0:12)
- Drives three SDRAM DIMMs
- $\mathrm{I}^{2} \mathrm{C}$ interface
- Clock Skew between any two outputs is less than 250 ps
- 1 to $5 n s$ propagation delay
- DC to 133 MHz operation
- Single 3.3V supply voltage
- Low power CMOS design in a 28 -pin, SOIC package


## Description

The Fairchild RC7105 is a low-voltage, thirteen-output clock buffer. The skew between any two outputs is less than 250 ps and the buffers can be individually enabled or disabled by programming via the $\mathrm{I}^{2} \mathrm{C}$ serial interface. Output buffer impedance is approximately $15 \Omega$ which is ideal for driving SDRAM DIMMs.

## Block Diagram



## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :--- | :---: | :---: | :--- |
| SDRAM0:12 | $2,3,6,7,10,11$, <br> $18,19,22,23$, <br> $26,27,12$ | OUT | SDRAM Outputs: Provides buffered copy of BUF_IN. The <br> propagation delay from a rising input edge to a rising output <br> edge is 1 to $5 n \mathrm{nc}$ All outputs are skew controlled to within <br> $\pm 250$ ps of each other. |
| BUF_IN | 9 | IN | Clock Input: This clock input has an input threshold voltage of <br> 1.5 V (typ). |
| SDA | 14 | IN/OUT | $I^{2} \mathrm{C}$ Data input: Data should be presented to this input as <br> described in the I ${ }^{2} \mathrm{C}$ section of this data sheet. |
| SCL | 15 | IN | $\mathbf{I}^{2} \mathrm{C}$ clock input: The ${ }^{2} \mathrm{C}$ clock should be presented to this input <br> as described in the I ${ }^{2} \mathrm{C}$ section of this data sheet. |
| VDD | $1,5,13,20,24$, <br> 28 | POWER | Power Connection: Power supply for core logic and output <br> buffers. Connected to 3.3V supply. |
| GND | $4,8,16,17,21$, <br> 25 | GROUND | Ground Connection: Connect all ground pins to the common <br> system ground plane. |

Absolute Maximum Ratings ${ }^{1}$
(beyond which the device will be damaged)

| Symbol | Parameter | Min. | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IN}}$ | Voltage on any pin with respect to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |

Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$

| Parameter |  | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |
| $\mathrm{I}_{\text {DD }}$ | 3.3V Supply Current | BUF_IN = 100MHZ |  |  | 250 | mA |
| Logic Input |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | GND -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | VDD+. 5 | V |
| $\mathrm{I}_{\text {ILEAK }}$ | Input Leakage Current, BUF_IN |  | -5 |  | +5 | $\mu \mathrm{A}$ |
| IILEAK | Input Leakage Current (Note) |  | -20 |  | +5 | $\mu \mathrm{A}$ |
| Logic Outputs (SDRAM0:12) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=1 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ | 55 |  | 159 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Current | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ | -188 |  | -50 | mA |
| Pin Capacitance/Inductance |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance |  |  |  | 5 | pF |
| Cout | Output Pin Capacitance |  |  |  | 6 | pF |
| $\mathrm{L}_{\text {IN }}$ | Input Pin Inductance |  |  |  | 7 | nH |

Note: SDA and SCL logic pins have an internal pull-up resistor.

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; (Lump Capacitance Test Load $=30 \mathrm{pF}$ )

| Parameter |  | Min. | Typ. | Max. | Units | Test Condition/Comments |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{f}_{\mathrm{IN}}$ | Input Frequency | 0 |  | 133 | MHz |  |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | 0.5 |  | 1.33 | ns | Measured from 0.4V to 2.4V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | 0.5 |  | 1.33 | ns | Measured from 2.4V to 0.4V |
| $\mathrm{t}_{\mathrm{SR}}$ | Output Skew, Rising Edges |  |  | 250 | ps |  |
| $\mathrm{t}_{\mathrm{SF}}$ | Output Skew, Falling Edges |  |  | 250 | ps |  |
| $\mathrm{t}_{\mathrm{EN}}$ | Output Enable Time | 1.0 |  | 8.0 | ns |  |
| $\mathrm{t}_{\mathrm{DIS}}$ | Output Disable Time | 1.0 |  | 8.0 | ns |  |
| $\mathrm{t}_{\mathrm{PR}}$ | Rising Edge Propagation Delay | 1.0 |  | 5.0 | ns |  |
| $\mathrm{f}_{\text {PF }}$ | Falling Edge Propagation Delay | 1.0 |  | 5.0 | ns |  |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | $\%$ | Measured at 1.5V <br> $\mathrm{Z}_{0}$ |
| AC Output Impedance |  | 15 |  | $\Omega$ | Average value during switch- <br> ing transition. Used for deter- <br> mining series termination <br> value. |  |

## How To Use the Serial Data Interface

## Electrical Requirements

Figure 1 shows the architecture for the $\mathrm{I}^{2} \mathrm{C}$ serial interface bus used with the RC7105. Devices on the bus signal with an open drain logic output that actively pulls the bus line low, or lets the bus default to VDD (logic 1). The pull-up resistor on each bus line, SCL and SDA, establishes a default logic 1.

Although the RC7105 is a slave device which cannot write data on the bus, it does transmit an "acknowledge" data pulse after each byte is received. Thus, the SDA line is an I/O pin.

## Signaling Requirements

As demonstrated in Figure 2, the $\mathrm{I}^{2} \mathrm{C}$ protocol defines valid data bits as stable logic 0 or 1 condition on the SDA line during an SCL high (logic 1) pulse. A transitioning SDA line during an SCL high pulse may be read as a start or stop pulse.

Figure 3 shows how a "start bit" commands the beginning of a write sequence. The "stop bit" shown signifies that the sequence has ended. The RC7105 sends an "acknowledge" pulse after receiving eight data bits by asserting a low pulse on SDA, as shown in Figure 4.

The pull-up resistor value should be designed to meet the rise and fall times specified in AC parameters, based on total bus line capacitance.

Figure 3. Serial Data Bus Start and Stop Bit


Figure 4. Serial Data Bus Write Sequence

## Functional Description

## Output Drivers

The RC7105 uses CMOS type output buffers which drive the output rail-to-rail (GND to VDD) into typical capacitive loads. Because of this the outputs are both TTL and CMOS level compatible. Nominal output buffer impedance is $15 \Omega$.

## Operation

The RC7105 is programmed by writing ten bytes of eight bits each. See Table 1 for byte sequence.

Table 1. Byte Writing Sequence

| Byte <br> Sequence | Byte Name | Bit Sequence |  |
| :--- | :--- | :--- | :--- |
| 1 | Slave Address | 11010010 | Byte Description |

## Writing Data Bytes

Each bit of the 10 data bytes controls a particular device function within the RC7105. Bit 7, the MSB, is written first.
See Table 2 for bit descriptions of Data Bytes 0-2.
Table 2. Data Bytes 0-2 Serial Configuration Map

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |
| Data Byte 0 SDRAM Active/Inactive Register (1=Enable, 0=Disable) |  |  |  |  |  |
| 7 | 11 | SDRAM5 | Clock Output Disable | Low | Active |
| 6 | 10 | SDRAM4 | Clock Output Disable | Low | Active |
| 5 | N/A | Reserved | (Reserved) | - | - |
| 4 | N/A | Reserved | (Reserved) | - | - |
| 3 | 7 | SDRAM3 | Clock Output Disable | Low | Active |
| 2 | 6 | SDRAM2 | Clock Output Disable | Low | Active |
| 1 | 3 | SDRAM1 | Clock Output Disable | Low | Active |
| 0 | 2 | SDRAM0 | Clock Output Disable | Low | Active |
| Data Byte 1 SDRAM Active/Inactive Register (1=Enable, 0=Disable) |  |  |  |  |  |
| 7 | 27 | SDRAM11 | Clock Output Disable | Low | Active |
| 6 | 26 | SDRAM10 | Clock Output Disable | Low | Active |
| 5 | 23 | SDRAM9 | Clock Output Disable | Low | Active |
| 4 | 22 | SDRAM8 | Clock Output Disable | Low | Active |
| 3 | N/A | Reserved | (Reserved) | - | - |
| 2 | N/A | Reserved | (Reserved) | - | - |
| 1 | 19 | SDRAM7 | Clock Output Disable | Low | Active |
| 0 | 18 | SDRAM6 | Clock Output Disable | Low | Active |
| Data Byte 2 SDRAM Active/Inactive Register (1=Enable, 0=Disable) |  |  |  |  |  |
| 7 | N/A | Reserved | (Reserved) | - | - |
| 6 | 12 | SDRAM12 | Clock Output Disable | Low | Active |
| 5 | N/A | Reserved | (Reserved) | - | - |
| 4 | N/A | Reserved | (Reserved) | - | - |
| 3 | N/A | Reserved | (Reserved) | - | - |
| 2 | N/A | Reserved | (Reserved) | - | - |
| 1 | N/A | Reserved | (Reserved) | - | - |
| 0 | N/A | Reserved | (Reserved) | - | - |

Note:
At power up all SDRAM outputs are enabled and active. Program all reserved bits to a"0".

## Mechanical Dimensions

## 28 pin SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 |  |
| D | . 697 | . 713 | 17.70 | 18.10 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 030 | 0.25 | 0.75 |  |
| L | . 016 | . 050 | 0.40 | 1.27 |  |
| N | 28 |  | 28 |  | 5 |
| $\alpha$ | $0^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $7^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. Symbol " N " is the maximum number of terminals.


| $\triangle$ | CCC | C |
| :--- | :--- | :--- |

## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7105 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | 28 SOIC | RC7105 |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7106

## 133MHz Spread Spectrum Clock for Motherboards

## Features

－Employs Fairchild＇s proprietary Spread Spectrum Technology
－Reduces measured EMI by as much as 10 dB
－Supports up to 150 MHz
－$I^{2} C$ programmable
－Three skew－controlled copies of the CPU clock
－One copy CPU／2＠3．3V
－Three copies of 3V66 clock
－One copy 24 MHz or 48 MHz clock
－One copy 48 MHz clock
－Three copies IOAPIC
－Two copies REF 14.318 MHz clock（3．3V）
－Eleven copies PCI clock
－Power down capability

## Description

The RC7106 is a clock synthesizer for motherboard applica－ tions．It meets the requirements for 133 MHz Camino chipset．The clock frequencies can be set with the 4 select pins or be set via the $\mathrm{I}^{2} \mathrm{C}$ interface．

## Block Diagram



## Pin Assignments



Pin Assignments

| Pin \# | Pin Name | Pin \# | Pin name | Pin \# | Pin Name |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | VSS | 17 | PCI6 | 33 | 3V66-1 |
| 2 | REF0 | 18 | PCI7 | 34 | 3V66-0 |
| 3 | SEL24_48\#/REF1 | 19 | VSS | 35 | VDD |
| 4 | VDD | 20 | PCI8 | 36 | VSSL |
| 5 | X1 | 21 | PCI9 | 37 | CPU2 |
| 6 | X2 | 22 | PCI10 | 38 | CPU1 |
| 7 | VSS | 23 | VDD | 39 | VDDL |
| 8 | FS0/PCI_F | 24 | PWRDWN\# | 40 | CPU0 |
| 9 | FS1/PCI1 | 25 | VSS | 41 | VSSL |
| 10 | VDD | 26 | $24 \_48 M H z / F R E Q \_A P I C ~$ | 42 | CPU/2 |
| 11 | FS2/PCI2 | 27 | $48 M H z / S E L \_3 V 66$ | 43 | VDDL |
| 12 | FS3/PCI3 | 28 | VDD | 44 | IOAPIC2 |
| 13 | VSS | 29 | SCLK | 45 | VSSL |
| 14 | PCI4 | 30 | SDATA | 46 | IOAPIC1 |
| 15 | PCI5 | 31 | VSS | 47 | IOAPIC0 |
| 16 | VDD | 32 | 3V66-2 | 48 | VDDL |

## PWRDWN\#

| PWRDWN\# | CPU | SDRAM | IOAPIC | $3 V 66$ | PCI | REF, <br> $\mathbf{2 4 M H z}$, <br> $48 M H z$ | OSC. | PLL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | LOW | LOW | LOW | LOW | LOW | LOW | OFF | OFF |
| 1 | ON | ON | ON | ON | ON | ON | ON | ON |

## Frequency Selection

| FS3 | FS2 | FS1 | FS0 | CPU <br> MHz | $\begin{aligned} & \text { CPU/2 } \\ & \text { MHz } \end{aligned}$ | $\begin{gathered} \mathrm{PCl} \\ \mathrm{MHz} \end{gathered}$ | 3V66 (MHz) |  | IOAPIC (MHz) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | $\begin{gathered} \text { 3V66_SYNC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { 3V66_SYNC } \\ =1 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =1 \end{gathered}$ |
| 0 | 0 | 0 | 0 | 105 | 52.5 | 35 | 70 | 70 | 17.5 | 35 |
| 0 | 0 | 0 | 1 | 75 | 37.5 | 37.5 | 64* | 75 | 18.75 | 37.5 |
| 0 | 0 | 1 | 0 | 100.3 | 50.15 | 33.4 | 66.6 | 66.6 | 16.7 | 33.4 |
| 0 | 0 | 1 | 1 | 66.8 | 33.4 | 33.4 | 66.6 | 66.6 | 16.67 | 33.4 |
| 0 | 1 | 0 | 0 | 110 | 55 | 36.6 | 64* | 73.3 | 18.3 | 36.6 |
| 0 | 1 | 0 | 1 | 115 | 57.5 | 38.3 | 64* | 76.6 | 19.16 | 38.3 |
| 0 | 1 | 1 | 0 | 117 | 58.5 | 39 | 64* | 78 | 19.5 | 39 |
| 0 | 1 | 1 | 1 | 120 | 60 | 40 | $64 *$ | 80 | 20 | 40 |
| 1 | 0 | 0 | 0 | 125 | 62.5 | 41.6 | $64 *$ | 83.3 | 20.8 | 41.6 |
| 1 | 0 | 0 | 1 | 127 | 63.5 | 42.3 | $64 *$ | 84.6 | 21.16 | 42.3 |
| 1 | 0 | 1 | 0 | 133.3 | 66.5 | 33.3 | 66.6 | 66.6 | 16.6 | 33.3 |
| 1 | 0 | 1 | 1 | 135 | 67.5 | 33.75 | 67.5 | 67.5 | 16.8 | 33.75 |
| 1 | 1 | 0 | 0 | 137 | 68.5 | 34.25 | 68.5 | 68.5 | 17.125 | 34.25 |
| 1 | 1 | 0 | 1 | 140 | 70 | 35 | 70 | 70 | 17.5 | 35 |
| 1 | 1 | 1 | 0 | 145 | 72.5 | 36.25 | 64* | 72.5 | 18.125 | 36.25 |
| 1 | 1 | 1 | 1 | 150 | 75 | 37.5 | 64* | 75 | 18.75 | 37.5 |

*Note: These output frequencies are not synchronous to the CPU Clock and do not have Spread Spectrum modulation.

## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :---: | :---: | :---: | :---: |
| CPU0:2 | 40,38,37 | OUT | CPU Clock Outputs: The frequency of these three CPU clocks are determined by the 4 select pins FS0:3 or via the $\mathrm{I}^{2} \mathrm{C}$ interface. |
| CPU/2 | 42 | OUT | CPU/2 Clock Output: The frequency of this clock is determined by the 4 select pins $\mathrm{FS} 0: 3$ or via the $\mathrm{I}^{2} \mathrm{C}$ interface. |
| PCI4:10 | $\begin{gathered} \hline 14,15,17,18 \\ 20,21,22 \end{gathered}$ | OUT | PCI BUS Clock Outputs: These seven PCI clock outputs run synchronously to the CPU. |
| FS0/PCI_F | 8 | IN/OUT | I/O Dual Function FSO and PCI_F pin: See table for frequency selection. After power-on, this pin becomes a free-running PCI clock. |
| $\begin{aligned} & \hline \text { FS1:3/ } \\ & \text { PCI1:3 } \end{aligned}$ | 9,11,12 | IN/OUT | I/O Dual Function FS1:3 and PCI1:3 pin: See table for frequency selection. After power-on, these pins become normal PCI clock. |
| 3V66-0:2 | 34,33,32 | OUT | 3V66 Clock Outputs: See table for frequency selection |
| REF0 | 1 | OUT | REF Clock Output: This output provides a 14.318 MHz high drive clock. |
| $\begin{aligned} & \text { SEL24_48\#/ } \\ & \text { REF1- } \end{aligned}$ | 3 | IN/OUT | I/O Dual Function SEL24_48\# and REF1 Pin: During power-up, if the input is " 0 ", 48 MHz would be selected on pin 26 . If the input is latched " 1 ", 24 MHz would be selected. After power-on, this pin becomes a REF1 output. There is an internal pull-up resistor on this pin. |
| IOAPIC0:2 | 47,46,44 | OUT | IOAPIC Clock Outputs: See table for frequency selection. |
| $\begin{aligned} & 24 \_48 \mathrm{MHz/} \\ & \text { FREQ_APIC } \end{aligned}$ | 26 | OUT/IN | I/O Dual Function 24_48MHz and Freq_APIC pin: See table for frequency selection. After power-on the pin becomes a normal 24 MHz or 48 MHz clock depending on pin 3 during power-up. |
| $\begin{aligned} & \hline \text { 48MHz/ } \\ & \text { SEL_3V66 } \end{aligned}$ | 27 | OUT/IN | I/O Dual Function 48 MHz and FS3 pin: See table for frequency selection. After power-on the pin becomes a normal 48 MHz clock. |
| X1 | 5 | IN | Crystal Connection: An input connection for an external 14.318 MHz crystal. Connect to either a 14.318 MHz crystal or other reference signal. |
| X2 | 6 | OUT | Crystal Connection: If using an external reference, this pin must be left unconnected. |
| PWRDWN\# | 24 | IN | Power-down Input pin: This pin shuts down the clock PLL bring all clocks to a low state. |
| SCLK | 29 | IN | $I^{2} \mathrm{C}$ Clock Pin: The $\mathrm{I}^{2} \mathrm{C}$ clock should be applied to this input as described in the $\mathrm{I}^{2} \mathrm{C}$ section of this datasheet. |
| SDATA | 30 | IN/OUT | $I^{2} C$ Data Pin: Data should be presented to this input as described by the $\mathrm{I}^{2} \mathrm{C}$ section of this datasheet. There is an internal pull-up resistor on this pin. |
| VDD | $\begin{gathered} \hline 4,10,16,23 \\ 28,35 \end{gathered}$ | POWER | 3.3V Power Pins: |
| VDDL | 39,43,48 | POWER | 2.5V Power Pins: |
| VSS | $\begin{gathered} 1,7,13,19,25 \\ 31,36,41,45 \end{gathered}$ | POWER | Ground Pins: |

## Functional Description

## I/O Pin Operation

Dual Purpose I/O pins such as pin 8 FS0/PCI_F, act as a logic input upon power up. This allows the determination of assigned device function. For this example, FS0 along with the other three select pins will determine the clock frequencies as shown in the table. A short time after power up, the logic state is latched and the pin becomes a clock output pin. In this case, pin 8 becomes a PCI free-running clock output. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10kohm "strapping" resistor is connected between the I/O pin and VDD or VSS (ground). A connection to ground sets a " 0 " bit and a connection to VDD sets a " 1 " bit. See Figure 1.

Upon power up, the first 2 mS of operation is used for input logic selection. The clock output pins are tri-stated, allowing
the output strapping resistor on the I/O pin to pull the pin and its associated capacitive clock load to either a logic high or low state. At the end of the 2 mS period, the established logic " 0 " or " 1 " condition of the I/O pin is then latched. Next the output buffer is enabled which converts the I/O pin into an operating clock output. The 2 mS timer is started when VDD reaches 2.0 V . The input bits can only be reset by turning the VDD off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of clock output is 20 ohms (nominal) which is minimally affected by the 10 kohm strap to ground or VDD. As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or VDD should be kept less than two inches in length to prevent system noise coupling during input logic sampling.


Figure 1. Input Logic Selection through Resistor Load Option

## Serial Data Interface

The RC7106 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the RC7106 initializes with default register settings. Therefore, the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of
device pins SDATA and SCLK. In motherboard applications, SDATA and SCLK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. Table 2 summarizes the control functions of the serial data interface.

Table 2. Serial Data Interface Control Functions Summary

| Control Function | Description | Common Application |
| :--- | :--- | :--- |
| Clock Output <br> Disable | Any individual clock output(s) can be <br> disabled. Disabled outputs are actively <br> held low. | Unused outputs are disabled to reduce EMI <br> and system power. Examples are clock <br> outputs to unused PCI slots. |
| CPU Clock <br> Frequency Selection | Provides CPU/PCI frequency selections <br> beyond the 133MHz provided upon power- <br> on. Frequency is changed in a smooth and <br> controlled fashion. | For alternate microprocessors and power <br> management options. Smooth frequency <br> transition allows CPU frequency change <br> under normal system operation. |
| Output Tristate | Puts all clock outputs into a high <br> impedance state. | Production PCB testing. |
| Test Mode | All clock outputs toggle in relation to X1 <br> input, internal PLL is bypassed. Refer to <br> Table 4. | Production PCB testing. |
| Reserved | Reserved function for future device <br> revision or production device testing. | No user application. Register bit must be <br> written as 0. |

## Signaling Requirements for the $\mathrm{I}^{2} \mathrm{C}$ Serial Port

To initiate communications with the serial port, a start bit is invoked. The start bit is defined as the SDATA line is brought low while the SCLOCK is held high. Once the start bit is initiated, valid data can then be sent. Data is considered to be valid when the clock goes to and remains in the high state. The
data can change when the clock goes low. To terminate the transmission, a stop bit is invoked. The stop bit occurs when the SDATA line goes from a low to a high state while the SCLOCK is held high. See Figure below.

## RC7106 $I^{2}$ C Interface Write Sequence Example



Note: Once the clock detects the start condition and its ADDRESS is matched, the clock chip will pull down the SDATA at every 8th bit. The 8 bit data from SDATA is latched into the Buffer Chip when the ACK is generated. This ACK signal will continue as long as STOP condition is detected The COMMAND CODE and BYTE COUNT is not used by the Buffer Chip.

## Operation

The RC7106 is programmed by writing 10 bytes of eight bits each. See Table 3 for byte order.

Table 3. Byte Writing Sequence

| Byte <br> Sequence | Byte Name | Bit <br> Sequence | Byte Description |
| :---: | :---: | :---: | :---: |
| 1 | Slave <br> Address | 11010010 | Commands the RC7106 to accept the bits in Data Bytes 3-6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the RC7106 is 11010010 . Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2 | Command Code | Don't Care | Unused by the RC7106, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 3 | Byte Count | Don't Care | Unused by the RC7106, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 4 | Data Byte 0 | Refer to <br> Table 5 | The data bits in these bytes set internal RC7106 registers that control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description of bit control functions, refer to Table 4, Data Byte Serial Configuration Map. |
| 5 | Data Byte 1 |  |  |
| 6 | Data Byte 2 |  |  |
| 7 | Data Byte 3 |  |  |
| 8 | Data Byte 4 |  |  |
| 9 | Data Byte 5 |  |  |
| 10 | Data Byte 6 |  |  |

## Writing Data Bytes

Each bit of the 10 data bytes controls a particular device function except for the "reserved bits". These must be preserved by writing a logic 0 . Bit 7 , the MSB, is written first. See Table 4 for bit descriptions of Data Bytes 1-4.

Table 5 shows additional frequency selections that are programmable via the serial data interface.

Table 7 shows the mode select functions for Byte 3, bits 1 and 0 .

Table 4. Data Bytes 1-4 Serial Configuration Map

| Bit(s) | Affected Pin |  |  | Bit Control |  |  |
| :---: | :---: | :---: | :--- | :--- | :--- | :---: |
|  | Pin No. | Pin Name | Control Function | $\mathbf{0}$ | $\mathbf{1}$ |  |
| Data Byte 1 |  |  |  |  |  |  |
| 7 | 40 | CPU0 | Clock Output Disable | Disable | Enable | 1 |
| 6 | 38 | CPU1 | Clock Output Disable | Disable | Enable | 1 |
| 5 | 37 | CPU2 | Clock Output Disable | Disable | Enable | 1 |
| 4 | 42 | CPU/2 | Clock Output Disable | Disable | Enable | 1 |
| 3 | 47 | IOAPIC0 | Clock Output Disable | Disable | Enable | 1 |
| 2 | 46 | IOAPIC1 | Clock Output Disable | Disable | Enable | 1 |
| 1 | 2 | REF0 | Clock Output Disable | Disable | Enable | 1 |
| 0 | 3 | REF1 | Clock Output Disable | Disable | Enable | 1 |

Data Byte 2

| 7 | 18 | PCI7 | Clock Output Disable | Disable | Enable | 1 |
| :---: | :---: | :---: | :--- | :--- | :--- | :---: |
| 6 | 17 | PCI6 | Clock Output Disable | Disable | Enable | 1 |
| 5 | 15 | PCI5 | Clock Output Disable | Disable | Enable | 1 |
| 4 | 14 | PCI4 | Clock Output Disable | Disable | Enable | 1 |
| 3 | 12 | PCl3 | Clock Output Disable | Disable | Enable | 1 |
| 2 | 11 | PCl2 | Clock Output Disable | Disable | Enable | 1 |
| 1 | 9 | PCI1 | Clock Output Disable | Disable | Enable | 1 |
| 0 | 8 | PCI_F | Clock Output Disable | Disable | Enable | 1 |

Data Byte 3

| 7 | 34 | 3V66_0 | Clock Output Disable | Disable | Enable | 1 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | 33 | 3V66_1 | Clock Output Disable | Disable | Enable | 1 |
| 5 | 32 | 3V66_2 | Clock Output Disable | Disable | Enable | 1 |
| 4 | - | - | (Reserved) | - | - | 0 |
| 3 | - | - | (Reserved) | - | - | 0 |
| 2 | - | - | (Reserved) | - | - | 0 |
| 1 | - | - | (Reserved) | - | - | 0 |
| 0 | - | - | (Reserved) | - | - | 0 |

Data Byte 4

| 7 | 26 | $24 \_48 \mathrm{MHz}$ | Clock Output Disable | Disable | Enable | 1 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | 27 | 48 MHz | Clock Output Disable | Disable | Enable | 1 |
| 5 | - | - | (Reserved) | - | - | 0 |
| 4 | 22 | PCI10 | Clock Output Disable | Disable | Enable | 1 |
| 3 | 21 | PCI9 | Clock Output Disable | Disable | Enable | 1 |
| 2 | 20 | PCI8 | Clock Output Disable | Disable | Enable | 1 |
| 1 | - | - | (Reserved) | - | - | 0 |
| 0 | - | - | (Reserved) | - | - | 0 |

Table 5. Byte 0: Functionality and frequency select register (Default =0)

| Bit | Description |  |  |  |  |  |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit 7 | 0- $\pm 0.25 \%$ Center Spread Spectrum |  |  |  |  |  |  | 0 |
|  | 1- Down Spread Spectrum 0 to |  |  |  |  |  |  |  |
| $\begin{gathered} \text { Bit } \\ (2,6: 4) \end{gathered}$ | Bit(2,6:4) | CPU | PCI | 3V66 |  | IOAPIC |  | Note 1 |
|  |  |  |  | $\begin{gathered} \text { 3V66_SEL } \\ =0 \end{gathered}$ | $\underset{\substack{\text { 3V66_SEL }}}{ }$ | $\begin{gathered} \text { FREQ_APIC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =1 \end{gathered}$ |  |
|  | 0000 | 105 | 35 | 70 | 70 | 17.5 | 35 |  |
|  | 0001 | 75 | 37.5 | 64* | 75 | 18.75 | 37.5 |  |
|  | 0010 | 100.3 | 33.4 | 66.6 | 66.6 | 16.7 | 33.4 |  |
|  | 0011 | 66.8 | 33.4 | 66.6 | 66.6 | 16.67 | 33.4 |  |
|  | 0100 | 110 | 36.6 | 64* | 73.3 | 18.3 | 36.6 |  |
|  | 0101 | 115 | 38.3 | $64 *$ | 76.6 | 19.16 | 38.3 |  |
|  | 0110 | 117 | 39 | $64^{*}$ | 78 | 19.5 | 39 |  |
|  | 0111 | 120 | 40 | $64^{*}$ | 80 | 20 | 40 |  |
|  | 1000 | 125 | 41.6 | $64^{*}$ | 83.3 | 20.8 | 41.6 |  |
|  | 1001 | 127 | 42.3 | 64* | 84.6 | 21.16 | 42.3 |  |
|  | 1010 | 133.3 | 33.3 | 66.6 | 66.6 | 16.6 | 33.3 |  |
|  | 1011 | 135 | 33.75 | 67.5 | 67.5 | 16.8 | 33.75 |  |
|  | 1100 | 137 | 34.25 | 68.5 | 68.5 | 17.125 | 34.25 |  |
|  | 1101 | 140 | 35 | 70 | 70 | 17.5 | 35 |  |
|  | 1110 | 145 | 36.25 | $64^{*}$ | 72.5 | 18.125 | 36.25 |  |
|  | 1111 | 150 | 37.5 | 64* | 75 | 18.75 | 37.5 |  |
| Bit 3 | 0 - frequency is selected by hardware select, latched inputs <br> 1- Frequency is selected by Bit $2,6: 4$ |  |  |  |  |  |  | 0 |
| Bit 1 | 0- Normal <br> 1- Spread Spectrum |  |  |  |  |  |  | 0 |
| Bit 0 | 0- Enabled <br> 1- Tristate all outputs |  |  |  |  |  |  | 0 |

Note 1: Default at power-up will be for latched logic inputs to define frequency, Bit 2, 6:4 are defaulted to 0000 .
*These output frequencies are not synchronous to the CPU Clock and do not have Spread Spectrum modulation.

## Absolute Maximum Ratings

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Symbol | Parameter | Ratings | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\text {IN }}$ | Voltage on any pin with respect to $\mathrm{V}_{\text {SS }}$ | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| ESD |  |  |  |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDD}=3.3 \mathrm{~V} \pm 5 \%$; VDDL $=2.5 \mathrm{~V} \pm 5 \%$

| Parameter |  | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |
| IDD3 | Combined 3.3V Supply Current | CPU $=133 \mathrm{MHz}$ Outputs Loaded |  | TBD |  | mA |
| IDD2 | Combined 2.5V Supply Current | CPU $=133 \mathrm{MHz}$ Outputs Loaded |  | TBD |  | mA |
| Logic Inputs |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | VSS-0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | VDD+0.3 | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current ${ }^{1}$ |  |  |  | -25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current ${ }^{1}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current |  |  |  | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  |  |  | 5 | $\mu \mathrm{A}$ |
| Clock Outputs ${ }^{2}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage CPU, CPU/2 and IOAPIC | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.0 |  |  | V |
|  | $\begin{aligned} & \hline \mathrm{PCI}, 3 \mathrm{~V} 66, \\ & \text { 24MHz,48MHz,REF } \end{aligned}$ |  | 2.4 |  |  |  |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current CPU, CPU/2 | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ | 27 |  | 93 | mA |
|  | PCI, 3V66 | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ | 26.5 |  | 139 |  |
|  | REF, 24MHz,48MHz |  | 25 |  | 76 |  |
| ${ }^{\text {IOH}}$ | Output High Current CPU and CPU/2 | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ | -101 |  | -26 | mA |
|  | PCI and 3V66 | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ | -189 |  | -31 |  |
|  | REF, 24MHz,48MHz |  | -94 |  | -27 |  |
| Crystal Oscillator |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | X1 Input Threshold Voltage | VDD=3.3V |  | 1.5 |  | V |
| $\mathrm{C}_{\text {IN }}$ | X1 Input Capacitance ${ }^{5}$ | X2 unconnected |  | 18 |  | pF |
| Pin Capacitance/Inductance |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance | Except X1 and X2 |  |  | 5 | pF |
| Cout | Output Pin Capacitance |  |  |  | 6 | pF |
| $\mathrm{L}_{\text {IN }}$ | Input Pin Inductance |  |  |  | 7 | nH |

## Notes:

1. RC7106 logic inputs have internal pull-up resistors.
2. All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.
3. X1 input threshold voltage (typical) is VDD/2
4. The RC7106 contains an internal crystal load capacitor between X1 and VSS and another between X2 and VSS. The total load placed on the crystal is 18 pF ; this includes typical stray capacitance of short PCB traces to the crystal.
5. X 1 input capacitance is applicable when X 1 is driven with an external clock source (X2 is left unconnected).

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C} ; \mathrm{VDD}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDL}=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{f}_{\mathrm{XTL}}=14.31818 \mathrm{MHz}$
AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled.

## CPU Clock Outputs, CPU0:1 ( $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$ )

| Parameter |  | CPU=133MHz |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{p}}$ | Period | 7.5 |  | 8 | nS | Meas. at rising edge at 1.25 V . |
| $\mathrm{t}_{\mathrm{H}}$ | High Time |  | 2 |  | nS | Duration of clock cycle above 2V. |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time |  | 1.8 |  | nS | Duration of clock cycle below 0.4 V |
| $t_{R}$ | Output Rise Time | . 4 |  | 1.6 | nS | 0.4 V to 2.0 V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | . 4 |  | 1.6 | nS | 2.0 V to 0.4V |
| $t_{D}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.25 V |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle to Cycle |  |  | 250 | pS | Measured on rising edge at 1.25 V . |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 175 | pS | Measured on rising edge at 1.25 V . |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 | mS | Assumes full supply voltage reached within 1 mS from power-up. Short cycles exist prior to frequency stabilization. |
| $\mathrm{Z}_{\mathrm{O}}$ | AC output Impedance |  | 20 |  | $\Omega$ | Average value during switching transition. Used for determining series termination value. |

PCI Clock Outputs, PCIO:7 (Lump Capacitance Test Load $=$ 30pF)

| Parameter |  | $\mathrm{PCI}=33.3 \mathrm{MHz}$ |  |  | Units | Test Condition/Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{P}}$ | Period | 30 |  |  | nS | Meas. at rising edge at 1.5 V . |
| $\mathrm{t}_{\mathrm{H}}$ | High Time | 12.0 |  |  | nS | Duration of clock cycle above 2.4 V . |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time | 12.0 |  |  | nS | Duration of clock cycle below 0.4 V |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | 0.5 |  | 2 | nS | 0.4 V to 2.4 V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | 0.5 |  | 2 | nS | 2.4 V to 0.4 V |
| $t_{D}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.5 V |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle to Cycle |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| $\mathrm{t}_{\mathrm{O}}$ | CPU to PCI Clock Offset | 1.5 |  | 4.0 | nS | Covers all $\mathrm{CPU} / \mathrm{PCl}$ outputs. Measured on rising edge at 1.5 V . CPU leads PCl output. |

## 3V66 Clock Outputs (Lump Capacitance Test Load = 30pF)

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |

CPU/2 Clock Output (Lump Capacitance Test Load = 20pF)

|  |  | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |

24MHz and 48MHz Clock Outputs (Lump Capacitance Test Load = 20pF)

| Parameter |  | CPU = 133MHz |  |  | Units | Test Condition/Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency | $\begin{aligned} & 48.008 \\ & 24.004 \end{aligned}$ |  |  | MHz | Determined by PLL divider ratio. |
| $\mathrm{f}_{\mathrm{D}}$ | Frequency deviation | +167 |  |  | ppm | (48.008-48)/48 |
| $\mathrm{n} / \mathrm{m}$ |  | 57/17, 114/17 |  |  | - |  |
| $t_{R}$ | Output Rise Time | 0.5 |  | 2 | nS | 0.4 V to 2.4 V |
| $t_{\text {F }}$ | Output Fall Time | 0.5 |  | 2 | nS | 2.4 V to 0.4 V |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.5 V |
| $\mathrm{t}_{\mathrm{A}}$ | Jitter, Absolute |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up |  |  | 3 | mS | Assumes full supply voltage reached within 1 mS from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  | ohm | Average value during switching transition. Used for determining series termination value. |

IOAPIC Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ )

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |

REF Clock Output (Lump Capacitance Test Load = 20pF)

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |

Group Skews (CPU and IOAPIC load $=20 \mathrm{pF}$; PCI, 3 V66 load $=\mathbf{3 0} \mathrm{pF}$ )

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |  |  |  |
| A | .095 | .110 | 2.41 | 2.79 |  |  |  |  |  |  |  |
| A1 | .008 | .016 | 0.20 | 0.41 |  |  |  |  |  |  |  |
| b | .008 | .0135 | 0.20 | 0.34 | 5 |  |  |  |  |  |  |
| c | .005 | .010 | 0.13 | 0.25 | 5 |  |  |  |  |  |  |
| D | .620 | .630 | 15.75 | 16.00 | 2,4 |  |  |  |  |  |  |
| E | .395 | .420 | 10.03 | 10.67 |  |  |  |  |  |  |  |
| E1 | .291 | .299 | 7.39 | 7.59 | 2 |  |  |  |  |  |  |
| e | .025 |  | BSC | 0.64 |  |  |  |  |  |  |  |
| BSC |  |  |  |  |  |  |  |  |  |  |  |
| L | .020 | .040 | 0.51 | 1.02 | 3 |  |  |  |  |  |  |
| a | 48 |  |  |  | 48 |  | 6 |  |  |  |  |
| ccc | --- |  |  |  |  |  |  | .004 | --- | 0.13 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :--- | :---: | :---: | :---: | :---: |
| RC7106 |  |  | 48 SSOP | RC7106 |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7108

## 133MHz Spread Spectrum Clock for Motherboards

## Features

－Employs Fairchild＇s proprietary Spread Spectrum Technology
－Reduces measured EMI by as much as 10 dB
－Supports up to 150 MHz
－Two skew－controlled copies of the CPU clock
－ $\mathrm{I}^{2} \mathrm{C}$ programmable
－Two copies of 3V66 clock
－One copy 24 MHz clock
－One copy 48 MHz clock
－One copy IOAPIC
－Two copy REF 14.318 MHz clock（3．3V）
－Eight copies PCI clock
－Nine copies of SDRAM clock with one Free－running
－Power down capability

## Description

The RC7108 is a clock synthesizer for motherboard applica－ tions．It meets the requirements for 133 MHz Whiting chipset．The clock frequencies can be set with the 4 select pins and／or be set via the $\mathrm{I}^{2} \mathrm{C}$ interface．

## Block Diagram



## Pin Assignments



Pin Assignments

| Pin \# | Pin Name | Pin \# | Pin name | Pin \# | Pin Name |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | REF1 | 17 | PCI5 | 33 | VSS |
| 2 | VDD | 18 | VDD | 34 | SDRAM5 |
| 3 | X1 | 19 | PCI6 | 35 | SDRAM4 |
| 4 | X2 | 20 | PCI7 | 36 | SDRAM3 |
| 5 | VSS | 21 | VSS | 37 | VDD |
| 6 | VSS | 22 | PWRDWN\# | 38 | SDRAM2 |
| 7 | 3 V66-0 | 23 | SCLK | 39 | SDRAM1 |
| 8 | 3 V66-1 | 24 | SDATA | 40 | SDRAM0 |
| 9 | VDD | 25 | VDD | 41 | VSS |
| 10 | VDD | 26 | $48 M H z / F S 3$ | 42 | VSSL |
| 11 | FS0/PCI0 | 27 | 24MHz/FS2 | 43 | CPU1 |
| 12 | FS1/PCI1 | 28 | VSS | 44 | CPU0 |
| 13 | PCI2 | 29 | VDD | 45 | VDDL |
| 14 | VSS | 30 | SDRAM_F | 46 | IOAPIC/SEL_3V66 |
| 15 | PCI3 | 31 | SDRAM7 | 48 | REF0/FREQ_APIC |
| 16 | PCI4 | 32 | SDRAM6 |  |  |

## PWRDWN\#

| PWRDWN\# | CPU | SDRAM | IOAPIC | $3 V 66$ | PCI | REF, <br> $\mathbf{2 4 M H z}$, <br> $48 M H z$ | OSC. | PLL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | LOW | LOW | LOW | LOW | LOW | LOW | OFF | OFF |
| 1 | ON | ON | ON | ON | ON | ON | ON | ON |

## Frequency Selection

| FS3 | FS2 | FS1 | FSO | CPU <br> MHz | $\begin{array}{\|l} \hline \text { SDRAM } \\ \text { MHz } \end{array}$ | PCl MHz | 3V66 (MHz) |  | IOAPIC (MHz) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | $\begin{gathered} \text { 3V66_SYNC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { 3V66_SYNC } \\ =1 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =1 \end{gathered}$ |
| 0 | 0 | 0 | 0 | 100.3 | 100.3 | 33.3 | 66.6 | 66.6 | 16.67 | 33.3 |
| 0 | 0 | 0 | 1 | 100.9 | 100.9 | 33.67 | 67.34 | 67.34 | 16.84 | 33.67 |
| 0 | 0 | 1 | 0 | 105 | 105 | 35 | 70 | 70 | 17.5 | 35 |
| 0 | 0 | 1 | 1 | 115 | 115 | 38.33 | 64* | 76.66 | 19.17 | 38.33 |
| 0 | 1 | 0 | 0 | 120 | 120 | 40 | 64* | 80 | 20 | 40 |
| 0 | 1 | 0 | 1 | 124 | 124 | 41.33 | 64* | 82.66 | 20.67 | 41.33 |
| 0 | 1 | 1 | 0 | 133.3 | 133.3 | 44.33 | 64* | 88.66 | 22.17 | 44.33 |
| 0 | 1 | 1 | 1 | 133.3 | 133.3 | 33.3 | 66.6 | 66.6 | 16.67 | 33.3 |
| 1 | 0 | 0 | 0 | 140 | 140 | 35 | 70 | 70 | 17.5 | 35 |
| 1 | 0 | 0 | 1 | 150 | 150 | 37.5 | 64* | 75 | 18.75 | 37.5 |
| 1 | 0 | 1 | 0 | 66.8 | 100.2 | 33.4 | 66.6 | 66.6 | 16.67 | 3.3 |
| 1 | 0 | 1 | 1 | 70 | 105 | 35 | 70 | 70 | 17.5 | 35 |
| 1 | 1 | 0 | 0 | 75 | 112.5 | 37.5 | 64* | 75 | 18.75 | 37.5 |
| 1 | 1 | 0 | 1 | 83.3 | 124.5 | 41.5 | 64* | 83 | 20.75 | 41.5 |
| 1 | 1 | 1 | 0 | 90 | 90 | 30 | 60 | 60 | 15 | 30 |
| 1 | 1 | 1 | 1 | 95 | 95 | 31.67 | 63.34 | 63.34 | 15.84 | 31.67 |

*Note: These output frequencies are not synchronous to the CPU Clock and do not have Spread Spectrum modulation.

## Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :---: | :---: | :---: | :---: |
| CPU0:1 | 44,43 | OUT | CPU Clock Outputs: These two CPU clocks are determined by the 4 select pins FS0:3 |
| PCI2:7 | $\begin{aligned} & 13,15,16 \\ & 17,19,20 \end{aligned}$ | OUT | PCI BUS Clock Outputs: These 6 PCI clock outputs run synchronously to the CPU. |
| PCIO/FS0 | 11 | OUT/IN | I/O Dual Function PCIO and FS0 pin: See table for frequency selection. After power-on, this pin becomes a normal PCI clock. |
| PCI1/FS1 | 12 | OUT/IN | I/O Dual Function PCI1 and FS1 pin: See table for frequency selection. After power-on, this pin becomes a normal PCI clock. |
| 3V66-0:1 | 7,8 | OUT | 3V66 Clock Outputs: These 2 outputs are fixed at 66 MHz operating from 3.3V. |
| REF1 | 1 | OUT | REF Clock Output: This output provides a 14.318 MHz high drive clock. |
| $\begin{aligned} & \hline \text { REFO/ } \\ & \text { FREQ_APIC } \end{aligned}$ | 48 | OUT/IN | I/O Dual Function REFO and FREQ_APIC Pin: During power-up, if the input is " 0 ", the IOAPIC output would operate at 16.67 MHz . If the input is latched " 1 ", the IOAPIC output would operate at 33.3 MHz . After power-on, this pin becomes a REFO output. There is an internal pull-up resistor on this pin. |
| $\begin{aligned} & \text { IOAPIC/ } \\ & \text { SEL_3V66 } \end{aligned}$ | 46 | OUT/IN | I/O Dual Function IOAPIC and SEL_3V66 Pin: See table for frequency selection. |
| SDRAM0:7 SDRAM_F | $\begin{gathered} \hline 40,39,38,36 \\ 35,34,32,31 \\ 30 \end{gathered}$ | OUT | SDRAM Clock Outputs: SDRAM0:7 clocks are determined by FSO:FS3. SDRAM_F is a free-running clock which is not controlled by the $\mathrm{I}^{2} \mathrm{C}$. |
| 24MHz/FS2 | 27 | OUT/IN | I/O Dual Function 24 MHz and FS2 pin: See table for frequency selection. After power-on the pin becomes a normal 24 MHz clock. |
| 48MHz/FS3 | 26 | OUT/IN | I/O Dual Function 48 MHz and FS3 pin: See table for frequency selection. After power-on the pin becomes a normal 48 MHz clock. |
| X1 | 3 | IN | Crystal Connection: An input connection for an external14.318MHz crystal. If using an external reference, this pin must be left unconnected. |
| X2 | 4 | OUT | Crystal Connection or External Reference Frequency Input: Connect to either a 14.318 MHz crystal or other reference signal. |
| PWRDWN\# | 22 | IN | Power-down Input pin: This pin shuts down the clock PLL bring all clocks to a low state. |
| SCLK | 23 | IN | $\mathrm{I}^{2} \mathrm{C}$ Clock Pin: The $\mathrm{I}^{2} \mathrm{C}$ clock should be applied to this input as described in the $I^{2} \mathrm{C}$ section of this datasheet. |
| SDATA | 24 | IN/OUT | $I^{2} \mathrm{C}$ Data Pin: Data should be presented to this input as described by the $\mathrm{I}^{2} \mathrm{C}$ section of this datasheet. There is an internal pull-up resistor on this pin. |
| VDD | $\begin{gathered} \hline 2,9,10,18,25 \\ 29,37 \end{gathered}$ | POWER | 3.3V Power Pins: |
| VDDL | 45,47 | POWER | 2.5V Power Pins: |
| VSS | $\begin{gathered} \hline 5,6,14,21,28 \\ 33,41,42 \end{gathered}$ | POWER | Ground Pins: |

## Functional Description

## I/O Pin Operation

Dual Purpose I/O pins such as pin 11 FS0/PCI0, act as a logic input upon power up. This allows the determination of assigned device function. For this example, FS0 along with the other three select pins will determine the clock frequencies as shown in the table. A short time after power up, the logic state is latched and the pin becomes a clock output pin. In this case, pin 11 becomes a PCI clock output. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10kohm "strapping" resistor is connected between the I/O pin and VDD or VSS (ground). A connection to ground sets a " 0 " bit and a connection to VDD sets a "1" bit. See Figure 1.

Upon power up, the first 2 mS of operation is used for input logic selection. The clock output pins are tri-stated, allowing
the output strapping resistor on the I/O pin to pull the pin and its associated capacitive clock load to either a logic high or low state. At the end of the 2 mS period, the established logic " 0 " or " 1 " condition of the I/O pin is then latched. Next the output buffer is enabled which converts the I/O pin into an operating clock output. The 2 mS timer is started when VDD reaches 2.0 V . The input bits can only be reset by turning the VDD off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of clock output is 20 ohms (nominal) which is minimally affected by the 10 kohm strap to ground or VDD. As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or VDD should be kept less than two inches in length to prevent system noise coupling during input logic sampling.


Figure 1. Input Logic Selection through Resistor Load Option

## Serial Data Interface

The RC7108 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the RC7108 initializes with default register settings. Therefore, the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of
device pins SDATA and SCLK. In motherboard applications, SDATA and SCLK are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. Table 2 summarizes the control functions of the serial data interface.

Table 2. Serial Data Interface Control Functions Summary

| Control Function | Description | Common Application |
| :--- | :--- | :--- |
| Clock Output <br> Disable | Any individual clock output(s) can be <br> disabled. Disabled outputs are actively <br> held low. | Unused outputs are disabled to reduce EMI <br> and system power. Examples are clock <br> outputs to unused PCI slots. |
| CPU Clock <br> Frequency Selection | Provides CPU/PCI frequency selections <br> beyond the 133MHz provided upon power- <br> on. Frequency is changed in a smooth and <br> controlled fashion. | For alternate microprocessors and power <br> management options. Smooth frequency <br> transition allows CPU frequency change <br> under normal system operation. |
| Output Tristate | Puts all clock outputs into a high <br> impedance state. | Production PCB testing. |
| Test Mode | All clock outputs toggle in relation to X1 <br> input, internal PLL is bypassed. Refer to <br> Table 4. | Production PCB testing. |
| Reserved | Reserved function for future device <br> revision or production device testing. | No user application. Register bit must be <br> written as 0. |

## Operation

The RC7108 is programmed by writing 10 bytes of eight bits each. See Table 3 for byte order.

Table 3. Byte Writing Sequence

| Byte <br> Sequence | Byte Name | Bit <br> Sequence | Byte Description |
| :---: | :---: | :---: | :---: |
| 1 | Slave <br> Address | 11010010 | Commands the RC7108 to accept the bits in Data Bytes 3-6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the RC7108 is 11010010 . Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2 | Command Code | Don't Care | Unused by the RC7108, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 3 | Byte Count | Don't Care | Unused by the RC7108, therefore bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 4 | Data Byte 0 | Refer to Table 5 | The data bits in these bytes set internal RC7108 registers that control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description of bit control functions, refer to Table 4, Data Byte Serial Configuration Map. |
| 5 | Data Byte 1 |  |  |
| 6 | Data Byte 2 |  |  |
| 7 | Data Byte 3 |  |  |
| 8 | Data Byte 4 |  |  |
| 9 | Data Byte 5 |  |  |
| 10 | Data Byte 6 |  |  |

## Writing Data Bytes

Each bit of the 10 data bytes controls a particular device function except for the "reserved bits". These must be preserved by writing a logic 0 . Bit 7, the MSB, is written first. See Table 4 for bit descriptions of Data Bytes 1-4.

Table 5 shows additional frequency selections that are programmable via the serial data interface.

Table 7 shows the mode select functions for Byte 3, bits 1 and 0 .

Table 4. Data Bytes 1-4 Serial Configuration Map

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |
| Data Byte 1 |  |  |  |  |  |  |
| 7 | - | - | (Reserved) | - | - | 0 |
| 6 | - | - | (Reserved) | - | - | 0 |
| 5 | - | - | (Reserved) | - | - | 0 |
| 4 | 27 | 24MHz | Clock Output Disable | Disable | Enable | 1 |
| 3 | 26 | 48 MHz | Clock Output Disable | Disable | Enable | 1 |
| 2 | - | - | (Reserved) | - | - | 0 |
| 1 | - | - | (Reserved) | - | - | 0 |
| 0 | - | - | (Reserved) | - | - | 0 |

Data Byte 2

| 7 | 31 | SDRAM7 | Clock Output Disable | Disable | Enable | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| 6 | 32 | SDRAM6 | Clock Output Disable | Disable | Enable | 1 |
| 5 | 34 | SDRAM5 | Clock Output Disable | Disable | Enable | 1 |
| 4 | 35 | SDRAM4 | Clock Output Disable | Disable | Enable | 1 |
| 3 | 36 | SDRAM3 | Clock Output Disable | Disable | Enable | 1 |
| 2 | 38 | SDRAM2 | Clock Output Disable | Disable | Enable | 1 |
| 1 | 39 | SDRAM1 | Clock Output Disable | Disable | Enable | 1 |
| 0 | 40 | SDRAM0 | Clock Output Disable | Disable | Enable | 1 |

Data Byte 3

| 7 | 20 | PCl7 | Clock Output Disable | Disable | Enable | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| 6 | 19 | PCl6 | Clock Output Disable | Disable | Enable | 1 |
| 5 | 17 | PCl5 | Clock Output Disable | Disable | Enable | 1 |
| 4 | 16 | PCl4 | Clock Output Disable | Disable | Enable | 1 |
| 3 | 15 | PCl3 | Clock Output Disable | Disable | Enable | 1 |
| 2 | 13 | PCl2 | Clock Output Disable | Disable | Enable | 1 |
| 1 | 12 | PCl1 | Clock Output Disable | Disable | Enable | 1 |
| 0 | 11 | PCl0 | Clock Output Disable | Disable | Enable | 1 |

Data Byte 4

| 7 | - | - | (Reserved) | - | - | 0 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | 8 | $3 V 66-1$ | Clock Output Disable | Disable | Enable | 1 |
| 5 | 7 | $3 V 66-0$ | Clock Output Disable | Disable | Enable | 1 |
| 4 | - | - | (Reserved) | - | - | 0 |
| 3 | 46 | IOAPIC | Clock Output Disable | Disable | Enable | 1 |
| 2 | - | - | (Reserved) | - | - | 0 |
| 1 | 43 | CPU1 | Clock Output Disable | Disable | Enable | 1 |
| 0 | 44 | CPU0 | Clock Output Disable | Disable | Enable | 1 |

Table 5. Byte 0: Functionality and frequency select register (Default =0)

| Bit | Description |  |  |  |  |  |  |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit 7 | 0- $\pm 0.25 \%$ Center Spread Spectrum |  |  |  |  |  |  |  | 0 |
|  | 1- Down Spread Spectrum 0 to -0.5\% |  |  |  |  |  |  |  |  |
| $\begin{gathered} \text { Bit } \\ (2,6: 4) \end{gathered}$ |  | CPU | SDRAM | PCI | 3V66 |  | IOAPIC |  | Note 1 |
|  |  |  |  |  | $\begin{gathered} \text { 3V66_SEL } \\ =0 \end{gathered}$ | $\begin{array}{\|c} \hline \text { 3V66_SEL } \\ =1 \end{array}$ | $\begin{gathered} \text { FREQ_APIC } \\ =0 \end{gathered}$ | $\begin{gathered} \text { FREQ_APIC } \\ =1 \end{gathered}$ |  |
|  | 0000 | 100.3 | 100.3 | 33.3 | 66.6 | 66.6 | 16.67 | 33.3 |  |
|  | 0001 | 100.9 | 100.9 | 33.67 | 67.34 | 67.34 | 16.84 | 33.67 |  |
|  | 0010 | 105 | 105 | 35 | 70 | 70 | 17.5 | 35 |  |
|  | 0011 | 115 | 115 | 38.33 | $64 *$ | 76.66 | 19.17 | 38.33 |  |
|  | 0100 | 120 | 120 | 40 | $64 *$ | 80 | 20 | 40 |  |
|  | 0101 | 124 | 124 | 41.33 | $64 *$ | 82.66 | 20.67 | 41.33 |  |
|  | 0110 | 133.3 | 133.3 | 44.33 | 64* | 88.66 | 22.17 | 44.33 |  |
|  | 0111 | 133.3 | 133.3 | 33.3 | 66.6 | 66.6 | 16.67 | 33.3 |  |
|  | 1000 | 140 | 140 | 35 | 70 | 70 | 17.5 | 35 |  |
|  | 1001 | 150 | 150 | 37.5 | 64* | 75 | 18.75 | 37.5 |  |
|  | 1010 | 66.8 | 100.2 | 33.4 | 66.6 | 66.6 | 16.67 | 3.3 |  |
|  | 1011 | 70 | 105 | 35 | 70 | 70 | 17.5 | 35 |  |
|  | 1100 | 75 | 112.5 | 37.5 | $64 *$ | 75 | 18.75 | 37.5 |  |
|  | 1101 | 83.3 | 124.5 | 41.5 | $64 *$ | 83 | 20.75 | 41.5 |  |
|  | 1110 | 90 | 90 | 30 | 60 | 60 | 15 | 30 |  |
|  | 1111 | 95 | 95 | 31.67 | 63.34 | 63.34 | 15.84 | 31.67 |  |
| Bit 3 | 0 - frequency is selected by hardware select, latched inputs <br> 1- Frequency is selected by Bit 2,6:4 |  |  |  |  |  |  |  | 0 |
| Bit 1 | 0- Normal1-Spread Spectrum |  |  |  |  |  |  |  | 0 |
| Bit 0 | 0- Enabled1- Tristate all outputs |  |  |  |  |  |  |  | 0 |

Note 1: Default at power-up will be for latched logic inputs to define frequency, Bit 2, 6:4 are defaulted to 0000.
*These output frequencies are not synchronous to the CPU Clock and do not have Spread Spectrum modulation.

## Absolute Maximum Ratings

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions
above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Symbol | Parameter | Ratings | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IN}}$ | Voltage on any pin with respect to $\mathrm{V}_{\mathrm{SS}}$ | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{ESD}_{\text {PROT }}$ | Input ESD Protection | $2(\min )$ | kV |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VDD}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDL}=2.5 \mathrm{~V} \pm 5 \%$

| Parameter |  | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |
| IDD3 | Combined 3.3V Supply Current | $\text { CPU }=133 \mathrm{MHz} \text { Outputs }$ Loaded |  | TBD |  | mA |
| IDD2 | Combined 2.5V Supply Current | CPU $=133 \mathrm{MHz}$ Outputs Loaded |  | TBD |  | mA |
| Logic Inputs |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | VSS-0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | VDD+0.3 | V |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current ${ }^{1}$ |  |  |  | -25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current ${ }^{1}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current |  |  |  | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current |  |  |  | 5 | $\mu \mathrm{A}$ |
| Clock Outputs ${ }^{2}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage CPU and IOAPIC | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.0 |  |  | V |
|  | PCI, SDRAM, 3V66, 24MHz,48MHz,REF |  | 2.4 |  |  |  |
| IOL | Output Low Current CPU | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ | 27 |  | 93 | mA |
|  | IOAPIC |  | 40 |  | 138 |  |
|  | PCI, 3V66 | $\mathrm{V}_{\mathrm{OL}}=1.4 \mathrm{~V}$ | 26.5 |  | 139 |  |
|  | REF, 24MHz,48MHz |  | 25 |  | 76 |  |
|  | SDRAM |  | 61 |  | 152 |  |

DC Electrical Characteristics (Continued)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; $\mathrm{VDD}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDL}=2.5 \mathrm{~V} \pm 5 \%$

| Parameter |  | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\mathrm{OH}}$ | Output High Current CPU | $\mathrm{V}_{\mathrm{OH}}=1.2 \mathrm{~V}$ | -26 |  | -101 | mA |
|  | IOAPIC |  | -39 |  | -150 |  |
|  | PCI, 3V66 | $\mathrm{V}_{\mathrm{OH}}=1.4 \mathrm{~V}$ | -31 |  | -189 |  |
|  | REF, $24 \mathrm{MHz}, 48 \mathrm{MHz}$ |  | -27 |  | -94 |  |
|  | SDRAM |  | -68 |  | -188 |  |
| Crystal oscillator |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TH }}$ | X1 Input Threshold Voltage ${ }^{3}$ | VDD=3.3V |  | 1.5 |  | V |
| $\mathrm{C}_{\text {LOAD }}$ | Load Capacitance, as seen by external Xtal. ${ }^{4}$ |  |  | 18 |  | pF |
| $\mathrm{C}_{\text {IN }}$ | X1 Input Capacitance ${ }^{5}$ | X2 unconnected |  | 28 |  | pF |
| Pin Capacitance/Inductance |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance | Except X1 and X2 |  |  | 5 | PF |
| Cout | Output Pin Capacitance |  |  |  | 6 | pF |
| $\mathrm{L}_{\text {IN }}$ | Input Pin Inductance |  |  |  | 7 | NH |

Notes:

1. RC7108 logic inputs have internal pull-up resistors.
2. All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.
3. X1 input threshold voltage (typical) is VDD/2
4. The RC7108 contains an internal crystal load capacitor between X1 and VSS and another between X2 and VSS. The total load placed on the crystal is 18 pF ; this includes typical stray capacitance of short PCB traces to the crystal.
5. X 1 input capacitance is applicable when X 1 is driven with an external clock source ( X 2 is left unconnected).

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C} ; \mathrm{VDD}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{VDDL}=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{f}_{\mathrm{XTL}}=14.31818 \mathrm{MHz}$
AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output; Spread Spectrum clocking is disabled.

## CPU Clock Outputs, CPU0:1 (C LOAD $=20 \mathrm{pF}$ )

| Parameter |  | CPU=133MHz |  |  | Units | Test Condition/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{t}_{\mathrm{p}}$ | Period | 7.5 |  | 8 | nS | Meas. at rising edge at 1.25 V . |
| $\mathrm{t}_{\mathrm{H}}$ | High Time |  | 2 |  | nS | Duration of clock cycle above 2 V . |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time |  | 1.8 |  | nS | Duration of clock cycle below 0.4 V |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | . 4 |  | 1.6 | nS | 0.4 V to 2.0 V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | . 4 |  | 1.6 | nS | 2.0 V to 0.4 V |
| $t_{D}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.25 V |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle to Cycle |  |  | 250 | pS | Measured on rising edge at 1.25 V . |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 175 | pS | Measured on rising edge at 1.25 V . |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up (cold start) |  |  | 3 | mS | Assumes full supply voltage reached within 1 mS from power-up. Short cycles exist prior to frequency stabilization. |
| $\mathrm{Z}_{\mathrm{O}}$ | AC output Impedance |  | 20 |  | $\Omega$ | Average value during switching transition. Used for determining series termination value. |

PCI Clock Outputs, PCIO:7 (Lump Capacitance Test Load $=$ 30pF)

| Parameter |  | $\mathrm{PCI}=33.3 \mathrm{MHz}$ |  |  | Units | Test Condition/Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $t_{P}$ | Period | 30 |  |  | nS | Meas. at rising edge at 1.5 V . |
| $\mathrm{t}_{\mathrm{H}}$ | High Time | 12.0 |  |  | nS | Duration of clock cycle above 2.4V. |
| $\mathrm{t}_{\mathrm{L}}$ | Low Time | 12.0 |  |  | nS | Duration of clock cycle below 0.4 V |
| $\mathrm{t}_{\mathrm{R}}$ | Output Rise Time | 0.5 |  | 2 | nS | 0.4 V to 2.4 V |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time | 0.5 |  | 2 | nS | 2.4 V to 0.4 V |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.5 V |
| $\mathrm{t}_{\mathrm{Jc}}$ | Jitter, Cycle to Cycle |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| $\mathrm{t}_{\text {SK }}$ | Output Skew |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| to | CPU to PCI Clock Offset | 1.5 |  | 4.0 | nS | Covers all CPU/PCI outputs. Measured on rising edge at 1.5 V . CPU leads PCI output. |

## 3V66 Clock Outputs (Lump Capacitance Test Load = 30pF)

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |

SDRAM Clock Output (Lump Capacitance Test Load = 20pF)

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |

24MHz and 48MHz Clock Outputs (Lump Capacitance Test Load = 20pF)

| Parameter |  | CPU = 133MHz |  |  | Units | Test Condition/Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| f | Frequency | $\begin{aligned} & 48.008 \\ & 24.004 \end{aligned}$ |  |  | MHz | Determined by PLL divider ratio. |
| $\mathrm{f}_{\mathrm{D}}$ | Frequency deviation | +167 |  |  | ppm | (48.008-48)/48 |
| $\mathrm{n} / \mathrm{m}$ |  | 57/17, 114/17 |  |  | - |  |
| $t_{R}$ | Output Rise Time | 0.5 |  | 2 | nS | 0.4 V to 2.4 V |
| $t_{\text {F }}$ | Output Fall Time | 0.5 |  | 2 | nS | 2.4 V to 0.4 V |
| $\mathrm{t}_{\mathrm{D}}$ | Duty Cycle | 45 |  | 55 | \% | Measured at 1.5 V |
| $\mathrm{t}_{\mathrm{A}}$ | Jitter, Absolute |  |  | 500 | pS | Measured on rising edge at 1.5 V . |
| $\mathrm{f}_{\text {ST }}$ | Frequency Stabilization from Power-up |  |  | 3 | mS | Assumes full supply voltage reached within 1 mS from power-up. |
| $\mathrm{Z}_{0}$ | AC Output Impedance |  | 20 |  | ohm | Average value during switching transition. Used for determining series termination value. |

IOAPIC Clock Output (Lump Capacitance Test Load $=\mathbf{2 0 p F}$ )

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |

REF Clock Output (Lump Capacitance Test Load = 20pF)

| Parameter | CPU = 133MHz |  |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |

Group Skews (CPU and IOAPIC load = 20pF; PCI, SDRAM, 3V66 load =30pF)

| Parameter | CPU = 133MHz |  |  | Test Condition/Comment |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |  |  |  |  |
| A | .095 | .110 | 2.41 | 2.79 |  |  |  |  |  |  |  |
| A1 | .008 | .016 | 0.20 | 0.41 |  |  |  |  |  |  |  |
| b | .008 | .0135 | 0.20 | 0.34 | 5 |  |  |  |  |  |  |
| c | .005 | .010 | 0.13 | 0.25 | 5 |  |  |  |  |  |  |
| D | .620 | .630 | 15.75 | 16.00 | 2,4 |  |  |  |  |  |  |
| E | .395 | .420 | 10.03 | 10.67 |  |  |  |  |  |  |  |
| E1 | .291 | .299 | 7.39 | 7.59 | 2 |  |  |  |  |  |  |
| e | .025 |  | BSC | 0.64 |  |  |  |  |  |  |  |
| BSC |  |  |  |  |  |  |  |  |  |  |  |
| L | .020 | .040 | 0.51 | 1.02 | 3 |  |  |  |  |  |  |
| a | 48 |  |  |  | 48 |  | 6 |  |  |  |  |
| ccc | --- |  |  |  |  |  |  | .004 | --- | 0.13 |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7144

## 133MHz Spread Spectrum Motherboard Integrated Clock/Buffer

## Features

- Employs Fairchild's proprietary Spread Spectrum Technology
- Reduces measured EMI by as much as 10 dB
- Supports up to 150 MHz
- $\mathrm{I}^{2} \mathrm{C}$ programmable
- Two copies of CPU clock with one free running
- One copy 24 MHz clock
- One copy 48 MHz clock
- One copy IOAPIC
- Two copy REF 14.318 MHz clock (3.3V)
- Six copies PCI clock
- Thirteen copies of SDRAM clock with one free running
- PCI/CPU stop capability


## Description

The RC7144 is a clock synthesizer for motherboard applications. It meets the requirements for the $133 \mathrm{MHz} 13 \mathrm{x} / \mathrm{zx}$ chipset. The clock frequencies can be set with the 4 select pins or can be set via the $I^{2} \mathrm{C}$ interface.

## Block Diagram



## Pin Assignments

| VDDQ3 | $\square$ | $\checkmark$ | 48 |  | VDDQ2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REF0/PCI_STOP\# | $\square 2$ |  | 47 |  | IOAPIC |
| GND | $\square$ |  | 46 |  | REF1/FS2* |
| X1 | $\square 4$ |  | 45 |  | GND |
| X2 | $\square 5$ |  | 44 |  | CPU_F |
| VDDQ3 | $\square 6$ |  | 43 |  | CPU1 |
| PCI_F/MODE | $\square 7$ |  | 42 |  | VDDQ2 |
| PCI1/FS3 | $\square 8$ |  | 41 |  | CLK_STOP\# |
| GND | $\square 9$ |  | 40 |  | SDRAM_F |
| PC12 | $\square 10$ |  | 39 | $\square$ | GND |
| PC13 | $\square 11$ |  | 38 | $\square$ | SDRAM0 |
| PC14 | $\square 12$ | RC7144 | 37 | $\square$ | SDRAM1 |
| PC15 | $\square 13$ |  | 36 | $\square$ | VDDQ3 |
| VDDQ3 | $\square 14$ |  | 35 |  | SDRAM2 |
| SDRAMIN | $\square 15$ |  | 34 | $\square$ | SDRAM3 |
| GND | $\square 16$ |  | 33 | $\square$ | GND |
| SDRAM11 | $\square 17$ |  | 32 | $\square$ | SDRAM4 |
| SDRAM10 | $\square 18$ |  | 31 | $\square$ | SDRAM5 |
| VDDQ3 | $\square 19$ |  | 30 | $\square$ | VDDQ3 |
| SDRAM9 | $\square 20$ |  | 29 | $\square$ | SDRAM6 |
| SDRAM8 | $\square 21$ |  | 28 | $\square$ | SDRAM7 |
| GND | $\square 22$ |  | 27 | $\square$ | VDDQ3 |
| ${ }^{2} \mathrm{C}$ ¢ $\{$ SDA | $\square 23$ |  | 26 |  | 48MHz/FS0* |
| ${ }^{2} \mathrm{C}$ C $\{$ SCL | $\square 24$ |  | 25 |  | $24 \mathrm{MHz} / \mathrm{FS} 1$ * |

## Pin Description

| Pin Name | Pin \# | Pin Type | Pin Function |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DDQ3 }}$ | $\begin{gathered} 1,6,14,19 \\ 27,30,36 \end{gathered}$ | PWR | Power connection: Power supply for core logic, PLL circuitry SDRAM outputs, PCI outputs, reference, 48 \& 24 MHz outputs. Connect to 3.3 Volts. |
| $\begin{aligned} & \hline \text { REFO/ } \\ & \text { PCI_STOP\# } \end{aligned}$ | 2 | OUT/IN | I/O Dual function REFO \& PCI_STOP\#: Function determined by MODE pin. When high, this pin is an output with 14.31818 MHz of reference clock. When MODE is low, PCI_STOP\# stops all the PCI clocks. |
| GND | $\begin{gathered} 3,9,16,22, \\ 33,39,45 \end{gathered}$ | PWR | Ground connection: Connect all ground pins to the common system ground plane. |
| X1 | 4 | IN | Crystal Connection: An input connection for an external 14.318 MHz crystal. 18 pF internal cap. |
| X2 | 5 | OUT | Crystal Connection or External Reference Frequency: This pin has dual functions. It can be used as an external 14.318 MHz crystal connection or as an external reference frequency input. |
| PCI_F/MODE | 7 | OUT/IN | Fixed PCI clock output: Upon power up MODE input will be latched, which will enable or disable REFO. |
| PCI1/FS3 | 8 | OUT/IN | PCI clock output: Upon power up FS3 input will be latched, which will set clock frequencies as frequency selection table. This pin has internal pull down. |
| PCI2:5 | 10, 11, 12, 13 | OUT | PCI clock output 2 through 5: These five PCI clock outputs are controlled by the PCI_STOP\# control pin. |
| SDRAM_IN | 15 | IN | Buffered input pin: The signal provided to this input pin is buffered to 13 outputs. |
| SDRAM0:11; SDRAM_F | $\begin{gathered} 17,18,20,21, \\ 28,29,31,32, \\ 34,35,37,38, \\ 40 \end{gathered}$ | OUT | SDRAM Clock Ouputs: SDRAM0:11 clock are determined by FSO: FS3. SDRAM_F is a free running clock which is not controlled by the $\mathrm{I}^{2} \mathrm{C}$. |
| SDA | 23 | IN/OUT | Data pin for $\mathrm{I}^{2} \mathrm{C}$ circuitry. |
| SCL | 24 | IN | Clock pin for $\mathrm{I}^{2} \mathrm{C}$ circuitry. |
| 24MHz/FS1 | 25 | OUT/IN | 24 MHz clock output: 24 MHz is provided in normal operation. In standard systems, this output can be used as the clock input for Super I/O chip. Upon power up FS1 input will be latched, which will set clock frequencies as frequency selection table. |
| 48MHz/FS0 | 26 | OUT/IN | 48 MHz clock output: 48 MHz is provided in normal operation. In standard systems, this output can be used as the reference for universal Serial Bus. Upon power up FSO input will be latched, which will set clock frequencies as frequency selection table. |
| CLK_STOP\# | 41 | IN | CLK_STOP\# Input: When 0, this pin stops the CPU outputs after completing a full clock cycle. This pin does not effect CPU_F. |
| $V_{\text {DDQ2 }}$ | 42, 48 | PWR | Power supply for IOAPIC \& all CPU outputs. Connect to 2.5 or 3.3 Volts. |
| $\begin{aligned} & \hline \text { CPU1, } \\ & \text { CPU_F } \end{aligned}$ | 43, 44 | OUT | CPU output clocks: $\mathrm{V}_{\mathrm{DDQ} 2}$ controls output Voltage. Stopped when CLK_STOP\# is 0 . CPU_F is not affected by CLK_STOP\#. |
| REF1/FS2 | 46 | OUT/IN | Reference Clock output: 14.31818 MHz reference output. Upon power up FS2 input will be latched, which will set clock frequencies as frequency selection table. |
| IOAPIC | 47 | OUT | IOAPIC clock: Provides 14.31818 MHz fixed clock. $\mathrm{V}_{\text {DDQ2 }}$ contols the output Voltage. |

## Frequency Selection Table

| Input Address |  |  |  | CPU (MHz) | PCI (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FS3 | FS2 | FS1 | FS0 |  | 33.3 |
| 1 | 1 | 1 | 1 | 133.3 | 31 |
| 1 | 1 | 1 | 0 | 124 | 37.5 |
| 1 | 1 | 0 | 1 | 150 | 35 |
| 1 | 1 | 0 | 0 | 140 | 35 |
| 1 | 0 | 1 | 1 | 105 | 36.7 |
| 1 | 0 | 1 | 0 | 110 | 38.3 |
| 1 | 0 | 0 | 1 | 115 | 40 |
| 1 | 0 | 0 | 0 | 120 | 33.3 |
| 0 | 1 | 1 | 1 | 100 | 44.43 |
| 0 | 1 | 1 | 0 | 133.3 | 37.3 |
| 0 | 1 | 0 | 1 | 112 | 34.3 |
| 0 | 1 | 0 | 0 | 103 | 33.4 |
| 0 | 0 | 1 | 1 | 66.8 | 41.7 |
| 0 | 0 | 1 | 0 | 83.3 | 37.5 |
| 0 | 0 | 0 | 1 | 75 | 41.3 |
| 0 | 0 | 0 | 0 | 124 | 3 |

## Power Management Control

| Mode | PCI_STOP\# | PCI | REF0 | PCI_F |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Stopped | Disable | Running |
| 0 | 1 | Running | Disable | Running |
| 1 | $X$ | Running | Running | Running |


| CLK_STOP\# | CPU | CPU_F | REF1, 24/48MHZ, SDRAM 0:11 |
| :---: | :---: | :---: | :---: |
| 0 | Stopped | Running | Running |
| 1 | Running | Running | Running |

## Functional Description

## I/O Pin Operation

Dual Purpose I/O pins such as pin 8 FS3/PCI1, act as a logic input upon power up. This allows the determination of assigned device function. For example, FS3 along with the other three select pins will determine the clock frequencies as shown in the table. A short time after power up, the logic state is latched and the pin becomes a clock output pin. For example, pin 8 becomes a PCI clock output. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10k ohm "strapping" resistor is connected between the I/O pin and VDD or VSS (ground). A connection to ground sets a " 0 " bit and a connection to VDD sets a "1" bit. See Figure 1.

Upon power up, the first 2 mS of operation is used for input logic selection. The clock output pins are tri-stated, allowing
the output strapping resistor on the I/O pin to pull the pin and its associated capacitive clock load to either a logic high or low state. At the end of the 2 mS period, the established logic " 0 " or " 1 " condition of the I/O pin is then latched. Next the output buffer is enabled which converts the I/O pin into an operating clock output. The 2 mS timer is started when VDD $(3.3 \mathrm{~V})$ reaches 2.0 V . The input bits can only be reset by turning the VDD off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of outputs is 20 ohms (nominal) which is minimally affected by the 10 kohm strap to ground or VDD. As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or VDD should be kept less than two inches in length to prevent system noise coupling during input logic sampling.


## $\mathbf{I}^{2} \mathbf{C}$ Interface Information

The RC7144 features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the RC7144 initializes with default register settings therefore, the use of this serial data interface is optional. The serial interface is writeonly (to the clock chip) and is the dedicated function of
device pins SDA and SCL. In motherboard applications, SDA and SCL are typically driven by two logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. Table 1 summarizes the control functions of the serial data interface.

Table 1. Serial Data Interface Control Functions Summary

| Control Function | Description | Common Application |
| :--- | :--- | :--- |
| Clock Output <br> Disable | Any individual clock output(s) can be <br> disabled. Disabled outputs are actively <br> held low. | Unused outputs are disabled to reduce EMI <br> and system power. Examples are clock <br> outputs to unused PCI slots. |
| CPU Clock <br> Frequency Selection | Provides CPU/PCI frequency selections <br> other than the 100MHz provided upon <br> power-on. Frequency is changed in a <br> smooth and controlled fashion. | For alternate microprocessors and power <br> management options. Smooth frequency <br> transition allows CPU frequency change <br> under normal system operation. |
| Spread Spectrum <br> Enabling | Turns spread spectrum on or off. | EMI reduction. |
| Output Tristate | Puts all clock outputs into a high <br> impedance state. | Production PCB testing. |
| Test Mode | All clock ouputs toggle in relation to X1 <br> input, internal PLL is bypassed. Refer to <br> Table 6. | Production PCB testing. |
| Reserved | Reserved function for future device <br> revision or production device testing. | No user application. Register bit must be <br> written as 0. |

## RC7144 $I^{2}$ C Interface Write Sequence Example



Note: Once the clock detects the start condition and its ADDRESS is matched, the clock chip will pull down the SDA at every 8th bit. The 8 bit data from SDA is latched into the Buffer Chip when the ACK is generated. This ACK signal will continue as long as STOP condition is detected The COMMAND CODE and BYTE COUNT is not used by the Buffer Chip.

## $\mathbf{I}^{2} \mathrm{C}$ Register Operation

The RC7144 is programmed by writing 10 bytes of eight bits each. See Table 2 for byte order.

Table 2. Byte Writing Sequence

| Byte <br> Sequence | Byte Name | Bit <br> Sequence | Byte Description |
| :---: | :---: | :---: | :---: |
| 1 | Slave <br> Address | 11010010 | Commands the RC7144 to accept the bits in Data Bytes 0-6 or internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the RC7144 is 11010010 . Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2 | Command Code | Don't Care | Unused by the RC7144, therefore, bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 3 | Byte Count | Don't Care | Unused by the RC7144, therefore, bit values are ignored (don't care). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus. |
| 4 | Data Byte 0 | Refer to Table 3 | The data bits in these bytes set internal RC7144 registers that control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description of bit control functions, refer to Table 5, Data Byte Serial Configuration Map. |
| 5 | Data Byte 1 |  |  |
| 6 | Data Byte 2 |  |  |
| 7 | Data Byte 3 |  |  |
| 8 | Data Byte 4 |  |  |
| 9 | Data Byte 5 |  |  |
| 10 | Data Byte 6 |  |  |

## Writing Data Bytes

Each bit of the 8 data bytes controls a particular device function except for the "reserved bits". These must be preserved by writing a logic 0 . Bit 7 , the MSB, is written first. See Table 3 for bit descriptions of Data Bytes 1-4.

Table 5 shows additional frequency selections that are programmable via the serial data interface.

Table 4 shows the mode select for byte 0 , Bit 1 and 0 .

## Table 3. Data Bytes 0-7 Serial Configuration Map

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |

## Data Byte 0

| 7 | - | - | Spread Mode |  | Center | Down | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | - | - | FS 2 |  | - | - | 0 |
| 5 | - | - | FS 1 |  | - | - | 0 |
| 4 | - | - | FS 0 |  | - | - | 0 |
| 3 | - | - | Hardware/Software Frequency Select |  | Hardware | Software | 0 |
| 2 | - | - | FS3 |  | - | - | 0 |
| 1-0 | - | - | Bit 1 Bit 0  Function (see Table 4) <br> 0 0  Normal Operation <br> 0 1  Reserved <br> 1 0  Spread Spectrum on <br> 1 0  All Outputs Tristated |  |  |  | 00 |

## Data Byte 1

| 7 | - | - | Reserved | - | - | 0 |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| 6 | - | - | Reserved | - | - | 0 |
| 5 | - | - | Reserved | - | - | 0 |
| 4 | - | - | Test Mode | Test Mode | Normal | 1 |
| 3 | 40 | SDRAM_F | Clock Output Disabled | Low | Active | 1 |
| 2 | - | - | Reserved | - | - | 0 |
| 1 | 43 | CPU1 | Clock Output Disabled | Low | Active | 1 |
| 0 | 44 | CPU_F | Clock Output Disabled | Low | Active | 1 |

## Data Byte 2

| 7 | - | - | Reserved | - | - | 0 |  |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| 6 | 7 | PCI_F | Clock Output Disabled | Low | Active | 1 |  |
| 5 | - |  | Reserved | - | - | 0 |  |
| 4 | 13 | PCI5 | Clock Output Disabled | Low | Active | 1 |  |
| 3 | 12 | PCI4 | Clock Output Disabled | Low | Active | 1 |  |
| 2 | 11 | PCI3 | Clock Output Disabled | Low | Active | 1 |  |
| 1 | 10 | PCI2 | Clock Output Disabled | Low | Active | 1 |  |
| 0 | 8 | PCI1 | Clock Output Disabled | Low | Active | 1 |  |
| Data Byte 3 |  |  |  |  |  |  |  |
| 7 | - | - | Reserved |  | - | 0 |  |
| 6 | - | - | Reserved | - | - | 0 |  |
| 5 | 26 | 48 MHz | Clock Output Disabled | Low | Active | 1 |  |
| 4 | 25 | 24 MHz | Clock Output Disabled | Low | Active | 1 |  |
| 3 | - | - | Reserved | - | - | 0 |  |

Table 3. Data Bytes 0-7 Serial Configuration Map (Continued)

| Bit(s) | Affected Pin |  | Control Function | Bit Control |  | Default |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Pin No. | Pin Name |  | 0 | 1 |  |
| 2 | 21, 20, 18, 17 | SDRAM8:11 | Clock Output Disabled | Low | Active | 1 |
| 1 | 32, 31, 29, 28 | SDRAM4:7 | Clock Output Disabled | Low | Active | 1 |
| 0 | 38, 37, 35, 34 | SDRAM0:3 | Clock Output Disabled | Low | Active | 1 |
| Data Byte 4 |  |  |  |  |  |  |
| 7 | - | - | Reserved | - | - | 0 |
| 6 | - | - | Reserved | - | - | 0 |
| 5 | - | - | Reserved | - | - | 0 |
| 4 | - | - | Reserved | - | - | 0 |
| 3 | - | - | Reserved | - | - | 0 |
| 2 | - | - | Reserved | - | - | 0 |
| 1 | - | - | Reserved | - | - | 0 |
| 0 | - | - | Reserved | - | - | 0 |
| Data Byte 5 |  |  |  |  |  |  |
| 7 | - | - | Reserved | - | - | 0 |
| 6 | - | - | Reserved | - | - | 0 |
| 5 | - | - | Reserved | - | - | 0 |
| 4 | 47 | IOAPIC | Clock Output Disabled | Low | Active | 1 |
| 3 | - | - | Reserved | - | - | 0 |
| 2 | - | - | Reserved | - | - | 0 |
| 1 | 46 | REF1 | Clock Output Disabled | Low | Active | 1 |
| 0 | 2 | REF0 | Clock Output Disabled | Low | Active | 1 |
| Data Byte 6 |  |  |  |  |  |  |
| 7 | - | - | Reserved | - | - | 0 |
| 6 | - | - | Reserved | - | - | 0 |
| 5 | - | - | Reserved | - | - | 0 |
| 4 | - | - | Reserved | - | - | 0 |
| 3 | - | - | Reserved | - | - | 0 |
| 2 | - | - | Reserved | - | - | 0 |
| 1 | - | - | Reserved | - | - | 0 |
| 0 | - | - | Reserved | - | - | 0 |
| Data Byte 7 |  |  |  |  |  |  |
| 7 | - | - | Reserved | - | - | 0 |
| 6 | - | - | Reserved | - | - | 0 |
| 5 | - | - | Reserved | - | - | 0 |
| 4 | - | - | Reserved | - | - | 0 |
| 3 | - | - | Reserved | - | - | 0 |
| 2 | - | - | Reserved | - | - | 0 |
| 1 | - | - | Reserved | - | - | 0 |
| 0 | - | - | Reserved | - | - | 0 |

Table 4. Select Function for Data Byte 0, Bits 0:1

| Function | Input Conditions |  | Output Conditons |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Data Byte 0 |  | CPU | PC1 | IOAPIC REF0:1 | 48 MHz | 24 MHz |
|  | Bit 1 | Bit 0 |  |  |  |  |  |
| Normal Operation | 0 | 0 | NOTE 1 | NOTE 1 | 14.318 M | 48 M | 24 M |
| Spread Spectrum | 1 | 0 | $\pm 0.5 \%$ | $\pm 0.5 \%$ | 14.318 M | 48 M | 24 M |
| Tristate | 1 | 1 | Hi-Z | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |

Table 5. Frequency Selection Table Through $I^{2} \mathrm{C}$ Programming

| Input Conditons |  |  |  | CPU (MHz) | PCI (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Data Byte 0, Bit 3 = 1 |  |  |  |  |  |
| $\begin{gathered} \hline \text { Bit } 2 \\ \text { FS3 } \end{gathered}$ | $\begin{gathered} \hline \text { Bit } 6 \\ \text { FS2 } \end{gathered}$ | $\begin{gathered} \text { Bit } 5 \\ \text { FS1 } \end{gathered}$ | $\begin{gathered} \hline \text { Bit } 4 \\ \text { FSO } \end{gathered}$ |  |  |
| 1 | 1 | 1 | 1 | 133.3 | 33.3 |
| 1 | 1 | 1 | 0 | 124 | 31 |
| 1 | 1 | 0 | 1 | 150 | 37.5 |
| 1 | 1 | 0 | 0 | 140 | 35 |
| 1 | 0 | 1 | 1 | 105 | 35 |
| 1 | 0 | 1 | 0 | 110 | 36.7 |
| 1 | 0 | 0 | 1 | 115 | 38.3 |
| 1 | 0 | 0 | 0 | 120 | 40 |
| 0 | 1 | 1 | 1 | 100 | 33.3 |
| 0 | 1 | 1 | 0 | 133.3 | 44.43 |
| 0 | 1 | 0 | 1 | 112 | 37.3 |
| 0 | 1 | 0 | 0 | 103 | 34.3 |
| 0 | 0 | 1 | 1 | 66.8 | 33.4 |
| 0 | 0 | 1 | 0 | 83.3 | 41.7 |
| 0 | 0 | 0 | 1 | 75 | 37.5 |
| 0 | 0 | 0 | 0 | 124 | 41.3 |

Table 6. Test Mode

| Function | Input Condition Data Byte4 | CPU | PCI | REF, IOAPIC | 48MHz | 24MHz |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Normal | 1 | Note 1 | Note 1 | 14.318 | 48 | 24 |
| Test Mode | 0 | X1 | CPU/2 or 3 | X1 | $\mathrm{X} 1 / 2$ | $\mathrm{X} 1 / 4$ |

## Note:

1. See table 5 for frequency selection.

## Absolute Maximum Ratings

| Symbol | Parameter | Ratings | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{IN}}$ | Voltage on any pin with respect to ground | -0.5 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{B}}$ | Ambient Temperature | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{ESD}_{\text {PROT }}$ | Input ESD Protection | $2(\min )$ | kV |

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

## Electrical Characteristics-Common Parameters

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $3.3 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | $\mathrm{V}_{\text {SS }}-0.3$ |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current | $\mathrm{V}_{1 \mathrm{~N}}=0$; inputs with no pull-up resistors | -5 |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=0$; inputs with pull-up resistors |  |  | -25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ | -5 |  | -5 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance ${ }^{1}$ | All except X 1 and X 2 . |  |  | 5 | pF |
|  |  | X1 and X2 Pins. X2 unconnected. |  | 18 |  | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance ${ }^{1}$ |  |  |  | 6 | pF |
| LIN | Input Pin Inductance ${ }^{1}$ |  |  |  | 7 | nH |
| $\mathrm{V}_{\text {TH }}$ | Crystal Input Threshold ${ }^{1}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ |  | 1.5 |  | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply Current | Freq=100M: $\mathrm{C}_{\mathrm{L}}$ max. on all outputs |  | 300 |  | mA |
| $\mathrm{I}_{\text {DDL }}$ |  | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} 0.5 \%$; Freq-100M |  | 24 |  | mA |
| $\mathrm{T}_{\text {STAB }}$ | Clock Stabilization ${ }^{1}$ | From $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ to 1\% Target |  |  | 3 | mS |
| $\mathrm{T}_{\text {CPU-PCI }}$ | Skew ${ }^{1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{CPU} \\ & \mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V}, \mathrm{PCl} \mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} \\ & \hline \end{aligned}$ | 1.5 |  | 4 | nS |

## Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics-CPU Outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.0 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.2 \mathrm{~V}$ | 27 |  | 93 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents $^{\text {Rise Time }^{1}}$ | $\mathrm{~V}_{\mathrm{OH}}=1.2 \mathrm{~V}$ | -101 |  | -25 | mA |
| $\mathrm{~T}_{\mathrm{R}}$ | Ris $^{1}$ | 0.4 to $2.0 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 0.4 |  | 1.6 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.0 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 0.4 |  | 1.6 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{JIT}}$ | Jitter (Cycle-cycle) $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ |  |  | 200 | pS |
| $\mathrm{T}_{\mathrm{SK}}$ | Skew $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ |  |  | 175 | pS |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 20 |  | $\Omega$ |

Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics-IOAPIC Outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.0 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.25 \mathrm{~V}$ | 27 |  | 93 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents $^{\mathrm{V}_{\mathrm{OH}}=1.2 \mathrm{~V}}$ | -101 |  | -25 | mA |  |
| $\mathrm{~T}_{\mathrm{R}}$ | Rise Time $^{1}$ | 0.4 to $2.0 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 0.4 |  | 1.6 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.0 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 0.4 |  | 1.6 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{JIT}}$ | Jitter (Cycle-cycle $)^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.25 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ |  |  | 500 | pS |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 15 |  | $\Omega$ |

## Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics-PCI Outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.5 \mathrm{~V}$ | 26 |  | 139 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents | $\mathrm{V}_{\mathrm{OH}}=1.5 \mathrm{~V}$ | -189 |  | -31 | mA |
| $\mathrm{~T}_{\mathrm{R}}$ | Rise Time $^{1}$ | 0.4 to $2.4 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.5 |  | 2.0 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.4 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.5 |  | 2.0 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{JIT}}$ | Jitter (Cycle-cycle) $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |  | 250 | pS |
| $\mathrm{T}_{\mathrm{SK}}$ | Skew $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |  | 500 | pS |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 30 |  | $\Omega$ |

Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics-REF Outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.5 \mathrm{~V}$ | 25 |  | 76 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents $^{\mathrm{V}_{\mathrm{OH}}=1.5 \mathrm{~V}}$ | -94 |  | -27 | mA |  |
| $\mathrm{~T}_{\mathrm{R}}$ | Rise Time $^{1}$ | 0.4 to $2.4 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 1 |  | 4 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.4 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 1 |  | 4 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{JIT}}$ | Jitter (Cycle-cycle $)^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ |  |  | 500 | pS |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 30 |  | $\Omega$ |

## Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics- $\mathbf{4 8 / 2 4} \mathbf{~ M H z}$ Outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=1.5 \mathrm{~V}$ | 25 |  | 76 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents | $\mathrm{V}_{\mathrm{OH}}=1.5 \mathrm{~V}$ | -94 |  | -27 | mA |
| $\mathrm{~F}_{\mathrm{ACCU}}$ | Frequency Accuracy $^{1}$ |  |  |  | 167 | ppm |
| $\mathrm{T}_{\mathrm{R}}$ | Rise Time $^{1}$ | 0.4 to $2.4 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 1 |  | 4.0 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.4 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 1 |  | 4.0 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 40 |  | $\Omega$ |

## Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Electrical Characteristics-SDRAM outputs

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$; Supply Voltage $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{DDL}}=2.5 \mathrm{~V} \pm 5 \%$ (unless otherwise stated)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Output Low Current | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 53 |  |  | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output High Currents | $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ |  |  | -54 | mA |
| $\mathrm{~T}_{\mathrm{R}}$ | Rise Time $^{1}$ | 0.4 to $2.4 \mathrm{~V}: \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.5 |  | 1.6 | nS |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time $^{1}$ | 2.4 to $0.4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.5 |  | 1.6 | nS |
| $\mathrm{D}_{\mathrm{T}}$ | Duty Cycle $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{JIT}}$ | Jitter (Cycle to Cycle) $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |  | 250 | pS |
| $\mathrm{T}_{\mathrm{SK}}$ | Skew $^{1}$ | $\mathrm{~V}_{\mathrm{TH}}=1.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |  | 250 | pS |
| $\mathrm{Z}_{\mathrm{O}}$ | AC Output Impedance $^{1}$ |  |  | 40 |  | $\Omega$ |

## Note:

1. Guaranteed by design, not subject to $100 \%$ production testing.

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | .095 | .110 | 2.41 | 2.79 |  |  |  |
| A1 | .008 | .016 | 0.20 | 0.41 |  |  |  |
| b | .008 | .0135 | 0.20 | 0.34 | 5 |  |  |
| c | .005 | .010 | 0.13 | 0.25 | 5 |  |  |
| D | .620 | .630 | 15.75 | 16.00 | 2,4 |  |  |
| E | .395 | .420 | 10.03 | 10.67 |  |  |  |
| E1 | .291 | .299 | 7.39 | 7.59 | 2 |  |  |
| e | .025 |  | BSC | 0.64 |  |  |  |
| BSC |  |  |  |  |  |  |  |
| L | .020 | .040 | 0.51 | 1.02 | 3 |  |  |
| a | 48 |  |  | 48 |  |  | 6 |
| ccc | $0^{\circ}$ |  | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |  |

Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Product Number | Package |
| :--- | :--- |
| RC7144 | 48 pin SSOP |

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7310

## High Speed Driver

## Features

－High output slew rate（ $1.2 \mathrm{~V} / \mathrm{ns}$ minimum）
－Wide output voltage range $(-3.0 \mathrm{~V}$ to $+8 \mathrm{~V})$ ，and up to 10 Vp－p swings
－ 250 MHz minimum operation for ECL swings
－Wide input common mode range for ease of interface to ECL as well as TTL and CMOS
－Output short－circuit protection with current limiter and thermal shutdown
－ 100 mA dynamic switching current drive
－Absolute slew rate control
－Low output voltage offset（30 mV typ．）and output offset drift（ $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typ．）
－Low input bias current（ $1 \mu \mathrm{~A}$ typ．）and current drift （ $40 \mathrm{nA} /{ }^{\circ} \mathrm{C}$ typ．）for output level program voltage allows direct coupling to a DAC output
－Available in 28－pin PLCC

## Applications

－Differential line driver／receiver
－Precision waveform generator
－Level translator
－Switch driver
－Laser driver
－CRT preamplifier

## Description

The RC7310 is a low cost High Speed Driver capable of over 250 MHz operation at ECL levels and greater than $1.2 \mathrm{~V} / \mathrm{ns}$ slew rate for $5 \mathrm{Vp}-\mathrm{p}$ output．The driver offers programmable output levels between -3.0 V and +8 V and an output ampli－ tude up to 10 Vp －p．It is therefore capable of driving any logic family such as ECL，TTL and CMOS．The high and low limits of the output swing are set through the program pins $V_{H}$ and $V_{L}$ ，respectively．The transfer characteristic from the program pins to the output pin is unity gain with low offset（ 30 mV typical）and offset drift $\left(0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}\right.$ typi－ cal）．The $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ inputs have been buffered to operate with low bias currents（ $1.0 \mu \mathrm{~A}$ typical）allowing direct cou－ pling to the output of a DAC．

The RC7310 is normally driven by ECL levels．However，the input common mode range，-2 V to +6 V ，is wide enough to accommodate TTL or CMOS input signals．When driven with a single ended signal the other input of the RC7310 must be tied to the appropriate threshold voltage．

The RC7310 is specified at nominal power supply values of 10 V and -5.2 V ，and commensurate output voltage swing lim－ its of -3.0 V and +8 V ．

## Block Diagram



## Description (continued)

The supply rails may be raised by 2 V to achieve an output high level $(\mathrm{VOH})$ of +10 V , or towered by 2 V to achieve an output low level ( $\mathrm{VOL}_{\mathrm{OL}}$ ) of -5 V . At all times there must be at least a 2 V margin between the positive supply and the maxi-
mum value of $\mathrm{VOH}_{\mathrm{OH}}$, and between the negative supply and the minimum value of VOL.

The RC7310 is implemented using Fairchild Semiconductor's high performance precision Complementary Bipolar Process (CBiP).

## Pin Assignments



## Pin Definitions

| Pin Name | $\begin{gathered} \hline \text { Pin } \\ \text { Number } \end{gathered}$ | Pin Function Description |
| :---: | :---: | :---: |
| CIM1, CIM2 | 3, 4 | An optional $10,000 \mathrm{pF}$ chip capacitor could be placed between CIM1 and CIM2 to improve impedance matching across different voltage swings. With this capacitor, output impedance stays more constant with changes in voltage swings. If not used, leave pins CIM1 and CIM2 open. |
| GND | 16, 28 | Chip ground. These pins should be connected to the printed circuit board's ground plane at the pins. |
| OF | 2 | On chip filter to improve output waveform (optional). This pin connection is optional and should be left unconnected if not used. When used, the OF pin should be fed to the termination node that is directly connected to the DUT. |
| SRCA | 12 | Absolute slew rate control. By applying current at this pin, small changes in slew rate can be programmed with an external DAC. This control pin affects both positive and negative edge rates. If this slew rate control is not desired this pin should be left open. |
| SRCM | 11 | Slew rate control matching. By applying current at this pin, small changes in slew rate can be programmed with an external DAC. This control pin adjusts the match between positive and negative edges. If this slew rate control is not desired this pin should be left open. |
| TS | 25 | Active low output notifies thermal shutdown has occurred. In the event of a shortcircuit or other fault that causes the die temperature to rise between $115^{\circ} \mathrm{C}$ and $160^{\circ} \mathrm{C}$, the thermal shutdown will activate. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. TS is an open collector output capable of driving two standard TTL loads. The TS pins of several drivers may be wired together and input to a latch to indicate an alarm condition. |
| TST | 5 | Pin used for factory testing the thermal characteristics of the device. The pin should be left unconnected or tied to GND. |

Pin Definitions (continued)

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| Vcc | 8 | Quiet positive supply. The nominal value is $10 \mathrm{~V} \pm 3 \%$. For output high voltage levels $(\mathrm{VOH})$ greater than the nominal value of $+8 \mathrm{~V}, \mathrm{Vcc}$ should be raised 2 V above the maximum $\mathrm{V}_{\mathrm{OH}}$ value. Whenever $\mathrm{V}_{E E}$ is lowered to provide margin at the output low level, VCC should also be lowered by the same amount. VCC should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| Vcco | 7 | Positive supply for the output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VCCO should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to Vcc. |
| VEE | 22 | Quiet negative supply. The nominal value is -5.2 V to $\pm 5 \%$. For output low voltage levels (VOL) less than 3V, VEE should be lowered 2V below the minimum VoL value. Whenever VCC is raised to provide margin at the output high level, VEE should be raised by the same amount. VEE should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |
| Veeo | 23 | Negative supply for the output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VEEO should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to VEE. |
| VH | 18 | Analog program input that sets the output high level (VOH). The transfer characteristic from $\mathrm{VH}_{\mathrm{H}}$ to VOH is nominally unity gain. |
| VHC | 9 | Bypass for analog program input high, $\mathrm{V}_{\mathrm{H}} . \mathrm{V}_{\mathrm{HC}}$ should be bypassed to the ground plane with a 1000 pF chip capacitor placed as close to the pin as possible. |
| VIN+, VIN- | 15, 14 | Differential digital inputs. The output will toggle between the two levels dictated by $\mathrm{V}_{H}$ and $\mathrm{V}_{\mathrm{L}}$ as the differential signal is switched. Although these inputs will normally be driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| VL | 19 | Analog program input that sets the output low level (VOL). The transfer characteristic from VL to VOL is nominally unity gain. |
| VLC | 10 | Bypass for analog program input low, VL. VLC should be bypassed to the ground plane with a 1000 pF chip capacitor placed as close to the pin as possible. |
| Vo | 1 | Driver output of RC 7310 . The output impedance is $12.6 \Omega \pm 1.5 \Omega$. The output is usually back terminated in the characteristic impedance of the driven transmission line. For a $50 \Omega$ line, a $37.4 \Omega \pm 1 \%$ or better resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8 \Omega$ to sustain the short circuit current of the output. |
| NC | $\begin{array}{\|c\|} \hline 6,13,17, \\ 20,21,24, \\ 26,27 \end{array}$ | No connection. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Positive power supply, Vcc |  |  | 13 | V |
| Negative power supply, VEE |  |  | -8.2 | V |
| Difference between VCC and VEE |  |  | 16 | V |
| Input voltage at VIN+, VIN- | VCC | -12 |  | V |
|  | VEE |  | +12 |  |
| Input voltage at $\mathrm{VH}^{\text {, }}$ VL | VCC | -13 |  | V |
|  | VEE |  | +13 |  |
| Differential input voltage, IVIN+ - VIN-I |  |  | 6 | V |
| Difference between VH and VL, (IVH - VLI) |  |  | 13 | V |
| Driver output voltage | VCC | -13 |  | V |
|  | VEE |  | +13 |  |
| Output voltage at TS |  |  | 7 | V |
| Duration of short-circuit to ground |  | Indefinite |  |  |
| Operating temperature range |  | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (soldering 10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute Maximum Ratings are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Operating Conditions

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature ${ }^{1}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage | 9.7 | 10.0 | 10.3 | V |
| VEE | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| VCC - VEE | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| VOH, VOL | Range for output high level and output low level | VEE +2 |  | $\mathrm{VCC}^{2}-2$ | V |
| IVOH - VOLI | Output amplitude | 0.4 |  | 10.0 | V |
| RT | Output back-termination resistor for RC7310 |  | 37.4 |  | $\Omega$ |

Note:

1. With air flow >300 Ifpm.

## DC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air), no load, unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Inputs, $\mathrm{V}_{\mathbf{I N}+}$, $\mathrm{V}_{\text {IN }-}$ |  |  |  |  |  |  |
| VIN+, VIN- | Absolute Input Voltage |  | -2.0 |  | +6.0 | V |
| VID | Differential Input Range | $\mathrm{IV} \mathrm{IN}_{+}-\mathrm{VIN}-\mathrm{l}$ | 0.4 | ECL | 5.0 | V |
| lin+, lin- | Bias Current | $-2 \mathrm{~V} \leq \mathrm{VIN} \leq \leq+6 \mathrm{~V}$ |  | -100 | -250 | $\mu \mathrm{A}$ |
| Absolute SLR Control, SRCA |  |  |  |  |  |  |
| VSRCA | Compliance Voltage Range | $\mathrm{VH}=+5 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}$ | -2.3 | -1.6 | -0.9 | V |
| IsRCA | Control Current Range |  | -1.0 |  | +1.0 | mA |
| \%SLRMax | \%SLR Absolute Change | $\mathrm{V}_{\text {com }}=-2.0$ |  | -20 |  | \% |
| \%SLRMax | \%SLR Absolute Change | $\mathrm{V}_{\text {com }}=-2.4$ |  | -40/+25 |  | \% |
| Matching SLR Control, SRCM |  |  |  |  |  |  |
| VSRCM | Compliance Voltage Range | $\mathrm{VH}=+5 \mathrm{~V}, \mathrm{~V}$ L= 0 V | 0.4 | 0.6 | 0.9 | V |
| ISRCM | Control Current Range |  | -0.5 |  | +0.5 | mA |
| \%SLR | Max \% SLR Matching Change |  |  | 30 |  | \% |
| Voltage Program Inputs $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ |  |  |  |  |  |  |
| VH | $V_{H}$ Range | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{VEE}=-5.2 \mathrm{~V}$ | -1.0 |  | +8.0 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-3.2 \mathrm{~V}$ | +1.0 |  | +10.0 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{VEE}=-7.2 \mathrm{~V}$ | -3.0 |  | +6.0 | V |
| VL | VL Range | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | -3.0 |  | +5.5 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VEE}=-3.2 \mathrm{~V}$ | -1.0 |  | +7.5 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{VEE}=-7.2 \mathrm{~V}$ | -5.0 |  | +3.5 | V |
| VA | IVOH - Voll | Output Voltage Amplitude | 0.40 |  | 10 | V |
| IH | Bias Current @ VH | $-1.0 \mathrm{~V} \leq \mathrm{VH} \leq+8 \mathrm{~V}$; VL $=-3.0 \mathrm{~V}$ |  | -1.0 | -5.0 | $\mu \mathrm{A}$ |
| IL | Bias Current @ VL | $-3 \mathrm{~V} \leq \mathrm{V} \leq \leq 5.5 \mathrm{~V} ; \mathrm{VH}^{2}+8.0 \mathrm{~V}$ |  | -1.0 | -5.0 | $\mu \mathrm{A}$ |
| TCIH | Max. Temperature Drift in IH | $\begin{aligned} & \mathrm{VH}=7.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \\ & \text { (output not switching) } \\ & \hline \end{aligned}$ |  |  | 40 | $n \mathrm{n} /{ }^{\circ} \mathrm{C}$ |
| TCIL | Max. Temperature Drift in IL | $\begin{aligned} & \hline \mathrm{VL}=-2.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{TC} \leq 70^{\circ} \mathrm{C} \text {; } \\ & \text { (output not switching) } \\ & \hline \end{aligned}$ |  |  | 40 | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (continued)
$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air), no load, unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\triangle \mathrm{IBDC}$ | Variation in IH, IL with Power Supply and DC Voltage at VH or VL | $\begin{aligned} & \hline \mathrm{VH}=-1.0 \mathrm{~V} \text { to }+8 \mathrm{~V} ; \\ & \mathrm{VL}=-3 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \end{aligned}$ | -2.0 |  | +2.0 | $\mu \mathrm{A}$ |
| VH,LBW | Vh,L ${ }^{\text {BW }}$ | -3 dB point from $\mathrm{V}_{\mathrm{H}, \mathrm{L}} \mathrm{BW}$ to VOUT |  | 50 |  | kHz |
| Signal Output Vo, Voterm |  |  |  |  |  |  |
| VOH | Range for High Level Voltage | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{~V}$ EE $=-5.2 \mathrm{~V}$ | -1.0 |  | +8.0 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-3.2 \mathrm{~V}$ | +1.0 |  | +10.0 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{VEE}=-7.2 \mathrm{~V}$ | -3.0 |  | +6.0 | V |
| VOL | Range for Low Level Voltage | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | -3.0 |  | +5.5 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VEE}=-3.2 \mathrm{~V}$ | +1.0 |  | +7.5 | V |
|  |  | $\mathrm{V} \mathrm{CC}=8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-7.2 \mathrm{~V}$ | -5.0 |  | +3.5 | V |
| ¢VOH | Offset to Output High Level | $\begin{aligned} & \delta \mathrm{VOH}_{\mathrm{OH}}=\mathrm{IV}_{\mathrm{H}}-\mathrm{VOHI}_{\mathrm{OH}} \mathrm{~V}_{\mathrm{H}}=\mathrm{OV}, \\ & \mathrm{~V}_{\mathrm{L}}=-3 \mathrm{~V},-1.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{L}}=-2 \mathrm{~V} \end{aligned}$ |  | 30 | 100 | mV |
| 8VOL | Offset to Output Low Level | $\begin{aligned} & \delta \mathrm{VOL}=\mathrm{IV}-\mathrm{VOLI}, \mathrm{VH}=8 \mathrm{~V}, \\ & \mathrm{VL}=0 \mathrm{~V},-3 \mathrm{~V} \leq \mathrm{V} \mathrm{~L} \leq+5.5 \mathrm{~V}, \\ & \mathrm{VL}=+7 \mathrm{~V} \end{aligned}$ |  | 30 | 100 | mV |
| VTC | Output Voltage Drift | $\begin{aligned} & -3 \mathrm{~V} \leq \mathrm{VL} \leq+5.5 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{VH} \leq+8 \mathrm{~V} \end{aligned}$ |  | 0.1 | 0.5 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\varepsilon G$ | Gain Error | $\begin{aligned} & -3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+5.5 \mathrm{~V}, \mathrm{VH}_{\mathrm{H}}=+8 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{VH} \leq+7.5 \mathrm{~V}, \mathrm{VL}=-3 \mathrm{~V} \end{aligned}$ | -1.0 |  | +1.0 | \%VSET |
| $\varepsilon$ ¢ | Linearity Error | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{VL}_{\mathrm{L}} \leq+5 \mathrm{~V}, \mathrm{VH}_{\mathrm{H}}=+8 \mathrm{~V}, \\ & 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=-3 \mathrm{~V} \end{aligned}$ | -0.3 |  | +0.3 | \%VSET |
|  |  | $\begin{aligned} & -3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=+8 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{V} \mathrm{H} \leq+7.5 \mathrm{~V}, \mathrm{VL}=-3 \mathrm{~V} \end{aligned}$ | -0.5 |  | +0.5 | \%VSET |
| Zout | Output Impedance | Vo (RC7310) |  | 12.6 |  | $\Omega$ |
| IAC | AC Current Drive |  | 70 | 100 |  | mA |
| IDC | DC Current Drive |  | 50 |  |  | mA |
| Thermal Shutdown Output (TS) |  |  |  |  |  |  |
| Vol | Output Low Level | $\mathrm{IOL}=4 \mathrm{~mA}$ |  |  | 0.5 | V |
| ICL | DC Current Limit |  | 70 | 110 | 130 | mA |
| TS | Shutdown Die Temperature |  | 115 | 130 | 160 | ${ }^{\circ} \mathrm{C}$ |
| Other |  |  |  |  |  |  |
| ICC | Positive Supply Current |  |  | 60 |  | mA |
| IEE | Negative Supply Current |  |  | 60 |  | mA |
| PSRVO | Output Level to Power Supply Rejection Ratio | $\begin{aligned} & \hline \mathrm{VCC} ; \Delta \mathrm{VCC}= \pm 2.5 \% \\ & \mathrm{VEE} ; \Delta \mathrm{V} \mathrm{VE}= \pm 2.5 \% \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRVSL | Output Slew Rate to Power Supply Rejection Ratio | $\begin{aligned} & \text { VCC } ; \Delta \mathrm{VCC}= \pm 200 \mathrm{mV} \\ & \mathrm{VEE} ; \Delta \mathrm{VEE}= \pm 200 \mathrm{mV} \end{aligned}$ |  |  | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| TA | Operating Temperature Range | Still Air | 0 | 25 | 50 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Air Flow > 300 lfpm | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |

## AC Electrical Characteristics

$\mathrm{V} C \mathrm{C}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line should be back-terminated in $50 \Omega( \pm 1 \%)$ using an extemal resistor. The measurement probe is a high impedance FET probe with capacitance no greater than 6 pF and resistance no smaller than $10 \mathrm{k} \Omega$.

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SLR | Slew Rate (SRCM and SRCA Adjusted) | VH - VL $=5 \mathrm{~V}$; measured between $20 \%$ and 80\% points |  |  |  |  |
|  |  | With probe only as load | 1.2 | 1.6 |  | V/ns |
|  |  | With probe and transmission line | 1.1 | 1.5 |  | V/ns |
| SLR | Slew Rate (No SRCM and SRCA Adjustment) | $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$; measured between $20 \%$ and $80 \%$ points |  |  |  |  |
|  |  | With probe only as load | 1.0 | 1.4 |  | V/ns |
|  |  | With probe and transmission line | 1.0 | 1.4 |  | V/ns |
| tR, tF | Rise Time and Fall Time (SRCM and SRCA Adjusted) | Load is Probe Only |  |  |  |  |
|  |  | $\begin{aligned} & \text { Amplitude = } 0.8 \mathrm{~V}(20 \% \text { to } 80 \%) \\ & \text { 3V (10\% to } 90 \%) \\ & \text { 5V (10\% to } 90 \%) \\ & 9 \mathrm{~V}(10 \% \text { to } 90 \%) \end{aligned}$ |  | 0.6 | 0.8 | ns |
|  |  |  |  | 1.7 | 2.0 | ns |
|  |  |  |  | 2.4 | 2.9 | ns |
|  |  |  |  | 4.0 | 4.8 | ns |
| tR, tF | Rise Time and Fall Time (No SRCM and SRCA Adjustment) | Load is Probe Only |  |  |  |  |
|  |  | $\begin{aligned} & \text { Amplitude = } 0.8 \mathrm{~V}(20 \% \text { to } 80 \%) \\ & \text { 3V (10\% to } 90 \%) \\ & \text { 5V (10\% to } 90 \%) \\ & \text { 9V (10\% to } 90 \%) \end{aligned}$ |  | 0.7 | 1.0 | ns |
|  |  |  |  | 2.0 | 2.4 | ns |
|  |  |  |  | 2.8 | 3.6 | ns |
|  |  |  |  | 4.8 |  | ns |
| f | Toggle Rate | Amplitude $=0.8 \mathrm{~V}$ | 250 | 270 |  | MHz |
|  |  | Amplitude $=5.0 \mathrm{~V}$ | 105 | 110 |  | MHz |
| Propagation Delay |  |  |  |  |  |  |
| tPLH | Low to High | $\begin{aligned} & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} ; \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 1.6 | 2.0 | ns |
| tPHL | High to Low |  |  | 1.6 | 2.0 | ns |
| $\Delta \mathrm{tP}$ | Matching ItPLH - tPHLI |  |  | 150 | 175 | ps |
| $\Delta \mathrm{tPTC}$ | Temperature Coefficient |  |  | 2 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| tPWMIN | Minimum Pulse Width | $\mathrm{VH}-\mathrm{VL}=2.0 \mathrm{~V}$; Pulse Width at which amplitude drops by 50 mV , measured between $50 \%$ points | 2.0 |  |  | ns |
| $\Delta$ tpPW | Propagation Delay <br> Variation with Pulse Width | $\begin{aligned} & \text { 2ns < PW <98ns; f }=10 \mathrm{MHz} ; \\ & \mathrm{VOH}=+0.4 \mathrm{~V} ; \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ | -75 |  | +75 | ps |
| PS | Preshoot | $0.5 \mathrm{~V}<\mathrm{IVOH}-\mathrm{VOLI}<5 \mathrm{~V}$ |  | $\begin{aligned} & 15 \mathrm{mV}+ \\ & 3 \% \text { of VA } \end{aligned}$ |  | mV |
| OS | Overshoot | $0.5 \mathrm{~V}<\mathrm{IVOH}-\mathrm{VOLI}<5 \mathrm{~V}$ |  | $\begin{aligned} & 50 \mathrm{mV}+ \\ & 4 \% \text { of VA } \end{aligned}$ |  | mV |
| ts | Output Setting Time | $\mathrm{IVOH}-\mathrm{VOLI}=5 \mathrm{~V}$ |  |  |  |  |
|  |  | To within 3\% of IVOH - VOLI |  | 5 |  | ns |
|  |  | To within $1 \%$ of IVOH - VOLI |  | 10 |  | ns |

Notes:

## Notes:

Notes:

## Mechanical Dimensions

## 28-Lead PLCC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.05 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 485 | . 495 | 12.32 | 12.57 |  |
| D1/E1 | 450 | . 456 | 11.43 | 11.58 | 3 |
| D3/E3 | . 300 BSC |  | 7.62 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 048 | 1.07 | 1.22 | 2 |
| ND/NE | 7 |  | 7 |  |  |
| N | 28 |  | 28 |  |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101 " (.25mm)

## Ordering Information

| Part Number | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| RC7310QA | $28-$-Pin PLCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7311

## 250MHz ATE Pin Electronics Driver

## Features

- High output slew rate ( $1.8 \mathrm{~V} / \mathrm{ns}$ typical)
- Wide output voltage range $(-3.0 \mathrm{~V}$ to $+8 \mathrm{~V})$, and up to 10 Vp-p swings
- 250 MHz minimum operation for ECL swings
- Wide input common mode range for ease of interface to ECL as well as TTL and CMOS
- Output short-circuit protection with current limiter and thermal shutdown
- 100 mA dynamic switching current drive
- Absolute slew rate control
- Available in 28-Lead PLCC
- Low output voltage offset ( 30 mV ) and output offset drift ( $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typ.)
- Low input bias current ( $1 \mu \mathrm{~A}$ typical) and current drift $\left(40 \mathrm{nA} /{ }^{\circ} \mathrm{C}\right)$ for output level program allows direct coupling to a DAC output


## Applications

- ATE pin electronics driver
- Precision waveform generator
- Level translator
- Differential line receiver
- General purpose driver
- Switch driver
- Laser driver
- CRT preamplifier


## Description

The RC7311 Pin Electronics Driver is an economical alternative to standard pin electronics drivers in applications that do not require three state capability in the driver. An example of such an application would be the large number of input address pins found in memory testers.

The driver output levels are programmable between -3.0V and +8 V to drive ECL, TTL and CMOS logic families. The peak to peak output swing can vary from values lower than 300 mV to values as high as 10 V . With toggle rates greater than 250 MHz for ECL signals and typical slew rates of $2 \mathrm{~V} / \mathrm{ns}$ for 5 Vp -p signal amplitudes, the RC7311 is comparable with the requirements of state-of-the-art testers. The high and low limits of the output swing are set through the program pins $V_{H}$ and $V_{L}$, respectively. The transfer characteristic from the program pins to the output pin is unity gain with low offset ( 30 mV ) and offset drift ( $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typical). The $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ inputs have been buffered to operate with low bias currents ( $1.0 \mu \mathrm{~A}$ typical) allowing direct coupling to the output of a DAC.

The RC7311 is provided with high speed differential ECL inputs for ease of interface with the differential ECL outputs of a timing generator. The inputs have a wide voltage range, -2 V to +6 V , so that if required, an input may be driven by TTL or CMOS devices provided that the other input is tied to the appropriate threshold value.

## Block Diagram



## Description (continued)

The RC7311 is specified at nominal power supply values of 10 V and -5.2 V , and commensurate output voltage swing limits of -3.0 V and +8 V . The supply rails may be raised by 2 V to achieve an output high level $(\mathrm{VOH})$ of +10 V , or lowered by 2 V to achieve an output low level (VOL) of -5 V . At all
times there must be at least a 2 V margin between the positive supply and the maximum value of VOH , and between the negative supply and the minimum value of VOL.

The RC7311 is implemented using Fairchild Semiconductor's high performance precision complementary bipolar process.

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| CIM1, CIM2 | 3, 4 | An optional 10,000 pF chip capacitor could be placed between CIM1 and CIM2 to improve impedance matching across different voltage swings. With this capacitor, output impedance stays more constant with changes in voltage swings. If not used, leave pins CIM1 and CIM2 open. |
| GND | 16, 28 | Chip ground. These pins should be connected to the printed circuit board's ground plane at the pins. |
| OF | 2 | On chip filter to improve output waveform (optional). This pin connection is optional and should be left unconnected if not used. When used, the OF pin should be fed to the termination node that is directly connected to the DUT. |
| SRCA | 12 | Absolute slew rate control. By applying current at this pin, small changes in slew rate can be programmed with an external DAC. This control pin affects both positive and negative edge rates. If this slew rate control is not desired this pin should be left open. |
| SRCM | 11 | Slew rate control matching. By applying current at this pin, small changes in slew rate can be programmed with an external DAC. This control pin adjusts the match between positive and negative edges. If this slew rate control is not desired this pin should be left open. |
| TS | 25 | Active low output notifies thermal shutdown has occurred. In the event of a shortcircuit or other fault that causes the die temperature to rise between $115^{\circ} \mathrm{C}$ and $160^{\circ} \mathrm{C}$, the thermal shutdown will activate. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. $\overline{T S}$ is an open collector output capable of driving two standard TTL loads. The $\overline{T S}$ pins of several drivers may be wired together and input to a latch to indicate an alarm condition. |
| TST | 5 | Pin used for factory testing the thermal characteristics of the device. The pin should be left unconnected or tied to GND. |

Pin Definitions (continued)

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| Vcc | 8 | Quiet positive supply. The nominal value is $10 \mathrm{~V} \pm 3 \%$. For output high voltage levels $(\mathrm{VOH})$ greater than the nominal value of $+8 \mathrm{~V}, \mathrm{Vcc}$ should be raised 2 V above the maximum $\mathrm{V}_{\mathrm{OH}}$ value. Whenever $\mathrm{V}_{E E}$ is lowered to provide margin at the output low level, Vcc should also be lowered by the same amount. Vcc should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| Vcco | 7 | Positive supply for the output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VCCO should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to Vcc. |
| VEE | 22 | Quiet negative supply. The nominal value is -5.2 V to $\pm 5 \%$. For output low voltage levels (VOL) less than 3 V , VEE should be lowered 2 V below the minimum VoL value. Whenever VCC is raised to provide margin at the output high level, VEE should be raised by the same amount. VEE should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |
| Veeo | 23 | Negative supply for the output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VEEO should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to VEE. |
| VH | 18 | Analog program input that sets the output high level (VOH). The transfer characteristic from VH to VOH is nominally unity gain. |
| VHC | 9 | Bypass for analog program input high, $\mathrm{V}_{\mathrm{H}}$. $\mathrm{V}_{\mathrm{HC}}$ should be bypassed to the ground plane with a 1000 pF chip capacitor placed as close to the pin as possible. |
| $\mathrm{V}_{\mathrm{IN}+}$, VIN- | 15, 14 | Differential digital inputs. The output will toggle between the two levels dictated by $\mathrm{V}_{H}$ and $\mathrm{V}_{\mathrm{L}}$ as the differential signal is switched. Although these inputs will normally be driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| VL | 19 | Analog program input that sets the output low level (VOL). The transfer characteristic from VL to VOL is nominally unity gain. |
| VLC | 10 | Bypass for analog program input low, VL. VLC should be bypassed to the ground plane with a 1000 pF chip capacitor placed as close to the pin as possible. |
| Vo | 1 | Driver output of RC7311. The output impedance is $12.6 \Omega \pm 1.5 \Omega$. The output is usually back terminated in the characteristic impedance of the driven transmission line. For a $50 \Omega$ line, a $37.4 \Omega \pm 1 \%$ or better resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8 \Omega$ to sustain the short circuit current of the output. |
| NC | $\begin{array}{\|c\|} \hline 6,13,17, \\ 20,21,24, \\ 26,27 \end{array}$ | No connection. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  |  | 13 | V |
| Negative power supply, VEE |  |  | -8.2 | V |
| Difference between VCC and VEE |  |  | 16 | V |
| Input voltage at VIN+, VIN- | VCC | -12 |  | V |
|  | VEE |  | +12 |  |
| Input voltage at $\mathrm{VH}^{\text {, }}$, V | VCC | -13 |  | V |
|  | VEE |  | +13 |  |
| Differential input voltage, IVIN+ - VIN-I |  |  | 6 | V |
| Difference between VH and VL, (IVH - VLI) |  |  | 13 | V |
| Driver output voltage | VCC | -13 |  | V |
|  | VEE |  | +13 |  |
| Output voltage at TS |  |  | 7 | V |
| Duration of short-circuit to ground |  | Indefinite |  |  |
| Operating temperature range |  | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (soldering 10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute Maximum Ratings are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Operating Conditions

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature ${ }^{1}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage | 9.7 | 10.0 | 10.3 | V |
| VEE | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| VCC - VEE | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| VOH, VOL | Range for output high level and output low level | VEE+2 |  | $\mathrm{VCC}^{-2}$ | V |
| IVOH - VOLI | Output amplitude | 0.4 |  | 10.0 | V |
| RT | Output back-termination resistor for RC7310 |  | 37.4 |  | $\Omega$ |

## Note:

1. With air flow >300 lfpm.

## DC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air), no load, unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Inputs, $\mathrm{V}_{\mathbf{I N}+}, \mathrm{V}_{\text {IN }-}$ |  |  |  |  |  |  |
| VIN+, VIN- | Absolute Input Voltage |  | -2.0 |  | +6.0 | V |
| VID | Differential Input Range | $\mathrm{IV} \mathrm{IN}_{+}-\mathrm{V} \mathrm{IN}^{\prime} \mathrm{I}$ | 0.4 | ECL | 5.0 | V |
| IIN+, IN - | Bias Current | $-2 \mathrm{~V} \leq \mathrm{VIN}_{ \pm} \leq+6 \mathrm{~V}$ |  | -100 | -250 | $\mu \mathrm{A}$ |
| Absolute SLR Control, SRCA |  |  |  |  |  |  |
| VSRCA | Compliance Voltage Range | $\mathrm{V}_{\mathrm{H}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V}$ | -2.3 | -1.6 | -0.9 | V |
| IsRCA | Control Current Range |  | -1.5 |  | +1.5 | mA |
| \%SLRMax | \%SLR Absolute Change | $\mathrm{V}_{\text {com }}=-2.0$ |  | -20 |  | \% |
| \%SLRMax | \%SLR Absolute Change | $\mathrm{V}_{\text {com }}=-2.4$ |  | -40/+25 |  | \% |
| Matching SLR Control, SRCM |  |  |  |  |  |  |
| VSRCM | Compliance Voltage Range | $\mathrm{V}_{\mathrm{H}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V}$ | 0.3 | 0.6 | 0.9 | V |
| ISRCM | Control Current Range |  | -0.5 |  | +0.5 | mA |
| \%SLR | Max \% SLR Matching Change |  |  | 30 |  | \% |
| Voltage Program Inputs $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ |  |  |  |  |  |  |
| VH | $\mathrm{V}_{\mathrm{H}}$ Range | $\mathrm{V}_{C C}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | -1.0 |  | +8.0 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{VEE}=-3.2 \mathrm{~V}$ | +1.0 |  | +10.0 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{~V}$ EE $=-7.2 \mathrm{~V}$ | -3.0 |  | +6.0 | V |
| VL | VL Range | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{~V}$ EE $=-5.2 \mathrm{~V}$ | -3.0 |  | +5.5 | V |
|  |  | VCC $=12 \mathrm{~V}, \mathrm{~V}_{\text {EE }}=-3.2 \mathrm{~V}$ | -1.0 |  | +7.5 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-7.2 \mathrm{~V}$ | -5.0 |  | +3.5 | V |
| VA | IVOH - Voll | Output Voltage Amplitude | 0.30 |  | 10 | V |
| IH | Bias Current @ V H | $-1.0 \mathrm{~V} \leq \mathrm{VH} \leq+8 \mathrm{~V} ; \mathrm{VL}=-3.0 \mathrm{~V}$ |  | -1.0 | -5.0 | $\mu \mathrm{A}$ |
| IL | Bias Current @ VL | $-3 \mathrm{~V} \leq \mathrm{VL} \leq+5.5 \mathrm{~V} ; \mathrm{VH}+8.0 \mathrm{~V}$ |  | -1.0 | -5.0 | $\mu \mathrm{A}$ |
| TClH | Max. Temperature Drift in IH | $\mathrm{V}_{\mathrm{H}}=7.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ;$ (output not switching) |  |  | 40 | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| TCIL | Max. Temperature Drift in IL | $\begin{aligned} & \mathrm{VL}=-2.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{TC} \leq 70^{\circ} \mathrm{C} \text {; } \\ & \text { (output not switching) } \end{aligned}$ |  |  | 40 | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| $\triangle \mathrm{IBDC}$ | Variation in IH, IL with Power Supply and DC Voltage at $\mathrm{VH}_{\mathrm{H}}$ or VL | $\begin{aligned} & \mathrm{VH}_{\mathrm{H}}=-1.0 \mathrm{~V} \text { to }+8 \mathrm{~V} ; \\ & \mathrm{V}=-3 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \end{aligned}$ | -1.8 |  | +1.8 | $\mu \mathrm{A}$ |
| Vh,LBW | Vh,L BW | -3 dB point from $\mathrm{VH}, \mathrm{LBW}$ to Vout |  | 50 |  | kHz |
| Signal Output Vo, Voterm |  |  |  |  |  |  |
| VOH | Range for High Level Voltage | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{VEE}=-5.2 \mathrm{~V}$ | -1.0 |  | +8.0 | V |
|  |  | $\mathrm{VCC}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-3.2 \mathrm{~V}$ | +1.0 |  | +10.0 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{VEE}=-7.2 \mathrm{~V}$ | -3.0 |  | +6.0 | V |
| VOL | Range for Low Level Voltage | $\mathrm{VCC}=10 \mathrm{~V}, \mathrm{VEE}=-5.2 \mathrm{~V}$ | -3.0 |  | +5.5 | V |
|  |  | $\mathrm{V}_{C C}=12 \mathrm{~V}, \mathrm{~V}_{\text {EE }}=-3.2 \mathrm{~V}$ | +1.0 |  | +7.5 | V |
|  |  | $\mathrm{VCC}=8 \mathrm{~V}, \mathrm{VEE}=-7.2 \mathrm{~V}$ | -5.0 |  | +3.5 | V |
| ¢VOH | Offset to Output High Level | $\begin{aligned} & \delta \mathrm{VOH}=\mathrm{IV} \mathrm{~V}-\mathrm{VOHI}, \mathrm{VH}_{\mathrm{H}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{L}}=-3 \mathrm{~V},-1.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+8 \mathrm{~V}, \\ & \mathrm{VL}=-2 \mathrm{~V} \end{aligned}$ |  | 30 | 50 | mV |

DC Electrical Characteristics (continued)
$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air), no load, unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ¢VOL | Offset to Output Low Level | $\begin{aligned} & \delta \mathrm{VOL}=\mathrm{IV}_{\mathrm{L}}-\mathrm{VOLI}_{\mathrm{O}} \mathrm{VH}=8 \mathrm{~V}, \\ & \mathrm{VL}=0 \mathrm{~V},-3 \mathrm{~V} \leq \mathrm{V} \mathrm{~V} \leq+5.5 \mathrm{~V}, \\ & \mathrm{VL}=+7 \mathrm{~V} \end{aligned}$ |  | 30 | 50 | mV |
| VTC | Output Voltage Drift | $\begin{aligned} & -3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+5.5 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{VH} \leq+8 \mathrm{~V} \end{aligned}$ |  | 0.1 | 0.5 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\varepsilon G$ | Gain Error | $\begin{aligned} & -3.0 \mathrm{~V} \leq \mathrm{VL}_{\mathrm{L}} \leq+5.5 \mathrm{~V}, \mathrm{VH}_{\mathrm{H}}=+8 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=-3 \mathrm{~V} \end{aligned}$ | -1.0 |  | +1.0 | \%VSET |
| $\varepsilon L$ | Linearity Error | $\begin{aligned} & 0 V \leq V L \leq+5 \mathrm{~V}, V \mathrm{~V}=+8 \mathrm{~V}, \\ & 0 \mathrm{~V} \leq \mathrm{VH} \leq+5 \mathrm{~V}, \mathrm{VL}=-3 \mathrm{~V} \end{aligned}$ | -0.3 |  | +0.3 | \%VSET |
|  |  | $\begin{aligned} & -3.0 \mathrm{~V} \leq \mathrm{VL}_{\mathrm{L}} \leq+5.5 \mathrm{~V}, \mathrm{VH}=+8 \mathrm{~V}, \\ & -1.0 \mathrm{~V} \leq \mathrm{VH} \leq+7.5 \mathrm{~V}, \mathrm{VL}=-3 \mathrm{~V} \end{aligned}$ | -0.5 |  | +0.5 | \%VSET |
| Zout | Output Impedance | Vo (RC7311) |  | 12.6 |  | $\Omega$ |
| IAC | AC Current Drive |  | 70 | 100 |  | mA |
| IDC | DC Current Drive |  | 50 |  |  | mA |
| Thermal Shutdown Output (TS) |  |  |  |  |  |  |
| VoL | Output Low Level | $\mathrm{IOL}=4 \mathrm{~mA}$ |  |  | 0.5 | V |
| ICL | DC Current Limit |  | 70 | 110 | 130 | mA |
| TS | Shutdown Die Temperature |  | 115 | 130 | 160 | ${ }^{\circ} \mathrm{C}$ |
| Other |  |  |  |  |  |  |
| ICC | Positive Supply Current |  |  | 60 |  | mA |
| IEE | Negative Supply Current |  |  | 60 |  | mA |
| PSRVo | Output Level to Power Supply Rejection Ratio | $\begin{aligned} & \hline \mathrm{VCC} ; \Delta \mathrm{VCC}= \pm 2.5 \% \\ & \mathrm{~V} E \mathrm{EE} ; \Delta \mathrm{V} E \mathrm{E}= \pm 2.5 \% \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ |  |  | $\begin{aligned} & \hline \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRVSL | Output Slew Rate to Power Supply Rejection Ratio | $\begin{aligned} & \text { VCC } ; \Delta \mathrm{VCC}= \pm 200 \mathrm{mV} \\ & \text { VEE } ; \Delta \mathrm{VEE}= \pm 200 \mathrm{mV} \end{aligned}$ |  |  | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| TA | Operating Temperature Range | Still Air | 0 | 25 | 50 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Air Flow > 300 lfpm | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |

## AC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line should be back-terminated in $50 \Omega( \pm 1 \%)$ using an extemal resistor. The measurement probe is a high impedance FET probe with capacitance no greater than 6 pF and resistance no smaller than $10 \mathrm{k} \Omega$.

| Symbol | Parameter <br> Slew Rate <br> (SRCM and SRCA <br> Adjusted) | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SLR | Slew Rate <br> (SRCM and SRCA <br> Adjusted) | VH - VL $=5 \mathrm{~V}$; measured between $20 \%$ and 80\% points |  |  |  |  |
|  |  | With probe only as load | 1.6 | 1.8 |  | V/ns |
|  |  | With probe and transmission line | 1.5 | 1.7 |  | V/ns |
| SLR | Slew Rate <br> (No SRCM and SRCA <br> Adjustment) | $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$; measured between $20 \%$ and $80 \%$ points |  |  |  |  |
|  |  | With probe only as load | 1.4 | 1.6 |  | V/ns |
|  |  | With probe and transmission line | 1.35 | 1.5 |  | V/ns |
| tR, tF | Rise Time and Fall Time (SRCM and SRCA Adjusted) | Load is Probe Only |  |  |  |  |
|  |  | Amplitude $=0.8 \mathrm{~V}$ (20\% to 80\%) |  | 0.60 | 0.5 | ns |
|  |  | Amplitude $=3 \mathrm{~V}$ (10\% to 90\%) |  | 1.7 | 1.9 | ns |
|  |  | Amplitude $=5 \mathrm{~V}$ (10\% to 90\%) |  | 2.4 | 2.8 | ns |
|  |  | Amplitude = 9V (10\% to 90\%) |  | 4.0 | 4.5 | ns |
| tR, tF | Rise Time and Fall Time (No SRCM and SRCA Adjustment) | Load is Probe Only |  |  |  |  |
|  |  | Amplitude $=0.8 \mathrm{~V}$ (20\% to 80\%) |  | 0.7 | 0.9 | ns |
|  |  | Amplitude $=3 \mathrm{~V}$ (10\% to 90\%) |  | 1.8 | 2.2 | ns |
|  |  | Amplitude $=5 \mathrm{~V}$ (10\% to 90\%) |  | 2.6 | 3.2 | ns |
|  |  | Amplitude $=9 \mathrm{~V}$ (10\% to 90\%) |  | 4.5 | 5.2 | ns |
| f | Toggle Rate | Amplitude $=0.8 \mathrm{~V}$ | 250 | 270 |  | MHz |
|  |  | Amplitude $=5.0 \mathrm{~V}$ | 105 | 110 |  | MHz |
| Propagation Delay |  |  |  |  |  |  |
| tPLH | Low to High | $\begin{aligned} & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 1.6 | 1.9 | ns |
| tPHL | High to Low |  |  | 1.6 | 1.9 | ns |
| $\Delta \mathrm{tP}$ | Matching ItPLH - tPHLI |  |  | 150 |  | ps |
| $\Delta \mathrm{tPTC}$ | Temperature Coefficient |  |  | 2 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| tPWMIN | Minimum Pulse Width | VH - VL = 2.0V; Pulse Width at which amplitude drops by 50 mV , measured between 50\% points | 2.0 |  |  | ns |
| $\Delta \mathrm{tpPW}$ | Propagation Delay <br> Variation with Pulse Width | $\begin{aligned} & 2 \mathrm{~ns}<\mathrm{PW}<98 \mathrm{~ns} ; \mathrm{f}=10 \mathrm{MHz} ; \\ & \mathrm{VOH}=+0.4 \mathrm{~V} ; \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ | -75 |  | +75 | ps |
| PS | Preshoot | $0.5 \mathrm{~V}<\mathrm{IVOH}-\mathrm{VOLI}<5 \mathrm{~V}$ |  |  | $\begin{aligned} & 15 \mathrm{mV}+ \\ & 3 \% \text { of VA } \end{aligned}$ | mV |
| OS | Overshoot | $0.5 \mathrm{~V}<\mathrm{IVOH}-\mathrm{VOLI}<5 \mathrm{~V}$ |  |  | $\begin{aligned} & 50 \mathrm{mV}+ \\ & 4 \% \text { of VA } \end{aligned}$ | mV |
| ts | Output Setting Time | $\mathrm{IVOH}-\mathrm{VOLI}=5 \mathrm{~V}$ |  |  |  |  |
|  |  | To within $3 \%$ of $\mathrm{VOOH}-\mathrm{VOLI}$ |  | 5 |  | ns |
|  |  | To within $1 \%$ of $\mathrm{V} \mathrm{OH}-\mathrm{VOLI}$ |  | 10 |  | ns |

## Notes:

## Notes:

Notes:

## Mechanical Dimensions

## 28-Lead PLCC

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.05 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 485 | . 495 | 12.32 | 12.57 |  |
| D1/E1 | 450 | . 456 | 11.43 | 11.58 | 3 |
| D3/E3 | . 300 BSC |  | 7.62 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 048 | 1.07 | 1.22 | 2 |
| ND/NE | 7 |  | 7 |  |  |
| N | 28 |  | 28 |  |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101 " (.25mm)

## Ordering Information

| Part Number | Package | Operating <br> Temperature Range |
| :--- | :---: | :---: |
| RC7311QA | $28-$-Pin PLCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7315

## Three-State ATE Pin Electronics Driver

## Features

- High output slew rate ( $1.8 \mathrm{~V} / \mathrm{ns}$ typical)
- Wide output voltage range $(-2.5 \mathrm{~V}$ to $+7 \mathrm{~V})$, and up to 9.5 Vp-p swings
- Three-state/high impedance output
- High repetition rate ( 250 MHz for ECL swings)
- Low output offset ( 20 mV typical) and output offset drift ( $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typical).
- Low leakage ( 10 nA typical) and low output capacitance ( 3 pF typical) in high impedance inhibit mode
- High speed differential inputs with wide common mode range for ease of interface to ECL as well as TTL and CMOS levels
- Output short circuit protection (Safe Operating Area protection with current limiting and thermal shutdown)
- 100 mA typical dynamic current drive capability
- Absolute slew rate control
- Available in 28-pin PLCC
- Packaged parts available in unterminated configurations


## Applications

- ATE pin electronics driver
- Precision waveform generator
- Level translator
- Differential line receiver
- General purpose driver
- Laser driver
- CRT preamplifier


## Description

The RC7315 Pin Electronics Driver is designed for use in all high speed ATE systems which require pin drivers with three state capability and high slew rates. The RC7315 has the ability to drive a $50 \Omega$ transmission line of up to 2 feet in length with a slew rate of $1.8 \mathrm{~V} / \mathrm{ns}$ and repetition rate of over 250 MHz for ECL output levels. These features, combined with a maximum output swing of $9.5 \mathrm{Vp}-\mathrm{p}$ over the range of -2.5 V to +7 V , provide this circuit with the ability to test TTL, CMOS, ECL and GaAs devices. The high and low limits of the output swing are set through the program pins $\mathrm{V}_{\mathrm{H}}$ and $V_{L}$, respectively. The transfer characteristic from the program pins to the output pin is unity gain with very low offset drift. The $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ inputs have been buffered to operate with low bias currents ( $1 \mu \mathrm{~A}$ typical) allowing direct coupling to the output of a DAC.

When the RC7315 is used on an I/O pin, it may be forced into the high impedance state through the INH+ and INHdifferential inputs. In the high impedance state, excellent isolation is provided between the output of the disabled driver and the pin by virtue of low driver output capacitance ( 3.0 pF typical) and low output leakage ( 10 nA typical).

The RC7315 is provided with high speed differential ECL inputs for ease of interface with the differential ECL outputs of a timing generator. The inputs have a voltage range of -2 V to +6 V , so that if required, an input may be driven by TTL or CMOS devices provided that the other input is fed to the appropriate threshold value.

The RC7315 is implemented using Fairchild Semiconductor's high frequency complementary bipolar process.

## Block Diagram



Rev. 1.1.0

## Pin Assignments



## Pin Description

| Name | Pin Number | Function |
| :---: | :---: | :---: |
| CVOL, $\mathrm{C}_{\mathrm{VOH}}$ | 17 | Bypass capacitor for $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ respectively. Pins $\mathrm{C}_{\mathrm{VOL}}$ and $\mathrm{C}_{\mathrm{VOH}}$ should be bypassed to the ground plane with a $1,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| GND | 1 | Chip ground. Should be connected to the printed circuit board's ground plane at the pin. |
| $\begin{aligned} & \hline \text { INH+ } \\ & \text { INH- } \end{aligned}$ | 23, 24 | Differential digital inputs. When INH is true (i.e. INH+ > INH-) the driver is forced into the high impedance state. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| SRCA | 7 | Slew rate control for both edges. Slew rate of both rising and falling edges decreases as the control current is changed from 0 mA to -0.5 mA . SRC can be programmed with a current DAC or set to a fixed value using a resistor. |
| SRCM | 3 | Increases the speed of the falling edge to match the rising edge. |
| $\overline{\text { TS }}$ | 15 | Active low output notifies thermal shutdown has occurred. In the event of a short circuit or other fault that causes the die temperature to become excessively large, the thermal shutdown will kick in at a die temperature between $115^{\circ} \mathrm{C}$ and $160^{\circ} \mathrm{C}$. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. $\overline{\mathrm{TS}}$ is an open collector output capable of driving two standard TTL loads. The TS pins of several drivers may be wire-ORed together and input to a latch to indicate an alarm condition. |
| $\mathrm{V}_{\mathrm{CC}}$ | 2 | Quiet positive supply. The nominal value is $10 \mathrm{~V} \pm 3 \%$. For output high voltage levels $\left(\mathrm{V}_{\mathrm{OH}}\right)$ greater than the nominal value of $+7 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ should be raised 3 V above the maximum value of $\mathrm{V}_{\mathrm{OH}}$. Whenever $\mathrm{V}_{\text {EE }}$ is lowered to provide margin at the output low level, $\mathrm{V}_{\mathrm{CC}}$ should also be lowered by the same amount. $\mathrm{V}_{\mathrm{CC}}$ should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |
| $\mathrm{V}_{\mathrm{CcO}}$ | 9 | Positive supply for the RC7315 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. $\mathrm{V}_{\mathrm{CCO}}$ should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to $\mathrm{V}_{\mathrm{CC}}$. |
| $\mathrm{V}_{\mathrm{EE}}$ | $\begin{gathered} 4,5, \\ 11,12,18, \\ 19,25,26 \end{gathered}$ | Quiet negative supply. The nominal value is $-5.2 \mathrm{~V} \pm 5 \%$. For output low voltage levels $\left(\mathrm{V}_{\mathrm{OL}}\right)$ less than the nominal value of $-2.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}$ should be lowered 3 V below the minimum value of $\mathrm{V}_{\mathrm{OL}}$. Whenever $\mathrm{V}_{\mathrm{CC}}$ is raised to provide margin at the output high level, $\mathrm{V}_{\mathrm{EE}}$ should also be raised by the same amount. $\mathrm{V}_{\mathrm{EE}}$ should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |

Pin Descriptions (continued)

| Name | Pin Number | Function |
| :---: | :---: | :---: |
| $\mathrm{V}_{\text {EEO }}$ | 10 | Negative supply for the RC7315 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. $\mathrm{V}_{\text {EEO }}$ should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to $\mathrm{V}_{\mathrm{EE}}$. |
| $\mathrm{V}_{\mathrm{H}}$ | 16 | Analog program input that sets the output high level $\left(\mathrm{V}_{\mathrm{OH}}\right)$. The transfer characteristic from $\mathrm{V}_{\mathrm{H}}$ to $\mathrm{V}_{\mathrm{OH}}$ is nominally unity gain. |
| $\begin{aligned} & \hline \mathrm{V}_{\mathrm{IN}+}, \\ & \mathrm{V}_{\mathrm{IN}-} \end{aligned}$ | 21, 22 | Differential digital inputs. The output will toggle between the two levels dictated by $\mathrm{V}_{\mathrm{H}}$ and $V_{L}$ as the differential signal is switched. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| $\mathrm{V}_{\mathrm{L}}$ | 13 | Analog program input that sets the output low level ( $\mathrm{V}_{\mathrm{OL}}$ ). The transfer characteristic from $V_{L}$ to $V_{O L}$ is nominally unity gain. |
| $\mathrm{V}_{\mathrm{O}}$ |  | Driver output on RC7315. The output impedance is $8 \Omega \pm 2 \Omega$. The output is usually back terminated in the characteristic impedance of the transmission line it drives. For a $50 \Omega$ line, a $40 \Omega \pm 1 \%$ resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8 \Omega$ to sustain the short circuit current of the output. |
| NC | $\begin{aligned} & 8,14, \\ & 27,28 \end{aligned}$ | No connection. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: |
| Positive power supply, $\mathrm{V}_{\mathrm{CC}}$ |  | 13 | V |
| Negative power supply, $\mathrm{V}_{\text {EE }}$ | -8.2 |  | V |
| Difference between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {EE }}$ |  | 17 | V |
|  | $\mathrm{V}_{\text {CC }}-12$ | $\mathrm{V}_{\text {EE }}+12$ | V |
| Input Voltage at $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{CC}}-13$ | $\mathrm{V}_{\text {EE }}+13$ | V |
| Differential input voltage, $\left\|\mathrm{V}_{\mathrm{IN}+}-\mathrm{V}_{\mathrm{IN}-}\right\|, \mid \mathrm{V}_{\mathrm{INH}+}-\mathrm{V}_{\mathrm{INH}-\mid}$ |  | 6 | V |
| Difference between $\mathrm{V}_{\mathrm{H}}$ \& $\mathrm{V}_{\mathrm{L}}\left(\left\|\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}\right\|\right)$ |  | 11 | V |
| Input voltage at SRCA | -3 | +7 | V |
| Slew rate control current | -2.0 |  | mA |
| Driver Output Voltage | $\mathrm{V}_{\text {cc }}-13$ | $\mathrm{V}_{\text {EE }}+13$ | V |
| Output voltage at TS |  | 5 | V |
| Duration of short-circuit to ground |  | Indefinite |  |
| Operating temperature range | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (Soldering 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Recommended Operating Conditions

| Symbol | Parameters | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{C}}$ | Case operating temperature |  | 25 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Positive supply voltage | 9.7 | 10.0 | 10.3 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{EE}}$ | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| $\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| $\mathrm{~V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ | Range for output high level and output low level | -2.0 |  | 7.0 | V |
| $\mathrm{~V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}$ | Output amplitude | 0.1 |  | 10.0 | V |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using an external resistor.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Inputs $\mathbf{V}_{\text {IN+}}, \mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {INH }}$, $\mathrm{V}_{\text {INH- }}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN+ }}, \mathrm{V}_{\text {IN- }}$ | Absolute Voltage @ Data Inputs |  | -2.0 |  | +6.0 | V |
| $\mathrm{V}_{\text {INH }}$, <br> $\mathrm{V}_{\text {INH- }}$ | Absolute Voltage @ Inhibit Inputs $\mathrm{INH}+$, $\mathrm{INH}-$ |  | -2.0 |  | +6.0 | V |
| $\mathrm{V}_{\text {ID }}$ | Differential Input Range | $\left\|\mathrm{V}_{\text {IN+ }}-\mathrm{V}_{\text {IN- }}\right\|$ | 0.4 | ECL | 5.0 | V |
| $\mathrm{V}_{\text {DINH }}$ | Differential Inhibit Input Range | $\left\|\mathrm{V}_{\text {INH }+}-\mathrm{V}_{\text {INH }}\right\|$ | 0.4 | ECL | 5.0 | V |
| $\mathrm{I}_{\mathrm{IN+},}, \mathrm{I}_{\mathrm{IN}-}$ | Input Bias Current @ Data Inputs | $-2 \mathrm{~V} \leq \mathrm{V}_{\text {IN+ }}, \mathrm{V}_{\text {IN }-} \leq+6 \mathrm{~V}$ |  | -100 |  | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{INH}+}, \mathrm{l}_{\mathrm{INH}-}$ | Input Bias Current @ Inhibit Inputs | $-2 \mathrm{~V} \leq \mathrm{V}_{\text {INH }+}, \mathrm{V}_{\text {INH }-} \leq+5 \mathrm{~V}$ |  | -100 |  | $\mu \mathrm{A}$ |
| Absolute Slew Rate Control Input SRCA |  |  |  |  |  |  |
| $V_{\text {SRCA }}$ | Compliance Voltage Range |  | -2.0 |  | +2.0 | V |
| IsRCA | Control Current Range |  | -0.5 |  | +0.5 | V |
| Matching Slew Rate Control Input SRCM |  |  |  |  |  |  |
| $\mathrm{V}_{\text {SRCM }}$ | Compliance Voltage Range |  | -2.0 |  | +2.0 | V |
| ISRCM | Control Current Range |  | -0.5 |  | +0.5 | V |
| Voltage Program Inputs $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ Range | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline-2.0 \\ 0 \\ -4.0 \end{gathered}$ |  | $\begin{aligned} & \hline+7.0 \\ & +9.0 \\ & +5.0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{L}}$ | V L Range | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline-2.5 \\ & -0.5 \\ & -4.5 \end{aligned}$ |  | $\begin{aligned} & \hline+6.0 \\ & +8.0 \\ & +4.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Bias Current @ $\mathrm{V}_{\mathrm{H}}$ | $-1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+7 \mathrm{~V} ; \mathrm{V}_{\mathrm{L}}=-2.0 \mathrm{~V}$ |  | -1 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{L}}$ | Bias Current @ V ${ }_{\text {L }}$ | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}}+5 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=6.0 \mathrm{~V}$ |  | -1 |  | $\mu \mathrm{A}$ |
| $\mathrm{TCl}_{\mathrm{H}}$ | Temperature Drift in $\mathrm{I}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}=7.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{C}} \leq 70^{\circ} \mathrm{C}$ <br> output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{TCI}_{\mathrm{L}}$ | Temperature Drift in $\mathrm{I}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{L}}=-2.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{C}} \leq 70^{\circ} \mathrm{C}$ output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{H}, \mathrm{L}} \mathrm{BW}$ | -3 dB bandwidth from $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$ to the output | $\begin{aligned} & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+7 \mathrm{~V} \\ & -2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+6 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}=2.0 \mathrm{~V} \end{aligned}$ |  | 50 |  | kHz |

## DC Electrical Characteristics (continued)



## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using an external resistor. The measurement probe is a high impedance FET probe with capacitance no greater than 3 pF and resistance no smaller than $10 \mathrm{k} \Omega$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| SLR | Slew Rate <br> (Slew rate not adjusted) | $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}=5 \mathrm{~V} ;$ Measured $^{\text {between } 20 \% \text { and } 80 \% \text { points. }}$ <br> With probe only as load <br> With probe and transmission <br> line | 1.3 | 1.8 |  |  |

## Mechanical Dimensions - 28-pin PLCC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .485 | .495 | 12.32 | 12.57 |  |
| D1/E1 | .450 | .456 | 11.43 | 11.58 | 3 |
| D3/E3 | .300 BSC | 7.62 BSC |  |  |  |
| e | .050 BSC | 1.27 BSC |  |  |  |
| J | .042 | .048 | 1.07 | 1.22 | 2 |
| ND/NE | 7 |  |  | 7 |  |
| N | 28 |  | 28 |  |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is $.101^{\prime \prime}(.25 \mathrm{~mm})$

## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :---: | :---: | :---: |
| RC7315QF | 28 -pin PLCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7316

## Three－State ATE Pin Electronics Driver

## Features

－High output slew rate（ $3.2 \mathrm{~V} / \mathrm{ns}$ ）typical driving coax
－Wide output voltage range $(-2.0 \mathrm{~V}$ to $+7 \mathrm{~V})$ ，and up to 9 Vp－p swings
－Three－state／high impedance output
－High repetition rate（ 550 MHz for ECL swings）
－Low output offset（ 40 mV typical）and output offset drift （ $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typical
－Low leakage（ 10 nA typical）and low output capacitance （ 3.0 pF typical）in high impedance inhibit mode
－ 100 mA typical dynamic current drive capability
－High speed differential inputs with wide common mode range for ease of interface to ECL as well as TTL and CMOS levels
－Output short circuit protection（Safe Operating Area protection with current limiting and thermal shutdown）
－Available in 16 Lead Hybrid Flatpack
－RC7316TEL is pin－for－pin compatible with AD1321， AD1322，and AD1324

## Applications

－ATE pin electronics driver
－Precision waveform generator
－Level translator
－Differential line receiver
－General purpose driver
－Laser driver
－CRT preamplifier

## Description

The RC7316 Pin Electronics Driver is designed for use in ultra high speed ATE systems which require pin drivers with three state capability and high slew rates．The RC7316 has the ability to drive a $50 \Omega$ transmission line of up to 2 feet in length with a slew rate of $3.2 \mathrm{~V} / \mathrm{ns}$ and repetition rate of over 550 MHz for ECL output levels．These features，combined with a maximum output swing of $9.5 \mathrm{Vp}-\mathrm{p}$ over the range of -3.0 V to +7 V ，provide this circuit with the ability to test TTL， CMOS，ECL and GaAs devices．The high and low limits of the output swing are set through the program pins $V_{H}$ and $\mathrm{V}_{\mathrm{L}}$ ，respectively．The transfer characteristic from the pro－ gram pins to the output pin is unity gain with very low offset drift．The $V_{H}$ and $V_{L}$ inputs have been buffered to operate with low bias currents（ $1 \mu \mathrm{~A}$ typical）allowing direct coupling to the output of a DAC．

When the RC7316 is used on an I／O pin，it may be forced into the high impedance state through the INH＋and INH－ differential inputs．In the high impedance state，excellent isolation is provided between the output of the disabled driver and the pin by virtue of low driver output capacitance （ 3.0 pF typical）and low output leakage（ 10 nA typical）．

The RC7316 is provided with high speed differential ECL inputs for ease of interface with the differential ECL outputs of a timing generator．The inputs have a voltage range of -2 V to +6 V ，so that if required，an input may be driven by TTL or CMOS devices provided that the other input is fed to the appropriate threshold value．

## Block Diagram



## Description (continued)

The pin driver is available in $50 \Omega$ series terminated RC7316 (TEL) configurations. The RC7316TEL is pin-for-pin compatible with Analog Devices' AD1321, AD1322 and AD1324 drivers.

The RC7316 is implemented using Fairchild Semiconductor's high frequency BiCMOS process.

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| CVOL, CVOH | 6,5 | Bypass capacitor for VOH and VOL respectively. Pins CVOL and CVOH should be bypassed to the ground plane with a $1,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| GND | 1, 9 | Chip ground. Should be connected to the printed circuit board's ground plane at the pin. |
| INH+, INH- | 13, 14 | Differential digital inputs. When INH is true (i.e. INH+ > INH-) the driver is forced into the high impedance state. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| +SRC | 4 | Slew rate control for the positive edge. Slew rate of the positive edge changes as the control voltage is changed from -2.0 V to +2.0 V . +SRC can also be programmed with a current DAC or set to a fixed value using a resistor. Optionally, pin 4 can be NC. (No Connection) |
| -SRC | 2 | Slew Rate Control for the negative edge. Slew rate of the negative edge changes as the control voltage is changed from -2.0 V to +2.0 V . -SRC can also be programmed with a current DAC or set to a fixed value using a resistor. Optionally, pin 2 can be NC. (No Connection) |
| $\overline{\text { TS }}$ | 8 | Active low output notifies thermal shutdown has occurred. In the event of a short circuit or other fault that causes the die temperature to become excessively large, the thermal shutdown will kick in at a die temperature between $115^{\circ} \mathrm{C}$ and $160^{\circ} \mathrm{C}$. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. TS is an open collector output capable of driving two standard TTL loads. The TS pins of several drivers may be wire-ORed together and input to a latch to indicate an alarm condition. Optionally, pin 8 can be NC. |
| Vcc | 16 | Quiet positive supply. The nominal value is $10 \mathrm{~V} \pm 3 \%$. For output high voltage levels ( VOH ) greater than the nominal value of +7 V , VCC should be raised 3 V above the maximum value of VOH . Whenever VEE is lowered to provide margin at the output low level, Vcc should also be lowered by the same amount. Vcc should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |

## Pin Descriptions (continued)

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| Vcco |  | Positive supply for the RC7316 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. Vcco should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to Vcc. |
| Vee | 15 | Quiet negative supply. The nominal value is $-5.2 \mathrm{~V} \pm 5 \%$. For output low voltage levels (VOL) less than the nominal value of -2.5 V , VEE should be lowered 3 V below the minimum value of VoL. Whenever Vcc is raised to provide margin at the output high level, VEE should also be raised by the same amount. VEE should be bypassed to ground with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pins as possible. |
| Veeo |  | Negative supply for the RC7316 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VEEO should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible and then immediately connected to VEE |
| VH | 10 | Analog program input that sets the output high level (VOH) The transfer characteristic from VH to VOH is nominally unity gain. |
| VIN+, VIN- | 11,12 | Differential digital inputs. The output will toggle between the two levels dictated by $\mathrm{VH}_{\mathrm{H}}$ and VL as the differential signal is switched. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| VL | 7 | Analog program input that sets the output low level (VOL). The transfer characteristic from VLto VOL is nominally unity gain. |
| Vo |  | Driver output on RC7316. The output impedance is $10 \Omega \pm 2 \Omega$. The output is usually back terminated in the characteristic impedance of the transmission line it drives. For a $50 \Omega$ line, a $40 \Omega \pm 1 \%$ resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8 \Omega$ to sustain the short circuit current of the output. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  | 13 | V |
| Negative power supply, VEE | -8.2 |  | V |
| Difference between VCC and VEE |  | 16 | V |
| Input voltage at $\mathrm{VIN}_{+}$, VIN -, INH+, INH- | VCC-12 | VEE+12 | V |
| Input Voltage at VH, VL | VCC-13 | VEE+13 | V |
| Differential input voltage, \| VIN+-VIN- |, | VINH+ - VINH- | |  | 6 | V |
| Difference between VH \& VL (\|VH - VL|) |  | 11 | V |
| Input voltage at +SRC, -SRC | -3 | +7 | V |
| Slew rate control current | -2.0 |  | mA |
| Driver Output Voltage | VCC-13 | VEE+13 | V |
| Output voltage at TS |  | 5 | V |
| Duration of short-circuit to ground |  | Indefinite |  |
| Operating temperature range | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (Soldering 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Recommended Operating Conditions

| Symbol | Parameters | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature | 0 | 25 | +70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage | 9.7 | 10.0 | 10.3 | ${ }^{\circ} \mathrm{C}$ |
| VEE | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| VCC-VEE | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| VOH, VOL | Range for output high level and output low level | -3.0 |  | 7.0 | V |
| VOH-VOL | Output amplitude | 0.1 |  | 9.5 | V |
| RT | Output back-termination resistor |  | 41 |  |  |

## DC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}(f l o w \geq 300 \mathrm{Lfm})$ and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using an external resistor (RC7316).

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Diffential Inputs Vin+, Vin-, ViNH+, Vinh- |  |  |  |  |  |  |
| VIN+, VIN- | Absolute Voltage @ Data Inputs |  | -2.0 |  | +6.0 | V |
| VINH+ | Absolute Voltage @ Inhibit |  |  |  |  |  |
| VINH- | Inputs INH+, INH- |  | -2.0 |  | +5.0 | V |
| VID | Differential Input Range | $\mid \mathrm{VIN}+$ - VIN-\| | 0.4 | ECL | 5.0 | V |
| VDINH | Differential Inhibit Input Range | $\mid \mathrm{VINH}+$ - VINH\| | 0.4 | ECL | 5.0 | V |
| IIN+, IIN- | Input Bias Current @ Data Inputs | $-2 \mathrm{~V} \leq \mathrm{VIN}+$, VIN- $\leq+6 \mathrm{~V}$ | -100 | -35 |  | $\mu \mathrm{A}$ |
| IINH+, IINH- | Input Bias Current @ Inhibit Inputs | $-2 \mathrm{~V} \leq \mathrm{VINH}+$, V INH- $\leq+5 \mathrm{~V}$ | -150 | -50 |  | $\mu \mathrm{A}$ |

Voltage Program Inputs $\mathrm{V}_{\mathbf{H}}, \mathrm{V}_{\mathrm{L}}$

| VH | VH Range | $\begin{aligned} & \mathrm{VCC}=10 \mathrm{~V} ; \mathrm{VEE}=-5.2 \mathrm{~V} \\ & \mathrm{VCC}=12 \mathrm{~V} ; \mathrm{VEE}=-3.2 \mathrm{~V} \\ & \mathrm{VCC}=8 \mathrm{~V} ; \mathrm{VEE}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -2.0 \\ 0 \\ -4.0 \end{gathered}$ |  | $\begin{aligned} & +7.0 \\ & +9.0 \\ & +5.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VL | VL Range | $\begin{aligned} & \mathrm{VCC}=10 \mathrm{~V} ; \mathrm{V} \mathrm{EE}=-5.2 \mathrm{~V} \\ & \mathrm{VCC}=12 \mathrm{~V} ; \mathrm{VEE}=-3.2 \mathrm{~V} \\ & \mathrm{VCC}=8 \mathrm{~V} ; \mathrm{VEE}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline-2.0 \\ 0 \\ -4.0 \end{gathered}$ |  | $\begin{aligned} & \hline+6.0 \\ & +8.0 \\ & +4.0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IH | Bias Current @ VH | $-1 \mathrm{~V} \leq \mathrm{VH} \leq+7 \mathrm{~V} ; \mathrm{VL}=-3.0 \mathrm{~V}$ |  | 1.0 | 5.0 | $\mu \mathrm{A}$ |
| IL | Bias Current @ VL | $-3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+5 \mathrm{~V} ; \mathrm{VH}^{2}=6.0 \mathrm{~V}$ | -5.0 | -1.0 |  | $\mu \mathrm{A}$ |
| TClH | Temperature Drift in IH | $\mathrm{V}_{\mathrm{H}}=7.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{T} \mathrm{C} \leq 70^{\circ} \mathrm{C}$ output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| TCIL | Temperature Drift in IL | $\mathrm{VL}=-3.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{TC} \leq 70^{\circ} \mathrm{C}$ output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| $\triangle \mathrm{IBDC}$ | Variation in IH, ILwith power supply and DC voltage at VH or VL | $\begin{aligned} & -1 \mathrm{~V} \leq \mathrm{VH}_{\mathrm{H}} \leq+7 \mathrm{~V} \\ & -2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+6 \mathrm{~V} \end{aligned}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| Vh,LBW | -3 dB bandwidth from $\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{L}}$ to the output | $\begin{aligned} & -1 \mathrm{~V} \leq \mathrm{VH}_{\mathrm{H}} \leq+7 \mathrm{~V} \\ & -2 \mathrm{~V} \leq \mathrm{VL} \leq+6 \mathrm{~V} ; \mathrm{VH}_{\mathrm{H}}-\mathrm{VL}=2.0 \mathrm{~V} \end{aligned}$ |  |  | 50 | kHz |

## Signal Output Vo, Voterm

| Vo | Output Voltage Range | $\begin{aligned} & \mathrm{VCC}=10 \mathrm{~V} ; \mathrm{VEE}=-5.2 \mathrm{~V} \\ & \mathrm{VCC}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{VCC}=8 \mathrm{~V} ; \mathrm{VEE}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -2.0 \\ 0 \\ -4.0 \end{gathered}$ |  | $\begin{aligned} & +7.0 \\ & +9.0 \\ & +5.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VA | Amplitude | \|VOH - Vol| | 0.1 |  | 9.5 | V |
| $\delta \mathrm{VOH}$ | Offset to Output High Level | $\begin{aligned} & -1 \mathrm{~V} \leq \mathrm{VH}_{\mathrm{H}} \leq+6 \mathrm{~V} ; \mathrm{VL}_{\mathrm{L}}=-2 \mathrm{~V} \\ & \delta \mathrm{VOH}_{\mathrm{OH}}=\left\|\mathrm{V}_{\mathrm{H}}-\mathrm{VOH}\right\| \end{aligned}$ | -100 | -40 | 100 | mV |
| $\delta \mathrm{VOL}$ | Offset to Output Low Level | $\begin{aligned} & -2 \mathrm{~V} \leq \mathrm{VL} \leq+6 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=+7 \mathrm{~V} \\ & \delta \mathrm{VOL}=\|\mathrm{VL}-\mathrm{VOL}\| \end{aligned}$ | -100 | -40 | 100 | mV |
| VTC | Output Voltage Drift | $-1 \mathrm{~V} \leq \mathrm{VOH} \leq+7 \mathrm{~V}$ |  | 0.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\varepsilon G$ | Gain Error | $-2 \mathrm{~V} \leq \mathrm{VOL} \leq+7 \mathrm{~V}$ | -1.0 | $\pm 0.5$ | +1.0 | \%VSET |
| $\varepsilon$ L | Linearity Error | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{VOUTPUT} \leq+5 \mathrm{~V} \\ & -2 \mathrm{~V} \leq \mathrm{VOUTPUT} \leq+7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.5 \\ & -1.0 \end{aligned}$ | $\begin{aligned} & \pm 0.2 \\ & \pm 0.6 \end{aligned}$ | $\begin{aligned} & +0.5 \\ & +1.0 \end{aligned}$ | $\begin{aligned} & \text { \%VSET } \\ & \% \mathrm{VSET} \end{aligned}$ |
| ZOUT | Output Impedance |  |  | 50 |  |  |

DC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IZL | Output Leakage Current in Inhibit Mode | $-2.0 \mathrm{~V} \leq \mathrm{V}$ | $\leq+6.5 \mathrm{~V}$ | -200 | $\pm 10$ | +200 | nA |
| IDC | DC Current Drive |  |  | 50 |  |  | mA |
| IAC | AC Current Drive |  |  | 70 | 100 |  | mA |
| Thermal Shutdown Output (TS) (Open Collector Output) |  |  |  |  |  |  |  |
| ICL | DC Current Limit |  |  | 70 | 110 | 130 | mA |
| VoL | Output Low Level | $\mathrm{IOL}=4 \mathrm{~mA}$ |  |  |  | 0.5 | V |
| TTS | Shutdown Die Temperature |  |  | 115 | 135 | 160 | ${ }^{\circ} \mathrm{C}$ |
| Other |  |  |  |  |  |  |  |
| Vs | Rail to Rail Supply Voltage | VCC - VEE |  |  |  | 17 | V |
| VCC | Positive Supply |  |  | +8.0 | +10.0 | +12.0 | V |
| Vee | Negative Supply |  |  | -7.2 | -5.2 | -3.2 | V |
| IcC | Positive Supply Current |  |  |  | 85 |  | mA |
| IEE | Negative Supply Current |  |  |  | 95 |  | mA |
| PSRVO | Output Level Power Supply Rejection Ratio | VCC; $\Delta \mathrm{V}$ <br> $\mathrm{V}_{\mathrm{EE}} ; \Delta \mathrm{V}_{\mathrm{E}}$ | $\begin{aligned} & = \pm 2.5 \% \\ & = \pm 2.5 \% \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRVSL | Output Slew Rate Power Supply <br> Rejection Ratio @ Vcc <br> @ VEE | $\begin{aligned} & \mathrm{VH}=5 \mathrm{~V} \\ & \text { and } \\ & \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} \Delta \mathrm{VCC} & = \pm 200 \mathrm{mV} \\ \Delta \mathrm{~V} \text { EE } & = \pm 200 \mathrm{mV} \end{aligned}$ |  |  | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | \% |

## AC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using both internal and external termination resistance. The measurement probe is a high impedance FET probe with capacitance no greater than 3 pF and resistance no smaller than $10 \mathrm{k} \Omega$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SLR | Slew Rate | VH - VL = 5V; Measured between $20 \%$ and $80 \%$ points. With probe only as load | 3.0 | 3.5 |  | V/ns |
|  |  | With probe and transmission line | 2.7 | 3.2 |  | V/ns |
| +SRC | Positive SLR Control + SRC <br> Control Voltage Range <br> Slew Rate Change | $\mathrm{VH}=+5 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}$ | $\begin{gathered} -2.0 \\ 0.5 \end{gathered}$ |  | $\begin{aligned} & +2.0 \\ & +3.5 \end{aligned}$ | V <br> V/ns |
| -SRC | Negative SLR Control -SRC <br> Control Voltage Range <br> Slew Rate Change | $\mathrm{VH}=+5 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}$ | $\begin{gathered} -2.0 \\ 0.5 \end{gathered}$ |  | $\begin{aligned} & +2.0 \\ & +3.5 \end{aligned}$ | V <br> V/ns |
| $\begin{aligned} & \mathrm{tR}, \\ & \mathrm{tF} \end{aligned}$ | Rise Time, and Fall Time | $\begin{aligned} & C L=5.0 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{A}}=0.8 \mathrm{~V}(20 \% \text { to } 80 \%) \\ & \mathrm{V}_{\mathrm{A}}=3 \mathrm{~V}(10 \% \text { to } 90 \%) \\ & \mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}(10 \% \text { to } 90 \%) \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & 1.0 \\ & 1.4 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.4 \\ & 1.8 \end{aligned}$ | ns ns ns |

## AC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| f | Toggle Rate (Probe only) | $\begin{aligned} \text { Amplitude } & =0.8 \mathrm{Vp}-\mathrm{p} \\ \text { Amplitude } & =3.0 \mathrm{Vp}-\mathrm{p} \\ \text { Amplitude } & =5.0 \mathrm{Vp}-\mathrm{p} \end{aligned}$ | $\begin{aligned} & 500 \\ & 275 \\ & 200 \end{aligned}$ | $\begin{aligned} & 550 \\ & 300 \\ & 220 \end{aligned}$ |  | $\begin{aligned} & \hline \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| tPHL | High to Low Propagation Delay | $\begin{aligned} & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} ; \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 1.7 | 2.0 | ns |
| $\Delta t p$ | Propagation Delay Match | \|tPLH - tPHL| |  | 30 | 100 | ps |
| tPTC | Propagation Delay Temperature Coefficient |  |  | 2 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| tPW ${ }_{\text {min }}$ | Minimum Pulse Width | VH-VL-2.0V; pulsewidth at which amplitude drops by 50 mV , measured between $50 \%$ points. $\mathrm{CL}_{\mathrm{L}}=5.0 \mathrm{pF}$ |  | 1.1 |  | ns |
| $\Delta \mathrm{tpPW}$ | Propagation Delay Variation with Pulse Width | $\begin{aligned} & 2 \mathrm{~ns}<\mathrm{PW}<98 \mathrm{~ns} ; \\ & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} ; \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 40 | 150 | ps |
| tPS | Preshoot | $0.5 \mathrm{~V}<\mathrm{VA}^{2}<5.0 \mathrm{~V}$ |  | $\begin{array}{\|l\|} \hline 15 \mathrm{mV} \\ +3 \% \\ \text { of } \mathrm{VA} \\ \hline \end{array}$ |  | ns |
| tos | Overshoot | $0.5 \mathrm{~V}<\mathrm{VA}^{\text {c }}$ < 5.0 V |  | $\begin{array}{\|l\|} \hline 50 \mathrm{mV} \\ +4 \% \\ \text { of } V_{A} \\ \hline \end{array}$ |  | ns |
| ts | Output Settling Time | $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}$ <br> To within $3 \%$ of $V_{A}$ To within $1 \%$ of $V_{A}$ |  | $\begin{gathered} 5.0 \\ 12.0 \end{gathered}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPHZ | Propagation Delay from Logic High to Inhibit Mode | $\begin{aligned} & \mathrm{VOH}=1 \mathrm{~V} ; \mathrm{VOL}=-1 \mathrm{~V} \\ & \mathrm{Load}=100 \Omega \end{aligned}$ <br> to 2.5 V ; Propagation delay is measured to the point at which voltage has changed by 200 mV . |  | 1.5 | 2.0 | ns |
| tPLZ | Propagation Delay from Logic Low to Inhibit Mode |  |  | 2.0 | 2.5 | ns |
| tPZH | Propagation Delay from Inhibit Mode from Logic High |  |  | 2.2 | 2.5 | ns |
| tPZL | Propagation Delay from Inhibit Mode to Logic Low |  |  | 2.2 | 2.5 | ns |
| Cz | Output Capacitance in Inhibit Mode |  |  | 3.0 |  | pf |

## Notes:

## Notes:

Notes:

## Mechanical Dimensions

## 16-Lead Hybrid Flatpack

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .072 | .088 | 1.83 | 2.24 |  |
| b | .013 | .017 | 0.33 | 0.43 |  |
| c 1 | .007 | .010 | 0.18 | .15 |  |
| $\mathrm{D} / \mathrm{E}$ | .442 | .458 | 11.23 |  | 11.63 |
| e | .050 BSC |  |  |  |  |
| H | .675 | .685 | 17.27 BSC |  |  |
| L | .050 | .065 | 1.40 | 17.40 |  |
| s 1 | .005 | - | .13 | - |  |
| $\boldsymbol{\alpha}$ | $0^{\circ}$ | $5^{\circ}$ | $0^{\circ}$ | $5^{\circ}$ |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Gold plate $80 \mu^{\prime \prime}$ min. nickel over $80 \mu^{\prime \prime}$ min. nickel.
3. Leads 1 and 9 connect to ground, seal ring, and heat sink pad.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC7316TEL | EL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## Notes:

TEL = 16 Lead Hybrid Flatpack, $50 \Omega$ termination (AD1322 pinout)

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7321

## Three-State ATE Pin Electronics Driver

## Features

- High output slew rate ( $1.3 \mathrm{~V} / \mathrm{ns}$ typical)
- Wide output voltage range $(-2.2 \mathrm{~V}$ to $+7 \mathrm{~V})$, and up to 9.2 Vp-p swings
- Three-state/high impedance output
- High repetition rate ( 250 MHz for ECL swings)
- Low output offset ( 40 mV typical) and output offset drift ( $0.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ typical).
- Low leakage ( 10 nA typical) and low output capacitance ( 3 pF typical) in high impedance inhibit mode
- High speed differential inputs with wide common mode range for ease of interface to ECL as well as TTL and CMOS levels
- Output short circuit protection (Safe Operating Area protection with current limiting and thermal shutdown)
- 100 mA typical dynamic current drive capability
- Absolute slew rate control
- Available in 28-pin PLCC


## Applications

- ATE pin electronics driver
- Precision waveform generator
- Level translator
- PCB \& Burn-in ATE Driver
- General purpose driver for PCB \& burn-in test systems
- Laser driver
- CRT preamplifier


## Description

The RC7321 is a low cost Pin Electronics Driver designed for use in all high speed ATE systems which require pin drivers with three state capability and high slew rates. The RC7321 has the ability to drive a $50 \Omega$ transmission line of up to 2 feet in length with a slew rate of $1.2 \mathrm{~V} / \mathrm{ns}$ and repetition rate of over 250 MHz for ECL output levels. These features, combined with a maximum output swing of 9.5 $\mathrm{Vp}-\mathrm{p}$ over the range of -2.5 V to +7 V , provide this circuit with the ability to test TTL, CMOS, ECL and GaAs devices. The high and low limits of the output swing are set through the program pins $V_{H}$ and $V_{L}$, respectively. The transfer characteristic from the program pins to the output pin is unity gain with very low offset drift. The $\mathrm{V}_{H}$ and $\mathrm{V}_{\mathrm{L}}$ inputs have been buffered to operate with low bias currents $(1 \mu \mathrm{~A}$ typical) allowing direct coupling to the output of a DAC.

When the RC7321 is used on an I/O pin, it may be forced into the high impedance state through the INH+ and INHdifferential inputs. In the high impedance state, excellent isolation is provided between the output of the disabled driver and the pin by virtue of low driver output capacitance ( 3.0 pF typical) and low output leakage ( 10 nA typical).

The RC7321 is provided with high speed differential ECL inputs for ease of interface with the differential ECL outputs of a timing generator. The inputs have a voltage range of -2 V to +6 V , so that if required, an input may be driven by TTL or CMOS devices provided that the other input is tied to the

## Block Diagram



Rev 1.0.1

## Description (continued)

appropriate threshold value. The pin driver is available in unterminated configuration.

The RC7321 is implemented using Fairchild Semiconductor's high frequency complementary bipolar process.

## Pin Assignments



## Pin Description

| Name | Pin <br> Number | Function |
| :--- | :---: | :--- |
| CVOL, <br> CVOH | 17 | Bypass capacitor for VOH and VOL respectively. Pins CVOL and CVOH should be bypassed <br> to the ground plane with a $1,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| GND | 1 | Chip ground. Should be connected to the printed circuit board's ground plane at the pin. |
| INH+ <br> INH- | 23,24 | Differential digital inputs. When INH is true (i.e. INH+ > INH-) the driver is forced into the high <br> impedance state. Although these inputs are normally driven by ECL signals, they have a <br> wide enough common mode range that any one of the inputs may be driven by a TTL or <br> CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| VCC | 2 | Quiet positive supply. The nominal value is $10 \mathrm{~V} \pm 3 \%$. For output high voltage levels (VOH) <br> greater than the nominal value of $+7 \mathrm{~V}, \mathrm{VCC}$ should be raised 3 V above the maximum value <br> of VoH. Whenever VEE is lowered to provide margin at the output low level, VCC should also <br> be lowered by the same amount. VCC should be bypassed to ground with a 10,000 pF chip <br> capacitor placed as close to the pins as possible. |
| VCCO | 9 | Positive supply for the RC7321 output stage. This supply is brought out separately to <br> minimize the supply noise generated when the output switches. VCCO should be bypassed <br> to the ground plane with a $10,000 ~ p F ~ c h i p ~ c a p a c i t o r ~ p l a c e d ~ a s ~ c l o s e ~ t o ~ t h e ~ p i n ~ a s ~ p o s s i b l e ~$ |
| and then immediately connected to VCC. |  |  |

## Pin Description (continued)

| Name | Pin <br> Number | Function |
| :---: | :---: | :---: |
| VH | 16 | Analog program input that sets the output high level (VOH). The transfer characteristic from VH to VOH is nominally unity gain. |
| $\begin{array}{\|l} \hline \text { VIN+, } \\ \text { VIN }- \end{array}$ | 21, 22 | Differential digital inputs. The output will toggle between the two levels dictated by $\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}}$ as the differential signal is switched. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage. |
| VL | 13 | Analog program input that sets the output low level (VOL). The transfer characteristic from VLto VoL is nominally unity gain. |
| Vo |  | Driver output on RC7321. The output impedance is $8 \mathrm{~W} \pm 2 \Omega$. The output is usually back terminated in the characteristic impedance of the transmission line it drives. For a $50 \Omega$ line, a $40 \mathrm{~W} \pm 1 \%$ resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8 \Omega$ to sustain the short circuit current of the output. |
| SRCA | 7 | Slew rate control for both edges. Slew rate of both rising and falling edges decreases as the |
| SRCM | 3 | control current is changed from 0 mA to -0.5 mA . SRC can be programmed with a current DAC or set to a fixed value using a resistor. Increases the speed of the falling edge to match the rising edge. |
| $\overline{\text { TS }}$ | 15 | Active low output notifies thermal shutdown has occurred. In the event of a short circuit or other fault that causes the die temperature to become excessively large, the thermal shutdown will kick in at a die temperature between $125^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. TS is an open collector output capable of driving two standard TTL loads. The TS pins of several drivers may be wire-ORed together and input to a latch to indicate an alarm condition. |
| NC | $\begin{aligned} & 8,14, \\ & 27,28 \end{aligned}$ | No connection. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  | 13 | V |
| Negative power supply, VEE | -8.2 |  | V |
| Difference between VCC and VEE |  | 16 | V |
| Input voltage at VIN+, VIN-, INH+, INH- | Vcc-12 | VEE+12 | V |
| Input Voltage at VH, VL | Vcc-13 | VEE+13 | V |
| Differential input voltage, \| VIN+ - VIN- I, | VINH+ - VINH- I |  | 6 | V |
| Difference between $\mathrm{VH}_{\text {H }}$ VL ( $\mathrm{IVH}-\mathrm{V}_{\mathrm{L}}$ ) |  | 11 | V |
| Input voltage at SRCA | -3 | +7 | V |
| Slew rate control current | -2.0 |  | mA |
| Driver Output Voltage | Vcc-13 | VEE+13 | V |
| Output voltage at $\overline{\text { TS }}$ |  | 5 | V |
| Duration of short-circuit to ground |  | Indefinite |  |
| Operating temperature range | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

## Absolute Maximum Ratings ${ }^{1}$ (continued)

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Storage temperature range | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (Soldering 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

Notes:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Recommended Operating Conditions

| Symbol | Parameters | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature |  | 25 |  | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage | 9.7 | 10.0 | 10.3 | ${ }^{\circ} \mathrm{C}$ |
| VEE | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| VCC-VEE | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| VOH, VOL | Range for output high level and output low level | -2.0 |  | 7.0 | V |
| VOH-VOL | Output amplitude | 0.1 |  | 9.5 | V |

## DC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using an external resistor.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Inputs $\mathrm{V}_{\text {IN }+ \text {, }}$ VIN-, $\mathrm{V}_{\text {INH }}$, $\mathrm{V}_{\text {INH }}$ |  |  |  |  |  |  |
| $\mathrm{VIN}_{+}$, $\mathrm{VIN}^{\text {- }}$ | Absolute Voltage @ Data Inputs |  | -2.0 |  | +6.0 | V |
| VINH + VINH- | Absolute Voltage @ Inhibit Inputs $\mathrm{INH}+$, INH- |  | -2.0 |  | +6.0 | V |
| VID | Differential Input Range | $\left\|\mathrm{VIN}_{+}-\mathrm{VIN}-\right\|$ | 0.4 | ECL | 5.0 | V |
| VDINH | Differential Inhibit Input Range | $\mid \mathrm{VINH}+$ - Vinh\| | 0.4 | ECL | 5.0 | V |
| lin+, lin- | Input Bias Current @ Data Inputs | $-2 \mathrm{~V} \leq \mathrm{VIN}+\mathrm{VIN}-\leq+6 \mathrm{~V}$ |  | 100 | 200 | $\mu \mathrm{A}$ |
| IINH+, IINH- | Input Bias Current @ Inhibit Inputs | $-2 \mathrm{~V} \leq \mathrm{V}$ INH + , V INH $-\leq+5 \mathrm{~V}$ |  | 100 | 200 | $\mu \mathrm{A}$ |
| Absolute Slew Rate Control Input SRCA |  |  |  |  |  |  |
| VSRCA | Compliance Voltage Range |  | -2.0 |  | +2.0 | V |
| ISRCA | Control Current Range |  | -0.5 |  | +0.5 | V |
| Matching Slew Rate Control Input SRCM |  |  |  |  |  |  |
| VSRCM | Compliance Voltage Range |  | -2.0 |  | +2.0 | V |
| ISRCM | Control Current Range |  | -0.5 |  | +0.5 | V |
| Voltage Program Inputs $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ Range | $\begin{aligned} & \text { VCC }=10 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \\ & \mathrm{VCC}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{VCC}=8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-7.2 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} -2.0 \\ 0 \\ -4.0 \end{gathered}$ |  | $\begin{aligned} & \hline+7.0 \\ & +9.0 \\ & +5.0 \\ & \hline \end{aligned}$ | V V V |
| VL | VL Range | $\begin{aligned} & \mathrm{VCC}=10 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \\ & \mathrm{VCC}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{VCC}=8 \mathrm{~V} ; \mathrm{VEE}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2.5 \\ & -0.5 \\ & -4.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & +6.0 \\ & +8.0 \\ & +4.0 \\ & \hline \end{aligned}$ | V V V |

DC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IH | Bias Current @ VH | $-1 \mathrm{~V} \leq \mathrm{VH} \leq+7 \mathrm{~V} ; \mathrm{V}$ L $=-2.0 \mathrm{~V}$ |  | 1.0 | 2.0 | $\mu \mathrm{A}$ |
| IL | Bias Current @ VL | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}}+5 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}=6.0 \mathrm{~V}$ |  | 1.0 | 2.0 | $\mu \mathrm{A}$ |
| TCIH | Temperature Drift in IH | $\mathrm{VH}=7.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{TC} \leq 70^{\circ} \mathrm{C}$ output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| TCIL | Temperature Drift in IL | $\mathrm{VL}=-2.0 \mathrm{~V} ; 25^{\circ} \mathrm{C} \leq \mathrm{TC} \leq 70^{\circ} \mathrm{C}$ output not switching |  |  | 0.1 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| Vh, LBW | -3 dB bandwidth from VH or VL to the output | $\begin{aligned} & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{H}} \leq+7 \mathrm{~V} \\ & -2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq+6 \mathrm{~V} ; \mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}=2.0 \mathrm{~V} \end{aligned}$ |  | 50 |  | kHz |
| Signal Output Vo, Voterm |  |  |  |  |  |  |
| Vo | Output Voltage Range | $\begin{aligned} & \text { VCC }=10 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-7.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2.2 \\ & -0.5 \\ & -4.5 \end{aligned}$ |  | $\begin{aligned} & +7.0 \\ & +9.0 \\ & +5.0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{A}}$ | Amplitude | $\mid \mathrm{VOH}$ - Vol | 0.3 |  | 9.2 | V |
| $\Delta \mathrm{VOH}$ | Offset to Output High Level | $\begin{aligned} & \mathrm{VH}=0 \text {, no load; } \mathrm{VL}=-2 \mathrm{~V} \\ & \Delta \mathrm{VOH}=\left\|\mathrm{VH}_{\mathrm{H}}-\mathrm{VOH}\right\| \\ & \hline \end{aligned}$ |  | $\pm 30$ | $\pm 60$ | mV |
| $\Delta \mathrm{VOL}$ | Offset to Output Low Level | $\begin{aligned} & \hline \mathrm{VH}=0, \text { no load; } \mathrm{VH}=+7 \mathrm{~V} \\ & \Delta \mathrm{VOL}=\left\|\mathrm{V}_{\mathrm{L}}-\mathrm{VOL}\right\| \end{aligned}$ |  | $\pm 30$ | $\pm 60$ | mV |
| $\Delta \mathrm{VOH}$ <br> $\Delta \mathrm{VOL}$ | Change in VOH output level with change in VL | $\mathrm{VOH}=+5 \mathrm{~V}, \Delta \mathrm{VL}=0$ to +1 V |  | $\pm 10$ | $\pm 15$ | mV |
| $\Delta \mathrm{VOL}$ <br> $\Delta \mathrm{VOH}$ | Change in VOL output level with change in $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{VOL}=+5 \mathrm{~V}, \mathrm{DVH}=+4$ to +5 V |  | $\pm 10$ | $\pm 15$ | mV |
| VTC | Output Voltage Drift | $-1 \mathrm{~V} \leq \mathrm{VOH} \leq+7 \mathrm{~V}$; |  | 0.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
|  |  | $-2 \mathrm{~V} \leq \mathrm{VOL} \leq+6 \mathrm{~V}$; |  | 0.1 |  |  |
| $\varepsilon G$ | Gain Error | $-1 \mathrm{~V} \leq \mathrm{VOH} \leq+7 \mathrm{~V}$; |  | 1.0 | 2.0 | \%FS |
|  |  | $-2 \mathrm{~V} \leq \mathrm{VOL} \leq+6 \mathrm{~V}$ |  | 1.0 | 2.0 |  |
| $\varepsilon L$ | Linearity Error | $-2 \mathrm{~V} \leq$ V ${ }^{\text {a }}$ (PUT $\leq+7 \mathrm{~V}$ |  | 0.7 | 1.0 | \%FS |
| Zout | Output Impedance (IOUT = 50 mA) |  | 7.0 | 9.0 | 11 | $\Omega$ |
| IZL | Output Leakage Current in Inhibit Mode (maintain the following: $\left.\left\|\mathrm{V}_{\mathrm{L}}-1.0 \mathrm{~V}\right\| \leq \mathrm{VO}_{\mathrm{O}} \leq\left\|\mathrm{V}_{\mathrm{H}}+1.0 \mathrm{~V}\right\|\right)$ | $-2.0 \mathrm{~V} \leq \mathrm{VO} \leq+7 \mathrm{~V}$ |  | 0.5 | 2.0 | $\mu \mathrm{A}$ |
| IDC | DC Current Drive |  | 50 |  |  | mA |
| IAC | AC Current Drive |  | 70 | 100 |  | mA |
| Thermal Shutdown Output (TS) |  |  |  |  |  |  |
| ICL | Short Circuit Current Limit |  |  |  | 145 | mA |
| VTS | TS Flag Output Level | $\mathrm{IOL}=4 \mathrm{~mA}$ |  |  | 0.5 | V |
| TTS | Shutdown Die Temperature |  |  | 130 | 145 | ${ }^{\circ} \mathrm{C}$ |
| Other |  |  |  |  |  |  |
| VS MAX | Maximum Rail-to-Rail Supply Voltage | Vcc- Vee |  |  | 16 | V |
| Vcc | Positive Supply |  | +8.0 | +10.0 | +12.0 | V |

## DC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VEE | Negative Supply |  | -7.2 | -5.2 | -3.2 | V |
| IcC | Positive Supply Current |  |  | 85 | 90 | mA |
| IEE | Negative Supply Current |  |  | 90 | 100 | mA |
| PSRVo | Output Level Power Supply Rejection Ratio | $\begin{aligned} & \text { VCC; } \Delta \mathrm{VCC}= \pm 2.5 \% \\ & \mathrm{~V}_{\mathrm{EE}} ; \Delta \mathrm{V}_{\mathrm{EE}}= \pm 2.5 \% \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRVSL | Output Slew Rate Power Supply <br> Rejection Ratio | $\begin{aligned} & \mathrm{VH}=5 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\ & \Delta \mathrm{VCC}= \pm 200 \mathrm{mV} \end{aligned}$ |  | 4.0 |  | \% |
|  |  | $\begin{aligned} & \mathrm{VH}=5 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\ & \Delta \mathrm{~V} C \mathrm{C}= \pm 200 \mathrm{mV} \end{aligned}$ |  | 4.0 |  | \% |
| TA | Operating Temperature Range | Still Air <br> Air Flow > 300 lfpm | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 40 \\ & 70 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## AC Electrical Characteristics

$\mathrm{VCC}=10 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$ (still air) and the load is a $50 \Omega$ transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in $50 \Omega( \pm 5 \%)$ using an external resistor. The measurement probe is a high impedance FET probe with capacitance no greater than 3 pF and resistance no smaller than $10 \mathrm{k} \Omega$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SLR | Slew Rate | VH - VL = 5V; Measured between $20 \%$ and $80 \%$ points. <br> With probe only as load With probe and transmission line |  | $\begin{aligned} & 1.6 \\ & 1.5 \end{aligned}$ |  | V/ns <br> V/ns |
| $\mathrm{tR},$ tF | Rise Time, and <br> Fall Time <br> (Slew rate not adjusted) | Load is Probe Only; $\begin{aligned} & V_{A}=1 V(20 \% \text { to } 80 \%) \\ & V_{A}=3 V(10 \% \text { to } 90 \%) \\ & V_{A}=5 V(10 \% \text { to } 90 \%) \end{aligned}$ |  | $\begin{aligned} & 0.6 \\ & 1.6 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 2.1 \\ & 3.0 \end{aligned}$ | ns ns ns |
| f | Toggle Rate | Amplitude $=0.8 \mathrm{Vp}-\mathrm{p}$ | 250 |  |  | MHz |
|  | (Probe only) | Amplitude $=5.0 \mathrm{Vp}-\mathrm{p}$ | 125 |  |  | MHz |
| tPLH | Low to High Propagation Delay | $\begin{aligned} & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} ; \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 1.6 |  | ns |
| tPHL | High to Low Propagation Delay | $\begin{aligned} & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} ; \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | 1.4 |  | ns |
| $\Delta \mathrm{tP}$ | Propagation Delay Match | \|tPLH - tPHL| |  | 200 |  | ps |
| tPTC | Propagation Delay Temperature Coefficient |  |  | 2.0 |  | $\mathrm{ps} /{ }^{\circ} \mathrm{C}$ |
| tPW min | Minimum Pulse Width | $\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}-2.0 \mathrm{~V}$; pulsewidth at which amplitude drops by 50 mV , measured between $50 \%$ points. |  | 2.0 |  | ns |
| $\Delta$ tPPW | Propagation Delay Variation with Pulse Width | $\begin{aligned} & 2 \mathrm{~ns}<\mathrm{PW}<98 \mathrm{~ns} ; \\ & \mathrm{f}=10 \mathrm{MHz} ; \mathrm{VOH}=+0.4 \mathrm{~V} \text {; } \\ & \mathrm{VOL}=-0.4 \mathrm{~V} \end{aligned}$ |  | $\pm 75$ |  | ps |
| tPS | Preshoot | $0.5 \mathrm{~V}<\mathrm{VA}<5.0 \mathrm{~V}$ |  |  | $\begin{aligned} & 15 \mathrm{mV} \\ & +3 \% \\ & \text { of } \mathrm{VA} \end{aligned}$ | mV |

## AC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tOS | Overshoot | $0.5 \mathrm{~V}<\mathrm{VA}^{2} \times 5.0 \mathrm{~V}$ |  |  | $\begin{aligned} & 50 \mathrm{mV} \\ & +4 \% \\ & \text { of } \mathrm{VA} \end{aligned}$ | mV |
| ts | Output Settling Time | $\mathrm{V}_{\mathrm{A}}<5 \mathrm{~V}$ <br> To within $3 \%$ of $V_{A}$ To within $1 \%$ of $V_{A}$ |  | $\begin{gathered} 8 \\ 10 \end{gathered}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHZ | Propagation Delay from Logic High to Inhibit Mode | $\begin{aligned} & \mathrm{VOH}=1 \mathrm{~V} ; \mathrm{VOL}=-1 \mathrm{~V} \\ & \text { Load }=100 \Omega\| \| 15 \mathrm{pF} \end{aligned}$ |  | 2.9 |  | ns |
| tPLZ | Propagation Delay from Logic Low to Inhibit Mode | Propagation delay is measured to the point at which voltage has changed by 200 mV . |  | 2.9 |  | ns |
| tPZH | Propagation Delay from Inhibit Mode from Logic High |  |  | 2.9 |  | ns |
| tPZL | Propagation Delay from Inhibit Mode to Logic Low |  |  | 2.9 |  | ns |
| Cz | Output capacitance in Inhibit Mode |  |  | 3.0 |  | pF |

## Notes:

## Notes:

Notes:

## Mechanical Dimensions - 28-pin PLCC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .485 | .495 | 12.32 | 12.57 |  |
| D1/E1 | .450 | .456 | 11.43 | 11.58 | 3 |
| D3/E3 | .300 BSC |  | 7.62 BSC |  |  |
| e | 050 BSC |  | 1.27 BSC |  |  |
| J | .042 | .048 | 1.07 | 1.22 | 2 |
| ND/NE | 7 |  |  | 7 |  |
| N | 28 |  | 28 |  |  |
| CCC | - | .004 | - | 0.10 |  |

Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$.
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is $.101^{\prime \prime}(.25 \mathrm{~mm})$.


## Ordering Information

| Package | Order Number |
| :---: | :---: |
| 28-pin PLCC | RC7321QF |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7352

## Parametric Measurement Unit

## Features

- Force voltage/measure current and force current measure voltage functions
- Forced voltage range $(-5 \mathrm{~V}$ to $+15 \mathrm{~V})$
- Four programmable measured current ranges:

Range $\mathrm{A}= \pm 20 \mu \mathrm{~A}$ max
Range $\mathrm{B}= \pm 200 \mu \mathrm{~A}$ max
Range $\mathrm{C}= \pm 1.0 \mathrm{~mA}$ max
Range $\mathrm{D}= \pm 40 \mathrm{~mA}$ max

- High resolution current force/measure $\pm 0.05 \%=2$ bits
- Internal control circuitry for selecting ranges
- High accuracy: 12 bit linearity and $0.5 \%$ gain error
- High current range D current limit protection set externally by the value of resistor $\mathrm{R}_{\text {DIL }}$
- Measurement output voltage can be disabled
- Forced current ranges:

Range $\mathrm{A}= \pm 20 \mu \mathrm{~A}$ max
Range $B= \pm 200 \mu \mathrm{~A}$ max
Range $\mathrm{C}= \pm 1.0 \mathrm{~mA}$ max
Range $\mathrm{D}= \pm 40 \mathrm{~mA}$ max

- Measured voltage range: -5 V to +15 V
- High resolution voltage measurement ( $\pm 0.05 \%$ ) and accuracy: $( \pm 10 \mathrm{mV}$ max. offset) and $0.5 \%$ gain error
- Internal current limit for ranges ( $\mathrm{A}, \mathrm{B}, \& \mathrm{C}$ )


## Applications

- ATE pin electronics measurements
- Instrumentation, meters
- Programmable voltage or current supply


## Description

The RC7352 is a "Per Pin" Parametric Measurement Unit (PMU) that can force voltage and measure current or force current and measure voltage. The RC7352 forces voltages from +15 V to -5 V when +VS is 20 V and -VS is -10 V , or currents up to $\pm 40 \mathrm{~mA}$. All logic inputs for the RC7352 are TTL compatible, while the open collector logic outputs are TTL/CMOS compatible.

Setting the SI/V (Select I/V) pin low puts the RC7352 in the force voltage and measure current mode. The resulting output voltage at the DUT matches the input applied to the

## Block Diagram



Rev. 1.1.2

I/VIN pin (please refer to block diagram). The I/VM pin provides a voltage proportional to the DUT current. $\mathrm{V}(\mathrm{I} / \mathrm{VM})=(4 \times \mathrm{R} \times \mathrm{I}(\mathrm{DUT}))$, where R is the external range resistor ( $0.05 \%$ tolerance) and $\mathrm{I}(\mathrm{DUT})$ is the current supplied to the load. The resistors in the application circuit were chosen using this formula R range $=(2 \mathrm{~V} / \mathrm{Imax})$, for Range A this is $R A=2 / 20 \mu \mathrm{~A}$ or 100 K .

When SI/V is high the RC7352 will force current and measure voltage. The range select pins RS1 and RS2 control the maximum output current (see Table 1), while magnitude of the forced current is given by the expresion
$\mathrm{I}(\mathrm{DUT})=\mathrm{V}(\mathrm{I} / \mathrm{VIN}) /(4 \times \mathrm{R})$
where R is the range resistor. In the FI/MV mode the voltage at the I/VM pin equals the device voltage. The I/VM pin can be connected to an $\mathrm{A} / \mathrm{D}$ convertor to monitor the current or voltage at the load device.

The RC7352 also has a window comparator that can provide upper or lower limit fail information. I/Vmx and I/Vmn are voltage inputs for the upper and lower limits respectively. You must use the formulas listed above to calculate current limits for each range while voltage limits are 1:1. Their corresponding outputs, VHF (V high fail) and VLF (V low fail) can be used individually or "Wire ORed" to obtain a
composite signal. Additionally the VDIS pin can be set high to disable the window comparator and its I/O lines. Although this reduces overall power consumption, it also disables the I/VM output.

Table 1. Maximum Output Current on Pin Select

| SI/V | RS2 | RS1 | Mode |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | FV/MI Range A, Imax $= \pm 20 \mu \mathrm{~A}$ |
| 0 | 0 | 1 | FV/MI Range B, Imax $= \pm 200 \mu \mathrm{~A}$ |
| 0 | 1 | 1 | FV/MI Range C, Imax $= \pm 1.0 \mathrm{~mA}$ |
| 0 | 1 | 0 | FV/MI Range D, Imax $= \pm 40 \mathrm{~mA}$ |
| 1 | 0 | 0 | FI/MV Range A, Imax $= \pm 20 \mu \mathrm{~A}$ |
| 1 | 0 | 1 | FI/MV Range B, Imax $= \pm 200 \mu \mathrm{~A}$ |
| 1 | 1 | 1 | FI/MV Range C, Imax $= \pm 1.0 \mathrm{~mA}$ |
| 1 | 1 | 0 | FI/MV Range D, Imax $= \pm 40 \mathrm{~mA}$ |

Notes:

1. $\mathrm{FV} / \mathrm{MI}=$ Force Voltage Measure Current.
2. $\mathrm{FI} / \mathrm{MV}=$ Force Current Measure Voltage.
3. $+\mathrm{V}_{\mathrm{S}}-5 \geq \mathrm{VOUT}_{\mathrm{V}} \geq-\mathrm{V}_{\mathrm{S}}+5$

## Pin Assignments



## Pin Description

| Pin Name | Pin Number | Pin Description |
| :---: | :---: | :---: |
| +VS | 28 | +V should be bypassed to ground with a $10.0 \mu \mathrm{~F}$ tantalium capacitor placed as close to the pin as possible. |
| -Vs | 16 | -Vs should be bypassed to ground with a $10.0 \mu \mathrm{~F}$ tantalium capacitor placed as close to the pins as possible. |
| $\mathrm{V}_{\mathrm{EE}}$ | 3 | VEE is the negative supply for range D . This pin should be bypassed with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to ground. |
| GND | 8 | This pin should be connected to the printed circuit board's ground plane. |
| $\mathrm{I} / \mathrm{V}_{\text {IN }}$ | 23 | Input reference voltage for $V_{\text {OUT }}$ or lout. In the force voltage measure current mode (FV/MI) $\mathrm{V}\left(I / V_{\mathrm{OUT}}\right)=\mathrm{V}\left(I / \mathrm{V}_{\mathbb{N}}\right)$ <br> and $\mathrm{V}(\mathrm{I} \mathrm{VM})=4 \times \text { IOUT } \times \mathrm{R}$ <br> Where lout is the device output current and R is the range resistor. <br> In the Force Current/Measure Voltage Mode $\begin{aligned} & \mathrm{I}_{\text {OUT }}=\frac{\mathrm{V}(\mathrm{I} / \mathrm{VIN})}{4 \times \mathrm{R}} \\ & \mathrm{~V}(\mathrm{I} / \mathrm{VM})=\mathrm{V}(\mathrm{I} / \mathrm{VOUT}) \end{aligned}$ |
| I/VOUT | 7 | The Load or Device under test is connected to I/VOUT. The current to the load is supplied via the appropriate range resistor with $I /$ VOUT serving as the voltage feedback point for the PMUs internal instrumentation amplifier. |
| SI/V | 13 | A TTL/CMOS signal applied to this pin selects either Force Voltage/Measure Current or Force Current/Measure Voltage mode. A TTL/CMOS low level will select Force Voltage/Measure Current function. A TTL/CMOS high level selects Force Current/ Measure Voltage mode. |
| $\mathrm{R}_{\mathrm{A}}$ | 9 | Resistor $R_{A}$ should be placed between $R_{A}$ and $I / V_{\text {OUT. }} R_{A}$ tolerance should be better than $+0.05 \%$ to improve gain error. Maximum current for range $A$ is shown in the equation below. $I_{A}=\frac{ \pm 2 \mathrm{~V}}{\mathrm{R}_{\mathrm{A}}}$ <br> The $\pm 2$ volts represents the maximum voltage $V_{A}$ across $R_{A}$. For Range $A, I_{A}$ should not exceed $\pm 20 \mu \mathrm{~A}$, i.e., $\mathrm{R}_{\mathrm{A}}$ should be higher than or equal to $100 \mathrm{k} \Omega$. A metal film resistor should be used to reduce inherent resistor noise (schott and pop corn noise) and improve resolution. For maximum stability, a 300 pF capacitor should be connected across $\mathrm{R}_{\mathrm{A}}$. |
| $\mathrm{R}_{\mathrm{B}}$ | 19 | For Range B, $\mathrm{I}_{\mathrm{B}}$ should not exceed $\pm 200 \mu \mathrm{~A}$, i.e., $\mathrm{R}_{\mathrm{B}}$ should be higher than or equal to $10 \mathrm{k} \Omega$ with $\pm 0.05 \%$ tolerance. For maximum stability a $1,000 \mathrm{pF}$ capacitor should be connected across $\mathrm{R}_{\mathrm{B}}$. |
| $\mathrm{R}_{\mathrm{C}}$ | 22 | For Range C , $\mathrm{I}_{\mathrm{C}}$ should not exceed $\pm 1 \mathrm{~mA}$, i.e., $\mathrm{R}_{\mathrm{C}}$ should be higher than or equal to $2 \mathrm{k} \Omega$ with $\pm 0.05 \%$ tolerance. |
| $\mathrm{R}_{\mathrm{D}}$ | 24 | For Range $\mathrm{D}, \mathrm{I}_{\mathrm{D}}$ should not exceed $\pm 40 \mathrm{~mA}$, i.e., $\mathrm{R}_{\mathrm{D}}$ should be higher than or equal to $50 \Omega$ with $\pm 0.05 \%$ tolerance. |
| D | 1 | Two diodes must be connected between D \& $\mathrm{R}_{\mathrm{D}}$ as shown in the block diagram. |
| $\mathrm{C}_{\mathrm{A}}, \mathrm{C}_{\mathrm{B}}$ | 6, 25 | A 30pF capacitor placed between these pins will improve stability. |
| R DIL | 2 | Range D output for current limiting. An external resistor is connected between RDIL and $D$ to limit current to a value $\operatorname{lLIM}=0.8 \mathrm{~V} / \mathrm{RLM}$. |

Pin Description (continued)

| Pin Name | Pin Number | Pin Description |
| :---: | :---: | :---: |
| RS1, | 12 | RS1 and RS2 are TTL or CMOS compatible. The truth table below shows the range selection table. |
| Rs2 | 14 | RS1 RS2 Range Selected |
|  |  | $L$ A |
|  |  | L H B |
|  |  | H H C |
|  |  | H L D |
| $\begin{aligned} & \mathrm{I} / \mathrm{V}_{\mathrm{MX}}, \\ & \mathrm{I} / \mathrm{V}_{\mathrm{MN}} \end{aligned}$ | $\begin{gathered} 4 \\ 26 \end{gathered}$ | The voltage applied to pin 4 sets the upper current or voltage limit for the measurement at pin $15 \mathrm{I} / \mathrm{VM}$. To set the desired limit for current measurement a voltage equaling ( $4 \times I_{L} \times R$ ) must be applied on this pin. $R$ is the external resistor of the selected range (A, B, C, or D). For voltage measurement the voltage applied to this pin is the limit. |
| $\mathrm{V}_{\text {HF }}$ | 5 | VHF, High Fail, is an open collector output that requires a pull-up to the logic supply. If the voltage at pin $15, \mathrm{I} / \mathrm{VM}$, is greater than the threshold voltage at pin $4, \mathrm{I} / \mathrm{V} \mathrm{MX}$, VHF will become a logic low. The open collector structure makes wire-ORing of multiple PMU's possible. Connect a $3,000 \mathrm{pF}$ capacitor to GND to minimize oscillation at the cross-over point. |
| VLF | 29 | VLF mirror VHF for the lower threshold I/VMN. Connect a $3,000 \mathrm{pF}$ capacitor to GND to minimize oscillation at the cross over point. |
| V DIS | 21 | When VDIS is tied to ground output I/VM, VHF and VLF are enabled. If VDIS is open VHF and VLF will require external pullups to maintain a logic high. And I/VM will be in a high impedance state. |
| I/VM | 15 | In the Force Voltage/Measure Current mode this output voltage is equal to four times the voltage across external resistor $R$ of selected range $A, B, C$, or $D$ through which the measured current is flowing $\left((1 / \mathrm{V})_{\mathrm{M}}=4.0 \times \mathrm{I}_{\mathrm{M}} \times \mathrm{R}\right)$. In the Force Current/ Measure Voltage mode this output is equal to the voltage at I/V out. This output can be disabled by applying a TTL HI on the $\mathrm{V}_{\text {DIS }}$ pin. (Pin 21) |
| $\mathrm{V}_{\mathrm{FB}}$ | 20 | $\mathrm{V}_{\mathrm{FB}}$, voltage feedback, is the buffered output voltage, I/V OUT. This pin should not be loaded. Connect a $50 \mathrm{~K} 1 \%$ resistor from $\mathrm{V}_{\mathrm{FB}}$ to CAP_V. |
| RADJ | 10 | The RADJ pin is provided to adjust the offset for the ISENSE function. The best accuracy for V/IM is obtained when RADJ is shorted to analog ground. The point is terminated with a $100 \Omega$ resistor in the block diagram. |
| $\begin{aligned} & \text { CAP_I } \\ & \text { CAP_V } \end{aligned}$ CA | $\begin{aligned} & 11 \\ & 18 \\ & 17 \end{aligned}$ | CA is the common point for two 50 pF compensation capacitors that improve the stability of the PMU. These components are optional and can be omitted for some loads. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: |
| Absolute Difference, +VS+\|-VS| |  | 32 | V |
| Digital Control Inputs |  |  |  |
| SI/V, RS1, RS2, VDIS | -2 | +6 | V |
| Comparator Inputs |  |  |  |
| I/VMN, I/VMX | $\mathrm{I} / \mathrm{V}_{\mathrm{MN}} \leq+\mathrm{VS}^{\text {S }}$ | $-\mathrm{V}_{\mathrm{S}} \leq \mathrm{I} / \mathrm{V}_{\mathrm{MX}}$ | V |
| I/VIN |  | $\begin{gathered} -\mathrm{VS} \leq \mathrm{I} / \mathrm{VIN} \leq \\ +V \mathrm{~V} \end{gathered}$ | V |

## Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range, and measured with respect to GND.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current flowing into the device.

## Recommended Operating Conditions

| Symbol | Parameters | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| + VS | Positive supply voltage $^{1}$ | 10.4 | 20.0 | 20.6 | V |
| - VS | Negative supply voltage $^{1}$ | -15.75 | -10.0 | -9.5 | V |
| VEE $^{1}$ | ${\text { Negative supply voltage for range } \mathrm{D}^{2}} \quad$ | $-\mathrm{VS}_{\mathrm{S}}$ |  | V |  |
| RA | Resistor for IA current range | 100 |  | 2000 | $\mathrm{~K} \Omega$ |
| RB | Resistor for IB current range | 10 |  | 200 | $\mathrm{~K} \Omega$ |
| RC | Resistor for IC current range | 2 |  | 40 | $\mathrm{~K} \Omega$ |
| RD | Resistor for ID current range | 50 |  | 1000 | $\Omega$ |

## Notes:

1. $+\mathrm{VS}+|-\mathrm{VS}| \leq 30 \mathrm{~V}+\mathrm{VS}+|-\mathrm{VS}| \geq 24$
2. $-\mathrm{V} S \& \mathrm{VEE}$ are always at the same voltage.

## DC Electrical Characteristics

$+\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V} \pm 3 \%,-\mathrm{V} \mathrm{S}=-10 \mathrm{~V} \pm 5 \% \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, and external $\pm 0.05 \%$ tolerance resistors $\mathrm{R}_{\mathrm{A}}=1000 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{B}}=10 \mathrm{k} \Omega$, $R \mathrm{C}=2 \mathrm{k} \Omega$, and $\mathrm{RD}=50 \Omega$ unless otherwise specified.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Forced Current/Measure Voltage |  |  |  |  |  |  |
| I/VIN | Input Voltage Range For Setting Forced Current (IF) | I/VFIN $=4 \times \mathrm{IF} \times \mathrm{R}$ | -8 |  | +8 | V |
| I/VM | Measured Voltage Output @ (I/V)M Output Sink/Source Current | All ranges, full scale current $(\mathrm{I} / \mathrm{V})_{\mathrm{M}}=-5 \mathrm{~V},+15 \mathrm{~V}$ | $\begin{gathered} \hline-5 \\ -200 \end{gathered}$ |  | $\begin{gathered} +15 \\ +200 \end{gathered}$ | V $\mu \mathrm{A}$ |
| VMR | Voltage Measured Resolution |  | -. 05 | $\pm 0.025$ | +0.05 | \%FSR |
| Vor | Voltage Measurement Offset | I/VIN = 0V; Measured @ I/VM | -6.0 | $\pm 2$ | +6.0 | mV |
| VGE | Voltage Gain Error | Gain of 4 | -2.0 | +0.5 | +2.0 | \% |
| $\begin{aligned} & \text { CMRR }^{1} \\ & \text { loER } \end{aligned}$ | Iout Error Due to Common Mode Load Voltage | $-5 \mathrm{~V} \leq \mathrm{I} /$ VOUT $\leq+15 \mathrm{~V}$; Measured @ (I/V)M | 45 | 60 |  | dB |
| Forced Voltage/Measure Current |  |  |  |  |  |  |
| I/VIN | Force Input Voltage Range | All ranges, full scale current | -5 |  | +15 | V |
| I/VFvos | Forced Voltage Offset | $\mathrm{I} / \mathrm{VIN}=0 \mathrm{~V}$, measure $\mathrm{I} / \mathrm{VOUT}$ and VFB | -6.0 | $\pm 2$ | +6.0 | mV |
|  | Forced Voltage Linearity Error |  |  | $\pm 0.025$ | $\pm 0.05$ | FSR\% |
| CMRR ${ }^{2}$ <br> VLER | IOUT Measure Error Due to I/VM Common Mode Voltage | - FSR $\leq$ IOUT $\leq+F S R$; Measured @ (I/V)M | 45 | 60 |  | dB |
| I/VOUT | Forced Output Voltage Range | All ranges, full scale current | -5 |  | +15 | V |
| I/VM | Voltage Output Equivalent to Measured Current: $(\mathrm{I} / \mathrm{V}) \mathrm{M}=4 \times \mathrm{IF} \times \mathrm{R}$ | All ranges, full scale voltage | -8 |  | +8 | V |
| I | I measured; $\mathrm{I}=(\mathrm{I} / \mathrm{Vm}) /(4 \mathrm{R})$ | $\mathrm{I} / \mathrm{V} \mathrm{M}=-8.0 \mathrm{~V},+8.0 \mathrm{~V}$; full scale | -200 |  | +200 | $\mu \mathrm{A}$ |
| Current Ranges |  |  |  |  |  |  |
| Range A |  |  |  |  |  |  |
| IA | Maximum Full Scale Current | $\mathrm{R} \mathrm{A}=100 \mathrm{k} \Omega$ (0.05\%) |  |  | $\pm 20$ | $\mu \mathrm{A}$ |
| IAMR | Current Measurement Resolution | guaranteed by design |  | $\pm 0.025$ |  | \% |
| ILIN | Linearity ${ }^{3}$ |  | -0.05 | $\pm 0.025$ | +0.05 |  |
| IGE | Current Gain Error ${ }^{4}$ |  | -2.0 | 0.5 | +2.0 | \% |
| IFIOS | Force Current Offset ${ }^{5}$ | $\mathrm{I} / \mathrm{V}$ IN $=0 \mathrm{~V}$ | -25 | $\pm 10$ | +25 | nA |
| IMIOS | Measure Current Offset ${ }^{6}$ | $\mathrm{I} / \mathrm{V}$ IN $=0 \mathrm{~V}$ | -25 | $\pm 10$ | +25 | nA |
| Range B |  |  |  |  |  |  |
| IB | Maximum Full Scale Current | $\mathrm{RB}=10 \mathrm{k} \Omega$ (0.05\%) |  |  | $\pm 200$ | $\mu \mathrm{A}$ |
| IBMR | Current Measurement Resolution | guaranteed by design |  | $\pm 0.025$ |  | \% |
| ILIN | Linearity ${ }^{3}$ |  | -0.05 | $\pm 0.025$ | +0.05 |  |
| IGE | Current Gain Error ${ }^{4}$ |  | -2.0 | $\pm 0.5$ | +2.0 | \% |
| IFIOS | Force Current Offset ${ }^{5}$ |  | -250 | $\pm 100$ | +250 | nA |
| IMIOS | Measure Current Offset ${ }^{6}$ |  | -250 | $\pm 100$ | +250 | nA |

DC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Range C |  |  |  |  |  |  |
| IC | Maximum Full Scale Current | $\mathrm{Rc}=2 \mathrm{k} \Omega$ (0.05\%) |  |  | $\pm 1$ | mA |
| ICMR | Current Measurement Resolution | guaranteed by design |  | $\pm .025$ |  | \% |
| ILIN | Linearity ${ }^{3}$ |  | -0.05 | $\pm .025$ | +0.05 | \% |
| IGE | Current Gain Error ${ }^{4}$ |  | -2.0 | $\pm 0.5$ | +2.0 | \% |
| IFIOS | Force Current Offset ${ }^{5}$ |  | -1.5 | $\pm 0.5$ | +1.5 | $\mu \mathrm{A}$ |
| IMIOS | Measure Current Offset ${ }^{6}$ |  | -1.5 | $\pm 0.5$ | +1.5 | $\mu \mathrm{A}$ |
| Range D |  |  |  |  |  |  |
| IC | Maximum Full Scale Current | RD $=50 \Omega$ (0.05\%) |  |  | $\pm 40$ | mA |
| IDMR | Current Measurement Resolution Current Measurement Accuracy | guaranteed by design |  | $\pm .025$ |  | \% |
| ILIN | Linearity ${ }^{3}$ |  | -0.05 | $\pm .025$ | +0.05 | \% |
| IGE | Current Gain Error ${ }^{4}$ |  | -2.0 | $\pm 0.5$ | +2.0 | \% |
| IFIOS | Force Current Offset ${ }^{5}$ |  | -50 | $\pm 20$ | +50 | $\mu \mathrm{A}$ |
| IMIOS | Measure Current Offset ${ }^{6}$ |  | -50 | $\pm 20$ | +50 | $\mu \mathrm{A}$ |
| Digital Control Inputs (SI/V, RS $\mathbf{1}_{\mathbf{1}}, \mathrm{RS}_{\mathbf{2}}$ ) |  |  |  |  |  |  |
| VIH | Internal Threshold Voltage |  | 0.8 | 1.4 | 2.0 | V |
| ILH | Logic High Bias Current | $\mathrm{VH}=2.0 \mathrm{~V}$ |  | 200 |  | nA |
| ILL | Logic Low Bias Current | $\mathrm{VL}=0.8 \mathrm{~V}$ |  | 2.0 |  | nA |
| Digital Control Input V ${ }_{\text {DIS }}$ |  |  |  |  |  |  |
| VIH | Internal Threshold Voltage |  | 0.8 | 1.4 | 2.0 | V |
| ILH | Logic High Bias Current | $\mathrm{VH}=2.0 \mathrm{~V}$ |  | 1.0 |  | $\mu \mathrm{A}$ |
| ILL | Logic Low Bias Current | $\mathrm{VL}=0.8 \mathrm{~V}$ |  | 2.0 |  | nA |
| Comparator Input; I/V ${ }_{\text {MAX }}$, I/ $\mathbf{V}_{\text {MIN }}$ |  |  |  |  |  |  |
| I/VMX,MN | Input Voltage Range |  | -8.0 |  | +15 | V |
| IH | Input Bias Current (Logic High) | $\mathrm{V}_{\mathrm{H}}=+15 \mathrm{~V}$ |  | 0.4 |  | $\mu \mathrm{A}$ |
| IL | Input Bias Current (Logic Low) | $\mathrm{VL}=0.8 \mathrm{~V}$ |  | 0.4 |  | $\mu \mathrm{A}$ |
| Comparator Status Outputs; $\mathrm{V}_{\text {HF }}$, $\mathrm{V}_{\text {LF }}$ |  |  |  |  |  |  |
| VOH | Output Voltage (Logic High) | RPULLUP = 10k | 3.5 |  |  | V |
| VOL | Output Voltage (Logic Low) | RPULLUP $=10 \mathrm{k} \Omega$ |  |  | 0.8 | V |
| IOH | Output Current High | VOUT $=5.0 \mathrm{~V}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| IOL | Output Current Low |  |  |  | 1.0 | mA |
| Iz | Output Leakage Current Disable State | VOUT $=5.0 \mathrm{~V}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| Other |  |  |  |  |  |  |
| I+ (1.0) | Positive Supply Current | No load Range A |  | 4.0 | 11.0 | mA |
| I- (2.0) | Positive Supply Current | No load Range A |  | 4.0 | 11.0 | mA |

## Notes:

1. CMRR is measured with $V_{L}=15 \mathrm{~V} /-5 \mathrm{~V}$; $\mathrm{R}^{2}$ is $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}, \mathrm{R}_{\mathrm{C}}$ or $\mathrm{R}_{\mathrm{D}} ; \mathrm{V}_{1}=$ constant; This parameter is to define the lout current error due to the V common mode voltage for a constant $\mathrm{V}_{1}$. This parameter is guaranteed to full $\mathrm{V}_{1}$ range. ( $\pm 8 \mathrm{~V}$ )
$C M R R=20 \log \left(\frac{\Delta \mathrm{l}_{\mathrm{OUT}} \times 4 \times \mathrm{R}}{\Delta \mathrm{V}_{\mathrm{L}}}\right)$

2. CMRR is measured with $\mathrm{V}_{1}=+15 \mathrm{~V} /-5 \mathrm{~V}$; $R$ is $\mathrm{RA}_{\mathrm{A}}, \mathrm{RB}_{\mathrm{B}}, \mathrm{Rc}_{\mathrm{C}}$ or $\mathrm{RD}_{\mathrm{D}}$; IOUT $=$ constant. This parameter is to define the current measurement error due to the input voltage $\mathrm{V}_{1}$. It guarantees all ranges and $\pm$ full scale lout.

$$
\mathrm{CMRR}=20 \log \left(\frac{\Delta \mathrm{~V}_{\mathrm{M}}}{\Delta \mathrm{~V}_{1}}\right)
$$



65-7352-04
3. Linearity is measured against two point straight line calibration with five measurement points.
4. Current Gain Error is measured with -full scale current to +full scale current. The ideal gain is 4.

Current Gain Error $=\left|\frac{\mathrm{VM}_{2}-\mathrm{VM}_{1}}{\mathrm{R}\left(\mathrm{I}_{\text {OUT2 }}-\mathrm{I}_{\text {OUT1 }}\right)}\right|$
5. Force current is measured with $\mathrm{I} / \mathrm{VOUT}$ to ground with $\mathrm{I} / \mathrm{VIN}=0 \mathrm{~V}$.
6. Measured current offset is measured with $I / V_{I N}=0 V$, Offset $=(I / V M) / 4 R$ where $R$ is $R_{A}, R_{B}, R_{C}$, and $R_{D}$.

## AC Electrical Characteristics

$+V_{S}=20 \mathrm{~V} \pm 3 \%,-V_{S}=-10 \mathrm{~V} \pm 5 \%, T_{A}=25^{\circ} \mathrm{C}$, and external $\pm 0.05 \%$ tolerance resistors $R_{A}=100 \mathrm{k} \Omega$,
$R_{B}=10 k \Omega, R_{C}=2 k \Omega$, and $R_{D}=50 \Omega$ unless otherwise specified.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Comparator |  |  |  |  |  |  |
| thL | Response Time High to Low | RLOAD $=10 \mathrm{k}, 5 \mathrm{mV}$ Overdrive |  | 1.1 |  | $\mu \mathrm{S}$ |
| tLH | Response Time Low to High | RLOAD $=10 \mathrm{k}, 5 \mathrm{mV}$ Overdrive |  | 450 |  | ns |
| Differential Amplifier |  |  |  |  |  |  |
| tMZF | Response Time (setting time) ${ }^{1}$ <br> Force Current/Measure Voltage | Range A <br> Range B <br> Range C <br> Range D <br> Voltage @ $\mathrm{I} / \mathrm{VM}=-5.0 \mathrm{~V}$ to +15 V $\mathrm{IF}=\mathrm{Max}$ |  | $\begin{aligned} & \hline 2.4 \\ & 2.3 \\ & 2.6 \\ & 2.6 \end{aligned}$ |  | ms |
| tMZF | Response Time (settling time) ${ }^{1}$ <br> Force Voltage/Measure Current | Ranges A <br> Ranges B <br> Ranges C <br> Ranges D <br> Voltage @ I/VOUT $=5.0 \mathrm{~V}$ to +15 V $\mathrm{IM}=\mathrm{Max}$ |  | $\begin{aligned} & 2.4 \\ & 2.5 \\ & 2.6 \\ & 2.7 \end{aligned}$ |  | ms |
| tMZF | Response Time (Settling time) ${ }^{1}$ | Ranges A, B, C, \& D <br> Voltage @ I/VOUT = -2.0V to +6.0 V <br> 30pF from CA to CB <br> No Load |  | 1.0 | 3 | ms |
| tDS | Output Disable to Enable Time |  |  | 20 |  | $\mu \mathrm{s}$ |

## Notes:

1. Response Time (settling time) for Force Current/Measure Voltage mode is measured with 30 pF from CA to CB and $\mathrm{I} / \mathrm{V}$ IN Voltage Swings from -8.0 V to +8.0 V , and RL value for Range placed between I/VOUT and 5 V .

| $500 \mathrm{~K} \Omega$ | A |
| :--- | :--- |
| $50 \mathrm{~K} \Omega$ | B |
| $10 \mathrm{~K} \Omega$ | C |
| $250 \Omega$ | D |

## Application Example



Mechanical Dimensions

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .485 | .495 | 12.32 | 12.57 |  |
| D1/E1 | .450 | .456 | 11.43 | 11.58 | 3 |
| D3/E3 | .300 BSC |  | 7.62 BSC |  |  |
| e | .050 BSC | 1.27 BSC |  |  |  |
| J | .042 | .048 | 1.07 |  | 1.22 |
| ND/NE | 7 |  |  | 7 |  |
| N | 28 |  | 28 |  |  |
| CCC | - | .004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$.
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101 " ( 25 mm ).


## Ordering Information

| Part Number | Package |
| :---: | :---: |
| RC7352QA | 28-pin PLCC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC73687

## High Speed Dual Comparator 2.2 ns Propagation Delay

## Features

- 12 V max differential input voltage (for $\mathrm{VCC}=+10 \mathrm{~V}$, $\mathrm{VEE}=-5.2 \mathrm{~V}$ )
- Low propagation delays: -1.8 ns typical
- Low delay dispersion ( $\pm 65 \mathrm{ps}$ typical) and drift (4 ps/ ${ }^{\circ} \mathrm{C}$ typical)
- $\pm 5 \mathrm{mV}$ maximum input offset and $10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max. drift
- $\pm 3 \mu \mathrm{~A}$ typical bias current; 50 pA typ. in disable mode
- Common mode rejection $\geq 70 \mathrm{~dB}$
- Input disable mode (transparent to user)
- Latch function
- RC73687 is pin-for-pin compatible with 9687 comparators
- Available in 16-pin SOIC, 20-pin PLCC or 16-pin PDIP


## Applications

- ATE pin electronics
- Threshold/peak voltage detector
- Level line receiver
- Limiting amplifier


## Description

The RC73687 is a very high speed dual comparator with latched input option and ECL compatible outputs capable of driving $50 \Omega$ terminated lines. The RC73687 is configured as two independent comparators and is pin-for-pin compatible with the industry standard 9687 comparators. The RC73687 low propagation delay ( 2.2 ns maximum), wide input common range $(-4 \mathrm{~V}$ to +8 V ) and low bias current $( \pm 5 \mu \mathrm{~A}$ maximum) makes it ideal for monitoring outputs from TTL, CMOS, ECL and even GaAs devices in ATE applications. The propagation delay dispersion is only $\pm 80 \mathrm{ps}$ (typical).

The RC73687 features a high impedance input mode (ID) that reduces the bias current to $\pm 50 \mathrm{pA}$ (typical), effectively removing the DC electrical load of the comparator inputs. The RC73687 also has a latch function to sample the input waveforms. Latches A and B are controlled by differential latch enable (LEA and LEB) ECL signals.

The RC73687 is designed to operate with VCC supply voltages of +5.0 V to +10 V .

Operation at +10 V will provide a wider input common mode voltage range, $(-4 \mathrm{~V}$ to $+8 \mathrm{~V})$ versus ( -4 V to +3 V ). It also provides a lower input capacitance ( 1.0 pF ) versus $(1.5 \mathrm{pF})$

The RC73687 is fabricated using Fairchild's high performance complementary bipolar process.

## Block Diagram



## Pin Assignments



## SOIC and PDIP



Note: Input disable mode not available on RC73687 SOIC package.

## Pin Description

| Name | Pin Number |  | Function |
| :---: | :---: | :---: | :---: |
|  | PLCC | $\begin{aligned} & \hline \text { SOIC, } \\ & \text { PDIP } \end{aligned}$ |  |
| GND | 4, 18 | 3, 14 | Chip ground. This pin should be connected to the printed circuit board's ground plane at the pin. |
| $\frac{\text { LEA, LEB }}{\text { LEA, }}$ | $\begin{aligned} & \hline 5,17, \\ & 7,15 \end{aligned}$ | $\begin{aligned} & 4,13, \\ & 5,12 \end{aligned}$ | Differential digital enable inputs for latches A and B. Although these inputs will be normally driven by ECL signals, they have a wide enough common mode range that they may be driven by a TTL or CMOS signal provided the other input is tied to the appropriate threshold. If LEA or LEB inputs are tied to a logic high, then latches $A$ and $B$ are transparent, and output $A$ or $B$ will track changes to comparator A or B respectively. A logic low on LEA or LEB will disable the latch, and the outputs will reflect the input state just prior to the latch disable command. |
| ID, VIDTH | 11, 16 | - | ID is the differential non-inverting input and VIDTH is the inverting input for enabling/disabling the comparator. Although the inputs will normally be driven by ECL signals, they have a wide enough common mode range that they may be driven by a TTL or CMOS signal provided the other input is tied to the appropriate threshold. When ID and VIDTH pins are left open they remain internally biased a +2.5 volt and -1.3 volts respectively and the circuit defaults to a comparator input enable state. A differential voltage of 400 mV must be exceeded to disable the comparator input. The disabled inputs will have a typical bias current of $\pm 50 \mathrm{pA}$. |
| OA, $\overline{O A}$ | 2, 3 | 1,2 | Differential outputs for comparator A. |
| OB, $\overline{O B}$ | 20, 19 | 16, 15 | Differential outputs for comparator B. Each comparator can drive $50 \Omega$ terminated lines to 2 V TT. |
| Vcc | 14 | 11 | Quiet positive supply. The nominal voltage is $10 \mathrm{~V} \pm 3 \%$. VCC should be bypassed to ground with a $0.01 \mu \mathrm{~F}$ chip ceramic capacitor placed as close to the pins as possible. |
| VEE | 8 | 6 | Quiet negative supply. The nominal voltage is $-5.2 \pm 5 \%$. VEE should be bypassed to ground with a $0.01 \mu \mathrm{~F}$ chip capacitor placed as close to the pins as possible. |
| VIA+, VIB+ | 1,13 | 8, 9 | Differential non-inverting inputs. |
| VIA-, VIB- | 9, 12 | 7, 10 | Differential inverting inputs. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :---: | :---: | :---: | :---: |
| Positive power supply, VCC |  | +11.0 | V |
| Negative power supply, VEE | -6.3 |  | V |
| Difference between VCC and VEE |  | 16.6 | V |
| Input voltage at $\mathrm{VIA}_{+}$, $\mathrm{V}^{\text {IB+ }}$ |  | VCC+0.7 | V |
| Input Voltage at VIA-, VIB- | VEE-0.7 |  | V |
| Differential input voltage, \|VIA+ - VIA- |, |VIB+ - VIB- | |  | 12 | V |
| Input voltage at LEA, LEB |  | VCC | V |
| Input voltage at $\overline{\mathrm{LEA}}, \overline{\mathrm{LEB}}$ |  | VEE | V |
| Input voltage at ID+, ID- |  | VCC, VEE | V |
| $\begin{array}{ll}\text { Differential input voltage, } & \mid \text { LEA }-\overline{\mathrm{LEA}} \mid \\ & \mid \text { LEB }-\overline{\mathrm{LEB}} \mid\end{array}$ |  | 7 | V |
| Operating temperature range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (Soldering 10 seconds) |  | +260 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Recommended Operating Conditions

| Symbol | Parameters | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| TC | Case operating temperature | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage | 4.75 | 5.0 | 10.3 | V |
| VEE | Negative supply voltage | -5.45 | -5.2 | -4.95 | V |
| VCC-VEE | Difference between positive and negative supply |  | 15.2 | 15.8 | V |
| RT | Output termination load resistance | 45 | 50 | 100 | $\Omega$ |
| VTT | Load termination supply voltage | -3.0 | -2.0 | -2.0 | V |

## DC Electrical Characteristics (Normal Operating Conditions)

$\mathrm{VCC}=5 \mathrm{~V} \pm 3 \%$, $\mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{TA}=25^{\circ} \mathrm{C}$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Analog Inputs $\mathrm{V}_{\text {IA+ }}$, $\mathrm{V}_{\text {IA-, }} \mathrm{V}_{\text {IB }+,} \mathrm{V}_{\text {IB- }}$ |  |  |  |  |  |  |
| $\begin{aligned} & \hline \text { VIA }+ \text {, VIA- } \\ & \text { VIB+, } \mathrm{VIB}- \end{aligned}$ | Absolute Input Voltage (Input Common Mode Range) |  | -4.0 |  | +3.0 | V |
| VIAD, VIBD | Differential Input Range | I $\mathrm{VIX}_{+}$- VIX- I |  |  | $\pm 7.0$ | V |
| Vo | Input Voltage Offset |  |  | $\pm 3$ | $\pm 7.0$ | mV |
| TCVo | Input Voltage Offset Drift |  |  | $\pm 33$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IIX + , lix- | Input Bias Current | -3.0 V to +3.0 V |  | $\pm 5.0$ | $\pm 15$ | $\mu \mathrm{A}$ |
| IBOFFSET | Input Bias Current Offset | Enabled Mode, -3.0 V to +3.0 V |  | 5.0 | 12 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{VIA}_{+}, \text {VIA- } \\ & \text { VIB+, } \mathrm{VIB}- \end{aligned}$ | Analog Input Capacitance |  |  | 1.0 | 2.0 | pF |
| ZI | Input Impedance |  |  | 500 |  | $\mathrm{K} \Omega$ |
| CMRR | Common Mode Rejection Ratio | -3 V to +3 V | 60 | 75 |  | dB |

DC Electrical Characteristics (continued)

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Inputs (Latch \& Disable) |  |  |  |  |  |  |
| VIA+, VIA- | Absolute Input Voltage |  | -2.0 |  | +5.0 | V |
| VID | Differential Range | \| VID+ - VID- $\mid$ | 0.4 | ECL | +5.0 | V |
| ID | Digital Input Current |  |  | 20 | 35 | $\mu \mathrm{A}$ |
| Digital Outputs |  |  |  |  |  |  |
| VOH | Output Voltage High |  | -1.05 |  |  | V |
| VOL | Output Voltage Low |  |  |  | -1.55 | V |
| Power Supply |  |  |  |  |  |  |
| ICC | Positive Supply Current |  |  | 24 | 28 | mA |
| IEE | Negative Supply Current |  |  | 44 | 50 | mA |
| PSRR | Power Supply Rejection Ratio | VCC $\pm 2.5 \%$, VEE $\pm 2.5 \%$ | 60 | 80 |  | dB |
| PD | Power Dissipation | $\mathrm{VCC}=5.0 \mathrm{~V}, \mathrm{VEE}=-5.2 \mathrm{~V}$ |  | 360 | 400 | mW |

## DC Electrical Characteristics (High Supply Voltage Conditions)

$\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V} \pm 3 \%, \mathrm{~V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Analog Inputs VIA+, VIA-, VIB+, VIB- |  |  |  |  |  |  |
| $\begin{aligned} & \text { VIA+, VIA- } \\ & \text { VIB }^{2} \text {, VIB- } \end{aligned}$ | Absolute Input Voltage (Input Common Mode Range) |  | -4.0 |  | +8.0 | V |
| VIAD, VIBD | Differential Input Range | $\mid \mathrm{V}_{\mathrm{I}} \mathrm{X}+$ - V IX- ${ }^{\text {\| }}$ |  |  | 12 | V |
| Vo | Input Voltage Offset |  |  | $\pm 5.0$ |  | mV |
| TCVo | Input Voltage Offset Drift |  |  | $\pm 33$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IIX+, IIX- | Input Bias Current | -2.0 V to +7.0V |  | $\pm 7.0$ | $\pm 20$ | $\mu \mathrm{A}$ |
| IBOFFSET | Input Bias Current Offset | -2.0 V to +7.0 V |  | 7.0 |  | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { VIA+, VIA- } \\ & \text { VIB+, VIB- } \end{aligned}$ | Analog Input Capacitance |  |  | 1.0 | 2.0 | pF |
| ZI | Input Impedance |  |  | 500 |  | K |
| CMRR | Common Mode Rejection Ratio | -3.0V to +7.0V |  | 70 |  | dB |
| Digital Inputs (Latch \& Disable) |  |  |  |  |  |  |
| VIA+, VIA- | Absolute Input Voltage |  | -2.0 |  | +5.0 | V |
| VID | Differential Range | \|VID+ - VID- | | 0.4 | ECL | +5.0 | V |
| ID | Digital Input Current |  |  | 20 | 35 | $\mu \mathrm{A}$ |
| Digital Outputs |  |  |  |  |  |  |
| VOH | Output Voltage High |  | -1.05 |  |  | V |
| VOL | Output Voltage Low |  |  |  | -1.55 | V |
| Power Supply |  |  |  |  |  |  |
| ICC | Positive Supply Current |  |  | 30 | 35 | mA |
| IEE | Negative Supply Current |  |  | 55 | 65 | mA |
| PSRR | Power Supply Rejection Ratio | VCC $\pm 2.5 \%$, VEE $\pm 2.5 \%$ |  | 75 |  | dB |
| PD | Power Dissipation | $\mathrm{VCC}=10 \mathrm{~V}$, VEE $=-5.2 \mathrm{~V}$ |  | 586 | 700 | mW |

## AC Electrical Characteristics

$\mathrm{V} C \mathrm{C}=+10.0 \mathrm{~V} \pm 3 \%, \mathrm{VEE}=-5.2 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Symbol | Parameters | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | Propagation Delay H to L and L to H |  |  | 1.8 | 2.2 | ns |
| ts | Delay Slew Between A and B Sides |  |  | 100 | 200 | ps |
| tD | Delay Dispersion | ( $0.2 \mathrm{~V} / \mathrm{ns} \leq$ Input slew rate $\leq 2.0 \mathrm{~V} / \mathrm{ns}$ ) ECL: $\mathrm{V}_{\mathrm{TH}}=-1 \mathrm{~V},+0.2 \mathrm{~V}$ overdrive; $\mathrm{V}_{\mathrm{TL}}=-1.6 \mathrm{~V},-0.2 \mathrm{~V}$ underdrive rising and falling edges <br> TTL: $\mathrm{V}_{\mathrm{TH}}=+2.5 \mathrm{~V},+0.5 \mathrm{~V}$ overdrive; $\mathrm{VTL}=0.5 \mathrm{~V} ;-0.5 \mathrm{~V}$ underdrive rising and falling edges |  | $\begin{aligned} & \pm 150 \\ & \pm 150 \end{aligned}$ |  | ps <br> ps |
| $\triangle$ tPDTC | Prop. Delay Temp. Drift |  |  | 4 |  | ps/ ${ }^{\circ} \mathrm{C}$ |
| $\triangle$ tPDTC | Delta Prop. Delay with Duty Cycle | 0.01\% and 99.99\% duty cycle $50 \mathrm{kHz}, \mathrm{V}_{\mathrm{Ip}}-\mathrm{p}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{TH}}=2.5 \mathrm{~V}$ ( 10 ns between measurements) |  | 50 |  | ps |
| tPW ${ }_{\text {min }}$ | Minimum Pulse Width | $\begin{aligned} & 0 \leq \mathrm{VS} \leq 3 \mathrm{~V} ; \mathrm{V} \text { THA }=2.8 \mathrm{~V}, \\ & \mathrm{~V} \text { THB }=0.2 \mathrm{~V} ; \mathrm{tIS}=2.5 \mathrm{~V} / \mathrm{ns}, \\ & \|\mathrm{VOH}-\mathrm{VOL}\| \geq 600 \mathrm{mV} \mathrm{p}-\mathrm{p} \\ & \hline \end{aligned}$ |  | 1.0 |  | ns |
| ts | Data to latch enable set up time |  |  | 1.0 |  | ns |
| th | Latch enable to data in hold time |  |  | 0.5 |  | ns |
| tIPD | Latch enable to output high or low |  |  | 1.5 |  | ns |
| tID | Active to Inhibit |  |  | 5.0 |  | ns |
| tIE | Inhibit to Active |  |  | 10.0 |  | ns |

Notes:

## Notes:

Notes:

## 20 Lead Plastic Leaded Chip Carrier (PLCC)

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .165 | .180 | 4.19 | 4.57 |  |
| A1 | .090 | .120 | 2.29 | 3.05 |  |
| A2 | .020 | - | .51 | - |  |
| B | .013 | .021 | .33 | .53 |  |
| B1 | .026 | .032 | .66 | .81 |  |
| D/E | .385 | .395 | 9.78 | 10.03 |  |
| D1/E1 | .350 | .356 | 8.89 | 9.04 | 3 |
| D3/E3 | .200 BSC | 5.08 BSC |  |  |  |
| e | .050 BSC |  | 1.27 BSC |  |  |
| J | .042 | .048 | 1.07 |  | 1.22 |
| ND/NE | 5 |  | 5 |  | 2 |
| N | 20 |  | 20 |  |  |
| CcC | - | .004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Corner and edge chamfer $(J)=45^{\circ}$.
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is $.2455^{\prime \prime}(.101 \mathrm{~mm})$.


## 16 Lead Small Outline IC (SOIC) - .300" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 093 | . 104 | 2.35 | 2.65 |  |
| A1 | . 004 | . 012 | 0.10 | 0.30 |  |
| B | . 013 | . 020 | 0.33 | 0.51 |  |
| C | . 009 | . 013 | 0.23 | 0.32 | 5 |
| D | . 398 | . 413 | 10.10 | 10.50 | 2 |
| E | . 291 | . 299 | 7.40 | 7.60 | 2 |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| H | . 394 | . 419 | 10.00 | 10.65 |  |
| h | . 010 | . 020 | 0.25 | 0.51 |  |
| L | . 016 | . 050 | 0.40 | 1.27 | 3 |
| N | 16 |  | 16 |  | 6 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "C" dimension does not include solder finish thickness.
6. Symbol " $N$ " is the maximum number of terminals.


## 16 Lead Plastic Dual Inline Package (PDIP) - .300" Body Width

| Symbol | Inches |  | Millimeters |  | Notes |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |  |  |
| A | - | .210 | - | 5.33 |  |  |  |
| A1 | .015 | - | .38 | - |  |  |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |  |  |
| B | .014 | .022 | .36 | .56 |  |  |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |  |  |
| C | .008 | .015 | .20 | .38 | 4 |  |  |
| D | .745 | .840 | 18.92 | 21.33 | 2 |  |  |
| D1 | .005 | - | .13 | - |  |  |  |
| E | .300 | .325 | 7.62 | 8.26 |  |  |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |  |  |
| e | .100 BSC | 2.54 BSC |  |  |  |  |  |
| eB | - | .430 | - | 10.92 |  |  |  |
| L | .115 | .160 | 2.92 | 4.06 |  |  |  |
| N | 16 |  |  | 16 |  |  | 5 |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " N " is the maximum number of terminals.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC73687NE | 16-lead SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC73687QC | 20-lead PLCC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC73687MK | 16 -lead PDIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RC7B00

## Low Skew Buffers

100MHz SDRAM Clock Buffers

## Features

－ 18 Skew Controlled Output
－Supports up to four SDRAM DIMMs
－Skew between any two outputs is less than 250 pS
－I2C Serial Interface for Programming options
－Multiple Power and Ground Pins for Noise Reduction
－Single 3．3V Power Supply
－ 48 Pin SSOP package

## Applications

－SDRAM Clock Buffers for Intel＇s 440BX chip set

## Description

The RC7B00 is a low voltage eighteen output clock buffer which supports 4 DIMMs．The skew between any two out－ puts is less than 250 pS and the Buffers can be enabled or disabled by programming via the $\mathrm{I}^{2} \mathrm{C}$ serial interface．The SDATA and SCLK serial inputs both have internal pull－up resistors．

An Output Enable（OE）pin is also provided so that all the outputs can be tri－stated when held low．This pin is normally high and has an internal pull－up resistor．

## Block Diagram



Rev．0．5．0

## Pin Assignments



Pin Descriptions

| Pin Name | Pin Number | Type | Pin Function Description |
| :--- | :---: | :---: | :--- |
| BUF_IN | 11 | IN | Input for clock buffers |
| SDRAM0:3 | $4,5,8,9$ | OUT | SDRAM Byte 0 clock outputs |
| SDRAM4:7 | $13,14,17,18$ | OUT | SDRAM Byte 1 clock outputs |
| SDRAM8:11 | $31,32,35,36$ | OUT | SDRAM Byte 2 clock outputs |
| SDRAM12:15 | $40,41,44,45$ | OUT | SDRAM Byte 3 clock outputs |
| SDRAM16:17 | 21,28 | OUT | SDRAM clock outputs |
| OE | 38 | IN | Output enable which will tri-state all the outputs when held low |
| SDATA | 24 | I/O | Serial Data input |
| SCLOCK | 25 | IN | Serial Clock input |
| VDD | $3,7,12,16,20$, <br> $29,33,37,42,46$ | Power | Power supply at $3.3 V$ for SDRAM buffers |
| VDD | 23 | Power | Power supply at $3.3 V$ for I ${ }^{2} \mathrm{C}$ circuit |
| VSS | $6,10,15,19,22$, <br> $27,30,34,39,43$ | Power | Ground for SDRAM buffers |
| VSS | 26 | Power | Ground for IC circuit |
| NC | $1,2,47,48$ | NC | No Connections. |

## Absolute Maximum Ratings

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | -0.5 |  | 7 | V |
| Input Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| Output Applied Voltage | -0.5 |  | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| Junction Temperature |  |  | 140 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range, and measured with respect to GND.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current, flowing into the device.

## Operating Conditions

| Parameter | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | 3.135 | 3.3 | 3.465 | V |
| Ambient Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}+5 \%$

| Parameter | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$, Input low voltage | $\mathrm{V}_{\text {SS }}-0.3$ |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$, Input high voltage | 2.0 |  | $\mathrm{V}_{\mathrm{DD}}+0.5$ | V |
| $\mathrm{I}_{\text {IL }}$, Input low current (BUF_IN) | -5 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$, Input high current (BUF_IN) |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$, Input low current (OE, SDATA, SCLOCK) | -50 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$, Input high current (OE, SDATA, SCLOCK) |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$, Output low voltage @ $\mathrm{I}_{\mathrm{OL}}=23 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$, Output high voltage @ $\mathrm{I}_{\mathrm{OH}}=-30 \mathrm{~mA}$ | 2.6 |  |  | V |
| $\mathrm{I}_{\mathrm{OL}}$, Output low current @ $\mathrm{V}_{\mathrm{OL}}=0.8 \mathrm{~V}$ | 40 |  |  | mA |
| $\mathrm{l}_{\mathrm{OH}}$, Output high current @ $\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ |  |  | -54 | mA |
| $\mathrm{I}_{\mathrm{DD}}$, Supply current @ f=100MHz |  |  |  | mA |
| $\mathrm{I}_{\text {DD }}$, Supply current @ $\mathrm{f}=66 \mathrm{MHz}$ |  |  |  | mA |
| $\mathrm{I}_{\text {DD }}$, Supply current @ OE = 0 |  |  |  | mA |
| $\mathrm{C}_{\text {IN }}$, Input capacitance |  |  | 5 | pF |
| $\mathrm{F}_{\mathrm{IN}}$, Input frequency |  |  | 150 | MHz |

## Switching Characteristics

| Parameter | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{PD}}$, Propagation delay | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 5 | ns |
| $\mathrm{~T}_{\mathrm{R}}$, Rise time | 0.4 to 2.4 V | 0.5 |  | 1.5 | ns |
| $\mathrm{~T}_{\mathrm{F}}$, Fall time | 2.4 to 0.4 V | 0.5 |  | 1.5 | ns |
| $\mathrm{~T}_{\mathrm{D}}$, Duty cycle | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 45 |  | 55 | $\%$ |
| $\mathrm{~T}_{\mathrm{EN}}$, Output enable time | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 8 | ns |
| $\mathrm{~T}_{\mathrm{DIS}}$, Output disable time | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ | 1 |  | 8 | ns |
| $\mathrm{~T}_{\mathrm{SK}}$, Skew | $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$ |  |  | 250 | ps |
| $\mathrm{Z}_{\mathrm{O}}$, Output impedance |  |  | 15 |  | $\Omega$ |

## Serial Data Interface

## Signaling Requirements for the $I^{2} C$ Serial Port

To initiate communications with the serial port, a start bit is invoked. The start bit is defined as the SDATA line is brought low while the SCLOCK is held high. Once the start bit is initiated, valid data can then be sent. Data is considered to be valid when the clock goes to and remains in the high state.

The data can change when the clock goes low. To terminate the transmission, a stop bit is invoked. The stop bit occurs when the SDATA line goes from a low to a high state while the SCLOCK is held high. See Figure below.


The data transfer rate is $100 \mathrm{kbits} / \mathrm{s}$ in the standard mode and $400 \mathrm{kbits} / \mathrm{s}$ in the fast mode. The serial protocol uses block writes only. Bytes are written with the lowest first and the highest last with the ability to stop after any complete byte
has been transferred. The clock driver is a slave/receiver only and is only capable of receiving data with the exception of sending acknowledgements. It is not capable of sending data.

## Byte writing sequence

The buffer is accessed when the slave address byte is received. Each byte of data is followed by an acknowledge bit. The address bit sequence is 1101001 followed by the

R/W\# bit (0). Bits are written with the Most Significant Bit (MSB) first. The MSB Bit is bit 7 and the LSB is bit 0 . The Byte writing sequence is as shown in the table below.

| Byte Sequence | Byte name | Bit sequence |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 | Slave address | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 2 | Command Code | X | X | X | X | X | X | X | X |
| 3 | Byte Count | X | X | X | X | X | X | X | X |
| 4 | Data Byte 0 | see table below |  |  |  |  |  |  |  |
| 5 | Data Byte 1 | see table below |  |  |  |  |  |  |  |
| 6 | Data Byte 2 | see table below |  |  |  |  |  |  |  |
| 7 | Data Byte 3 | X | X | X | X | X | X | X | X |
| 8 | Data Byte 4 | X | X | X | X | X | X | X | X |
| 9 | Data Byte 5 | X | X | X | X | X | X | X | X |
| 10 | Data Byte 6 | X | X | X | X | X | X | X | X |

## Data Bytes 0 to 2 Map

| Bit | Pin | Name | Description |
| :--- | :--- | :--- | :--- |
| Data Byte0: SDRAM Active/Inactive | Register (1 = enable, $0=$ disable) |  |  |
| 7 | 18 | SDRAM7 | (ACTIVE/INACTIVE) |
| 6 | 17 | SDRAM6 | (ACTIVE/INACTIVE) |
| 5 | 14 | SDRAM5 | (ACTIVE/INACTIVE) |
| 4 | 13 | SDRAM4 | (ACTIVE/INACTIVE) |
| 3 | 9 | SDRAM3 | (ACTIVE/INACTIVE) |
| 2 | 8 | SDRAM2 | (ACTIVE/INACTIVE) |
| 1 | 5 | SDRAM1 | (ACTIVE/INACTIVE) |
| 0 | 4 | SDRAM0 | (ACTIVE/INACTIVE) |

Data Byte1: SDRAM Active/Inactive Register ( $1=$ enable, $0=$ disable)

| 7 | 45 | SDRAM15 | (ACTIVE/INACTIVE) |
| :--- | :--- | :--- | :--- |
| 6 | 44 | SDRAM14 | (ACTIVE/INACTIVE) |
| 5 | 41 | SDRAM13 | (ACTIVE/INACTIVE) |
| 4 | 40 | SDRAM12 | (ACTIVE/INACTIVE) |
| 3 | 36 | SDRAM11 | (ACTIVE/INACTIVE) |
| 2 | 35 | SDRAM10 | (ACTIVE/INACTIVE) |
| 1 | 32 | SDRAM9 | (ACTIVE/INACTIVE) |
| 0 | 31 | SDRAM8 | (ACTIVE/INACTIVE) |
| Data Byte 2: SDRAM Active/Inactive Register $(1$ e enable, $0=$ disable $)$ |  |  |  |


| 7 | 28 | SDRAM17 | (ACTIVE/INACTIVE) |
| :--- | :--- | :--- | :--- |
| 6 | 21 | SDRAM16 | (ACTIVE/INACTIVE) |
| 5 |  | reserved | reserved |
| 4 |  | reserved | reserved |
| 3 |  | reserved | reserved |
| 2 |  | reserved | reserved |
| 1 |  | reserved | reserved |
| 0 |  | reserved | reserved |

## Advanced Information

## Mechanical Dimensions

## 48 pin SSOP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .095 | .110 | 2.41 | 2.79 |  |
| A 1 | .008 | .016 | 0.20 | 0.41 |  |
| b | .008 | .0135 | 0.20 | 0.34 | 5 |
| c | .005 | .010 | 0.13 | 0.25 | 5 |
| D | .620 | .630 | 15.75 | 16.00 | 2,4 |
| E | .395 | .420 | 10.03 | 10.67 |  |
| E 1 | .291 | .299 | 7.39 | 7.59 | 2 |
| e | .025 |  | SSC | 0.64 |  |
| BSC |  |  |  |  |  |
| N | .020 | .040 | 0.51 | 1.02 | 3 |
| a | 48 |  |  | 48 |  |
| CCC | --- | .004 | --- | 0.13 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. "L" is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. "b" \& "c" dimensions include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.

## Ordering Information

| Product Number | Temperature | Screening | Package | Package Marking |
| :---: | :---: | :---: | :---: | :---: |
| RC7B00 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | 48 SSOP | RC7B00 |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCB001

## Voltage Regulator Module（VRM） for Pentium ${ }^{\circledR}$ Pro Processors

## Features

－Programmable 2.0 V to 3.5 V output from 5 V supply
－Maximum output current 12.4 A
－Typical Efficiency＞84\％
－Total output accuracy typically $\pm 3 \%$
－Short circuit protection
－Power Good output
－Output Enable function
－Excellent transient response
－Meets Intel Pentium Pro VRM specifications

## Applications

－Pentium Pro motherboard VRM module
－Programmable power supply module
－Template for motherboard implementation

## Description

The RCB001 VRM module is a programmable DC－DC voltage regulator module designed to deliver the selectable processor core voltage required by the Pentium Pro micro－ processor family．This VRM module provides the flexibility to board designers to support the entire Pentium Pro proces－ sor family with a single motherboard design．The RCB001 design takes full advantage of a proprietary Fairchild pro－ grammable DC－DC voltage controller IC which integrates the DAC function as well as the Power Good and Output Enable features．The result is a voltage regulator module that uses a minimum number of external components to achieve high reliability at a competitive cost．The RCB001 provides an extremely well regulated voltage selectable from 2.0 V to 3.5 V ．Voltage selection is accomplished through a 4 bit digi－ tal input（VID0－VID3）and can be incremented in 100 mV steps．The Power Good open collector output provides a logic LOW state when an out－of－tolerance voltage is detected at the VRM output．Other features include high effi－ ciency，short circuit protection，output enable and low pack－ age weight．The RCB001 VRM module is designed as a point－of－load converter for the Pentium Pro processor，thus minimizing the distribution losses normally occuring when drawing high currents from a centralized power supply．

## Block Diagram



## Mechanical Dimensions (mm):



## Pin Orientation

## (Top View)

(socket: AMPMOD2 532956-7 or equivalent)


Table 1. VRM Pin Definitions

| Pin\# | Row A | Row B |
| :---: | :---: | :---: |
| 1 | 5 V IN | 5 V IN |
| 2 | 5 V IN | 5 V IN |
| 3 | 5 V IN | 5 V IN |
| 4 | $\mathrm{NC}^{1}$ | $\mathrm{NC}^{1}$ |
| 5 | NC ${ }^{1}$ | $\mathrm{NC}^{1}$ |
| 6 | $\mathrm{NC}^{1}$ | OUTEN ${ }^{2}$ |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | $\mathrm{NC}^{1}$ | PWRGD |
| 10 | VccP | Vss |
| 11 | VSS | VccP |
| 12 | VccP | Vss |
| 13 | VSS | VccP |
| 14 | VccP | VSS |
| 15 | VSS | VCCP |
| 16 | VccP | VSs |
| 17 | Vss | VccP |
| 18 | VccP | VSS |
| 19 | VSs | VccP |
| 20 | VccP | VSS |

Notes:

1. Not used on module; no current is drawn.
2. This pin is not used on the RCB001-12A.

## VRM Connector Pin Reference

| Pin Name | Input/Output | Function |
| :--- | :---: | :--- |
| Power-Good (PWRGD) <br> (Open collector TTL output) | O | PWRGD = High, output voltage within specifications <br> PWRGD = Low, output voltage not within specifications <br> (nominal or selected voltage $\pm 10 \%$ ) <br> The PWRGD signal will change to the proper state within <br> 5 ms of the output coming into or going out of its specified <br> range. |
| Output Enable (OUTEN) <br> (Open collector TTL input) | I | OUTEN = Floating or high, output enabled <br> OUTEN = Low, output disabled and PWRGD = Low |
| Voltage Identification (VID0 to VID3) <br> (Open collector TTL input) | I | These four signals are used to indicate the voltage re- <br> quired by the processor. See Table 2. |
| 5 VIN | I | Module supply voltage. |
| VCCP | O | Processor core VCC |
| VSS | I, O | Ground reference voltage. |

## Note:

1. This pin is not used on the RCB001-12A.

## Electrical Specifications

$\left(\mathrm{VIN}=+5 \mathrm{~V}, \mathrm{TA}=0\right.$ to $70^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |
| Input Voltage, VIN |  | 4.75 | 5 | 5.25 | V |
| Output Specifications |  |  |  |  |  |
| Output Voltage (VCCP) Range | Intel VID code, Table 2 | 2.0 |  | 3.5 | V |
| DC Output Current, IOUT | RCB001-12 and RCB001-12A | 0.5 |  | 12.4 | A |
| Set Point Accuracy ${ }^{1}$ | ILOAD $=5.25 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.8$ | $\pm 1.5$ | \% |
| DC Load Regulation | ILOAD $=0.5 \mathrm{~A}$ to 12.4 A |  | 0.8 | $\pm 1.5$ | \% |
| Line Regulation | $4.75 \leq \mathrm{V}_{\text {IN }} \leq 5.25$ |  | 0.1 | $\pm 0.2$ | \% |
| Output Ripple and Noise | ILOAD $=10 \mathrm{~A}, \mathrm{BW}=20 \mathrm{MHz}$ |  | 30 |  | mVpp |
| Output Temperature Drift |  |  | +20 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Load Transient | ILOAD $=0.5 \mathrm{~A}$ to $10 \mathrm{~A}, 30 \mathrm{~A} / \mathrm{uSec}$ VID code 0010 (VccP =3.3V) |  | 100 | 120 | mV |
| Cumulative Accuracy | All Conditions, see Note 2 |  | $\pm 3$ | $\pm 5$ | \% |
| Efficiency | ILOAD $=0.5 \mathrm{~A}$ | 40 | 67 |  | \% |
|  | ILOAD $=10 \mathrm{~A}$ | 80 | 84 |  | \% |
| General Specifications |  |  |  |  |  |
| Switching Frequency |  |  | 650 |  | kHz |
| Short Circuit Protection |  |  | 16 |  | A |

## Notes:

1. Set Point Accuracy is defined as the static accuracy of the output voltage at $5.25 \mathrm{~A} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Cumulative Accuracy includes Setpoint Accuracy, Output Temperature Drift, Line and Load Regulation, Output Ripple/Noise and Load Transient Response.

Table 2. Voltage Identification (VID) and Overall Regulation ${ }^{1}$

| Pentium Pro Processor Pins |  |  |  | Output (V $\mathbf{c c}^{\prime}$ ) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID3 | VID2 | VID1 | VID0 | Min. | Nominal | Max. |
| 1 | 1 | 1 | 1 | 1.900 V | 2.0 V | 2.100 V |
| 1 | 1 | 1 | 0 | 1.995 V | 2.1 V | 2.205 V |
| 1 | 1 | 0 | 1 | 2.090 V | 2.2 V | 2.310 V |
| 1 | 1 | 0 | 0 | 2.185 V | 2.3 V | 2.415 V |
| 1 | 0 | 1 | 1 | 2.280 V | 2.4 V | 2.520 V |
| 1 | 0 | 1 | 0 | 2.375 V | 2.5 V | 2.625 V |
| 1 | 0 | 0 | 1 | 2.470 V | 2.6 V | 2.730 V |
| 1 | 0 | 0 | 0 | 2.565 V | 2.7 V | 2.835 V |
| 0 | 1 | 1 | 1 | 2.660 V | 2.8 V | 2.940 V |
| 0 | 1 | 1 | 0 | 2.755 V | 2.9 V | 3.045 V |
| 0 | 1 | 0 | 1 | 2.850 V | 3.0 V | 3.150 V |
| 0 | 1 | 0 | 0 | 2.945 V | 3.1 V | 3.255 V |
| 0 | 0 | 1 | 1 | 3.040 V | 3.2 V | 3.360 V |
| 0 | 0 | 1 | 0 | 3.135 V | 3.3 V | 3.465 V |
| 0 | 0 | 0 | 1 | 3.230 V | 3.4 V | 3.570 V |
| 0 | 0 | 0 | 0 | 3.325 V | 3.5 V | 3.675 V |

$0=$ Processor pin connected to VSS
1 = Processor pin open

## Note:

1. Includes set point accuracy, load transient, ripple and noise, thermal drift, load regulation and line regulation.

## Ordering Information

| Part Number $^{\mathbf{1}}$ | Input | Maximum DC Output Current | Comments |
| :--- | :---: | :---: | :---: |
| RCB001-12 | 5 V | 12.4 A |  |
| RCB001-12A | 5 V | 12.4 A | No Output Enable |

## Note:

1. Please refer to our Application Note 42 (AP-42) for more information on the board level voltage regulator design using Fairchild's DC-DC voltage controllers (RC5040 and RC5042).

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCB002

## Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ P55C and $\mathrm{K6}^{\mathrm{mm}}$ Processors

## Features

- Fixed $2.8 \mathrm{~V}, 2.9 \mathrm{~V}$ or 3.2 V output from 5 V supply
- Maximum output current 7.5A for RCB002-8
- Maximum output current 10A for RCB002-10
- Typical efficiencies > 80\%
- Short circuit protection
- Power Good output
- Excellent transient response
- Meets Intel's Pentium P55C and AMD's K6 power specifications


## Applications

- Pentium and K6 motherboard 30-pin VRM module
- Add-in power supply upgrade for P55C and K6 CPUs
- Flexible motherboard designs


## Description

The RCB002 VRM module is a DC-DC voltage regulator module designed to deliver the processor core voltage required by the P55C and K6 microprocessors. It offers board designers the flexibility to support the P55C and K6 processors with a modular add-in power supply. The RCB002 uses a proprietary Fairchild programmable DC-DC controller IC to deliver a precise output voltage to the CPU core without the need for external precision resistors. The result is a voltage regulator module with a minimum number of components to achieve high reliability at a competitive cost.

The RCB002-8 can deliver 2.8 V or 2.9 V (factory preset) of extremely well regulated voltage at 6 A of continuous current. This voltage can be used to address the P55C and the $166 / 200 \mathrm{MHz}$ K6. The RCB002-10 delivers 3.2 V at 10 A for the 233 MHz K6. In addition, the Power Good open collector outputs a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short circuit protection, and low package weight.

## Block Diagram



Mechanical Dimensions (mm) - Viewed from connector side


Pin Orientation - Top View (Socket: AMPMOD2 532956-5 or equivalent)


Table 1. VRM Connector Pin Definitions

| Pin \# | Row A | Row B |
| :---: | :---: | :---: |
| 1 | GND | GND |
| 2 | GND | GND |
| 3 | V12 ${ }^{1}$ | $\mathrm{V}_{\mathrm{I} / \mathrm{O}^{1}}$ |
| 4 | VI/O ${ }^{1}$ | VI/O ${ }^{1}$ |
| 5 | V3 ${ }^{1}$ | V3 ${ }^{1}$ |
| 6 | V3 ${ }^{1}$ | V3 ${ }^{1}$ |
| 7 | Vcore | Vcore |
| 8 | VCore | Vcore |
| 9 | GND | Vcore |
| 10 | VCORE | Vcore |
| 11 | PWRGD | UPVRM\# ${ }^{1}$ |
| 12 | SENSE ${ }^{1}$ | DISABLE ${ }^{1}$ |
| 13 | GND | GND |
| 14 | V5 | V5 |
| 15 | V5 | V5 |

Note:

1. Not used by VRM module

## VRM Connector Pin Reference

| Pin Description | Input/ <br> Output | Function |
| :--- | :---: | :--- |
| V5 | I | +5V supply voltage to support power to the CPU core. |
| V3 | I | $+3.3 V$ supply to support power to the CPU I/O. These pins are connected <br> directly to the VI/O pins so the 3.3V supply can be routed through the <br> module header. |
| PWRGD (Power Good) for <br> Pentium <br> Open collector TTL output | O | If PWRGD $=\mathrm{HIGH}$, the output voltage is within specifications. <br> If PWRGD $=$ LOW, the output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| VCORE | O | Processor core VCC. |
| VI/O | O | CPU I/O VCC. These pins are connected to the +3.3V input pins. |
| GND | $\mathrm{I}, \mathrm{O}$ | Ground Reference. |

## Electrical Specifications

( V IN $=+5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.)

| Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |
| Controller supply voltage, VIN |  | 4.75 | 5 | 5.25 | V |
| Output Specifications (RCB002-8) |  |  |  |  |  |
| Output Voltage, Vcore |  |  | $\begin{aligned} & \hline 2.8 \\ & 2.9 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current, ICORE |  |  | 6 | 8.0 | A |
| Load Transient ${ }^{1}$ | ICORE $=0.5 \mathrm{~A}$ to $7.5 \mathrm{~A}, 20 \mathrm{~A} / \mu \mathrm{s}$ |  | $\pm 40$ | $\pm 100$ | mV |
| Load Regulation | ICORE $=0.5 \mathrm{~A}$ to 7.5A |  | $\pm 0.8$ |  | \% |
| Efficiency | ICORE = 6A |  | 83 |  | \% |
| Short Circuit Protection |  |  | 10 |  | A |
| Output Specifications (RCB002-10) |  |  |  |  |  |
| Output Voltage, Vcore |  |  | 3.2 |  | V |
| Output Current, ICORE |  |  | 8.5 | 10 | A |
| Load Transient | ICORE $=0.5 \mathrm{~A}$ to 10A, 20A/ $\mu \mathrm{s}$ |  | $\pm 50$ | $\pm 100$ | mV |
| Load Regulation | ICORE $=0.5 \mathrm{~A}$ to 10A |  | $\pm 1.0$ |  | \% |
| Efficiency | ICORE = 8A |  | 80 |  | \% |
| Short Circuit Protection |  |  | 13 |  | A |
| General Specifications |  |  |  |  |  |
| Set Point Accuracy ${ }^{2}$ | ICORE $=3 \mathrm{~A}$ | ' | $\pm 1.0$ |  | \% |
| Line Regulation | $\mathrm{VIN}=5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$ |  | $\pm 0.1$ |  | \% |
| Output Temperature Drift | TA $=0$ to $60^{\circ} \mathrm{C}$ |  | 20 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Switching Frequency |  |  | 300 |  | kHz |
| Cumulative Accuracy ${ }^{3}$ |  |  | $\pm 50$ | $\pm 100$ | mV |

## Notes:

[^5]
## Ordering Information

| Part Number | Output Current | Output Voltage | Input |
| :--- | :---: | :---: | :---: |
| RCB002-8/2.8 | 8 A | 2.8 V | 5 V DC |
| RCB002-8/2.9 | 8 A | 2.9 V | 5 V DC |
| RCB002-10 | 10 A | 3.2 V | 5 V DC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCB004

## Voltage Regulator Module（VRM） for Pentium ${ }^{\circledR}$ Pro and Pentium II Processors

## Features

－Programmable 1.3 V to 3.5 V output from 5 V supply using 5－bit digital input
－Maximum output current 13A
－Typical efficiency＞83\％
－Output initial setpoint tolerance typically $\pm 1 \%$
－Short circuit protection with current foldback
－Power Good output
－Output Enable function
－Excellent transient response
－Meets Intel Pentium II VRM 8.1 specification

## Applications

－Motherboard VRM module
－Programmable power supply module
－Template for motherboard implementation

## Block Diagram

## Description

The RCB004 is a non－synchronous programmable DC－DC VRM designed to deliver the selectable processor core volt－ age required by Pentium Pro and Pentium II microproces－ sors．This VRM offers the flexibility to support both the Pentium Pro and Pentium II processors with a single mother－ board design．The RCB004 takes full advantage of a propri－ etary Fairchild Electronics programmable DC－DC controller IC that integrates the 5－bit DAC function，and Power Good and Output Enable features．The result is a VRM with a minimum number of components that achieves high reliabil－ ity at a competitive cost．The synchronous counterpart to the RCB004，the RCB005，offers higher efficiency，which can be significant in the lower output range．

The RCB004 provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V ．Voltage selec－ tion is accomplished throught a 5－bit digital input（VID0 to VID4）．The Power Good open collector outputs a logic LOW when an out－of－tolerance voltage is detected at the VRM output．Other features include high efficiency，short circuit protection，output enable，and low package weight． The RCB004 VRM module is designed as a point－of－load converter for Pentium Pro and Pentium II processors，mini－ mizing the distribution losses normally occuring when drawing high currents from a centralized power supply．


## Pin Orientation - Top View

 (Socket: AMPMOD2 532956-7 or equivalent)

VRM Connector Pin Reference

| Pin Description | Input/ Output | Function |
| :---: | :---: | :---: |
| PWRGD (Power Good) Open collector TTL output. | O | If PWRGD $=$ HIGH, output voltage withing specifications. <br> If PWRGD $=$ LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5 ms of the output coming into or going out of its specified range. |
| OUTEN (Output Enable) Open collector TTL input. | I | If OUTEN = HIGH (floating), output enabled. <br> If OUTEN = LOW, output disabled and PWRGD output LOW. |
| VID0 to VID4 (Voltage ID) Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the processor. See Table 2. |
| 5 VIN | I | Primary module supply voltage. |
| 12VIN | 1 | MOSFET bias supply voltage |
| VccP | 0 | Processor core VCC. |
| VSS | I,O | Ground. |

Electrical Specifications (VIN $=+5 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{VID} 4-\mathrm{VID} 0=10111(\mathrm{VCCP}=2.8 \mathrm{~V}), 100 \mathrm{LFM}$ airflow, unless otherwise specified.)

| Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |
| Primary Module Supply, 5Vin |  | 4.75 | 5 | 5.25 | V |
| MOSFET Bias Supply, 12Vin |  | 11.4 | 12 | 12.6 | V |
| Output Specifications |  |  |  |  |  |
| Output Voltage Range, Vcccore | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation Steady State ${ }^{1}$ Transient ${ }^{2}$ | $\begin{aligned} & \text { VCCCORE }=2.8 \mathrm{~V} \\ & \text { ICCCORE }=0.8 \text { to } 13.2 \mathrm{~A}, 20 \mathrm{~A} / \mu \mathrm{s} \end{aligned}$ | $\begin{aligned} & 2.74 \\ & 2.66 \end{aligned}$ | $\begin{aligned} & 2.80 \\ & 2.80 \end{aligned}$ | $\begin{aligned} & 2.90 \\ & 2.94 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Output Voltage Regulation Steady State ${ }^{1}$ Transient ${ }^{2}$ | $\begin{aligned} & \text { VCCCORE }=1.8 \mathrm{~V} \\ & \text { ICCCORE }=0.8 \text { to } 11.7 \mathrm{~A}, 20 \mathrm{~A} / \mu \mathrm{s} \end{aligned}$ | $\begin{aligned} & 1.74 \\ & 1.70 \end{aligned}$ | $\begin{aligned} & 1.80 \\ & 1.80 \end{aligned}$ | $\begin{aligned} & 1.90 \\ & 1.90 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Output Current, Iccoore |  |  |  | 13.2 | A |
| Initial Voltage Setpoint | Icccore $=6 \mathrm{~A}, \mathrm{TA}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation | ICCCORE $=0.8 \mathrm{~A}$ to 13.2A |  | $\pm 30$ |  | mV |
| Line Regulation | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple | 20 MHz BW, Icccore $=13.2 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  | +10 |  | mV |
| Efficiency | $\begin{aligned} & \text { ICCCORE }=0.8 \mathrm{~A} \\ & \text { ICCCORE }=13.2 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & \hline 67 \\ & 84 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |
| Switching Frequency |  |  | 300 |  | KHz |
| Short Circuit Protection |  |  | 18 |  | A |

## Notes:

1. Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, output ripple/noise and temperature drift.
2. The output voltage measured at the converter output will be within the voltage range specified as a result of a load transient occuring at a slew rate of $20 \mathrm{~A} / \mu \mathrm{s}$. These specifications assume a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU in order to provide adequate high-speed decoupling. Additional bulk capacitors may be required directly next to the CPU when using any VRM; see Application Bulletin AB 5 for details.

## Mechanical Dimensions (mm)



Table 2. Output Voltage vs. Voltage Identification Code

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> Voltage to <br> CPC |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |


| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> (Vcceorage) <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. " 0 " indicates processor pin is tied to $0 \mathrm{~V}(\mathrm{VSS})$, " 1 " indicates it is tied to 5 V or is open.

## Ordering Information

| Part Number | Input | Output Current |
| :---: | :---: | :---: |
| RCB004-12 | 5V DC | 13 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCB005-K

## 5 Bit Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ II Processors

## For 5V Input Voltage

## Features

- Programmable 1.3 V to 3.5 V output
- Output current to 15 A
- 5-bit digital input selects output voltage
- Current limiting short-circuit protection
- Power Good output
- Output Enable function
- Excellent transient response
- Meets Intel VRM specifications


## Applications

- Pentium II (Klamath type) 233-300MHz VRM


## Description

The RCB005-K is a programmable DC-DC VRM designed to deliver the selectable processor core voltage required by Pentium II microprocessors. This VRM converts the +5 V power supply voltage to the voltage required by the CPU . The RCB005-K takes full advantage of Fairchild's RC5051 programmable DC-DC controller IC, utilizing synchronous architecture for maximum efficiency. This VRM integrates a 5-bit DAC function, Power Good, and Output Enable features. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB005-K provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Voltage selection is accomplished through a 5-bit digital input. The Power Good output provides a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short-circuit and over-voltage protection, output enable, and low package weight. The RCB005-K VRM module is designed as a point-of-load converter for Pentium II (Klamath type) processors, minimizing the distribution losses normally occurring when drawing high currents from a centralized power supply.

## Block Diagram



## Pin Orientation - Top View

(Socket: AMPMOD2 532956-7 or equivalent)


65-RCB005-2

Table 1. RCB005-K Pin Definitions

| Pin \# | Row A | Row B |
| :--- | :--- | :--- |
| 1 | 5 Vin | 5 Vin |
| 2 | 5 Vin | 5 Vin |
| 3 | 5 Vin | 5 Vin |
| 4 | 12 Vin | 12 Vin |
| 5 | 12 Vin | NC $^{1}$ |
| 6 | NC $^{1}$ | OUTEN |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | VID4 | PWRGD |
| 10 | Vcccore | Vss |
| 11 | Vss | Vcccore |
| 12 | Vss | Vss |
| 13 | Vcccore | Vcccore |
| 14 | Vcccore | Vss |
| 15 | Vss | Vcccore |
| 16 | Vcccore | Vss |
| 17 | Vss | Vcccore |
| 18 | Vcccore | Vss |
| 19 |  |  |
| 20 |  |  |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/Output | Function |
| :--- | :---: | :--- |
| 5Vin | I | Primary module supply voltage. |
| 12Vin | I | MOSFET bias supply voltage. |
| OUTEN (Output Enable) <br> Open collector TTL input. | I | If OUTEN = HIGH (floating), output enabled.If OUTEN = LOW, <br> output disabled and PWRGD output LOW. |
| VIDO to VID4 (Voltage <br> Identification Code) <br> Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the <br> processor. See Table 2. |
| PWRGD (Power Good) <br> Open collector TTL output. | O | If PWRGD $=$ HIGH, output voltage within specifications. <br> If PWRGD $=$ LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| Vcccore | O | Processor core voltage. |
| Vss | I, O | Ground. |

Table 2. Output Voltage vs. Voltage Identification Code

|  |  |  |  |  | Nominal <br> Voltage to <br> CPDU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO | (Vcccore) |


|  |  |  |  |  | Nominal <br> Voltage to <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO | (Vcccore) |

## Note:

1. " 0 " indicates processor pin is tied to $0 \mathrm{~V}(\mathrm{VSS})$
" 1 " indicates it is tied to 5 V or is open.

## Electrical Specifications

$5 \mathrm{Vin}=+5 \mathrm{~V}$, $12 \mathrm{Vin}=+12 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{Vcccore}=2.8 \mathrm{~V}$, and airflow of 100 LFM , unless otherwise specified.

| Parameter |  | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| Primary Module Supply, 5Vin |  |  | 4.75 | 5 | 5.25 | V |
| MOSFET Bias Supply, 12Vin |  |  | 11.4 | 12 | 12.6 | V |
| Output Specifications |  |  |  |  |  |  |
| Output Voltage Range, Vcccore |  | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation | Steady <br> State ${ }^{1,2}$ | Vcccore $=2.8 \mathrm{~V}$, $\mathrm{Icccore}, \mathrm{Max}=14.2 \mathrm{~A}$ | 2.74 | 2.80 | 2.90 | V |
|  | Transient ${ }^{1,3}$ | Vcccore $=2.8 \mathrm{~V}, \mathrm{Icccore}=1.0$ to 14.2 A | 2.67 | 2.80 | 2.93 |  |
| Output Current, Icccore |  |  | 0.3 |  | 15 | A |
| Initial Voltage Setpoint |  | Icccore $=6 \mathrm{~A}, \mathrm{~T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation |  | IcCCORE $=0.8 \mathrm{~A}$ to 14.2 A |  | -40 |  | mV |
| Line Regulation |  | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple |  | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{IccCORE}=14.2 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  |  | +10 |  | mV |
| Efficiency |  | $\begin{aligned} & \text { ICCCORE }=0.5 \mathrm{~A} \\ & \text { IccCORE }=14.2 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & 67 \\ & 82 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |  |
| Switching Frequency |  |  |  | 300 |  | kHz |
| Short Circuit Protection |  |  |  | 18 |  | A |

## Notes:

1. The voltage tolerance is measured at the DC-DC converter Header Output on the motherboard.
2. The Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, Output Ripple and temperature drift, measured with a digital voltmeter with 1 mV resolution. ICCCORE, MIN $=0.1 \mathrm{~A}$ unless otherwise specified.
3. The output voltage is measured using the Intel provided EMT Tester (Rev. 1.0). It is assumed that a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU to provide adequate high-speed decoupling. Additional bulk capacitors may be required as close as possible to the CPU socket on the motherboard when using the VRM. See Application Bulletin $A B 5$ for details.

## Transient Plots



Notes:

## Mechanical Dimensions (mm)



## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB005-K | 5 V DC | 15 A |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCB005

## 5 Bit Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ II Processors <br> For 5V Power Supply

## Features

- Programmable 1.3 V to 3.5 V output
- Output current to 15 A
- 5-bit digital input selects output voltage
- Typical efficiency > 82\%
- DC output accuracy within $\pm 60 \mathrm{mV}$
- Current limiting short-circuit protection
- Power Good output
- Output Enable function
- Excellent transient response
- Meets Intel VRM specifications


## Applications

- Pentium II Klamath VRM
- Next generation Pentium II VRM


## Description

The RCB005 is a programmable DC-DC VRM designed to deliver the selectable processor core voltage required by Pentium II microprocessors. This VRM converts the +5 V power supply voltage to the voltage required by the CPU. The RCB005 takes full advantage of Raytheon's RC5051 programmable DC-DC controller IC, utilizing synchronous architecture for maximum efficiency. This VRM integrates a 5-bit DAC function, Power Good, and Output Enable features. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB005 provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Voltage selection is accomplished through a 5-bit digital input. The Power Good output provides a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short-circuit and over-voltage protection, output enable, and low package weight. The RCB005 VRM module is designed as a point-of-load converter for Pentium II processors, minimizing the distribution losses normally occuring when drawing high currents from a centralized power supply.

## Block Diagram

## Pin Orientation - Top View

(Socket: AMPMOD2 532956-7 or equivalent)


65-RCB005-2

Table 1. RCB005 Pin Definitions

| Pin \# | Row A | Row B |
| :--- | :--- | :--- |
| 1 | 5 Vin | 5 Vin |
| 2 | 5 Vin | 5 Vin |
| 3 | 5 Vin | 5 Vin |
| 4 | 12 Vin | 12 Vin |
| 5 | 12 Vin | NC $^{1}$ |
| 6 | NC $^{1}$ | OUTEN |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | VID4 | PWRGD |
| 10 | Vss | Vss |
| 11 | Vsccore | Vcccore |
| 12 | Vcccore | Vss |
| 13 | Vcccore | Vcccore |
| 14 | Vss | Vss |
| 15 | Vcccore | Vss |
| 16 | Vss | Vcccore |
| 17 | Vcccore | Vss |
| 18 |  |  |
| 19 | 20 | 10 |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/Output | Function |
| :--- | :---: | :--- |
| 5Vin | I | Primary module supply voltage. |
| 12Vin | I | MOSFET bias supply voltage. |
| OUTEN (Output Enable) <br> Open collector TTL input. | I | If OUTEN = HIGH (floating), output enabled.If OUTEN = LOW, <br> output disabled and PWRGD output LOW. |
| VIDO to VID4 (Voltage <br> Identification Code) <br> Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the <br> processor. See Table 2. |
| PWRGD (Power Good) <br> Open collector TTL output. | O | If PWRGD = HIGH, output voltage within specifications. <br> If PWRGD $=$ LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| Vcccore | O | Processor core voltage. |
| Vss | I, O | Ground. |

Table 2. Output Voltage vs. Voltage Identification Code

|  |  |  |  |  | Nominal <br> Voltage to <br> CPDU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO | (Vcccore) |


|  |  |  |  |  | Nominal <br> Voltage to <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO | (Vcccore) |

## Note:

1. " 0 " indicates processor pin is tied to $0 \mathrm{~V}(\mathrm{VSS})$
" 1 " indicates it is tied to 5 V or is open.

## Electrical Specifications

$5 \mathrm{Vin}=+5 \mathrm{~V}$, $12 \mathrm{Vin}=+12 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{Vcccore}=2.8 \mathrm{~V}$, and airflow of 100 LFM , unless otherwise specified.

| Parameter |  | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| Primary Module Supply, 5Vin |  |  | 4.75 | 5 | 5.25 | V |
| MOSFET Bias Supply, 12Vin |  |  | 11.4 | 12 | 12.6 | V |
| Output Specifications |  |  |  |  |  |  |
| Output Voltage Range, Vcccore |  | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.8 \mathrm{~V}$, Icccore, $\mathrm{Max}=14.2 \mathrm{~A}$ | 2.74 | 2.80 | 2.90 | V |
|  | Transient ${ }^{3}$ | $\mathrm{VCcCORE}=2.8 \mathrm{~V}$, Icccore $=1.0$ to 14.2 A | 2.67 | 2.80 | 2.93 |  |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.0 \mathrm{~V}$, Icccore, $\mathrm{Max}=11.1 \mathrm{~A}$ | 1.94 | 2.0 | 2.06 | V |
|  | Transient ${ }^{3}$ | $\mathrm{Vcccore}=2.0 \mathrm{~V}$, Icccore $=0.5$ to 11.1 A | 1.90 | 2.0 | 2.10 |  |
| Output Current, Icccore |  |  | 0.3 |  | 15 | A |
| Initial Voltage Setpoint |  | Icccore $=6 \mathrm{~A}, \mathrm{~T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation |  | Icccore $=0.8 \mathrm{~A}$ to 14.2 A |  | -40 |  | mV |
| Line Regulation |  | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple |  | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{Icccore}=14.2 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  |  | +10 |  | mV |
| Efficiency |  | $\begin{aligned} & \text { ICCCORE }=0.5 \mathrm{~A} \\ & \text { ICCCORE }=14 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & 67 \\ & 82 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |  |
| Switching Frequency |  |  |  | 300 |  | kHz |
| Short Circuit Protection |  |  |  | 18 |  | A |

## Notes:

1. The voltage tolerance is measured at the DC-DC converter Header Output on the motherboard.
2. The Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, Output Ripple and temperature drift, measured with a digital voltmeter with 1 mV resolution. ICOCORE, MIN $=0.1 \mathrm{~A}$ unless otherwise specified.
3. The output voltage is measured using the Intel provided EMT Tester (Rev. 1.0). It is assumed that a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU to provide adequate high-speed decoupling. Additional bulk capacitors may be required as closely as possible to the CPU socket on the motherboard when using the VRM. See Application Bulletin AB 5 for details.

## Transient Plots



Notes:

## Mechanical Dimensions (mm)



## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB005 | 5V DC | 15 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCB006-K

## 5 Bit Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ Pro and Pentium II Processors

## For 12V Input Voltage

## Features

- Programmable 1.3 V to 3.5 V output
- Output current to 15 A
- 5-bit digital input selects output voltage
- Current limiting short-circuit protection
- Power Good output
- Output Enable function
- Excellent transient response
- Meets Intel VRM specifications


## Applications

- Pentium Pro VRM
- Pentium II (Klamath type) VRM


## Description

The RCB006-K is a programmable DC-DC VRM designed to deliver the selectable processor core voltage required by Pentium Pro and Pentium II (Klamath type) processors. This VRM converts the +12 V power supply voltage to the voltage required by the CPU core.

By taking advantage of Fairchild's RC5051 programmable DC-DC controller IC, the RCB006-K utilizes a synchronous architecture for maximum efficiency. In addition, this VRM integrates a 5-bit DAC function, Power Good, and Output Enable features. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB006-K provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Voltage selection is accomplished through a 5-bit digital input. The Power Good output provides a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short-circuit and over-voltage protection, output enable, and low package weight. The RCB006-K has been designed as a point-ofload converter for Pentium II and Pentium Pro processors, minimizing the distribution losses normally occurring when drawing high currents from a centralized power supply.

## Block Diagram



65-RCB006-1

## Pin Orientation - Top View

(Socket: AMPMOD2 532956-7 or equivalent)


65-RCB005-2

Table 1. RCB006-K Pin Definitions

| Pin \# | Row A | Row B |
| :--- | :--- | :--- |
| 1 | 5 Vin | 5 Vin |
| 2 | 5 Vin | 5 Vin |
| 3 | 5 Vin | 5 Vin |
| 4 | 12 Vin | 12 Vin |
| 5 | 12 Vin | NC $^{1}$ |
| 6 | NC $^{1}$ | OUTEN |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | VID4 | PWRGD |
| 10 | Vcccore | Vss |
| 11 | Vss | Vcccore |
| 12 | Vss | Vss |
| 13 | Vcccore | Vcccore |
| 14 | Vcccore | Vss |
| 15 | Vss | Vcccore |
| 16 | Vcccore | Vss |
| 17 | Vss | Vcccore |
| 18 | Vcccore | Vss |
| 19 |  |  |
| 20 |  |  |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/Output | Function |
| :--- | :---: | :--- |
| 12Vin | I | Primary module supply voltage. |
| 5Vin | I | IC bias supply voltage. |
| OUTEN (Output Enable) <br> Open collector TTL input. | I | If OUTEN $=$ HIGH (floating), output enabled.If OUTEN = LOW, <br> output disabled and PWRGD output LOW. |
| VIDO to VID4 (Voltage <br> Identification Code) <br> Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the <br> processor. See Table 2. |
| PWRGD (Power Good) <br> Open collector TTL output. | O | If PWRGD $=$ HIGH, output voltage within specifications. <br> If PWRGD $=$ LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| Vcccore | O | Processor core voltage. |
| Vss | I, O | Ground. |

Table 2. Output Voltage vs. Voltage Identification CodeNote:

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> Voltage to <br> CPCU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |


| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> (Vcccore) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. " 0 " indicates processor pin is tied to 0 V (Vss)
" 1 " indicates it is tied to 5 V or is open.

## Electrical Specifications

$5 \mathrm{Vin}=+5 \mathrm{~V}, 12 \mathrm{Vin}=+12 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{Vcccore}=2.8 \mathrm{~V}$, and airflow of 100 LFM , unless otherwise specified.

| Parameter |  | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| Primary Module Supply, 12Vin |  |  | 11.4 | 12.0 | 12.6 | V |
| IC Bias Supply, 5Vin |  |  | 4.75 | 5.0 | 5.25 | V |
| Output Specifications |  |  |  |  |  |  |
| Output Voltage Range, Vcccore |  | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation | Steady State ${ }^{1,2}$ | Vcccore $=2.8 \mathrm{~V}$, Icccore, $\mathrm{Max}=14.2 \mathrm{~A}$ | 2.74 | 2.80 | 2.90 | V |
|  | Transient ${ }^{1,3}$ | Vcccore $=2.8 \mathrm{~V}, \mathrm{Icccore}=1.0$ to 14.2 A | 2.67 | 2.80 | 2.93 |  |
| Output Current, Icccore |  |  | 0.3 |  | 15 | A |
| Initial Voltage Setpoint |  | IccCore $=6 \mathrm{~A}, \mathrm{~T} A=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation |  | Icccore $=0.8 \mathrm{~A}$ to 14.2 A |  | -40 |  | mV |
| Line Regulation |  | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple |  | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{Icccore}=14.2 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  |  | +10 |  | mV |
| Efficiency |  | $\begin{aligned} & \text { ICCCORE }=0.5 \mathrm{~A} \\ & \text { Icccore }=14.2 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & 65 \\ & 82 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |  |
| Switching Frequency |  |  |  | 120 |  | kHz |
| Short Circuit Protection |  |  |  | 18 |  | A |

## Notes:

1. The voltage tolerance is measured at the DC-DC converter Header Output on the motherboard.
2. The Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, Output Ripple and temperature drift, measured with a digital voltmeter with 1 mV resolution. ICCCORE, MIN $=0.1 \mathrm{~A}$ unless otherwise specified.
3. The output voltage is measured using the Intel provided EMT Tester (Rev. 1.0). It is assumed that a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU to provide adequate high-speed decoupling. Additional bulk capacitors may be required as close as possible to the CPU socket on the motherboard when using the VRM. See Application Bulletin AB 5 for details.

## Transient Plots




Notes:

## Mechanical Dimensions (mm)



## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB006-K | 12 V DC | 15 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCB006

## 5 Bit Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ II Processors

## For 12V Input Voltage

## Features

- Programmable 1.3 V to 3.5 V output
- Output current to 15 A
- 5-bit digital input selects output voltage
- Typical efficiency > 82\%
- DC output accuracy within $\pm 60 \mathrm{mV}$
- Current limiting short-circuit protection
- Power Good output
- Output Enable function
- Excellent transient response
- Meets Intel VRM specification 8.2


## Applications

- Pentium II Klamath VRM
- Next generation Pentium II VRM


## Description

The RCB006 is a programmable DC-DC VRM designed to deliver the selectable processor core voltage required by Pentium II and Pentium Pro processors. This VRM converts the +12 V power supply voltage to the voltage required by the CPU core.

By taking advantage of Raytheon's RC5051 programmable DC-DC controller IC, the RCB006 utilizes a synchronous architecture for maximum efficiency. In addition, this VRM integrates a 5-bit DAC function, Power Good, and Output Enable features. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB006 provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Voltage selection is accomplished through a 5-bit digital input. The Power Good output provides a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short-circuit and over-voltage protection, output enable, and low package weight. The RCB006 has been designed as a point-of-load converter for Pentium II and Pentium Pro processors, minimizing the distribution losses normally occuring when drawing high currents from a centralized power supply.

## Block Diagram



65-RCB006-1

## Pin Orientation - Top View

(Socket: AMPMOD2 532956-7 or equivalent)


65-RCB005-2

Table 1. RCB006 Pin Definitions

| Pin \# | Row A | Row B |
| :--- | :--- | :--- |
| 1 | 5 Vin | 5 Vin |
| 2 | 5 Vin | 5 Vin |
| 3 | 5 Vin | 5 Vin |
| 4 | 12 Vin | 12 Vin |
| 5 | 12 Vin | NC $^{1}$ |
| 6 | NC $^{1}$ | OUTEN |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | VID4 | PWRGD |
| 10 | Vss | Vss |
| 11 | Vsccore | Vcccore |
| 12 | Vcccore | Vss |
| 13 | Vss | Vcccore |
| 14 | Vss | Vcccore |
| 15 | Vcccore | Vss |
| 16 | Vss | Vcccore |
| 17 | Vcccore | Vss |
| 18 |  | Vsccore |
| 19 | 20 |  |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/Output | Function |
| :--- | :---: | :--- |
| 12Vin | I | Primary module supply voltage. |
| 5Vin | I | IC bias supply voltage. |
| OUTEN (Output Enable) <br> Open collector TTL input. | I | If OUTEN $=$ HIGH (floating), output enabled.If OUTEN = LOW, <br> output disabled and PWRGD output LOW. |
| VIDO to VID4 (Voltage <br> Identification Code) <br> Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the <br> processor. See Table 2. |
| PWRGD (Power Good) <br> Open collector TTL output. | O | If PWRGD = HIGH, output voltage within specifications. <br> If PWRGD = LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| Vcccore | O | Processor core voltage. |
| Vss | I, O | Ground. |

Table 2. Output Voltage vs. Voltage Identification CodeNote:

| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> Voltage to <br> CPCU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |


| VID4 | VID3 | VID2 | VID1 | VID0 | Nominal <br> (Vcccore) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. " 0 " indicates processor pin is tied to 0 V (VSS)
" 1 " indicates it is tied to 5 V or is open.

## Electrical Specifications

$5 \mathrm{Vin}=+5 \mathrm{~V}, 12 \mathrm{Vin}=+12 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{Vcccore}=2.8 \mathrm{~V}$, and airflow of 100 LFM , unless otherwise specified.

| Parameter |  | Test Conditions ${ }^{1}$ | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| Primary Module Supply, 12Vin |  |  | 11.4 | 12.0 | 12.6 | V |
| IC Bias Supply, 5Vin |  |  | 4.75 | 5.0 | 5.25 | V |
| Output Specifications |  |  |  |  |  |  |
| Output Voltage Range, Vcccore |  | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.8 \mathrm{~V}$, Icccore, $\mathrm{Max}=14.2 \mathrm{~A}$ | 2.74 | 2.80 | 2.90 | V |
|  | Transient ${ }^{3}$ | Vcccore $=2.8 \mathrm{~V}$, $\mathrm{Icccore}=1.0$ to 14.2 A | 2.67 | 2.80 | 2.93 |  |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.0 \mathrm{~V}$, Icccore, $\mathrm{Max}=11.1 \mathrm{~A}$ | 1.94 | 2.0 | 2.06 | V |
|  | Transient ${ }^{3}$ | Vcccore $=2.0 \mathrm{~V}, \mathrm{Icccore}=0.5$ to 11.1 A | 1.90 | 2.0 | 2.10 |  |
| Output Current, Icccore |  |  | 0.3 |  | 15 | A |
| Initial Voltage Setpoint |  | Icccore $=6 \mathrm{~A}, \mathrm{~T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation |  | Icccore $=0.8 \mathrm{~A}$ to 14.2 A |  | -40 |  | mV |
| Line Regulation |  | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple |  | $20 \mathrm{MHz} \mathrm{BW}, \mathrm{Icccore}=14.2 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  |  | +10 |  | mV |
| Efficiency |  | $\begin{aligned} & \text { ICCCORE }=0.5 \mathrm{~A} \\ & \text { ICCCORE }=14 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & 65 \\ & 82 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |  |
| Switching Frequency |  |  |  | 120 |  | kHz |
| Short Circuit Protection |  |  |  | 18 |  | A |

## Notes:

1. The voltage tolerance is measured at the DC-DC converter Header Output on the motherboard.
2. The Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, Output Ripple and temperature drift, measured with a digital voltmeter with 1 mV resolution. ICOCORE, MIN $=0.1 \mathrm{~A}$ unless otherwise specified.
3. The output voltage is measured using the Intel provided EMT Tester (Rev. 1.0). It is assumed that a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU to provide adequate high-speed decoupling. Additional bulk capacitors may be required as closely as possible to the CPU socket on the motherboard when using the VRM. See Application Bulletin AB 5 for details.

## Transient Plots



Notes:

## Mechanical Dimensions (mm)



## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB006 | 12V DC | 15 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCB007

## 5 Bit Voltage Regulator Module (VRM) for Pentium ${ }^{\circledR}$ II Processors <br> For 5V Power Supply

## Features

- Programmable 1.3 V to 3.5 V output
- Output current to 15 A
- 5-bit digital input selects output voltage
- Typical efficiency > 85\%
- DC output accuracy within $\pm 60 \mathrm{mV}$
- Current limiting short-circuit protection
- Power Good output
- Output Enable function
- Excellent transient response
- Meets Intel VRM specifications


## Applications

- Pentium II motherboard VRM module
- Programmable power supply module
- Template for motherboard implementation


## Description

The RCB007 is a programmable DC-DC VRM designed to deliver the selectable processor core voltage required by Pentium II microprocessors. This VRM allows board designers to support the entire Pentium II processor family with a single motherboard design, by converting the +5 V power supply voltage to the voltage required by the CPU. The RCB007 takes full advantage of Raytheon's RC5051 programmable DC-DC controller IC, utilizing synchronous architecture for maximum efficiency. This VRM integrates a 5-bit DAC function, Power Good, and Output Enable features. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB007 provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Voltage selection is accomplished through a 5-bit digital input. The Power Good output provides a logic LOW when an out-of-tolerance voltage is detected at the VRM output. Other features include high efficiency, short-circuit and over-voltage protection, output enable, and low package weight. The RCB007 VRM module is designed as a point-of-load converter for Pentium II processors, minimizing the distribution losses normally occuring when drawing high currents from a centralized power supply.


## Pin Orientation -Top View

(Socket: AMPMOD2 532956-7 or equivalent)


65-RCB007-2

Table 1. RCB007 Pin Definitions

| Pin \# | Row A | Row B |
| :--- | :--- | :--- |
| 1 | 5 Vin | 5 Vin |
| 2 | 5 Vin | 5 Vin |
| 3 | 5 Vin | 5 Vin |
| 4 | 12 Vin | 12 Vin |
| 5 | 12 Vin | NC $^{1}$ |
| 6 | NC $^{1}$ | OUTEN |
| 7 | VID0 | VID1 |
| 8 | VID2 | VID3 |
| 9 | VID4 | PWRGD |
| 10 | Vss | Vss |
| 11 | Vsccore | Vcccore |
| 12 | Vcccore | Vss |
| 13 | Vss | Vcccore |
| 14 | Vss | Vcccore |
| 15 | Vcccore | Vss |
| 16 | Vss | Vcccore |
| 17 | Vcccore | Vss |
| 18 |  |  |
| 19 | 20 | Vsccore |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/Output | Function |
| :--- | :---: | :--- |
| 5Vin | I | Primary module supply voltage. |
| 12Vin | I | MOSFET bias supply voltage. |
| OUTEN (Output Enable) <br> Open collector TTL input. | I | If OUTEN = HIGH (floating), output enabled.If OUTEN = LOW, <br> output disabled and PWRGD output LOW. |
| VID0 to VID4 (Voltage <br> Identification Code) <br> Open collector TTL inputs. | I | These five signals are used to indicate the voltage required by the <br> processor. See Table 2. |
| PWRGD (Power Good) <br> Open collector TTL output. | O | If PWRGD = HIGH, output voltage within specifications. <br> If PWRGD = LOW, output voltage not within $\pm 10 \%$ of nominal. <br> The PWRGD output will change to the proper state within 5ms of <br> the output coming into or going out of its specified range. |
| Vcccore | O | Processor core voltage. |
| Vss | I, O | Ground. |

## Electrical Specifications

$5 \mathrm{Vin}=+5 \mathrm{~V}$, $12 \mathrm{Vin}=+12 \mathrm{~V}, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}, \mathrm{Vcccore}=2.8 \mathrm{~V}$, and airflow of 100 LFM , unless otherwise specified.

| Parameter |  | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |  |
| Primary Module Supply, 5Vin |  |  | 4.75 | 5 | 5.25 | V |
| MOSFET Bias Supply, 12Vin |  |  | 11.4 | 12 | 12.6 | V |
| Output Specifications |  |  |  |  |  |  |
| Output Voltage Range, Vcccore |  | See Table 2 | 1.3 |  | 3.5 | V |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.8 \mathrm{~V}$, Icccore, $\mathrm{Max}=14.2 \mathrm{~A}$ | 2.74 | 2.80 | 2.90 | V |
|  | Transient ${ }^{3}$ | Vcccore $=2.8 \mathrm{~V}$, Icccore $=0.8$ to 13.8A | 2.67 | 2.80 | 2.93 |  |
| Output Voltage Regulation | Steady State ${ }^{2}$ | Vcccore $=2.0 \mathrm{~V}$, Icccore, $\mathrm{Max}=15.0 \mathrm{~A}$ | 1.94 | 2.00 | 2.06 | V |
|  | Transient ${ }^{3}$ | Vcccore $=2.0 \mathrm{~V}$, Icccore $=0.8$ to 14.8 A | 1.90 | 2.00 | 2.10 |  |
| Output Current, Icccore |  |  | 0.3 |  | 15 | A |
| Initial Voltage Setpoint |  | Icccore $=6 \mathrm{~A}, \mathrm{~T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | mV |
| Load Regulation |  | IcCCORE $=0.8 \mathrm{~A}$ to 15A |  | -40 |  | mV |
| Line Regulation |  | $5 \mathrm{Vin}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 2$ |  | mV |
| Output Ripple |  | 20 MHz BW , Icccore $=15 \mathrm{~A}$ |  | 20 |  | mVp-p |
| Output Temperature Drift |  |  |  | +10 |  | mV |
| Efficiency |  | $\begin{aligned} & \text { ICCCORE }=0.5 \mathrm{~A} \\ & \text { ICCCORE }=15 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & 67 \\ & 83 \end{aligned}$ |  | \% |
| Turn-on Response Time |  |  |  |  | 10 | ms |
| General Specifications |  |  |  |  |  |  |
| Switching Frequency |  |  |  | 300 |  | kHz |
| Short Circuit Protection |  |  |  | 18 |  | A |

## Notes:

1. The voltage tolerance is measured at the DC-DC converter Header Output on the motherboard.
2. The Steady State Voltage Regulation includes Initial Voltage Setpoint, DC load regulation, Output Ripple and temperature drift, measured with a digital voltmeter with 1 mV resolution. ICOCORE, MIN $=0.1 \mathrm{~A}$ unless otherwise specified.
3. The output voltage is measured using the Intel provided EMT Tester (Rev. 1.0). It is assumed that a minimum of $20 \times 0.1 \mu \mathrm{~F}$ ceramic capacitors are placed directly next to the CPU to provide adequate high-speed decoupling. Additional bulk capacitors may be required as closely as possible to the CPU socket on the motherboard when using the VRM. See Application Bulletin AB 5 for details.

## Mechanical Dimensions (mm)



Table 2. Output Voltage vs. Voltage Identification Code

| VID4 | VID3 | VID2 | VID1 | VIDO | Nominal <br> VoItage to <br> CPCU <br> (Vccore) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |


|  |  |  |  |  | Nominal <br> Voltage to <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VID4 | VID3 | VID2 | VID1 | VIDO | (Vcccore) |

Note:

1. " 0 " indicates processor pin is tied to $0 \mathrm{~V}(\mathrm{VSS}), ~ " 1 "$ indicates it is tied to 5 V or is open.

## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB007 | 5V DC | 15 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

www.fairchildsemi.com

Fax:+852 2314-0061

## RCB010

## Voltage Regulator Module (VRM) for PowerPC ${ }^{\text {m }}$ Processors

## Features

- 5-bit digital input selects output voltage
- Programmable 1.3 V to 3.5 V output from 5 V supply
- Maximum output current 8 A
- Efficiency > 80\%
- Total output accuracy within $\pm 3 \%$
- Short circuit protection
- Excellent transient response
- Output voltage set by CPU or preset on VRM.


## Applications

- VRM module for PowerPC motherboards
- Programmable power supply module


## Description

The RCB010 is a programmable DC-DC Voltage Regulator Module designed to deliver the selectable processor core voltage required by the PowerPC microprocessors. This VRM offers flexibility to board designers to support PowerPC processors with a modular add-in power supply. The RCB010 takes full advantage of a proprietary Raytheon programmable DC-DC controller IC. This IC integrates a 5-bit DAC for automatic output programmability without the need for external precision resistors. The result is a VRM with a minimum number of components that achieves high reliability at a competitive cost.

The RCB010 provides an extremely well regulated selectable output voltage from 1.3 V to 3.5 V . Output voltage selection is accomplished through a 5-bit interface between the processor and the module connector. Other features include high efficiency, short circuit protection, and low package weight.

## Block Diagram



## Pin Orientation - Top View

(Socket: AMPMOD2 532956-5 or equivalent)


RCB010 Pin Definitions

| Pin \# | Row A | Row B |
| :---: | :---: | :---: |
| 1 | GND | GND |
| 2 | GND | GND |
| 3 | 3.3 $^{1}$ | $3.3 V^{1}$ |
| 4 | $3.3 V^{1}$ | $3.3 V^{1}$ |
| 5 | $5 V$ | $5 V$ |
| 6 | $5 V$ | $5 V$ |
| 7 | VID4 | VID2 |
| 8 | VID3 | VID1 |
| 9 | VID0 | $12 V$ |
| 10 | GND | GND |
| 11 | GND | GND |
| 12 | NC* | NC* |
| 13 | VOUT | VOUT |
| 14 | VOUT | VOUT |
| 15 | VOUT | VOUT |

Note:

1. Not used on module; no current is drawn.

## VRM Connector Pin Reference

| Pin Description | Input/ <br> Output | Function |
| :--- | :---: | :--- |
| 5 V | I | Supply voltage to support power to the CPU. |
| 3.3V | I | Alternate supply voltage to support CPU. These pins are not used on this <br> module, but are reserved for possible later use. |
| 12V | I | Supply voltage for MOSFET drivers. |
| VID0 to VID4 <br> (Voltage Identification) <br> Open collector TTL inputs | I | These five signals are used to indicate the voltage required by the <br> processor. The output can be programmed from 1.3V to 3.5V by setting <br> the VID pins according to the Output Voltage Programming Codes table. |
| VOUT | O | Module output voltage. |
| GND | I, O | Ground Reference. |

## Mechanical Dimensions (mm)



## Electrical Specifications

( $\mathrm{V}_{\mathrm{IN}}=+5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}$ unless otherwise specified.)

| Parameter | Test Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Specifications |  |  |  |  |  |
| Main supply voltage, 5V | Steady State | 4.75 | 5 | 5.25 | V |
|  | 100 msec maximum |  |  | 6.5 |  |
| MOSFET supply voltage, 12V | Steady State | 11.4 | 12 | 12.6 | V |
|  | 100 msec maximum |  |  | 18 |  |
| Output Specifications |  |  |  |  |  |
| Output Voltage Range, VOUT | See Output Programming Codes | 1.3 |  | 3.5 | V |
| DC Output Current, IOUT |  | 0 | 5 | 8 | A |
| Set Point Accuracy ${ }^{1}$ | ILOAD $=2 \mathrm{~A}, \mathrm{TA}=25^{\circ} \mathrm{C}$ |  | $\pm 1.0$ |  | \% |
| Load Regulation | ILOAD $=0.5 \mathrm{~A}$ to 7A |  | $\pm 30$ |  | mV |
| Line Regulation | V IN $=5.0 \pm 0.25 \mathrm{~V}$ |  | $\pm 3$ | $\pm 5$ | mV |
| Output Temperature Drift |  |  | 20 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Load Transient (See Figure 1) ${ }^{3}$ | ILOAD $=0.5 \mathrm{~A}$ to 6A, 20A/sec |  | 10 | 20 | mV |
| Step Recovery Time ${ }^{3}$ | ILOAD $=0.5 \mathrm{~A}$ to 6A |  |  | 100 | $\mu \mathrm{sec}$ |
| Output Ripple ${ }^{3}$ | ILOAD $=6 \mathrm{~A}$ |  | 20 | 25 | $m V_{p-p}$ |
| Cumulative Accuracy ${ }^{2}$ |  |  | $\pm 2$ | $\pm 3$ | \% |
| Efficiency | ILOAD $=8 \mathrm{~A}, \mathrm{VOUT}=1.8 \mathrm{~V}$ | 75 | 79 |  | \% |
|  | $\mathrm{ILOAD}=8 \mathrm{~A}, \mathrm{VOUT}=2.8 \mathrm{~V}$ | 80 | 82 |  | \% |
| General Specifications |  |  |  |  |  |
| Switching Frequency |  |  | 300 |  | KHz |
| Short Circuit Protection |  | 8 | 9 | 13 | A |

## Notes:

1. Set Point Accurcy is defined as the static accuracy of the output voltage at 2 A .
2. Cumulative Accuracy includes Set Point Accuracy, Output Temperature Drift, Line and Load Regulation.
3. Test fixture includes $3 \times 100 \mu \mathrm{~F}$ Tantalum capacitors ( $\mathrm{ESR}<100 \mathrm{~m} \Omega$ ) and $48 \times 1 \mu \mathrm{~F}$ from output to GND at the CPU socket.


Figure 1. Load Transient

## Output Voltage Programming Codes

| VID4 | VID3 | VID2 | VID1 | VIDO | Vout to <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 1 | 1.30 V |
| 0 | 1 | 1 | 1 | 0 | 1.35 V |
| 0 | 1 | 1 | 0 | 1 | 1.40 V |
| 0 | 1 | 1 | 0 | 0 | 1.45 V |
| 0 | 1 | 0 | 1 | 1 | 1.50 V |
| 0 | 1 | 0 | 1 | 0 | 1.55 V |
| 0 | 1 | 0 | 0 | 1 | 1.60 V |
| 0 | 1 | 0 | 0 | 0 | 1.65 V |
| 0 | 0 | 1 | 1 | 1 | 1.70 V |
| 0 | 0 | 1 | 1 | 0 | 1.75 V |
| 0 | 0 | 1 | 0 | 1 | 1.80 V |
| 0 | 0 | 1 | 0 | 0 | 1.85 V |
| 0 | 0 | 0 | 1 | 1 | 1.90 V |
| 0 | 0 | 0 | 1 | 0 | 1.95 V |
| 0 | 0 | 0 | 0 | 1 | 2.00 V |
| 0 | 0 | 0 | 0 | 0 | 2.05 V |


| VID4 | VID3 | VID2 | VID1 | VID0 | Vout to <br> CPU |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 2.0 V |
| 1 | 1 | 1 | 1 | 0 | 2.1 V |
| 1 | 1 | 1 | 0 | 1 | 2.2 V |
| 1 | 1 | 1 | 0 | 0 | 2.3 V |
| 1 | 1 | 0 | 1 | 1 | 2.4 V |
| 1 | 1 | 0 | 1 | 0 | 2.5 V |
| 1 | 1 | 0 | 0 | 1 | 2.6 V |
| 1 | 1 | 0 | 0 | 0 | 2.7 V |
| 1 | 0 | 1 | 1 | 1 | 2.8 V |
| 1 | 0 | 1 | 1 | 0 | 2.9 V |
| 1 | 0 | 1 | 0 | 1 | 3.0 V |
| 1 | 0 | 1 | 0 | 0 | 3.1 V |
| 1 | 0 | 0 | 1 | 1 | 3.2 V |
| 1 | 0 | 0 | 1 | 0 | 3.3 V |
| 1 | 0 | 0 | 0 | 1 | 3.4 V |
| 1 | 0 | 0 | 0 | 0 | 3.5 V |

Note:

1. $0=$ processor pin is tied to GND

1 = processor pin is open

## Ordering Information

| Part Number | Input | Output Current |
| :--- | :---: | :---: |
| RCB010 | 5V DC | 8 A |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

National Semiconductor Japan Ltd.
Tel:81-3-5620-6175
,
$\qquad$

Fax:+852 2314-0061

## RCC611

## 100BaseTX Transceiver

## Features

- $100 \mathrm{Mbps} / 125 \mathrm{Mbaud}$ data rates
- Low power 0.6 micron CMOS technology
- PLL Clock and data recovery
- Clock synthesizer
- Auto-negotiation
- 4b/5b Encode/Decode
- FDDI TP/PMD scrambling/descrambling
- Management Interface for control/status
- Link Pulse Signalling
- Conforming to MII interface of IEEE 100baseTX Fast Ethernet Standard(P802.3u/D3)
- Low Power Dissipation-600 mW typical
- Single power supply: +5 V
- PECL compatible serial data inputs/outputs
- Support for external 10 Mbps PHY
- 100 pin PQFP ( $20 \mathrm{~mm} \times 14 \mathrm{~mm} \times 2.7 \mathrm{~mm}$ )


## Applications

- Fast Ethernet Adapter/hub/switch
- FDDI Adapter/hub
- High Speed Point to Point Links
- Bus Extenders
- Multimedia
- High Resolution Graphic Displays
- Fast Ethernet test equipment
- FDDI Test Equipment


## Description

The RCC611 is a monolithic 125 Megabaud CMOS transceiver chip. It integrates a complete phase-locked loop clock and data recovery, a phase locked loop clock synthesizer, a 5:1 Serializer, a 1:5 Deserializer, 4B/5B Encoder, 5B/4B Decoder, auto-negotiation and a management interface for link control and status. It also includes scrambler, descrambler for twisted pair copper applications in compliance with FDDI TP-PMD specifications. In conjunction with RCC613 twisted pair transceiver, the chipset can be used for driving with category 5 unshielded twisted pair cable and Type 1 shielded twisted pair cable. The chip meets the physical layer interface requirements of the 100 Base-X Fast Ethernet and FDDI standards. The RCC611 chip operates with a single, +5 V power supply.

## Block Diagram



Rev. 0.5.0A
ADVANCED INFORMATION data sheets provide specification for products not yet complete or characterized. They provide design target information for customer planning purposes.

## Functional Description

## Transmitter Section

The RCC611 transmitter section includes a phase locked loop synthesizer, 4B/5B encoder, scrambler and 5:1 serializer.

The RCC611 accepts a CMOS data nibble (DI0-DI3) and a control bit, TXEN. The data gets strobed on the positive transition of TCLK. The transmitter encodes the data, DI0-DI3 using $4 \mathrm{~b} / 5 \mathrm{~b}$ coding (see Table 1 ). TXEN is used to denote the transmitter input being active or not. Whenever TXEN $=0$, IDLE symbol (11111) is encoded and transmitted. When TXEN transitions from 1 to 0 , TR byte is sent before transmitting IDLE symbols. The order of transmission of the 4b/5b encoded output (E4..0)is that the most significant bit of the encoded symbol, E4 is transmitted first followed by E3,E2,E1 and E0.

When 4B5BDIS is HIGH, the $4 \mathrm{~b} / 5 \mathrm{~b}$ encoder is bypassed. Under that case, TXEN is used as the fifth bit (DI4) of the encoded symbol. The order of transmission of the input when 4B5BDIS is HIGH is DI4 followed by DI3, DI2, DI1 and DIO.

The clock generator consists of a frequency multiplying Phase Locked Loop (PLL). The multiplying ratio is 5. The serial output goes through Non-Return-to-Zero (NRZ) to Non-Return-to-Zero Invert on Ones (NRZI) conversion. The NRZ to NRZI converter takes in the serial NRZ stream and puts out a transition for every 1 in the input stream. For zeros, there will be no transition. This will ensure that there is clocking information even when there is a long stream of 1s. The differential NRZI output is enabled to the output pins DOUT, $\overline{\text { DOUT. The serial Data Stream (DOUT/ } \overline{\text { DOUT }} \text { ) is }}$ transmitted at PECL levels (positive shifted ECL levels, Vth $=+3.7 \mathrm{~V}$ ). The input clock reference for the PLL Clock Generator, TCLK, typically comes from the CMOS protocol layer IC. TXERR=1 is used to force HALT symbol (00100) on the transmit output.

The encoded symbol is scrambled as per FDDI's TP-PMD standard. The scrambler used is a stream cipher scrambler. The scrambler polynomial is $1+x^{9}+x^{11}$.

## Descrambler Initialization

The descrambler initialization timing is shown in the accompanying diagram. On powerup, TXEN=0. RCC611 automatically initializes the downstream descrambler by forcing IDLE symbols (11111) which gets scrambled and driven to the medium. Transmitting IDLE continues until TXEN=1.

The transmitter has the provision to loopback its output to the receiver input, when ILSEL=1. Under that case, a continuous logic LOW state is sent through the DOUT, $\overline{\text { DOUT }}$ pins.


Figure 1.
There is also one more level of loopback provided through the external RCC613 chip. When control register Reg0 bit 14 is HIGH, LOOP output pin is HIGH and the the serial output, DOUT, $\overline{\text { DOUT }}$ goes through the RCC613 TXIP, TXIN inputs and loops back through the RXOP, RXON outputs back to the DIN, $\overline{\mathrm{DIN}}$ of RCC611.

Table 1. 4B/5B Encoding

| Symbol | TXEN | DI3-DIO | Encoded <br> Output (E4-E0) |
| :--- | :--- | :--- | :--- |
| 0 | 1 | 0000 | 11110 |
| 1 | 1 | 0001 | 01001 |
| 2 | 1 | 0010 | 10100 |
| 3 | 1 | 0011 | 10101 |
| 4 | 1 | 0100 | 01010 |
| 5 | 1 | 0101 | 01011 |
| 6 | 1 | 0110 | 01110 |
| 7 | 1 | 0111 | 01111 |
| 8 | 1 | 1000 | 10010 |
| 9 | 1 | 1001 | 10011 |
| A | 1 | 1010 | 10110 |
| B | 1 | 1100 | 11010 |
| C | 1 | 1101 | 11011 |
| D | 1 | 1110 | 11100 |
| E | 1 | 1111 | 11101 |
| F | 0 | xxxx | 01101 |
| T | 0 | xxxx | 00111 |
| R | 1 | xxxx | 11000 |
| J | 1 | xxxx | 10001 |
| K | 0 | xxxx | 11111 |
| I IDLE) | 0 | xxxx | 00100 |
| H (HALT) | 1 |  |  |
|  |  | 10111 |  |
|  | 1011 |  |  |

## Note:

1. All the symbols are encoded as per the state diagram provided in Chapter 28 of IEEE802.3.

Table 2. 5B/4B Decoding

| Symbol | Encoded Output | DO3-0 | ERROR |
| :---: | :---: | :---: | :---: |
| 0 | 11110 | 0000 | 0 |
| 1 | 01001 | 0001 | 0 |
| 2 | 10100 | 0010 | 0 |
| 3 | 10101 | 0011 | 0 |
| 4 | 01010 | 0100 | 0 |
| 5 | 01011 | 0101 | 0 |
| 6 | 01110 | 0110 | 0 |
| 7 | 01111 | 0111 | 0 |
| 8 | 10010 | 1000 | 0 |
| 9 | 10011 | 1001 | 0 |
| A | 10110 | 1010 | 0 |
| B | 10111 | 1011 | 0 |
| C | 11010 | 1100 | 0 |
| D | 11011 | 1101 | 0 |
| E | 11100 | 1110 | 0 |
| F | 11101 | 1111 | 0 |
| T | 01101 | xxxx | 0 |
| R | 00111 | xxxx | 0 |
| J | 11000 | xxxx | 0 |
| K | 10001 | xxxx | 0 |
| I | 11111 | Xxxx | 0 |
| H | 00100 | xxxx | 1 |
| V | 00000 | xxxx | 1 |
| V | 00001 | xxxx | 1 |
| V | 00010 | xxxx | 1 |
| V | 00011 | xxxx | 1 |
| V | 00101 | xxxx | 1 |
| V | 00110 | xxxx | 1 |
| V | 01000 | xxxx | 1 |
| V | 01100 | xxxx | 1 |
| V | 10000 | xxxx | 1 |
| V | 11011 | Xxxx | 1 |

## Note:

1. All the symbols are decoded as per the state diagram provided in Chapter 28 of IEEE802.3.

## Receiver Section

The RCC611 Receiver section includes a 2 to 1 multiplexer, a complete phase-locked loop clock and data recovery, and decoder.

The 2 to 1 Mux is used to choose between the differential PECL receive input data (DIN, $\overline{\text { DIN }}$ ) or the transmit output for enabling to the clock and data recovery circuit. The choice of the inputs is made by the ILSEL pin. If ILSEL is HIGH, the transmit output is looped back to the input of the receiver. If ILSEL is LOW, the receive input is chosen.

The RCC611 recovers the clock and regenerates the encoded serial data. There is a PECL to CMOS converter for the SDI signal detect PECL input signal. If SDI goes LOW to HIGH, the SDO output goes HIGH after a minimum of 330 microseconds of continuous IDLE symbols to allow for the clock and data recovery and descrambler to synchronize.

The recovered encoded data is then converted to 5 parallel data lines via 1:5 De-Serializer.

The RCC611 contains a byte alignment circuitry. When the JK symbols are detected in the serial stream, the chip will automatically resynchronize the demultiplexer to byte align with the JK .

The data is then decoded into an 4-bit symbol via the 5b/4b decoder as per the $5 \mathrm{~b} / 4 \mathrm{~b}$ Decoding table. The received data is checked during the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoding and violations are flagged by bringing the Error Flag (ERROR) to a level HIGH. The 5b/4b decoder is bypassed for FDDI.

The output from the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoder comes out as 4 bits of data, DO0-DO3 and one control bit output, RXDV. When 4B5BDIS is HIGH, the 5b/4b decoder is bypassed and the output come out as DO0-DO4 where DO4 replaces the RXDV signal.

The demultiplexed data goes through a descrambler. The descrambler descrambles the data as per the polynomial discussed in the transmit section.

CLSN signal is flagged if the chip is transmitting and receiving data as per the IEEE802.3 transmit and receive state diagram in Chapter 24. CRS is flagged if either the chip is transmitting data or receiving data as per the IEEE802.3 transmit and receive state diagram in Chapter 24. Both CLSN and CRS are asynchronous signals.

## Pin Assignments



| Pin | Name | Pin | Name | Pin | Name | Pin | Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DGND | 26 | DVCC | 51 | LPEN | 76 | DVOC |
| 2 | DGND | 27 | RESET | 52 | RXEN | 77 | NC |
| 3 | DVOC | 28 | LEDT | 53 | DGND | 78 | NC |
| 4 | DVOC | 29 | ISOLATE | 54 | DGND | 79 | NC |
| 5 | NC | 30 | LEDR | 55 | DOB | 80 | NC |
| 6 | AGND | 31 | LEDL | 56 | DO2 | 81 | DIN |
| 7 | DGND | 32 | DVCC | 57 | DO1 | 82 | $\overline{\text { DIN }}$ |
| 8 | 4B5BDIS | 33 | DGND | 58 | DOO | 83 | NC |
| 9 | DIO | 34 | A0 | 59 | DVCC | 84 | SDI |
| 10 | DI1 | 35 | A1 | 60 | DVCC | 85 | DGND |
| 11 | DI2 | 36 | A2 | 61 | RXDV/DO4 | 86 | AGND |
| 12 | DI3 | 37 | A3 | 62 | ERROR | 87 | RXAVCC |
| 13 | TXENDI4 | 38 | DGND | 63 | DGND | 88 | AGND |
| 14 | TXERR | 39 | DGND | 64 | RCLK | 89 | RXAVOC |
| 15 | DGND | 40 | 10BTFD | 65 | SDO | 90 | TXAVOC |
| 16 | TCLK | 41 | 10BTHD | 66 | AGND | 91 | AGND |
| 17 | DVOC | 42 | EX10BTHD | 67 | DGND | 92 | DGND |
| 18 | REPEATER | 43 | EX10BTFD | 68 | DVOC | 93 | DVOC |
| 19 | NC | 44 | CLSN | 69 | DGND | 94 | TXAVOC |
| 20 | MDC | 45 | CRS | 70 | DGND | 95 | TXAVOC |
| 21 | MDIO | 46 | 100BTID | 71 | DVCC | 96 | AGND |
| 22 | LOOP | 47 | TLP | 72 | DVCC | 97 | AGND |
| 23 | NC | 48 | DVCC | 73 | DGND | 98 | ILSE |
| 24 | NC | 49 | DVCC | 74 | DGND | 99 | DOUT |
| 25 | DGND | 50 | NWAYDIS | 75 | DVCC | 100 | DOUT |

## Pin Descriptions

| Pin Name | Pin Number | Type | Description |
| :--- | :---: | :---: | :--- |
| 10BTFD | 40 | CMOS <br> O/P | 10BaseT Full Duplex.10BTFD is used to enable or disable a <br> local 10BaseT Full duplex device. |
| 10BTHD | 41 | CMOS <br> O/P | 10BaseT Half Duplex. 10BTHD is used to enable or disable a <br> local 10BaseT half duplex physical layer device. |
| 4B5BDIS | 8 | TTL I/P | 4b/5b disable. This pin is used to disable the 4b/5b encoder and <br> 5b/4b decoder. |
| A0-A3 | $34-37$ | TTL I/P | Address 0-3. A0-A3 pins are used to denote the physical <br> address of the chip for writing or reading of the internal control/ <br> status registers. During reset, if the PHY address are all zeroes <br> (0000) then the MII interface will be tri-stated. |
| AGND | $6,66,86,88$, <br> $91,96,97$ | CMOS O/P | Chip ground for Analog circuitry. AGND pins should be <br> connected to the printed circuit board's ground plane at the pins. |
| CLSN | 44 | Collision. This output is HGH if the chip is receiving data and at <br> the same time it it transmitting packet data. It is an asynchronous <br> output. CLSN is LOW during Full duplex mode of operation. |  |
| CRS | 45 | CMOS O/P | Carrier Sense. This output is HIGH if the chip is either receiving <br> data or transmitting packet data. It is an asynchronous output. <br> CRS is determined by receive activity during Full duplex mode. |
| DGND | $1,2,7,15,25$, <br> $33,38,39,53$, <br> $54,63,67,69$, <br> $70,73,74,85$, <br> 92 |  | Chip ground for digital circuitry. DGND should be connected to <br> the printed circuit board's ground plane at the pins. |

Pin Descriptions (continued)

| Pin Name | Pin Number | Type | Description |
| :---: | :---: | :---: | :---: |
| DIN, DIN | 81, 82 | PECL I/P | Receiver differential input data. |
| DO0-DO3 | 58-55 | CMOS O/P | Receiver output data. |
| $\frac{\text { DOUT, }}{\text { DOUT }}$ | 100, 99 | PECL O/P | Transmit differential output data. |
| DVCC | $\begin{aligned} & 3,4,17,26, \\ & 32,48,49,59, \\ & 60,68,71,72, \\ & 75,76,93 \end{aligned}$ |  | Positive supply for Digital circuitry. The nominal value is 5 V $\pm 5 \%$. VCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| DI0-DI3 | 9-12 | TTL I/P | Transmitter Input data. |
| ERROR | 62 | CMOS O/P | Error Flag. ERROR goes HIGH to flag 5B/4B decoding violations. It also indicates transition to idle condition from active without end of frame delimiters. |
| $\overline{\text { 100BTFD }}$ | 46 | CMOS O/P | 100BaseT Full Duplex. $\overline{100 \mathrm{BTFD}}$ when low is used to activate a LED and indicates that the RCC611 is operating in the 100BaseT Full Duplex mode. |
| EX10BTFD | 43 | TTL I/P | 10BaseT Full Duplex. When EX10BTFD is high, it indicates that there is available an external 10BaseT Physical layer device capable of full duplex operation. This input goes directly to Reg1 bit12. |
| EX10BTHD | 42 | TTL I/P | 10BaseT Half Duplex. When EX10BTHD is high, it indicates that there is available an external 10BT physical layer device with half duplex capability. This input goes directly to Reg1 bit11. |
| ISOLATE | 29 | CMOS O/P | Isolate. ISOLATE is used to indicate that the chip is in the isolate mode. When activated (low), all the MII interfaces will be tristated. Software can be used to override the the ISOLATE bit (Reg0 bit10). Note that the polarity of ISOLATE and Reg0 bit10 are the opposite to each other. See page 10 for more details. |
| LEDL | 31 | CMOS O/P | LED Link OK. It is used as an active LOW output to indicate that the link is OK as indicated by the FLG signal from the arbitration state machine. |
| LEDR | 30 | CMOS O/P | LED Receive. It is used as an active LOW output to indicate that the receive is active. It will be LOW if CRS $=1$. |
| LEDT | 28 | CMOS O/P | LED Transmit. It is used as an active LOW output to indicate that the transmit is active. It will be LOW if TXEN $=1$. |
| LOOP | 22 | CMOS O/P | Loop. LOOP is used to enable the loopback input of RCC613 chip. LOOP is active if the control register Reg0 bit 14 is HIGH . |
| LPEN | 51 | CMOS O/P | Link Pulse Enable. It provides an enable signal to the RCC613 for the transmit link pulse. |
| ILSEL | 98 | TTL I/P | Loop Select. ILSEL is used for differential loopback for "on-board" diagnostic of the device. When ILSEL is HIGH, the receiver accepts the serial output data from the transmitter section. Connect to GND or leave open when not used. |
| MDIO | 21 | $\begin{aligned} & \text { TTL/CMOS I/ } \\ & 0 \end{aligned}$ | Management Data Input/Output. MDIO is a bidirectional signal between RCC611 and the station management entity. It is used to transfer control and status information. All the read and write transactions are done synchronously with MDC. |
| MDC | 20 | TTL I/P | Management Data Clock. MDC is sourced by the station management entity to RCC611 as a timing reference for transfer of information on MDIO signal. MDC is an aperiodic signal whose minimum high and low times are 200 ns . |

Pin Descriptions (continued)

| Pin Name | Pin Number | Type | Description |
| :---: | :---: | :---: | :---: |
| NWAYDIS | 50 | TTL I/P | Nway Disable. When NWAYDIS is high, the auto-negotiation state machines are disabled and AUTO bit (Reg0 bit12) is set to 0 . Software can be used to override the AUTO bit. see page 10 for more details. For manual setting, see Table 3. |
| RCLK | 64 | CMOS O/P | Receive Clock. It is the recovered byte clock derived from the byte alignment circuitry. It provides timing to DO0-DO3, RXDV and ERROR. |
| REPEATER | 18 | TTL I/P | Repeater/Node Mode. When in the Repeater (high) mode as in the Full Duplex mode, CRS output is asserted due to activity from the receiver only. When in the Node (low) mode and not Full Duplex mode, CRS is asserted due to either receive or transmit activity. |
| RESET | 27 | TTL I/P | Reset. RESET is an asynchronous input which when LOW is used to reset the state machines inside the chip. RESET needs to be LOW for at least one byte clock. |
| RXEN | 52 | TTL I/P | Receive Enable. When activated (high), it enables the outputs DO-D3, CRS, ERROR, RXDV, CLSN and RCLK. When low these outputs are tri-stated. |
| RXAVCC | 87,89 |  | Positive Supply for Receive Analog Circuitry. The nominal value is $5 \mathrm{~V} \pm 5 \%$. RXAVCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| RXDV/DO4 | 61 | CMOS O/P | Receive Data Valid. RXDV when HIGH indicates the receive output data being active. When 4B5BDIS is HIGH, this pin is used as DO4, the fifth data output. |
| SDI | 84 | PECL I/P | Signal Detect Input. It is converted to CMOS output level through a PECL to CMOS converter. |
| SDO | 65 | CMOS O/P | Signal Detect Output. SDO is the output from the PECL to CMOS converter for the signal detect signal. The signal is asserted 330 microseconds after SDIN goes HIGH. SDO output is made synchronous to RCLK and has the same timing as the DOO-3. |
| TCLK | 16 | TTL I/P | Transmit Clock. TCLK is the 25 MHz input reference for the internal high speed bit clock generator. It provides the timing for the input data, DIO..DI3, TXEN and TXERR. |
| TLP | 47 | CMOS O/P | Transmit Link Pulse. TLP is HIGH when a link pulse needs to be transmitted. |
| TXAVCC | 90, 94, 95 |  | Positive supply for Transmit Analog circuity. The nominal value is $5 \mathrm{~V} \pm 5 \%$. TXAVCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| TXEN/DI4 | 13 | TTL I/P | Transmit Enable. WhenTXEN is HIGH, it indicates that the input data is active. When 4B5BDIS is HIGH, this pin is used as DI4, the fifth data input. |
| TXERR | 14 | TLL I/P | Transmit Error. TXERR is used to transmit VIOLATION symbols (00100) on the transmit output. |

Management Interface


## Register Description

The management interface provides a simple, two wire, serial inteface (MDIO, MDC) to connect the station management entity to the PHY for control and status gathering. MDC is sourced by the station management entity to the PHY as a timing reference for transfer of information on the MDIO signal. MDC is an aperiodic signal with a minimum high and low times of 200 ns . MDIO is a bidirectional signal between PHY and the station management entity. Control information is driven by the station management entity
synchronously to MDC and sampled synchronously by PHY. Status information is driven synchronously by PHY and sampled synchronously by the station management. As shown in the figure, there are a total of 9 sixteen bit registers: Reg0, Reg1, through Reg7 and Reg16. Their functions are detailed in the register definitions section. The default values for the registers where applicable are shown in parenthesis. All the status and control transistions occur synchronous to the local clock, TCLK.

|  | Idle | SOF | OpCd | PHY Addr | Reg Addr | Fill | Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read: | Idle | 01 | 10 | AAAAA | RRRRR | Zo | DDDDDDDDDDDDDDDD |
| Write: | Idle | 01 | 01 | AAAAA | RRRRR | 10 | DDDDDDDDDDDDDDDD |

## Management Frame Structure

The management frame structure is as shown in the figure. In between the frames is an Idle condition. The Idle condition on the two wire interface is a logic one through the internal pullup resistor. The open drain driver for MDIO will be disabled. Prior to initiating any transaction, the station management entity will send a sequence of 32 contiguous logic one bits on MDIO with 32 corresponding cycles on MDC to provide the chip with a pattern that it can use to establish synchronization.

The frame begins with an SOF field. SOF is indicated by a 01 pattern. The next field is Opcode. The Opcode for a read transaction is 10 and for a write transaction is 01 . Next to Opcode is the PHY Address field. The PHY address is 5 bits. The first bit is the most significant bit of the PHY address. The chip will recognize 00000 as its own address. The next field is the register address. The register address is 5 bits. The register accessed at register address zero (00000) is the Register $0(\operatorname{Reg} 0)$ and so on.

Next to the Register address is the Turnaround field. An idle bit time during which no device actively drives the MDIO signal is inserted between the Register address field and the Data field of the frame during a Read transaction in order to avoid contention. During a Read transaction, the chip will drive a zero bit onto MDIO for the bit time following the idle bit and preceding the Data field. During a write transaction, the station management entity will fill this idle time with a one bit followed by a zero bit. The data field is 16 bits. The first data bit transmitted and received is the MSB of the data payload.

## Auto-Negotiation Signalling

The chip has the provision to advertise its mode of operation to the remote end of a link segment and detect corresponding operational modes that the other device may be advertising. The auto-negotiation algorithm is performed out of band using a modified 10 baseT link integrity pulse sequence. The algorithm allows the devices at both ends of a link segment to request and acknowledge use of the commom modes of operation that both devices share and to reject the use of operational modes that are not shared by both devices. When more than one common mode exists between the two devices, a mechanism is provided to allow the devices to resolve to a single mode of operation using a predetermined priority resolution table.

The information is encapsulated within a burst of closely separated link integrity test pulses that meet 10baseT transmitter waveform for Link test pulses. This burst of pulses is referred to as a Fast Link Pulse (FLP) burst. The chip issues FLP bursts at powerup. The burst consists of alternating clock/data sequence.

To maintain interoperability with existing 10baseT devices, the alogrithm also supports the transmission of 10baseT compliant link integrity test pulses. 10baseT pulse is referred to as the Normal Link Pulse (NLP). A device which fails to respond to the FLP sequence and returns only the NLP indication is treated as a 10baseT compatible device.

## Transmit Function

The FLP burst shall contain the Link Code Word (Reg4). FLP bursts consists of 33 pulse positions. The 17 odd numbered pulse positions are always present and represent clock information. The 16 even numbered positions represent data information. A link pulse present in an even numbered position represents a logic one and a link pulse absent from an even numbered pulse position represents a logic zero. The first pulse is a clock pulse. Clock pulses are evenly spaced apart by $125 \pm 30$ microseconds. The data ONE pulse occurs $62.5 \pm 15$ microseconds after the clock pulse. The first bit in consecutive FLP bursts shall occur at $16 \pm 8 \mathrm{msec}$ interval. The pulses are sent through the TLP pin. A link pulse enable signal, LPEN, is also provided for convenience.

## Receive Function

The receive function detects NLP sequence. In addition, the receive function shall detect FLP bursts and decode the information contained.

## Arbitration Function

Arbitration function ensures proper sequencing of the autonegotiation algorithm through the transmit and receive function. The arbitration function enables the transmit function to advertise abilities and upon consistent and consecutive reception of the received link code word, advertises acknowledgement. Upon reception of 4 to 6 link code words with acknowledge bit set, the arbitration function determines the highest common denominator using the priority resolution table.

If SDO goes active before autonegotiation is complete, a test window timer will be started and at the expiration of the timer, the arbitration function shall indicate that a valid link has been established.

Table 3. Manual Setting for Non-Auto-Negotiation

| Function | AUTO Bit (Reg0 Bit12) | Speed Bit (Reg0 Bit13) | Duplex Bit (Reg0 Bit8) |
| :--- | :---: | :---: | :---: |
| Auto-negotiation | 1 | $X$ | $X$ |
| 100BaseT Full Duplex | 0 | 1 | 1 |
| 100BaseT Half Duplex | 0 | 1 | 0 |
| 10BaseT Full Duplex | 0 | 0 | 1 |
| 10BaseT Half Duplex | 0 | 0 | 0 |



Figure 2. Management Interface Timing during Write to Registers


Figure 3. Management Interface Timing during Read from Registers


Figure 4.

## Register Definitions

Control Register (Read/Write) - Address 00000 (Register 0)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset | Loop | Speed | Auto | Pwrdn | Isolate | Reconfig | Duplex |


| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cltest | Reserved |  |  |  |  |  |  |

All of the control register bits (0 through 15) are read/write.
The functions within the Reg0 are as follows: speed, full/half duplex, Isolate, Automatic speed selection, Loopback, Collision test. The individual bit descriptions and the default values are as follows:

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 15 | Reset | 0 | Reset $=1$ resets the PHY, i.e. all the control and status registers are reset to their default states. This function is self-clearing. The default value is zero. Writes to other bits of control register has no effect until the reset process is completed. |
| 0 | 14 | Loop | 0 | Loop $=1$. This bit is used to enable the LOOP output pin HIGH and thereby enable the local loopback of the RCC611 through the RCC613. The default value is zero. |
| 0 | 13 | Speed | 1 | This bit is used to manually set the speed of operation. Speed=1 denotes 100 Mbps mode of operation. Speed=0 denotes 10 Mbps mode of operation. This bit is used to manually set the speed of operation. This bit is effective only if Auto (Reg0, bit 12) $=0$ (ie. manual speed selection). The default value is one. If bit12 (Auto) of Reg $0=0$, and Speed $=0,10 \mathrm{Mbps}$ operation is enabled and determined by Reg 1 bit 12 and bit 11. If bit12 (Auto) of Reg $0=0$ and Speed=1, 100 Mbps operation is enabled. |
| 0 | 12 | Auto | 1 | Auto $=1$ denotes automatic speed selection. Auto $=0$ denotes manual speed selection. Auto speed selection enables PHY's auto selection algorithm. The default value $=1$. |
| 0 | 11 | Pwrdn | 0 | Pwrdn $=1$ shuts off the power to the chip except the portions involving the management transactions. The default value $=0$. Both Pwrdn \& Pwrdn1 cannot be HIGH at the same time. If so, there will not be any power down. |
| 0 | 10 | Isolate | 0 | The chip isolates its data path from the parallel (MII) interface when Isolate $=1$. When Isolate $=1$, the chip will tristate the CMOS outputs: RXCLK, RXDV, ERROR, RXD3..RXDO, CLSN, \& CRS. Also, the TTL inputs (DIO..DI3, TXEN, TXERR, TCLK) are ignored. The default value=0. If $A(3 . .0)=0000$, the default value $=1$. This bit is brought out as ISOLATE pin. This can be used to enable or disable an external additional PHY connected to the same controller. |
| 0 | 9 | Reconfig | 0 | Autolink configuration process will be initiated when Reconfig=1. This bit is self-clearing. |
| 0 | 8 | Duplex | 0 | When auto-configuration is disabled (Auto=0), Duplex=1 sets the chip for full duplex operation. In this mode, CRS signal is determined by receive activity. Duplex $=0$ sets the chip for half duplex operation. The default value of Duplex=0. |
| 0 | 7 | Cltest | 0 | When Cltest $=1$, CLSN is asserted in response to TXEN. The default value of Cltest=0. |
| 0 | 6-0 | Reserved | 0 | These bits are reserved for future definition. They are set equal to zero. |

Register Definitions (continued)
Status Register (Read Only) - Address 00001 (Register 1)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0(\mathrm{~T} 4)$ | 1 (TXFD) | 1 (TXHD) | 107 TD | $107 H D$ | 0 | 0 | 0 |


| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Config | Rmtflt | 1 (Auto) | Lnkstat | 0 (Jabdet) | Extend |

The status functions are as follows: information about all the modes of operation supported by the local PHY, the status of auto-negotiation, and if auto-negotiation is supported by the local PHY or not.

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 15 | T4 | 0 | T4=1 indicates the mode is 100 base T4 capable. T4 is set to 0 for RCC611 |
| 1 | 14 | TXFD | 1 | TXFD=1 indicates the mode is capable of full duplex transmission at 100 base TX. TXFD is set to 1 for RCC611 |
| 1 | 13 | TXHD | 1 | TXHD $=1$ indicates the mode is capable of half duplex transmission at 100 base TX. TXHD is set to 1 for RCC611 |
| 1 | 12 | 10TFD | - | 10TFD $=1$ indicates the local PHY has the ability to perform full duplex link transmission and reception using the 10baseT signalling specification. $10 T F D=1$ if the input pin EX10BTFD is equal to 1 . |
| 1 | 11 | 10THD | - | 10THD $=1$ indicates the local PHY has the ability to perform half duplex link transmission and reception using the 100baseTX signalling specification. 10THD $=1$ if the input pin EX10BTHD is equal to 1 . |
| 1 | 10-6 | Reserved | 0 | Bits 10-6 are reserved for future definition. These bits are set to zero. |
| 1 | 5 | Config |  | When Config=1, it indicates that the auto link configuration has been completed and the Registers Reg4, Reg5 and Reg6 are valid. When Config=0, it indicates that the auto link configuration has not been completed. If control register bit 12 (Auto) $=0$, Config is set to zero. |
| 1 | 4 | Rmtift |  | When Rmtflt=1, it indicates that a remote fault condition has been detected. This bit is set to 1 if Reg5 bit 13=1. This bit will remain set until read. |
| 1 | 3 | Auto | 1 | Auto=1 constitutes the ability of RCC611 to perform auto link detection and configuration. It is set to 1 to indicate that the local PHY has the ability to perform auto link detection and configuration. |
| 1 | 2 | Lnkstat |  | Lnkstat=1 indicates that the link is active. SDO going HIGH sets Lnkstat HIGH and SDO going HIGH to LOW causes Lnkstat to go HIGH to LOW. Lnkstat=0 indicates that the link is not valid. The occurance of a link failure condition will cause Lnkstat $=0$ and will remain equal to zero until read. It is set to 1 after read and remains set until the next occurence of SDO going HIGH to LOW. |
| 1 | 1 | Jabdet | 0 | This bit is set to 0 since jabber detect function is not supported. |
| 1 | 0 | Extend | 1 | Extend=1 indicates that the PHY provides extended set of capabilities which may be accessed through the extended register set, Reg2 through Reg6. The Extend bit is set to 1 for RCC611. |

## Register Definitions (continued)

PHY ID Register (Read Only) - Address 00010 (Register 2)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000000000011 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## PHY ID Register (Read Only) - Address 00011 (Register 3)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 110001 |  |  |  |  |  | 000000 (Model) |  |  |  |  |  | 0000 (Model Rev) |  |  |  |

Register 2 and Register 3 provide a 32-bit value which shall constitute a unique identifier for the PHY. Bits $15-0$ of Register 2 and Bits $15-10$ of Register 3 constitute the manufacturer ID (OUI). Bits $9-4$ of Register 3 constitutes the vendor model and is set to zero. Bits 3-0 of Register 3 constitutes the vendor model version and is set to zero.

Link Advertisement Register (Read/Write) - Address 00100 (Register 4)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NP | Ack | RF | $\mathrm{A} 7-\mathrm{AO}$ |  |  |  |  |  |  |  |  |  |  |  |  |

Register 4 provides a 16-bit value used by the auto link configuration process. Bit 0 is the first bit to be transmitted followed by Bit 1, Bit 2-Bit 15.

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 4 | 15 | NP | 0 | Next Page (NP) bit is set to 1 to indicate that this node intends to advertise another Link code word. Otherwise, this bit is set to 0 . This bit is set through the management interface. The default value is 0 . |
| 4 | 14 | Ack | 0 | Acknowledge (ACK) field is used by the auto-negotiation algorithm to indicate that a station has successfully received its link partner's code word. If no next page (Reg4 bit15=0), this bit is set to 1 after the station has successfully received at least 3 consecutive and consistent Fast Link Pulse Bursts. If next page is to be sent as indicated by the NP bit, this bit is set to 1 after the node has successfully received at least 3 consecutive and consistent FLP bursts and read the current Link Code Word. When the ACK bit is set to 1 , the Link Code Word shall be sent 6 times. Initially on powerup, before the auto-negotiation starts, $\mathrm{ACK}=0$. |
| 4 | 13 | RF | 0 | Remote Fault (RF) is set to 1 to indicate to the link partner the presence of a fault. Otherwise, this bit shall be set to 0 . This bit is set to 1 through the management interface. The default value is 0 . |
| 4 | 12-5 | A7-A0 | 0 | A7-A0 indicate the technological ability field. This field is used to indicate the supported technologies for each selector field value. The default value is 0 . The bit assignments for various technologies are as follows: |
| 4 | 4-0 | S4-S0 |  | S4-S0 is the selector field. It indicates the type of message that is being sent. For IEEE802.3, S4-S0=00001. |

## Register Definitions (continued)

## Link Partner Register (Read Only) - Address 00101 (Register 5)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $N P$ | Ack | RF | $\mathrm{A} 7-\mathrm{AO}$ |  |  |  |  |  |  |  |  |  |  |  |  |

Register 5 is the link partner's advertised capability register. The fields are same as those of Register 4. Upon successful completion of the auto-negotiation as indicated by Register 1/Bit 5 set to 1, Register 5 has valid information about the advertised ability of the link partner's PHY.

Expansion Register (Read Only) - Address 00110 (Register 6)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 6 | $15-5$ | Reserved | Bits 5 through 15 of Register 6 are reserved for future expansion. |
| 6 | 4 | PDF | PDF $=1$ indicates a fault has been detected via the Parallel Detection <br> function. Default $=0$. |
| 6 | 3 | LPNP | LPNP indicates that the link partner supports the Next Page function. |
| 6 | 2 | NP Able | NP Able indicates local device is Next Page able. It is set to 1. |
| 6 | 1 | Pg Rcvd | Pg rcvd bit is a status bit and indicates that 3 identical and consecutive link <br> code words have been received. This bit is auto clear on read. |
| 6 | 0 | LP Able | LP Able indicates that the Link Partner is able to participate in the auto- <br> negotiation algorithm. |

## Register Definitions (continued)

Next Page Register (Read/Write) - Address 00111 (Register 7)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $N P$ | Ack | MP | Ack2 | $\mathrm{M} 11 / \mathrm{U} 11-\mathrm{M} 0 / \mathrm{U} 0$ |  |  |  |  |  |  |  |  |  |  |  |

This next page register is a control register used to convey information beyond that of the base page. All the bits except Ack are written through the management interface.

| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 7 | 15 | NP | It is set to 1 to indicate that this node intends to advertise another next page. <br> Otherwise, this bit is set to 0. The default value is 0. |
| 7 | 14 | Ack | Acknowledge (Ack) field is used by the auto-negotiation algorithm to indicate <br> that a station has successfully received the link partner's next page. If no <br> next page (Register 7, Bit 15=0), this bit is set to 1 after the station has <br> successfully received at least 3 consecutive and consistent Fast Link Pulse <br> Bursts. If next page is to be sent as indicated by the NP bit, this bit is set to <br> 1 after the node has successfully received at least 3 consecutive and <br> consistent FLP bursts and read the current Link Code Word. When the ACK <br> bit is set to 1, the Link Code Word shall be sent 6 times. Initially on powerup, <br> before the auto-negotiation starts, Ack=0. |
| 7 | 13 | MP | Message Page (MP). This field is used to differentiate the next page to be <br> message page or the unformatted page. If MP=1, the next page is a <br> message page. If MP=0, the message page is unformatted. Any <br> unformatted page shall be preceded by a message page. |
| 7 | 12 | Ack2 | Acknowledge2 (Ack2). If Ack2=1, the station has the ability to comply with <br> the received next page. If Ack2=0, the station will not comply with the <br> message. |
| 7 | $11-0$ | M11/U11-M0/U0 | This is the 12 bit encoded message or unformatted message depending on <br> MP being 1 or 0 respectively. |

User Control/Status Register (Read/Write) - Address 10000 (Register 16)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  | Rsvd | Reserved |  |  |  |  |  |  |  |  |  | Pwrdn1 |

This register is used for additional control \& status which are user specific. The additional functions are as follows:

| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 16 | $15-12$ | Reserved | Bits 12 through 15 are reserved for future use. |
| 16 | 11 | Reserved | Flow Control Enable. This bit is used to enable flow control signalling <br> mechanism inside the chip. |
| 16 | $10-1$ | Reserved | Flow Control Symbols. This is a user-assigned symbol pair that is used to <br> communicate the flow control information to the other communicating node. <br> Do not write JK code combination (1100010001) into this set of bits. |
| 16 | 0 | Pwrdn1 | In this mode, link signalling is enabled during powerdown. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature Range | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature Range (soldering, 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Positive Power Supply, VCC, ATXVCC, ARXVCC | 0 | 6 | V |
| Voltage applied to any TTL inputs | -1 | 6 | V |
| Voltage applied to any PECL inputs | -1 | 6 | V |
| Voltage applied to any CMOS outputs | -1 | 6 | V |
| Voltage applied to any PECL outputs | -1 | 6 | V |
| Current from any CMOS outputs | -50 | 50 | mA |
| Current from any PECL outputs | -50 | 50 | mA |

## Note:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Ta | Ambient Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive Supply Voltage (DVCC and AVCC) | 4.75 | 5.0 | 5.25 | V |
| RI | PECL Differential Load Resistance (Note 1) | 80 | 100 | 120 | $\Omega$ |

## Note:

1. Differential load resistance of $100 \Omega$ equals $50 \Omega$ to AC ground on each of DOUT, DOUT.

## DC Electrical Characteristics

AVCC, $D V C C=5 \mathrm{~V} \pm 5 \%$, GND=0V, unless otherwise indicated.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Vihc | TTL input Voltage HIGH |  | 2.0 |  | VCC+0.5 | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  | -1 |  | 100 | $\mu \mathrm{A}$ |
| Ci | Input Capacitance |  |  | 4 | 10 | pF |
| Vohp | PECL Output Voltage HIGH | Rdiff $=100 \Omega$, VCC=5V | 3.5 | 3.8 | 4.2 | V |
| Volp | PECL Output Voltage LOW | Rdiff $=100 \Omega$, VCC=5V | 2.6 | 3.0 | 3.4 | V |
| Vop | PECL Output Voltage amplitude | Vohp-Volp, VCC=5V | 0.6 | 0.8 | 1.0 | V |
| Iolp | PECL Output Current HIGH |  |  | 8 |  | mA |
| Receiver Section |  |  |  |  |  |  |
| Vihc | TTL input Voltage HIGH |  | 2.0 |  | +5.5 | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  | -1 |  | 1 | $\mu \mathrm{A}$ |
| Vcm | Com. Mode Range (DIN, $\overline{\text { IIN }}$ ) |  | 2 |  | 5 | V |
| Vdiff | Diff. Input Voltage (DIN, DIN) |  | 0.2 |  | 5.5 | V |
| lip | PECL Input Current |  | -1 |  | 1 | $\mu \mathrm{A}$ |
| Vohc | Output Voltage HIGH |  | 3.5 |  | VCC | V |
| Volc | Output Voltage LOW |  | 0 |  | 0.5 | V |
| Iolc | Output Current LOW |  | 4 |  |  | mA |
| Iohc | Output Current HIGH |  | 4 |  |  | mA |
| ICC | Power Supply Current |  |  | 120 |  | mA |
| PD | Power Dissipation |  |  | 600 |  | mW |

## AC Electrical Characteristics

AVCC, $\operatorname{DVCC}=5 \mathrm{~V} \pm 5 \%$, GND $=0 \mathrm{~V}$, unless otherwise indicated

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Tt1 | TCLK Period |  |  | 40 |  | ns |
| Tch | TCLK Pulse Width HIGH |  | 15 |  |  | ns |
| Tcl | TCLK Pulse Width LOW |  | 15 |  |  | ns |
| tids | DIN0-DIN7,TXEN,TXERR to TCLK $\uparrow$ setup time |  | 4 |  |  | ns |
| tidh | TCLK $\uparrow$ to DINO-3, TXEN,TXERR hold time |  | 4 |  |  | ns |
| tr, tf | DOUT, $\overline{\text { DOUT }}$ rise and fall times | 10\% to 90\% points |  |  | 2 | ns |
| ttj | DOUT, DOUT total pk-pk jitter |  |  |  | 1.4 | ns |
| tdj | DOUT, DOUT pk-pk duty cycle distortion |  |  |  | 500 | ps |
| Receiver Section |  |  |  |  |  |  |
| fcc | Input Data Rate Variation |  |  |  | $\pm 1000$ | ppm |
| D | Input Data Transition Density to Acquire and Maintain Lock |  | 0.1 |  |  | ppm |
| n | Maximum run length of consective 1's or 0's before loss of lock |  | 60 |  |  | bits |
| tacq | Loop Acquisition Time for 10E-12 BER |  |  |  | 1000 | bits |
| tri, tfi | DIN, $\overline{\text { DIN }}$ input rise and fall time |  |  |  | 1 | ns |
| tj | DIN, DIN input peak to peak jitter tolerance |  |  |  | 0.075T | ns |
| tod | RCLK $\downarrow$ to DO0-DO3, RXDV valid |  |  |  | 10 | ns |
| Tr1 | RCLK period |  |  | 40 |  | ns |
| Trh | RCLK pulse width HIGH |  | 0.35Tr1 | 0.4Tr1 | 0.45Tr1 | ns |
| Management Section |  |  |  |  |  |  |
| Tmh | MDC pulse width HIGH |  | 200 |  |  | ns |
| Tml | MDC pulse width LOW |  | 200 |  |  | ns |
| tims | MDIO to MDC $\uparrow$ setup |  | 5 |  |  | ns |
| timh | MDIO to MDC $\uparrow$ hold |  | 5 |  |  | ns |
| tom | MDC $\uparrow$ to MDIO |  |  |  | 15 | ns |

## Note:

1. Test conditions (unless otherwise indicated:) PECL Input rise and fall times $\leq 1 \mathrm{~ns}, \mathrm{RL}=100 \Omega$ (differential), $\mathrm{RL}=50 \Omega$ (singleended). TTL Input rise and fall times $\leq 15 \mathrm{~ns}$. Transition density $\geq 0.1$.

## Tlming Diagrams

CLK



Figure 5. Receiver Timing-New Alignment


Figure 6. Frame Sequence-Transmit


Figure 7. Frame Sequence-Receive

Timing Diagrams (continued)


DOUT, $\overline{\text { DOUT }}$


DOUT, $\overline{\text { DOUT }}$


65-611-11
Figure 8. Transmitter Timing


65-611-12
Figure 9. Receiver Timing

## Applications Discussion



Figure 10. Typical Application

## Advanced Information



## Advanced Information

## Mechanical Dimensions

100 Lead MQFP 14x20mm Package-3.9mm Footprint

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .134 | - | 3.40 |  |
| A1 | .010 | - | .25 | - |  |
| A2 | .100 | .120 | 2.55 | 3.05 |  |
| B | .008 | .015 | .22 | .38 | 3,5 |
| C | .005 | .009 | .13 | .23 | 5 |
| D | .922 | .942 | 23.65 | 24.15 |  |
| D1 | .783 | .791 | 19.90 | 20.10 |  |
| E | .688 | .708 | 17.65 | 18.15 |  |
| E1 | .547 | .555 | 13.90 | 14.10 |  |
| e | .0256 | BSC | .65 BSC |  |  |
| L | .028 | .040 | .73 | 1.03 | 4 |
| N | 100 |  | 100 |  |  |
| ND | 30 |  | 30 |  |  |
| NE | 20 |  | 20 |  |  |
| $\alpha$ | $0^{\circ}$ |  | $7^{\circ}$ | $00^{\circ}$ | $7^{\circ}$ |
| Ccc | - | .005 | - | .12 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Controlling dimension is millimeters.
3. Dimension "B" does not include dambar protrusion. Allowable dambar protrusion shall be .08 mm (.003in.) maximum in excess of the "B" dimension. Dambar cannot be located on the lower radius or the foot.
4. " L " is the length of terminal for soldering to a substrate.
5. "B" \& "C" includes lead finish thickness.


Lead Detail

## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RCC611KR | 100 Lead MQFP |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCC611

## 100BaseTX Transceiver

## Features

- $100 \mathrm{Mbps} / 125 \mathrm{Mbaud}$ data rates
- Low power 0.6 micron CMOS technology
- PLL Clock and data recovery
- Clock synthesizer
- Auto-negotiation
- 4b/5b Encode/Decode
- FDDI TP/PMD scrambling/descrambling
- Management Interface for control/status
- Link Pulse Signalling
- Conforming to MII interface of IEEE 100baseTX Fast Ethernet Standard(P802.3u/D3)
- Low Power Dissipation-600 mW typical
- Single power supply: +5 V
- PECL compatible serial data inputs/outputs
- Support for external 10 Mbps PHY
- 100 pin PQFP ( $20 \mathrm{~mm} \times 14 \mathrm{~mm} \times 2.7 \mathrm{~mm}$ )


## Applications

- Fast Ethernet Adapter/hub/switch
- FDDI Adapter/hub
- High Speed Point to Point Links
- Bus Extenders
- Multimedia
- High Resolution Graphic Displays
- Fast Ethernet test equipment
- FDDI Test Equipment


## Description

The RCC611 is a monolithic 125 Megabaud CMOS transceiver chip. It integrates a complete phase-locked loop clock and data recovery, a phase locked loop clock synthesizer, a 5:1 Serializer, a 1:5 Deserializer, 4B/5B Encoder, 5B/4B Decoder, auto-negotiation and a management interface for link control and status. It also includes scrambler, descrambler for twisted pair copper applications in compliance with FDDI TP-PMD specifications. In conjunction with RCC613 twisted pair transceiver, the chipset can be used for driving with category 5 unshielded twisted pair cable and Type 1 shielded twisted pair cable. The chip also can be used to directly interface to fiber optic transceiver for FDDI and 100base-FX applications. The chip meets the physical layer interface requirements of the 100 Base-X Fast Ethernet and FDDI standards. The RCC611 chip operates with a single, +5 V power supply.

## Block Diagram



Rev. 0.5.3
ADVANCED INFORMATION data sheets provide specification for products not yet complete or characterized. They provide design target information for customer planning purposes.

## Functional Description

## Transmitter Section

The RCC611 transmitter section includes a phase locked loop synthesizer, 4B/5B encoder, scrambler and 5:1 serializer.

The RCC611 accepts a CMOS data nibble (DI0-DI3) and a control bit, TXEN. The data gets strobed on the positive transition of TCLK. The transmitter encodes the data, DI0-DI3 using $4 \mathrm{~b} / 5 \mathrm{~b}$ coding (see Table 1 ). TXEN is used to denote the transmitter input being active or not. Whenever TXEN $=0$, IDLE symbol (11111) is encoded and transmitted. When TXEN transitions from 1 to 0 , TR byte is sent before transmitting IDLE symbols. The order of transmission of the 4b/5b encoded output (E4..0)is that the most significant bit of the encoded symbol, E4 is transmitted first followed by E3,E2,E1 and E0.

When 4B5BDIS is HIGH, the $4 \mathrm{~b} / 5 \mathrm{~b}$ encoder is bypassed. Under that case, TXEN is used as the fifth bit (DI4) of the encoded symbol. The order of transmission of the input when 4B5BDIS is HIGH is DI4 followed by DI3, DI2, DI1 and DIO.

The clock generator consists of a frequency multiplying Phase Locked Loop (PLL). The multiplying ratio is 5. The serial output goes through Non-Return-to-Zero (NRZ) to Non-Return-to-Zero Invert on Ones (NRZI) conversion. The NRZ to NRZI converter takes in the serial NRZ stream and puts out a transition for every 1 in the input stream. For zeros, there will be no transition. This will ensure that there is clocking information even when there is a long stream of 1s. The differential NRZI output is enabled to the output pins DOUT, $\overline{\text { DOUT. The serial Data Stream (DOUT/ } \overline{\text { DOUT }} \text { ) is }}$ transmitted at PECL levels (positive shifted ECL levels, Vth $=+3.7 \mathrm{~V}$ ). The input clock reference for the PLL Clock Generator, TCLK, typically comes from the CMOS protocol layer IC. TXERR=1 is used to force HALT symbol (00100) on the transmit output.

When SCRMEN is HIGH, the encoded symbol is scrambled as per FDDI's TP-PMD standard. The scrambler used is a stream cipher scrambler. The scrambler polynomial is $1+x^{9}+x^{11}$.

## Descrambler Initialization

The descrambler initialization timing is shown in the accompanying diagram. On powerup, TXEN=0. RCC611 under that case, if SCRMEN=1, automatically initializes the downstream descrambler by forcing IDLE symbols (11111) which gets scrambled and driven to the medium. Transmitting IDLE continues until TXEN=1.


Figure 1.
The transmitter has the provision to loopback its output to the receiver input, when ILSEL=1. Under that case, a continuous logic LOW state is sent through the DOUT, $\overline{\text { DOUT }}$ pins.

There is also one more level of loopback provided through the external RCC613 chip. When control register Reg0 bit 14 is HIGH, LOOP output pin is HIGH and the the serial output, DOUT, $\overline{\text { DOUT }}$ goes through the RCC613 TXIP, TXIN inputs and loops back through the RXOP, RXON outputs back to the DIN, $\overline{\text { DIN }}$ of RCC611.

Table 1. 4B/5B Encoding

| Symbol | TXEN | DI3-DIO | Encoded Output (E4-EO) |
| :---: | :---: | :---: | :---: |
| 0 | 1 | 0000 | 11110 |
| 1 | 1 | 0001 | 01001 |
| 2 | 1 | 0010 | 10100 |
| 3 | 1 | 0011 | 10101 |
| 4 | 1 | 0100 | 01010 |
| 5 | 1 | 0101 | 01011 |
| 6 | 1 | 0110 | 01110 |
| 7 | 1 | 0111 | 01111 |
| 8 | 1 | 1000 | 10010 |
| 9 | 1 | 1001 | 10011 |
| A | 1 | 1010 | 10110 |
| B | 1 | 1011 | 10111 |
| C | 1 | 1100 | 11010 |
| D | 1 | 1101 | 11011 |
| E | 1 | 1110 | 11100 |
| F | 1 | 1111 | 11101 |
| T | 0 | xxxx | 01101 |
| R | 0 | xxxx | 00111 |
| J | 1 | xxxx | 11000 |
| K | 1 | xxxx | 10001 |

Table 1. 4B/5B Encoding (continued)

| Symbol | TXEN | DI3-DIO | Encoded <br> Output (E4-E0) |
| :--- | :--- | :--- | :--- |
| I (IDLE) | 0 | $x x x x$ | 11111 |
| H (HALT) | 1 | $x x x x$ | 00100 |

Note:

1. All the symbols are encoded as per the state diagram provided in Chapter 28 of IEEE802.3.

Table 2. 5B/4B Decoding

| Symbol | Encoded Output | DO3-0 | ERROR |
| :---: | :---: | :---: | :---: |
| 0 | 11110 | 0000 | 0 |
| 1 | 01001 | 0001 | 0 |
| 2 | 10100 | 0010 | 0 |
| 3 | 10101 | 0011 | 0 |
| 4 | 01010 | 0100 | 0 |
| 5 | 01011 | 0101 | 0 |
| 6 | 01110 | 0110 | 0 |
| 7 | 01111 | 0111 | 0 |
| 8 | 10010 | 1000 | 0 |
| 9 | 10011 | 1001 | 0 |
| A | 10110 | 1010 | 0 |
| B | 10111 | 1011 | 0 |
| C | 11010 | 1100 | 0 |
| D | 11011 | 1101 | 0 |
| E | 11100 | 1110 | 0 |
| F | 11101 | 1111 | 0 |
| T | 01101 | xxxx | 0 |
| R | 00111 | xxxx | 0 |
| J | 11000 | xxxx | 0 |
| K | 10001 | xxxx | 0 |
| I | 11111 | xxxx | 0 |
| H | 00100 | xxxx | 1 |
| V | 00000 | xxxx | 1 |
| V | 00001 | xxxx | 1 |
| V | 00010 | xxxx | 1 |
| V | 00011 | xxxx | 1 |
| V | 00101 | xxxx | 1 |
| V | 00110 | xxxx | 1 |
| V | 01000 | xxxx | 1 |
| V | 01100 | xxxx | 1 |

Table 2. 5B/4B Decoding (continued)

| Symbol | Encoded Output | DO3-0 | ERROR |
| :--- | :--- | :--- | :--- |
| V | 10000 | $x x x x$ | 1 |
| V | 11011 | xxxx | 1 |

Note:

1. All the symbols are decoded as per the state diagram provided in Chapter 28 of IEEE802.3.

## Receiver Section

The RCC611 Receiver section includes a 2 to 1 multiplexer, a complete phase-locked loop clock and data recovery, and decoder. For twisted pair cable applications, the descrambler function is enabled when SCRMEN pin is HIGH.

The 2 to 1 Mux is used to choose between the differential PECL receive input data (DIN, $\overline{\text { DIN }}$ ) or the transmit output for enabling to the clock and data recovery circuit. The choice of the inputs is made by the ILSEL pin. If ILSEL is HIGH, the transmit output is looped back to the input of the receiver. If ILSEL is LOW, the receive input is chosen.

The RCC611 recovers the clock and regenerates the encoded serial data. There is a PECL to CMOS converter for the SDI signal detect PECL input signal. If SDI goes LOW to HIGH, the SDO output goes HIGH after a minimum of 330 microseconds of continuous IDLE symbols to allow for the clock and data recovery and descrambler to synchronize.

The recovered encoded data is then converted to 5 parallel data lines via 1:5 De-Serializer.

The RCC611 contains a byte alignment circuitry. When the JK symbols are detected in the serial stream, the chip will automatically resynchronize the demultiplexer to byte align with the JK.

The data is then decoded into an 4-bit symbol via the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoder as per the $5 \mathrm{~b} / 4 \mathrm{~b}$ Decoding table. The received data is checked during the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoding and violations are flagged by bringing the Error Flag (ERROR) to a level HIGH. The $5 \mathrm{~b} / 4 \mathrm{~b}$ decoder is bypassed for FDDI.

The output from the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoder comes out as 4 bits of data, DO0-DO3 and one control bit output, RXDV. When 4B5BDIS is HIGH, the $5 \mathrm{~b} / 4 \mathrm{~b}$ decoder is bypassed and the output come out as DO0-DO4 where DO4 replaces the RXDV signal.

The demultiplexed data goes through a descrambler if SCRMEN $=1$. The descrambler descrambles the data as per the polynomial discussed in the transmit section.

CLSN signal is flagged if the chip is transmitting and receiving data as per the IEEE802.3 transmit and receive state diagram in Chapter 24. CRS is flagged if either the chip is transmitting data or receiving data as per the IEEE802.3 transmit and receive state diagram in Chapter 24. Both CLSN and CRS are asynchronous signals.

## Pin Assignments



65-611-03

| Pin | Name | Pin | Name | Pin | Name | Pin | Name |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | DGND | 26 | DVOC | 51 | LPEN | 76 | DVOC |
| 2 | DGND | 27 | RESET | 52 | RXBN | 77 | NC |
| 3 | DVCC | 28 | LEDT | 53 | DGND | 78 | NC |
| 4 | DVCC | 29 | ISOLATE | 54 | DGND | 79 | NC |
| 5 | NC | 30 | LEDR | 55 | DO3 | 80 | NC |
| 6 | AGND | 31 | LEDL | 56 | DOR | 81 | DIN |
| 7 | DGND | 32 | DVCC | 57 | DO1 | 82 | $\overline{\text { DIN }}$ |
| 8 | 4B5BDIS | 33 | DGND | 58 | DO0 | 83 | NC |
| 9 | DI0 | 34 | A0 | 59 | DVCC | 84 | SDI |
| 10 | DI1 | 35 | A1 | 60 | DVCC | 85 | DGND |
| 11 | DI2 | 36 | A2 | 61 | RXDV/DO4 | 86 | AGND |
| 12 | DI3 | 37 | A3 | 62 | ERROR | 87 | RXAVCC |
| 13 | TXENDI4 | 38 | DGND | 63 | DGND | 88 | AGND |
| 14 | TXERR | 39 | DGND | 64 | RCLK | 89 | RXAVCC |
| 15 | DGND | 40 | 10BTFD | 65 | SDO | 90 | TXAVOC |
| 16 | TCLK | 41 | $10 B T H D$ | 66 | AGND | 91 | AGND |
| 17 | DVCC | 42 | EX10BTHD | 67 | DGND | 92 | DGND |
| 18 | REPEATER | 43 | EX10BTFD | 68 | DVCC | 93 | DVOC |
| 19 | SCRMEN | 44 | CLSN | 69 | DGND | 94 | TXAVOC |
| 20 | MDC | 45 | CRS | 70 | DGND | 95 | TXAVOC |
| 21 | MDIO | 46 | $\overline{100 B T F D ~}$ | 71 | DVCC | 96 | AGND |
| 22 | LOOP | 47 | TLP | 72 | DVCC | 97 | AGND |
| 23 | NC | 48 | DVCC | 73 | DGND | 98 | ILSE |
| 24 | NC | 49 | DVCC | 74 | DGND | 99 | $\overline{\text { DOUT }}$ |
| 25 | DGND | 50 | NWAYDIS | 75 | DVOC | 100 | DOU |

## Pin Descriptions

| Pin Name | Pin Number | Type | Description |
| :--- | :---: | :---: | :--- |
| 10BTFD | 40 | CMOS <br> O/P | 10BaseT Full Duplex.10BTFD is used to enable or disable a <br> local 10BaseT Full duplex device. |
| 10BTHD | 41 | CMOS <br> O/P | 10BaseT Half Duplex. 10BTHD is used to enable or disable a <br> local 10BaseT half duplex physical layer device. |
| 4B5BDIS | 8 | TTL I/P | 4b/5b disable. This pin is used to disable the 4b/5b encoder and <br> 5b/4b decoder. |
| A0-A3 | $34-37$ | TTL I/P | Address 0-3. A0-A3 pins are used to denote the physical <br> address of the chip for writing or reading of the internal control/ <br> status registers. During reset, if the PHY address are all zeroes <br> (0000) then the MII interface will be tri-stated. |
| AGND | $6,66,86,88$, <br> $91,96,97$ | CMOS O/P | Chip ground for Analog circuitry. AGND pins should be <br> connected to the printed circuit board's ground plane at the pins. |
| CLSN | 44 | Collision. This output is HGH if the chip is receiving data and at <br> the same time it it transmitting packet data. It is an asynchronous <br> output. CLSN is LOW during Full duplex mode of operation. |  |
| CRS | 45 | CMOS O/P | Carrier Sense. This output is HIGH if the chip is either receiving <br> data or transmitting packet data. It is an asynchronous output. <br> CRS is determined by receive activity during Full duplex mode. |
| DGND | $1,2,7,15,25$, <br> $33,38,39,53$, <br> $54,63,67,69$, <br> $70,73,74,85$, <br> 92 |  | Chip ground for digital circuitry. DGND should be connected to <br> the printed circuit board's ground plane at the pins. |

Pin Descriptions (continued)

| Pin Name | Pin Number | Type | Description |
| :---: | :---: | :---: | :---: |
| DIN, DIN | 81, 82 | PECL I/P | Receiver differential input data. |
| DO0-DO3 | 58-55 | CMOS O/P | Receiver output data. |
| $\frac{\text { DOUT, }}{\text { DOUT }}$ | 100, 99 | PECL O/P | Transmit differential output data. |
| DVCC | $\begin{aligned} & 3,4,17,26, \\ & 32,48,49,59, \\ & 60,68,71,72, \\ & 75,76,93 \end{aligned}$ |  | Positive supply for Digital circuitry. The nominal value is 5 V $\pm 5 \%$. VCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| DI0-DI3 | 9-12 | TTL I/P | Transmitter Input data. |
| ERROR | 62 | CMOS O/P | Error Flag. ERROR goes HIGH to flag 5B/4B decoding violations. It also indicates transition to idle condition from active without end of frame delimiters. |
| $\overline{\text { 100BTFD }}$ | 46 | CMOS O/P | 100BaseT Full Duplex. $\overline{100 \mathrm{BTFD}}$ when low is used to activate a LED and indicates that the RCC611 is operating in the 100BaseT Full Duplex mode. |
| EX10BTFD | 43 | TTL I/P | 10BaseT Full Duplex. When EX10BTFD is high, it indicates that there is available an external 10BaseT Physical layer device capable of full duplex operation. This input goes directly to Reg1 bit12. |
| EX10BTHD | 42 | TTL I/P | 10BaseT Half Duplex. When EX10BTHD is high, it indicates that there is available an external 10BT physical layer device with half duplex capability. This input goes directly to Reg1 bit11. |
| ISOLATE | 29 | CMOS O/P | Isolate. ISOLATE is used to indicate that the chip is in the isolate mode. When activated (low), all the MII interfaces will be tristated. Software can be used to override the the ISOLATE bit (Reg0 bit10). Note that the polarity of ISOLATE and Reg0 bit10 are the opposite to each other. See page 10 for more details. |
| LEDL | 31 | CMOS O/P | LED Link OK. It is used as an active LOW output to indicate that the link is OK as indicated by the FLG signal from the arbitration state machine. |
| LEDR | 30 | CMOS O/P | LED Receive. It is used as an active LOW output to indicate that the receive is active. It will be LOW if CRS=1. |
| LEDT | 28 | CMOS O/P | LED Transmit. It is used as an active LOW output to indicate that the transmit is active. It will be LOW if TXEN=1. |
| LOOP | 22 | CMOS O/P | Loop. LOOP is used to enable the loopback input of RCC613 chip. LOOP is active if the control register Reg0 bit 14 is HIGH . |
| LPEN | 51 | CMOS O/P | Link Pulse Enable. It provides an enable signal to the RCC613 for the transmit link pulse. |
| ILSEL | 98 | TTL I/P | Loop Select. ILSEL is used for differential loopback for "onboard" diagnostic of the device. When ILSEL is HIGH, the receiver accepts the serial output data from the transmitter section. Connect to GND or leave open when not used. |
| MDIO | 21 | $\begin{aligned} & \text { TTL/CMOS I/ } \\ & 0 \end{aligned}$ | Management Data Input/Output. MDIO is a bidirectional signal between RCC611 and the station management entity. It is used to transfer control and status information. All the read and write transactions are done synchronously with MDC. |
| MDC | 20 | TTL I/P | Management Data Clock. MDC is sourced by the station management entity to RCC611 as a timing reference for transfer of information on MDIO signal. MDC is an aperiodic signal whose minimum high and low times are 200 ns . |

Pin Descriptions (continued)

| Pin Name | Pin Number | Type | Description |
| :---: | :---: | :---: | :---: |
| NWAYDIS | 50 | TTL I/P | Nway Disable. When NWAYDIS is high, the auto-negotiation state machines are disabled and AUTO bit (Reg0 bit12) is set to 0. Software can be used to override the AUTO bit. see page 10 for more details. For manual setting, see Table 3. |
| RCLK | 64 | CMOS O/P | Receive Clock. It is the recovered byte clock derived from the byte alignment circuitry. It provides timing to DO0-DO3, RXDV and ERROR. |
| REPEATER | 18 | TTL I/P | Repeater/Node Mode. When in the Repeater (high) mode as in the Full Duplex mode, CRS output is asserted due to activity from the receiver only. When in the Node (low) mode and not Full Duplex mode, CRS is asserted due to either receive or transmit activity. |
| RESET | 27 | TTL I/P | Reset. RESET is an asynchronous input which when LOW is used to reset the state machines inside the chip. RESET needs to be LOW for at least one byte clock. |
| RXEN | 52 | TTL I/P | Receive Enable. When activated (high), it enables the outputs D0-D3, CRS, ERROR, RXDV, CLSN and RCLK. When low these outputs are tri-stated. |
| RXAVCC | 87,89 |  | Positive Supply for Receive Analog Circuitry. The nominal value is $5 \mathrm{~V} \pm 5 \%$. RXAVCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| RXDV/DO4 | 61 | CMOS O/P | Receive Data Valid. RXDV when HIGH indicates the receive output data being active. When 4B5BDIS is HIGH, this pin is used as DO4, the fifth data output. |
| SCRMEN | 19 | TTL I/P | Scrambler Enable. Scrmen when HIGH is used to enable the scrambler and descrambler. |
| SDI | 84 | PECL I/P | Signal Detect Input. It is converted to CMOS output level through a PECL to CMOS converter. |
| SDO | 65 | CMOS O/P | Signal Detect Output. SDO is the output from the PECL to CMOS converter for the signal detect signal. The signal is asserted 330 microseconds after SDIN goes HIGH. SDO output is made synchronous to RCLK and has the same timing as the DO0-3. |
| TCLK | 16 | TTL I/P | Transmit Clock. TCLK is the 25 MHz input reference for the internal high speed bit clock generator. It provides the timing for the input data, DIO..DI3, TXEN and TXERR. |
| TLP | 47 | CMOS O/P | Transmit Link Pulse. TLP is HIGH when a link pulse needs to be transmitted. |
| TXAVCC | 90, 94, 95 |  | Positive supply for Transmit Analog circuity. The nominal value is $5 \mathrm{~V} \pm 5 \%$. TXAVCC should be bypassed to the ground plane with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| TXEN/DI4 | 13 | TTL I/P | Transmit Enable . WhenTXEN is HIGH, it indicates that the input data is active. When 4B5BDIS is HIGH, this pin is used as DI4, the fifth data input. |
| TXERR | 14 | TLL I/P | Transmit Error. TXERR is used to transmit VIOLATION symbols (00100) on the transmit output. |

Management Interface


## Register Description

The management interface provides a simple, two wire, serial inteface (MDIO, MDC) to connect the station management entity to the PHY for control and status gathering. MDC is sourced by the station management entity to the PHY as a timing reference for transfer of information on the MDIO signal. MDC is an aperiodic signal with a minimum high and low times of 200 ns . MDIO is a bidirectional signal between PHY and the station management entity. Control information is driven by the station management entity
synchronously to MDC and sampled synchronously by PHY. Status information is driven synchronously by PHY and sampled synchronously by the station management. As shown in the figure, there are a total of 9 sixteen bit registers: Reg0, Reg1, through Reg7 and Reg16. Their functions are detailed in the register definitions section. The default values for the registers where applicable are shown in parenthesis. All the status and control transistions occur synchronous to the local clock, TCLK.

|  | Idle | SOF | OpCd | PHY Addr | Reg Addr | Fill | Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read: | Idle | 01 | 10 | AAAAA | RRRRR | Zo | DDDDDDDDDDDDDDDD |
| Write: | Idle | 01 | 01 | AAAAA | RRRRR | 10 | DDDDDDDDDDDDDDDD |

## Management Frame Structure

The management frame structure is as shown in the figure. In between the frames is an Idle condition. The Idle condition on the two wire interface is a logic one through the internal pullup resistor. The open drain driver for MDIO will be disabled. Prior to initiating any transaction, the station management entity will send a sequence of 32 contiguous logic one bits on MDIO with 32 corresponding cycles on MDC to provide the chip with a pattern that it can use to establish synchronization.

The frame begins with an SOF field. SOF is indicated by a 01 pattern. The next field is Opcode. The Opcode for a read transaction is 10 and for a write transaction is 01 . Next to Opcode is the PHY Address field. The PHY address is 5 bits. The first bit is the most significant bit of the PHY address. The chip will recognize 00000 as its own address. The next field is the register address. The register address is 5 bits. The register accessed at register address zero (00000) is the Register $0(\operatorname{Reg} 0)$ and so on.

Next to the Register address is the Turnaround field. An idle bit time during which no device actively drives the MDIO signal is inserted between the Register address field and the Data field of the frame during a Read transaction in order to avoid contention. During a Read transaction, the chip will drive a zero bit onto MDIO for the bit time following the idle bit and preceding the Data field. During a write transaction, the station management entity will fill this idle time with a one bit followed by a zero bit. The data field is 16 bits. The first data bit transmitted and received is the MSB of the data payload.

## Auto-Negotiation Signalling

The chip has the provision to advertise its mode of operation to the remote end of a link segment and detect corresponding operational modes that the other device may be advertising. The auto-negotiation algorithm is performed out of band using a modified 10 baseT link integrity pulse sequence. The algorithm allows the devices at both ends of a link segment to request and acknowledge use of the commom modes of operation that both devices share and to reject the use of operational modes that are not shared by both devices. When more than one common mode exists between the two devices, a mechanism is provided to allow the devices to resolve to a single mode of operation using a predetermined priority resolution table.

The information is encapsulated within a burst of closely separated link integrity test pulses that meet 10baseT transmitter waveform for Link test pulses. This burst of pulses is referred to as a Fast Link Pulse (FLP) burst. The chip issues FLP bursts at powerup. The burst consists of alternating clock/data sequence.

To maintain interoperability with existing 10baseT devices, the alogrithm also supports the transmission of 10baseT compliant link integrity test pulses. 10baseT pulse is referred to as the Normal Link Pulse (NLP). A device which fails to respond to the FLP sequence and returns only the NLP indication is treated as a 10baseT compatible device.

## Transmit Function

The FLP burst shall contain the Link Code Word (Reg4). FLP bursts consists of 33 pulse positions. The 17 odd numbered pulse positions are always present and represent clock information. The 16 even numbered positions represent data information. A link pulse present in an even numbered position represents a logic one and a link pulse absent from an even numbered pulse position represents a logic zero. The first pulse is a clock pulse. Clock pulses are evenly spaced apart by $125 \pm 30$ microseconds. The data ONE pulse occurs $62.5 \pm 15$ microseconds after the clock pulse. The first bit in consecutive FLP bursts shall occur at $16 \pm 8 \mathrm{msec}$ interval. The pulses are sent through the TLP pin. A link pulse enable signal, LPEN, is also provided for convenience.

## Receive Function

The receive function detects NLP sequence. In addition, the receive function shall detect FLP bursts and decode the information contained.

## Arbitration Function

Arbitration function ensures proper sequencing of the autonegotiation algorithm through the transmit and receive function. The arbitration function enables the transmit function to advertise abilities and upon consistent and consecutive reception of the received link code word, advertises acknowledgement. Upon reception of 4 to 6 link code words with acknowledge bit set, the arbitration function determines the highest common denominator using the priority resolution table.

If SDO goes active before autonegotiation is complete, a test window timer will be started and at the expiration of the timer, the arbitration function shall indicate that a valid link has been established.

Table 3. Manual Setting for Non-Auto-Negotiation

| Function | AUTO Bit (Reg0 Bit12) | Speed Bit (Reg0 Bit13) | Duplex Bit (Reg0 Bit8) |
| :--- | :---: | :---: | :---: |
| Auto-negotiation | 1 | $X$ | $X$ |
| 100BaseT Full Duplex | 0 | 1 | 1 |
| 100BaseT Half Duplex | 0 | 1 | 0 |
| 10BaseT Full Duplex | 0 | 0 | 1 |
| 10BaseT Half Duplex | 0 | 0 | 0 |



Figure 2. Management Interface Timing during Write to Registers


Figure 3. Management Interface Timing during Read from Registers


Figure 4.

## Register Definitions

Control Register (Read/Write) - Address 00000 (Register 0)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset | Loop | Speed | Auto | Pwrdn | Isolate | Reconfig | Duplex |


| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cltest | Reserved |  |  |  |  |  |  |

All of the control register bits (0 through 15) are read/write.
The functions within the Reg0 are as follows: speed, full/half duplex, Isolate, Automatic speed selection, Loopback, Collision test. The individual bit descriptions and the default values are as follows:

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 15 | Reset | O | Reset $=1$ resets the PHY, i.e. all the control and status registers are reset to their default states. This function is self-clearing. The default value is zero. Writes to other bits of control register has no effect until the reset process is completed. |
| 0 | 14 | Loop | 0 | Loop=1. This bit is used to enable the LOOP output pin HIGH and thereby enable the local loopback of the RCC611 through the RCC613. The default value is zero. |
| 0 | 13 | Speed | 1 | This bit is used to manually set the speed of operation. Speed=1 denotes 100 Mbps mode of operation. Speed=0 denotes 10 Mbps mode of operation. This bit is used to manually set the speed of operation. This bit is effective only if Auto (Reg0, bit 12) $=0$ (ie. manual speed selection). The default value is one. If bit12 (Auto) of Reg $0=0$, and Speed $=0,10 \mathrm{Mbps}$ operation is enabled and determined by Reg 1 bit 12 and bit 11. If bit12 (Auto) of Reg $0=0$ and Speed=1, 100 Mbps operation is enabled. |
| 0 | 12 | Auto | 1 | Auto=1 denotes automatic speed selection. Auto=0 denotes manual speed selection. Auto speed selection enables PHY's auto selection algorithm. The default value $=1$. |
| 0 | 11 | Pwrdn | 0 | Pwrdn=1 shuts off the power to the chip except the portions involving the management transactions. The default value $=0$. Both Pwrdn \& Pwrdn1 cannot be HIGH at the same time. If so, there will not be any power down. |
| 0 | 10 | Isolate | 0 | The chip isolates its data path from the parallel (MII) interface when Isolate $=1$. When Isolate $=1$, the chip will tristate the CMOS outputs: RXCLK, RXDV, ERROR, RXD3..RXDO, CLSN, \& CRS. Also, the TTL inputs (DIO..DI3, TXEN, TXERR, TCLK) are ignored. The default value=0. If $A(3 . .0)=0000$, the default value $=1$. This bit is brought out as ISOLATE pin. This can be used to enable or disable an external additional PHY connected to the same controller. |
| 0 | 9 | Reconfig | 0 | Autolink configuration process will be initiated when Reconfig=1. This bit is self-clearing. |
| 0 | 8 | Duplex | 0 | When auto-configuration is disabled (Auto=0), Duplex=1 sets the chip for full duplex operation. In this mode, CRS signal is determined by receive activity. Duplex=0 sets the chip for half duplex operation. The default value of Duplex=0. |
| 0 | 7 | Cltest | 0 | When Cltest $=1$, CLSN is asserted in response to TXEN. The default value of Cltest=0. |
| 0 | 6-0 | Reserved | 0 | These bits are reserved for future definition. They are set equal to zero. |

Register Definitions (continued)
Status Register (Read Only) - Address 00001 (Register 1)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0(\mathrm{~T} 4)$ | 1 (TXFD) | 1 (TXHD) | 107 TD | $107 H D$ | 0 | 0 | 0 |


| $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Config | Rmtflt | 1 (Auto) | Lnkstat | 0 (Jabdet) | Extend |

The status functions are as follows: information about all the modes of operation supported by the local PHY, the status of auto-negotiation, and if auto-negotiation is supported by the local PHY or not.

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 15 | T4 | 0 | T4=1 indicates the mode is 100 base T4 capable. T4 is set to 0 for RCC611 |
| 1 | 14 | TXFD | 1 | TXFD=1 indicates the mode is capable of full duplex transmission at 100 base TX. TXFD is set to 1 for RCC611 |
| 1 | 13 | TXHD | 1 | TXHD $=1$ indicates the mode is capable of half duplex transmission at 100 base TX. TXHD is set to 1 for RCC611 |
| 1 | 12 | 10TFD | - | 10TFD $=1$ indicates the local PHY has the ability to perform full duplex link transmission and reception using the 10baseT signalling specification. $10 T F D=1$ if the input pin EX10BTFD is equal to 1 . |
| 1 | 11 | 10THD | - | 10THD $=1$ indicates the local PHY has the ability to perform half duplex link transmission and reception using the 100baseTX signalling specification. 10THD $=1$ if the input pin EX10BTHD is equal to 1 . |
| 1 | 10-6 | Reserved | 0 | Bits 10-6 are reserved for future definition. These bits are set to zero. |
| 1 | 5 | Config |  | When Config=1, it indicates that the auto link configuration has been completed and the Registers Reg4, Reg5 and Reg6 are valid. When Config=0, it indicates that the auto link configuration has not been completed. If control register bit 12 (Auto) $=0$, Config is set to zero. |
| 1 | 4 | Rmtift |  | When Rmtflt=1, it indicates that a remote fault condition has been detected. This bit is set to 1 if Reg5 bit 13=1. This bit will remain set until read. |
| 1 | 3 | Auto | 1 | Auto=1 constitutes the ability of RCC611 to perform auto link detection and configuration. It is set to 1 to indicate that the local PHY has the ability to perform auto link detection and configuration. |
| 1 | 2 | Lnkstat |  | Lnkstat=1 indicates that the link is active. SDO going HIGH sets Lnkstat HIGH and SDO going HIGH to LOW causes Lnkstat to go HIGH to LOW. Lnkstat=0 indicates that the link is not valid. The occurance of a link failure condition will cause Lnkstat $=0$ and will remain equal to zero until read. It is set to 1 after read and remains set until the next occurence of SDO going HIGH to LOW. |
| 1 | 1 | Jabdet | 0 | This bit is set to 0 since jabber detect function is not supported. |
| 1 | 0 | Extend | 1 | Extend=1 indicates that the PHY provides extended set of capabilities which may be accessed through the extended register set, Reg2 through Reg6. The Extend bit is set to 1 for RCC611. |

## Register Definitions (continued)

PHY ID Register (Read Only) - Address 00010 (Register 2)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000000000011 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## PHY ID Register (Read Only) - Address 00011 (Register 3)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 110001 |  |  |  |  |  | 000000 (Model) |  |  |  |  |  | 0000 (Model Rev) |  |  |  |

Register 2 and Register 3 provide a 32-bit value which shall constitute a unique identifier for the PHY. Bits $15-0$ of Register 2 and Bits $15-10$ of Register 3 constitute the manufacturer ID (OUI). Bits $9-4$ of Register 3 constitutes the vendor model and is set to zero. Bits 3-0 of Register 3 constitutes the vendor model version and is set to zero.

Link Advertisement Register (Read/Write) - Address 00100 (Register 4)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NP | Ack | RF | $\mathrm{A} 7-\mathrm{AO}$ |  |  |  |  |  |  |  |  |  |  |  |  |

Register 4 provides a 16-bit value used by the auto link configuration process. Bit 0 is the first bit to be transmitted followed by Bit 1, Bit 2-Bit 15.

| Reg | Bit | Name | Default | Description |
| :---: | :---: | :---: | :---: | :---: |
| 4 | 15 | NP | 0 | Next Page (NP) bit is set to 1 to indicate that this node intends to advertise another Link code word. Otherwise, this bit is set to 0 . This bit is set through the management interface. The default value is 0 . |
| 4 | 14 | Ack | 0 | Acknowledge (ACK) field is used by the auto-negotiation algorithm to indicate that a station has successfully received its link partner's code word. If no next page (Reg4 bit15=0), this bit is set to 1 after the station has successfully received at least 3 consecutive and consistent Fast Link Pulse Bursts. If next page is to be sent as indicated by the NP bit, this bit is set to 1 after the node has successfully received at least 3 consecutive and consistent FLP bursts and read the current Link Code Word. When the ACK bit is set to 1 , the Link Code Word shall be sent 6 times. Initially on powerup, before the auto-negotiation starts, $\mathrm{ACK}=0$. |
| 4 | 13 | RF | 0 | Remote Fault (RF) is set to 1 to indicate to the link partner the presence of a fault. Otherwise, this bit shall be set to 0 . This bit is set to 1 through the management interface. The default value is 0 . |
| 4 | 12-5 | A7-A0 | 0 | A7-A0 indicate the technological ability field. This field is used to indicate the supported technologies for each selector field value. The default value is 0 . The bit assignments for various technologies are as follows: |
| 4 | 4-0 | S4-S0 |  | S4-S0 is the selector field. It indicates the type of message that is being sent. For IEEE802.3, S4-S0=00001. |

## Register Definitions (continued)

## Link Partner Register (Read Only) - Address 00101 (Register 5)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $N P$ | Ack | RF | $\mathrm{A} 7-\mathrm{AO}$ |  |  |  |  |  |  |  |  |  |  |  |  |

Register 5 is the link partner's advertised capability register. The fields are same as those of Register 4. Upon successful completion of the auto-negotiation as indicated by Register 1/Bit 5 set to 1, Register 5 has valid information about the advertised ability of the link partner's PHY.

Expansion Register (Read Only) - Address 00110 (Register 6)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 6 | $15-5$ | Reserved | Bits 5 through 15 of Register 6 are reserved for future expansion. |
| 6 | 4 | PDF | PDF $=1$ indicates a fault has been detected via the Parallel Detection <br> function. Default $=0$. |
| 6 | 3 | LPNP | LPNP indicates that the link partner supports the Next Page function. |
| 6 | 2 | NP Able | NP Able indicates local device is Next Page able. It is set to 1. |
| 6 | 1 | Pg Rcvd | Pg rcvd bit is a status bit and indicates that 3 identical and consecutive link <br> code words have been received. This bit is auto clear on read. |
| 6 | 0 | LP Able | LP Able indicates that the Link Partner is able to participate in the auto- <br> negotiation algorithm. |

## Register Definitions (continued)

Next Page Register (Read/Write) - Address 00111 (Register 7)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $N P$ | Ack | MP | Ack2 | $\mathrm{M} 11 / \mathrm{U} 11-\mathrm{M} 0 / \mathrm{U} 0$ |  |  |  |  |  |  |  |  |  |  |  |

This next page register is a control register used to convey information beyond that of the base page. All the bits except Ack are written through the management interface.

| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 7 | 15 | NP | It is set to 1 to indicate that this node intends to advertise another next page. <br> Otherwise, this bit is set to 0. The default value is 0. |
| 7 | 14 | Ack | Acknowledge (Ack) field is used by the auto-negotiation algorithm to indicate <br> that a station has successfully received the link partner's next page. If no <br> next page (Register 7, Bit 15=0), this bit is set to 1 after the station has <br> successfully received at least 3 consecutive and consistent Fast Link Pulse <br> Bursts. If next page is to be sent as indicated by the NP bit, this bit is set to <br> 1 after the node has successfully received at least 3 consecutive and <br> consistent FLP bursts and read the current Link Code Word. When the ACK <br> bit is set to 1, the Link Code Word shall be sent 6 times. Initially on powerup, <br> before the auto-negotiation starts, Ack=0. |
| 7 | 13 | MP | Message Page (MP). This field is used to differentiate the next page to be <br> message page or the unformatted page. If MP=1, the next page is a <br> message page. If MP=0, the message page is unformatted. Any <br> unformatted page shall be preceded by a message page. |
| 7 | 12 | Ack2 | Acknowledge2 (Ack2). If Ack2=1, the station has the ability to comply with <br> the received next page. If Ack2=0, the station will not comply with the <br> message. |
| 7 | $11-0$ | M11/U11-M0/U0 | This is the 12 bit encoded message or unformatted message depending on <br> MP being 1 or 0 respectively. |

User Control/Status Register (Read/Write) - Address 10000 (Register 16)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  | Rsvd | Reserved |  |  |  |  |  |  |  |  |  | Pwrdn1 |

This register is used for additional control \& status which are user specific. The additional functions are as follows:

| Reg | Bit | Name | Description |
| :--- | :--- | :--- | :--- |
| 16 | $15-12$ | Reserved | Bits 12 through 15 are reserved for future use. |
| 16 | 11 | Reserved | Flow Control Enable. This bit is used to enable flow control signalling <br> mechanism inside the chip. |
| 16 | $10-1$ | Reserved | Flow Control Symbols. This is a user-assigned symbol pair that is used to <br> communicate the flow control information to the other communicating node. <br> Do not write JK code combination (1100010001) into this set of bits. |
| 16 | 0 | Pwrdn1 | In this mode, link signalling is enabled during powerdown. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Storage Temperature Range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature Range | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature Range (soldering, 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Positive Power Supply, VCC, ATXVCC, ARXVCC | 0 | 6 | V |
| Voltage applied to any TTL inputs | -1 | 6 | V |
| Voltage applied to any PECL inputs | -1 | 6 | V |
| Voltage applied to any CMOS outputs | -1 | 6 | V |
| Voltage applied to any PECL outputs | -1 | 6 | V |
| Current from any CMOS outputs | -50 | 50 | mA |
| Current from any PECL outputs | -50 | 50 | mA |

## Note:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Operating Conditions

| Parameter |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Ta | Ambient Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive Supply Voltage (DVCC and AVCC) | 4.75 | 5.0 | 5.25 | V |
| RI | PECL Differential Load Resistance (Note 1) | 80 | 100 | 120 | $\Omega$ |

## Note:

1. Differential load resistance of $100 \Omega$ equals $50 \Omega$ to AC ground on each of DOUT, DOUT.

## DC Electrical Characteristics

AVCC, $D V C C=5 \mathrm{~V} \pm 5 \%$, GND=0V, unless otherwise indicated.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Vihc | TTL input Voltage HIGH |  | 2.0 |  | VCC+0.5 | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  | -1 |  | 100 | $\mu \mathrm{A}$ |
| Ci | Input Capacitance |  |  | 4 | 10 | pF |
| Vohp | PECL Output Voltage HIGH | Rdiff $=100 \Omega$, VCC=5V | 3.5 | 3.8 | 4.2 | V |
| Volp | PECL Output Voltage LOW | Rdiff $=100 \Omega$, VCC=5V | 2.6 | 3.0 | 3.4 | V |
| Vop | PECL Output Voltage amplitude | Vohp-Volp, VCC=5V | 0.6 | 0.8 | 1.0 | V |
| Iolp | PECL Output Current HIGH |  |  | 8 |  | mA |
| Receiver Section |  |  |  |  |  |  |
| Vihc | TTL input Voltage HIGH |  | 2.0 |  | +5.5 | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  | -1 |  | 1 | $\mu \mathrm{A}$ |
| Vcm | Com. Mode Range (DIN, $\overline{\text { IIN }}$ ) |  | 2 |  | 5 | V |
| Vdiff | Diff. Input Voltage (DIN, DIN) |  | 0.2 |  | 5.5 | V |
| lip | PECL Input Current |  | -1 |  | 1 | $\mu \mathrm{A}$ |
| Vohc | Output Voltage HIGH |  | 3.5 |  | VCC | V |
| Volc | Output Voltage LOW |  | 0 |  | 0.5 | V |
| Iolc | Output Current LOW |  | 4 |  |  | mA |
| Iohc | Output Current HIGH |  | 4 |  |  | mA |
| ICC | Power Supply Current |  |  | 120 |  | mA |
| PD | Power Dissipation |  |  | 600 |  | mW |

## AC Electrical Characteristics

AVCC, $\operatorname{DVCC}=5 \mathrm{~V} \pm 5 \%$, GND $=0 \mathrm{~V}$, unless otherwise indicated

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Tt1 | TCLK Period |  |  | 40 |  | ns |
| Tch | TCLK Pulse Width HIGH |  | 15 |  |  | ns |
| Tcl | TCLK Pulse Width LOW |  | 15 |  |  | ns |
| tids | DIN0-DIN7,TXEN,TXERR to TCLK $\uparrow$ setup time |  | 4 |  |  | ns |
| tidh | TCLK $\uparrow$ to DINO-3, TXEN,TXERR hold time |  | 4 |  |  | ns |
| tr, tf | DOUT, $\overline{\text { DOUT }}$ rise and fall times | 10\% to 90\% points |  |  | 2 | ns |
| ttj | DOUT, DOUT total pk-pk jitter |  |  |  | 1.4 | ns |
| tdj | DOUT, DOUT pk-pk duty cycle distortion |  |  |  | 500 | ps |
| Receiver Section |  |  |  |  |  |  |
| fcc | Input Data Rate Variation |  |  |  | $\pm 1000$ | ppm |
| D | Input Data Transition Density to Acquire and Maintain Lock |  | 0.1 |  |  | ppm |
| n | Maximum run length of consective 1's or 0's before loss of lock |  | 60 |  |  | bits |
| tacq | Loop Acquisition Time for 10E-12 BER |  |  |  | 1000 | bits |
| tri, tfi | DIN, $\overline{\text { DIN }}$ input rise and fall time |  |  |  | 1 | ns |
| tj | DIN, DIN input peak to peak jitter tolerance |  |  |  | 0.075T | ns |
| tod | RCLK $\downarrow$ to DO0-DO3, RXDV valid |  |  |  | 10 | ns |
| Tr1 | RCLK period |  |  | 40 |  | ns |
| Trh | RCLK pulse width HIGH |  | 0.35Tr1 | 0.4Tr1 | 0.45Tr1 | ns |
| Management Section |  |  |  |  |  |  |
| Tmh | MDC pulse width HIGH |  | 200 |  |  | ns |
| Tml | MDC pulse width LOW |  | 200 |  |  | ns |
| tims | MDIO to MDC $\uparrow$ setup |  | 5 |  |  | ns |
| timh | MDIO to MDC $\uparrow$ hold |  | 5 |  |  | ns |
| tom | MDC $\uparrow$ to MDIO |  |  |  | 15 | ns |

## Note:

1. Test conditions (unless otherwise indicated:) PECL Input rise and fall times $\leq 1 \mathrm{~ns}, \mathrm{RL}=100 \Omega$ (differential), $\mathrm{RL}=50 \Omega$ (singleended). TTL Input rise and fall times $\leq 15 \mathrm{~ns}$. Transition density $\geq 0.1$.

## Tlming Diagrams

CLK



Figure 5. Receiver Timing-New Alignment


Figure 6. Frame Sequence-Transmit


Figure 7. Frame Sequence-Receive

Timing Diagrams (continued)


DOUT, $\overline{\text { DOUT }}$


DOUT, $\overline{\text { DOUT }}$


65-611-11
Figure 8. Transmitter Timing


65-611-12
Figure 9. Receiver Timing

## Applications Discussion



Figure 10. Typical Application

## Advanced Information



## Advanced Information

## Mechanical Dimensions

100 Lead MQFP 14x20mm Package-3.9mm Footprint

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .134 | - | 3.40 |  |
| A1 | .010 | - | .25 | - |  |
| A2 | .100 | .120 | 2.55 | 3.05 |  |
| B | .008 | .015 | .22 | .38 | 3,5 |
| C | .005 | .009 | .13 | .23 | 5 |
| D | .922 | .942 | 23.65 | 24.15 |  |
| D1 | .783 | .791 | 19.90 | 20.10 |  |
| E | .688 | .708 | 17.65 | 18.15 |  |
| E1 | .547 | .555 | 13.90 | 14.10 |  |
| e | .0256 | BSC | .65 BSC |  |  |
| L | .028 | .040 | .73 | 1.03 | 4 |
| N | 100 |  | 100 |  |  |
| ND | 30 |  | 30 |  |  |
| NE | 20 |  | 20 |  |  |
| $\alpha$ | $0^{\circ}$ |  | $7^{\circ}$ | $00^{\circ}$ | $7^{\circ}$ |
| Ccc | - | .005 | - | .12 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Controlling dimension is millimeters.
3. Dimension "B" does not include dambar protrusion. Allowable dambar protrusion shall be .08 mm (.003in.) maximum in excess of the "B" dimension. Dambar cannot be located on the lower radius or the foot.
4. " L " is the length of terminal for soldering to a substrate.
5. "B" \& "C" includes lead finish thickness.


Lead Detail

## Ordering Information

| Product Number | Package |
| :--- | :---: |
| RCC611KR | 100 Lead MQFP |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCC613

## 125 Mbaud Twisted Pair Transceiver (TPT)

## Features

- Designed for 100BaseTX Fast Ethernet PMD Standard
- Controlled symmetric transmit output rise/fall time
- Tristatable transmit output
- Adjustable transmit amplitude for longer cables
- DC restoration (Baseline wander compensation)
- No receive input attenuation required
- Adaptive line equalization
- Compatible with RCC611 Fast Ethernet PHY
- Fast link pulse driving
- 28 pin PLCC
- 525 mW power dissipation


## Description

The RCC613 is a monolithic 125 Megabaud twisted pair transceiver (TPT) designed for IEEE 802.3 Fast Ethernet applications. It implements the Physical Media Dependent (PMD) Layer requirements of the 100baseTX Fast Ethernet standard. It can be used with RCC611 Fast Ethernet PHY to perform the 100baseTX physical layer requirements.

The RCC613 Integrates MLT3 encoding, data driving and receiving, link pulse driving, adaptive equalization, base line wander compensation (DC restoration) and MLT3 decoding. It operates with a single +5 V supply.

## Applications

- 100Mbps Fast Ethernet
- Bus extenders
- Serial Video Communication
- Fast Ethernet test equipment


## Block Diagram



Rev. 0.9.3

## Functional Description

## Transmitter Section

The RCC613 transmitter section includes the MLT3 Encoder and Twisted pair driver. The transmitter drives either unshielded or shielded twisted pair cables to implement FDDI TP/PMD standard.

The differential PECL data from TXIP, TXIN goes through a MLT3 Encoder. The MLT3 encoder is enabled when the TPMODE pin is LOW. The data is encoded per the following rules: The encoded output takes on one of three possible levels: High, Middle, or Low. Whenever the input signal changes state, the output will also change state. If the output is in the middle state, the state to which it will change to is dependent on the previous state. If the previous state was high(low), then the output will change to a low(high) state from the middle state. If the output is at either a high or a low state, then the next transition will cause the output to change to the middle state. The encoder conforms to the diagram shown in Figure 1.


Figure 1. MLT3-NRZI Conversion Diagram
When TPMODE pin is HIGH, the MLT3 encoder is bypassed and the data directly goes to the current source driver. The driver output current is controlled by external resistor between REXT and REF pins.

The voltage at the output is a function of the load termination across the differential output. If $R$ is the effective load termination and $I$ is the current source, the peak to peak output voltage $V=I R . I=40 / \operatorname{REXT}$ (in $\mathrm{k} \Omega$ ) mA , where REXT is the resistor connected between the REXT and REF pins. The TP driver provides a differential 2 V peak to peak swing voltage output across TXOP, TXON through a $100 \Omega$ termination in parallel with two $50 \Omega$ pullup resistor, when REXT $=1 \mathrm{~K} \Omega$.

TXOP,TXON are connected externally to a coupling transformer and then to the twisted pair cable medium. The driver can be tristated by means of a pin TXDIS. When TXDIS is HIGH, the output presents a high impedance. In 2-level mode $($ TPMODE $=\mathrm{HIGH})$, the output amplitude is half that of 3-level mode.

The transition time of the output is closely matched and controlled to reduce radiated emissions and to comply with FCC class B regulations.

The transmitter section has a pin LPEN to enable fast link pulses for driving. When LPEN is HIGH and Transmit Link Pulse (TLP) input is HIGH, the outputs TXOP and TXON will be at HIGH of 3 volts.

## Receiver Section

The signal from the transformer drives RXIP and RXIN and goes through a differential amplifier stage and then to a peak detect circuitry. The output of the peak detector goes to the signal detect comparator and to a low pass filter to remove the AC components. The low pass filter output then goes to an adaptive equalizer.

The equalizer output provides an adaptive gain control for the variable gain differential amplifier to compensate for the cable distortion. The gain depends on the measured peak value of the input. The equalizer filter characteristics can be adjusted by means of an external capacitor connected between CEQ and ground ( 1000 pF is suggested).

The variable gain differential amplifier output also goes through the DC restoration and decode circuitry. The purpose of the DC restoration (baseline wander compensation) circuit is to provide DC restoration to the data stream on the occurrence of a long run-length. During those instances, the average DC tends to drift away from the decode circuit's threshold. The DC restoration circuit integrates the decoder output to provide a DC offset to the envelope to center it around the threshold of the decoder circuit. The MLT3 decoder also provides 3-level to 2-level conversion. The decoder conforms to the diagram shown in Figure 1.

The decoder output goes through a 2 to 1 multiplexer. The other input to the multiplexer comes from the transmitter inputs TXIP, TXIN. If LOOP signal is HIGH, the transmit input is looped back to RXOP, RXON through the multiplexer. Under this condition, the transmitter output (TXOP, TXON) presents a logic LOW voltage. If LOOP is LOW, the decoder output is enabled and routes the signal to RXOP, RXON.

The receive section also includes a signal detect logic. The signal detect logic filters the input signal and if the signal exceeds a specified level, the SDO output will go HIGH.

## Pin Assignments



## Pin Definitions

| Pin Name | Pin Number | Pin Type | Description |
| :---: | :---: | :---: | :---: |
| TXVCC | 10, 17 | Power | Transmit Positive Supply. The nominal value is $5 \mathrm{~V} \pm 5 \%$. TXVCC should be bypassed to TXGND with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| RXVCC | 26, 28 | Power | Receive Positive Supply. The nominal value is $5 \mathrm{~V} \pm 5 \%$. RXVCC should be bypassed to RXGND with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |
| TXGND | 11, 19 | Power | Transmit Ground. Chip ground for transmit circuitry. TXGND should be connected to the printed circuit board's ground plane through a ferrite bead of value $0.2 \mu \mathrm{H}$ to $1 \mu \mathrm{H}$. |
| RXGND | 23,3 | Power | Receive Ground. Chip ground for digital circuitry. RXGND should be connected to the printed circuit board's ground plane through a ferrite bead of value $0.2 \mu \mathrm{H}$ to $1 \mu \mathrm{H}$. |
| TXIP, TXIN | 15, 16 | $\begin{gathered} \hline \text { PECL DIFF } \\ \mathrm{I} / \mathrm{P} \end{gathered}$ | Transmit Input Positive, Transmit Input Negative. Differential NRZI Transmit data from the PHY chip. |
| TPMODE | 6 | TTL I/P | Twisted Pair Encode Mode. When TPMODE is LOW, the transmit output is MLT3 encoded with three levels. When TPMODE is HIGH, the transmit output is NRZI with two levels. |
| TXOP,TXON | 9,8 | O/P | Transmit Output Positive, Transmit Output Negative. (MLT3 outputs if TPMODE $=0$, NRZI outputs if TPMODE $=1$ ). Transmit differential current driver data outputs. |
| REXT | 12 | Analog | External Resistor. It is connected between REXT and REF to adjust the amplitudes of TXOP,TXON. For MLT3 signals, the peak-to-peak differential voltage of 2 V is generated across TXOP, TXON when the effective differential load is $50 \Omega$ and REXT $=1 \mathrm{~K} \Omega$. |
| RXIP, RXIN | 2,1 | I/P | Receive Input Positive, Receive Input Negative. (MLT3 inputs if TPMODE $=0$, NRZI inputs if TPMODE $=1$ ). Receive differential data inputs. |
| CEQ | 27 | Analog | Equalizer Capacitor. A capacitor is connected between CEQ and RXGND to adjust the gain of the adaptive equalizer. 1000 pF is recommended. |

## Pin Definitions (continued)

| Pin Name | Pin Number | Pin Type | Description |
| :--- | :---: | :---: | :--- |
| RXOP, RXON | 25,24 | PECL DIFF <br> O/P | Receive Output Positive, Receive Output Negative. <br> Differential NRZI receive data to the PHY chip. Do not tie <br> external termination lower than 510ת to RXGND. For 50 <br> applications, $50 \Omega$ from the outputs to 3V may be connected. |
| SDO | 22 | PECL O/P | Signal Detect. When SDO is HIGH, it indicates that the <br> receive input is active. Do not tie any external termination <br> resistor to SDO. |
| TLP | 18 | TTL I/P | Transmit Link Pulse. If TLP and LPEN are both HIGH, the <br> transmitter generates a 3V differential across TXOP and <br> TXON. |
| LPEN | 20 | TTL I/P | Link Pulse Enable. This pin, when HIGH, is used to enable <br> the link pulse driving. |
| LOOP | 7 | TTL I/P | Loop. If LOOP is HIGH, it loops the transmit input data, TXIP, <br> TXIN to the receiver output, RXOP, RXON. If LOOP is LOW, <br> the normal operation occurs. |
| TXDIS | 14 | TTL I/P | Transmit Disable. If TXDIS is HIGH, the transmitter disables <br> the TXOP, TXON output and presents a high impedance. If <br> TXDIS is LOW, the transmitter enables normal data <br> transmission through RCC613. |
| CRP, CRN | 5,4 | Analog | DC Restoration Capacitor Positive, DC Restoration <br> Capacitor Negative. A capacitor is connected at each of CRP, <br> and CRN to RXGND to provide DC restoration. 1000 pF is <br> recommended. |
| REF | 13 | Analog O/P | Reference. Provides the reference voltage to set the transmit <br> output amplitude when an external resistor is connected <br> between REF and REXT. It is nominally 2.5 Volts. |

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Positive power supply | 0 | 6 | V |
| Voltage applied to any PECL/MLT3 outputs | -0.5 | VCC | V |
| Voltage applied to any TTL inputs | -0.5 | VCC | V |
| Voltage applied to any PECL inputs | -0.5 | VCC | V |
| Current from any PECL/MLT3 outputs | -50 | +50 | mA |
| Operating Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Ta | Ambient Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VcC | Positive Supply Voltage (TXVCC and RXVCC) | 4.75 | 5.00 | 5.25 | V |
| Rutp | Unshielded Twisted Pair Differential Load Resistance | 99.8 | 100 | 100.2 | $\Omega$ |
| Rstp | Shielded Twisted Pair Differential Load Resistance | 149.7 | 150 | 150.3 | $\Omega$ |

## DC Electrical Characteristics

RXVCC, TXVCC $=5 \mathrm{~V} \pm 5 \%$, RXGND, TXGND $=0 \mathrm{~V}$, unless otherwise indicated

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Vinc | TTL input Voltage HIGH |  | 2.0 |  | Vcc | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  |  |  | 25 | $\mu \mathrm{A}$ |
| C | Input Capacitance |  |  | 3.0 |  | pF |
| Vcm | Com. Mode Range (TXIP,TXIN) |  | 3.3 | 3.7 | 4.1 | V |
| Vdiff | Diff. Input Voltage (TXIP,TXIN) |  | 0.4 |  | 2.0 | Vpp |
| lip | PECL Input Current |  | -20 | 0 | 20 | $\mu \mathrm{A}$ |
| Vomh | MLT3 Positive Peak Voltage | Diff load R=100 |  | 4.2 |  | V |
| Voml | MLT3 Negative Peak Voltage | $\pm 0.2 \%$ and $50 \Omega$ on |  | 3.2 |  | V |
| Vohs | NRZI Output Voltage HIGH | to VCC |  | 4.2 |  | V |
| Vols | NRZI Output Voltage LOW |  |  | 3.2 |  | V |
| Volp | Link Pulse Output |  |  |  | 3 | V |
| Receiver Section |  |  |  |  |  |  |
| Vdif | RXIP, RXIN Diff Input Voltage |  | 0.4 |  | 2 | V |
| Vcm | RXIP, RXIN Com. Mode Range |  |  | 2.6 |  | V |
| Vocm | RXOP, RXON Com. Mode Range | $510 \Omega$ to GND on |  | VCC-1.5 |  | V |
| Vodiff | RXOP, RXON Diff Output Voltage | RXOP, RXON |  | 1.5 |  | Vpp |
| Vohs | SDO Output HIGH |  | VCC-1.1 |  | Vcc-0.7 | V |
| Vols | SDO Output LOW |  | VCC-2 |  | VCC-1.4 | V |
| Vonth | SDO Turnon threshold |  |  | 350 |  | mV |
| Vofth | SDO Turnoff threshold |  |  | 260 |  | mV |
| Power Section |  |  |  |  |  |  |
| ICC | Power Supply Current |  |  | 110 |  | mA |
| PD | Power Dissipation |  |  | 525 |  | mW |

## AC Electrical Characteristics ${ }^{1}$

$\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise indicated.


| Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Receiver Section |  |  |  |  |  |  |
| Ton | SDO turnon delay @ CEQ $=1000$ pF | Diff I/P $>1 \mathrm{~V}$ |  | 1 | 1000 | $\mu \mathrm{~s}$ |
| Toff | SDO turnoff delay @ CEQ $=1000 \mathrm{pF}$ | Diff I/P $<0.2 \mathrm{~V}$ |  | 200 | 350 | $\mu \mathrm{~s}$ |

## Notes:

1. Test conditions (unless otherwise indicated:) PECL Input rise and fall times $\leq 2 n s, R L=100 \Omega$. TTL Input rise and fall times $\leq 15 \mathrm{~ns}$. Transition density $\geq 0.1$.

## Timing Diagrams



## Transmitter Timing

| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Tr | TXOP, TXON rise time 10\% to 90\% | $100 \Omega$ <br> termination |  | 2.7 |  | ns |
| Tf | TXOP, TXON fall time 90\% to 10\% |  |  | 2.7 |  | ns |
| Tdj | TXOP, TXON duty cycle distortion (peak-to-peak) |  |  | 0.3 |  | ns |
| Ttj | Random jitter |  |  | 300 |  | ps |
| Ttl | Transmit latency |  |  | 5.0 |  | ns |

Timing Diagrams (continued)


| Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Trr | RXOP, RXON rise time 10\% to 90\% | $510 \Omega$ to GND |  | 1.5 |  | ns |
| Tfr | RXOP, RXON fall time 90\% to 10\% |  |  | 1.5 |  | ns |
| Trdj | RXOP, RXON duty cycle distortion (peak-to-peak) @ 100m calbe (UTP) |  |  | 0.5 |  | ns |
| Trj | RXOP, RXON peak to peak jitter |  |  | 400 |  | ps |
| Trl | Receive latency | @ 100m UTP |  | 5 |  | ns |

## Applications Discussion



## Notes:

1. For FDDI applications, the receive pins are 7 and 8 instead of 3 and 6 on the RJ45 connector.
2. TXVCC and RXVCC should be connected individually to circuit board's +5 volts through ferrite bead of value 0.4 H to $1 \mu \mathrm{H}$ (e.g. FAIR-RITE BEAD \#274-3019-446).
3. TXGND and RXGND should be connected individually to circuit board's ground through ferrite bead of value 0.4 H to $1 \mu \mathrm{H}$ (e.g. FAIR-RITE BEAD \#276-3019-446). The current handling capability should be 100 mA .
4. For $50 \Omega$ applications, RXOP, RXON may be connected with $50 \Omega$ to 3 V .

## Preliminary Information

## Preliminary Information

Notes:

## Preliminary Information

Mechanical Dimensions - 28 Lead PLCC (QA) Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.04 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 485 | . 495 | 12.32 | 12.57 |  |
| D1/E1 | . 450 | . 456 | 11.43 | 11.58 |  |
| D3/E3 | . 300 BSC |  | 7.62 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 048 | 1.07 | 1.22 | 8 |
| ND/NE | 7 |  | 7 |  |  |
| N | 28 |  | 28 |  |  |
| ccc |  | . 004 |  | 0.10 |  |

## Notes:

1. Cavity mismatch $=.004(0.10 \mathrm{~mm})$
2. Cavity frame offset $=.002(0.05 \mathrm{~mm})$ excluding leadframe tolerances.
3. Mold protrusions: Parting Line $=.006(0.15 \mathrm{~mm})$, Top or Bottom $=.001(0.025 \mathrm{~mm})$
4. Variation in lead position $=.005(0.13 \mathrm{~mm})$
5. Shoulder instrusions \& protrusions: Intrusions $=.002(0.05 \mathrm{~mm})$, Protrusions $=.003$ ( 0.08 mm )
6. Package warpage, WARP FACTOR $=2.5=\quad$ WARP (mils) Package Length (inches)
7. Ejector pin depth $=.010(0.25 \mathrm{~mm})$ maximum.
8. Corner and edge chamfer $=45^{\circ} \mathrm{C}$.


LEAD COPLANARITY $\square$ ccc $\mid$ C

## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RCC613V | 28 PLCC |

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonable expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor Corporation | Fairchild Semiconductor Europe |  | Fairchild Semiconductor Hong Kong Ltd. | National Semiconductor Japan Ltd. |
| :---: | :---: | :---: | :---: | :---: |
| Americas | Fax: | +49 (0) 1 80-530 8586 | 13th Floor, Straight Block, | Tel:81-3-5620-6175 |
| Customer Response Center | Email: | europe.support@nsc.com | Ocean Center, 5 Canto Rd. | Fax:81-3-5620-6179 |
| Tel:1-888-522-5372 | Deutsch Tel: | +49 (0) 8 141-35-0 | Tsimshatsui, Kowloon |  |
|  | English Tel: | +44 (0) 1 793-85-68-56 | Hong Kong |  |
|  | Italy Tel: | +39 (0) 2575631 | Tel:+852 2737-7200 |  |
|  |  |  | Fax:+852 2314-0061 |  |

## RCC615

## 125 Mbaud Twisted Pair Transceiver (TPT)

## Features

- Compliant with FDDI TP-PMD standards
- Controlled symmetric transmit output rise/fall time
- Tristatable transmit output
- Adjustable transmit amplitude for longer cables
- DC Restoration (Baseline wander compensation)
- No receive input attenuation required
- Adaptive line equalization
- Compatible with existing FDDI/Fast Ethernet Physical layer (PHY) chips
- 28 pin PLCC
- 525 mW power dissipation


## Description

The RCC615 is a monolithic 125 Megabaud twisted pair transceiver (TPT) designed for IEEE 802.3 Fast Ethernet \& American National Standard's (ANSI's) Fiber Distributed Data Interface (FDDI) applications. It implements the Physical Media Dependent Layer requirements of the FDDI (TP_PMD) standard. It can be used in a PHY layer solution for FDDI or 100base-TX Fast ethernet.

The RCC615 Integrates MLT3 encoding, driving, receiving, adaptive equalization, base line wander compensation (DC restoration) and MLT3 decoding. It operates with a single +5 V supply.

## Applications

- FDDI
- 100 Mbps Fast Ethernet
- Bus Extenders
- Serial Video Communication
- Fast Ethernet/FDDI test equipment


## Block Diagram



Rev. 0.9.6

## Functional Description

## Transmitter Section

The RCC615 transmitter section includes the MLT3 Encoder and Twisted pair driver. The transmittter drives either unshielded or shielded twisted pair cables to implement FDDI TP/PMD standard.

The differential PECL data from TXIP, TXIN goes through a MLT3 Encoder. The MLT3 encoder is enabled when the TPMODE pin is LOW. The data is encoded per the following rules: The encoded output takes on one of three possible levels: High, Middle, or Low. Whenever the input signal changes state, the output will also change state. If the output is in the middle state, the state to which it will change to is dependent on the previous state. If the previous state was high(low), then the output will change to a low(high) state from the middle state. If the output is at either a high or a low state, then the next transition will cause the output to change to the middle state. The encoder conforms to the diagram shown in Figure 1.


Figure 1. MLT3-NRZI Conversion Diagram
When TPMODE pin is high, the MLT3 encoder is bypassed and the data directly goes to the current source driver. The driver output current is controlled by external resistor between REXT and REF pins.

The voltage at the output is a function of the load termination across the differential output. If $R$ is the effective load termination and $I$ is the current source, the peak to peak output voltage $V=I R . I=40 / R E X T$ (in $\mathrm{k} \Omega$ ) mA , where REXT is the resistor connected between the REXT and REF pins. The TP driver provides a differential 2 V peak to peak swing voltage output across TXOP, TXON through a $100 \Omega$ termination in parallel with two $50 \Omega$ pullup resistor, when REXT $=1 \mathrm{~K} \Omega$.

TXOP,TXON are connected externally to a coupling transformer and then to the twisted pair cable medium. The driver can be tristated by means of a pin TXDIS. When TXDIS is HIGH, the output presents a high impedance. In 2-level mode $($ TPMODE $=\mathrm{HIGH})$, the output amplitude is half that of 3-level mode.

The transition time of the output is closely matched and controlled to reduce radiated emissions and to comply with FCC class B regulations.

## Receiver Section

The signal from the transformer drives RXIP and RXIN and goes through a differential amplifier stage and then to a peak detect circuitry. The output of the peak detector goes to the signal detect comparator and to a low pass filter to remove the AC components. The low pass filter output then goes to an adaptive equalizer.

The equalizer output provides an adaptive gain control for the variable gain differential amplifier to compensate for the cable distortion. The gain depends on the measured peak value of the input. The equalizer filter characteristics can be adjusted by means of an external capacitor connected between CEQ and ground ( 1000 pF is suggested).

The variable gain differential amplifier output also goes through the DC restoration and decode circuitry. The purpose of the DC restoration (baseline wander compensation) circuit is to provide DC restoration to the data stream on the occurrence of a long run-length. During those instances, the average DC tends to drift away from the decode circuit's threshold. The DC restoration circuit integrates the decoder output to provide a DC offset to the envelope to center it around the threshold of the decoder circuit. The MLT3 decoder also provides 3-level to 2-level conversion. The decoder conforms to the diagram shown in Figure 1.

The decoder output goes through a 2 to 1 multiplexer. The other input to the multiplexer comes from the transmitter inputs TXIP, TXIN. If LOOP signal is HIGH, the transmit input is looped back to RXOP, RXON through the multiplexer. Under this condition, the transmitter output (TXOP, TXON) presents a logic LOW voltage. If LOOP is LOW, the decoder output is enabled and routes the signal to RXOP, RXON.

The receive section also includes a signal detect logic. The signal detect logic filters the input signal and if the signal exceeds a specified level, the SDO output will go HIGH.

## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Type | Description |
| :---: | :---: | :---: | :---: |
| CEQ | 27 | Analog | Equalizer Capacitor. A capacitor is connected between CEQ and RXGND to adjust the gain of the adaptive equalizer. 1000 pF is recommended. |
| CRP, CRN | 5, 4 | Analog | DC Restoration Capacitor Positive, DC Restoration Capacitor Negative. A capacitor is connected at each of CRP, and CRN to RXGND to provide DC restoration. 1000 pF is recommended. |
| LOOP | 7 | TTL I/P | Loop. If LOOP is HIGH, it loops the transmit input data, TXIP,TXIN to the receiver output, RXOP,RXON. If LOOP is LOW, the normal operation occurs. |
| REF | 13 | Analog O/P | Reference. Provides the reference voltage to set the transmit output amplitude when an external resistor is connected between REF and REXT. It is nominally 2.5 Volts. |
| REXT | 12 | Analog | External Resistor. It is connected between REXT and REF to adjust the amplitudes of TXOP, TXON. For MLT3 signals, the peak-to-peak differential voltage of 2 V is generated across TXOP, TXON when the effective differential load is $50 \Omega$ and $R E X T=1 K \Omega$. |
| RXGND | 3,23 | Power | Receive Ground. Chip ground for receive circuity. RXGND should be connected to the printed circuit board's ground plane through a ferrite bead of value $0.2 \mu \mathrm{H}$ to $1 \mu \mathrm{H}$. |
| RXIP, RXIN | 2, 1 | I/P | Receive Input Positive, Receive Input Negative. (MLT3 inputs if TPMODE $=0$, NRZI inputs if TPMODE $=1$ ). Receive differential data inputs. |
| RXOP, RXON | 25, 24 | $\begin{gathered} \hline \text { PECL DIFF } \\ \mathrm{O} / \mathrm{P} \end{gathered}$ | Receive Output Positive, Receive Output Negative. Differential NRZI receive data to the PHY chip. Do not tie external termination below $510 \Omega$ to RXGND. For $50 \Omega$ applications, $50 \Omega$ from the outputs to 3 V may be connected. |
| RXVCC | 26, 28 | Power | Receive Positive Supply. The nominal value is $5 \mathrm{~V} \pm 5 \%$. RXVCC should be bypassed to RXGND with a $0.1 \mu \mathrm{~F}$ chip capacitor placed as close to the pin as possible. |

Pin Descriptions (continued)
$\left.\begin{array}{|l|c|c|l|}\hline \text { Pin Name } & \text { Pin Number } & \text { Pin Type } & \text { Description } \\ \hline \text { SDO } & 22 & \text { PECL O/P } & \begin{array}{l}\text { Signal Detect. When SDO is HIGH, it indicates that the } \\ \text { receive input is active. Do not tie any external termination } \\ \text { resistor to SDO. }\end{array} \\ \hline \text { TXGND } & 11,18,19,20 & \text { Power } & \begin{array}{l}\text { Transmit Ground. Chip ground for transmit circuity. TXGND } \\ \text { should be connected to the printed circuit board's ground plane } \\ \text { through a ferrite bead of value 0.2 } \mu \mathrm{H} \text { to } 1 \mu \mathrm{H} .\end{array} \\ \hline \text { TPMODE } & 6 & \text { TTL I/P } & \begin{array}{l}\text { Twisted Pair Encode Mode. When TPMODE is LOW, the } \\ \text { transmit output is MLT3 encoded with three levels. When }\end{array} \\ \text { TPMODE is HIGH, the transmit output is NRZI with two levels. }\end{array}\right\}$

## Absolute Maximum Ratings

(beyond which the device may be damaged) ${ }^{1}$

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Positive power supply | 0 | 6 | V |
| Voltage applied to any PECL/MLT3 outputs | -0.5 | VCC | V |
| Voltage applied to any TTL inputs | -0.5 | VCC | V |
| Voltage applied to any PECL inputs | -0.5 | VCC | V |
| Current from any PECL/MLT3 outputs | -50 | +50 | mA |
| Operating Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering (10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if Operating Conditions are not exceeded.

## Operating Conditions

| Parameter |  | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Ta | Ambient Operating Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Vcc | Positive Supply Voltage (TXVCC and RXVCC) | 4.75 | 5.00 | 5.25 | V |
| Rutp | Unshielded Twisted Pair Differential Load Resistance | 99.8 | 100 | 100.2 | $\Omega$ |
| Rstp | Shielded Twisted Pair Differential Load Resistance | 149.7 | 150 | 150.3 | $\Omega$ |

## DC Electrical Characteristics

RXVCC, $T X V C C=5 \mathrm{~V} \pm 5 \%$, RXGND, TXGND $=0 \mathrm{~V}$, unless otherwise indicated

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter Section |  |  |  |  |  |  |
| Vihc | TTL input Voltage HIGH |  | 2.0 |  | Vcc | V |
| Vilc | TTL input Voltage LOW |  | 0 |  | 0.8 | V |
| linc | TTL Input Current |  |  |  | 25 | $\mu \mathrm{A}$ |
| C | Input Capacitance |  |  | 3.0 |  | pF |
| Vcm | Com. Mode Range (TXIP, TXIN) |  | 3.3 | 3.7 | 4.1 | V |
| Vdiff | Diff. Input Voltage (TXIP, TXIN) |  | 0.4 |  | 2.0 | Vpp |
| lip | PECL Input Current |  | -20 | 0 | 20 | $\mu \mathrm{A}$ |
| Vomh | MLT3 Positive Peak Voltage | Diff load R = 100 $\Omega$ |  | 4.2 |  | V |
| Voml | MLT3 Negative Peak Voltage | $\pm 0.2 \%$ and $50 \Omega$ on |  | 3.2 |  | V |
| Vohn | NRZI Output Voltage HIGH | to VCC |  | 4.2 |  | V |
| Voln | NRZI Output Voltage LOW |  |  | 3.2 |  | V |
| Receiver Section |  |  |  |  |  |  |
| Vdif | RXIP, RXIN Diff Input Voltage |  | 0.4 |  | 2 | V |
| Vcm | RXIP, RXIN Com. Mode Range |  |  | 2.6 |  | V |
| Vocm | RXOP, RXON Com. Mode Range | $510 \Omega$ to GND on |  | VCC-1.5 |  | V |
| Vodiff | RXOP, RXON Diff Output Voltage | RXOP, RXON |  | 1.5 |  | Vpp |
| Vohp | SDO Output HIGH |  | VCC-1.1 |  | VCC-0.7 | V |
| Volp | SDO Output LOW |  | Vcc-2 |  | VCC-1.4 | V |
| Vonth | SDO Turnon threshold |  |  | 350 |  | mV |
| Vofth | SDO Turnoff threshold |  |  | 260 |  | mV |
| Power Section |  |  |  |  |  |  |
| ICC | Power Supply Current |  |  | 110 |  | mA |
| PD | Power Dissipation |  |  | 525 |  | mW |

## AC Electrical Characteristics ${ }^{1}$

$V_{C C}=5 \mathrm{~V} \pm 5 \%$, GND $=0 \mathrm{~V}$, unless otherwise indicated


| Parameter | Conditions | Min. | Typ. | Max. | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Receiver Section |  |  |  |  |  |  |
| Ton | SDO turnon delay @ CEQ $=1000$ pF | Diff I/P $>1 \mathrm{~V}$ |  | 1 | 1000 | $\mu \mathrm{~s}$ |
| Toff | SDO turnoff delay @ CEQ $=1000 \mathrm{pF}$ | Diff I/P <0.2V |  | 200 | 350 | $\mu \mathrm{~s}$ |

## Note:

1. Test conditions (unless otherwise indicated:) PECL Input rise and fall times $\leq 2 n s, R L=100 \Omega$.

TTL Input rise and fall times $\leq 15 n s$. Transition density $\geq 0.1$.

## Timing Diagrams



Transmitter Timing

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Tr | TXOP, TXON rise time 10\% to $90 \%$ | $100 \Omega$ |  |  |  |  |
| termination |  | 2.7 |  | ns |  |  |
| Tf | TXOP, TXON fall time |  | 2.7 |  | ns |  |
| Tdj | TXOP, TXON duty cycle distortion <br> (peak-to-peak) |  |  | 0.3 |  | ns |
| Ttj | Random jitter |  |  | 300 |  | ps |
| Ttl | Transmit latency |  |  | 5.0 |  | ns |

Timing Diagrams (continued)


## Receiver Timing

| Parameter |  | Conditions | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Trr | RXOP, RXON rise time | $10 \%$ to $90 \%$ |  | 1.5 |  | ns |
| Tfr | RXOP, RXON fall time | $90 \%$ to 10\% |  | 1,5 |  | ns |
| Trdj | RXOP, RXON duty cycle distortion (peak- <br> to-peak) @ 100m calbe (UTP) |  |  | 0.5 |  | ns |
| Trj | RXOP,RXON peak to peak jitter |  |  | 400 |  | ps |
| Trl | Receive latency | $@ 100 m$ UTP |  | 5 | ns |  |

## Applications Discussion



## Notes:

1. For FDDI applications, the receive pins are 7 and 8 instead of 3 and 6 on the RJ45 connector.
2. TXVCC and RXVCC should be connected individually to circuit board's +5 volts through ferrite bead of value $0.2 \mu \mathrm{H}$ to $1 \mu \mathrm{H}$ (e.g. FAIR-RITE BEAD \#274-3019-446).
3. TXGND and RXGND should be connected individually to circuit board's ground through ferrite bead of value $0.2 \mu \mathrm{H}$ to $1 \mu \mathrm{H}$ (e.g. FAIR-RITE BEAD \#276-3019-446). The current handling capability should be 100 mA .
4. For $50 \Omega$ applications, RXOP, RXON may be connected with $50 \Omega$ to 3 V .

## Notes:

## Notes:



## Notes:

Mechanical Dimensions - 28 Lead PLCC (QA) Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 180 | 4.19 | 4.57 |  |
| A1 | . 090 | . 120 | 2.29 | 3.04 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 485 | . 495 | 12.32 | 12.57 |  |
| D1/E1 | . 450 | . 456 | 11.43 | 11.58 |  |
| D3/E3 | . 300 BSC |  | 7.62 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 048 | 1.07 | 1.22 | 8 |
| ND/NE | 7 |  | 7 |  |  |
| N | 28 |  | 28 |  |  |
| ccc |  | . 004 |  | 0.10 |  |

## Notes:

1. Cavity mismatch $=.004(0.10 \mathrm{~mm})$
2. Cavity frame offset $=.002(0.05 \mathrm{~mm})$ excluding leadframe tolerances.
3. Mold protrusions: Parting Line $=.006(0.15 \mathrm{~mm})$, Top or Bottom $=.001(0.025 \mathrm{~mm})$
4. Variation in lead position $=.005(0.13 \mathrm{~mm})$
5. Shoulder instrusions \& protrusions: Intrusions $=.002(0.05 \mathrm{~mm})$, Protrusions $=.003$ ( 0.08 mm )
6. Package warpage, WARP FACTOR $=2.5=\quad$ WARP (mils) Package Length (inches)
7. Ejector pin depth $=.010(0.25 \mathrm{~mm})$ maximum.
8. Corner and edge chamfer $=45^{\circ} \mathrm{C}$.


LEAD COPLANARITY $\square|\mathrm{ccc}| \mathrm{C}$

## Ordering Information

| Product Number | Package |
| :---: | :---: |
| RCC615V | 28 PLCC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCC700A

## Fibre Channel Transceiver <br> 240 to 330 Megabaud

## Features

- 240 to 330 Megabaud data rates
- Compliant with Fibre Channel standard
- Submicron CMOS technology
- PLL clock and data recovery
- Clock synthesizer
- Selectable 8 bit/10 bit encode, 10 bit/ 8 bit decode
- Parity generate/check
- Low power dissipation: 600 mW typ. at 250 Megabaud
- Byte sync on K28.1, K28.5 or K28.7
- Single power supply: +5 V
- CMOS/TTL compatible parallel data inputs/outputs


## Description

The RCC700A is a monolithic transmitter/receiver IC integrating a complete phase-locked loop clock recovery and data retiming/regeneration subsystem, a phase-locked loop clock synthesizer, a 10:1 mux, a 1:10 demux, an 8-bit/10-bit encoder, and an 10 -bit/8-bit decoder. It operates with a single

- PECL compatible serial data inputs/outputs
- Available in 64-pin PQFP, 68 pin PLCC


## Applications

- Fibre Channel Transceiver
- High-speed Fiber Optics or Copper links
- High-resolution graphic display terminal
- LAN Switching
- Video data transmission


## Block Diagram



## Functional Description

## Transmitter Section

The RCC700A transmitter section includes a phase-locked loop synthesizer, an 8-bit/10-bit encoder, an input parity checker and a 10:1 multiplexer. The RCC700A accepts a CMOS/TTL data byte (DI0-DI7) along with the K character indicator (KIN) and parity bit (PIN) for CSEL $=0$. For CSEL $=1$, KIN and PIN become DI8 and DI9, respectively.

The Parity Check circuitry calculates the odd parity of the input data byte and compares it with PIN. If the calculated parity differs from PIN, the transmitter flags the error by bringing the parity error bit, PE to a HIGH level. For example, for DI0-DI7=00000101, PIN should be 1. If PIN is not equal to $1, \mathrm{PE}=1$.

The RCC700A transmitter section encodes the CMOS/TTL input data bye (DI0-DI7) into a 10-bit word using IBM's 8 -bit/10-bit coding (see Table 2). The encoder is disabled if CSEL $=1$, and enabled if CSEL $=0$. The encoded word is then converted to a serial high speed data stream (DOUT/DOUT) at 240 to 330 Mbaud via a 10:1 time division mux. The serial data stream (DOUT/ $\overline{\mathrm{DOUT}}$ ) is transmitted at PECL levels (positive shifted ECL levels, V th $=+3.4 \mathrm{~V}$ ).

The RCC700A features a Data Output Low function (DOL) that can force the data output (DOUT, $\overline{\text { DOUT }}$ ) to logic LOW for protection of the fiber optic module transmitter diode. DOL is controlled by the Protocol IC or the fiber optic transmitter module. The RCC700A also incorporates an Error Transmit input (ETX). The RCC700A sends a violating code when ETX is brought to a logic HIGH. If ETX stays HIGH for more than one byte clock cycle, the transmitter will send error bytes of alternate running disparities in order to maintain the DC balance of the line (100111 1011 or 011000 0100).

The 240 to 330 MHz clock used for the serial stream is generated using a PLL clock generator which multiplies the input frequency, 24 to 33 MHz , by a factor of 10 . The input clock reference for the PLL clock generator, Transmit Byte Clock (TBC), typically comes from a crystal oscillator or from the system.

## Receiver Section

The RCC700A receiver section includes a complete phaselocked loop clock recovery and data retiming/regeneration subsystem, a byte alignment circuit, a 1:10 demultiplexer, an 10-bit/8-bit decoder, a disparity/code violation checker and a parity generator. The RCC700A accepts a differential data stream (DIN/ $\overline{\mathrm{DIN}}$ ) at 240 to 330 Mbaud , recovers the clock and regenerates the encoded serial data. The recovered encoded data is then converted to 10 parallel data lines via a 1:10 time division demultiplexer and decoded into an 8 -bit byte via the 10 -bit/8-bit decoder. The decoder is disabled if

CSEL $=1$, and enabled if CSEL $=0 . \mathrm{K}$ Command characters are also detected and indicated by bringing the KOUT pin to a HIGH level. The odd parity of the output 8 -bit byte (DO0-DO7) is calculated and available at pin POUT. For example, for DO0-DO7=00000101, POUT should be 1 . For CSEL = 1, KOUT and POUT become D08 and D09, respectively. The RCC700A also generates a Receive Byte Clock (RBC) for driving the CMOS protocol layer IC. All the outputs to the protocol layer IC are at CMOS levels.

Running disparity and coding is checked during the 10 -bit/8bit decoding and violations are flagged by bringing the Error Flag (EF) to a HIGH level. If consecutive bytes have more 1s or more 0 s , or if running disparity is different from expected for the received code, or the transmission character is not part of Table 2, EF goes HIGH. If 1001111011 or 011000 0100 is received, $\mathrm{EF}=1$, $\mathrm{KOUT}=1$, DO0-DO7 $=00000000$.

The RCC700A contains a byte synchronization circuitry. When enabled (SYNCEN HIGH), the RCC700A will automatically resynchronize the demultiplexer to byte align with the leading seven bits ( 0011111 or 1100000 ) of the transmission character, corresponding to reception of K28.1, K28.5 or K28.7.

SYNCEN pin gives the protocol layer IC the flexibility to request the RCC700A to align only when required, e.g. at power up or after loss of byte synchronization. The RCC700A also incorporates a PECL to CMOS converter to translate the PECL output signal from an optical receiver module SDIN to a CMOS output signal. This allows for direct interfacing with the CMOS protocol layer circuit. SDIN is active HIGH. Therefore, $\overline{\text { SDOUT }}$ will be at a CMOS level LOW when an optical signal is present at the input of the fiber optics receiver module.

## Loopback Test Mode

The RCC700A features an internal differential loopback for on-board diagnostic of the device. When loop select (LSEL) is HIGH, the receiver accepts the output data from the transmitter section (DOUT, $\overline{\mathrm{DOUT}}$ ). When LSEL is LOW, i.e., tied to GND, the receiver accepts the incoming input data (DIN, $\overline{\mathrm{DIN}}$ ).

## Use of Table 2 for Encoding/ Decoding

The following information describes how Table 2 can be used for generating valid transmission characters (encoding) and checking the validity of received transmission characters (decoding).

The transmission character is labelled "abcdeifghj". The transmission order is a,b,c...j in that order. HGFEDCBA cor-
responds to the data inputs DI7...DI0 in that order. In the table, each valid data byte and special code byte has two columns corresponding to the current value of the running disparity (CURRENT RD- or CURRENT RD+). Running disparity is a binary parameter with either the value + or - .

The transmitter calculates the new running disparity based on the contents of the transmitted character. Similarly, the receiver calculates the new running disparity based on the contents of the received character.

The first six bits of the character, "abcdei," form one subblock, and "fghj" forms another sub-block for computing running disparity. Running disparity (CURRENT RD+ or CURRENT RD-) at the beginning of the 6-bit sub-block is the running disparity at the end of the last transmission character. Running disparity at the beginning of the 4-bit subblock is the running disparity at the end of the 6-bit subblock. Running disparity at the end of the transmission character is the running disparity at the end of the 4-bit subblock.

Running disparity for the sub-block is calculated as follows:

1. Running disparity at the end of any sub-block is positive if the sub-block contains more ones than zeros. It is also positive at the end of the six-bit sub-block if the six-bit sub-block is 000111 , and it is positive at the end of the four-bit sub-block if the four-bit sub-block if 0011.
2. Running disparity at the end of any sub-block is negative if the sub-block contains more zeros than ones. It is also negative at the end of the six-bit sub-block if the six-bit sub-block is 111000, and it is negative at the end of the four-bit sub-block if the four-bit sub-block is 1100.
3. If neither of the above two conditions applies, running disparity at the end of the sub-block is the same as at the beginning of the sub-block.

CURRENT RD is used to select the transmission character for the data byte or special code.

While decoding the received character, the column corresponding to the current value of the receiver's running disparity shall be searched for the received transmission character. If the received transmission character is found in the proper column, the transmission character is considered valid and the associated data or special code byte decoded. Otherwise, the character is considered invalid and EF pin is held HIGH for that byte. Independent of the transmission character's validity, the received transmission character shall be used to calculate a new value of running disparity.

Detection of code violation ( $\mathrm{EF}=\mathrm{HIGH}$ ) does not necessarily indicate that the transmission character in which the code violation was detected is in error. Code violation may occur due to the prior error which altered the running disparity of the bit stream but did not result in a detectable error at the transmission character in which it occurred. An example of an error scenario where the error is flagged after it happens is shown below (see Table 1).

## Reset Function

For $\mathrm{CSEL}=0$, during normal operation, the reset input pin, RST, is LOW and is not used. Under total failure of receive PLL to acquire lock, this reset function can be used. When RST goes HIGH for at least 1 byte clock, the chip is reset, i.e. the receive PLL acquires lock to the bit clock derived from the TBC reference byte frequency and then to the incoming data.

For CSEL $=1$, RST is normally HIGH and is LOW for at least 1 byte clock to reset.

Table 1. Example of Error Scenario

|  | RD | Character | RD | Character | RD | Character | RD |
| :--- | :---: | :--- | :--- | :--- | :--- | :--- | :---: |
| Transmitted character stream | - | D21.1 | - | D10.2 | - | D23.5 | + |
| Transmitted bit stream | - | 1010101001 | - | 0101010101 | - | 1110101010 | + |
| Bit stream after error | - | 1010101011 | + | 0101010101 | + | 1110101010 | + |
| Decoded character stream | - | D21.0 | + | D10.2 | + | Error | + |

Table 2. 8b/10b Encoding

| $\begin{aligned} & \hline \text { DATA }{ }^{3} \\ & \text { BYTE } \\ & \text { NAME } \\ & \hline \end{aligned}$ | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HGF | Edcba ${ }^{1}$ | abcdei | fghj ${ }^{2}$ | abcdei | fghj $^{2}$ |
| D0.0 | 000 | 00000 | 100111 | 0100 | 011000 | 1011 |
| D1.0 | 000 | 00001 | 011101 | 0100 | 100010 | 1011 |
| D2.0 | 000 | 00010 | 101101 | 0100 | 010010 | 1011 |
| D3.0 | 000 | 00011 | 110001 | 1011 | 110001 | 0100 |
| D4.0 | 000 | 00100 | 110101 | 0100 | 001010 | 1011 |
| D5.0 | 000 | 00101 | 101001 | 1011 | 101001 | 0100 |
| D6.0 | 000 | 00110 | 011001 | 1011 | 011001 | 0100 |
| D7.0 | 000 | 00111 | 111000 | 1011 | 000111 | 0100 |
| D8.0 | 000 | 01000 | 111001 | 0100 | 000110 | 1011 |
| D9.0 | 000 | 01001 | 100101 | 1011 | 100101 | 0100 |
| D10.0 | 000 | 01010 | 010101 | 1011 | 010101 | 0100 |
| D11.0 | 000 | 01011 | 110100 | 1011 | 110100 | 0100 |
| D12.0 | 000 | 01100 | 001101 | 1011 | 001101 | 0100 |
| D13.0 | 000 | 01101 | 101100 | 1011 | 101100 | 0100 |
| D14.0 | 000 | 01110 | 011100 | 1011 | 011100 | 0100 |
| D15.0 | 000 | 01111 | 010111 | 0100 | 101000 | 1011 |
| D16.0 | 000 | 10000 | 011011 | 0100 | 100100 | 1011 |
| D17.0 | 000 | 10001 | 100011 | 1011 | 100011 | 0100 |
| D18.0 | 000 | 10010 | 010011 | 1011 | 010011 | 0100 |
| D19.0 | 000 | 10011 | 110010 | 1011 | 110010 | 0100 |
| D20.0 | 000 | 10100 | 001011 | 1011 | 001011 | 0100 |
| D21.0 | 000 | 10101 | 101010 | 1011 | 101010 | 0100 |
| D22.0 | 000 | 10110 | 011010 | 1011 | 011010 | 0100 |
| D23.0 | 000 | 10111 | 111010 | 0100 | 000101 | 1011 |
| D24.0 | 000 | 11000 | 110011 | 0100 | 001100 | 1011 |
| D25.0 | 000 | 11001 | 100110 | 1011 | 100110 | 0100 |
| D26.0 | 000 | 11010 | 010110 | 1011 | 010110 | 0100 |
| D27.0 | 000 | 11011 | 110110 | 0100 | 001001 | 1011 |
| D28.0 | 000 | 11100 | 001110 | 1011 | 001110 | 0100 |
| D29.0 | 000 | 11101 | 101110 | 0100 | 010001 | 1011 |
| D30.0 | 000 | 11110 | 011110 | 0100 | 100001 | 1011 |
| D31.0 | 000 | 11111 | 101011 | 0100 | 010100 | 1011 |
| D0.1 | 001 | 00000 | 100111 | 1001 | 011000 | 1001 |
| D1.1 | 001 | 00001 | 011101 | 1001 | 100010 | 1001 |
| D2.1 | 001 | 00010 | 101101 | 1001 | 010010 | 1001 |
| D3.1 | 001 | 00011 | 110001 | 1001 | 110001 | 1001 |
| D4.1 | 001 | 00100 | 110101 | 1001 | 001010 | 1001 |
| D5.1 | 001 | 00101 | 101001 | 1001 | 101001 | 1001 |
| D6.1 | 001 | 00110 | 011001 | 1001 | 011001 | 1001 |
| D7.1 | 001 | 00111 | 111000 | 1001 | 000111 | 1001 |
| D8.1 | 001 | 01000 | 111001 | 1001 | 000110 | 1001 |
| D9.1 | 001 | 01001 | 100101 | 1001 | 100101 | 1001 |
| D10.1 | 001 | 01010 | 010101 | 1001 | 010101 | 1001 |
| D11.1 | 001 | 01011 | 110100 | 1001 | 110100 | 1001 |
| D12.1 | 001 | 01100 | 001101 | 1001 | 001101 | 1001 |
| D13.1 | 001 | 01101 | 101100 | 1001 | 101100 | 1001 |
| D14.1 | 001 | 01110 | 011100 | 1001 | 011100 | 1001 |
| D15.1 | 001 | 01111 | 010111 | 1001 | 101000 | 1001 |


| $\begin{aligned} & \text { DATA }{ }^{3} \\ & \text { BYTE } \\ & \text { NAME } \end{aligned}$ | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HGF | EDCBA ${ }^{1}$ | abcdei | fghj $^{2}$ | abcdei | fghj ${ }^{2}$ |
| D16.1 | 001 | 10000 | 011011 | 1001 | 100100 | 1001 |
| D17.1 | 001 | 10001 | 100011 | 1001 | 100011 | 1001 |
| D18.1 | 001 | 10010 | 010011 | 1001 | 010011 | 1001 |
| D19.1 | 001 | 10011 | 110010 | 1001 | 110010 | 1001 |
| D20.1 | 001 | 10100 | 001011 | 1001 | 001011 | 1001 |
| D21.1 | 001 | 10101 | 101010 | 1001 | 101010 | 1001 |
| D22.1 | 001 | 10110 | 011010 | 1001 | 011010 | 1001 |
| D23.1 | 001 | 10111 | 111010 | 1001 | 000101 | 1001 |
| D24.1 | 001 | 11000 | 110011 | 1001 | 001100 | 1001 |
| D25.1 | 001 | 11001 | 100110 | 1001 | 100110 | 1001 |
| D26.1 | 001 | 11010 | 010110 | 1001 | 010110 | 1001 |
| D27.1 | 001 | 11011 | 110110 | 1001 | 001001 | 1001 |
| D28.1 | 001 | 11100 | 001110 | 1001 | 001110 | 1001 |
| D29.1 | 001 | 11101 | 101110 | 1001 | 010001 | 1001 |
| D30.1 | 001 | 11110 | 011110 | 1001 | 100001 | 1001 |
| D31.1 | 001 | 11111 | 101011 | 1001 | 010100 | 1001 |
| D0.2 | 010 | 00000 | 100111 | 0101 | 011000 | 0101 |
| D1.2 | 010 | 00001 | 011101 | 0101 | 100010 | 0101 |
| D2.2 | 010 | 00010 | 101101 | 0101 | 010010 | 0101 |
| D3.2 | 010 | 00011 | 110001 | 0101 | 110001 | 0101 |
| D4.2 | 010 | 00100 | 110101 | 0101 | 001010 | 0101 |
| D5.2 | 010 | 00101 | 101001 | 0101 | 101001 | 0101 |
| D6.2 | 010 | 00110 | 011001 | 0101 | 011001 | 0101 |
| D7.2 | 010 | 00111 | 111000 | 0101 | 000111 | 0101 |
| D8.2 | 010 | 01000 | 111001 | 0101 | 000110 | 0101 |
| D9.2 | 010 | 01001 | 100101 | 0101 | 100101 | 0101 |
| D10.2 | 010 | 01010 | 010101 | 0101 | 010101 | 0101 |
| D11.2 | 010 | 01011 | 110100 | 0101 | 110100 | 0101 |
| D12.2 | 010 | 01100 | 001101 | 0101 | 001101 | 0101 |
| D13.2 | 010 | 01101 | 101100 | 0101 | 101100 | 0101 |
| D14.2 | 010 | 01110 | 011100 | 0101 | 011100 | 0101 |
| D15.2 | 010 | 01111 | 010111 | 0101 | 101000 | 0101 |
| D16.2 | 010 | 10000 | 011011 | 0101 | 100100 | 0101 |
| D17.2 | 010 | 10001 | 100011 | 0101 | 100011 | 0101 |
| D18.2 | 010 | 10010 | 010011 | 0101 | 010011 | 0101 |
| D19.2 | 010 | 10011 | 110010 | 0101 | 110010 | 0101 |
| D20.2 | 010 | 10100 | 001011 | 0101 | 001011 | 0101 |
| D21.2 | 010 | 10101 | 101010 | 0101 | 101010 | 0101 |
| D22.2 | 010 | 10110 | 011010 | 0101 | 011010 | 0101 |
| D23.2 | 010 | 10111 | 111010 | 0101 | 000101 | 0101 |
| D24.2 | 010 | 11000 | 110011 | 0101 | 001100 | 0101 |
| D25.2 | 010 | 11001 | 100110 | 0101 | 100110 | 0101 |
| D26.2 | 010 | 11010 | 010110 | 0101 | 010110 | 0101 |
| D27.2 | 010 | 11011 | 110110 | 0101 | 001001 | 0101 |
| D28.2 | 010 | 11100 | 001110 | 0101 | 001110 | 0101 |
| D29.2 | 010 | 11101 | 101110 | 0101 | 010001 | 0101 |
| D30.2 | 010 | 11110 | 011110 | 0101 | 100001 | 0101 |
| D31.3 | 010 | 11111 | 101011 | 0101 | 010100 | 0101 |

Table 2. 8b/10b Encoding (continued)

| $\begin{aligned} & \text { DATA }{ }^{3} \\ & \text { BYTE } \\ & \text { NAME } \end{aligned}$ | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HGF | Edcba ${ }^{1}$ | abcdei | fghj $^{2}$ | abcdei | $\mathrm{fghj}^{2}$ |
| D0.3 | 011 | 00000 | 100111 | 0011 | 011000 | 1100 |
| D1.3 | 011 | 00001 | 011101 | 0011 | 100010 | 1100 |
| D2.3 | 011 | 00010 | 101101 | 0011 | 010010 | 1100 |
| D3.3 | 011 | 00011 | 110001 | 1100 | 110001 | 0011 |
| D4.3 | 011 | 00100 | 110101 | 0011 | 001010 | 1100 |
| D5.3 | 011 | 00101 | 101001 | 1100 | 101001 | 0011 |
| D6.3 | 011 | 00110 | 011001 | 1100 | 011001 | 0011 |
| D7.3 | 011 | 00111 | 111000 | 1100 | 000111 | 0011 |
| D8.3 | 011 | 01000 | 111001 | 0011 | 000110 | 1100 |
| D9.3 | 011 | 01001 | 100101 | 1100 | 100101 | 0011 |
| D10.3 | 011 | 01010 | 010101 | 1100 | 010101 | 0011 |
| D11.3 | 011 | 01011 | 110100 | 1100 | 110100 | 0011 |
| D12.3 | 011 | 01100 | 001101 | 1100 | 001101 | 0011 |
| D13.3 | 011 | 01101 | 101100 | 1100 | 101100 | 0011 |
| D14.3 | 011 | 01110 | 011100 | 1100 | 011100 | 0011 |
| D15.3 | 011 | 01111 | 010111 | 0011 | 101000 | 1100 |
| D16.3 | 011 | 10000 | 011011 | 0011 | 100100 | 1100 |
| D17.3 | 011 | 10001 | 100011 | 1100 | 100011 | 0011 |
| D18.3 | 011 | 10010 | 010011 | 1100 | 010011 | 0011 |
| D19.3 | 011 | 10011 | 110010 | 1100 | 110010 | 0011 |
| D20.3 | 011 | 10100 | 001011 | 1100 | 001011 | 0011 |
| D21.3 | 011 | 10101 | 101010 | 1100 | 101010 | 0011 |
| D22.3 | 011 | 10110 | 011010 | 1100 | 011010 | 0011 |
| D23.3 | 011 | 10111 | 111010 | 0011 | 000101 | 1100 |
| D24.3 | 011 | 11000 | 110011 | 0011 | 001100 | 1100 |
| D25.3 | 011 | 11001 | 100110 | 1100 | 100110 | 0011 |
| D26.3 | 011 | 11010 | 010110 | 1100 | 010110 | 0011 |
| D27.3 | 011 | 11011 | 110110 | 0011 | 001001 | 1100 |
| D28.3 | 011 | 11100 | 001110 | 1100 | 001110 | 0011 |
| D29.3 | 011 | 11101 | 101110 | 0011 | 010001 | 1100 |
| D30.3 | 011 | 11110 | 011110 | 0011 | 100001 | 1100 |
| D31.3 | 011 | 11111 | 101011 | 0011 | 010100 | 1100 |
| D0.4 | 100 | 00000 | 100111 | 0010 | 011000 | 1101 |
| D1.4 | 100 | 00001 | 011101 | 0010 | 100010 | 1101 |
| D2.4 | 100 | 00010 | 101101 | 0010 | 010010 | 1101 |
| D3.4 | 100 | 00011 | 110001 | 1101 | 110001 | 0010 |
| D4.4 | 100 | 00100 | 110101 | 0010 | 001010 | 1101 |
| D5.4 | 100 | 00101 | 101001 | 1101 | 101001 | 0010 |
| D6.5 | 100 | 00110 | 011001 | 1101 | 011001 | 0010 |
| D7.5 | 100 | 00111 | 111000 | 1101 | 000111 | 0010 |
| D8.5 | 100 | 01000 | 111001 | 0010 | 000110 | 1101 |
| D9.5 | 100 | 01001 | 100101 | 1101 | 100101 | 0010 |
| D10.4 | 100 | 01010 | 010101 | 1101 | 010101 | 0010 |
| D11.4 | 100 | 01011 | 110100 | 1101 | 110100 | 0010 |
| D12.4 | 100 | 01100 | 001101 | 1101 | 001101 | 0010 |
| D13.4 | 100 | 01101 | 101100 | 1101 | 101100 | 0010 |
| D14.4 | 100 | 01110 | 011100 | 1101 | 011100 | 0010 |
| D15.4 | 100 | 01111 | 010111 | 0010 | 101000 | 1101 |


| DATA ${ }^{3}$ BYTE NAME | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HGF | EDCBA ${ }^{1}$ | abcdei | fghj ${ }^{2}$ | abcdei | fghj ${ }^{2}$ |
| D16.4 | 100 | 10000 | 011011 | 0010 | 100100 | 1101 |
| D17.4 | 100 | 10001 | 100011 | 1101 | 100011 | 0010 |
| D18.4 | 100 | 10010 | 010011 | 1101 | 010011 | 0010 |
| D19.4 | 100 | 10011 | 110010 | 1101 | 110010 | 0010 |
| D20.4 | 100 | 10100 | 001011 | 1101 | 001011 | 0010 |
| D21.4 | 100 | 10101 | 101010 | 1101 | 101010 | 0010 |
| D22.4 | 100 | 10110 | 011010 | 1101 | 011010 | 0010 |
| D23.4 | 100 | 10111 | 111010 | 0010 | 000101 | 1101 |
| D24.4 | 100 | 11000 | 110011 | 0010 | 001100 | 1101 |
| D25.4 | 100 | 11001 | 100110 | 1101 | 100110 | 0010 |
| D26.4 | 100 | 11010 | 010110 | 1101 | 010110 | 0010 |
| D27.4 | 100 | 11011 | 110110 | 0010 | 001001 | 1101 |
| D28.4 | 100 | 11100 | 001110 | 1101 | 001110 | 0010 |
| D29.4 | 100 | 11101 | 101110 | 0010 | 010001 | 1101 |
| D30.4 | 100 | 11110 | 011110 | 0010 | 100001 | 1101 |
| D31.4 | 100 | 11111 | 101011 | 0010 | 010100 | 1101 |
| D0.5 | 101 | 00000 | 100111 | 1010 | 011000 | 1010 |
| D1.5 | 101 | 00001 | 011101 | 1010 | 100010 | 1010 |
| D2.5 | 101 | 00010 | 101101 | 1010 | 010010 | 1010 |
| D3.5 | 101 | 00011 | 110001 | 1010 | 110001 | 1010 |
| D4.5 | 101 | 00100 | 110101 | 1010 | 001010 | 1010 |
| D5.5 | 101 | 00101 | 101001 | 1010 | 101001 | 1010 |
| D6.5 | 101 | 00110 | 011001 | 1010 | 011001 | 1010 |
| D7.5 | 101 | 00111 | 111000 | 1010 | 000111 | 1010 |
| D8.5 | 101 | 01000 | 111001 | 1010 | 000110 | 1010 |
| D9.5 | 101 | 01001 | 100101 | 1010 | 100101 | 1010 |
| D10.5 | 101 | 01010 | 010101 | 1010 | 010101 | 1010 |
| D11.5 | 101 | 01011 | 110100 | 1010 | 110100 | 1010 |
| D12.5 | 101 | 01100 | 001101 | 1010 | 001101 | 1010 |
| D13.5 | 101 | 01101 | 101100 | 1010 | 101100 | 1010 |
| D14.5 | 101 | 01110 | 011100 | 1010 | 011100 | 1010 |
| D15.5 | 101 | 01111 | 010111 | 1010 | 101000 | 1010 |
| D16.5 | 101 | 10000 | 011011 | 1010 | 100100 | 1010 |
| D17.5 | 101 | 10001 | 100011 | 1010 | 100011 | 1010 |
| D18.5 | 101 | 10010 | 010011 | 1010 | 010011 | 1010 |
| D19.5 | 101 | 10011 | 110010 | 1010 | 110010 | 1010 |
| D20.5 | 101 | 10100 | 001011 | 1010 | 001011 | 1010 |
| D21.5 | 101 | 10101 | 101010 | 1010 | 101010 | 1010 |
| D22.5 | 101 | 10110 | 011010 | 1010 | 011010 | 1010 |
| D23.5 | 101 | 10111 | 111010 | 1010 | 000101 | 1010 |
| D24.5 | 101 | 11000 | 110011 | 1010 | 001100 | 1010 |
| D25.5 | 101 | 11001 | 100110 | 1010 | 100110 | 1010 |
| D26.5 | 101 | 11010 | 010110 | 1010 | 010110 | 1010 |
| D27.5 | 101 | 11011 | 110110 | 1010 | 001001 | 1010 |
| D28.5 | 101 | 11100 | 001110 | 1010 | 001110 | 1010 |
| D29.5 | 101 | 11101 | 101110 | 1010 | 010001 | 1010 |
| D30.5 | 101 | 11110 | 011110 | 1010 | 100001 | 1010 |
| D31.5 | 101 | 11111 | 101011 | 1010 | 010100 | 1010 |

Table 2. 8b/10b Encoding (continued)

| DATA <br> BYE | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME | HGF | EDCBA | abcdei | fghj ${ }^{2}$ | abcdei | fghj $^{2}$ |
| D0.6 | 110 | 00000 | 100111 | 0110 | 011000 | 0110 |
| D1.6 | 110 | 00001 | 011101 | 0110 | 100010 | 0110 |
| D2.6 | 110 | 00010 | 101101 | 0110 | 010010 | 0110 |
| D3.6 | 110 | 00011 | 110001 | 0110 | 110001 | 0110 |
| D4.6 | 110 | 00100 | 110101 | 0110 | 001010 | 0110 |
| D5.6 | 110 | 00101 | 101001 | 0110 | 101001 | 0110 |
| D6.6 | 110 | 00110 | 011001 | 0110 | 011001 | 0110 |
| D7.6 | 110 | 00111 | 111000 | 0110 | 000111 | 0110 |
| D8.6 | 110 | 01000 | 111001 | 0110 | 000110 | 0110 |
| D9.6 | 110 | 01001 | 100101 | 0110 | 100101 | 0110 |
| D10.6 | 110 | 01010 | 010101 | 0110 | 010101 | 0110 |
| D11.6 | 110 | 01011 | 110100 | 0110 | 110100 | 0110 |
| D12.6 | 110 | 01100 | 001101 | 0110 | 001101 | 0110 |
| D13.6 | 110 | 01101 | 101100 | 0110 | 101100 | 0110 |
| D14.6 | 110 | 01110 | 011100 | 0110 | 011100 | 0110 |
| D15.6 | 110 | 01111 | 010111 | 0110 | 101000 | 0110 |
| D16.6 | 110 | 10000 | 011011 | 0110 | 100100 | 0110 |
| D17.6 | 110 | 10001 | 100011 | 0110 | 100011 | 0110 |
| D18.6 | 110 | 10010 | 010011 | 0110 | 010011 | 0110 |
| D19.6 | 110 | 10011 | 110010 | 0110 | 110010 | 0110 |
| D20.6 | 110 | 10100 | 001011 | 0110 | 001011 | 0110 |
| D21.6 | 110 | 10101 | 101010 | 0110 | 101010 | 0110 |
| D22.6 | 110 | 10110 | 011010 | 0110 | 011010 | 0110 |
| D23.6 | 110 | 10111 | 111010 | 0110 | 000101 | 0110 |
| D24.6 | 110 | 11000 | 110011 | 0110 | 001100 | 0110 |
| D25.6 | 110 | 11001 | 100110 | 0110 | 100110 | 0110 |
| D26.6 | 110 | 11010 | 010110 | 0110 | 010110 | 0110 |
| D27.6 | 110 | 11011 | 110110 | 0110 | 001001 | 0110 |
| D28.6 | 110 | 11100 | 001110 | 0110 | 001110 | 0110 |
| D29.6 | 110 | 11101 | 101110 | 0110 | 010001 | 0110 |
| D30.6 | 110 | 11110 | 011110 | 0110 | 100001 | 0110 |
| D31.6 | 110 | 11111 | 101011 | 0110 | 010100 | 0110 |


| DATA <br> BYTE | BITS |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME | HGF | EDCBA | abcdei | fgh $^{2}$ | abcdei | fghj |
| D0.7 | 111 | 00000 | 100111 | 0001 | 011000 | 1110 |
| D1.7 | 111 | 00001 | 011101 | 0001 | 100010 | 1110 |
| D2.7 | 111 | 00010 | 101101 | 0001 | 010010 | 1110 |
| D3.7 | 111 | 00011 | 110001 | 1110 | 110001 | 0001 |
| D4.7 | 111 | 00100 | 110101 | 0001 | 001010 | 1110 |
| D5.7 | 111 | 00101 | 101001 | 1110 | 101001 | 0001 |
| D6.7 | 111 | 00110 | 011001 | 1110 | 011001 | 0001 |
| D7.7 | 111 | 00111 | 111000 | 1110 | 000111 | 0001 |
| D8.7 | 111 | 01000 | 111001 | 0001 | 000110 | 1110 |
| D9.7 | 111 | 01001 | 100101 | 1110 | 100101 | 0001 |
| D10.7 | 111 | 01010 | 010101 | 1110 | 010101 | 0001 |
| D11.7 | 111 | 01011 | 110100 | 1110 | 110100 | 1000 |
| D12.7 | 111 | 01100 | 001101 | 1110 | 001101 | 0001 |
| D13.7 | 111 | 01101 | 101100 | 1110 | 101100 | 1000 |
| D14.7 | 111 | 01110 | 011100 | 1110 | 011100 | 1000 |
| D15.7 | 111 | 01111 | 010111 | 0001 | 101000 | 1110 |
| D16.7 | 111 | 10000 | 011011 | 0001 | 100100 | 1110 |
| D17.7 | 111 | 10001 | 100011 | 0111 | 100011 | 0001 |
| D18.7 | 111 | 10010 | 010011 | 0111 | 010011 | 0001 |
| D19.7 | 111 | 10011 | 110010 | 1110 | 110010 | 0001 |
| D20.7 | 111 | 10100 | 001011 | 0111 | 001011 | 0001 |
| D21.7 | 111 | 10101 | 101010 | 1110 | 101010 | 0001 |
| D22.7 | 111 | 10110 | 011010 | 1110 | 011010 | 0001 |
| D23.7 | 111 | 10111 | 111010 | 0001 | 000101 | 1110 |
| D24.7 | 111 | 11000 | 110011 | 0001 | 001100 | 1110 |
| D25.7 | 111 | 11001 | 100110 | 1110 | 100110 | 0001 |
| D26.7 | 111 | 11010 | 010110 | 1110 | 010110 | 0001 |
| D27.7 | 111 | 11011 | 110110 | 0001 | 001001 | 1110 |
| D28.7 | 111 | 11100 | 001110 | 1110 | 001110 | 0001 |
| D29.7 | 111 | 11101 | 101110 | 0001 | 010001 | 1110 |
| D30.7 | 111 | 11110 | 011110 | 0001 | 100001 | 1110 |
| D31.7 | 111 | 11111 | 101011 | 0001 | 010100 | 1110 |
|  |  |  |  |  |  |  |


| DATA |  |  | BITS $^{\text {BYTE }}$ |  |  | CURRENT RD- |  | CURRENT RD+ |  |
| :---: | :---: | ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME | HGF | EDCBA $^{1}$ |  | abcdei | fghj $^{2}$ | abcdei |  |  |  |
| fghj |  |  |  |  |  |  |  |  |  |

## Notes:

1. "HGF EDC BA" corresponds to DI7 ...0 in that order
2. $a$ is to be transmitted first, followed by b, c, d ....j in that order
3. $\mathrm{Kin}=0$
4. $\mathrm{Kin}=1$

## Pin Assignments



65-700A-02

| Pin | Name | Pin | Name | Pin | Name | Pin | Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DOR | 17 | D17 | 33 | DOUT | 49 | SDOT |
| 2 | DO1 | 18 | D16 | 34 | DOUT | 50 | CSH |
| 3 | DOO | 19 | D15 | 35 | LSE | 51 | SYNCEN |
| 4 | DVCC | 20 | D14 | 36 | AGND | 52 | BSYNC |
| 5 | DVOC | 21 | D13 | 37 | AVOC | 53 | DVOC |
| 6 | DGND | 22 | D12 | 38 | AVCC | 54 | DGND |
| 7 | DGND | 23 | D11 | 39 | AGND | 55 | DVOC |
| 8 | POUT/D09 | 24 | DIO | 40 | AGND | 56 | DGND |
| 9 | KOU/D08 | 25 | DGND | 41 | AVOC | 57 | DVOC |
| 10 | ■ | 26 | TBC | 42 | AVOC | 58 | DGND |
| 11 | RBC | 27 | DVOC | 43 | AGND | 59 | DO7 |
| 12 | DGND | 28 | RST | 44 | AVOC | 60 | DO6 |
| 13 | PE/POLS日 | 29 | DGND | 45 | AGND | 61 | DO5 |
| 14 | PINDI9 | 30 | DVOC | 46 | SDIN | 62 | DO4 |
| 15 | KIND18 | 31 | DO- | 47 | $\overline{\mathrm{DIN}}$ | 63 | D03 |
| 16 | ETX | 32 | DGND | 48 | DIN | 64 | DGND |



65-700A-07

| Pin | Name | Pin | Name | Pin | Name | Pin | Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DGND | 18 | POUT/D09 | 35 | DIO | 52 | AGND |
| 2 | DVOC | 19 | KOUT/DOB | 36 | DGND | 53 | AVOC |
| 3 | DGND | 20 | ■ | 37 | TBC | 54 | AVOC |
| 4 | DO7 | 21 | RBC | 38 | DVOC | 55 | AGND |
| 5 | DO6 | 22 | DGND | 39 | RST | 56 | AVOC |
| 6 | DO5 | 23 | PEIPOLSE | 40 | DGND | 57 | AGND |
| 7 | DO4 | 24 | PINDI9 | 41 | DVOC | 58 | SDIN |
| 8 | DOB | 25 | KINDI8 | 42 | DOL | 59 | $\overline{\mathrm{DIN}}$ |
| 9 | DGND | 26 | ETX | 43 | DGND | 60 | DIN |
| 10 | DGND | 27 | DGND | 44 | DOUT | 61 | DGND |
| 11 | DOR | 28 | DI7 | 45 | DOU | 62 | SDOV |
| 12 | DO1 | 29 | DI6 | 46 | NC | 63 | CSE |
| 13 | DOO | 30 | D15 | 47 | LSE | 64 | SYNCEN |
| 14 | DVOC | 31 | DI4 | 48 | AGND | 65 | BSYNC |
| 15 | DVCC | 32 | D13 | 49 | AVCC | 66 | DVOC |
| 16 | DGND | 33 | DI2 | 50 | AVCC | 67 | DGND |
| 17 | DGND | 34 | D11 | 51 | AGND | 68 | DVCC |

## Pin Descriptions

| Name | Pin Number |  | Function |
| :---: | :---: | :---: | :---: |
|  | 64-pin PQFP | 68-pin PLCC |  |
| DVCC | $\begin{gathered} 4,5,27,30, \\ 53,55,57 \end{gathered}$ | $\begin{gathered} 2,14,15,38 \\ 41,66,68 \end{gathered}$ | Positive supply for digital circuitry. The nominal value is $5 \mathrm{~V} \pm 5 \%$. VCC should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| AVCC | $\begin{gathered} 37,38,41,42, \\ 44 \end{gathered}$ | $\begin{gathered} 49,50,53,54 \\ 56 \end{gathered}$ | Positive supply for analog circuitry. The nominal value is $5 \mathrm{~V} \pm 5 \%$. VCC should be bypassed to the ground plane with a $10,000 \mathrm{pF}$ chip capacitor placed as close to the pin as possible. |
| DGND | $\begin{gathered} 6,7,12,25, \\ 29,32,54,56, \\ 58,64 \end{gathered}$ | $\begin{aligned} & 1,3,9,10,16, \\ & 17,22,27,36, \\ & 40,43,61,67 \end{aligned}$ | Chip ground for digital circuitry. DGND should be connected to the printed circuit board's ground plane at the pins. |
| AGND | $\begin{gathered} 36,39,40,43, \\ 45 \end{gathered}$ | $\begin{gathered} 48,51,52,55, \\ 57 \end{gathered}$ | Chip ground for analog circuitry. AGND should be connected to the printed circuit board's ground plane at the pins. |
| DIO-DI7 | $\begin{aligned} & 24,23,22,21, \\ & 20,19,18,17 \end{aligned}$ | $\begin{aligned} & 35,34,33,32, \\ & 31,30,29,28 \end{aligned}$ | Transmitter input data (TTL levels). |

Pin Descriptions (continued)

| Name | Pin Number |  | Function |
| :---: | :---: | :---: | :---: |
|  | 64-pin PQFP | 68-pin PLCC |  |
| TBC | 26 | 37 | Transmit Byte Clock input (TTL level). Input reference frequency for the internal high speed clock generator: 24 to 33 MHz . |
| KIN/DI8 | 15 | 25 | K character indicator input/Transmitter input data (TTL levels). If CSEL $=0$, this pin in KIN. If CSEL $=1$, this pin is DI8. |
| PIN/DI9 | 14 | 24 | Odd parity input/Transmitter input data (TTL levels). If CSEL $=0$, this pin in PIN. If CSEL $=1$, this pin is DI9. |
| PE/ POLSEL | 13 | 23 | Parity Error indicator output/Polarity Select Input (CMOS/TTL levels). For CSEL $=0$, This pin is PE. For CSEL $=1$, This pin is POLSEL. PE will stay low when the on-chip calculated odd parity matches the incoming parity PIN. If there is a parity error, the PE flag is raised to a level HIGH. If POLSEL $=0$, the receive data output timing specifications are with respect to the positive edge of RBC. If POLSEL $=1$, the above specifications are with respect to the negative edge of RBC. |
| $\frac{\text { DOUT/ }}{\text { DOUT }}$ | 33,34 | 44,45 | Transmitter differential output data (PECL levels). The output is a current mode driver with a nominal current driver of 8 mA . To generate a 0.8 V swing, use a $100 \Omega$ resistor across DOUT, DOUT. |
| DOL | 31 | 42 | Data Output Low control input (TTL level). When HIGH, it forces the output to a logic low state (DOUT $=$ LOW and $\overline{\text { DOUT }}=\mathrm{HIGH}$ ) to protect the fiber optic source. Connect to GND or leave open when not used. |
| LSEL | 35 | 47 | Loop Select input (TTL level). Internal differential loopback for "onboard" diagnostic of the device. When loop select (LSEL) is HIGH, the receiver accepts the output data from the transmitter section (DOUT/DOUT). When LSEL is LOW, i.e. tied to GND, the receiver accepts the incoming input data (DIN/DIN). Connect to GND or leave open when not used. |
| DIN/DIN | 48, 47 | 60, 59 | Receiver differential input data (PECL levels). |
| SYNCEN | 51 | 64 | Byte Synchronization Enable input (TTL level). When SYNCEN is HIGH, the RCC700A will automatically resynchronize the demultiplexer to byte align with the received K28.1, K28.5 or K28.7 for both negative and positive running disparities (RD- and RD+). Connect to GND or leave open when not used. |
| BSYNC | 52 | 65 | Byte Synchronized output flag (CMOS levels). BSYNC goes to a HIGH level for one byte clock when SYNCEN is HIGH and the RCC700A detects and resynchronizes on K28.1, K28.5 or K28.7. |
| SDIN | 46 | 58 | Signal Detect input (PECL level). PECL input of the PECL to CMOS converter for the signal detect flag of the fiber optics receiver module. Leave open when not used. |
| SDOUT | 49 | 62 | Signal Detect Output (CMOS level). CMOS output of the PECL to CMOS converter for the signal detect flag of the fiber optics receiver module. SDOUT is LOW when SDIN is HIGH. |
| DO0-DO7 | $\begin{gathered} \hline 3,2,1,63,62, \\ 61,60,59 \end{gathered}$ | $\begin{gathered} 13,12,11,8 \\ 7,6,5,4 \end{gathered}$ | Receiver output data/Receive output data (CMOS levels). |
| KOUT/DO8 | 9 | 19 | K character indicator output / Receive Output Data (CMOS level). <br> If CSEL $=0$, this pin is KOUT. If CSEL $=1$, this pin is DO8. |
| POUT/DO9 | 8 | 18 | Odd parity output/Receive output data (CMOS level). If CSEL $=0$, this pin is POUT. POUT is HIGH when the parity of the DO0...DO7 byte is even. If CSEL $=1$, this pin is DO9. |

Pin Descriptions (continued)

| Name | Pin Number |  | Function |
| :---: | :---: | :---: | :---: |
|  | 64-pin PQFP | 68-pin PLCC |  |
| RBC | 11 | 21 | Receive Byte Clock output (CMOS level): 24 to 33 MHz . |
| EF | 10 | 20 | Error Flag output (CMOS level). EF goes HIGH to flag running disparity and coding violations detected during the $10 \mathrm{~b} / 8 \mathrm{~b}$ decoding. |
| RST | 28 | 39 | Asynchronous reset input (TTL level). For CSEL $=0$, this pin is normally LOW, and when HIGH for at least one byte clock, is used to reset all functions of the chip. This is a master reset. For CSEL = 1, this pin is normally HIGH, and when LOW for at least one byte clock, provides reset. |
| ETX | 16 | 26 | Error Transmit input (TTL level). This pin is only applicable of CSEL $=0$ and is a No Connect for CSEL $=1$. This pin is normally LOW. This pin, when HIGH, is used to force DC balanced alternating violation codes on its serial output. |
| CSEL | 50 | 63 | Select input (TTL level). This pin is normally low and enables the 8b/10b encoder/decoder circuitry. When high, the 8b/10b encoder/ decoder is disabled and the following pins are affected: PIN/DI9, KIN/DI8, POUT/DO9, KOUT/DO8, PE/POLSEL, RST, and ETX. |
| NC | - | 46 | No connection. |

## Absolute Maximum Ratings ${ }^{1}$

| Parameter | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Storage temperature range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature range | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature range (soldering, 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |
| Positive power supply, VCC | 0 | 6 | V |
| Voltage applied to any TTL inputs | -1 | 6 | V |
| Voltage applied to any CMOS inputs | -1 | 6 | V |
| Voltage applied to any PECL inputs | -1 | 6 | V |
| Voltage applied to any CMOS outputs | -1 | 6 | V |
| Voltage applied to any PECL outputs | -1 | 6 | V |
| Current from any CMOS outputs | -50 | 50 | mA |
| Current from any PECL outputs | -50 | 50 | mA |

## Note:

1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## Recommended Operating Conditions

| Symbol | Parameters | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient operating temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| VCC | Positive supply voltage (DVCC and AVCC) | 4.75 | 5.0 | 5.25 | V |
| $\mathrm{R}_{\boldsymbol{\jmath}}$ | PECL differential load resistance $^{1}$ | 80 | 100 | 150 | $\Omega$ |

Note:

1. Differential load resistance of $100 \Omega$ equals connection of $50 \Omega$ to $A C$ ground on each of DOUT, DOUT.

## DC Electrical Characteristics

$\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$, GND $=0 \mathrm{~V}$ unless otherwise indicated.

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | TTL input voltage HIGH |  | 2.0 |  | VCC +0.5 | V |
| VIL | TTL input voltage LOW |  |  |  | 0.8 | V |
| IIH | TTL input HIGH current | $\mathrm{VCC}=\mathrm{max}, \mathrm{VIN}=2.7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIL | TTL input LOW current | $\mathrm{VCC}=\max , \mathrm{V}$ IN $=0.4 \mathrm{~V}$ | -1 |  | 100 | $\mu \mathrm{A}$ |
| Cl | Input capacitance |  |  | 4 | 10 | pF |
| VOHP | PECL output voltage HIGH | RDIFF $=100 \Omega, \mathrm{VCC}=5 \mathrm{~V}$ | 3.5 | 3.8 | 4.2 | V |
| VolP | PECL ouput voltage LOW | RDIFF $=100 \Omega$, VCC $=5 \mathrm{~V}$ | 2.6 | 3.0 | 3.4 | V |
| VoP | PECL output voltage amplitude | VOHP - Volp, VCC $=5 \mathrm{~V}$ | 0.6 | 0.8 | 1.0 | V |
| Io | PECL output current |  |  | 8 |  | mA |
| Receiver |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | TTL input voltage HIGH |  | 2.0 |  | VCC +0.5 | V |
| VIL | TTL input voltage LOW |  | 0 |  | 0.8 | V |
| IIH | TTL input HIGH current | $\mathrm{VCC}=$ max, Vin $=2.7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIL | TTL input LOW current | $\mathrm{VCC}=$ max, Vin $=0.4 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| VCM | Com. mode range (DIN, DIN) |  | 2.8 |  | 4.5 | V |
| VDIFF | Diff. input voltage (DIN, DIN) |  | 0.4 |  |  | V |
| IIPH | PECL input HIGH current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{VCC}-0.88 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIPL | PECL input LOW current | $\mathrm{V}_{\mathrm{IL}}=\mathrm{VCC}-1.81 \mathrm{~V}$ | -100 |  |  | $\mu \mathrm{A}$ |
| VOHC | CMOS output voltage HIGH | $\begin{aligned} & \text { IOH= }-4.1 \mathrm{~mA}(-8.1 \mathrm{~mA} \text { for } \\ & \mathrm{RBC}) \end{aligned}$ | 3.5 |  | Vcc | V |
| VOLC | CMOS output voltage LOW | $\mathrm{IOL}=4.1 \mathrm{~mA}(8.1 \mathrm{~mA} \text { for }$ RBC) | 0 |  | 0.5 | V |
| IOLC | Output current (except RBC) | Forcing VOH, VOL | 4 |  |  | mA |
| IoLC | Output current (RBC) | Forcing VOH, VOL | 8 |  |  | mA |
| ICC | Supply Current (266 Mbaud) | $\mathrm{VCC}=5.25 \mathrm{~V}$ |  | 135 | 150 | mA |
| PD | Power dissipation (266 Mbaud) | Based on ICC |  | 690 |  | mW |

## Note:

1. Under both transmit and receive output switching conditions

## AC Electrical Characteristics ${ }^{1}$

$\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$, GND $=0 \mathrm{~V}$ unless otherwise indicated.

| Symbol | Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter |  |  |  |  |  |  |
| T | TBC Period | 266 Mbaud |  | 37.7 |  | ns |
| taca | Acquisition time | Note 2 |  |  | 1 | ms |
| tids ${ }^{6}$ | DIN0..7, KIN, PIN valid to TBC setup $\uparrow$ |  | 4 |  |  | ns |
| tidh ${ }^{6}$ | TBC $\uparrow$ to DINO..7, KIN, PIN invalid hold |  | 4 |  |  | ns |
| Fout | Output data rate |  | 240 |  | 330 | Mbaud |
| tr, tf | DOUT, DOUT rise and fall times | 20\% to $80 \%$ points |  |  | 500 | ps |
| trj | DOUT, DOUT pk-pk random jitter | Note 3 |  | 220 |  | ps |
| tdj | DOUT, $\overline{\text { DOUT }}$ pk-pk deterministic jitter | Note 4 |  | 125 |  | ps |
| Receiver |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{Cc}}$ | Input data rate variation |  |  |  | $\pm 1000$ | ppm |
| D | Input data transition density to acquire and maintain lock |  | 0.25 |  |  |  |
| taca | Loop acquisition time for 1E-12 BER |  |  |  | 2500 | bits |
| $\mathrm{fc}_{\mathrm{c}}$ | Loop capture range |  | $\pm 1000$ |  |  | ppm |
| tj | DIN, DIN input peak to peak jitter | Note 5 |  |  | 0.07T | ns |
| th | RBC pulsewidth HIGH |  | 0.4 T | 0.5T | 0.6 T | ns |
| $\mathrm{tod}^{6},{ }^{7}$ | RBC $\uparrow$ to DOO.. 7 KOUT, POUT, BSYNC delay (CSEL $=0$, or CSEL $=1$, POLSEL = 0) | 266 Mbaud | 15 |  | 25 | ns |
| T | RBC period | 266 Mbaud |  | 37.7 |  | ns |

Notes:

1. Test conditions (unless otherwise indicated): PECL input rise and fall times, $\leq 2 \mathrm{~ns}, \mathrm{RLOAD}=100 \Omega$ across DOUT, $\overline{\text { DOUT; }}$ TTL input rise and fall times $\leq 15 \mathrm{~ns}$. Receiver input data rate $=265.625 \mathrm{Mbaud}$ and $\pm 1000 \mathrm{ppm}$; transition density $\geq 0.25$.
2. Acquisition time is the time to establish lock once the device is powered up to the operating VCC range.
3. Input test pattern K28.7. Jitter measured at $50 \%$ amplitude, for a BER of $1 \mathrm{E}-12$ with receiver running asynchronously.
4. Input test pattern K28.5. Jitter measured at 50\% amplitude.
5. Guaranteed by design.
6. For CSEL $=0$, the input pins are DIO..7, KIN and PIN, and the output pins are DO0..7, KOUT, and POUT. For CSEL = 1, the input pins are DIO..DI9, and the output pins are DO0..9.
7. For CSEL $=1$ and POLSEL $=1$, the timing specifications are with respect to the negative edge of RBC.

## Transmitter Timing

TBC

DINO-7, KIN, PIN

DOUT, DOUT

DOUT, $\overline{\text { DOUT }}$


## Receiver Timing



## Applications Discussion



Interconnection of RCC700A to a Fiber Optic Transceiver
Recommended Fiber Optic Transceivers:

1. HP BR-5302
2. Siemens V23806-A7-C2


Interconnection of RCC700A to a Coax Cable

## Mechanical Dimensions

## 64-Lead MQFP Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .096 | - | 2.45 |  |
| A1 | .010 | - | .25 | - |  |
| A2 | .077 | .083 | 1.95 | 2.10 |  |
| B | .007 | .011 | .17 | .27 | 7 |
| D/E | .510 | .530 | 12.95 | 13.45 |  |
| D1/E1 | .390 | .398 | 9.90 | 10.10 | 2 |
| e | .020 BSC |  | .50 |  | BSC |
| L | .031 | .040 | .78 | 1.03 | 6 |
| N | 64 |  | 64 |  | 4 |
| ND | 16 |  | 16 |  | 5 |
| $\alpha$ | $0^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $7^{\circ}$ |  |
| CCC | - | .004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
2. Dimensions "D1" and "E1" do not include mold protrusion.
3. Pin 1 identifier is optional.
4. Dimension N : number of terminals.
5. Dimension ND: Number of terminals per package edge.
6. "L" is the length of terminal for soldering to a substrate.
7. " $B$ " includes lead finish thickness.


Mechanical Dimensions (continued)

## 68-Lead PLCC Package

| Symbol | Inches |  | Millimeters |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | . 165 | . 200 | 4.19 | 5.08 |  |
| A1 | . 090 | . 130 | 2.29 | 3.30 |  |
| A2 | . 020 | - | . 51 | - |  |
| B | . 013 | . 021 | . 33 | . 53 |  |
| B1 | . 026 | . 032 | . 66 | . 81 |  |
| D/E | . 985 | . 995 | 25.02 | 25.27 |  |
| D1/E1 | . 950 | . 958 | 24.13 | 24.33 | 3 |
| D3/E3 | . 800 BSC |  | 20.32 BSC |  |  |
| e | . 050 BSC |  | 1.27 BSC |  |  |
| J | . 042 | . 056 | 1.07 | 1.42 | 2 |
| ND/NE | 17 |  | 17 |  |  |
| N | 68 |  | 68 |  |  |
| ccc | - | . 004 | - | 0.10 |  |

## Notes:

1. All dimensions and tolerances conform to ANSI Y14.5M-1982
2. Corner and edge chamfer $(\mathrm{J})=45^{\circ}$
3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101 " (.25mm)


## Ordering Information

| Part Number | Package |
| :--- | :--- |
| RCC700AKA | 64 PQFP |
| RCC700AQD | 68 PLCC |

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## RCXXXX

## Offline Battery Charger

## Features

- Very high precision
- Chemistry independent


## Applications

- Offline applications
- Portable PCs
- PDAs
- Cellular telephones


## Block Diagram




[^0]:    Notes:

    1. For self oscillation, do not load C9, and C10.
    2. Fro external injection (VCO), do not load C28, C29, C30, C31, C32, C33, L3, D1, D2, R15, R16, R17, and R18.
    3. For down convesion with video amplifier, do not load C19. 3. For down convesion with video amplifier, do not load C 19 .
    4. For using video amplifier only, do not load $\mathrm{C} 17, \mathrm{C} 18, \mathrm{C} 16, \mathrm{C} 26$, and change C 15 to $0.1 \mu \mathrm{~F}$.
[^1]:    *The current drain will increase by $50 \mu \mathrm{~A} /$ VOUT on positive side and $100 \mu \mathrm{~A} / \mathrm{VOUT}$ on negative side

[^2]:    *In allowing for process deviations, the user should work with a maximum allowable function temperature of $150^{\circ} \mathrm{C}$.
    **The current drain will increase by $50 \mu \mathrm{~A} / \mathrm{VOUT}$ on positive side and $100 \mu \mathrm{~A} / \mathrm{V}$ OUT on negative side

[^3]:    Staver Co., Inc.: 41-51 N Saxon Ave., Bay Shore, NY 11706
    IERC: 135 W Magnolia Blvd., Burbank, CA 91502
    Thermalloy: P.O. Box 34829, 2021 W Valley View Ln., Dallas, TX
    Wakefield Engin Ind: Wakefield, MA 01880

    * All values are typical as given by manufacturer or as determined from characteristic curves supplied by manufacturer.

[^4]:    Alpha is a trademark of Digital Equipment Corporation.

[^5]:    1. Refer to Intel's AP-580 for bulk capacitance decoupling recommendations. Four $100 \mu \mathrm{~F}$ Tantalum capacitors with $25 \mathrm{~m} \Omega \mathrm{ESR}$ are recommended for optimum transient response.
    2. Set Point Accurcy is defined as the static accuracy of the output voltage at 3 A and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    3. Cumulative Accuracy includes Set Point Accuracy, Output Temperature Drift, Line and Load Regulation, and Output Ripple/Noise.
