Publication # 25175 Rev. E Issue Date: November 2002 ### **Preliminary Information** #### © 2001, 2002 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice. #### **Trademarks** AMD, the AMD Arrow logo, AMD Athlon, AMD Duron, and combinations thereof, QuantiSpeed, and 3DNow! are trademarks of Advanced Micro Devices, Inc. HyperTransport is a licensed trademark of the HyperTransport Technology Consortium. MMX is a trademark of Intel Corporation. Windows is a registered trademark of Microsoft Corporation. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. # **Contents** | 1 | Overview | | | |---|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | | 1.1 | QuantiSpeed™ Architecture Summary | 2 | | 2 | Inter | face Signals | 5 | | | 2.1<br>2.2<br>2.3<br>2.4 | Overview | 6 | | 3 | Logic | Symbol Diagram | 7 | | 4 | Powe | er Management | ç | | | 4.1 | Power Management States | L(<br>L( | | | 4.2 | Connect and Disconnect Protocol | 12 | | | 4.3 | Clock Control1 | | | 5 | CPU | ID Support | 9 | | 6 | Adva | nced 266 Front-Side Bus AMD Athlon XP | | | | | | | | | | essor Model 8 Specifications | :1 | | | | | | | | Proce 6.1 6.2 | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21 | | | <b>Proc</b> 6.1 | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21<br>24 | | 7 | <ul><li>Proce</li><li>6.1</li><li>6.2</li><li>6.3</li></ul> | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21<br>24 | | 7 | 6.1<br>6.2<br>6.3<br>Adva | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21<br>24 | | 7 | 6.1<br>6.2<br>6.3<br>Adva | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21<br>24<br>25 | | 7 | 6.1<br>6.2<br>6.3<br>Adva<br>Proce | Part-Specific Electrical and Thermal Specifications for | 21<br>22<br>25<br>27 | | 7 | 6.1<br>6.2<br>6.3<br>Adva<br>Proce<br>7.1 | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics 2 Advanced 266 FSB AMD Athlon System Bus AC Characteristics | 21<br>22<br>25<br>27<br>27 | | 7 | Proce 6.1 6.2 6.3 Adva Proce 7.1 7.2 7.3 | Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon XP Processors Model 8 2 Advanced 266 FSB AMD Athlon XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics | 21<br>22<br>25<br>27<br>28 | Table of Contents iii | | 8.3 | Voltage Identification (VID[4:0]) | | |-----------|-------|---------------------------------------------------------------------------------|----| | | 8.4 | Frequency Identification (FID[3:0]) | 33 | | | 8.5 | VCCA AC and DC Characteristics | 33 | | | 8.6 | Decoupling | | | | 8.7 | V <sub>CC_CORE</sub> Characteristics | | | | 8.8 | Absolute Ratings | | | | 8.9 | SYSCLK and SYSCLK# DC Characteristics | | | | 8.10 | AMD Athlon System Bus DC Characteristics | | | | 8.11 | General AC and DC Characteristics | | | | 8.12 | Open-Drain Test Circuit | | | | 8.13 | Thermal Diode Characteristics | | | | | Thermal Diode Electrical Characteristics | | | | | Thermal Protection Characterization | | | | 8.14 | APIC Pins AC and DC Characteristics | 44 | | 9 | Sign | al and Power-Up Requirements | 45 | | | 9.1 | Power-Up Requirements | 45 | | | | Signal Sequence and Timing Description | 45 | | | | Clock Multiplier Selection (FID[3:0]) | 48 | | | 9.2 | Processor Warm Reset Requirements | 48 | | | | Northbridge Reset Pins | 48 | | <b>10</b> | Mecl | hanical Data | 49 | | | 10.1 | Introduction | 49 | | | 10.2 | Die Loading | 49 | | | 10.3 | OPGA Package Dimensions of AMD Athlon XP Processors Model 8 with a CPUID of 680 | 50 | | | 10.4 | OPGA Package Dimensions of AMD Athlon XP | 50 | | | 10.1 | Processors Model 8 with a CPUID of 681 | 51 | | 11 | Pin I | Descriptions | 53 | | | 11.1 | Pin Diagram and Pin Name Abbreviations | 53 | | | 11.2 | Pin List | | | | 11.3 | Detailed Pin Descriptions | | | | | A20M# Pin | | | | | AMD Pin | | | | | AMD Athlon System Bus Pins | 70 | | | | Analog Pin | | | | | APIC Pins, PICCLK, PICD[1:0]# | | | | | CLKFWDRST Pin | | | | | CLKIN, RSTCLK (SYSCLK) Pins | 70 | | | | CONNECT Pin | 71 | | | | COREFB and COREFB# Pins | | | | | CPU_PRESENCE# Pin | | | | | DBRDY and DBREQ# Pins | 71 | | | | FERR Pin | 71 | | | | FID[3:0] Pins | | | | | FSB_Sense[1:0] Pins | 73 | | | | | | *iv* Table of Contents #### 25175E-November 2002 # AMD Athlon™ XP Processor Model 8 Data Sheet | | FLUSH# Pin | 73 | |------|---------------------------------------------------|------| | | IGNNE# Pin | 73 | | | INIT# Pin | 73 | | | INTR Pin | | | | JTAG Pins | | | | K7CLKOUT and K7CLKOUT# Pins | | | | Key Pins | | | | NC Pins | | | | NMI Pin. | | | | PGA Orientation Pins | | | | PLL Bypass and Test Pins | | | | PWROK Pin | | | | Scan Pins | | | | SMI# Pin | | | | STPCLK# Pin | | | | SYSCLK and SYSCLK# | | | | THERMDA and THERMDC Pins | | | | VCCA Pin | 75 | | | VID[4:0] Pins | 75 | | | VREFSYS Pin | | | | ZN and ZP Pins | 76 | | 12 | Ordering Information | . 77 | | | Standard AMD Athlon XP Processor Model 8 Products | 77 | | Appe | endix A Thermal Diode Calculations | . 79 | | | Ideal Diode Equation | 79 | | | Temperature Offset Correction | 80 | | Арре | endix B Conventions and Abbreviations | . 83 | | | Signals and Bits | 83 | | | Data Terminology | 84 | | | Abbreviations and Acronyms | | | | Related Publications | | Table of Contents 25175E-November 2002 vi Table of Contents # **List of Figures** | Figure 1. | Typical AMD Athlon™ XP Processor Model 8 System Block Diagram | 3 | |------------|-------------------------------------------------------------------|------| | Figure 2. | Logic Symbol Diagram | 7 | | Figure 3. | AMD Athlon XP Processor Model 8 Power Management States | 9 | | Figure 4. | AMD Athlon System Bus Disconnect Sequence in the Stop Grant State | . 14 | | Figure 5. | Exiting the Stop Grant State and Bus Connect Sequence | . 15 | | Figure 6. | Northbridge Connect State Diagram | . 16 | | Figure 7. | Processor Connect State Diagram | . 17 | | Figure 8. | SYSCLK Waveform | . 24 | | Figure 9. | SYSCLK Waveform | . 28 | | Figure 10. | V <sub>CC_CORE</sub> Voltage Waveform | . 35 | | Figure 11. | SYSCLK and SYSCLK# Differential Clock Signals | . 37 | | Figure 12. | General ATE Open-Drain Test Circuit | . 41 | | Figure 13. | Signal Relationship Requirements During Power-Up Sequence | . 45 | | Figure 14. | AMD Athlon XP Processor Model 8 OPGA Package | . 52 | | Figure 15. | AMD Athlon XP Processor Model 8 Pin Diagram —Topside View | . 53 | | Figure 16. | AMD Athlon XP Processor Model 8 Pin Diagram —Bottomside View | . 54 | | Figure 17. | OPN Example for the AMD Athlon XP Processor Model 8 | 77 | List of Figures vii 25175E-November 2002 viii List of Figures # **List of Tables** | Table 1. | Electrical and Thermal Specifications for Processors with a CPUID of 68022 | |-----------|---------------------------------------------------------------------------------------| | Table 2. | Electrical and Thermal Specifications for Processors with a CPUID of 68123 | | Table 3. | SYSCLK and SYSCLK# AC Characteristics | | Table 4. | AMD Athlon <sup>TM</sup> System Bus AC Characteristics25 | | Table 5. | Electrical and Thermal Specifications27 | | Table 6. | SYSCLK and SYSCLK# AC Characteristics | | Table 7. | AMD Athlon System Bus AC Characteristics | | Table 8. | Interface Signal Groupings31 | | Table 9. | VID[4:0] DC Characteristics | | Table 10. | FID[3:0] DC Characteristics | | Table 11. | VCCA AC and DC Characteristics | | Table 12. | VCC_CORE AC and DC Characteristics | | Table 13. | Absolute Ratings | | Table 14. | SYSCLK and SYSCLK# DC Characteristics | | Table 15. | AMD Athlon System Bus DC Characteristics | | Table 16. | General AC and DC Characteristics39 | | Table 17. | Thermal Diode Electrical Characteristics | | Table 18. | Guidelines for Platform Thermal Protection of the Processor | | Table 19. | APIC Pin AC and DC Characteristics44 | | Table 20. | Mechanical Loading49 | | Table 21. | OPGA Package Dimensions for AMD Athlon XP<br>Processors Model 8 with a CPUID of 68050 | | Table 22. | OPGA Package Dimensions for AMD Athlon XP<br>Processors Model 8 with a CPUID of 68151 | | Table 23. | Pin Name Abbreviations | | Table 24. | Cross-Reference by Pin Location | | Table 25. | FID[3:0] Clock Multiplier Encodings72 | | Table 26. | Front Side Bus Sense Truth Table | | Table 27. | VID[4:0] Code to Voltage Definition | | Table 28. | Constants and Variables for the Ideal Diode Equation 79 | | Table 29. | Constants and Variables Used in Temperature Offset | | | Equations80 | List of Tables ix # **Preliminary Information** | AM | ДD | |----|----| |----|----| | AMD Athlon™ XP Processor Model 8 Data She | <b>AMD</b> | Athlon™ | XP Proces | sor Model 8 | Data Shee | |-------------------------------------------|------------|---------|-----------|-------------|-----------| |-------------------------------------------|------------|---------|-----------|-------------|-----------| 25175E-November 2002 | Γable 30. | Abbreviations | . 85 | |-----------|---------------|------| | Γable 31. | Acronyms | . 86 | x List of Tables # **Revision History** | Date | Rev | Description | | | |---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Revision E of the <i>AMD Athlon™ XP Processor Model 8 Data Sheet</i> includes the following changes: | | | | | | ■ In Chapter 6, revised Table 2, "Electrical and Thermal Specifications for Processors with a CPUID of 681," on page 23. | | | | November 2002 | Ε | ■ In Chapter 3, revised Figure 2, "Logic Symbol Diagram," on page 7. | | | | | | ■ In Chapter 7, revised Table 5, "Electrical and Thermal Specifications," on page 27. | | | | | | ■ In Chapter 8, revised Table 9, "VID[4:0] DC Characteristics," on page 33. | | | | | | In Chapter 12, revised Figure 17, "OPN Example for the AMD Athlon™ XP Processor Model 8," on page 77. | | | | | | Revision D of the <i>AMD Athlon™ XP Processor Model 8 Data Sheet</i> includes the following changes: | | | | | | ■ In Chapter 1, revised wording in Overview. | | | | | D | In Chapter 6, revised Table 2, "Electrical and Thermal Specifications for Processors with a CPUID of 681," on page 23, added Table 3, "SYSCLK and SYSCLK# AC Characteristics," on page 24, Figure 8, "SYSCLK Waveform," on page 24, and Table 4, "AMD Athlon™ System Bus AC Characteristics," on page 25. | | | | October 2002 | | ■ Added Chapter 7, "Advanced 333 Front-Side Bus AMD Athlon™ XP Processor Model 8 Specifications" on page 27, Table 5, "Electrical and Thermal Specifications," on page 27, Table 6, "SYSCLK and SYSCLK# AC Characteristics," on page 28, Figure 9, "SYSCLK Waveform," on page 28, and Table 7, "AMD Athlon™ System Bus AC Characteristics," on page 29. | | | | | | ■ In Chapter 8, revised Table 8, "Interface Signal Groupings," on page 31, Table 9, "VID[4:0] DC Characteristics," on page 33, Table 10, "FID[3:0] DC Characteristics," on page 33, and Table 19, "APIC Pin AC and DC Characteristics," on page 44. | | | | | | ■ In Chapter 10, revised Table 21, "OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 680," on page 50 and Table 22, "OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 681," on page 51. | | | | | | In Chapter 12, revised Figure 17, "OPN Example for the AMD Athlon™ XP Processor Model 8," on page 77. | | | Revision History xi | Date | Rev | Description | |-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2002 | С | <ul> <li>Revision C of the AMD Athlon™ XP Processor Model 8 Data Sheet includes the following changes:</li> <li>In Chapter 3, revised Figure 2, "Logic Symbol Diagram," on page 7.</li> <li>In Chapter 6, added Table 1, "Electrical and Thermal Specifications for Processors with a CPUID of 680," on page 22 and Table 2, "Electrical and Thermal Specifications for Processors with a CPUID of 681," on page 23.</li> <li>In Chapter 8, revised Table 8, "Interface Signal Groupings," on page 31.</li> <li>In Chapter 10, added Table 21, "OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 680," on page 50 and Table 22, "OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 681," on page 51.</li> <li>In Chapter 11, revised Figure 15, "AMD Athlon™ XP Processor Model 8 Pin Diagram—Topside View," on page 54, Figure 16, "AMD Athlon™ XP Processor Model 8 Pin Diagram—Bottomside View," on page 55, Table 23, "Pin Name Abbreviations," on page 56, Table 24, "Cross-Reference by Pin Location," on page 64, and added "FSB_Sense[1:0] Pins" on page 74, and Table 26, "Front Side Bus Sense Truth Table," on page 74.</li> <li>In Chapter 12, revised Figure 17, "OPN Example for the AMD Athlon™ XP Processor Model 8," on page 77.</li> </ul> | | June 2002 | В | First release of the AMD Athlon™ XP Processor Model 8 Data Sheet | **xii** Revision History # 1 Overview # The AMD Athlon™ XP processor model 8 with QuantiSpeed™ architecture powers the next generation in computing platforms, delivering extreme performance for Windows® XP. The AMD Athlon™ XP processor model 8, based on leadingedge 0.13 micron technology, integrates the innovative design and manufacturing expertise of AMD to deliver improved performance, lower power, and smaller die size while maintaining the stable and compatible Socket A infrastructure of the AMD Athlon processor. Delivered in an OPGA package, the AMD Athlon XP processor model 8 delivers the integer, floating-point, and 3D multimedia performance for highly demanding applications running on x86 system platforms. The AMD Athlon XP processor model 8 delivers compelling performance for cutting-edge software applications that include high-speed Internet capability, digital content creation, digital photo editing, digital video, image compression, video encoding for streaming over the Internet, soft DVD, commercial 3D modeling, workstation-class computer-aided design (CAD), commercial desktop publishing, and speech recognition. The AMD Athlon XP processor model 8 also offers the scalability and reliability that IT managers and business users require for enterprise computing. The AMD Athlon XP processor model 8 features a seventh-generation microarchitecture with an integrated, exclusive L2 cache, which supports the growing processor and system bandwidth requirements of emerging software, graphics, I/O, and memory technologies. The high-speed execution core of the AMD Athlon XP processor model 8 includes multiple x86 instruction decoders, a dual-ported 128-Kbyte split level-one (L1) cache, an exclusive 256-Kbyte L2 cache, three independent integer pipelines, three address calculation pipelines, and a superscalar, fully pipelined, out-of-order, three-way floating-point engine. The floating-point engine is capable of delivering outstanding performance on numerically complex applications. The features of the AMD Athlon XP processor model 8 are QuantiSpeed™ architecture, a high-performance full-speed cache, an Advanced 333 Front-Side Bus (FSB) with a 2.7-Gigabyte per second system bus, or an Advanced 266 FSB with a 2.1-Gigabyte per second system bus, and 3DNow!™ Professional technology. The AMD Athlon system bus combines the latest technological advances, such as point-to-point topology, source-synchronous packet-based transfers, and low-voltage signaling to provide an extremely powerful, scalable bus for an x86 processor. The AMD Athlon XP processor model 8 is binary-compatible with existing x86 software and backwards compatible with applications optimized for MMX<sup>TM</sup>, SSE, and 3DNow! technology. Using a data format and single-instruction multiple-data (SIMD) operations based on the MMX instruction model, the AMD Athlon XP processor model 8 can produce as many as four, 32-bit, single-precision floating-point results per clock cycle. The 3DNow! Professional technology implemented in the AMD Athlon XP processor model 8 includes new integer multimedia instructions and software-directed data movement instructions for optimizing such applications as digital content creation and streaming video for the internet, as well as new instructions for digital signal processing (DSP) and communications applications. # 1.1 QuantiSpeed™ Architecture Summary The following features summarize the AMD Athlon XP processor model 8 QuantiSpeed architecture: - Advanced 333 FSB technology available - An advanced nine-issue, superpipelined, superscalar x86 processor microarchitecture designed for increased instructions per cycle (IPC) and high clock frequencies - Fully pipelined floating-point unit that executes all x87 (floating-point), MMX, SSE and 3DNow! instructions - Hardware data pre-fetch that increases and optimizes performance on high-end software applications utilizing high-bandwidth system capabilities - Advanced two-level translation look-aside buffer (TLB) structures for both enhanced data and instruction address translation. The AMD Athlon XP processor model 8 with QuantiSpeed architecture incorporates three TLB optimizations: the L1 DTLB increases from 32 to 40 entries, the L2 ITLB and L2 DTLB both use exclusive architecture, and the TLB entries can be speculatively loaded. The AMD Athlon XP processor model 8 delivers excellent system performance in a cost-effective, industry-standard form factor. The AMD Athlon XP processor model 8 is compatible with motherboards based on Socket A. Figure 1 shows a typical AMD Athlon XP processor model 8 system block diagram. Figure 1. Typical AMD Athlon™ XP Processor Model 8 System Block Diagram 25175E-November 2002 # **2** Interface Signals This section describes the interface signals utilized by the AMD Athlon<sup>TM</sup> XP processor model 8. ## 2.1 Overview The AMD Athlon™ system bus architecture is designed to deliver excellent data movement bandwidth for next-generation x86 platforms as well as the high-performance required by enterprise-class application software. The system bus architecture consists of three high-speed channels (a unidirectional processor request channel, a unidirectional probe channel, and a 64-bit bidirectional data channel), source-synchronous clocking, and a packet-based protocol. In addition, the system bus supports several control, clock, and legacy signals. The interface signals use an impedance controlled push-pull, low-voltage, swing-signaling technology contained within the Socket A socket. For more information, see "AMD Athlon<sup>TM</sup> System Bus Signals" on page 6, Chapter 11, "Pin Descriptions" on page 53, and the $AMD\ Athlon^{TM}\ System\ Bus\ Specification$ , order# 21902. # 2.2 Signaling Technology The AMD Athlon system bus uses a low-voltage, swing-signaling technology, that has been enhanced to provide larger noise margins, reduced ringing, and variable voltage levels. The signals are push-pull and impedance compensated. The signal inputs use differential receivers that require a reference voltage ( $V_{REF}$ ). The reference signal is used by the receivers to determine if a signal is asserted or deasserted by the source. Termination resistors are not needed because the driver is impedance-matched to the motherboard and a high impedance reflection is used at the receiver to bring the signal past the input threshold. For more information about pins and signals, see Chapter 11, "Pin Descriptions" on page 53. 25175E-November 2002 # 2.3 Push-Pull (PP) Drivers The AMD Athlon XP processor model 8 supports push-pull (PP) drivers. The system logic configures the processor with the configuration parameter called SysPushPull (1=PP). The impedance of the PP drivers is set to match the impedance of the motherboard by two external resistors connected to the ZN and ZP pins. See "ZN and ZP Pins" on page 77 for more information. # 2.4 AMD Athlon™ System Bus Signals The AMD Athlon system bus is a clock-forwarded, point-to-point interface with the following three point-to-point channels: - A 13-bit unidirectional output address/command channel - A 13-bit unidirectional input address/command channel - A 72-bit bidirectional data channel For more information, see Chapter 8, "Electrical Data" on page 31 and the $AMD\ Athlon^{TM}\ System\ Bus\ Specification,$ order# 21902. # 3 Logic Symbol Diagram Figure 2 is the logic symbol diagram of the processor. This diagram shows the logical grouping of the input and output signals. Figure 2. Logic Symbol Diagram 25175E-November 2002 # 4 Power Management This chapter describes the power management control system of the AMD Athlon<sup>TM</sup> XP processor model 8. The power management features of the processor are compliant with the ACPI 1.0b and ACPI 2.0 specifications. # 4.1 Power Management States The AMD Athlon XP processor model 8 supports low-power Halt and Stop Grant states. These states are used by advanced configuration and power interface (ACPI) enabled operating systems for processor power management. Figure 3 shows the power management states of the processor. The figure includes the ACPI "Cx" naming convention for these states. Note: The AMD Athlon™ System Bus is connected during the following states: - 1) The Probe state - 2) During transitions between the Halt state and the C2 Stop Grant state - 3) During transitions between the C2 Stop Grant state and the Halt state - 4) C0 Working state Figure 3. AMD Athlon™ XP Processor Model 8 Power Management States The following sections provide an overview of the power management states. For more details, refer to the $AMD\ Athlon^{TM}\ System\ Bus\ Specification$ , order# 21902. **Note:** In all power management states that the processor is powered, the system must not stop the system clock (SYSCLK/SYSCLK#) to the processor. #### **Working State** The Working state is the state in which the processor is executing instructions. #### **Halt State** When the processor executes the HLT instruction, the processor enters the Halt state and issues a Halt special cycle to the AMD Athlon system bus. The processor only enters the low power state dictated by the CLK\_Ctl MSR if the system controller (Northbridge) disconnects the AMD Athlon system bus in response to the Halt special cycle. If STPCLK# is asserted, the processor will exit the Halt state and enter the Stop Grant state. The processor will initiate a system bus connect, if it is disconnected, then issue a Stop Grant special cycle. When STPCLK# is deasserted, the processor will exit the Stop Grant state and re-enter the Halt state. The processor will issue a Halt special cycle when re-entering the Halt state. The Halt state is exited when the processor detects the assertion of INIT#, RESET#, SMI#, or an interrupt via the INTR or NMI pins, or via a local APIC interrupt message. When the Halt state is exited, the processor will initiate an AMD Athlon system bus connect if it is disconnected. #### **Stop Grant States** The processor enters the Stop Grant state upon recognition of assertion of STPCLK# input. After entering the Stop Grant state, the processor issues a Stop Grant special bus cycle on the AMD Athlon system bus. The processor is not in a low-power state at this time, because the AMD Athlon system bus is still connected. After the Northbridge disconnects the AMD Athlon system bus in response to the Stop Grant special bus cycle, the processor enters a low-power state dictated by the CLK\_Ctl MSR. If the Northbridge needs to probe the processor during the Stop Grant state while the system bus is disconnected, it must first connect the system bus. Connecting the system bus places the processor into the higher power probe state. After the Northbridge has completed all probes of the processor, the Northbridge must disconnect the AMD Athlon system bus again so that the processor can return to the low-power state. During the Stop Grant states, the processor latches INIT#, INTR, NMI, SMI#, or a local APIC interrupt message, if they are asserted. The Stop Grant state is exited upon the deassertion of STPCLK# or the assertion of RESET#. When STPCLK# is deasserted, the processor initiates a connect of the AMD Athlon system bus if it is disconnected. After the processor enters the Working state, any pending interrupts are recognized and serviced and the processor resumes execution at the instruction boundary where STPCLK# was initially recognized. If RESET# is sampled asserted during the Stop Grant state, the processor exits the Stop Grant state and the reset process begins. There are two mechanisms for asserting STPCLK#—hardware and software. The Southbridge can force STPCLK# assertion for throttling to protect the processor from exceeding its maximum case temperature. This is accomplished by asserting the THERM# input to the Southbridge. Throttling asserts STPCLK# for a percentage of a predefined throttling period: STPCLK# is repetitively asserted and deasserted until THERM# is deasserted. Software can force the processor into the Stop Grant state by accessing ACPI-defined registers typically located in the Southbridge. The operating system places the processor into the C2 Stop Grant state by reading the P\_LVL2 register in the Southbridge. If an ACPI Thermal Zone is defined for the processor, the operating system can initiate throttling with STPCLK# using the ACPI defined P\_CNT register in the Southbridge. The Northbridge connects the AMD Athlon system bus, and the processor enters the Probe state to service cache snoops during Stop Grant for C2 or throttling. In C2, probes are allowed, as shown in Figure 3 on page 9 The Stop Grant state is also entered for the S1, Powered On Suspend, system sleep state based on a write to the SLP\_TYP and SLP\_EN fields in the ACPI-defined Power Management 1 control register in the Southbridge. During the S1 Sleep state, system software ensures no bus master or probe activity occurs. The Southbridge deasserts STPCLK# and brings the processor out of the S1 Stop Grant state when any enabled resume event occurs. #### **Probe State** The Probe state is entered when the Northbridge connects the AMD Athlon system bus to probe the processor (for example, to snoop the processor caches) when the processor is in the Halt or Stop Grant state. When in the Probe state, the processor responds to a probe cycle in the same manner as when it is in the Working state. When the probe has been serviced, the processor returns to the same state as when it entered the Probe state (Halt or Stop Grant state). When probe activity is completed the processor only returns to a low-power state after the Northbridge disconnects the AMD Athlon system bus again. ## 4.2 Connect and Disconnect Protocol Significant power savings of the processor only occur if the processor is disconnected from the system bus by the Northbridge while in the Halt or Stop Grant state. The Northbridge can optionally initiate a bus disconnect upon the receipt of a Halt or Stop Grant special cycle. The option of disconnecting is controlled by an enable bit in the Northbridge. If the Northbridge requires the processor to service a probe after the system bus has been disconnected, it must first initiate a system bus connect. ### **Connect Protocol** In addition to the legacy STPCLK# signal and the Halt and Stop Grant special cycles, the AMD Athlon system bus connect protocol includes the CONNECT, PROCRDY, and CLKFWDRST signals and a Connect special cycle. AMD Athlon system bus disconnects are initiated by the Northbridge in response to the receipt of a Halt or Stop Grant. Reconnect is initiated by the processor in response to an interrupt for Halt or STPCLK# deassertion. Reconnect is initiated by the Northbridge to probe the processor. The Northbridge contains BIOS programmable registers to enable the system bus disconnect in response to Halt and Stop Grant special cycles. When the Northbridge receives the Halt or Stop Grant special cycle from the processor and, if there are no outstanding probes or data movements, the Northbridge deasserts CONNECT a minimum of eight SYSCLK periods after the last command sent to the processor. The processor detects the deassertion of CONNECT on a rising edge of SYSCLK and deasserts PROCRDY to the Northbridge. In return, the Northbridge asserts CLKFWDRST in anticipation of reestablishing a connection at some later point. **Note:** The Northbridge must disconnect the processor from the AMD Athlon system bus before issuing the Stop Grant special cycle to the PCI bus or passing the Stop Grant special cycle to the Southbridge for systems that connect to the Southbridge with HyperTransport<sup>TM</sup> technology. This note applies to current chipset implementation—alternate chipset implementations that do not require this are possible. **Note:** In response to Halt special cycles, the Northbridge passes the Halt special cycle to the PCI bus or Southbridge immediately. The processor can receive an interrupt after it sends a Halt special cycle, or STPCLK# deassertion after it sends a Stop Grant special cycle to the Northbridge but before the disconnect actually occurs. In this case, the processor sends the Connect special cycle to the Northbridge, rather than continuing with the disconnect sequence. In response to the Connect special cycle, the Northbridge cancels the disconnect request. The system is required to assert the CONNECT signal before returning the C-bit for the connect special cycle (assuming CONNECT has been deasserted). For more information, see the $AMD\ Athlon^{\text{TM}}\ System\ Bus\ Specification$ , order# 21902 for the definition of the C-bit and the Connect special cycle. Figure 4 shows STPCLK# assertion resulting in the processor in the Stop Grant state and the AMD Athlon system bus disconnected. Figure 4. AMD Athlon™ System Bus Disconnect Sequence in the Stop Grant State An example of the AMD Athlon system bus disconnect sequence is as follows: - 1. The peripheral controller (Southbridge) asserts STPCLK# to place the processor in the Stop Grant state. - 2. When the processor recognizes STPCLK# asserted, it enters the Stop Grant state and then issues a Stop Grant special cycle. - 3. When the special cycle is received by the Northbridge, it deasserts CONNECT, assuming no probes are pending, initiating a bus disconnect to the processor. - 4. The processor responds to the Northbridge by deasserting PROCRDY. - 5. The Northbridge asserts CLKFWDRST to complete the bus disconnect sequence. - 6. After the processor is disconnected from the bus, the processor enters a low-power state. The Northbridge passes the Stop Grant special cycle along to the Southbridge. Figure 5 shows the signal sequence of events that takes the processor out of the Stop Grant state, connects the processor to the AMD Athlon system bus, and puts the processor into the Working state. Figure 5. Exiting the Stop Grant State and Bus Connect Sequence The following sequence of events removes the processor from the Stop Grant state and connects it to the system bus: - 1. The Southbridge deasserts STPCLK#, informing the processor of a wake event. - 2. When the processor recognizes STPCLK# deassertion, it exits the low-power state and asserts PROCRDY, notifying the Northbridge to connect to the bus. - 3. The Northbridge asserts CONNECT. - 4. The Northbridge deasserts CLKFWDRST, synchronizing the forwarded clocks between the processor and the Northbridge. - 5. The processor issues a Connect special cycle on the system bus and resumes operating system and application code execution. # Connect State Diagram Figure 6 below and Figure 7 on page 17 show the Northbridge and processor connect state diagrams, respectively. | | Condition | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | A disconnect is requested and probes are still pending. | | 2 | A disconnect is requested and no probes are pending. | | 3 | A Connect special cycle from the processor. | | 4 | No probes are pending. | | 5 | PROCRDY is deasserted. | | 6 | A probe needs service. | | 7 | PROCRDY is asserted. | | 8 | Three SYSCLK periods after CLKFWDRST is deasserted. Although reconnected to the system interface, the Northbridge must not issue any non-NOP SysDC commands for a minimum of four SYSCLK periods after deasserting CLKFWDRST. | | | Action | |---|--------------------------------------------------------------| | Α | Deassert CONNECT eight SYSCLK periods after last SysDC sent. | | В | Assert CLKFWDRST. | | С | Assert CONNECT. | | D | Deassert CLKFWDRST. | Figure 6. Northbridge Connect State Diagram | | Condition | |---|----------------------------------------------------------------------------------------------------| | 1 | CONNECT is deasserted by the Northbridge (for a previously sent Halt or Stop Grant special cycle). | | 2 | Processor receives a wake-up event and must cancel the disconnect request. | | 3 | Deassert PROCRDY and slow down internal clocks. | | 4 | Processor wake-up event or CONNECT asserted by Northbridge. | | 5 | CLKFWDRST is deasserted by the Northbridge. | | 6 | Forward clocks start three SYSCLK periods after CLKFWDRST is deasserted. | | | Action | | | | | | | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Α | CLKFWDRST is asserted by the Northbridge. | | | | | | | | | | В | Issue a Connect special cycle.* | | | | | | | | | | С | Return internal clocks to full speed and assert PROCRDY. | | | | | | | | | | Not | * The Connect special cycle is only issued after a processor wake-up event (interrupt or STPCLK# deassertion) occurs. If the AMD Athlon™ system bus is connected so the Northbridge can probe the processor, a Connect special cycle is not issued at that time (it is only issued after a subsequent processor wake-up event). | | | | | | | | | Figure 7. Processor Connect State Diagram 25175E-November 2002 # 4.3 Clock Control The processor implements a Clock Control (CLK\_Ctl) MSR (address $C001\_001Bh$ ) that determines the internal clock divisor when the AMD Athlon system bus is disconnected. Refer to the $AMD\ Athlon^{\text{TM}}$ and $AMD\ Duron^{\text{TM}}$ Processors BIOS, Software, and Debug Developers Guide, order# 21656, for more details on the CLK\_Ctl register. # 5 **CPUID Support** AMD Athlon<sup>TM</sup> XP processor model 8 version and feature set recognition can be performed through the use of the CPUID instruction, that provides complete information about the processor—vendor, type, name, etc., and its capabilities. Software can make use of this information to accurately tune the system for maximum performance and benefit to users. For information on the use of the CPUID instruction see the following documents: - *AMD Processor Recognition Application Note*, order# 20734 - AMD Athlon<sup>TM</sup> Processor Recognition Application Note Addendum, order# 21922 - *AMD Athlon*<sup>TM</sup> *and AMD Duron*<sup>TM</sup> *Processors BIOS, Software, and Debug Developers Guide,* order# 21656 25175E-November 2002 # 6 Advanced 266 Front-Side Bus AMD Athlon™ XP Processor Model 8 Specifications This chapter describes the electrical specifications that are unique to the Advanced 266 Front-Side Bus (FSB) AMD Athlon<sup>TM</sup> XP processor model 8. # 6.1 Part-Specific Electrical and Thermal Specifications for Advanced 266 FSB AMD Athlon™ XP Processors Model 8 This section provides part-specific electrical and thermal information for each type of the Advanced 266 FSB AMD Athlon XP processors model 8 in Table 1 on page 22 and Table 2 on page 23. Table 1 shows the part-specific electrical and thermal specifications in the C0 working state and the S1 Stop Grant state for processors with a CPUID = 680. Table 1. Electrical and Thermal Specifications for Processors with a CPUID of 680 | | V <sub>CC_CORE</sub><br>(Core<br>Voltage) | I <sub>CC</sub> (Processor Current) | | | | T | | | | |------------------------------------|-------------------------------------------|-------------------------------------|---------|-------------------------------------|---------|----------------------------|------------|----------------------------|--| | Frequency in MHz<br>(Model Number) | | Working State CO | | Stop Grant S1 <sup>1, 2, 3, 4</sup> | | Thermal Power <sup>5</sup> | | Maximum Die<br>Temperature | | | , | | Maximum | Typical | Maximum | Typical | Maximum | Typical | | | | 1467 (1700+) | | 32.9 A | 29.9 A | | 3.7 A | | 49.4 W | 44.9 W | | | 1533 (1800+) | 1.50 V | 34.0 A | 30.9 A | 5.87 A | | 51.0 W | 46.3 W | 90°C | | | 1600 (1900+) | | 35.0 A | 31.8 A | | | 52.5 W | 47.7 W | | | | 1667 (2000.) | 1.60 V | 37.7 A | 34.2 A | 7.68 A | 4.7 A | - 60.3 W | 7 A 60 3 W | 54.7 W | | | 1667 (2000+) | 1.65 V | 36.5 A | 33.2 A | 8.85 A | 5.4 A | | J4.7 VV | | | | 1733 (2100+) | 1.60 V | 38.8 A | 35.2 A | 7.68 A | 4.7 A | 62.1 W | 56.4 W | | | | 1800 (2200+) | 1.65 V | 41.2 A | 37.4 A | 8.85 A | 5.4 A | 67.9 W | 61.7 W | 85°C | | #### Notes: - 1. See Figure 3, "AMD Athlon™ XP Processor Model 8 Power Management States" on page 9. - 2. The maximum Stop Grant currents are absolute worst case currents for parts that may yield from the worst case corner of the process and are not representative of the typical Stop Grant current that is currently about one-third of the maximum specified current. - 3. These currents occur when the AMD Athlon™ system bus is disconnected and has a low power ratio of 1/8 for Stop Grant disconnect and a low power ratio of 1/8 Halt disconnect applied to the core clock grid of the processor as dictated by a value of 6003\_1223h programmed into the Clock Control (CLK\_Ctl) MSR. For more information, refer to the AMD Athlon™ and AMD Duron™ Processors BIOS, Software, and Debug Developers Guide, order# 21656. - 4. The Stop Grant current consumption is characterized at 50°C and not tested. - 5. Thermal design power represents the maximum sustained power dissipated while executing publicly-available software or instruction sequences under normal system operation at nominal V<sub>CC\_CORE</sub>. Thermal solutions must monitor the temperature of the processor to prevent the processor from exceeding its maximum die temperature. Table 2 shows the part-specific electrical and thermal specifications in the C0 working state and the S1 Stop Grant state for processors with a CPUID = 681. Table 2. Electrical and Thermal Specifications for Processors with a CPUID of 681 | | V <sub>CC_CORE</sub><br>(Core<br>Voltage) | I <sub>CC</sub> (Processor Current) | | | | | | | | |------------------------------------|-------------------------------------------|-------------------------------------|---------|-------------------------------------|---------|----------------------------|---------|-----------------------------------------|--| | Frequency in MHz<br>(Model Number) | | Working State CO | | Stop Grant S1 <sup>1, 2, 3, 4</sup> | | Thermal Power <sup>5</sup> | | Maximum Die<br>Temperature | | | , | | Maximum | Typical | Maximum | Typical | Maximum | Typical | • ************************************* | | | 1533 (1800+) | 1.60 V | 37.4 A | 34.8 A | 8.1 A | 4.9 A | 59.8 W | 55.7 W | | | | 1667 (2000+) | 1.60 V | 38.3 A | 34.8 A | 8.1 A | 4.9 A | 61.3 W | 55.7 W | 90°C | | | 1733 (2100+) | 1.60 V | 38.8 A | 35.2 A | 8.1 A | 4.9 A | 62.1 W | 56.3 W | | | | 1800 (2200+) | 1.60 V | 39.3 A | 35.6 A | 8.1 A | 4.9 A | 62.8 W | 57.0 W | | | | 2000 (2400+) | 1.65 V | 41.4 A | 37.6 A | 8.9 A | 5.4 A | 68.3 W | 62.0 W | 85°C | | | 2133 (2600+) | 1.65 V | 41.4 A | 37.6 A | 8.9 A | 5.4 A | 68.3 W | 62.0 W | | | #### Notes: - 1. See Figure 3, "AMD Athlon™ XP Processor Model 8 Power Management States" on page 9. - 2. The maximum Stop Grant currents are absolute worst case currents for parts that may yield from the worst case corner of the process and are not representative of the typical Stop Grant current that is currently about one-third of the maximum specified current. - 3. These currents occur when the AMD Athlon™ system bus is disconnected and has a low power ratio of 1/8 for Stop Grant disconnect and a low power ratio of 1/8 Halt disconnect applied to the core clock grid of the processor as dictated by a value of 2003\_1223h programmed into the Clock Control (CLK\_Ctl) MSR. For more information, refer to the AMD Athlon™ and AMD Duron™ Processors BIOS, Software, and Debug Developers Guide, order# 21656. - 4. The Stop Grant current consumption is characterized at 50°C and not tested. - 5. Thermal design power represents the maximum sustained power dissipated while executing publicly-available software or instruction sequences under normal system operation at nominal V<sub>CC\_CORE</sub>. Thermal solutions must monitor the temperature of the processor to prevent the processor from exceeding its maximum die temperature. # 6.2 Advanced 266 FSB AMD Athlon™ XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics Table 3 shows the SYSCLK/SYSCLK# differential clock AC characteristics of this processor. Table 3. SYSCLK and SYSCLK# AC Characteristics | Symbol | Parameter Description | Minimum | Maximum | Units | Notes | |----------------|-----------------------|---------|---------|-------|-------| | | Clock Frequency | 50 | 133 | MHz | 1 | | | Duty Cycle | 30% | 70% | | | | t <sub>1</sub> | Period | 7.5 | | ns | 2, 3 | | t <sub>2</sub> | High Time | 1.05 | | ns | | | t <sub>3</sub> | Low Time | 1.05 | | ns | | | t <sub>4</sub> | Fall Time | | 2 | ns | | | t <sub>5</sub> | Rise Time | | 2 | ns | | | | Period Stability | | ± 300 | ps | | #### Notes: - 1. The AMD Athlon™ system bus operates at twice this clock frequency. - 2. Circuitry driving the AMD Athlon™ system bus clock inputs must exhibit a suitably low closed-loop jitter bandwidth to allow the PLL to track the jitter. The −20dB attenuation point, as measured into a 20- or 30-pF load must be less than 500 kHz. - 3. Circuitry driving the AMD Athlon system bus clock inputs may purposely alter the AMD Athlon system bus clock frequency (spread spectrum clock generators). In no cases can the AMD Athlon system bus period violate the minimum specification above. AMD Athlon system bus clock inputs can vary from 100% of the specified frequency to 99% of the specified frequency at a maximum rate of 100 kHz. Figure 8 shows a sample waveform of the SYSCLK signal. Figure 8. SYSCLK Waveform ## 6.3 Advanced 266 FSB AMD Athlon™ System Bus AC Characteristics The AC characteristics for the AMD Athlon system bus of this processor are shown in Table 4. The parameters are grouped based on the source or destination of the signals involved. **Table 4.** AMD Athlon™ System Bus AC Characteristics | Group | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|----------------------------|----------------------------------------------------|------|------|-------|-------| | All Signals | T <sub>RISE</sub> | Output Rise Slew Rate | 1 | 3 | V/ns | 1 | | All Signals | T <sub>FALL</sub> | Output Fall Slew Rate | 1 | 3 | V/ns | 1 | | | T <sub>SKEW-SAMEEDGE</sub> | Output skew with respect to the same clock edge | _ | 385 | ps | 2 | | Famound | T <sub>SKEW-DIFFEDGE</sub> | Output skew with respect to a different clock edge | _ | 770 | ps | 2 | | Forward<br>Clocks | T <sub>SU</sub> | Input Data Setup Time | 300 | | ps | 3 | | | T <sub>HD</sub> | Input Data Hold Time | 300 | | ps | 3 | | | C <sub>IN</sub> | Capacitance on input Clocks | 4 | 25 | pF | | | | C <sub>OUT</sub> | Capacitance on output Clocks | 4 | 12 | pF | | | | T <sub>VAL</sub> | RSTCLK to Output Valid | 250 | 2000 | ps | 4, 5 | | Sync | T <sub>SU</sub> | Setup to RSTCLK | 500 | | ps | 4, 6 | | | T <sub>HD</sub> | Hold from RSTCLK | 1000 | | ps | 4, 6 | - 1. Rise and fall time ranges are guidelines over which the I/O has been characterized. - 2. T<sub>SKEW-SAMEEDGE</sub> is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to the same clock edge. - *T<sub>SKEW-DIFFEDGE</sub>* is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to different clock edges. - 3. Input SU and HD times are with respect to the appropriate Clock Forward Group input clock. - 4. The synchronous signals include PROCRDY, CONNECT, and CLKFWDRST. - 5. $T_{VAI}$ is RSTCLK rising edge to output valid for PROCRDY. Test Load is 25 pF. - 6. T<sub>SU</sub> is setup of CONNECT/CLKFWDRST to rising edge of RSTCLK. T<sub>HD</sub> is hold of CONNECT/CLKFWDRST from rising edge of RSTCLK. 25175E—November 2002 # 7 Advanced 333 Front-Side Bus AMD Athlon™ XP Processor Model 8 Specifications This chapter describes the electrical specifications that are unique to the Advanced 333 Front-Side Bus (FSB) AMD Athlon<sup>TM</sup> XP processor model 8. ## 7.1 Electrical and Thermal Specifications for the Advanced 333 FSB AMD Athlon™ XP Processor Model 8 Table 5 shows the electrical and thermal specifications for this processor in the C0 working state and the S1 Stop Grant state. **Table 5. Electrical and Thermal Specifications** | | V <sub>CC_CORE</sub> | I <sub>C</sub> | (Proces | sor Current) | | 71 | · 5 | | |------------------------------------|----------------------|----------------|---------|---------------------------------------------------|---------|---------|----------------------------|------| | Frequency in MHz<br>(Model Number) | (Core | Working S | tate C0 | te CO Stop Grant S1 <sup>1, 2, 3, 4</sup> Thermal | | ower | Maximum Die<br>Temperature | | | <b>(</b> , | Voltage) | Maximum | Typical | Maximum | Typical | Maximum | Typical | | | 2083 (2600+) | 1.65 V | 41.4 A | 37.6 A | 8.9 A | 5.9 A | 68.3 W | 62.0 W | 85°C | | 2167 (2700+) | 1.03 V | 41.4 // | 37.0 A | 0.5 A | J.3 A | 00.5 VV | 02.0 VV | 65 C | - 1. See Figure 3, "AMD Athlon™ XP Processor Model 8 Power Management States" on page 9. - 2. The maximum Stop Grant currents are absolute worst case currents for parts that may yield from the worst case corner of the process and are not representative of the typical Stop Grant current that is currently about one-third of the maximum specified current. - 3. These currents occur when the AMD Athlon™ system bus is disconnected and has a low power ratio of 1/8 for Stop Grant disconnect and a low power ratio of 1/8 Halt disconnect applied to the core clock grid of the processor as dictated by a value of 2003\_1223h programmed into the Clock Control (CLK\_Ctl) MSR. For more information, refer to the AMD Athlon™ and AMD Duron™ Processors BIOS, Software, and Debug Developers Guide, order# 21656. - 4. The Stop Grant current consumption is characterized at 50°C and not tested. - 5. Thermal design power represents the maximum sustained power dissipated while executing publicly-available software or instruction sequences under normal system operation at nominal V<sub>CC\_CORE</sub>. Thermal solutions must monitor the temperature of the processor to prevent the processor from exceeding its maximum die temperature. # 7.2 Advanced 333 FSB AMD Athlon™ XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics Table 6 shows the SYSCLK/SYSCLK# differential clock AC characteristics of this processor. Table 6. SYSCLK and SYSCLK# AC Characteristics | Symbol | Parameter Description | Minimum | Maximum | Units | Notes | |----------------|-----------------------|---------|---------|-------|-------| | | Clock Frequency | 50 | 166 | MHz | 1 | | | Duty Cycle | 30% | 70% | | | | t <sub>1</sub> | Period | 6 | | ns | 2, 3 | | t <sub>2</sub> | High Time | 1.05 | | ns | | | t <sub>3</sub> | Low Time | 1.05 | | ns | | | t <sub>4</sub> | Fall Time | | 2 | ns | | | t <sub>5</sub> | Rise Time | | 2 | ns | | | | Period Stability | | ± 300 | ps | | - 1. The AMD Athlon system bus operates at twice this clock frequency. - 2. Circuitry driving the AMD Athlon™ system bus clock inputs must exhibit a suitably low closed-loop jitter bandwidth to allow the PLL to track the jitter. The −20dB attenuation point, as measured into a 20- or 30-pF load must be less than 500 kHz. - 3. Circuitry driving the AMD Athlon system bus clock inputs may purposely alter the AMD Athlon system bus clock frequency (spread spectrum clock generators). In no cases can the AMD Athlon system bus period violate the minimum specification above. AMD Athlon system bus clock inputs can vary from 100% of the specified frequency to 99% of the specified frequency at a maximum rate of 100 kHz. Figure 9 shows a sample waveform of the SYSCLK signal. **Figure 9. SYSCLK Waveform** ## 7.3 Advanced 333 FSB AMD Athlon™ System Bus AC Characteristics The AC characteristics of the AMD Athlon system bus of this processor are shown in Table 7. The parameters are grouped based on the source or destination of the signals involved. **Table 7.** AMD Athlon™ System Bus AC Characteristics | Group | Symbol | Parameter | Min | Max | Units | Notes | |-------------|----------------------------|----------------------------------------------------|-----|------|-------|-------| | All Cianale | T <sub>RISE</sub> | Output Rise Slew Rate | 1 | 3 | V/ns | 1 | | All Signals | T <sub>FALL</sub> | Output Fall Slew Rate | 1 | 3 | V/ns | 1 | | | T <sub>SKEW-DIFFEDGE</sub> | Output skew with respect to a different clock edge | - | 770 | ps | 2 | | Forward | T <sub>SU</sub> | Input Data Setup Time | 300 | | ps | 3 | | Clocks | T <sub>HD</sub> | Input Data Hold Time | 300 | | ps | 3 | | | C <sub>IN</sub> | Capacitance on input Clocks | 4 | 25 | pF | | | | C <sub>OUT</sub> | Capacitance on output Clocks | 4 | 12 | pF | | | | T <sub>VAL</sub> | RSTCLK to Output Valid | 800 | 2000 | ps | 4, 5 | | Sync | T <sub>SU</sub> | Setup to RSTCLK | 500 | | ps | 4, 6 | | | T <sub>HD</sub> | Hold from RSTCLK | 500 | | ps | 4, 6 | - 1. Rise and fall time ranges are guidelines over which the I/O has been characterized. - 2. $T_{SKEW-DIFFEDGE}$ is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to different clock edges. - 3. Input SU and HD times are with respect to the appropriate Clock Forward Group input clock. - 4. The synchronous signals include PROCRDY, CONNECT, and CLKFWDRST. - 5. T<sub>VAL</sub> is RSTCLK rising edge to output valid for PROCRDY. Test Load is 25 pF. - 6. T<sub>SU</sub> is setup of CONNECT/CLKFWDRST to rising edge of RSTCLK. T<sub>HD</sub> is hold of CONNECT/CLKFWDRST from rising edge of RSTCLK. 25175E—November 2002 ## 8 Electrical Data This chapter describes the electrical characteristics that apply to all desktop AMD Athlon<sup>TM</sup> XP processors model 8. ### 8.1 Conventions The conventions used in this chapter are as follows: - Current specified as being sourced by the processor is *negative*. - Current specified as being sunk by the processor is *positive*. ## 8.2 Interface Signal Groupings The electrical data in this chapter is presented separately for each signal group. Table 8 defines each group and the signals contained in each group. **Table 8.** Interface Signal Groupings | Signal Group | Signals | Notes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AMD Athlon™<br>System Bus | SADDIN[14:2]#, SADDOUT[14:2]#, SADDINCLK#, SADDOUTCLK#, SFILLVAL#, SDATAINVAL#, SDATAOUTVAL#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAOUTCLK[3:0]#, CLKFWDRST, PROCRDY, CONNECT | See "Advanced 266 FSB AMD Athlon™ System Bus AC Characteristics" on page 25, "Advanced 333 FSB AMD Athlon™ System Bus AC Characteristics" on page 29, "AMD Athlon™ System Bus DC Characteristics" on page 36, and "CLKFWDRST Pin" on page 71. | | APIC | PICD[1:0]#, PICCLK | See "APIC Pins AC and DC Characteristics" on page 44, and "APIC Pins, PICCLK, PICD[1:0]#" on page 71. | | Frequency | FID[3:0], FSB_Sense[1:0] | See "Frequency Identification<br>(FID[3:0])" on page 33, "FID[3:0]<br>Pins" on page 73, and<br>"FSB_Sense[1:0] Pins" on page 74. | | JTAG | TMS, TCK, TRST#, TDI, TDO | See "General AC and DC Characteristics" on page 39. | 25175E-November 2002 Table 8. Interface Signal Groupings (continued) | Signal Group | Signals | Notes | |---------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | VID[4:0], VCCA, V <sub>CC_CORE</sub> , COREFB, COREFB# | See "Voltage Identification (VID[4:0])" on page 33, "VID[4:0] Pins" on page 76, "VCCA AC and DC Characteristics" on page 33, "V <sub>CC_CORE</sub> Characteristics" on page 34, "VCCA Pin" on page 76, and "COREFB and COREFB# Pins" on page 72. | | Southbridge | RESET#, INTR, NMI, SMI#, INIT#, A20M#, FERR, IGNNE#, STPCLK#, FLUSH# | See "General AC and DC Characteristics" on page 39, "INTR Pin" on page 74, "NMI Pin" on page 75, "SMI# Pin" on page 76, "INIT# Pin" on page 74, "A20M# Pin" on page 71, "FERR Pin" on page 72, "IGNNE# Pin" on page 74, "STPCLK# Pin" on page 76, and "FLUSH# Pin" on page 74. | | System Clocks | SYSCLK, SYSCLK# (Tied to CLKIN/CLKIN# and RSTCLK/RSTCLK#), PLLBYPASSCLK#, PLLBYPASSCLK | See "Advanced 266 FSB AMD Athlon™ XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics" on page 24, "Advanced 333 FSB AMD Athlon™ XP Processor Model 8 SYSCLK and SYSCLK# AC Characteristics" on page 28, Table 14, "SYSCLK and SYSCLK# DC Characteristics," on page 37, "SYSCLK and SYSCLK#" on page 76, and "PLL Bypass and Test Pins" on page 75. | | Test | PLLBYPASS#, PLLTEST#, PLLMON1, PLLMON2, SCANCLK1, SCANCLK2, SCANSHIFTEN, SCANINTEVAL, ANALOG | See "General AC and DC<br>Characteristics" on page 39, "PLL<br>Bypass and Test Pins" on page 75,<br>"Scan Pins" on page 76, "Analog<br>Pin" on page 71. | | Thermal | THERMDA, THERMDC | Table 17, "Thermal Diode Electrical<br>Characteristics," on page 42, and<br>"THERMDA and THERMDC Pins"<br>on page 76. | | Miscellaneous | DBREQ#, DBRDY, PWROK | See "General AC and DC<br>Characteristics" on page 39,<br>"DBRDY and DBREQ# Pins" on<br>page 72, "PWROK Pin" on page 75. | ## 8.3 Voltage Identification (VID[4:0]) Table 9 shows the VID[4:0] DC Characteristics. For more information on VID[4:0] DC Characteristics, see "VID[4:0] Pins" on page 76. **Table 9. VID[4:0] DC Characteristics** | Parameter | Description | Min | Max | |-----------------|---------------------|------|----------| | I <sub>OL</sub> | Output Current Low | 6 mA | | | $V_{OH}$ | Output High Voltage | - | 5.25 V * | #### Note: ## 8.4 Frequency Identification (FID[3:0]) Table 10 shows the FID[3:0] DC characteristics. For more information, see "FID[3:0] Pins" on page 73. Table 10. FID[3:0] DC Characteristics | Parameter | Description | Min | Max | |-----------------|---------------------|------|-----------| | I <sub>OL</sub> | Output Current Low | 6 mA | | | V <sub>OH</sub> | Output High Voltage | - | 2.625 V * | #### Note: ### 8.5 VCCA AC and DC Characteristics Table 11 shows the AC and DC characteristics for VCCA. For more information, see "VCCA Pin" on page 76. **Table 11. VCCA AC and DC Characteristics** | Symbol | Parameter | Min | Nominal | Max | Units | Notes | |-------------------|------------------|------|---------|------|--------|-------| | V <sub>VCCA</sub> | VCCA Pin Voltage | 2.25 | 2.5 | 2.75 | V | 1 | | I <sub>VCCA</sub> | VCCA Pin Current | 0 | | 50 | mA/GHz | 2 | - 1. Minimum and Maximum voltages are absolute. No transients below minimum nor above maximum voltages are permitted. - 2. Measured at 2.5 V. <sup>\*</sup> The VID pins are either open circuit or pulled to ground. It is recommended that these pins are not pulled above 5.25 V, which is 5.0 V + 5%. <sup>\*</sup> The FID pins must not be pulled above this voltage by an external pullup resistor. 25175E-November 2002 ## 8.6 Decoupling See the $AMD\ Athlon^{\text{TM}}\ Processor\text{-}Based\ Motherboard\ Design\ Guide,$ order# 24363, or contact your local AMD office for information about the decoupling required on the motherboard for use with the AMD Athlon<sup>TM</sup> XP processor model 8. ## 8.7 V<sub>CC CORE</sub> Characteristics Table 12 shows the AC and DC characteristics for $V_{CC\_CORE}.$ See Figure 10 on page 35 for a graphical representation of the $V_{CC\_CORE}$ waveform. Table 12. $V_{CC\_CORE}$ AC and DC Characteristics | Symbol | Parameter | Limit in Working State | Units | |-----------------------------|---------------------------------------------------------|------------------------|-------| | V <sub>CC_CORE_DC_MAX</sub> | Maximum static voltage above V <sub>CC_CORE_NOM</sub> * | 50 | mV | | V <sub>CC_CORE_DC_MIN</sub> | Maximum static voltage below V <sub>CC_CORE_NOM</sub> * | -50 | mV | | V <sub>CC_CORE_AC_MAX</sub> | Maximum excursion above V <sub>CC_CORE_NOM</sub> * | 150 | mV | | V <sub>CC_CORE_AC_MIN</sub> | Maximum excursion below V <sub>CC_CORE_NOM</sub> * | -100 | mV | | t <sub>MAX_AC</sub> | Maximum excursion time for AC transients | 10 | μs | | t <sub>MIN_AC</sub> | Negative excursion time for AC transients | 5 | μs | | Note: | | | | $^*$ All voltage measurements are taken differentially at the COREFB/COREFB# pins. Figure 10 shows the processor core voltage ( $V_{CC\_CORE}$ ) waveform response to perturbation. The $t_{MIN\_AC}$ (negative AC transient excursion time) and $t_{MAX\_AC}$ (positive AC transient excursion time) represent the maximum allowable time below or above the DC tolerance thresholds. Figure 10. V<sub>CC CORE</sub> Voltage Waveform 25175E-November 2002 ## 8.8 Absolute Ratings The AMD Athlon XP processor model 8 should not be subjected to conditions exceeding the absolute ratings, as such conditions can adversely affect long-term reliability or result in functional damage. Table 13 lists the maximum absolute ratings of operation for the AMD Athlon XP processor model 8. **Table 13. Absolute Ratings** | Parameter | Description | Min | Max | |----------------------|----------------------------------------------|--------|----------------------------------| | V <sub>CC_CORE</sub> | AMD Athlon™ XP processor model 8 core supply | -0.5 V | V <sub>CC_CORE</sub> Max + 0.5 V | | VCCA | AMD Athlon XP processor model 8 PLL supply | -0.5 V | VCCA Max + 0.5 V | | V <sub>PIN</sub> | Voltage on any signal pin | -0.5 V | V <sub>CC_CORE</sub> Max + 0.5 V | | T <sub>STORAGE</sub> | Storage temperature of processor | -40°C | 100°C | #### 8.9 SYSCLK and SYSCLK# DC Characteristics Table 14 shows the DC characteristics of the SYSCLK and SYSCLK# differential clocks. The SYSCLK signal represents CLKIN and RSTCLK tied together while the SYSCLK# signal represents CLKIN# and RSTCLK# tied together. For information about SYSCLK and SYSCLK#, see "SYSCLK and SYSCLK#" on page 76 and Table 23, "Pin Name Abbreviations," on page 56. Table 14. SYSCLK and SYSCLK# DC Characteristics | Symbol | Description | Min | Max | Units | |---------------------------|------------------------------------------------------------------|-----|------------------------------|-------| | V <sub>Threshold-DC</sub> | Crossing before transition is detected (DC) | 400 | | mV | | V <sub>Threshold-AC</sub> | Crossing before transition is detected (AC) | 450 | | mV | | I <sub>LEAK_P</sub> | Leakage current through P-channel pullup to V <sub>CC_CORE</sub> | -1 | | mA | | I <sub>LEAK_N</sub> | Leakage current through N-channel pulldown to VSS (Ground) | | 1 | mA | | V <sub>CROSS</sub> | Differential signal crossover | | V <sub>CC_CORE</sub> / 2±100 | mV | | C <sub>PIN</sub> | Capacitance * | 4 | 25 * | pF | Figure 11 shows the DC characteristics of the SYSCLK and SYSCLK# signals. Figure 11. SYSCLK and SYSCLK# Differential Clock Signals <sup>\*</sup> The following processor inputs have twice the listed capacitance because they connect to two input pads—SYSCLK and SYSCLK#. SYSCLK connects to CLKIN/RSTCLK. SYSCLK# connects to CLKIN#/RSTCLK#. ## 8.10 AMD Athlon™ System Bus DC Characteristics Table 15 shows the DC characteristics of the AMD Athlon system bus used by the AMD Athlon XP processor model 8. **Table 15. AMD Athlon™ System Bus DC Characteristics** | Symbol | Parameter | Condition | Min | Max | Units | Notes | |--------------------------|--------------------------------------------|---------------------------------------------------|--------------------------------------|--------------------------------------|-------|-------| | V <sub>REF</sub> | DC Input Reference Voltage | | (0.5 x V <sub>CC_CORE</sub> )<br>-50 | (0.5 x V <sub>CC_CORE</sub> )<br>+50 | mV | 1 | | I <sub>VREF_LEAK_P</sub> | V <sub>REF</sub> Tristate Leakage Pullup | V <sub>IN</sub> = V <sub>REF</sub> Nominal | -100 | | μΑ | | | I <sub>VREF_LEAK_N</sub> | V <sub>REF</sub> Tristate Leakage Pulldown | $V_{IN} = V_{REF}$ Nominal | | 100 | μΑ | | | V <sub>IH</sub> | Input High Voltage | | V <sub>REF</sub> + 200 | V <sub>CC_CORE</sub> + 500 | m۷ | | | V <sub>IL</sub> | Input Low Voltage | | -500 | V <sub>REF</sub> – 200 | m۷ | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS<br>(Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = V <sub>CC_CORE</sub><br>Nominal | | 1 | mA | | | C <sub>IN</sub> | Input Pin Capacitance | | 4 | 7 | pF | | | R <sub>ON</sub> | Output Resistance | | 0.90 x R <sub>setN,P</sub> | 1.1 x R <sub>setN,P</sub> | Ω | 2 | | R <sub>setP</sub> | Impedance Set Point, P Channel | | 40 | 70 | Ω | 2 | | R <sub>setN</sub> | Impedance Set Point, N Channel | | 40 | 70 | Ω | 2 | #### Notes: 2. Measured at $V_{CC\ CORE}$ / 2. <sup>1.</sup> $V_{REF}$ is nominally set to 50% of $V_{CC\_CORE}$ with actual values that are specific to motherboard design implementation. $V_{REF}$ must be created with a sufficiently accurate DC source and a sufficiently quiet AC response to adhere to the $\pm$ 50 mV specification listed above. ### 8.11 General AC and DC Characteristics Table 16 shows the AMD Athlon XP processor model 8 AC and DC characteristics of the Southbridge, JTAG, test, and miscellaneous pins. Table 16. General AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|-------------------------------------|---------------------------------------------------|----------------------------------------|----------------------------------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | (V <sub>CC_CORE</sub> / 2) +<br>200 mV | V <sub>CC_CORE</sub> +<br>300 mV | V | 1, 2 | | V <sub>IL</sub> | Input Low Voltage | | -300 | 350 | mV | 1, 2 | | V <sub>OH</sub> | Output High Voltage | | V <sub>CC_CORE</sub> –<br>400 | V <sub>CC_CORE</sub> + 300 | mV | | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | mV | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS<br>(Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = V <sub>CC_CORE</sub><br>Nominal | | 600 | μΑ | | | I <sub>OH</sub> | Output High Current | | | -16 | mA | 3 | | I <sub>OL</sub> | Output Low Current | | 16 | | mA | 3 | | T <sub>SU</sub> | Sync Input Setup Time | | 2.0 | | ns | 4, 5 | | T <sub>HD</sub> | Sync Input Hold Time | | 0.0 | | ps | 4, 5 | | T <sub>DELAY</sub> | Output Delay with respect to RSTCLK | | 0.0 | 6.1 | ns | 5 | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal $V_{CC\ CORE}$ . Scale parameters between $V_{CC\ CORE}$ minimum and $V_{CC\ CORE}$ maximum. - 3. $I_{OL}$ and $I_{OH}$ are measured at $V_{OL}$ maximum and $V_{OH}$ minimum, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to enable capture. - 8. This value assumes RSTCLK period is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not guaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. - 14. Time to valid is for any open-drain pins. See requirements 7 and 8 in the "Power-Up Timing Requirements" Chapter for more information. 25175E-November 2002 #### Table 16. General AC and DC Characteristics (continued) | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |--------------------|-------------------------|-----------|------|-----|-------|-------| | T <sub>BIT</sub> | Input Time to Acquire | | 20.0 | | ns | 7, 8 | | T <sub>RPT</sub> | Input Time to Reacquire | | 40.0 | | ns | 9–13 | | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 6 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 6 | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | | T <sub>VALID</sub> | Time to data valid | | | 100 | ns | 14 | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal $V_{CC\ CORE}$ . Scale parameters between $V_{CC\ CORE}$ minimum and $V_{CC\ CORE}$ maximum. - 3. $I_{OL}$ and $I_{OH}$ are measured at $V_{OL}$ maximum and $V_{OH}$ minimum, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to enable capture. - 8. This value assumes RSTCLK period is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not guaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. - 14. Time to valid is for any open-drain pins. See requirements 7 and 8 in the "Power-Up Timing Requirements" Chapter for more information. ## 8.12 Open-Drain Test Circuit Figure 12 is a test circuit that may be used on automated test equipment (ATE) to test for validity on open drain pins. Refer to Table 16, "General AC and DC Characteristics," on page 39 for timing requirements. - 1. $V_{Termination} = 1.2 V$ for VID and FID pins $V_{Termination} = 1.0 V$ for APIC pins - 2. $I_{OL} = -16$ mA for VID and FID pins $I_{OL} = -12$ mA for APIC pins Figure 12. General ATE Open-Drain Test Circuit #### 8.13 Thermal Diode Characteristics The AMD Athlon XP processor model 8 provides a diode that can be used in conjunction with an external temperature sensor to determine the die temperature of the processor. The diode anode (THERMDA) and cathode (THERMDC) are available as pins on the processor, as described in "THERMDA and THERMDC Pins" on page 76. For information about thermal design for the AMD Athlon XP processor model 8, including layout and airflow considerations, see the AMD Processor Thermal, Mechanical, and Chassis Cooling Design Guide, order# 23794, and the cooling guidelines on http://www.amd.com. #### Thermal Diode Electrical Characteristics Table 17 shows the AMD Athlon XP processor model 8 characteristics of the on-die thermal diode. For information about calculations for the ideal diode equation and temperature offset correction, see Appendix A, "Thermal Diode Calculations," on page 77. Table 17. Thermal Diode Electrical Characteristics | Symbol | Parameter<br>Description | Min | Nom | Max | Units | Notes | |------------------------|--------------------------|---------|---------|---------|-------|---------| | I | Sourcing current | 5 | | 300 | μΑ | 1 | | n <sub>f, lumped</sub> | Lumped ideality factor | 1.00000 | 1.00374 | 1.00900 | | 2, 3, 4 | | n <sub>f, actual</sub> | Actual ideality factor | | 1.00261 | | | 3, 4 | | R <sub>T</sub> | Series Resistance | | 0.93 | | Ω | 3, 4 | - 1. The sourcing current should always be used in forward bias only. - 2. Characterized at 95°C with a forward bias current pair of 10 μA and 100 μA. AMD recommends using a minimum of two sourcing currents to accurately measure the temperature of the thermal diode. - 3. Not 100% tested. Specified by design and limited characterization. - 4. The lumped ideality factor adds the effect of the series resistance term to the actual ideality factor. The series resistance term indicates the resistance from the pins of the processor to the on-die thermal diode. The value of the lumped ideality factor depends on the sourcing current pair used. #### Thermal Protection Characterization The following section describes parameters relating to thermal protection. The implementation of thermal control circuitry to control processor temperature is left to the manufacturer to determine how to implement. Thermal limits in motherboard design are necessary to protect the processor from thermal damage. $T_{SHUTDOWN}$ is the temperature for thermal protection circuitry to initiate shutdown of the processor. $T_{SD\_DELAY}$ is the maximum time allowed from the detection of the over-temperature condition to processor shutdown to prevent thermal damage to the processor. Systems that do not implement thermal protection circuitry or that do not react within the time specified by $T_{SD\_DELAY}$ can cause thermal damage to the processor during the unlikely events of fan failure or powering up the processor without a heat-sink. The processor relies on thermal circuitry on the motherboard to turn off the regulated core voltage to the processor in response to a thermal shutdown event. Thermal protection circuitry reference designs and thermal solution guidelines are found in the following documents: - AMD Athlon<sup>TM</sup> Processor-Based Motherboard Design Guide, order# 24363 - *AMD Thermal, Mechanical, and Chassis Cooling Design Guide,* order# 23794 See <a href="http://www.amd.com">http://www.amd.com</a> for more information about thermal solutions. Table 18 on page 44 shows the $T_{SHUTDOWN}$ and $T_{SD\_DELAY}$ specifications for circuitry in motherboard design necessary for thermal protection of the processor. **Table 18. Guidelines for Platform Thermal Protection of the Processor** | Symbol | Parameter Description | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----|-------|---------| | T <sub>SHUTDOWN</sub> | Thermal diode shutdown temperature for processor protection | 125 | °C | 1, 2, 3 | | T <sub>SD_DELAY</sub> | Maximum allowed time from T <sub>SHUTDOWN</sub> detection to processor shutdown | 500 | ms | 1, 3 | #### Notes: - 1. The thermal diode is not 100% tested, it is specified by design and limited characterization. - 2. The thermal diode is capable of responding to thermal events of 40°C/s or faster. - 3. The AMD Athlon™ XP processor model 8 provides a thermal diode for measuring die temperature of the processor. The processor relies on thermal circuitry on the motherboard to turn off the regulated core voltage to the processor in response to a thermal shutdown event. Refer to AMD Athlon™ Processor-Based Motherboard Design Guide, order# 24363, for thermal protection circuitry designs. ### 8.14 APIC Pins AC and DC Characteristics Table 19 shows the AMD Athlon XP processor model 8 AC and DC characteristics of the APIC pins. Table 19. APIC Pin AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|---------------------------|--------------------------------|------|-------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | 1.7 | 2.625 | V | 1, 2 | | $V_{IL}$ | Input Low Voltage | | -300 | 700 | mV | 1 | | V <sub>OH</sub> | Output High Voltage | | | 2.625 | V | 2 | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | mV | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS (Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = 2.5 V | | 1 | mA | | | I <sub>OL</sub> | Output Low Current | V <sub>OL</sub> Max | 9 | | mA | | | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 3 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 3 | | T <sub>SU</sub> | Setup Time | | 1 | | ns | | | T <sub>HD</sub> | Hold Time | | 1 | | ns | | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | - 1. Characterized across DC supply voltage range. - 2. The 2.625-V value is equal to 2.5 V plus a maximum of five percent. - 3. Edge rates indicate the range for characterizing the inputs. ## 9 Signal and Power-Up Requirements The AMD Athlon<sup>TM</sup> XP processor model 8 is designed to provide functional operation if the voltage and temperature parameters are within the limits of normal operating ranges. ## 9.1 Power-Up Requirements ## Signal Sequence and Timing Description Figure 13 shows the relationship between key signals in the system during a power-up sequence. This figure details the requirements of the processor. Figure 13. Signal Relationship Requirements During Power-Up Sequence **Notes: 1.** Figure 13 represents several signals generically by using names not necessarily consistent with any pin lists or schematics. **2.** Requirements 1–8 in Figure 13 are described in "Power-Up Timing Requirements" on page 46. **Power-Up Timing Requirements.** The signal timing requirements are as follows: 1. RESET# must be asserted before PWROK is asserted. The AMD Athlon XP processor model 8 does not set the correct clock multiplier if PWROK is asserted prior to a RESET# assertion. It is recommended that RESET# be asserted at least <u>10 nanoseconds</u> prior to the assertion of PWROK. In practice, a Southbridge asserts RESET# milliseconds before PWROK is asserted. 2. All motherboard voltage planes must be within specification before PWROK is asserted. PWROK is an output of the voltage regulation circuit on the motherboard. PWROK indicates that $V_{CC\_CORE}$ and all other voltage planes in the system are within specification. The motherboard is required to delay PWROK assertion for a minimum of three milliseconds from the 3.3 V supply being within specification. This delay ensures that the system clock (SYSCLK/SYSCLK#) is operating within specification when PWROK is asserted. The processor core voltage, $V_{CC\_CORE}$ , must be within specification as dictated by the VID[4:0] pins driven by the processor before PWROK is asserted. Before PWROK assertion, the AMD Athlon processor is clocked by a ring oscillator. The processor PLL is powered by VCCA. The processor PLL does not lock if VCCA is not high enough for the processor logic to switch for some period before PWROK is asserted. VCCA must be within specification at least five microseconds before PWROK is asserted. In practice VCCA, $V_{CC\_CORE}$ , and all other voltage planes must be within specification for several milliseconds before PWROK is asserted. After PWROK is asserted, the processor PLL locks to its operational frequency. 3. The system clock (SYSCLK/SYSCLK#) must be running before PWROK is asserted. When PWROK is asserted, the processor switches from driving the internal processor clock grid from the ring oscillator to driving from the PLL. The reference system clock must be valid at this time. The system clocks are designed to be running after 3.3 V has been within specification for three milliseconds. #### 4. PWROK assertion to deassertion of RESET# The duration of RESET# assertion during cold boots is intended to satisfy the time it takes for the PLL to lock with a less than 1 ns phase error. The processor PLL begins to run after PWROK is asserted and the internal clock grid is switched from the ring oscillator to the PLL. The PLL lock time may take from hundreds of nanoseconds to tens of microseconds. It is recommended that the minimum time between PWROK assertion to the deassertion of RESET# be at least 1.0 milliseconds. Southbridges enforce a delay of 1.5 to 2.0 milliseconds between PWRGD (Southbridge version of PWROK) assertion and NB\_RESET# deassertion. - 5. PWROK must be monotonic and meet the timing requirements as defined in Table 16, "General AC and DC Characteristics," on page 39. The processor should not switch between the ring oscillator and the PLL after the initial assertion of PWROK. - 6. NB\_RESET# must be asserted (causing CONNECT to also assert) before RESET# is deasserted. In practice all Southbridges enforce this requirement. - If NB\_RESET# does not assert until after RESET# has deasserted, the processor misinterprets the CONNECT assertion (due to NB\_RESET# being asserted) as the beginning of the SIP transfer. There must be sufficient overlap in the resets to ensure that CONNECT is sampled asserted by the processor before RESET# is deasserted. - 7. The FID[3:0] signals are valid within 100 ns after PWROK is asserted. The chipset must not sample the FID[3:0] signals until they become valid. Refer to the *AMD Athlon™ Processor-Based Motherboard Design Guide*, order# 24363, for the specific implementation and additional circuitry required. - 8. The FID[3:0] signals become valid within 100 ns after RESET# is asserted. Refer to the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363, for the specific implementation and additional circuitry required. 25175E-November 2002 ## Clock Multiplier Selection (FID[3:0]) The chipset samples the FID[3:0] signals in a chipset-specific manner from the processor and uses this information to determine the correct serial initialization packet (SIP). The chipset then sends the SIP information to the processor for configuration of the AMD Athlon system bus for the clock multiplier that determines the processor frequency indicated by the FID[3:0] code. The SIP is sent to the processor using the SIP protocol. This protocol uses the PROCRDY, CONNECT, and CLKFWDRST signals, that are synchronous to SYSCLK. For more information about FID[3:0], see "FID[3:0] Pins" on page 73. Serial Initialization Packet (SIP) Protocol. Refer to $AMD\ Athlon^{\text{TM}}$ System Bus Specification, order# 21902 for details of the SIP protocol. ### 9.2 Processor Warm Reset Requirements #### Northbridge Reset Pins RESET# cannot be asserted to the processor without also being asserted to the Northbridge. RESET# to the Northbridge is the same as PCI RESET#. The minimum assertion for PCI RESET# is one millisecond. Southbridges enforce a minimum assertion of RESET# for the processor, Northbridge, and PCI of 1.5 to 2.0 milliseconds. ## 10 Mechanical Data #### 10.1 Introduction The AMD Athlon<sup>TM</sup> XP processor model 8 connects to the motherboard through a Pin Grid Array (PGA) socket named Socket A. This processor utilizes the organic pin grid array (OPGA) package type described in this section. For more information, see the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363. ## 10.2 Die Loading The processor die on the OPGA package is exposed at the top of the package. This feature facilitates heat transfer from the die to an approved heat sink. Any heat sink design should avoid loads on corners and edges of die. The OPGA package has compliant pads that serve to bring surfaces in planar contact. Tool-assisted zero insertion force sockets should be designed so that no load is placed on the substrate of the package. Table 20 shows the mechanical loading specifications for the processor die. It is critical that the mechanical loading of the heat sink does not exceed the limits shown in Table 20. **Table 20. Mechanical Loading** | Location | Dynamic (MAX) | Static (MAX) | Units | Note | |-------------|---------------|--------------|-------|------| | Die Surface | 100 | 30 | lbf | 1 | | Die Edge | 10 | 10 | lbf | 2 | - 1. Load specified for coplanar contact to die surface. - 2. Load defined for a surface at no more than a two-degree angle of inclination to die surface. ## 10.3 OPGA Package Dimensions of AMD Athlon™ XP Processors Model 8 with a CPUID of 680 Figure 14 on page 52 shows a diagram and notes for the OPGA package of this processor. Table 21 provides the dimensions in millimeters assigned to the letters and symbols shown in the Figure 14 diagram. Table 21. OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 680 | Letter or<br>Symbol | Minimum<br>Dimension <sup>1</sup> | Maximum<br>Dimension <sup>1</sup> | Letter or<br>Symbol | Minimum<br>Dimension <sup>1</sup> | Maximum<br>Dimension <sup>1</sup> | | |---------------------|-----------------------------------|-----------------------------------|---------------------|-----------------------------------|-----------------------------------|--| | D/E | 49.27 | 49.78 | E9 | 1.66 | 1.96 | | | D1/E1 | 45.72 | BSC | G/H | - | 4.50 | | | D2 | 7.31 | REF | Α | 1.942 | REF | | | D3 | 3.30 | 3.60 | A1 | 1.00 | 1.20 | | | D4 | 10.78 | 11.33 | A2 | 0.80 | 0.88 | | | D5 | 10.78 | 11.33 | A3 | 0.116 | - | | | D6 | 8.13 | 8.68 | A4 | - | 1.90 | | | D7 | 12.33 | 12.88 | φР | - | 6.60 | | | D8 | 3.05 | 3.35 | φb | 0.43 | 0.50 | | | D9 | 12.71 | 13.26 | φb1 | 1.40 | REF | | | E2 | 11.06 | REF | S | 1.435 | 2.375 | | | E3 | 2.35 | 2.65 | L | 3.05 | 3.31 | | | E4 | 7.87 | 8.42 | M | 3 | 7 | | | E5 | 7.87 | 8.42 | N | 45 | 53 | | | E6 | 10.73 | 11.28 | e | 1.27 BSC | | | | E7 | 10.73 | 11.28 | e1 | 2.54 BSC | | | | E8 | 13.28 | 13.83 | Mass <sup>2</sup> | 11.0 | g REF | | - 1. Dimensions are given in millimeters. - 2. The mass consists of the completed package, including processor, surface mounted parts and pins. ## 10.4 OPGA Package Dimensions of AMD Athlon™ XP Processors Model 8 with a CPUID of 681 Figure 14 on page 52 shows the mechanical diagram and notes for the OPGA package of this processor. Table 22 provides the dimensions in millimeters assigned to the letters and symbols shown in the Figure 14 diagram. Table 22. OPGA Package Dimensions for AMD Athlon™ XP Processors Model 8 with a CPUID of 681 | Letter or<br>Symbol | Minimum<br>Dimension <sup>1</sup> | Maximum<br>Dimension <sup>1</sup> | Letter or<br>Symbol | Minimum<br>Dimension <sup>1</sup> | Maximum<br>Dimension <sup>1</sup> | | |---------------------|-----------------------------------|-----------------------------------|---------------------|-----------------------------------|-----------------------------------|--| | D/E | 49.27 | 49.78 | E9 | 1.66 | 1.96 | | | D1/E1 | 45.72 | BSC | G/H | - | 4.50 | | | D2 | 7.47 | REF | Α | 1.942 | REF | | | D3 | 3.30 | 3.60 | A1 | 1.00 | 1.20 | | | D4 | 10.78 | 11.33 | A2 | 0.80 | 0.88 | | | D5 | 10.78 | 11.33 | A3 | 0.116 | - | | | D6 | 8.13 | 8.68 | A4 | - | 1.90 | | | D7 | 12.33 | 12.88 | φР | - | 6.60 | | | D8 | 3.05 | 3.35 | φb | 0.43 | 0.50 | | | D9 | 12.71 | 13.26 | φb1 | 1.40 | REF | | | E2 | 11.33 | REF | S | 1.435 | 2.375 | | | E3 | 2.35 | 2.65 | L | 3.05 | 3.31 | | | E4 | 7.87 | 8.42 | M | 3 | 7 | | | E5 | 7.87 | 8.42 | N | 45 | 53 | | | E6 | 10.73 | 11.28 | e | 1.27 BSC | | | | E7 | 10.73 | 11.28 | e1 | 2.54 BSC | | | | E8 | 13.28 | 13.83 | Mass <sup>2</sup> | 11.0 | g REF | | <sup>1.</sup> Dimensions are given in millimeters. <sup>2.</sup> The mass consists of the completed package, including processor, surface mounted parts and pins. #### GENERAL NOTES: - 1. All dimensions are specified in millimeter (mm). - 2. Dimensioning and tolerancing per ASME-Y14.5M-1994. - This corner is marked with a triangle on both sides of the package to identify the pin A1 corner for orientation purposes. - A Pin tips should have radius. - Symbol "M" determines pin matrix size and "N" is number of pins. - 6. For staggered pin configuration, pins on the same row are on a 2.54 mm grid. Adjacent rows offset by 1.27 mm. Figure 14. AMD Athlon™ XP Processor Model 8 OPGA Package ## 11 Pin Descriptions ### 11.1 Pin Diagram and Pin Name Abbreviations Figure 15 on page 54 shows the staggered pin grid array (PGA) for the AMD Athlon<sup>TM</sup> XP processor model 8. Because some of the pin names are too long to fit in the grid, they are abbreviated. Figure 16 on page 55 shows the bottomside view of the array. Table 23 on page 56 lists all the pins in alphabetical order by pin name, along with the abbreviation where necessary. | | ۷ | - | J | ٥ | ш | <u>.</u> | 9 | Ξ | L | × | L | 8 | z | _ | o | ~ | S | _ | n | > | * | × | _ | Z | ¥ | AB | AC | AD | AE | ΑF | AG | АН | ¥ | AK | ΑL | AM | AN | | |-------|--------|-------|----------|-----|--------|----------|--------|-------|--------|-----|---------|-----|--------|-----|-------|-------|--------------------------|---------|---------|---------------------|---------|-----|---------|-----|----------|-----|--------|-----|--------|----------|---------|----------|---------|------|----------|------|--------------|-------| | 37 | 0£#0S | | SD0C#1 | | SD#22 | | SD#21 | | SD#29 | | SD#28 | | 81 #OS | | 91#QS | | 9#0S | | NC | | SD#1 | | SD#12 | | SD#13 | | 11#05 | | 6#QS | | SAI#7 | | SAI#3 | | V SAI#10 | | SAI#9 | 37 | | 36 | | λCC | <u>~</u> | VSS | | λCC | | VSS | | ))A | | NSS | | λCC | | NSS | | VCC | | VSS | | λCC | | VSS | | VCC | | VSS | | VCC | - | VSS | | λCC | - | VSS | | 36 | | 35 | SD#40 | | SD#41 | | SD#31 | | SD#23 | | SDIC#1 | | ¥ | | SD#27 | | SD#17 | | 51#05 | | S D#4 | | SD#2 | | SD#3 | | S D#0 | | SD#14 | | SD0C#0 | | SAI#11 | | SAI#6 | | SAI#4 | | SAI#13 | 35 | | 34 | | NSS | | NSS | | λCC | | NSS | | ))A | | NSS | | λCC | | NSS | _ | VCC | | NSS | | VCC | | VSS | _ | VCC | | VSS | | )<br>ACC | | VSS | | λCC | | ))A | | 34 | | 33 | SD0C#2 | | SD#42 | | ¥ | | SD#20 | | 61 #QS | | SD#26 | | SD#52 | | SD#24 | | Z#QS | | SD#5 | | SD IC#0 | | ¥ | | 8#QS | | OL#0S | | SAI#5 | | SAI#2 | | SAIC# | | SAI#8 | | SD INV# | 33 | | 32 | | λCC | | λCC | | λCC | | NC | | λCC | | NSS | | λCC | | NSS | | VCC | | NSS | | VCC | | VSS | | VCC | | VSS | | Ж | | VSS | | SSA | | N.SS | | 32 | | 31 | NC | | SD#43 | | SD#32 | | NC FSB0 | | SFILLV# | | #AOQS | | SA#14 | 31 | | 30 | | NSS | | SSA | | ) | | NC | | )i | | SSA | | λCC | | SSA | | λCC | | SSA | | λCC | | VSS | | NCC | | NC | | ) | | FSB1 | | λCC | | λCC | | 30 | | 29 | SD #44 | | SD#45 | | SD#33 | | N | | | | | | | | | | | | | | | | | | | | | | | | KEY | | SAI#0 | | SAI#1 | | SA#12 | 29 | | 28 | | Nα | | λα | | λα | | N | | | | | | | | | | | | | | | | | | | | | | ¥ | | VSS | | SSA | | NSS | | 28 | | 27 | SD#34 | | SD#38 | | SDIC#2 | | N | | | | | | | | | | | | | | | | | | | | | | | | KEY | | NC | | NC | | NC | 27 | | 26 | | NSS | | NSS | | NSS | | SSA | | | | | | | | | | | | | | | | | | | | | | λCC | | λCC | | ))A | | λCC | | 26 | | 25 | SD#35 | | SD#47 | | ¥ | | KEY | | | | | | | | | | | | | | | | | | | | | | | 1 | NC. | | PLBY P# | | NC | | NC | 25 | | 24 | | λCC | | ))A | | λCC | | λCC | | | | | | | | | 3 | - | | | | | | | | | | | | NSS | | VSS | | SSA | | NSS | | 24 | | 23 | SD#39 | | SD#37 | | SD #46 | | KEY | | _ | | | | | | | | A MD Athlant VD Drocesor | ָ<br>כל | | | | | | | | | | | | | Σ | | VCCA | | CNNCT | | PRCRDY | 23 | | 22 | | NSS | | NSS | 9 | NSS | | NSS | _ | | | | | | | | 9 | | | | | | | | | | | | | ΛCC | | NCC | ~1 | ))A | | אננ | 260 | 22 | | 21 | ZS#0S | | 95#OS | | \$D#36 | | NC | | _ | | | | | | | | 2 | | | ē | ; | | | | | | | | | | N<br>N | | CLKFR | | K7C0 | | K7C0# | 21 | | 20 | | ))A | 6 | ))A | | ))A | | NCC | - | | | | | | | | 2 | { . | 8<br>7 | | 1 | | | | | | | | | VSS | | VSS | | NSS | *** | NSS | | 20 | | 16 | NC | | 8D#89 | _ | 8S#0S | | N | | _ | | | | | | | | Σ | ` • | Model 8 | <u>1</u> | | | | | | | | | | | ž | | NC | | RCLK# | | RCLK | 18 19 | | 18 | 25 | VSS | 05 | NSS | 82 | NSS | _ | VSS | _ | | | | | | | | 2 | 5 | Ž | <b>Topside View</b> | _ | | | | | | | | | NCC | | ))A | | ))A | # | NCC | z | 1 21 | | 21 9 | SD #62 | J | 09# OS | J | SD #48 | J | KEY | J | _ | | | | | | | | 4 | | | 1 | , | | | | | | | | | | KEY | S | NC | _ | CLKIN# | 1 | CLKIN | 16 1 | | 91 2 | 63 | JJA | 15 | λCC | #3 | ))A | KEY | ))A | | | | | | | | | _ | 2 | | | | | | | | | | | | VSS | | VSS | J | NSS | #J. | VSS | J.C | 15 1 | | 14 15 | 89#QS | NSS | 15#05 | NSS | SDIC#3 | NSS | 32 | NSS | _ | | | | | | | | 2 | | | | | | | | | | | | | VCC | KEY | ))A | NC | ))A | PLBY C# | ))A | PLBYC | 14 | | | 53 | SA | | SA | 49 | SA | | SA | _ | | | | | | | | | | | | | | | | | | | | | | | | 90 | | N2 | - | E | . 13 | | 13 | SD#53 | J | NC | J | SD#49 | J | Σ | J | _ | | | | | | | | | | | | | | | | | | | | | | COREFB# | | ANLOG | | PLMN2 | | PLMN1 | 12 | | 12 | 19 | ))A | :#3 | ))A | 20 | ))A | | ))A | _ | | | | | | | | | | | | | | | | | | | | | VSS | | NSS | | SSA | | NSS | | ו | | 11 | | | S DO C#3 | - | 05#0S | | )¥ | | _ | | | | | | | | | | | | | | | | | | | | | | COREFB | | NC | | NC | | NC | 10 | | 10 | | NSS | 22 | NSS | | SSA | \. | ¥ | - | | | | | | | | | | | | | | | | | | | | | × | | ))A | | NCC | J | NCC | | 6 | | 6 8 | SD#55 | NCC | SD#54 | NCC | SD#52 | )i | KEY | NC | | ¥ | | NCC | | NSS | | ACC . | | VSS | | NCC | | VSS | | VCC | | VSS | | NC | | ), | KEY | ) | )i | NC | NC | NC | NC | 80 | | | SA0#3 | 5 | SA0#2 | × | SA0#6 | | KEY | 2 | VID[4] | | VID[3] | | KEY | | KEY | | TH DA | | THDC | | NC | | KEY | | KEY | N. | NC | z | NC | | KEY | <u> </u> | NC | Z | × | 2 | NC | 7 | | 9 | | NSS | SAC | VSS | | NSS | | NC | ΟΙΛ | NSS | | λα | | NSS | | ΛCC | | VSS | | ACC . | | VSS | _ | ΛCC | | NSS | - | NCC | | NC | | AMD | | CPR# | _ | NSS | _ | 9 | | 2 | SA0#5 | _ | SA0#8 | - | SA0#4 | | SA0#13 | | ), | | VID[2] | | PICD#1 | | SCNSN | | SCNCK2 | | TD0 | | VRE F_S | | NC | | NC | - | NZ | - | ΔZ | _ | NC | | ACC | 5 | ))A | | #IWS | 2 | | 4 | | ))ACC | ΥS | ACC | | NSS | - | ACC | | NSS | - | ACC | )II | NSS | | ACC | | VSS | | ACC | | VSS | | VCC | | VSS | | VCC | | VSS | | ))A | | NSS | _ | NSS | IS | 4 | | 3 | SA0#12 | | SA0#9 | - | SA0C# | _ | SA0#14 | _ | SA0#1 | - | [1] div | | 0#CDId | | TMS | | SCNINV | | TRST# | | FID[1] | | FID[3] | | D BR EQ# | | PLTST# | | PWROK | | RES ET# | | #III# | | FLUSH# | | NMI | 3 | | 2 | | NSS | 7S | λα | | NSS | | ) ACC | - | NSS | | λα | | NSS | | ΛCC | | VSS | | ACC . | | NSS | - | ΛCC | | VSS | | ΛCC | | VSS | _ | λCC | | NSS | 3 | λCC | <del>-</del> | 2 | | 1 | | | SA0#7 | | SAO#11 | | SA0#10 | | SA0#0 | | [0]aix | | PICCLK | | TCK | | SCNCKI | | TDI | | FID [0] | | FID [2] | | DBRDY | - | STPC# | | A20M# | | FE RR | | IGN NE# | | INTR | | $\vdash$ | 1 | | | _ | 2 | | ٥ | | - | | Ŧ | YS. | × | M | 8 | | _ | | æ | | _ | | ^ | W FIE | × | | | | AB | | _ | | | | ¥ | | AK | W TW | AM | AN | | | | A | | J | | ш | | 9 | | _ | | | | Z | | O | | S | | _ | | > | | 7 | | A | _ | A | _ | A | | ¥ | _ | A | | ٧ | ⋖ | ¥ | | Figure 15. AMD Athlon™ XP Processor Model 8 Pin Diagram—Topside View | | _ | 2 | 3 | 4 | 2 | 9 | 7 | ∞ | 6 | 2 | = | 12 | 13 | 14 | 12 | 91 | 17 | 18 | 16 | 70 | 21 | 22 | 23 | 24 | 25 | 76 | 27 | 78 | 59 | 30 | 31 | 32 | 33 | 34 | 32 | 36 | 37 | | |----------|--------------------------------------------------|----------|---------|-----|--------------------------------------------------|-------|--------|-----|-------|-----|---------|----------|---------|-----|--------|-----|--------|--------------------------|----------------|-----------------|----------|-----|--------|-----|--------|-----|--------|-----|-------|------|---------|-----|---------|-------------|---------|------|--------|----------| | AN | | | WW | | #IWS | | ¥ | | ¥ | | ¥ | | PLMN1 | | PLBYC | | CLKIN | | RCLK | | #02/X | | PRCRDY | | NC | | NC | | SA#12 | | SAI#14 | | #ANI OS | | SA#13 | | SAI#9 | NA | | AM | | λCC | | VSS | | ۸SS | | )i | | λCC | | ۸SS | | λCC | | ۸SS | | λCC | | VSS | | λCC | | VSS | | λCC | | ۸SS | | λCC | | ۸SS | | λCC | | N SS | | AM | | AL | INTR | | FLUSH# | | ))A | | × | | × | | × | | PLMN2 | | PLBYC# | | CLKIN# | | RCLK# | | K700 | | CNNCI | | NC | | NC | | SAI#1 | | #AOGS | | SAI#8 | | SAI#4 | | SA#10 | AL | | AK | | NSS | | NSS | | CPR# | | )( | | λCC | | NSS | | λCC | | NSS | | λCC | | VSS | | λCC | | NSS | | λCC | | NSS | | ))A | | NSS | | ))A | | λCC | | AK | | ¥ | IGNNE# | | #LIN | | ))( | | )K | | ¥ | | ž | | ANL OG | | SK. | | SC. | | NC | | CLKFR | | VCCA | | PLBYP# | | NC | | SAI#0 | | SFILLV# | | SAIC# | | SAI#6 | | SAI#3 | F | | AH | | λCC | | λCC | | AMD | | × | | ))A | | NSS | | λCC | | NSS | | λCC | | VSS | | λCC | | NSS | | λCC | | NSS | | FSB1 | | NSS | | NSS | | NSS | | АН | | AG | FERR | | RESET# | | )K | | KEY | | KEY | | COREFB | | COREFB# | | KEY | | KEY | | NC | | NC | | NC | | NC | | KEY | | KEY | | FSB0 | | SA#2 | | SAI#11 | | SA#7 | AG | | AF | | NSS | | NSS | | NC | | NC | | N | | VSS | | λα | | NSS | | λα | | VSS | | ۸ڒڒ | | NSS | | λα | | NC | | NC | | NC | | λCC | | λα | | AF | | AE | A20M# | | PWROK | | dΖ | | NC | | | | | | | | | | | | | | | | | | | | | | | | NC | | SAI#5 | | 0#00GS | | 6#OS | AE | | ΑD | | λCC | | ))( | | λCC | | × | | | | | | | | | | | | | | | | | | | | | | NC | | NSS | | NSS | | NSS | | AD | | AC | STPC# | | PLTST# | | NZ | | NC | | | | | | | | | | | | | | | | | | | | | | | | NC | | 01#0S | | SD#14 | | SD#11 | AC | | AB | | NSS | | NSS | | NSS | | NSS | | | | | | | | | | | | | | | | | | | | | | NCC | | λCC | | λCC | | λCC | | AB | | ΑA | DBRDY | | DBR EQ# | | NC | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | 8#0S | | 0#0S | | SD#13 | ΑA | | Z | | λCC | | λCC | | λCC | | λCC | | | | | | | | | į | | | | | | | | | | | | | NSS | | NSS | | NSS | | VSS | | z | | ٨ | [z]au | | [E]QI3 | | NC | | KEY | | | | | | | | | | 3 | AMD ATHON " AP Processor | | | | | | | | | | | | | ЭN | | NC | | SD#3 | | SD#12 | Υ | | × | | NSS | | NSS | | SSA | | NSS | | | | | | | | | ( | <b>5</b> | | 77.0 | <b>S</b> | | | | | | | | | NCC | | אננ | | אננ | | λζζ | | × | | * | FID[0] | | [1]013 | | VREF_S | | NC | | | | | | | | | | Š | Σ | <b>&amp;</b> | Rottomeido View | > | | | | | | | | | | NC | | SDIC#0 | | SD#2 | | I#0S | * | | > | | λCC | | λCC | | λCC | | ۸ڒ | | | | | | | | | > | <b>\</b> | <u></u> | 7 | ט<br>ב | | | | | | | | | VSS | | SSA | | NSS | | VSS | | > | | <b>¬</b> | Œ | | TRST# | | 0 <u>0</u> | | THDC | | | | | | | | | | Į | | <b>Model 8</b> | - <u></u> | 2 | | | | | | | | | | NC | | S#QS | - | SD#4 | | ¥ | <b>¬</b> | | ۰ | _ | VSS | _ | NSS | 2 | NSS | | NSS | _ | | | | | | | | | | 2 | <u> </u> | 3 | | | | | | | | | ))A | | ))A | | λCC | | ))A | | - | | s | SCNCK1 | | SCNINV | | SCNCK2 | | THDA | | _ | | | | | | | | 7 | ¥ | | | | | | | | | | | | | N | | SD#7 | | \$1#0\$ | | 9#0S | s | | ~ | | λ | | אננ | z | ۸۲ | ļ | ۸۵۲ | _ | | | | | | | | 9 | 5 | | | | | | | | | | | | VSS | | NSS | | VSS | 7 | NSS | 9 | ~ | | Ø | TCK | | TMS | | SCNSN | | KEY | | _ | | | | | | | | | Ī | | | | | | | | | | | | | NC | | SD#24 | <del></del> | SD#17 | ., | 91#0S | Ø | | _ | × | NSS | 0# | NSS | | NSS | Α. | NSS | _ | | | | | | | | | | | | | | | | | | | | | NCC | J | ))A | | ))A | 17 | λCC | 81 | _ | | z | PICCLK | ))A | PICD#0 | 1 | PICD#1 | 2 | KEY | ))A | _ | | | | | | | | | | | | | | | | | | | | | NSS | NC | NSS | SD#25 | NSS | SD#27 | S | 81#0S | z | | L M | [0]qiA | | [1]div | ))A | VID[2] | ))A | VID[3] | × | - | | | | | | | | | | | | | | | | | | | | | | NC | × | SD#26 | × | )i | VSS | SD#28 | N l | | × | 1 | VSS | M | VSS | <del> </del> | NSS | VID | NC | 1 | | | | | | | | | | | | | | | | | | | | | NC | | ))A | | ))A | _ | ))A | S | × | | | SA 0#0 | <u> </u> | SA0#1 | _ | NC | _ | VID[4] | | 1 | | | | | | | | | | | | | | | | | | | | | | NC | | 61#QS | | SDIC#1 | _ | SD#29 | ſ | | I | <del> </del> | λCC | S | λCC | | ž | > | NC | | )K | | ))A | | NSS | | ACC | | NSS | | VCC | | VSS | | ACC | | VSS | | )i | | NC | | )i | | NSS | | VSS | 5 | I | | o | SA0#10 | | SA0#14 | | SA0#13 | | KEY | | KEY | | NC | | NC | | KEY | | KEY | | NC | | NC | | KEY | | KEY | | NC | | NC | | NC | | SD#20 | - | SD#23 | | SD#21 | 9 | | _ | | VSS | 5) | NSS | | NSS | | NC | | VSS | | ))A | | NSS | | λCC | | NSS | | ACC | | VSS | | JJA | | VSS | | λCC | | NC | | λCC | | ΛCC | | ))A | | ш | | ш | SA0#11 | | SA0C# | | SA0#4 | | SA0#6 | | SD#52 | | 05#0S | | SD#49 | | SDIC#3 | | SD#48 | | 85#OS | | 3D#36 | | SD#46 | | NC | | SDIC#2 | | SD#33 | | SD#32 | | NC | | SD#31 | | SD#22 | ш | | ۵ | | λCC | | λCC | 1 | NSS | | λCC | | VSS | 1 | λCC | | NSS | | λCC | | NSS | | λCC | | NSS | | λCC | | NSS | | λCC | | VSS | | λCC | | VSS | | VSS | | ٥ | | o | SA0#7 | | SA0#9 | | SA0#8 | | SA0#2 | | SD#54 | | SD 0C#3 | | NC | | lS#0S | | 09#QS | | 65#QS | | 9S#QS | | SD#37 | | SD#47 | | SD#38 | | SD#45 | | SD#43 | | SD#42 | | SD#41 | | SDOC#1 | o | | В | | VSS | | λCC | - | NSS . | | λCC | | VSS | | )<br>NCC | | NSS | | ))A | | SSA | | NCC | | SSA | | ))A | | VSS | | ))A | | NSS | | ))A | | NSS | | λCC | | В | | ∢ | | | SA0#12 | | SA0#5 | | SA0#3 | | SS#0S | | 19#QS | | SD#53 | | SD#63 | | SD#62 | | NC | | ZS#0S | | 6E#0S | | SD#35 | | SD#34 | | SD#44 | | NC | | SDOC#2 | | SD#40 | | SD#30 | 4 | | | - | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | 10 | 11 | 12 | 13 | 14 | 91 | 91 | 11 | 81 | 61 | 20 | 17 | 22 | 23 | 24 | 25 | 76 | 17 | 28 | 29 | 30 | 18 | 32 | 33 | 34 | 35 | 36 | 37 | | Figure 16. AMD Athlon™ XP Processor Model 8 Pin Diagram−Bottomside View **Table 23. Pin Name Abbreviations** | <b>Abbreviation</b> | Full Name | Pin | Abbreviation | Full Name | Pin | |---------------------|---------------|------------|--------------|-----------|------| | | A20M# | AE1 | | KEY | AG27 | | | AMD | AH6 | | KEY | AG29 | | ANLOG | ANALOG | AJ13 | | NC | A19 | | CLKFR | CLKFWDRST | AJ21 | | NC | A31 | | | CLKIN | AN17 | | NC | C13 | | | CLKIN# | AL17 | | NC | E25 | | CNNCT | CONNECT | AL23 | | NC | E33 | | | COREFB | AG11 | | NC | F8 | | | COREFB# | AG13 | | NC | F30 | | CPR# | CPU_PRESENCE# | AK6 | | NC | G11 | | | DBRDY | AA1 | | NC | G13 | | | DBREQ# | AA3 | | NC | G19 | | | FERR | AG1 | | NC | G21 | | | FID[0] | W1 | | NC | G27 | | | FID[1] | W3 | | NC | G29 | | | FID[2] | Y1 | | NC | G31 | | | FID[3] | Y3 | | NC | H6 | | | FLUSH# | AL3 | | NC | H8 | | FSB0 | FSB_Sense[0] | AG31 | | NC | H10 | | FSB1 | FSB_Sense[1] | AH30 | | NC | H28 | | | IGNNE# | AJ1 | | NC | H30 | | | INIT# | AJ3 | | NC | H32 | | | INTR | AL1 | | NC | J5 | | K7CO | K7CLKOUT | AL21 | | NC | J31 | | K7CO# | K7CLKOUT# | AN21 | | NC | K8 | | | KEY | <b>G</b> 7 | | NC | K30 | | | KEY | G9 | | NC | L31 | | | KEY | G15 | | NC | L35 | | | KEY | G17 | | NC | N31 | | | KEY | G23 | | NC | Q31 | | | KEY | G25 | | NC | S31 | | | KEY | N7 | | NC | U31 | | | KEY | Q7 | | NC | U37 | | | KEY | Y7 | | NC | W7 | | | KEY | AA7 | | NC | W31 | | | KEY | AG7 | | NC | Y5 | | | KEY | AG9 | | NC | Y31 | | | KEY | AG15 | | NC | Y33 | | | KEY | AG17 | | NC | AA5 | **Table 23. Pin Name Abbreviations (continued)** | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|---------------|------------| | | NC | AA31 | | PICCLK | N1 | | | NC | AC7 | PICD#0 | PICD[0]# | N3 | | | NC | AC31 | PICD#1 | PICD[1]# | N5 | | | NC | AD8 | PLBYP# | PLLBYPASS# | AJ25 | | | NC | AD30 | PLBYC | PLLBYPASSCLK | AN15 | | | NC | AE7 | PLBYC# | PLLBYPASSCLK# | AL15 | | | NC | AE31 | PLMN1 | PLLMON1 | AN13 | | | NC | AF6 | PLMN2 | PLLMON2 | AL13 | | | NC | AF8 | PLTST# | PLLTEST# | AC3 | | | NC | AF10 | PRCRDY | PROCREADY | AN23 | | | NC | AF28 | | PWROK | AE3 | | | NC | AF30 | | RESET# | AG3 | | | NC | AF32 | RCLK | RSTCLK | AN 19 | | | NC | AG5 | RCLK# | RSTCLK# | AL19 | | | NC | AG19 | SAI#0 | SADDIN[0]# | AJ29 | | | NC | AG21 | SAI#1 | SADDIN[1]# | AL29 | | | NC | AG23 | SAI#2 | SADDIN[2]# | AG33 | | | NC | AG25 | SAI#3 | SADDIN[3]# | AJ37 | | | NC | AH8 | SAI#4 | SADDIN[4]# | AL35 | | | NC | AJ7 | SAI#5 | SADDIN[5]# | AE33 | | | NC | AJ9 | SAI#6 | SADDIN[6]# | AJ35 | | | NC | AJ11 | SAI#7 | SADDIN[7]# | AG37 | | | NC | AJ15 | SAI#8 | SADDIN[8]# | AL33 | | | NC | AJ17 | SAI#9 | SADDIN[9]# | AN37 | | | NC | AJ19 | SAI#10 | SADDIN[10]# | AL37 | | | NC | AJ27 | SAI#11 | SADDIN[11]# | AG35 | | | NC | AK8 | SAI#12 | SADDIN[12]# | AN29 | | | NC | AL7 | SAI#13 | SADDIN[13]# | AN35 | | | NC | AL9 | SAI#14 | SADDIN[14]# | AN31 | | | NC | AL11 | SAIC# | SADDINCLK# | AJ33 | | | NC | AL25 | SAO#0 | SADDOUT[0]# | J1 | | | NC | AL27 | SAO#1 | SADDOUT[1]# | J3 | | | NC | AM8 | SAO#2 | SADDOUT[2]# | <b>C</b> 7 | | | NC | AN7 | SAO#3 | SADDOUT[3]# | A7 | | | NC | AN9 | SAO#4 | SADDOUT[4]# | E5 | | | NC | AN11 | SAO#5 | SADDOUT[5]# | A5 | | | NC | AN25 | SAO#6 | SADDOUT[6]# | E7 | | | NC | AN27 | SAO#7 | SADDOUT[7]# | C1 | | | NMI | AN3 | SAO#8 | SADDOUT[8]# | <b>C</b> 5 | **Table 23. Pin Name Abbreviations (continued)** | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|--------------|------------|--------------|----------------|-----| | SAO#9 | SADDOUT[9]# | C3 | SD#28 | SDATA[28]# | L37 | | SAO#10 | SADDOUT[10]# | G1 | SD#29 | SDATA[29]# | J37 | | SAO#11 | SADDOUT[11]# | E1 | SD#30 | SDATA[30]# | A37 | | SAO#12 | SADDOUT[12]# | A3 | SD#31 | SDATA[31]# | E35 | | SAO#13 | SADDOUT[13]# | G5 | SD#32 | SDATA[32]# | E31 | | SAO#14 | SADDOUT[14]# | G3 | SD#33 | SDATA[33]# | E29 | | SAOC# | SADDOUTCLK# | E3 | SD#34 | SDATA[34]# | A27 | | SCNCK1 | SCANCLK1 | <b>S</b> 1 | SD#35 | SDATA[35]# | A25 | | SCNCK2 | SCANCLK2 | S5 | SD#36 | SDATA[36]# | E21 | | SCNINV | SCANINTEVAL | S3 | SD#37 | SDATA[37]# | C23 | | SCNSN | SCANSHIFTEN | Q5 | SD#38 | SDATA[38]# | C27 | | SD#0 | SDATA[0]# | AA35 | SD#39 | SDATA[39]# | A23 | | SD#1 | SDATA[1]# | W37 | SD#40 | SDATA[40]# | A35 | | SD#2 | SDATA[2]# | W35 | SD#41 | SDATA[41]# | C35 | | SD#3 | SDATA[3]# | Y35 | SD#42 | SDATA[42]# | C33 | | SD#4 | SDATA[4]# | U35 | SD#43 | SDATA[43]# | C31 | | SD#5 | SDATA[5]# | U33 | SD#44 | SDATA[44]# | A29 | | SD#6 | SDATA[6]# | S37 | SD#45 | SDATA[45]# | C29 | | SD#7 | SDATA[7]# | S33 | SD#46 | SDATA[46]# | E23 | | SD#8 | SDATA[8]# | AA33 | SD#47 | SDATA[47]# | C25 | | SD#9 | SDATA[9]# | AE37 | SD#48 | SDATA[48]# | E17 | | SD#10 | SDATA[10]# | AC33 | SD#49 | SDATA[49]# | E13 | | SD#11 | SDATA[11]# | AC37 | SD#50 | SDATA[50]# | E11 | | SD#12 | SDATA[12]# | Y37 | SD#51 | SDATA[51]# | C15 | | SD#13 | SDATA[13]# | AA37 | SD#52 | SDATA[52]# | E9 | | SD#14 | SDATA[14]# | AC35 | SD#53 | SDATA[53]# | A13 | | SD#15 | SDATA[15]# | S35 | SD#54 | SDATA[54]# | C9 | | SD#16 | SDATA[16]# | Q37 | SD#55 | SDATA[55]# | A9 | | SD#17 | SDATA[17]# | Q35 | SD#56 | SDATA[56]# | C21 | | SD#18 | SDATA[18]# | N37 | SD#57 | SDATA[57]# | A21 | | SD#19 | SDATA[19]# | J33 | SD#58 | SDATA[58]# | E19 | | SD#20 | SDATA[20]# | G33 | SD#59 | SDATA[59]# | C19 | | SD#21 | SDATA[21]# | G37 | SD#60 | SDATA[60]# | C17 | | SD#22 | SDATA[22]# | E37 | SD#61 | SDATA[61]# | A11 | | SD#23 | SDATA[23]# | G35 | SD#62 | SDATA[62]# | A17 | | SD#24 | SDATA[24]# | Q33 | SD#63 | SDATA[63]# | A15 | | SD#25 | SDATA[25]# | N33 | SDIC#0 | SDATAINCLK[0]# | W33 | | SD#26 | SDATA[26]# | L33 | SDIC#1 | SDATAINCLK[1]# | J35 | | SD#27 | SDATA[27]# | N35 | SDIC#2 | SDATAINCLK[2]# | E27 | **Table 23. Pin Name Abbreviations (continued)** | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|----------------------|----------|--------------|----------------------|-----| | SDIC#3 | SDATAINCLK[3]# | E15 | VCC | V <sub>CC_CORE</sub> | F16 | | SDINV# | SDATAINVALID# | AN33 | VCC | V <sub>CC_CORE</sub> | F20 | | SDOC#0 | SDATAOUTCLK[0]# | AE35 | VCC | V <sub>CC_CORE</sub> | F24 | | SDOC#1 | SDATAOUTCLK[1]# | C37 | VCC | V <sub>CC_CORE</sub> | F28 | | SDOC#2 | SDATAOUTCLK[2]# | A33 | VCC | V <sub>CC_CORE</sub> | F32 | | SDOC#3 | SDATAOUTCLK[3]# | C11 | VCC | | F34 | | SDOV# | SDATAOUTVALID# | AL31 | | V <sub>CC_CORE</sub> | | | SFILLV# | SFILLVALID# | AJ31 | VCC | V <sub>CC_CORE</sub> | F36 | | CTDC# | SMI# | AN5 | VCC | V <sub>CC_CORE</sub> | H2 | | STPC# | STPCLK# | AC1 | VCC | V <sub>CC_CORE</sub> | H4 | | | TCK<br>TDI | Q1<br>U1 | VCC | $V_{CC\_CORE}$ | H12 | | | TDO | U5 | VCC | $V_{CC\_CORE}$ | H16 | | THDA | THERMDA | S7 | VCC | V <sub>CC_CORE</sub> | H20 | | THDC | THERMDC | U7 | VCC | V <sub>CC_CORE</sub> | H24 | | | TMS | Q3 | VCC | V <sub>CC_CORE</sub> | K32 | | | TRST# | U3 | VCC | V <sub>CC_CORE</sub> | K34 | | VCC | V <sub>CC_CORE</sub> | B4 | VCC | V <sub>CC_CORE</sub> | K36 | | VCC | V <sub>CC_CORE</sub> | B8 | VCC | V <sub>CC_CORE</sub> | M2 | | VCC | V <sub>CC_CORE</sub> | B12 | VCC | V <sub>CC_CORE</sub> | M4 | | VCC | V <sub>CC_CORE</sub> | B16 | VCC | V <sub>CC_CORE</sub> | M6 | | VCC | V <sub>CC_CORE</sub> | B20 | VCC | V <sub>CC_CORE</sub> | M8 | | VCC | V <sub>CC_CORE</sub> | B24 | VCC | V <sub>CC_CORE</sub> | P30 | | VCC | V <sub>CC_CORE</sub> | B28 | VCC | V <sub>CC_CORE</sub> | P32 | | VCC | V <sub>CC_CORE</sub> | B32 | VCC | V <sub>CC_CORE</sub> | P34 | | VCC | V <sub>CC_CORE</sub> | B36 | VCC | V <sub>CC_CORE</sub> | P36 | | VCC | V <sub>CC_CORE</sub> | D2 | VCC | V <sub>CC_CORE</sub> | R2 | | VCC | V <sub>CC_CORE</sub> | D4 | VCC | V <sub>CC_CORE</sub> | R4 | | VCC | V <sub>CC_CORE</sub> | D8 | VCC | V <sub>CC_CORE</sub> | R6 | | /CC | V <sub>CC_CORE</sub> | D12 | VCC | V <sub>CC_CORE</sub> | R8 | | /CC | V <sub>CC_CORE</sub> | D16 | VCC | V <sub>CC_CORE</sub> | T30 | | /CC | V <sub>CC_CORE</sub> | D20 | VCC | V <sub>CC_CORE</sub> | T32 | | VCC | V <sub>CC_CORE</sub> | D24 | VCC | V <sub>CC_CORE</sub> | T34 | | VCC | V <sub>CC_CORE</sub> | D28 | VCC | V <sub>CC_CORE</sub> | T36 | | VCC | V <sub>CC_CORE</sub> | D32 | VCC | V <sub>CC_CORE</sub> | V2 | | VCC | V <sub>CC_CORE</sub> | F12 | VCC | V <sub>CC_CORE</sub> | V4 | 25175E-November 2002 **Table 23. Pin Name Abbreviations (continued)** | Full Name | Pin | Abbreviation | Full Name | Pin | |----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC_CORE</sub> | V6 | VCC | V <sub>CC_CORE</sub> | AK26 | | | V8 | VCC | | AK30 | | | X30 | VCC | | AK34 | | V <sub>CC_CORE</sub> | X32 | VCC | I . | AK36 | | V <sub>CC_CORE</sub> | X34 | VCC | | AJ5 | | V <sub>CC_CORE</sub> | X36 | VCC | | AL5 | | V <sub>CC_CORE</sub> | Z2 | VCC | | AM2 | | | Z4 | VCC | I . | AM10 | | | Z6 | VCC | V <sub>CC_CORE</sub> | AM14 | | | Z8 | VCC | | AM18 | | | AB30 | VCC | I . | AM22 | | | AB32 | VCC | | AM26 | | | AB34 | VCC | | AM22 | | | AB36 | VCC | I . | AM26 | | | AD2 | VCC | | AM30 | | | AD4 | VCC | | AM34 | | | AD6 | | VCCA | AJ23 | | | AF14 | | VID[0] | L1 | | | AF18 | | VID[1] | L3 | | | AF22 | | | L5 | | | | | | L7 | | | | VDEE C | | J7<br>W5 | | | | - VKLI_3 | | B2 | | | | | | B6 | | | | | VSS | B10 | | | | - | VSS | B14 | | | | - | VSS | B18 | | | | | VSS | B22 | | | | | | B26 | | | | | | B30<br>B34 | | | | | | D6 | | | | | | D10 | | | | | VSS | D14 | | | | 4 | VSS | D18 | | | VCC_CORE VCC_CORE VCC_CORE VCC_CORE VCC_CORE | VCC_CORE V6 VCC_CORE V8 VCC_CORE X30 VCC_CORE X32 VCC_CORE X34 VCC_CORE X36 VCC_CORE Z2 VCC_CORE Z4 VCC_CORE Z6 VCC_CORE AB30 VCC_CORE AB30 VCC_CORE AB34 VCC_CORE AB34 VCC_CORE AB36 VCC_CORE AD2 VCC_CORE AD4 VCC_CORE AD4 VCC_CORE AF14 VCC_CORE AF18 VCC_CORE AF22 VCC_CORE AF36 VCC_CORE AF36 VCC_CORE AH2 VCC_CORE AH10 VCC_CORE AH10 VCC_CORE AH18 VCC_CORE AH18 VCC_CORE AH22 VCC_CORE AH22 VCC_CORE AH26 VCC_CORE AK10< | VCC_CORE V6 VCC VCC_CORE V8 VCC VCC_CORE X30 VCC VCC_CORE X32 VCC VCC_CORE X34 VCC VCC_CORE X36 VCC VCC_CORE Z2 VCC VCC_CORE Z4 VCC VCC_CORE Z8 VCC VCC_CORE AB30 VCC VCC_CORE AB32 VCC VCC_CORE AB34 VCC VCC_CORE AB36 VCC VCC_CORE AB36 VCC VCC_CORE AD2 VCC VCC_CORE AD4 VCC VCC_CORE AD4 VCC VCC_CORE AF14 VCC VCC_CORE AF38 VREF_S VCC_CORE AF34 VREF_S VCC_CORE AH34 VREF_S VCC_CORE AH10 VCC_CORE VCC_CORE AH14 VCC_CORE < | VCC_CORE V6 VCC_CORE V8 VCC_CORE V8 VCC_CORE X30 VCC_CORE X30 VCC_CORE X32 VCC_CORE X32 VCC_CORE X34 VCC_CORE X36 X4 | **Table 23. Pin Name Abbreviations (continued)** | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|-----|--------------|-----------|------| | | VSS | D22 | | VSS | V32 | | | VSS | D26 | | VSS | V34 | | | VSS | D30 | | VSS | V36 | | | VSS | D34 | | VSS | X2 | | | VSS | D36 | | VSS | X4 | | | VSS | F2 | | VSS | Х6 | | | VSS | F4 | | VSS | Х8 | | | VSS | F6 | | VSS | Z30 | | | VSS | F10 | | VSS | Z32 | | | VSS | F14 | | VSS | Z34 | | | VSS | F18 | | VSS | Z36 | | | VSS | F22 | | VSS | AB2 | | | VSS | F26 | | VSS | AB8 | | | VSS | H14 | | VSS | AB4 | | | VSS | H18 | | VSS | AB6 | | | VSS | H22 | | VSS | AD32 | | | VSS | H26 | | VSS | AD34 | | | VSS | H34 | | VSS | AD36 | | | VSS | H36 | | VSS | AF2 | | | VSS | K2 | | VSS | AF4 | | | VSS | K4 | | VSS | AF12 | | | VSS | K6 | | VSS | AF16 | | | VSS | M30 | | VSS | AH12 | | | VSS | M32 | | VSS | AH16 | | | VSS | M34 | | VSS | AH20 | | | VSS | M36 | | VSS | AH24 | | | VSS | P2 | | VSS | AH28 | | | VSS | P4 | | VSS | AH32 | | | VSS | P6 | | VSS | AH34 | | | VSS | P8 | | VSS | AH36 | | | VSS | R30 | | VSS | AK2 | | | VSS | R32 | | VSS | AK4 | | | VSS | R34 | | VSS | AK12 | | | VSS | R36 | | VSS | AK16 | | | VSS | T2 | | VSS | AK20 | | | VSS | T4 | | VSS | AK24 | | | VSS | T6 | | VSS | AK28 | | | VSS | T8 | | VSS | AK32 | | | VSS | V30 | | VSS | AM4 | **Table 23. Pin Name Abbreviations (continued)** | Abbreviation | Full Name | Pin | |--------------|-----------|-------| | | VSS | AM6 | | | VSS | AM 12 | | | VSS | AM16 | | | VSS | AM20 | | | VSS | AM24 | | | VSS | AM28 | | | VSS | AM32 | | | VSS | AM36 | | | ZN | AC5 | | | ZP | AE5 | #### 11.2 Pin List Table 24 on page 64 cross-references Socket A pin location to signal name. The "L" (Level) column shows the electrical specification for this pin. "P" indicates a push-pull mode driven by a single source. "O" indicates open-drain mode that allows devices to share the pin. **Note:** The AMD Athlon processor supports push-pull drivers. For more information, see "Push-Pull (PP) Drivers" on page 6. The "P" (Port) column indicates if this signal is an input (I), output (O), or bidirectional (B) signal. The "R" (Reference) column indicates if this signal should be referenced to VSS (G) or $V_{CC\_CORE}$ (P) planes for the purpose of signal routing with respect to the current return paths. Table 24. Cross-Reference by Pin Location | Pin | Name | Description | L | P | R | Pin | Na | |-----|----------------------|-------------|---|---|---|------------|----------------------| | A1 | No Pin | page 75 | 1 | - | - | B30 | VSS | | A3 | SADDOUT[12]# | | Р | 0 | G | B32 | V <sub>CC_CORE</sub> | | A5 | SADDOUT[5]# | | P | 0 | G | B34 | VSS | | A7 | SADDOUT[3]# | | P | 0 | G | B36 | V <sub>CC_CORE</sub> | | A9 | SDATA[55]# | | Р | В | P | <b>C</b> 1 | SADDOUT | | A11 | SDATA[61]# | | Р | В | Р | <b>C</b> 3 | SADDOUT | | A13 | SDATA[53]# | | Р | В | G | <b>C</b> 5 | SADDOUT | | A15 | SDATA[63]# | | P | В | G | <b>C</b> 7 | SADDOUT | | A17 | SDATA[62]# | | P | В | G | <b>C</b> 9 | SDATA[54] | | A19 | NC Pin | page 75 | 1 | - | - | C11 | SDATAOU | | A21 | SDATA[57]# | | P | В | G | C13 | NC Pin | | A23 | SDATA[39]# | | P | В | G | C15 | SDATA[51] | | A25 | SDATA[35]# | | P | В | P | C17 | SDATA[60] | | A27 | SDATA[34]# | | P | В | P | C19 | SDATA[59] | | A29 | SDATA[44]# | | P | В | G | C21 | SDATA[56] | | A31 | NC Pin | page 75 | 1 | - | - | C23 | SDATA[37] | | A33 | SDATAOUTCLK[2]# | | Р | 0 | P | C25 | SDATA[47] | | A35 | SDATA[40]# | | P | В | G | C27 | SDATA[38] | | A37 | SDATA[30]# | | P | В | Р | C29 | SDATA[45] | | B2 | VSS | | 1 | - | - | C31 | SDATA[43] | | B4 | V <sub>CC_CORE</sub> | | - | - | - | C33 | SDATA[42] | | B6 | VSS | | ı | - | - | C35 | SDATA[41] | | B8 | V <sub>CC_CORE</sub> | | 1 | - | 1 | C37 | SDATAOU | | B10 | VSS | | - | - | - | D2 | V <sub>CC_CORE</sub> | | B12 | V <sub>CC_CORE</sub> | | ı | - | - | D4 | V <sub>CC_CORE</sub> | | B14 | VSS | | 1 | - | - | D6 | VSS | | B16 | V <sub>CC_CORE</sub> | | ı | - | - | D8 | V <sub>CC_CORE</sub> | | B18 | VSS | | 1 | - | • | D10 | VSS | | B20 | V <sub>CC_CORE</sub> | | 1 | - | 1 | D12 | V <sub>CC_CORE</sub> | | B22 | VSS | | ı | - | - | D14 | VSS | | B24 | V <sub>CC_CORE</sub> | | - | - | - | D16 | V <sub>CC_CORE</sub> | | B26 | VSS | | - | - | - | D18 | VSS | | B28 | V <sub>CC_CORE</sub> | | - | - | - | D20 | V <sub>CC_CORE</sub> | | Pin | Name | Description | L | Р | R | |------------|----------------------|-------------|---|---|---| | B30 | VSS | | - | - | - | | B32 | V <sub>CC_CORE</sub> | | - | - | - | | B34 | VSS | | - | - | - | | B36 | V <sub>CC_CORE</sub> | | - | - | - | | <b>C</b> 1 | SADDOUT[7]# | | Р | 0 | G | | C3 | SADDOUT[9]# | | Р | 0 | G | | <b>C</b> 5 | SADDOUT[8]# | | Р | 0 | G | | <b>C</b> 7 | SADDOUT[2]# | | Р | 0 | G | | <b>C</b> 9 | SDATA[54]# | | Р | В | Р | | C11 | SDATAOUTCLK[3]# | | Р | 0 | G | | C13 | NC Pin | page 75 | - | - | - | | C15 | SDATA[51]# | | Р | В | Р | | C17 | SDATA[60]# | | Р | В | G | | C19 | SDATA[59]# | | P | В | G | | C21 | SDATA[56]# | | P | В | G | | C23 | SDATA[37]# | | Р | В | Р | | C25 | SDATA[47]# | | P | В | G | | C27 | SDATA[38]# | | P | В | G | | C29 | SDATA[45]# | | P | В | G | | C31 | SDATA[43]# | | Р | В | G | | C33 | SDATA[42]# | | P | В | G | | C35 | SDATA[41]# | | Р | В | G | | C37 | SDATAOUTCLK[1]# | | P | 0 | G | | D2 | V <sub>CC_CORE</sub> | | - | - | - | | D4 | V <sub>CC_CORE</sub> | | - | - | - | | D6 | VSS | | - | - | - | | D8 | V <sub>CC_CORE</sub> | | - | - | 1 | | D10 | VSS | | - | - | - | | D12 | V <sub>CC_CORE</sub> | | - | - | - | | D14 | VSS | | - | - | - | | D16 | V <sub>CC_CORE</sub> | | - | - | - | | D18 | VSS | | - | - | - | | D20 | V <sub>CC_CORE</sub> | | - | - | - | Table 24. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | |-----|----------------------|-------------|---|---|---| | D22 | VSS | | - | - | - | | D24 | V <sub>CC_CORE</sub> | | - | - | - | | D26 | VSS | | - | - | - | | D28 | V <sub>CC_CORE</sub> | | - | - | - | | D30 | VSS | | - | - | - | | D32 | V <sub>CC_CORE</sub> | | - | - | - | | D34 | VSS | | - | - | - | | D36 | VSS | | - | - | - | | E1 | SADDOUT[11]# | | P | 0 | Р | | E3 | SADDOUTCLK# | | P | 0 | G | | E5 | SADDOUT[4]# | | Р | 0 | Р | | E7 | SADDOUT[6]# | | Р | 0 | G | | E9 | SDATA[52]# | | Р | В | Р | | E11 | SDATA[50]# | | Р | В | Р | | E13 | SDATA[49]# | | Р | В | G | | E15 | SDATAINCLK[3]# | | Р | ı | G | | E17 | SDATA[48]# | | Р | В | Р | | E19 | SDATA[58]# | | P | В | G | | E21 | SDATA[36]# | | Р | В | Р | | E23 | SDATA[46]# | | P | В | Р | | E25 | NC Pin | page 75 | - | - | - | | E27 | SDATAINCLK[2]# | | P | I | G | | E29 | SDATA[33]# | | P | В | Р | | E31 | SDATA[32]# | | P | В | Р | | E33 | NC Pin | page 75 | - | - | - | | E35 | SDATA[31]# | | P | В | Р | | E37 | SDATA[22]# | | P | В | G | | F2 | VSS | | - | - | - | | F4 | VSS | | - | - | - | | F6 | VSS | | - | - | - | | F8 | NC Pin | page 75 | - | - | - | | F10 | VSS | | - | - | - | | F12 | V <sub>CC_CORE</sub> | | - | - | - | | F14 | VSS | | - | - | - | | Pin | Name | Description | L | P | R | |-----|----------------------|-------------|---|---|---| | F16 | V <sub>CC_CORE</sub> | | - | - | - | | F18 | VSS | | - | - | - | | F20 | V <sub>CC_CORE</sub> | | 1 | - | - | | F22 | VSS | | - | - | - | | F24 | V <sub>CC_CORE</sub> | | - | - | - | | F26 | VSS | | - | - | - | | F28 | V <sub>CC_CORE</sub> | | - | - | - | | F30 | NC Pin | page 75 | - | - | - | | F32 | V <sub>CC_CORE</sub> | | - | - | - | | F34 | V <sub>CC_CORE</sub> | | - | - | - | | F36 | V <sub>CC_CORE</sub> | | - | - | - | | G1 | SADDOUT[10]# | | Р | 0 | Р | | G3 | SADDOUT[14]# | | Р | 0 | G | | G5 | SADDOUT[13]# | | P | 0 | G | | G7 | Key Pin | page 75 | 1 | - | - | | G9 | Key Pin | page 75 | - | - | - | | G11 | NC Pin | page 75 | - | - | - | | G13 | NC Pin | page 75 | - | - | - | | G15 | Key Pin | page 75 | - | - | - | | G17 | Key Pin | page 75 | - | - | - | | G19 | NC Pin | page 75 | - | - | - | | G21 | NC Pin | page 75 | - | - | - | | G23 | Key Pin | page 75 | - | - | - | | G25 | Key Pin | page 75 | - | - | - | | G27 | NC Pin | page 75 | - | - | - | | G29 | NC Pin | page 75 | - | - | - | | G31 | NC Pin | page 75 | - | - | - | | G33 | SDATA[20]# | | Р | В | G | | G35 | SDATA[23]# | | Р | В | G | | G37 | SDATA[21]# | | Р | В | G | | H2 | V <sub>CC_CORE</sub> | | - | - | - | | H4 | V <sub>CC_CORE</sub> | | - | - | - | | H6 | NC Pin | page 75 | - | - | - | Table 24. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |-----|----------------------|-------------|---|---|---|-----|----------------------|-------------|---|---|---| | H8 | NC Pin | page 75 | - | - | - | L5 | VID[2] | page 76 | 0 | 0 | - | | H10 | NC Pin | page 75 | 1 | - | - | L7 | VID[3] | page 76 | 0 | 0 | - | | H12 | V <sub>CC_CORE</sub> | | - | - | - | L31 | NC Pin | page 75 | - | - | - | | H14 | VSS | | - | - | - | L33 | SDATA[26]# | | Р | В | Р | | H16 | V <sub>CC_CORE</sub> | | - | - | - | L35 | NC Pin | page 75 | - | - | - | | H18 | VSS | | - | - | - | L37 | SDATA[28]# | | Р | В | P | | H20 | V <sub>CC_CORE</sub> | | - | - | - | M2 | V <sub>CC_CORE</sub> | | - | - | - | | H22 | VSS | | - | - | - | M4 | V <sub>CC_CORE</sub> | | - | - | - | | H24 | V <sub>CC_CORE</sub> | | - | - | - | M6 | V <sub>CC_CORE</sub> | | - | - | - | | H26 | VSS | | - | - | - | M8 | V <sub>CC_CORE</sub> | | - | - | - | | H28 | NC Pin | page 75 | - | - | - | M30 | VSS | | - | - | - | | H30 | NC Pin | page 75 | - | - | - | M32 | VSS | | - | - | - | | H32 | NC Pin | page 75 | - | - | - | M34 | VSS | | - | - | - | | H34 | VSS | | - | - | - | M36 | VSS | | - | - | - | | H36 | VSS | | - | - | - | N1 | PICCLK | page 71 | 0 | I | - | | J1 | SADDOUT[0]# | page 76 | Р | 0 | - | N3 | PICD#[0] | page 71 | 0 | В | - | | J3 | SADDOUT[1]# | page 76 | Р | 0 | - | N5 | PICD#[1] | page 71 | 0 | В | - | | J5 | NC Pin | page 75 | - | - | - | N7 | Key Pin | page 75 | - | - | - | | J7 | VID[4] | page 76 | 0 | 0 | - | N31 | NC Pin | page 75 | - | - | - | | J31 | NC Pin | page 75 | - | - | - | N33 | SDATA[25]# | | Р | В | P | | J33 | SDATA[19]# | | P | В | G | N35 | SDATA[27]# | | Р | В | P | | J35 | SDATAINCLK[1]# | | P | I | Р | N37 | SDATA[18]# | | Р | В | G | | J37 | SDATA[29]# | | P | В | Р | P2 | VSS | | - | - | - | | K2 | VSS | | 1 | - | - | P4 | VSS | | - | - | - | | K4 | VSS | | 1 | - | - | P6 | VSS | | - | - | - | | K6 | VSS | | • | - | - | P8 | VSS | | - | - | - | | K8 | NC Pin | page 75 | 1 | - | - | P30 | V <sub>CC_CORE</sub> | | - | - | - | | K30 | NC Pin | page 75 | - | - | - | P32 | V <sub>CC_CORE</sub> | | - | - | - | | K32 | V <sub>CC_CORE</sub> | | ı | - | 1 | P34 | V <sub>CC_CORE</sub> | | - | - | - | | K34 | V <sub>CC_CORE</sub> | | - | _ | _ | P36 | V <sub>CC_CORE</sub> | | - | - | - | | K36 | V <sub>CC_CORE</sub> | | 1 | | | Q1 | TCK | page 74 | Р | I | - | | L1 | VID[0] | page 76 | 0 | 0 | - | Q3 | TMS | page 74 | Р | I | - | | L3 | VID[1] | page 76 | 0 | 0 | | Q5 | SCANSHIFTEN | page 76 | Р | I | - | Table 24. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | P | R | |------------|----------------------|-------------|---|---|---|-----|----------------------|-------------|---|---|---| | Q7 | Key Pin | page 75 | - | - | - | U31 | NC Pin | page 75 | - | - | - | | Q31 | NC Pin | page 75 | - | - | - | U33 | SDATA[5]# | | Р | В | G | | Q33 | SDATA[24]# | | Р | В | Р | U35 | SDATA[4]# | | Р | В | G | | Q35 | SDATA[17]# | | Р | В | G | U37 | NC Pin | page 75 | - | - | - | | Q37 | SDATA[16]# | | Р | В | G | V2 | V <sub>CC_CORE</sub> | | - | - | - | | R2 | V <sub>CC_CORE</sub> | | - | - | - | V4 | V <sub>CC_CORE</sub> | | - | - | - | | R4 | V <sub>CC_CORE</sub> | | - | - | - | V6 | V <sub>CC_CORE</sub> | | - | - | - | | R6 | V <sub>CC_CORE</sub> | | - | - | - | V8 | V <sub>CC_CORE</sub> | | - | - | - | | R8 | V <sub>CC_CORE</sub> | | - | - | - | V30 | VSS | | - | - | - | | R30 | VSS | | - | - | - | V32 | VSS | | - | - | - | | R32 | VSS | | - | - | - | V34 | VSS | | - | - | - | | R34 | VSS | | - | - | - | V36 | VSS | | - | - | - | | R36 | VSS | | - | - | - | W1 | FID[0] | page 73 | 0 | 0 | - | | <b>S</b> 1 | SCANCLK1 | page 76 | Р | I | - | W3 | FID[1] | page 73 | 0 | 0 | - | | S3 | SCANINTEVAL | page 76 | Р | ı | - | W5 | VREFSYS | page 77 | Р | - | - | | S5 | SCANCLK2 | page 76 | Р | ı | - | W7 | NC Pin | page 75 | - | - | - | | <b>S7</b> | THERMDA | page 76 | - | - | - | W31 | NC Pin | page 75 | - | - | - | | S31 | NC Pin | page 75 | - | - | - | W33 | SDATAINCLK[0]# | | Р | I | G | | S33 | SDATA[7]# | | Р | В | G | W35 | SDATA[2]# | | Р | В | G | | S35 | SDATA[15]# | | P | В | Р | W37 | SDATA[1]# | | Р | В | Р | | S37 | SDATA[6]# | | P | В | G | Х2 | VSS | | - | - | - | | T2 | VSS | | - | - | - | X4 | VSS | | - | - | - | | T4 | VSS | | - | - | - | Х6 | VSS | | - | - | - | | T6 | VSS | | - | - | - | Х8 | VSS | | - | - | - | | T8 | VSS | | - | - | - | X30 | V <sub>CC_CORE</sub> | | - | - | - | | T30 | V <sub>CC_CORE</sub> | | - | - | - | X32 | V <sub>CC_CORE</sub> | | - | - | - | | T32 | V <sub>CC_CORE</sub> | | - | - | - | X34 | V <sub>CC_CORE</sub> | | - | - | - | | T34 | V <sub>CC_CORE</sub> | | - | _ | - | X36 | V <sub>CC_CORE</sub> | | - | - | - | | T36 | V <sub>CC_CORE</sub> | | - | - | - | Y1 | FID[2] | page 73 | 0 | 0 | - | | U1 | TDI | page 74 | Р | I | - | Y3 | FID[3] | page 73 | 0 | 0 | - | | U3 | TRST# | page 74 | Р | I | - | Y5 | NC Pin | page 75 | - | - | - | | U5 | TDO | page 74 | Р | 0 | - | Y7 | Key Pin | page 75 | - | - | - | | U7 | THERMDC | page 76 | - | - | - | Y31 | NC Pin | page 75 | - | - | - | R Table 24. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | |------------|----------------------|-------------|---|---|---|------|----------------------|-------------| | Y33 | NC Pin | page 75 | - | - | - | AC35 | SDATA[14]# | | | Y35 | SDATA[3]# | | Р | В | G | AC37 | SDATA[11]# | | | Y37 | SDATA[12]# | | Р | В | Р | AD2 | V <sub>CC_CORE</sub> | | | <b>Z</b> 2 | V <sub>CC_CORE</sub> | | - | - | - | AD4 | V <sub>CC_CORE</sub> | | | <b>Z</b> 4 | V <sub>CC_CORE</sub> | | - | - | - | AD6 | V <sub>CC_CORE</sub> | | | <b>Z</b> 6 | V <sub>CC_CORE</sub> | | - | - | - | AD8 | NC Pin | page 75 | | Z8 | V <sub>CC_CORE</sub> | | - | - | - | AD30 | NC Pin | page 75 | | Z30 | VSS | | - | - | - | AD32 | VSS | | | Z32 | VSS | | - | - | - | AD34 | VSS | | | Z34 | VSS | | - | - | - | AD36 | VSS | | | Z36 | VSS | | - | - | - | AE1 | A20M# | | | AA1 | DBRDY | page 72 | Р | 0 | - | AE3 | PWROK | | | AA3 | DBREQ# | page 72 | Р | I | - | AE5 | ZP | page 77 | | AA5 | NC | | - | - | - | AE7 | NC | | | AA7 | Key Pin | page 75 | - | - | - | AE31 | NC Pin | page 75 | | AA31 | NC Pin | page 75 | - | - | - | AE33 | SADDIN[5]# | | | AA33 | SDATA[8]# | | Р | В | Р | AE35 | SDATAOUTCLK[0]# | | | AA35 | SDATA[0]# | | Р | В | G | AE37 | SDATA[9]# | | | AA37 | SDATA[13]# | | Р | В | G | AF2 | VSS | | | AB2 | VSS | | - | - | - | AF4 | VSS | | | AB4 | VSS | | - | - | - | AF6 | NC Pin | page 75 | | AB6 | VSS | | - | - | - | AF8 | NC Pin | page 75 | | AB8 | VSS | | - | - | - | AF10 | NC Pin | page 75 | | AB30 | V <sub>CC_CORE</sub> | | - | - | - | AF12 | VSS | | | AB32 | V <sub>CC_CORE</sub> | | - | - | - | AF14 | V <sub>CC_CORE</sub> | | | AB34 | V <sub>CC_CORE</sub> | | - | - | - | AF16 | VSS | | | AB36 | V <sub>CC_CORE</sub> | | - | - | - | AF18 | V <sub>CC_CORE</sub> | | | AC1 | STPCLK# | page 76 | Р | I | - | AF20 | VSS | | | AC3 | PLLTEST# | page 75 | Р | I | - | AF22 | V <sub>CC_CORE</sub> | | | AC5 | ZN | page 77 | Р | - | - | AF24 | VSS | | | AC7 | NC | | - | - | - | AF26 | V <sub>CC_CORE</sub> | | | AC31 | NC Pin | page 75 | - | - | - | AF28 | NC Pin | page 75 | | AC33 | SDATA[10]# | | Р | В | Р | AF30 | NC Pin | page 75 | Table 24. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | P | R | |------|----------------------|-------------|---|---|----------|-------|----------------------|-------------|---|--------------|----------| | AF32 | NC Pin | page 75 | - | - | - | AH24 | VSS | | - | - | - | | AF34 | V <sub>CC_CORE</sub> | | - | - | - | AH26 | V <sub>CC_CORE</sub> | | - | - | - | | AF36 | V <sub>CC_CORE</sub> | | - | - | - | AH28 | VSS | | - | - | - | | AG1 | FERR | page 72 | Р | 0 | - | AH30 | FSB_Sense[1] | page 74 | - | 0 | G | | AG3 | RESET# | | - | ı | - | AH32 | VSS | | - | - | - | | AG5 | NC Pin | page 75 | - | - | - | AH34 | VSS | | - | - | - | | AG7 | Key Pin | page 75 | - | - | - | AH36 | VSS | | 1 | - | - | | AG9 | Key Pin | page 75 | - | - | - | AJ1 | IGNNE# | page 74 | P | I | - | | AG11 | COREFB | page 72 | - | - | - | AJ3 | INIT# | page 74 | Р | I | - | | AG13 | COREFB# | page 72 | - | - | - | AJ5 | V <sub>CC_CORE</sub> | | - | - | - | | AG15 | Key Pin | page 75 | - | - | - | AJ7 | NC Pin | page 75 | - | - | - | | AG17 | Key Pin | page 75 | - | - | - | AJ9 | NC Pin | page 75 | - | - | - | | AG19 | NC Pin | page 75 | - | - | - | AJ11 | NC Pin | page 75 | - | - | - | | AG21 | NC Pin | page 75 | - | - | - | AJ13 | Analog | page 71 | - | - | - | | AG23 | NC Pin | page 75 | - | - | - | AJ15 | NC Pin | page 75 | - | - | - | | AG25 | NC Pin | page 75 | - | - | - | AJ 17 | NC Pin | page 75 | - | - | - | | AG27 | Key Pin | page 75 | - | - | - | AJ19 | NC Pin | page 75 | - | - | - | | AG29 | Key Pin | page 75 | - | - | - | AJ21 | CLKFWDRST | page 71 | Р | I | Р | | AG31 | FSB_Sense[0] | page 74 | - | 0 | G | AJ23 | VCCA | page 76 | - | - | - | | AG33 | SADDIN[2]# | | Р | I | G | AJ25 | PLLBYPASS# | page 75 | Р | ı | - | | AG35 | SADDIN[11]# | | Р | I | G | AJ27 | NC Pin | page 75 | - | - | - | | AG37 | SADDIN[7]# | | Р | I | Р | AJ29 | SADDIN[0]# | page 76 | Р | I | - | | AH2 | V <sub>CC_CORE</sub> | | - | - | - | AJ31 | SFILLVALID# | | Р | I | G | | AH4 | V <sub>CC_CORE</sub> | | - | - | - | AJ33 | SADDINCLK# | | P | I | G | | AH6 | AMD Pin | page 71 | - | - | - | AJ35 | SADDIN[6]# | | Р | I | Р | | AH8 | NC Pin | page 75 | - | - | - | AJ37 | SADDIN[3]# | | P | I | G | | AH10 | V <sub>CC_CORE</sub> | | - | _ | _ | AK2 | VSS | | - | - | - | | AH12 | VSS | | _ | _ | _ | AK4 | VSS | | - | - | - | | AH14 | V <sub>CC_CORE</sub> | | _ | _ | _ | AK6 | CPU_PRESENCE# | page 72 | - | - | - | | AH16 | VSS VSS | | _ | _ | <u> </u> | AK8 | NC Pin | page 75 | - | - | - | | | | | | _ | _ | AK10 | V <sub>CC_CORE</sub> | | - | - | - | | AH18 | V <sub>CC_CORE</sub> | | - | - | - | AK12 | VSS | | - | - | <b>-</b> | | AH20 | VSS | | - | - | - | AK14 | V <sub>CC_CORE</sub> | | - | - | _ | | AH22 | V <sub>CC_CORE</sub> | | - | - | - | AK16 | VSS | | _ | <del> </del> | _ | **Table 24. Cross-Reference by Pin Location (continued)** | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | P | R | |-------|----------------------|-------------|---|---|---|------|----------------------|-------------|---|---|---| | AK 18 | V <sub>CC_CORE</sub> | | - | - | - | AM10 | V <sub>CC_CORE</sub> | | - | - | - | | AK20 | VSS | | - | - | - | AM12 | VSS | | - | - | - | | AK22 | V <sub>CC_CORE</sub> | | - | - | - | AM14 | V <sub>CC_CORE</sub> | | - | - | - | | AK24 | VSS | | - | - | - | AM16 | VSS | | - | - | - | | AK26 | V <sub>CC_CORE</sub> | | - | - | - | AM18 | V <sub>CC_CORE</sub> | | - | - | - | | AK28 | VSS | | - | - | - | AM20 | VSS | | - | - | - | | AK30 | V <sub>CC_CORE</sub> | | 1 | - | - | AM22 | V <sub>CC_CORE</sub> | | 1 | - | - | | AK32 | VSS | | - | - | - | AM24 | VSS | | - | - | - | | AK34 | V <sub>CC_CORE</sub> | | - | - | - | AM26 | V <sub>CC_CORE</sub> | | - | - | - | | AK36 | V <sub>CC_CORE</sub> | | - | - | - | AM28 | VSS | | - | - | - | | AL1 | INTR | page 74 | Р | I | - | AM30 | V <sub>CC_CORE</sub> | | - | - | - | | AL3 | FLUSH# | page 74 | Р | I | - | AM32 | VSS | | - | - | - | | AL5 | V <sub>CC_CORE</sub> | | - | - | - | AM34 | V <sub>CC_CORE</sub> | | - | - | - | | AL7 | NC Pin | page 75 | - | - | - | AM36 | VSS | | - | - | - | | AL9 | NC Pin | page 75 | - | - | - | AN1 | No Pin | page 75 | - | - | - | | AL11 | NC Pin | page 75 | - | - | - | AN3 | NMI | | P | I | - | | AL13 | PLLMON2 | page 75 | 0 | 0 | - | AN5 | SMI# | | P | I | - | | AL15 | PLLBYPASSCLK# | page 75 | P | I | - | AN7 | NC Pin | page 75 | 1 | • | - | | AL17 | CLKIN# | page 71 | P | I | Р | AN9 | NC Pin | page 75 | 1 | - | - | | AL19 | RSTCLK# | page 71 | P | I | P | AN11 | NC Pin | page 75 | - | - | - | | AL21 | K7CLKOUT | page 75 | P | 0 | - | AN13 | PLLMON1 | page 75 | 0 | В | - | | AL23 | CONNECT | page 72 | P | I | Р | AN15 | PLLBYPASSCLK | page 75 | Р | I | - | | AL25 | NC Pin | page 75 | - | - | - | AN17 | CLKIN | page 71 | Р | I | P | | AL27 | NC Pin | page 75 | - | - | - | AN19 | RSTCLK | page 71 | P | I | P | | AL29 | SADDIN[1]# | page 76 | P | I | - | AN21 | K7CLKOUT# | page 75 | P | 0 | - | | AL31 | SDATAOUTVALID# | | Р | 0 | Р | AN23 | PROCRDY | | P | 0 | P | | AL33 | SADDIN[8]# | | P | I | Р | AN25 | NC Pin | page 75 | - | - | - | | AL35 | SADDIN[4]# | | P | I | G | AN27 | NC Pin | page 75 | - | - | - | | AL37 | SADDIN[10]# | | P | I | G | AN29 | SADDIN[12]# | | Р | I | G | | AM2 | V <sub>CC_CORE</sub> | | - | - | - | AN31 | SADDIN[14]# | | Р | I | G | | AM4 | VSS | | - | - | - | AN33 | SDATAINVALID# | | Р | I | Р | | AM6 | VSS | | - | - | - | AN35 | SADDIN[13]# | | Р | I | G | | AM8 | NC Pin | page 75 | - | - | - | AN37 | SADDIN[9]# | | P | I | G | #### 11.3 Detailed Pin Descriptions The information in this section pertains to Table 24 on page 64. #### A20M# Pin A20M# is an input from the system used to simulate address wrap-around in the 20-bit 8086. #### **AMD Pin** AMD Socket A processors do not implement a pin at location AH6. All Socket A designs must have a top plate or cover that blocks this pin location. When the cover plate blocks this location, a non-AMD part (e.g., PGA370) does not fit into the socket. However, socket manufacturers are allowed to have a contact loaded in the AH6 position. Therefore, motherboard socket design should account for the possibility that a contact could be loaded in this position. #### AMD Athlon™ System Bus Pins See the *AMD Athlon™ System Bus Specification*, order# 21902 for information about the system bus pins—PROCRDY, PWROK, RESET#, SADDIN[14:2]#, SADDINCLK#, SADDOUT[14:2]#, SADDOUTCLK#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAINVALID#, SDATAOUTCLK[3:0]#, SDATAOUTVALID#, SFILLVALID#. #### **Analog Pin** Treat this pin as a NC. ## APIC Pins, PICCLK, PICD[1:0]# The Advanced Programmable Interrupt Controller (APIC) is a feature that provides a flexible and expandable means of delivering interrupts in a system using an AMD processor. The pins, PICD[1:0], are the bi-directional message-passing signals used for the APIC and are driven to the Southbridge or a dedicated I/O APIC. The pin, PICCLK, must be driven with a valid clock input. For more information, see Table 19, "APIC Pin AC and DC Characteristics," on page 44. #### **CLKFWDRST Pin** CLKFWDRST resets clock-forward circuitry for both the system and processor. ## CLKIN, RSTCLK (SYSCLK) Pins Connect CLKIN with RSTCLK and name it SYSCLK. Connect CLKIN# with RSTCLK# and name it SYSCLK#. Length match the clocks from the clock generator to the Northbridge and processor. See "SYSCLK and SYSCLK#" on page 76 for more information. 25175E—November 2002 **CONNECT Pin** CONNECT is an input from the system used for power management and clock-forward initialization at reset. COREFB and COREFB# Pins COREFB and COREFB# are outputs to the system that provide processor core voltage feedback to the system. CPU\_PRESENCE# Pin CPU\_PRESENCE# is connected to VSS on the processor package. If pulled-up on the motherboard, CPU\_PRESENCE# may be used to detect the presence or absence of a processor in the Socket A-style socket. **DBRDY and DBREQ#** Pins DBRDY and DBREQ# are routed to the debug connector. DBREQ# is tied to V<sub>CC, CORE</sub> with a pullup resistor. **FERR Pin** FERR is an output to the system that is asserted for any unmasked numerical exception independent of the NE bit in CRO. FERR is a push-pull active High signal that must be inverted and level shifted to an active Low signal. For more information about FERR and FERR#, see the "Required Circuits" chapter of the AMD Athlon<sup>TM</sup> Processor-Based Motherboard Design Guide, order# 24363. #### FID[3:0] Pins FID[3] (Y3), FID[2] (Y1), FID[1] (W3), and FID[0] (W1) are the 4-bit processor clock-to-SYSCLK ratio. Table 25 describes the encodings of the clock multipliers on FID[3:0]. **Table 25. FID[3:0] Clock Multiplier Encodings** | FID[3:0] <sup>2</sup> | Processor Clock to SYSCLK Frequency Ratio | |-----------------------|-------------------------------------------| | 0000 | 11 | | 0001 | 11.5 | | 0010 | 12 | | 0011 | ≥ 12.5 <sup>1</sup> | | 0100 | 5 | | 0101 | 5.5 | | 0110 | 6 | | 0111 | 6.5 | | 1000 | 7 | | 1001 | 7.5 | | 1010 | 8 | | 1011 | 8.5 | | 1100 | 9 | | 1101 | 9.5 | | 1110 | 10 | | 1111 | 10.5 | #### Notes: - 1. All ratios greater than or equal to 12.5x have the same FID[3:0] code of 0011b, which causes the SIP configuration for all ratios of 12.5x or greater to be the same. - BIOS initializes the CLK\_Ctl MSR during the POST routine. This CLK\_Ctl setting is used with all FID combinations and selects a Halt disconnect divisor and a Stop Grant disconnect divisor. For more information, refer to the AMD Athlon™ and AMD Duron™ Processors BIOS, Software, and Debug Developers Guide, order# 21656. The FID[3:0] signals are open-drain processor outputs that are pulled High on the motherboard and sampled by the chipset to determine the SIP (Serialization Initialization Packet) that is sent to the processor. The FID[3:0] signals are valid after PWROK is asserted. The FID[3:0] signals must not be sampled until they become valid. See the $AMD\ Athlon^{TM}\ System\ Bus\ Specification$ , order# 21902 for more information about Serialization Initialization Packets and SIP protocol. The processor FID[3:0] outputs are open-drain and 2.5 V tolerant. To prevent damage to the processor, if these signals are pulled High to above 2.5 V, they must be electrically isolated from the processor. For information about the FID[3:0] isolation circuit, see the $AMD\ Athlon^{\text{TM}}\ Processor\text{-}Based$ Motherboard Design Guide, order# 24363. See "Frequency Identification (FID[3:0])" on page 33 for the DC characteristics for FID[3:0]. #### FSB\_Sense[1:0] Pins FSB\_Sense[1:0] pins are either open circuit (logic level of 1) or are pulled to ground (logic level of 0) on the processor package with a 1 k $\Omega$ resistor. In conjunction with a circuit on the motherboard, these pins may be used to automatically detect the front side bus (FSB) setting of this processor. Proper detection of the FSB setting requires the implementation of a pull-up resistor on the motherboard. Refer to the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363 and the technical note *FSB\_Sense Auto Detection Circuitry for Desktop Processors*, order# TN26673 for more information. Table 26 is the truth table to determine the FSB of desktop processors. **Table 26. Front Side Bus Sense Truth Table** | FSB_Sense[1] | FSB_Sense[0] | Bus Frequency | |--------------|--------------|---------------| | 1 | 0 | RESERVED | | 1 | 1 | 133 MHz | | 0 | 1 | 166 MHz | | 0 | 0 | RESERVED | The FSB\_Sense[1:0] pins are 3.3-V tolerant. **FLUSH# Pin** FLUSH# must be tied to $V_{CC\_CORE}$ with a pullup resistor. If a debug connector is implemented, FLUSH# is routed to the debug connector. **IGNNE# Pin** IGNNE# is an input from the system that tells the processor to ignore numeric errors. **INIT# Pin** INIT# is an input from the system that resets the integer registers without affecting the floating-point registers or the internal caches. Execution starts at 0\_FFFF\_FFF0h. **INTR Pin** INTR is an input from the system that causes the processor to start an interrupt acknowledge transaction that fetches the 8-bit interrupt vector and starts execution at that location. **JTAG Pins** TCK, TMS, TDI, TRST#, and TDO are the JTAG interface. Connect these pins directly to the motherboard debug connector. Pull TDI, TCK, TMS, and TRST# up to $V_{CC\_CORE}$ with pullup resistors. ## K7CLKOUT and K7CLKOUT# Pins K7CLKOUT and K7CLKOUT# are each run for two to three inches and then terminated with a resistor pair: 100 ohms to $V_{CC\_CORE}$ and 100 ohms to VSS. The effective termination resistance and voltage are 50 ohms and $V_{CC\_CORE}$ /2. #### **Key Pins** These 16 locations are for processor type keying for forwards and backwards compatibility (G7, G9, G15, G17, G23, G25, N7, Q7, Y7, AA7, AG7, AG9, AG15, AG17, AG27, and AG29). Motherboard designers should treat key pins like NC (No Connect) pins. A socket designer has the option of creating a top mold piece that allows PGA key pins only where designated. However, sockets that populate all 16 key pins must be allowed, so the motherboard must always provide for pins at all key pin locations. See "NC Pins" for more information. **NC Pins** The motherboard should provide a plated hole for an NC pin. The pin hole should not be electrically connected to anything. **NMI Pin** NMI is an input from the system that causes a non-maskable interrupt. #### **PGA Orientation Pins** No pin is present at pin locations A1 and AN1. Motherboard designers should not allow for a PGA socket pin at these locations. For more information, see the *AMD Athlon™ Processor-Based Motherboard Design Guide*, order# 24363. #### PLL Bypass and Test Pins PLLTEST#, PLLBYPASS#, PLLMON1, PLLMON2, PLLBYPASSCLK, and PLLBYPASSCLK# are the PLL bypass and test interface. This interface is tied disabled on the motherboard. All six pin signals are routed to the debug connector. All four processor inputs (PLLTEST#, PLLBYPASS#, PLLMON1, and PLLMON2) are tied to $V_{CC\_CORE}$ with pullup resistors. #### **PWROK Pin** The PWROK input to the processor must not be asserted until all voltage planes in the system are within specification and all system clocks are running within specification. For more information, Chapter 9, "Signal and Power-Up Requirements" on page 45. SADDIN[1:0]# and SADDOUT[1:0]# Pins The AMD Athlon XP processor model 8 does not support SADDIN[1:0]# or SADDOUT[1:0]#. SADDIN[1]# is tied to VCC with pullup resistors, if this bit is not supported by the Northbridge (future models can support SADDIN[1]#). SADDOUT[1:0]# are tied to VCC with pullup resistors if these pins are supported by the Northbridge. For more information, see the AMD Athlon<sup>TM</sup> System Bus Specification, order# 21902. **Scan Pins** SCANSHIFTEN, SCANCLK1, SCANINTEVAL, and SCANCLK2 are the scan interface. This interface is AMD internal and is tied disabled with pulldown resistors to ground on the motherboard. **SMI# Pin** SMI# is an input that causes the processor to enter the system management mode. STPCLK# Pin STPCLK# is an input that causes the processor to enter a lower power mode and issue a Stop Grant special cycle. SYSCLK and SYSCLK# SYSCLK and SYSCLK# are differential input clock signals provided to the PLL of the processor from a system-clock generator. See "CLKIN, RSTCLK (SYSCLK) Pins" on page 71 for more information. THERMDA and THERMDC Pins Thermal Diode anode and cathode pins are used to monitor the actual temperature of the processor die, providing more accurate temperature control to the system. See Table 17, "Thermal Diode Electrical Characteristics," on page 42 for more information. **VCCA Pin** VCCA is the processor PLL supply. For information about the VCCA pin, see Table 5, "VCCA AC and DC Characteristics," on page 35 and the *AMD Athlon™ Processor-Based Motherboard Design Guide*, order# 24363. VID[4:0] Pins The VID[4:0] (Voltage Identification) outputs are used to dictate the $V_{CC\_CORE}$ voltage level. The VID[4:0] pins are strapped to ground or left unconnected on the processor package. The VID[4:0] pins are pulled-up on the motherboard and used by the V<sub>CC CORE</sub> DC/DC converter. For more information, see Table 27, "VID[4:0] Code to Voltage Definition," on page 77. V<sub>CC</sub> CORE (V) VID[4:0] V<sub>CC</sub> CORE (V) VID[4:0] 00000 1.850 10000 1.450 00001 1.825 10001 1.425 00010 1.800 10010 1.400 00011 1.775 10011 1.375 00100 1.750 10100 1.350 00101 1.725 10101 1.325 10111 1.275 00111 1.675 01000 1.650 11000 1.250 01001 1.625 11001 1.225 11010 01010 1.600 1.200 1.575 11011 1.175 01011 01100 1.550 11100 1.150 01101 1.525 11101 1.125 01110 1.500 11110 1.100 No CPU 01111 1.475 11111 **Table 27. VID[4:0] Code to Voltage Definition** For more information, see the "Required Circuits" chapter of the $AMD\ Athlon^{\text{TM}}\ Processor\text{-}Based\ Motherboard\ Design\ Guide,$ order# 24363. #### **VREFSYS Pin** VREFSYS (W5) drives the threshold voltage for the system bus input receivers. The value of VREFSYS is system specific. In addition, to minimize $V_{CC\_CORE}$ noise rejection from VREFSYS, include decoupling capacitors. For more information, see the *AMD Athlon<sup>TM</sup> Processor-Based Motherboard Design Guide*, order# 24363. #### **ZN and ZP Pins** ZN (AC5) and ZP (AE5) are the push-pull compensation circuit pins. In Push-Pull mode (selected by the SIP parameter SysPushPull asserted), ZN is tied to $V_{CC\_CORE}$ with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. ZP is tied to VSS with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. 25175E—November 2002 ## 12 Ordering Information This section provides the ordering information for the AMD Athlon<sup>TM</sup> XP processor model 8. #### Standard AMD Athlon™ XP Processor Model 8 Products AMD standard products are available in several operating ranges. The ordering part numbers (OPN) are formed by a combination of the elements, as shown in Figure 17. #### Notes: - 1. Spaces are added to the number shown above for viewing clarity only. - 2. This processor is available only with a 266 Advanced FSB. - 3. This processor is available only with a 333 Advanced FSB. Figure 17. OPN Example for the AMD Athlon™ XP Processor Model 8 # **Appendix A** ## **Thermal Diode Calculations** This section contains information about the calculations for the on-die thermal diode of the AMD Athlon<sup>TM</sup> XP processor model 8. For electrical information about this thermal diode, see Table 17, "Thermal Diode Electrical Characteristics," on page 42. #### **Ideal Diode Equation** The ideal diode equation uses the variables and constants defined in Table 28. **Table 28. Constants and Variables for the Ideal Diode Equation** | <b>Equation Symbol</b> | Variable, Constant Description | |------------------------|--------------------------------| | n <sub>f, lumped</sub> | Lumped ideality factor | | k | Boltzmann constant | | q | Electron charge constant | | T | Diode temperature (Kelvin) | | V <sub>BE</sub> | Voltage from base to emitter | | I <sub>C</sub> | Collector current | | I <sub>S</sub> | Saturation current | Equation (1) shows the ideal diode calculation. $$V_{BE} = n_{f, lumped} \cdot \frac{k}{q} \cdot T \cdot \ln\left(\frac{I_C}{I_S}\right)$$ (1) Sourcing two currents and using Equation (1) derives the difference in the base-to-emitter voltage that leads to finding the diode temperature as shown in Equation (2). The use of dual sourcing currents allows the measurement of the thermal diode temperature to be more accurate and less susceptible to die and process revisions. Temperature sensors that utilize series resistance cancellation can use more than two sourcing currents and are suitable to be used with the AMD thermal diode. Equation (2) is the formula for calculating the temperature of a thermal diode. $$T = \frac{V_{BE, high} - V_{BE, low}}{n_{f, lumped} \cdot \frac{k}{q} \cdot \ln\left(\frac{I_{high}}{I_{low}}\right)}$$ (2) #### **Temperature Offset Correction** A temperature offset may be required to correct the value measured by a temperature sensor. An offset is necessary if a difference exists between the lumped ideality factor of the processor and the ideality factor assumed by the temperature sensor. The lumped ideality factor can be calculated using the equations in this section to find the temperature offset that should be used with the temperature sensor. Table 29 shows the constants and variables used to calculate the temperature offset correction. **Table 29. Constants and Variables Used in Temperature Offset Equations** | <b>Equation Symbol</b> | Variable, Constant Description | |------------------------|-----------------------------------------------| | n <sub>f, actual</sub> | Actual ideality factor | | n <sub>f, lumped</sub> | Lumped ideality factor | | n <sub>f, TS</sub> | Ideality factor assumed by temperature sensor | | I <sub>high</sub> | High sourcing current | | I <sub>low</sub> | Low sourcing current | | T <sub>die, spec</sub> | Die temperature specification | | T <sub>offset</sub> | Temperature offset | The formulas in Equation (3) and Equation (4) can be used to calculate the temperature offset for temperature sensors that do not employ series resistance cancellation. The result is added to the value measured by the temperature sensor. Contact the vendor of the temperature sensor being used for the value of $n_{f,TS}$ . Refer to the document, *On-Die Thermal Diode Characterization*, order# 25443, for further details. Equation (3) shows the equation for calculating the lumped ideality factor $(n_{f, lumped})$ in sensors that do not employ series resistance cancellation. $$n_{f,lumped} = n_{f,actual} + \frac{R_T \cdot (I_{high} - I_{low})}{\frac{k}{q} (T_{die,spec} + 273.15) \cdot \ln\left(\frac{I_{high}}{I_{low}}\right)}$$ (3) Equation (4) shows the equation for calculating temperature offset $(T_{offset})$ in sensors that do not employ series resistance cancellation. $$T_{offset} = \left(T_{die,spec} + 273.15\right) \cdot \left(1 - \frac{n_{f,lumped}}{n_{f,TS}}\right)$$ (4) Equation (5) is the temperature offset for temperature sensors that utilize series resistance cancellation. Add the result to the value measured by the temperature sensor. Note that the value of $n_{f,TS}$ in Equation (5) may not equal the value used in Equation (4). $$T_{offset} = \left(T_{die,spec} + 273.15\right) \cdot \left(1 - \frac{n_{f,actual}}{n_{f,TS}}\right)$$ (5) 25175E—November 2002 # **Appendix B** # Conventions and Abbreviations This section contains information about the conventions and abbreviations used in this document. #### **Signals and Bits** - Active-Low Signals—Signal names containing a pound sign, such as SFILL#, indicate active-Low signals. They are asserted in their Low-voltage state and negated in their High-voltage state. When used in this context, High and Low are written with an initial upper case letter. - Signal Ranges—In a range of signals, the highest and lowest signal numbers are contained in brackets and separated by a colon (for example, D[63:0]). - Reserved Bits and Signals—Signals or bus bits marked reserved must be driven inactive or left unconnected, as indicated in the signal descriptions. These bits and signals are reserved by AMD for future implementations. When software reads registers with reserved bits, the reserved bits must be masked. When software writes such registers, it must first read the register and change only the non-reserved bits before writing back to the register. - Three-State—In timing diagrams, signal ranges that are high impedance are shown as a straight horizontal line half-way between the high and low levels. ■ Invalid and Don't-Care—In timing diagrams, signal ranges that are invalid or don't-care are filled with a screen pattern. #### **Data Terminology** The following list defines data terminology: - Quantities - A *word* is two bytes (16 bits) - A *doubleword* is four bytes (32 bits) - A *quadword* is eight bytes (64 bits) - Addressing—Memory is addressed as a series of bytes on eight-byte (64-bit) boundaries in which each byte can be separately enabled. - Abbreviations—The following notation is used for bits and bytes: - Kilo (K, as in 4-Kbyte page) - Mega (M, as in 4 Mbits/sec) - Giga (G, as in 4 Gbytes of memory space) See Table 30 on page 85 for more abbreviations. - Little-Endian Convention—The byte with the address xx...xx00 is in the least-significant byte position (little end). In byte diagrams, bit positions are numbered from right to left—the little end is on the right and the big end is on the left. Data structure diagrams in memory show low addresses at the bottom and high addresses at the top. When data items are aligned, bit notation on a 64-bit data bus maps directly to bit notation in 64-bit-wide memory. Because byte addresses increase from right to left, strings appear in reverse order when illustrated. - Bit Ranges—In text, bit ranges are shown with a dash (for example, bits 9–1). When accompanied by a signal or bus name, the highest and lowest bit numbers are contained in brackets and separated by a colon (for example, AD[31:0]). - Bit Values—Bits can either be set to 1 or cleared to 0. - Hexadecimal and Binary Numbers—Unless the context makes interpretation clear, hexadecimal numbers are followed by an h and binary numbers are followed by a b. ## **Abbreviations and Acronyms** Table 30 contains the definitions of abbreviations used in this document. **Table 30. Abbreviations** | Abbreviation | Meaning | |--------------|-------------| | А | Ampere | | F | Farad | | G | Giga- | | Gbit | Gigabit | | Gbyte | Gigabyte | | GHz | Gigahertz | | Н | Henry | | h | Hexadecimal | | K | Kilo- | | Kbyte | Kilobyte | | lbf | Foot-pound | | M | Mega- | | Mbit | Megabit | | Mbyte | Megabyte | | MHz | Megahertz | | m | Milli- | | ms | Millisecond | | mW | Milliwatt | | μ | Micro- | | μА | Microampere | | μF | Microfarad | | μН | Microhenry | | μs | Microsecond | | μV | Microvolt | | n | nano- | | nA | nanoampere | | nF | nanofarad | | nH | nanohenry | | ns | nanosecond | | ohm | Ohm | **Table 30. Abbreviations (continued)** | Abbreviation | Meaning | |--------------|------------| | р | pico- | | pA | picoampere | | pF | picofarad | | рН | picohenry | | ps | picosecond | | S | Second | | V | Volt | | W | Watt | Table 31 contains the definitions of acronyms used in this document. **Table 31. Acronyms** | Abbreviation | Meaning | |--------------|--------------------------------------------| | ACPI | Advanced Configuration and Power Interface | | AGP | Accelerated Graphics Port | | APCI | AGP Peripheral Component Interconnect | | API | Application Programming Interface | | APIC | Advanced Programmable Interrupt Controller | | BIOS | Basic Input/Output System | | BIST | Built-In Self-Test | | BIU | Bus Interface Unit | | CPGA | Ceramic Pin Grid Array | | DDR | Double-Data Rate | | DIMM | Dual Inline Memory Module | | DMA | Direct Memory Access | | DRAM | Direct Random Access Memory | | DSP | Digital Signal Processing | | EIDE | Enhanced Integrated Device Electronics | | EISA | Extended Industry Standard Architecture | | EPROM | Enhanced Programmable Read Only Memory | | FIFO | First In, First Out | | GART | Graphics Address Remapping Table | | HSTL | High-Speed Transistor Logic | **Table 31. Acronyms (continued)** | Abbreviation | Meaning | |--------------|-------------------------------------------| | IDE | Integrated Device Electronics | | ISA | Industry Standard Architecture | | IPC | Instructions Per Cycle | | JEDEC | Joint Electron Device Engineering Council | | JTAG | Joint Test Action Group | | LAN | Large Area Network | | LRU | Least-Recently Used | | LVTTL | Low Voltage Transistor Transistor Logic | | MSB | Most Significant Bit | | MTRR | Memory Type and Range Registers | | MUX | Multiplexer | | NMI | Non-Maskable Interrupt | | OD | Open-Drain | | OPGA | Organic Pin Grid Array | | PA | Physical Address | | PBGA | Plastic Ball Grid Array | | PCI | Peripheral Component Interconnect | | PDE | Page Directory Entry | | PDT | Page Directory Table | | PGA | Pin Grid Array | | PLL | Phase Locked Loop | | PMSM | Power Management State Machine | | POS | Power-On Suspend | | POST | Power-On Self-Test | | PP | Push-Pull | | RAM | Random Access Memory | | ROM | Read Only Memory | | RXA | Read Acknowledge Queue | | SCSI | Small Computer System Interface | | SDI | System DRAM Interface | | SDRAM | Synchronous Direct Random Access Memory | | SIMD | Single Instruction Multiple Data | | SIP | Serial Initialization Packet | | SMbus | System Management Bus | **Table 31. Acronyms (continued)** | Abbreviation | Meaning | |--------------|----------------------------------| | SPD | Serial Presence Detect | | SRAM | Synchronous Random Access Memory | | SROM | Serial Read Only Memory | | TLB | Translation Lookaside Buffer | | TOM | Top of Memory | | TTL | Transistor Transistor Logic | | VAS | Virtual Address Space | | VPA | Virtual Page Address | | VGA | Video Graphics Adapter | | USB | Universal Serial Bus | | ZDB | Zero Delay Buffer | #### **Related Publications** These documents provide helpful information about the AMD Athlon<sup>TM</sup> XP processor model 8, and can be found with other related documents at the AMD Web site, http://www.amd.com. - AMD Athlon<sup>TM</sup> Processor x86 Code Optimization Guide, order# 22007 - AMD Processor Recognition Application Note, order# 20734 - Methodologies for Measuring Temperature on AMD Athlon<sup>TM</sup> and AMD Duron<sup>TM</sup> Processors, order# 24228 - AMD Thermal, Mechanical, and Chassis Cooling Design Guide, order# 23794 - Builders Guide for Desktop/Tower Systems, order# 26003 Other Web sites of interest include the following: - JEDEC home page—www.jedec.org - IEEE home page—www.computer.org - AGP Forum—www.agpforum.or