SMLS512G - NOVEMBER 1985 - REVISED SEPTEMBER 1997 - D Organization . . . 65536 by 8 Bits - D Single 5-V Power Supply - D Pin Compatible With Existing 512K MOS ROMs, PROMs, and EPROMs - D All Inputs/Outputs Fully TTL Compatible - D Max Access/Min Cycle Time V<sub>CC</sub> ± 10% '27C/PC512-10 100 ns '27C/PC512-12 120 ns '27C/PC512-15 150 ns '27C/PC512-20 200 ns '27C/PC512-25 250 ns - D Power Saving CMOS Technology - D Very High-Speed SNAP! Pulse Programming - D 3-State Output Buffers - D 400-mV Minimum DC Noise Immunity With Standard TTL Loads - D Latchup Immunity of 250 mA on All Input and Output Lines - D Low Power Dissipation ( $V_{CC} = 5.25 \text{ V}$ ) - Active ... 158 mW Worst Case - Standby . . . 1.4 mW Worst Case (CMOS Input Levels) - D Temperature Range Options - D 512K EPROM Available With MIL-STD-883C Class B High Reliability Processing (SMJ27C512) #### description The TMS27C512 series are 65536 by 8-bit (524288-bit), ultraviolet (UV) light erasable, electrically programmable read-only memories (EPROMs). The TMS27PC512 series are 65536 by 8-bit (524288-bit), one-time programmable (OTP) electrically programmable read-only memories (PROMs). | PIN NOMENCLATURE | | | | | | |-------------------|-------------------------------|--|--|--|--| | A0-A15 | Address Inputs | | | | | | Ē | Chip Enable/Power Down | | | | | | DQ0-DQ7 | Inputs (programming)/Outputs | | | | | | G/V <sub>PP</sub> | 13-V Programming Power Supply | | | | | | GND | Ground | | | | | | NC | No Internal Connection | | | | | | NU | Make No External Connection | | | | | | Vcc | 5-V Power Supply | | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1997, Texas Instruments Incorporated SMLS512G - NOVEMBER 1985 - REVISED SEPTEMBER 1997 #### description (continued) These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pullup resistors. Each output can drive one Series 74 TTL circuit without external resistors. The data outputs are 3-state for connecting multiple devices to a common bus. The TMS27C512 and the TMS27PC512 are pin compatible with 28-pin 512K MOS ROMs, PROMs, and EPROMs. The TMS27C512 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 OTP PROM is supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix). The TMS27C512 and TMS27PC512 are offered with two choices of temperature ranges of $0^{\circ}$ C to $70^{\circ}$ C (JL and FML suffix) and $-40^{\circ}$ C to $85^{\circ}$ C (JE and FME suffix). See Table 1. All package styles conform to JEDEC standards. **Table 1. Temperature Range Suffixes** | EPROM<br>AND | SUFFIX FOR OPERATING<br>FREE-AIR TEMPERATURE RANGES | | | | | | |----------------|-----------------------------------------------------|-----|--|--|--|--| | OTP PROM | 0°C TO 70°C - 40°C TO 85°C | | | | | | | TMS27C512-xxx | JL | JE | | | | | | TMS27PC512-xxx | FML | FME | | | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 13-V supply is needed for programming. All programming signals are TTL level. The device is programmed using the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $V_{PP}$ of 13 V and a $V_{CC}$ of 6.5 V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programmers can be used. Locations can be programmed singly, in blocks, or at random. #### operation The seven modes of operation are listed in Table 2. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V for SNAP! Pulse) and 12 V on A9 for signature mode. **Table 2. Operation Modes** | | | | | MODE | t | | | | |-------------------|----------|-------------------|----------|-------------|----------|--------------------|------------------|------------------| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNA<br>MO | | | Ē | $v_{IL}$ | $V_{IL}$ | $v_{IH}$ | $V_{IL}$ | $V_{IL}$ | $v_{IH}$ | ٧ | IL | | G/V <sub>PP</sub> | $v_{IL}$ | $v_{IH}$ | Х | $V_{PP}$ | $v_{IL}$ | $V_{PP}$ | V | IL | | VCC ۷ر | S | | A9 | Х | Х | Х | Х | Х | X | v <sub>H</sub> ‡ | ∨ <sub>H</sub> ‡ | | A0 | Х | Х | Х | Х | Х | X | $V_{IL}$ | V <sub>IH</sub> | | | | | | | | | CO | DE | | DQ0-DQ7 | Data Out | Hi-Z | Hi-Z | Data In | Data Out | Hi-Z | MFG | DEVICE | | | | | | | | | 97 | 85 | TX can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C512s or TMS27PC512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}/V_{PP}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7. #### latchup immunity Latchup immunity on the TMS27C512 and TMS27PC512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 30 mA to 500 $\mu$ A (TTL-level inputs) or 250 $\mu$ A (CMOS-level inputs) by applying a high TTL/CMOS signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure (TMS27C512) Before programming, the TMS27C512 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 angstroms). EPROM erasure before programming is necessary to assure that all bits are in the logic high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15-W·s/cm². A typical 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C512, the window should be covered with an opaque label. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ SMLS512G - NOVEMBER 1985 - REVISED SEPTEMBER 1997 #### initializing (TMS27PC512) The one-time programmable TMS27PC512 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into a PROM cannot be erased. #### **SNAP!** Pulse programming The 512K EPROM and OTP PROM are programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved with $\overline{G}/V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , and $\overline{E} = V_{IL}$ . Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable, $\overline{E}$ is pulsed. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = 5 \text{ V}$ , $\overline{G}/V_{PP} = V_{IL}$ , and $\overline{E} = V_{IL}$ . #### program inhibit Programming can be inhibited by maintaining a high level input on the $\overline{E}$ pin. #### program verify Programmed bits can be verified when $\overline{G}/V_{PP}$ and $\overline{E} = V_{IL}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V. Two identifier bytes are accessed by toggling A0. All other addresses must be held low. the signature code for these devices is 9785. A0 selects the manufacturer's code 97 (Hex), and A0 high selects the device code 85, as shown in Table 3. **Table 3. Signature Mode** | IDENTIFIER† | | | | | PII | vs | | | | | |-------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIERI | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | Device Code | V <sub>IH</sub> | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 85 | $\overline{TE} = \overline{G} = V_{IL}$ , A9 = $V_{H}$ , A1 – A8 = $V_{IL}$ , A10 – A15 = $V_{IL}$ , $\overline{PGM} = V_{IH}$ or $V_{IL}$ . Figure 1. SNAP! Pulse Programming Flow Chart SMLS512G - NOVEMBER 1985 - REVISED SEPTEMBER 1997 #### logic symbols† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the J package. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.6 V to 7 V | |-----------------------------------------------------------------------------|------------------------------------------| | Supply voltage range, VPP | 0.6 V to 14 V | | Input voltage range (see Note 1): All inputs except A9 | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | A9 | –0.6 V to 13.5 V | | Output voltage range (see Note 1) | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | Operating free-air temperature range ('27C512JL, '27PC512FML)T <sub>A</sub> | 0°C to 70°C | | Operating free-air temperature range ('27C512JE, '27PC512FME)T <sub>A</sub> | –40°C to 85°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. #### recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |-------------------|--------------------------------|-----------------------------------|---------------------------------|-----------------------|------|--------------------|-------------| | Voc | Supply voltage | Rea | d mode (see Note 2) | 4.5 | 5 | 5.5 | > | | Vcc | Supply voltage | SNAP! Pulse programming algorithm | 6.25 | 6.5 | 6.75 | <b>v</b> | | | G/V <sub>PP</sub> | Supply voltage | SNA | AP! Pulse programming algorithm | 12.75 | 13 | 13.25 | ٧ | | \ | High-level dc input voltag | 70 | ΠL | 2 | | V <sub>CC</sub> +1 | < | | VIH | r ligit-level de litput voltaç | Je | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +1 | • | | V | Low-level dc input voltag | _ | ΠL | - 0.5 | | 0.8 | V | | VIL | Low-level dc iliput voltag | e | CMOS | - 0.5 | | 0.2 | <b>&gt;</b> | | TA | Operating free-air temperature | | TMS27C512JL<br>TMS27PC512FML | 0 | | 70 | °C | | ТА | Operating free-air temperature | | TMS27C512JE<br>TMS27PC512FME | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as $\overline{G}$ /V<sub>PP</sub> and removed after or at the same time as $\overline{G}$ /V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. ### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------| | Vall | High-level dc output voltage | | $I_{OH} = -2.5 \text{ mA}$ | 3.5 | | | V | | VOH | High-level ac output voltage | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.1 | | | ٧ | | V | Low-level dc output voltage | | $I_{OL} = 2.1 \text{ mA}$ | | | 0.4 | V | | VOL | Low-level ac output voltage | | l <sub>OL</sub> = 20 μA | | | 0.1 | ٧ | | lį | Input current (leakage) | | V <sub>I</sub> = 0 V to 5.5 V | | | ±1 | μΑ | | Ю | Output current (leakage) | | $V_O = 0 V \text{ to } V_{CC}$ | | | ±1 | μΑ | | IPP | G/Vpp supply current (during p | ogram pulse) | $\overline{G}/V_{PP} = 13 V$ | | 35 | 50 | mA | | | Valagraphy gurrant (standby) | TTL-input level | $V_{CC} = 5.5 \text{ V}, \dots \overline{E} = V_{IH}$ | | 250 | 500 | | | CC1 | VCC supply current (standby) | CMOS-input level | $V_{CC} = 5.5 \text{ V}, \dots \overline{E} = V_{CC}$ | | 100 | 250 | μΑ | | ICC2 | V <sub>CC</sub> supply current (active) | | $V_{CC} = 5.5 \text{ V}, \qquad \overline{E} = V_{IL},$ $t_{cycle} = \text{minimum cycle time},$ outputs open | | 15 | 30 | mA | <sup>†</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $\mathbf{f} = \mathbf{1} \ \mathbf{MHz}^{\dagger}$ | | PARAMETER | TEST COND | DITIONS | MIN | түр‡ | MAX | UNIT | |--------------------|-------------------------|-----------------------------|-----------|-----|------|-----|------| | Cl | Input capacitance | V <sub>I</sub> = 0 V, | f = 1 MHz | | 6 | 10 | pF | | СО | Output capacitance | V <sub>O</sub> = 0 V, | f = 1 MHz | | 10 | 14 | pF | | C <sub>G/VPP</sub> | G/Vpp input capacitance | $\overline{G}/V_{PP} = 0 V$ | f = 1 MHz | | 20 | 25 | pF | <sup>†</sup> Capacitance measurements are made on a sample basis only. <sup>‡</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. SMLS512G - NOVEMBER 1985 - REVISED SEPTEMBER 1997 #### switching characteristics over recommended ranges of operating conditions | | PARAMETER | TEST CONDITIONS (SEE NOTES 3 AND 4) | '27C5<br>'27PC5 | | '27C5<br>'27PC5 | UNIT | | |-------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|-----|-----------------|------|----| | | | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 100 | | 120 | ns | | t <sub>a(E)</sub> | Access time from chip enable | $C_1 = 100 pF$ | | 100 | | 120 | ns | | ten(G) | Output enable time from G/Vpp | 1 Series 74 TTL Load, | | 55 | | 55 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}/V_{PP}$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 45 | 0 | 45 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}/Vpp$ , whichever occurs first $\dagger$ | πιραι η ≤ 20 Hs | o | | 0 | | ns | | | PARAMETER | TEST CONDITIONS (SEE NOTES 3 AND 4) | '27C5<br>'27PC5 | | UNIT | |--------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|-----|------| | | | (SEE NOTES 3 AND 4) | MIN | MAX | | | ta(A) | Access time from address | | | 150 | ns | | t <sub>a(E)</sub> | Access time from chip enable | C <sub>I</sub> = 100 pF, | | 150 | ns | | ten(G) | Output enable time from G/Vpp | 1 Series 74 TTL Load, | | 75 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}/Vpp$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}/Vpp$ , whichever occurs first $\overline{I}$ | mput i† ≤ 20 ns | 0 | | ns | | | PARAMETER | TEST CONDITIONS (SEE NOTES 3 AND 4) | '27C5<br>'27PC5 | | '27C5<br>'27PC5 | UNIT | | |--------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|-----|-----------------|------|----| | | | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 200 | | 250 | ns | | ta(E) | Access time from chip enable | C <sub>I</sub> = 100 pF, | | 200 | | 250 | ns | | t <sub>en(G)</sub> | Output enable time from G/Vpp | 1 Series 74 TTL Load, | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}/V_{PP}$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns, | 0 | 60 | 0 | 60 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}/Vpp$ , whichever occurs first $\dagger$ | Input t <sub>f</sub> ≤ 20 ns | 0 | | 0 | · | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured output level. This parameter is only sampled. Powered by ICminer.com Electronic-Library Service CopyRight 2003 ### switching characteristics for programming: $V_{CC}$ = 6.50 V and $\overline{G}/V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | MAX | UNIT | |---------|---------------------------------|-----|-----|------| | tdis(G) | Disable time, output from G/Vpp | 0 | 130 | ns | NOTE 3: For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. NOTES: 3. For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (see Figure 2). <sup>4.</sup> Common test conditions apply for t<sub>dis</sub> except during programming. #### timing requirements for programming | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------|-----|-----|-----|------| | tw(IPGM) | Pulse duration, initial program | 95 | 100 | 105 | με | | t <sub>su(A)</sub> | Setup time, address | 2 | | | μs | | t <sub>su(D)</sub> | Setup time, data | 2 | | | μs | | t <sub>su(VPP</sub> | Setup time, G/Vpp | 2 | | | μs | | t <sub>su(VCC)</sub> | Setup time, V <sub>CC</sub> | 2 | | | με | | <sup>t</sup> h(A) | Hold time, address | 0 | | | μs | | <sup>t</sup> h(D) | Hold time, data | 2 | | | μs | | th(VPP) | Hold time, G/Vpp | 2 | | | μs | | t <sub>rec(PG)</sub> | Recovery time, G/Vpp | 2 | | | μs | | <sup>t</sup> EHD | Data valid from E low | | | 1 | μs | | <sup>t</sup> r(PG)G | Rise time, G/Vpp | 50 | | | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and fixture capacitance. B. The ac testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 2. AC Testing Output Load Circuit #### PARAMETER MEASUREMENT INFORMATION Figure 3. Read-Cycle Timing $<sup>\</sup>dagger t_{dis(G)}$ is a characteristic of the device but must be accommodated by the programmer. Figure 4. Program-Cycle Timing (SNAP! Pulse Programming) <sup>‡13-</sup>V G/Vpp and 6.5-V VCC for SNAP! Pulse programming. #### FM (R-PQCC-J32) #### PLASTIC J-LEADED CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-016 #### J (R-CDIP-T\*\*) #### **CERAMIC SIDE-BRAZE DUAL-IN-LINE PACKAGE** | ı | | PINS** | 24 | | 28 | | 32 | | 40 | | |---|-----|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | ١ | DIM | | NARR | WIDE | NARR | WIDE | NARR | WIDE | NARR | WIDE | | | А | MAX | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | 0.624(15,85) | | | | MIN | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | 0.590(14,99) | | | В | MAX | 1.265(32,13) | 1.265(32,13) | 1.465(37,21) | 1.465(37,21) | 1.668(42,37) | 1.668(42,37) | 2.068(52,53) | 2.068(52,53) | | | | MIN | 1.235(31,37) | 1.235(31,37) | 1.435(36,45) | 1.435(36,45) | 1.632(41,45) | 1.632(41,45) | 2.032(51,61) | 2.032(51,61) | | | С | MAX | 0.541(13,74) | 0.598(15,19) | 0.541(13,74) | 0.598(15,19) | 0.541(13,74) | 0.598(15,19) | 0.541(13,74) | 0.598(15,19) | | | | MIN | 0.514(13,06) | 0.571(14,50) | 0.514(13,06) | 0.571(14,50) | 0.514(13,06) | 0.571(14,50) | 0.514(13,06) | 0.571(14,50) | | 1 | | | | | | | | | | | 4040084/B 04/95 NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.