### INTEGRATED CIRCUITS # DATA SHEET # SSTV16859 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM Product specification 2000 Dec 01 ICL03 — PC Motherboard ICs; Logic Products Group ### 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### **FEATURES** - Stub-series terminated logic for 2.5 V V<sub>DD</sub> (SSTL\_2) - Optimized for stacked DDR (Double Data Rate) SDRAM applications - Supports SSTL\_2 signal inputs as per JESD 8–9 - Flow-through architecture optimizes PCB layout - ESD classification testing is done to JEDEC Standard JESD22. Protection exceeds 2000 V to HBM per method A114. - Latch-up testing is done to JEDEC Standard JESD78, which exceeds 100 mA. - Supports efficient low power standby operation - Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used with PCKV857 - See SSTV16857 for JEDEC compliant register support in unstacked DIMM applications - See SSTV16856 for driver/buffer version with mode select. ### DESCRIPTION The SSTV16859 is a 13-bit to 26-bit SSTL\_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. All inputs are compatible with the JEDEC standard for SSTL\_2 with $\mathsf{V}_{\mathsf{REF}}$ normally at $0.5^*\mathsf{V}_{\mathsf{DD}}$ , except the LVCMOS reset (RESET) input. All outputs are SSTL\_2, Class II compatible which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero. The SSTV16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz. The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs. The clock input is fully differential (CK and $\overline{\text{CK}}$ ) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going high, and $\overline{\text{CK}}$ going low. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state. The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (V<sub>REF</sub>) inputs are allowed. In addition, when RESET is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power-up. In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and $\overline{\text{CK}}$ . Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven low. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of $\overline{\text{RESET}}$ until the input receivers are fully enabled, the outputs will remain low. Available in 64-pin plastic thin shrink small outline package. ### **QUICK REFERENCE DATA** GND = 0 V; $T_{amb} = 25^{\circ}C$ ; $t_r = t_f \le 2.5 \text{ ns}$ | SYMBOL | PARAMETER | CONDITIONS | TYPICAL | UNIT | |------------------------------------|------------------------------|-----------------------------------------------|---------|------| | t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay; CLK to Qn | $C_L = 30 \text{ pF}; V_{DD} = 2.5 \text{ V}$ | 2.4 | ns | | C <sub>I</sub> | Input capacitance | V <sub>CC</sub> = 2.5 V | 2.7 | pF | ### NOTE: ### **ORDERING INFORMATION** | PACKAGES | TEMPERATURE RANGE | ORDER CODE | DWG NUMBER | | |-----------------------------|-------------------|--------------|------------|--| | 64-Pin Plastic TSSOP Type I | 0 to +70 °C | SSTV16859DGG | SOT646AA1 | | <sup>1.</sup> $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu$ W) $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$ where: $f_i$ = input frequency in MHz; $C_L$ = output load capacity in pF; $f_o$ = output frequency in MHz; $V_{CC}$ = supply voltage in V; $E_C \times V_{CC} V_{CC$ ### 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM ### SSTV16859 ### **PIN CONFIGURATION** ### PIN DESCRIPTION | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |-------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------| | 1, 2, 3, 4, 5, 8,<br>9, 10, 11, 12,<br>13, 14, 16 | Q13A–Q1A | Data output | | 17, 19, 20, 21,<br>22, 23, 24, 25,<br>28, 29, 30, 31,<br>32 | Q13B–Q1B | Data output | | 6, 18, 27, 33,<br>37, 38, 46, 47,<br>59, 60, 64 | V <sub>DD</sub> | Power supply voltage | | 7, 15, 26, 34,<br>39, 43, 50, 54,<br>58, 63 | GND | Ground | | 35, 36, 40, 41,<br>42, 44, 52, 53,<br>55, 56, 57, 61,<br>62 | D1-D13 | Data input: clocked in on the crossing of the rising edge of CK and the falling edge of CK | | 45 | V <sub>REF</sub> | Input reference voltage | | 48, 49 | CK, CK | Positive and negative master clock input | | 51 | RESET | Asynchronous reset input:<br>resets registers and disables<br>data and clock differential input<br>receivers | ### **LOGIC DIAGRAM** ### **FUNCTION TABLE (each flip flop)** | | OUTPUT | | | | |-------|---------------|---------------|---------------|-------| | RESET | CLK | Q | | | | Н | <b>↑</b> | <b></b> | L | L | | Н | <b>↑</b> | <b></b> | Н | Н | | Н | L or H | L or H | Х | $Q_0$ | | L | X or floating | X or floating | X or floating | L | H = High voltage level L = Low voltage level $\downarrow$ = High-to-Low transition ↑ = Low-to-High transition X = Don't care ### 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### ABSOLUTE MAXIMUM RATINGS1 | SYMBOL | PARAMETER | CONDITION | L | UNIT | | | |------------------|--------------------------------------------------------|------------------------------------|------|-----------------------|------|--| | STWIBUL | PARAMETER | CONDITION | MIN | MAX | ONIT | | | V <sub>DD</sub> | Supply voltage range | | -0.5 | +3.6 | V | | | VI | Input voltage range | Notes 2 and 3 | -0.5 | V <sub>DD</sub> + 0.5 | V | | | Vo | Output voltage range | Notes 2 and 3 | -0.5 | V <sub>DD</sub> + 0.5 | V | | | I <sub>IK</sub> | Input clamp current | $V_I < 0 \text{ or } V_I > V_{DD}$ | | ±50 | mA | | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{DD}$ | | ±50 | mA | | | Ιο | Continuous output current | $V_O = 0$ to $V_{DD}$ | | ±50 | mA | | | | Continuous current through each V <sub>DD</sub> or GND | | | ±100 | mA | | | T <sub>stg</sub> | Storage temperature range | | -65 | +150 | °C | | #### NOTES - 1. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - 3. This value is limited to 3.6 V maximum. - 4. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures that are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C. ### RECOMMENDED OPERATING CONDITIONS<sup>1</sup> | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------|-------------|---------------------------|-----------|---------------------------|------| | V <sub>DD</sub> | Supply voltage | | $V_{DD}$ | | 2.7 | V | | V <sub>REF</sub> | Reference voltage $(V_{REF} = V_{DD}/2)$ | | 1.15 | 1.25 | 1.35 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> – 40 mV | $V_{REF}$ | V <sub>REF</sub> + 40 mV | V | | VI | Input voltage | | 0 | | $V_{DD}$ | V | | V <sub>IH</sub> | AC HIGH-level input voltage | Data inputs | V <sub>REF</sub> + 310 mV | | | V | | V <sub>IL</sub> | AC LOW-level input voltage | Data inputs | | | V <sub>REF</sub> – 310 mV | V | | V <sub>IH</sub> | DC HIGH-level input voltage | Data inputs | V <sub>REF</sub> + 150 mV | | | V | | V <sub>IL</sub> | DC LOW-level input voltage | Data inputs | | | V <sub>REF</sub> – 150 mV | V | | V <sub>IH</sub> | HIGH-level input voltage | RESET | 1.7 | | $V_{DD}$ | V | | V <sub>IL</sub> | LOW-level input voltage | | 0.0 | | 0.7 | V | | V <sub>ICR</sub> | Common-mode input range | CK, CK | 0.97 | | 1.53 | V | | V <sub>ID</sub> | Differential input voltage | CK, CK | 360 | | | mV | | I <sub>OH</sub> | HIGH-level output current | | | | -20 | mA | | I <sub>OL</sub> | LOW-level output current | | | | 20 | mA | | T <sub>amb</sub> | Operating free-air temperature range | | 0 | | +70 | °C | ### NOTE: The RESET input of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. The differential inputs must not be floating, unless RESET is low. # 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### DC ELECTRICAL CHARACTERISTICS Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | | | | | L | IMITS | | | | |-------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------|-------|------|------------------------------|--| | SYMBOL | PARAMETER | TEST CONDITION | ONS | T <sub>amb</sub> = | UNIT | | | | | | | | | MIN | TYP | MAX | 1 | | | V <sub>IK</sub> | | $I_I = -18 \text{ mA}, V_{DD} = 2.3 \text{ V}$ | | | -1.2 | V | | | | M | | $I_{OH} = -100 \mu A$ , $V_{DD} = 2.3 \text{ to } 2.7 \text{ V}$ | $_{DH} = -100 \mu\text{A}, V_{DD} = 2.3 \text{ to } 2.7 \text{V}$ | | | | V | | | V <sub>OH</sub> | | $I_{OH} = -16 \text{ mA}, V_{DD} = 2.3 \text{ V}$ | | 1.95 | | | 1 <sup>v</sup> | | | | | $I_{OL} = 100 \mu A$ , $V_{DD} = 2.3 \text{ to } 2.7 \text{ V}$ | | | | 0.2 | ., | | | VOL | $V_{OL}$ $I_{OL} = 16 \text{ mA}, V_{DD} = 2.3 \text{ V}$ | | | | | 0.35 | V | | | I <sub>I</sub> | All inputs | $V_I = V_{DD}$ or GND, $V_{DD} = 2.7 \text{ V}$ | | | | ±5 | μΑ | | | | Static standby | RESET = GND | | | | 0.01 | | | | I <sub>DD</sub> | Static operating $\frac{RESET}{V_{IL(AC)}} = V_{DD}, V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$ | $IO = 0, V_{DD} = 2.7 V$ | | | 45 | mA | | | | | Dynamic operating – clock only | | | 20 | | | μΑ/ clock MHz | | | I <sub>DDD</sub> | Dynamic operating –<br>per each data input | RESET = V <sub>DD</sub> , V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> , CK and CK switching 50% duty cycle. One data input switching at half clock frequency, 50% duty cycle. | IO = 0, V <sub>DD</sub> = 2.7 V | 90 | | | μΑ/ clock MHz/<br>data input | | | r <sub>OH</sub> | Output high | $I_{OH} = -20 \text{ mA}, V_{DD} = 2.3 \text{ to } 2.7 \text{ V}$ | - | 7 | | 20 | Ω | | | r <sub>OL</sub> | Output low | $I_{OL}$ = 20 mA, $V_{DD}$ = 2.3 to 2.7 V | | 7 | | 20 | Ω | | | r <sub>O(∆)</sub> | r <sub>OH</sub> - r <sub>OL</sub> <br>each separate bit | I <sub>O</sub> = 20 mA, T <sub>amb</sub> = 25°C, V <sub>DD</sub> = 2 | | | 4 | Ω | | | | | Data inputs | $V_{I} = V_{REF} \pm 310 \text{ mV}, V_{DD} = 2.5 \text{ V}$ | | 2.5 | 2.74 | 3.5 | | | | $C_{i}$ | CK and CK | $V_{ICR} = 1.25 \text{ V}, V_{I(PP)} = 360 \text{ mV}, V_{I}$ | 2.5 | 3.15 | 3.5 | pF | | | | | RESET | $V_I = V_{DD}$ or GND, $V_{DD} = 2.5 \text{ V}$ | | | 2.27 | | | | 2000 Dec 01 5 ## 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### **TIMING REQUIREMENTS** Over recommended operating conditions; $T_{amb} = 0$ to +70 °C (unless otherwise noted) (see Figure 1) | | | | LIN | MITS | | |--------------------|------------------------------------------------|------------------------|----------------------|-------|----| | SYMBOL | PARAMETER | TEST CONDITIONS | V <sub>DD</sub> = 2. | UNIT | | | | | | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | 200 | MHz | | | t <sub>w</sub> | Pulse duration, CK, CK HIGH or LOW | | 2.5 | | ns | | t <sub>act</sub> | Differential inputs active time | Notes 1, 2 | | 22 | ns | | t <sub>inact</sub> | Differential inputs inactive time | Notes 1, 3 | | 22 | ns | | | Setup time, fast slew rate (see Notes 4 and 6) | Data hafara CKA OZ | 0 | - ns | | | t <sub>su</sub> | Setup time, slow slew rate (see Notes 5 and 6) | - Data before CK↑, CK↓ | C | | | | | Hold time, fast slew rate (see Notes 4 and 6) | Data after CK↑, CK↓ | 0 | | | | t <sub>h</sub> | Hold time, slow slew rate (see Notes 5 and 6) | Data after CR↑, CR↓ | ( | ns ns | | | t <sub>SL</sub> | Output slew | | 1 | V/ns | | ### NOTES: - 1. This parameter is not necessarily production tested. - 2. Data inputs must be below a minimum time of t<sub>act</sub> max, after RESET is taken high. - 3. Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>inact</sub> max, after RESET is taken low. - 4. For data signal input slew rate $\geq$ 1 V/ns. - 5. For data signal input slew rate $\geq$ 0.5 V/ns and < 1 V/ns. - 6. CK, CK signals input slew rates are ≥ 1 V/ns. ### **SWITCHING CHARACTERISTICS** Over recommended operating conditions; T<sub>amb</sub> = 0 to +70 °C; V<sub>DD</sub> = 2.3-2.7 V. Class I, V<sub>REF</sub> = V<sub>TT</sub> = V<sub>DD</sub> × 0.5 and C<sub>L</sub> = 10 pF (unless otherwise noted) (see Figure 1) | SYMBOL | | | LIM | | | |------------------|-----------------|----------------|-----------------------|------|-----| | | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>DD</sub> = 2.5 | UNIT | | | | | (331131) | MIN | MAX | | | f <sub>max</sub> | | | 200 | | MHz | | t <sub>pd</sub> | CK and CK | Q | 1.1 | 2.8 | ns | | t <sub>PHL</sub> | RESET | Q | 1.1 | 5 | ns | SSTV16859 ### **OUTPUT BUFFER CHARACTERISTICS** The following table describes output-buffer Voltage vs. Current (V/I) characteristics that are sufficient to meet the requirements of registered DDR DIMM performance and timings. These characteristics are not necessarily production tested but can be guaranteed by design or characterization. Compliance with these curves is not mandatory if it can be adequately demonstrated that alternate characteristics meet the requirements of the registered DDR DIMM application. | VOLTAGE (V) | PULL- | DOWN | PULL-UP | | | | |-------------|------------|------------|------------|------------|--|--| | Î | I (mA) MIN | I (mA) MAX | I (mA) MIN | I (mA) MAX | | | | 0.0 | 0 | 0 | 0 | 0 | | | | 0.1 | 7 | 11 | 7 | 10 | | | | 0.2 | 14 | 23 | 14 | 20 | | | | 0.3 | 21 | 34 | 21 | 30 | | | | 0.4 | 28 | 44 | 27 | 40 | | | | 0.5 | 33 | 54 | 33 | 49 | | | | 0.6 | 39 | 64 | 38 | 59 | | | | 0.7 | 44 | 74 | 44 | 68 | | | | 0.8 | 48 | 83 | 49 | 76 | | | | 0.9 | 52 | 91 | 53 | 84 | | | | 1.0 | 56 | 99 | 57 | 93 | | | | 1.1 | 59 | 107 | 61 | 100 | | | | 1.2 | 61 | 114 | 64 | 108 | | | | 1.3 | 63 | 121 | 67 | 115 | | | | 1.4 | 64 | 127 | 69 | 121 | | | | 1.5 | 66 | 133 | 70 | 128 | | | | 1.6 | 66 | 138 | 72 | 134 | | | | 1.7 | 67 | 142 | 73 | 139 | | | | 1.8 | 67 | 146 | 74 | 144 | | | | 1.9 | 67 | 149 | 74 | 148 | | | | 2.0 | 67 | 151 | 75 | 152 | | | | 2.1 | 68 | 153 | 75 | 156 | | | | 2.2 | 68 | 154 | 75 | 159 | | | | 2.3 | 68 | 155 | 76 | 161 | | | | 2.4 | | 156 | | 163 | | | | 2.5 | | 157 | | 165 | | | | 2.6 | | 157 | | 167 | | | | 2.7 | | 157 | | 168 | | | ### PARAMETER MEASUREMENT INFORMATION ### **TEST CIRCUIT** Figure 1. Load circuitry ### NOTE: 1. $C_L$ includes probe and jig capacitance. ### 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### **AC WAVEFORMS** Waveform 1. Inputs active and inactive times (see Note 1) Waveform 2. Pulse duration Waveform 3. Propagation delay times Waveform 4. Propagation delay times Waveform 5. Setup and hold times ### NOTES: - 1. $I_{DD}$ tested with clock and data inputs held at $V_{DD}$ or GND, and $I_{O}$ = 0 mA. - 2. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise specified). - The outputs are measured one at a time with one transition per measurement. - V<sub>TT</sub> = V<sub>REF</sub> = V<sub>DD</sub>/2 V<sub>IH</sub> = V<sub>REF</sub> + 310 mV (ac voltage levels) for differential inputs. V<sub>IL</sub> = V<sub>DD</sub> for LVCMOS input. V<sub>IL</sub> = V<sub>REF</sub> 310 mV (ac voltage levels) for differential inputs. V<sub>IL</sub> = GND for LVCMOS input. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. # 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### TSSOP64: plastic thin shrink small outline package; 64 leads; body width 6.1 mm SOT646-1 ### DIMENSIONS (mm are the original dimensions). | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | bp | c | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | v | w | у | z | θ | |------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|-----|------------|-----|--------------|-----|------|-----|--------------|----------| | mm | 1.2 | 0.15<br>0.05 | 1.05<br>0.85 | 0.25 | 0.27<br>0.17 | 0.2<br>0.1 | 17.1<br>16.9 | 6.2<br>6.0 | 0.5 | 8.3<br>7.9 | 1.0 | 0.75<br>0.45 | 0.2 | 0.08 | 0.1 | 0.89<br>0.61 | 8°<br>0° | ### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | | EUROPEAN | ISSUE DATE | | |----------|-----|--------|--------|--|------------|------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | | | | SOT646-1 | | MO-153 | | | | 00-08-21 | | ### 2.5 V 13-bit to 26-bit SSTL\_2 registered buffer for stacked DDR DIMM SSTV16859 ### Data sheet status | Data sheet status | Product status | Definition [1] | |---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. ### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A. Date of release: 12-00 Document order number: 9397 750 07849 Let's make things better. Philips Semiconductors