T-52-33-05 9984043 ZILOG INC D 03E 08285 **Z8430** Military **Z80® CTC** **Counter/Timer Circuit** # Zilog Military **Electrical Specification** July 1985 # **FEATURES** - Four independently programmable counter/timer channels, each with a readable downcounter and a selectable 16 or 256 prescaler. Downcounters are reloaded automatically at zero count. - Selectable positive or negative trigger initiates timer operation. - Three channels have Zero Count/Timeout outputs capable of driving Darlington transistors. - Interfaces directly to the Z80 CPU or-for baud rate generation-to the Z80 SIO. - Standard Z80 Family daisy-chain interrupt structure provides fully vectored, prioritized interrupts without external logic. The CTC may also be used as an interrupt controller. ## **GENERAL DESCRIPTION** The Z80 CTC four-channel counter/timer can be programmed by system software for a broad range of counting and timing applications. The four independently programmable channels of the Z80 CTC satisfy common microcomputer system requirements for event counting, interrupt and interval timing, and general clock rate System design is simplified because the CTC connects directly to both the Z80 CPU and the Z80 SIO with no additional logic. In larger systems, address decoders and buffers may be required. Programming the CTC is straightforward: each channel is programmed with two bytes; a third is necessary when interrupts are enabled. Once started, the CTC counts down, automatically reloads its time constant, and resumes counting. Software timing loops are completely eliminated. Interrupt processing is simplified because only one vector need be specified; the CTC internally generates a unique vector for each channel. The Z80 CTC requires a single +5V power supply and the standard Z80 single-phase system clock. It is fabricated with n-channel silicon-gate depletion-load technology, and packaged in a 28-pin DIP and a 44-pin chip carrier. 03E 08286 [ # TIMING . '. T-52-33-05 **Read Cycle Timing.** Figure 1 shows read cycle timing. This cycle reads the contents of a down-counter without disturbing the count. During clock cycle $T_2$ , the Z80 CPU initiates a read cycle by driving the following inputs Low: $\overline{\text{RD}}$ , $\overline{\text{IORQ}}$ , and $\overline{\text{CE}}$ . A 2-bit binary code at inputs CS<sub>1</sub> and CS<sub>0</sub> selects the channel to be read. $\overline{\text{M1}}$ must be High to distinguish this cycle from an interrupt acknowledge. Figure 1. Read Cycle Timing **Write Cycle Timing.** Figure 2 shows write cycle timing for loading control, time constant, or vector words. The CTC does not have a write signal input, so it generates one internally when the read $(\overline{\text{RD}})$ input is High during $T_1$ . During $T_2$ $\overline{\text{IORQ}}$ and $\overline{\text{CE}}$ inputs are Low. $\overline{\text{M1}}$ must be High to distinguish a write cycle from an interrupt acknowledge. A 2-bit binary code at inputs $\text{CS}_1$ and $\text{CS}_0$ selects the channel to be addressed, and the word being written is placed on the Z80 data bus. The data word is latched into the appropriate register with the rising edge of clock cycle $T_3$ . Figure 2. Write Cycle Timing Timer Operation. In the timer mode, a CLK/TRG pulse input starts the timer (Figure 3) on the second succeeding rising edge of CLK. The trigger pulse is asynchronous, and it must have a minimum width. A minimum lead time (210 ns) is required between the active edge of the CLK/TRG and the next rising edge of CLK to enable the prescaler on the following clock edge. If the CLK/TRG edge occurs closer than this, the initiation of the timer function is delayed one clock cycle. This corresponds to the start-up timing discussed in the programming section. The timer can also be started automatically if so programmed by the channel control word. Figure 3. Timer Mode Timing Counter Operation. In the counter mode, the CLK/TRG pulse input decrements the downcounter. The trigger is asynchronous, but the count is synchronized with CLK. For the decrement to occur on the next rising edge of CLK, the trigger edge must precede CLK by a minimum lead time as shown in Figure 4. If the lead time is less than specified, the count is delayed by one clock cycle. The trigger pulse must have a minimum width, and the trigger period must be at least twice the clock period. If the trigger repetition rate is faster than ½ the clock frequency, then TsCTR(Cs), AC Characteristics Specification 26, must be met. The ZC/TO output occurs immediately after zero count, and follows the rising CLK edge. Figure 4. Counter Mode Timing T-52-33-05 \_\_\_\_ ## INTERRUPT OPERATION The Z80 CTC follows the Z80 system interrupt protocol for nested priority interrupts and return from interrupt, wherein the interrupt priority of a peripheral is determined by its location in a daisy chain. Two lines—IEI and IEO—in the CTC connect it to the system daisy chain. The device closest to the +5V supply has the highest priority (Figure 5). For additional information on the Z80 interrupt structure, refer to the Z80 CPU Product Specification and the Z80 CPU Technical Manual. Figure 5. Daisy-Chain Interrupt Priorities Within the Z80 CTC, interrupt priority is predetermined by channel number: Channel 0 has the highest priority, and Channel 3 the lowest. If a device or channel is being serviced with an interrupt routine, it cannot be interrupted by a device or channel with lower priority until service is complete. Higher priority devices or channels may interrupt the servicing of lower priority devices or channels. A Z80 CTC channel may be programmed to request an interrupt every time its downcounter reaches zero. Note that the CPU must be programmed for interrupt mode 2. Some time after the interrupt request, the CPU sends an interrupt acknowledge. The CTC interrupt control logic determines the highest priority channel that is requesting an interrupt. Then, if the CTC IEI input is High (indicating that it has priority within the system daisy chain) it places an 8-bit interrupt vector on the system data bus. The high-order five bits of this vector were written to the CTC during the programming process; the next two bits are provided by the CTC Interrupt control logic as a binary code that identifies the highest priority channel requesting an interrupt; the low-order bit is always zero. Interrupt Acknowledge Timing. Figure 6 shows interrupt acknowledge timing. After an interrupt request, the Z80 CPU sends an interrupt acknowledge (M1 and IORQ). All channels are inhibited from changing their interrupt request status when M1 is active—about two clock cycles earlier than IORQ. RD is High to distinguish this cycle from an instruction fetch. The CTC interrupt logic determines the highest priority channel requesting an interrupt. If the CTC interrupt enable input (IEI) is High, the highest priority interrupting channel within the CTC places its interrupt vector on the data bus when $\overline{10RQ}$ goes Low. Two wait states (TwA) are automatically inserted at this time to allow the daisy chain to stabilize. Additional wait states may be added. Return from Interrupt Timing. At the end of an interrupt service routine the RETI (Return From Interrupt) instruction initializes the daisy chain enable lines for proper control of nested priority interrupt handling. The CTC decodes the 2-byte RETI code internally and determines whether it is intended for a channel being serviced. Figure 7 shows RETI timing. If several Z80 peripherals are in the daisy chain, IEI settles active (High) on the chip currently being serviced when the opcode ED<sub>16</sub> is decoded. If the following opcode is 4D<sub>16</sub>, the peripheral being serviced is released and its IEO becomes active. Additional wait states are allowed. Figure 6. Interrupt Acknowledge Timing Figure 7. Return From Interrupt Timing 03E 08288 T-52-33-05 # **ABSOLUTE MAXIMUM RATINGS** Guaranteed by characterization/design. Voltages on all pins with respect to ground......-0.3V to +7V Operating Case Temperature. . . . See Ordering Information Storage Temperature Range .....-65°C to +150°C Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # STANDARD TEST CONDITIONS The DC Characteristics and Capacitance sections listed below apply for the following standard test conditions, unless otherwise noted. Military Operating Temperature Range (T<sub>C</sub>) -55°C to +125°C Standard Military Test Condition $+4.5V \le V_{CC} \le +5.5V$ All voltages are referenced to GND (0V). Positive current flows into the referenced pin. All AC parameters assume a load capacitance of 100 pf. AC output timing measurements are referenced to 1.5 volts. # **DC CHARACTERISTICS** | Symbol | Parameter | Min | Max | Unit | Condition | |--------|-----------------------------------------|-----------------------|-----------------------|------|---------------------------------------------------| | VILC | Clock Input Low Voltage | -0.3c | +0.45a | v | | | VIHC | Clock Input High Voltage | V <sub>CC</sub> -0.6a | V <sub>CC</sub> +0.3b | V | | | VIL | Input Low Voltage | -0.3c | +0.8ª | V | | | VIH | Input High Voltage | +2.2a | V <sub>CC</sub> b | V | | | VOL | Output Low Voltage | • | +0.48 | V | $I_{OL} = 2.0 \text{mA}$ | | VOH | Output High Voltage | +2.48 | | V | $I_{OH} = -250 \mu A$ | | lcc | Power Supply Current: | | + 120a | mA | | | (LI | Input Leakage Current | | ± 10a | μΑ | $V_{IN} = 0.4 \text{ to } V_{CC}$ | | ĺΟ | 3-State Output Leakage Current in Float | | ±10a | μΑ | V <sub>OUT</sub> = 0.4 to V <sub>CC</sub> | | OHD | Darlington Drive Current | ~1.5ª | | mA | V <sub>OH</sub> = 1,5V<br>R <sub>EXT</sub> = 390Ω | # **CAPACITANCE** | Symbol | Parameter | Max | Unit | |--------|--------------------|-----|------| | CLK | Clock Capacitance | 200 | . pf | | CIN | Input Capacitance | 5° | pf | | COUT | Output Capacitance | 15° | pf | TA = 25°C, f = 1 MHz Unmeasured pins returned to ground. # Parameter Test Status: - a Tested - b Guaranteed - Guaranteed by characterization/design 5 2041-018 03E 08290 T-52-33-05 # **AC CHARACTERISTICS** | | | | | Z80 CTC | • | Z80A CTC | | |--------|-------------|----------------------------------------------------------|------------------|-------------------------------|------------------|------------------------|-------| | Number | Symbol | Parameter | Min | Max | Min | Max | Notes | | 1 | TcC | Clock Cycle Time | 400a | [1]d | 250a | [1]d | | | 2 | TwCh | Clock Width (High) | 170b | 1000ª - | 105a | 1000a | | | 3 | TwCl | Clock Width (Low) | 170 <sup>b</sup> | 1000a | 105a | 1000a | | | 4 | TfC | Clock Fall Time | | - 30b | | 30b | | | 5 | TrC | Clock Rise Time | | 30p | | 30p | | | 6 | Th | All Hold Times | Ор | | 0p | | | | 7 | TsCS(C) | CS to Clock t Setup Time | 250b | o compression and the second | . 160b | | | | 8 | TsCE(C) | CE to Clock † Setup Time | 200a | | 150a | | | | 9 | TsIO(C) | TORQ | 250b | | 115 <sup>b</sup> | | | | 10 | TsRD(C) | RD I to Clock f Setup Time | 240b | •. | 115 <sup>b</sup> | | | | 11 | TdC(DO) | Clock f to Data Out Delay | | 240a | | 200a | [2] | | 12 | TdC(DOz) | Clock | | 230b | - | 110b | | | 13 | TsDI(C) | Data in to Clock f Setup Time | 60a - | The second of the contract of | 50a | • | | | 14 | TsM1(C) | M1 to Clock t Setup Time | 210 <sup>b</sup> | second reserves | <b>90</b> b | | | | 15 | TdM1(IEO) | M1 ↓ to IEO ↓ Delay (Interrupt immediately preceding M1) | | 300p | | 190 <sup>b</sup> | [3] | | 16 | TdIO(DOI) | IORQ ∔ to Data Out Delay | 4 | 340b | | 160b | [2] | | 17 | TdlEi(IEOf) | IEI I to IEO I Delay | | 190b | 11.74 | 130b | [3] | | 18 | TdIEI(IEOr) | IEI † to IEO † Delay (After ED | | • | | | • | | | | Decode) | | 220a | | 160a | [3] | | 19 | TdC(INT) | Clock f to INT ↓ Delay | | (1) + 200 <sup>d</sup> | | (1) + 160 <sup>d</sup> | [4,6] | | 20 | TdCLK(INT) | CLK/TRG to INT I | | • | | | | | | | tsCTR(C) satisfied | | (19) + (26) <sup>d</sup> | | $(19) + (26)^d$ | [5,6] | | | | tsCTR(C) not satisfied | | (1)+(19)+(26)d | | (1)+(19)+(26)d | [5,6] | | 21 | TcCTR | CLK/TRG Cycle Time | 2TcCa | | 2TcCa | | [5] | | 22 | TiCTR | CLK/TRG Rise Time | | 50b | - | 50b | | | 23 | TICTR | CLK/TRG Fall Time | | 50b | | 50b | | | 24 | Twctri | CLK/TRG Width (Low) | 200b | - | 200b | | | | 25 | TwCTRh | CLK/TRG Width (High) | 200b | | 200b | | | NOTES: [1] TcC = TwCh + TwCl + TrC + TrC. [2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines. [3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf maximum. [4] Timer mode [5] Counter mode. [6] Parenthetical numbers reference the table number of a parameter, - e.g., (1) refers to TcC. † 2.5 TcC > (n-2) TDIEI(IEOf) + TDM1(IEO) + TsIEI(IO) + TTL buffer delay, if any. RESET must be active for a minimum of 3 clock cycles. Units are nanoseconds unless otherwise specified. # Parameter Test Status: - a Tested - b Guaranteed - C Guaranteed by characterization/design - d Calculated parameter—not directly tested D 9984043 ZILOG INC 03E 08291 T-52-33-05 # **AC CHARACTERISTICS (Continued)** | | | | | Z80 CTC | | Z80A CTC | | |--------|-------------|--------------------------------------------------------------------------------|------|---------|------|----------|--------| | Number | Symbol | Parameter | Min | Max | Min | Max | Notes† | | 26 | TsCTR(Cs) | CLK/TRG t to Clock t Setup<br>Time for Immediate Count | 300a | | 210ª | | [5] | | 27 | TsCTR(Ct) | CLK/TRG † to Clock † Setup Time for enabling of Prescaler on following clock † | 300a | | 210ª | | [4] | | | | | 300- | 0008 | 210- | 190a | 177 | | 28 | TdC(ZC/TOr) | Clock t to ZC/TO t Delay | | 260a | | 1904 | | | 29 | TdC(ZC/TOf) | Clock I to ZC/TO I Delay | * - | 190a | - | . 190a | | ### NOTES: [1] TcC = TwCh + TwCl + TrC + TfC. [2] Increase delay by 10 ns for each 50 pf increase in loading, 200 pf maximum for data lines, and 100 pf for control lines. [3] Increase delay by 2 ns for each 10 pf increase in loading, 100 pf maximum. [4] Timer mode [5] Counter mode.[6] Parenthetical numbers reference the table number of a parameter, e.g., (1) refers to TcC. † 2.5 TcC > (n - 2) TDIEI(IEOf) + TDM1(IEO) + TsIEI(IO) + TTL buffer delay, if any. RESET must be active for a minimum of 3 clock cycles. Units are nanoseconds unless otherwise specified. # Parameter Test Status: a Tested Guaranteed Guaranteed by characterization/design Guaranteed by characterization/design d Calculated parameter—not directly tested D T-52-33-05 ### **PIN DESCRIPTION** **CE.** Chip Enable (input, active Low). When enabled the CTC accepts control words, interrupt vectors, or time constant data words from the data bus during an I/O write cycle; or transmits the contents of the downcounter to the CPU during an I/O read cycle. In most applications this signal is decoded from the eight least significant bits of the address bus for any of the four I/O port addresses that are mapped to the four counter-timer channels. **CLK.** System Clock (input). Standard single-phase Z80 system clock. CLK/TRG<sub>0</sub>/CLK/TRG<sub>3</sub>. External Clock/Timer Trigger (input, user-selectable active High or Low). Four pins corresponding to the four Z80 CTC channels. In counter mode, every active edge on this pin decrements the downcounter. In timer mode, an active edge starts the timer. $\mathbf{CS_0}/\mathbf{CS_1}$ . Channel Select (inputs active High). Two-bit binary address code selects one of the four CTC channels for an I/O write or read (usually connected to $A_0$ and $A_1$ ). **D<sub>0</sub>-D<sub>7</sub>.** System Data Bus (bidirectional, 3-state). Transfers all data and commands between the Z80 CPU and the Z80 CTC. **IEI.** Interrupt Enable In (input, active High). A High indicates that no other interrupting devices of higher priority in the daisy chain are being serviced by the Z80 CPU. **IEO.** Interrupt Enable Out (output, active High). High only if IEI is High and the Z80 CPU is not servicing an interrupt from any Z80 CTC channel. IEO blocks lower priority devices from interrupting while a higher priority interrupting device is being serviced. INT. Interrupt Request (output, open drain, active Low). Low when any Z80 CTC channel that has been programmed to enable interrupts as a zero-count condition in its downcounter. IORQ. Input/Output Request (input from CPU, active Low). Used with $\overline{CE}$ and $\overline{RD}$ to transfer data and channel control words between the Z80 CPU and the Z80 CTC. During a write cycle, $\overline{IORQ}$ and $\overline{CE}$ are active and $\overline{RD}$ inactive. The Z80 CTC does not receive a specific write signal; rather, it internally generates is own from the inverse of an active $\overline{RD}$ signal. In a read cycle, $\overline{IORQ}$ , $\overline{CE}$ , and $\overline{RD}$ are active; the contents of the downcounter are read by the Z80 CPU. If $\overline{IORQ}$ and M1 are both true, the CPU is acknowledging an interrupt request, and the highest priority interrupting channel places its interrupt vector on the Z80 data bus. M1. Machine Cycle One (input from CPU, active Low). When M1 and IORQ are active, the Z80 CPU is acknowledging an interrupt. The Z80 CTC then places an interrupt vector on the data bus if it has highest priority, and if a channel has requested an interrupt (INT). RD. Read Cycle Status (input, active Low). Used in conjunction with IORQ and CE to transfer data and channel control words between the Z80 CPU and the Z80 CTC. **RESET.** Reset (input active Low). Terminates all downcounts and disables all interrupts by resetting the interrupt bits in all control registers; the ZC/TO and the interrupt outputs go inactive; IEO reflects IEI; D<sub>0</sub>-D<sub>7</sub> go to the high-impedance state. **ZC/TO<sub>0</sub>-ZC/TO<sub>2</sub>.** Zero Count/Timeout (output, active High). Three ZC/TO pins corresponding to Z80 CTC channels 2 through 0 (Channel 3 has no ZC/TO pin). In both counter and timer modes the output is an active High pulse when the downcounter decrements to zero. T-52-33-05 # **PACKAGE PINOUTS** Figure 8. Pin Functions Figure 9a. 28-pin Dual-In-Line Package (DIP), Pin Assignments Figure 9b. 44-pin Chip Carrier, Pin Assignments 03E 08294 D T-52-33-05 # **MIL-STD-883 MILITARY PROCESSED PRODUCT** - Mil-Std-883 establishes uniform methods and procedures for testing microelectronic devices to insure the electrical, mechanical, and environmental integrity and reliability that is required for military applications. - Mil-Std-883 Class B is the industry standard product assurance level for military ground and aircraft application. - The total reliability of a system depends upon tests that are designed to stress specific quality and reliability concerns that affect microelectronic products. - The following tables detail the 100% screening and electrical tests, sample electrical tests, and Qualification/Quality Conformance testing required. # **Zliog Military Product Flow** 03E 08295 T-52-33-05 # Table I MIL-STD-883 Class B Screening Requirements Method 5004 | Test | | Mil-Std-883<br>Method | Test Condition | Requiremen | |--------------------|-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------| | Internal Visual | | 2010 | Condition B | 100% | | Stabilization Bal | (e) | 1008 | Condition C | 100% | | Temperature Cy | cle | 1010 | Condition C | 100% | | Constant Accele | ration (Centrifuge) | 2001 | Condition E or D <sup>(Note 1)</sup> , Y <sub>1</sub> Axis Only | 100% | | Initial Electrical | lests . | | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = +25 °C | 100% | | Burn-In | | 1015 | Condition D <sup>(Note 2)</sup> , 160 hours,<br>$T_A = +125$ °C | 100% | | Interim Electrica | l Tests | • • | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = +25 °C | 100% | | PDA Calculation | l | | PDA = 5% | 100% | | Final Electrical T | ests | | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = +125°C, -55°C<br>Functional, Switching/AC T <sub>C</sub> = +25°C | 100% | | Fine Leak | | 1014 | Condition A <sub>2</sub> | 100% | | Gross Leak | | 1014 | Condition C | 100% | | Quality Conform | ance Inspection (QCI) | | | | | Group A | Each Inspection Lot | 5005 | (See Table II) | Sample | | Group B | Every Week | 5005 | (See Table III) | Sample | | Group C | Periodically (Note 3) | 5005 | (See Table IV) | Sample | | Group D | Periodically (Note 3) | 5005 | (See Table V) | Sample | | External Visual | | 2009 | | 100% | | QA-Ship | | | | 100% | # NOTES: In process of fully implementing of Condition D Burn-In Circuits. Contact factory for copy of specific burn-In circuit available. Performed periodically as required by Mil-Std-883, paragraph 1.2.1 b(17). <sup>1.</sup> Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package T-52-33-05 # Table II Group A Sample Electrical Tests MIL-STD-883 Method 5005 | Subgroup | Tests | Temperature (T <sub>C</sub> ) | LTPD<br>Max Accept = 2 | |-------------|--------------|-------------------------------|------------------------| | Subgroup 1 | Static/DC | +25°C | 2 | | Subgroup 2 | Static/DC | + 125°C | 3 | | Subgroup 3 | Static/DC | -55°C | 5 | | Subgroup 7 | Functional | +25°C | 2 . | | Subgroup 8 | Functional | -55°C and +125°C | 5 | | Subgroup 9 | Switching/AC | '+25°C | 2 | | Subgroup 10 | Switching/AC | +125°C | 3 | | Subgroup 11 | Switching/AC | -55°C | 5 | # NOTES: <sup>The specific parameters to be included for tests in each subgroup shall be as specified in the applicable detail electrical specification. Where no parameters have been identified in a particular subgroup or test within a subgroup, no Group A testing is required for that subgroup or test. A single sample may be used for all subgroup testing. Where required size exceeds the lot size, 100% inspection shall be allowed. Group A testing by subgroup or within subgroups may be performed in any sequence unless otherwise specified.</sup> 03E 08297 T-52-33-05 # Table III Group B # Sample Test Performed Every Week to Test Construction and Insure Integrity of Assembly Process. MIL-STD-883 Method 5005 | Subgroup | Mil-Std-883<br>Method | Test Condition | Quantity or<br>LTPD/Max Accept | |--------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | Subgroup 1<br>Physical Dimensions | 2016 | | 2/0 | | Subgroup 2 Resistance to Solvents | 2015 | | 4/0 | | Subgroup 3<br>Solderability | 2003 | ·Solder Temperature<br>+245°C ± 5°C | 15(Note 1) | | Subgroup 4 Internal Visual and Mechanical | 2014 | | 1/0 | | Subgroup 5 Bond Strength | 2011 | С | 15(Note 2) | | Subgroup 6(Note 3) Internal Water Vapor Content | 1018 | 1000 ppm.<br>maximum at +100°C | 3/0 or 5/1 | | Subgroup 7 <sup>(Note 4)</sup> Seal 7a) Fine Leak 7b) Gross Leak | 1014 | 7a) A <sub>2</sub><br>7b) C | 5 | | Subgroup 8 <sup>(Note 5)</sup> Electrostatic Discharge Sensitivity | 3015 | Zilog Military Electrical Specification Static/DC T <sub>C</sub> = +25 °C A = 20-2000V B = >2000V Zilog Military Electrical Specification Static/DC T <sub>C</sub> = +25 °C | 15/0 | - Number of leads inspected selected from a minimum of 3 devices. Number of bond pulls selected from a minimum of 4 devices. - Test not required if either 100% or sample seal test is performed between final electrical tests and external visual during Class B screening. - 5. Test required for initial qualification and product redesign. T-52-33-05 Table IV Group C Sample Test Performed Periodically to Verify Integrity of the Die. MIL-STD-883 Method 5005 | Subgroup | Mil-Std-883<br>Method | Test Condition | Quantity or LTPD/Max Accept | |------------------------------------|-----------------------|----------------------------------------------------------------------------------|-----------------------------| | Subgroup 1 | | | <del></del> | | Steady State Operating Life | 1005 | Condition D <sup>(Note 1)</sup> , 1000 hours at + 125°C | . 5 | | End Point Electrical Tests | | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C | | | Subgroup 2 | | | | | Temperature Cycle | 1010 | Condition C | | | Constant Acceleration (Centrifuge) | 2001 | Condition E or D(Note 2), Y1 Axis Only | | | Seal | 1014 | • | 15 | | 2a) Fine Leak | | 2a) Condition A <sub>2</sub> | | | 2b) Gross Leak | | 2b) Condition C | | | Visual Examination | 1010 or 1011 | | | | End Point Electrical Tests | | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C | | NOTE: In process of fully implementing Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available. Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of >5 grams. T-52-33-05 # Table V Group D Sample Test Performed Periodically to Insure Integrity of the Package. MiL-STD-883 Method 5005 | Subgroup | Mil-Std-883<br>Method | Test Condition | Quantity or<br>LTPD/Max Accept | |----------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|--------------------------------| | Subgroup 1 | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | Physical Dimensions | 2016 | | 15 | | Subgroup 2<br>Lead Integrity | 2004 | Condition B <sub>2</sub> or D <sup>(Note 1)</sup> | 15 | | Subgroup 3<br>Thermal Shock | 1011 | Condition B minimum,<br>15 cycles minimum | | | Temperature Cycling | 1010 | Condition C, 100 cycles minimum | 15 | | Moisture Resistance | 1004 | · · · · · · · · · · · · · · · · · · · | | | Seal<br>3a) Fine Leak<br>3b) Gross Leak | 1014 | 3a) Condition A <sub>2</sub><br>3b) Condition C | | | Visual Examination | 1004 or 1010 | | | | End Point Electrical Tests | | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C | | | Subgroup 4 | | | | | Mechanical Shock | 2002 | Condition B minimum | | | Vibration Variable Frequency | 2007 | Condition A minimum | | | Constant Acceleration (Centrifuge) | 2001 | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only | 15 | | Seal<br>4a) Fine Leak<br>4b) Gross Leak | 1014 | 4a) Condition A <sub>2</sub> 4b) Condition C | | | Visual Examination | 1010 or 1011 | • | | | End Point Electrical Tests | | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C | | | Subgroup 5 Salt Atmosphere | 1009 | Condition A minimum | ···· | | Seal<br>5a) Fine Leak<br>5b) Gross Leak | 1014 | 5a) Condition A₂<br>5b) Condition C | 15 | | Visual Examination | 1009 | | | | Subgroup 6<br>Internal Water Vapor Content | 1018 | 5,000 ppm. maximum water content at +100°C | 3/0 or 5/1 | | Subgroup 7(Note 3) Adhesion of Lead Finish | 2025 | | 15(Note 4) | | Subgroup 8 <sup>(Note 5)</sup><br>Lid Torque | 2024 | | 5/0 | # NOTES: - Lead Integrity Condition D for leadless chip carriers. Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of >5 grams. - 3. Not applicable to leadless chip carriers.4. LTPD based on number of leads. - 5. Not applicable for solder seal packages T-52-33-05 # **PACKAGE INFORMATION** 28-Pin Ceramic Package (DIP) 44-Pin Ceramic Leadless Chip Carrier (LCC) 03E 08301 D T-52-33-05 # **ZILOG ORDERING INFORMATION** # **AVAILABLE MILITARY PRODUCTS** # Z80 CTC, 2.5 MHz 28-pin DIP Z8430 CM Z8430 CMBC 44-pin LCC Z8430 LM **Z8430 LMBC** # **Z80A CTC, 4.0 MHz** 28-pin DIP 44-pin LCC Z8430A CM Z8430A CMBC Z8430A LM Z8430A LMBC