# Universal Peripheral Controller #### Features - Complete slave microcomputer, for distributed processing use. - Unmatched power of Z8 architecture and instruction set. - Three programmable I/O ports, two with optional 2-Wire Handshake. - Six levels of priority interrupts from eight sources: six from external sources and two from internal sources. - Two programmable 8-bit counter/timers - each with a 6-bit prescaler. Counter/Timer T0 is driven by an internal source, and Counter/Timer T1 can be driven by internal or external sources. Both counter/timers are independent of program execution. - 256-byte register file, accessible by both the master CPU and UPC, as allocated in the UPC program. - 2K bytes of on-chip ROM for efficiency and versatility. #### General Description The Z8590 Universal Peripheral Controller (UPC) is an intelligent peripheral controller for distributed processing applications (Figure 3). The UPC unburdens the host processor by assuming tasks traditionally done by the host (or by added hardware), such as performing arithmetic, translating or formatting data, and controlling I/O devices. Based on the Z8 microcomputer architecture and instruction set, the UPC contains 2K bytes of internal pro- gram ROM, a 256-byte register file, three 8-bit I/O ports, and two counter/timers. The UPC offers fast execution time, an effective use of memory, and sophisticated interrupt, I/O, and bit manipulation. Using a powerful and extensive instruction set combined with an efficient internal addressing scheme, the UPC speeds program execution and efficiently packs program code into the on-chip ROM. Figure 1. Z8590 UPC Logic Functions Figure 2. Z8590 UPC Pin Configuration 1028 D-01 #### General Description (Continued) An important feature of the UPC is an internal register file containing I/O port and control registers accessed both by the UPC program and indirectly by its associated master CPU. This architecture results in both byte and programming efficiency, because UPC instructions can operate directly on I/O data without moving it to and from an accumulator. Such a structure allows the user to allocate as many general purpose registers as the application requires for data buffers between the CPU and peripheral devices. All general-purpose registers can be used as address pointers, index registers, data buffers, or stack space. The register file is logically divided into 16 groups, each consisting of 16 working registers. A Register Pointer is used in conjunction with short format instructions, resulting in tight, fast code and easy task switching. Communication between the master CPU and the register file takes place via one group of 19 interface registers addressed directly by both the master CPU and the UPC, or via a block transfer mechanism. Access by the master CPU is controlled by the UPC to allow independence between the master CPU and UPC software. The UPC has 24 pins that can be dedicated to I/O functions. Grouped logically into three 8-line ports, they can be programmed in many combinations of input or output lines, with or without handshake, and with push-pull or open-drain outputs. Ports 1 and 2 are bit-programmable; Port 3 has four fixed inputs and four outputs. To relieve software from coping with realtime counting and timing problems, the UPC has two 8-bit hardware counter/timers, each with a fixed divide-by-four, and a 6-bit programmable prescaler. Various counting modes may be selected. Figure 3. Functional Block Diagram 104 1029 • D-05 #### General Description (Continued) In addition to the 40-pin standard configuration, the UPC is available in four special configurations: - A 64-pin RAM development version with external interface for up to 4K bytes of RAM and 36 bytes of internal ROM permitting down-loading from the master CPU. - A Protopack RAM version with a socket for up to 2K bytes of RAM, with 36 bytes of internal ROM permitting down-loading from the master CPU. - A 64-pin ROM development version with external interface for up to 4K bytes of ROM and no internal ROM. - A Protopack ROM version with a socket for 2K bytes of ROM and no internal ROM. This range of versions and configurations makes the UPC compatible with most system peripheral device control considerations. #### Pin Description A/D. Address/Data (input). A Low on this pin defines information on the data bus as an address. A High defines the information as data. CS. Chip Select (input, active Low). A Low enables the UPC to accept address or data information from the master CPU during a write cycle or to transmit data to the master CPU during a read cycle. This line is usually generated from higher bits of the address $DB_0-DB_7$ . Data Bus (bidirectional). This bus is used to transfer address and data information between the master CPU and the UPC. Plo-Pl7, P20-P27, P30-P37. I/O Port Lines (bidirectional, TTL compatible). These 24 lines are divided into three 8-bit I/O ports and may be configured in the following ways under program control. Plo-Ply. Port 1 (input/output—as output it can be push-pull or open-drain). Bit-programmable Parallel I/O. P20-P27. Port 2 (input/output—as output, it can be push-pull or open-drain). Bit-programmable Parallel I/O. P30-P37. Port 3 (four inputs, four outputs). Parallel I/O, handshake control, timer I/O, or interrupt control. PCLK. Clock (input). TTL-compatible clock input, 4 MHz maximum. This signal does not need to be related to the master CPU clock. RD. Read (input, active Low). A Low enables the master CPU to read information from the UPC. Raising the voltage on this pin above $V_{\text{DD}}$ will force the UPC into test mode. WAIT. Wait (output, active Low, open-drain). When the CPU accesses the UPC register file, this signal requests the master CPU to wait until the UPC can complete its part of the transaction. WR. Write (input, active Low). A Low on this pin enables the master CPU to write information to the UPC. A simultaneous Low on RD and WR resets the UPC. It is held in reset as long as $\overline{WR}$ is Low. #### **Functional Description** Address Space. On the 40-pin UPC, all address space is committed to on-chip memory. There are 2048 bytes of maskprogrammed ROM and 256 bytes of register file. I/O is memory-mapped to three registers in the register file. Only the Protopack and 64-pin versions of the UPC can access external program memory. See the section entitled 0-03 1030 # 7929225 S G S SEMICONDUCTOR CORP #### Functional Description (Continued) "Special Configurations" for complete descriptions of the Protopack and 64-pin versions. Program Memory. Figure 4 is a map of the 2K on-chip program ROM. Even though the architecture allows addresses from 0 to 4K, behavior of the device above program address 2047 (7FFH) is not defined. The first 12 bytes of program memory are reserved for the UPC interrupt vectors. For the Protopack and 64-pin | 2047 | | | | | | | |------------------------------------------------------------------------|-------------|-----------------|--|--|--|--| | LOCATION OF<br>FIRST BYTE OF<br>INSTRUCTION<br>EXECUTED AFTER<br>RESET | USER<br>ROM | | | | | | | MESEI | 12 | | | | | | | | 11 | IROS LOWER BYTE | | | | | | | 10 | IROS UPPER BYTE | | | | | | | 9 | IRQ4 LOWER BYTE | | | | | | | В | IRQ4 UPPER BYTE | | | | | | | 7 | IRQ3 LOWER BYTE | | | | | | | 6 | IRQ3 UPPER BYTE | | | | | | | 5 | IRQ2 LOWER BYTE | | | | | | | 4 | IRQ2 UPPER BYTE | | | | | | | 3 | IRQ1 LOWER BYTE | | | | | | | 2 | IRQ1 UPPER BYTE | | | | | | | 1 | IRQO LOWER BYTE | | | | | | | 0 | IRQO UPPER BYTE | | | | | Figure 4. Program Memory Map versions, the address space is extended to 4096 bytes. In the RAM versions, addresses 0CH through 2FH are reserved for on-chip ROM. Register File. This 256-byte file includes three I/O port registers (1-3H), 234 general-purpose registers (6-EEH), and 19 control, status and special I/O registers (0H, 4H, 5H, and F0-FFH). The functions and mnemonics assigned to these register address locations are shown in Figure 5. Of the 256 UPC registers, 19 can be directly accessed by the master CPU; the others are accessed indirectly via the block transfer mechanism. The I/O port and control registers are included in the register file without differentiation. This allows any UPC instruction to process I/O or control information, thereby eliminating the need for special I/O and control instructions. All general-purpose registers can function as accumulators, address pointers, or index registers. In instruction exe- | LOCATION | | (UPC Side) | |-----------|----------------------------------|----------------| | FFH | STACK POINTER | SP | | FEH | MASTER CPU INTERRUPT CONTROL | MIC | | FDH | REGISTER POINTER | RP | | FCH | PROGRAM CONTROL FLAGS | FLAGS | | FBH | UPC INTERRUPT MASK REGISTER | IMR | | FAH | UPC INTERRUPT REQUEST REGISTER | IRQ | | F9H | UPC INTERRUPT PRIORITY REGISTER | IPR | | F8H | PORT 1 MODE | P1M | | F7H | PORT 3 MODE | РЗМ | | F6H | PORT 2 MODE | P2M | | FSH | To PRESCALER | PREG | | F4H | TIMER/COUNTER 0 | T <sub>0</sub> | | F3H | T <sub>1</sub> PRESCALER | PRÉI | | F2H | TIMERICOUNTER 1 | T <sub>1</sub> | | F1H | TIMER MODE | TMR | | FOH | MASTER CPU INTERRUPT VECTOR REG. | MIV | | EFH<br>6H | GENERAL-PURPOSE REGISTERS | | | 5H | DATA INDIRECTION REGISTER | DIND | | 4H | LIMIT COUNT REGISTER | rc | | 3H | PORT 3 | 23 | | 2H | PORT 2 | P2 | | 18 | PORT 1 | Pi | | OH | DATA TRANSFER CONTROL REGISTER | DTC | | | <del></del> | | Figure 5. Register File Organization cution, the registers are read when they are defined as sources and written when defined as destinations. UPC instructions may access registers directly or indirectly using an 8-bit address mode or a 4-bit address mode and a Register Pointer. For the 4-bit addressing mode, the file is divided into 16 working register groups, each occupying 16 contiguous locations (Figure 6). The Register Pointer (RP) addresses the starting point of the active working-register group, and the 4-bit register designator supplied by the instruction specifies the register within the group. Any instruction altering the contents of the register file can also alter the Register Pointer. The UPC instruction set has a special Set Register Pointer (SRP) instruction for initializing or altering the pointer contents. Stacks. An 8-bit Stack Pointer (SP), register R255, is used for addressing the stack, residing within the 234 general-purpose 106 1031 D-04 XXX 28590 UPC #### Functional Description (Continued) Figure 6. Register Pointer Mechanism registers, address location 6H through EFH. PUSH and POP instructions can save and restore any register in the register file on the stack. During CALL instructions, the Program Counter is automatically saved on the stack. During UPC interrupt cycles, the Program Counter and the Flag register are automatically saved on the stack. The RET and IRET instructions pop the saved values of the Program Counter and Flag register. Ports. The UPC has 24 lines dedicated to input and output. These are grouped into three ports of eight lines each and can be configured under software control as inputs, outputs, or special control signals. They can be programmed to provide Parallel I/O with or without handshake and timing signals. All outputs can have active pullups and pulldowns, compatible with TTL loads. In addition, they may be configured as open-drain outputs. Port 1. Individual bits of Port 1 can be configured as input or output by programming Port 1 Mode register (P1M) F8H. This port is accessed by the UPC program as general register 1H. It is written by specifying address 1H as the destination of any instruction used to store data in the output register. The port is read by specifying address 1H as the source of an instruction. Port 1 may be placed under handshake control by programming Port 3 Mode register (P3M) F7H. This configures Port 3 pins P33 and P34 as handshake control lines $\overline{\rm DAV}_1$ and ${\rm RDY}_1$ for input handshake, or RDY1 and $\overline{\rm DAV}_1$ for output handshake, as determined by the direction (input or output) assigned to bit 7 of Port 1. The Port 3 Mode register also has a bit that programs Port 1 for open-drain output. Port 2. Individual bits of Port 2 can be configured as inputs or outputs by programming Port 2 Mode register (P2M) F6H. This port is accessed by the UPC program as general register 2H, and its functions and methods of programming are the same as those of Port 1. 1032 D-05 792922 Z8590 UPC - 1 # Functional Description (Continued) Port 3 pins P3<sub>1</sub> and P3<sub>6</sub> are the handshake lines $\overline{DAV}_2$ and RDY<sub>2</sub>, with the direction (input or output) determined by the state of bit 7 of the port. The Port 3 Mode register also has a bit used to program Port 2 for open-drain output. Port 3. This port can be configured as I/O or control lines by programming the Port 3 Mode register. Port 3 is accessed as general register 3H. The directions of the eight data lines are fixed. Four lines, P30 through P33, are inputs, and the other four, P34 through P37, are outputs. The control functions performed by Port 3 are listed in Table 1. **Counter/Timers.** The UPC contains two 8-bit programmable counter/timers, each driven by an internal 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources. The T0 prescaler is driven by an internal clock source. Both counter/timers operate independently of the processor instruction sequence to relieve the program from time-critical operations like event counting or elapsed-time calculation. T0 Prescaler register (PRE0) F5H and T1 Prescaler register (PRE1) F3H can be programmed to divide the input frequency of the source being counted by any number from 1 to 64. A | Function | Line | Direction | Signal | |---------------------------|--------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Handshake ( | P3 <sub>1</sub><br>P3 <sub>3</sub><br>P3 <sub>4</sub><br>P3 <sub>6</sub> | In<br>In<br>Out<br>Out | DAV <sub>2</sub> /RDY <sub>2</sub><br>DAV <sub>1</sub> /RDY <sub>1</sub><br>RDY <sub>1</sub> /DAV <sub>1</sub><br>RDY <sub>2</sub> /DAV <sub>2</sub> | | UPC Interrupt<br>Request* | P3 <sub>0</sub><br>P3 <sub>1</sub><br>P3 <sub>3</sub> | In<br>In<br>In | IRQ <sub>3</sub><br>IRQ <sub>2</sub><br>IRQ <sub>1</sub> | | Counter/Timer | P3 <sub>1</sub> | In<br>Out | T <sub>7N</sub><br>T <sub>OUT</sub> | | Master CPU | P3 <sub>5</sub><br>P3 <sub>2</sub><br>P3 <sub>0</sub><br>P3 <sub>7</sub> | Out<br>In<br>In<br>Out | INT<br>INTACK<br>IEI<br>IEO | | Test Mode | P3 <sub>5</sub> | Out | Ā/D | \*P30, P31, and P33 can always be used as UPC interrupt request inputs, regardless of the configuration programmed. Table 1. Port 3 Control Functions counter register (F2H or F4H) is loaded with a number from 1 to 256. The corresponding counter is decremented from this number each time the prescaler reaches end-of-count. When the count is complete, the counter issues a timer interrupt request; IRQ4 for T0 or IRQ5 for T1. Loading either counter with a number (n) results in the interruption of the UPC at the nth count. The counters can be started, stopped, restarted to continue, or restarted from the initial value. They can be programmed to stop upon reaching end-of-count (Single-Pass mode) or to automatically reload the initial value and continue counting (Modulo-n Continuous mode). The counters and prescalers can be read at any time without disturbing their values or changing their counts. The clock sources for both timers can be defined as any one of the following: - UPC internal clock (4 MHz maximum) divided by four. - External clock input to Counter/Timer T1 via P3<sub>1</sub> (1 MHz maximum). - Retriggerable trigger input for the UPC internal clock divided by four. - Nonretriggerable trigger input for the UPC internal clock divided by four. - External gate input for the UPC internal clock divided by four. **Interrupts.** The UPC allows six interrupts from eight different sources as follows: - Port 3 lines P3<sub>0</sub>, P3<sub>2</sub>, and P3<sub>3</sub>. - The master CPU(3). - The two counter/timers. These interrupts can be masked and globally enabled or disabled using Interrupt Mask Register (IMR) FBH. Interrupt Priority Register (IPR) F9H specifies the order of their priority. All UPC interrupts are vectored. Table 2 lists the UPC's interrupt sources, their types, and their vector locations in program ROM. Interrupt Request $IRQ_6$ is dedicated to master CPU communications. 108 1033 D-06 #### Functional Description (Continued) | Name | Source | Vector<br>Location | Comments | |------------------|----------------------------------------------------------------|--------------------|----------------------------------------------| | IRQ <sub>0</sub> | EOM, XERR, LERR | 0,1 | Internal (RO Bits 0, 1, 2) | | IRQ <sub>1</sub> | $\overline{DAV}_1$ , IRQ $_1$ | 2,3 | External (P33) Edge Triggered | | $IRQ_2$ | $\overline{\text{DAV}}_2$ , IRQ <sub>2</sub> , T <sub>IN</sub> | 4,5 | External (P3 <sub>1</sub> ) Edge Triggered | | $IRQ_3$ | IRQ3, IEI | 6,7 | External (P30) Edge Triggered | | IRQ <sub>4</sub> | TO | 8,9 | Internal | | IRQ <sub>5</sub> | Tl | 10,11 | Internal | Table 2. Interrupt Types, Sources, and Vector Locations Interrupt Requests $IRQ_1$ , $IRQ_2$ , and $IRQ_3$ are generated on the falling transitions of external inputs $P3_3$ , $P3_1$ , and $P3_0$ . Interrupt Requests $IRQ_4$ and $IRQ_5$ are generated upon the timeout of the UPC's two counter/timers. When an interrupt request is granted, the UPC enters an interrupt machine cycle. This cycle disables all subsequent interrupts, saves the Program Counter and Status Flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. The UPC also supports polled systems. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service. Following any hardware reset operation, an EI instruction must be executed to enable the setting of any interrupt request bit in the IRQ register. Interrupts must be disabled prior to changing the content of either the IPR (F9H) or the IMR (FBH). DI is the only instruction that should be used to globally disable interrupts. Master CPU Register File Access. There are two ways in which the master CPU can access the UPC register file: direct access and block access. Direct Access. Three UPC registers—the Data Transfer Control (0H), the Master Interrupt Vector (F0H), and the Master Interrupt Control (FEH)—are mapped directly into the master CPU address space. The master CPU accesses these registers via the addresses shown in Table 3. | UPC A | ddress | | | |--------------|--------|------------|-----------| | Decimal | Hex | Identifier | Address | | 0 | OH | DTC | xxx11000 | | 5 | 5H | DIND | | | <b>@</b> 5** | @5H** | | xxxlllll | | 240 | FOH | VIM | xxx10000 | | 254 | FEH | MIC | xxx11110 | | *n | | DSC0 | xxx000000 | | n + 1 | | DSC1 | xxx00001 | | n + 2 | | DSC2 | xxx00010 | | n + 3 | | DSC3 | xxx00011 | | n + 4 | | DSC4 | xxx00100 | | n + 5 | | DSC5 | 10100xxx | | n + 6 | | DSC6 | xxx00110 | | n + 7 | | DSC7 | xxx00111 | | n+8 | | DSC8 | xxx01000 | | n + 9 | | DSC9 | xxx01001 | | n + 10 | | DSCA | xxx01010 | | n + 11 | | DSCB | xxx01011 | | n + 12 | | DSCC | xxx01100 | | n + 13 | | DSCD | xxx01101 | | n + 14 | | DSCE | xxx01110 | | n + 15 | | DSCF | xxx01111 | x = don't care Table 3. Master CPU/UPC Register Map 1034 D-07 n is the value in the IRP x 16 <sup>\*\*</sup>Master CPU accesses the register address in Register 5. # 7929225 Z8590 UPC #### Functional Description (Continued) The master CPU also has direct access to 16 registers known as the DSC (Data, Status, Command) registers. The DSC registers are numbered 0 through F (DSC0-DSCF). These registers can be any 16 contiguous register file registers beginning on a 16-byte boundary. The base address of the DSC register group is designated by the IRP (I/O Register Pointer), which is bits D4-D7 of the Data Transfer Control register (0H). Figure 7 shows how the register address is made up of the 4-bit IRP field, concatenated with the low order 4-bits of the address from the master CPU. Block Access. The master CPU may transmit or receive blocks of data via address xxx11111. When the master CPU accesses this address, the UPC register pointed to by the Data Indirection register is read or written. The Data Indirection register is incremented, and the Limit Count register is decremented, for example, when the master CPU issues a read or write to address xxx11111 while the Data Indirection register contains the value 33H. The operation causes register 33H to be read or written and the Data Indirection register to be incremented to 34H. This scheme is well suited to Block I/O Instructions and allows the master CPU to efficiently read or write a block of data to or from the UPC. The Limit Count register (04H) is decremented and is used to control the number of bytes to be transferred by master CPU block accesses. If the master CPU afternots a read or write to the UPC after the Limit Count register reaches 0, the access is not completed, the LERR bit (D<sub>2</sub>) of the Data Transfer Control register is set (indicating a limit error), and the LERR error causes an IRQ<sub>0</sub> interrupt request. The IRP field of the Data Transfer Control register, the Data Indirection register, and the Limit Count register are not directly accessible to the master CPU and therefore must be set by the UPC. This allows the UPC to protect itself from master CPU errors and frees the master CPU from tracking the UPC's internal data layout. Figure 7. DSC Register Addressing Scheme #### **Special Configurations** There are two Protopack and two 64-pin versions of the UPC. These versions are identical to the 40-pin UPC with the following exceptions: ■ Internal ROM is totally omitted from the 64-pin development (Z8591) and piggyback ROM (Z8593) versions. 1035 D-0 - All but 36 bytes of internal ROM are omitted from the 64-pin RAM (Z8592) and piggyback (RAM) (Z8594) versions. - The memory address and data lines are buffered and brought out to external pins or to the socket on the Protopack. - Control lines for the external memory are also provided. #### Special Configurations (Continued) The 64-pin version of the UPC allows the user to prototype the system in hardware with an actual UPC device and to develop the code intended to be mask programmed into the on-chip ROM of the 40-pin UPC for the production system. The 64-pin or piggyback RAM versions of the UPC are extremely versatile parts. Memory space can be extended to 4K bytes on the 64-pin version by using external RAM/ROM for all but 36 bytes of the UPC's memory space. This memory can then be down-loaded from the master CPU using a bootstrap program stored in the 36 bytes (C-2F). Figure 8 is a memory map for the 64-pin RAM version. Figure 8. UPC RAM Version Memory Map 64-Pin and Protopack Pin Functions. Forty of the pins on the 64-pin and Protopack versions have functions identical to those of the 40-pin version. The remaining 24 pins have additional functions described below. (Figures 9 through 11 show the 64-pin and Protopack versions' pin functions and pin assignments.) **A<sub>0</sub>-A<sub>11</sub>.** Program Memory Address Lines (output). These lines are identical in all 64-pin and RAM versions in the Protopack. They are used to address 4K bytes of external UPC memory. **D<sub>0</sub>-D<sub>7</sub>.** Program Data (input). Data is read in from the external memory on these lines. The RAM version also writes external memory through this bus. **IACK.** Interrupt Acknowledge (output, active High). This signal is active whenever an internal UPC interrupt cycle is in process. MAS. Memory Address Strobe (output, active Low). This address strobe is pulsed once for each memory fetch to interface with quasistatic RAM. MDS. Memory Data Strobe (output, active Low). This signal is Low during an instruction fetch or memory write. Figure 9. Z8591/Z8592 UPC Logic Functions 1036 D-09 # Special Configurations (Continued) MR/W. Memory Read/Write (output RAM versions only). This signal is High when the UPC is fetching an instruction and Low when it is loading external memory. > 63 PCLK 62 P3//IEO 62 [P3/NEO 61 ] P3/JEI 60 ] P3/JINT 59 ] P3/JINTACK 58 ] RO 57 ] WR 58 ] AD P2₁[ P2<sub>2</sub>[ 55 CS 54 WAIT P2₀ € P3,[] > P3,[] > P1,[] Fice, DB, 50 084 49 083 GND GNB2 47 082 46 081 45 080 44 SYNC 43 MAS 42 MOS P11 19 P10 20 D7 21 D<sub>6</sub> 22 41 MAS 41 Do 39 Do 38 Do 37 Do 36 DA11 MR/₩/ Figure 10. Z8591/Z8592 UPC Pin Configuration SYNC. Instruction Sync (output, active Low). This signal is Low during the clock cycle just preceding an opcode fetch. Figure 11. Z8593/Z8594 UPC Piggyback EPROM/RAM Pin Configuration ## **Addressing Modes** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary. - R Register or working-register address - Working-register address only - IR Indirect-register or indirect working-register - Ir Indirect working-register address only - RR Register pair or working-register pair address - IRR Indirect register pair or indirect working-register pair address - Indirect working-register pair only Indexed address - DĀ Direct address - RA Relative address - Immediate - IM 1037 112 D-10 # Additional Symbols dst Destination location or contents src Source location or contents cc Condition code (see list) cc Condition code (see list @ Indirect address prefix SP Stack Pointer (control register FFH) PC Program Counter FLAGS Flag register (control register FCH) RP Register Pointer (control register FDH) IMR Interrupt Mask register (control register FBH) Assignment of a value is indicated by the symbol "—". For example, dst ← dst + src indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example, dst (7) refers to bit 7 of the destination operand. #### Flags Control Register FCH contains the following six flags: C Carry flag Z Zero flag S Sign flag V Overflow flag D Decimal-adjust flag H Half-carry flag #### Affected flags are indicated by: Cleared to zero 1 Set to one Set or cleared according to operation Unaffected W Undefined # **Condition Codes** | Value | Mnemonic | Meaning | Flags Set | |-------|----------|--------------------------------|-------------------------| | 1000 | | Always true | _ | | 0111 | С | Carry | C = 1 | | 1111 | NC | No carry | C = 0 | | 0110 | · Z | Zero | Z = 1 | | 1110 | NZ | Not zero | Z = 0 | | 1101 | PL | Plus | S = 0 | | 0101 | MI | Minus | S = 1 | | 0100 | OV | Overflow | V = 1 | | 1100 | NOV | No overflow | V = 0 | | 0110 | EQ | Equal | Z = 1 | | 1110 | NE | Not equal | Z = 0 | | 1001 | GE | Greater than or equal | (S XOR V) = 0 | | 0001 | LT | Less than | (S XOR V) = 1 | | 1010 | GT | Greater than | [Z OR (S XOR V)] = 0 | | 0010 | LE | Less than or equal | [Z OR (S XOR V)] = 1 | | 1111 | UGE | Unsigned greater than or equal | C = 0 | | 0111 | ULT | Unsigned less than | C = 1 | | 1011 | UGT | Unsigned greater than | (C = 0 AND Z = 0) = 1 | | 0011 | ULE | Unsigned less than or equal | (C OR Z) = 1 | | 0000 | | Never true | - | 1038 D-11 Instruction Formats | OPC | CCF, DI, EI, IRET, NOP<br>RCF, RET, SCF | |---------|-----------------------------------------| | dst OPC | INC r | #### One-Byte Instructions Two-Byte Instructions Three-Byte Instructions 1039 0-12 \_\_\_\_\_ # Opcode Map | Lower | Nibble | (Hex) | |-------|--------|-------| |-------|--------|-------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | |--------------------|-------|------------------------------------|----------------------------------------------|------------------------|-----------------------------------------|------------------------------------------------|--------------------------------------------------|------------------------------------|-------------------------------------|----------------------------|---------------------|---------------------------|-------------------------|---------------------|-------------------------|------------|--------------| | | 0 | 6,5<br>DEC | 6,5<br>DEC<br>IR <sub>1</sub> | 6,5<br>ADD | 6,5<br>ADD<br>ri, lrz | 10,5<br>ADD<br>R2, R1 | 10, 5<br>ADD<br>IR <sub>2</sub> , R <sub>1</sub> | IO, 5<br>ADD<br>RLIM | 10, 5<br>ADD<br>IR1, IM | 6,5<br><b>LD</b><br>11, R2 | 6,5<br>LD<br>12, R1 | 12-10,5<br>DJNZ<br>c1, RA | 12/10,0<br>JR<br>cc, RA | 6.5<br>LD<br>11, IM | 12/10,0<br>JP<br>cc, DA | 6,5<br>INC | | | | 1 | 6,5<br>RLC<br>R <sub>1</sub> | 6,5<br>RLC<br>IR; | 6,5<br>ADC<br>11,12 | 6, 5<br>ADC<br>11, Ir2 | 10,5<br>ADC<br>R2, R1 | 10, 5<br>ADC<br>IR2, R1 | 10,5<br>ADC<br>R <sub>1</sub> ,1M | IO, S<br>ADC<br>IR 1, IM | | | | | | | | | | | 2 | 6,5<br>INC<br>R <sub>1</sub> | 6,5<br>INC<br>IR <sub>1</sub> | 6,5<br>SUB<br>11.12 | 6, 5<br>SUB<br>r1, lr2 | 10,5<br>SUB<br>R2,R1 | IO, 5<br>SUB<br>IRz, R1 | 10,5<br>SUB<br>R <sub>1</sub> ,IM | 10,5<br>SUB<br>IR 1, IM | | | | | | | | | | | 3 | 8,0<br>JP<br>IRR <sub>1</sub> | 6, 1<br>SRP<br>IM | 6,5<br>SBC<br>11,12 | 6,5<br>SBC<br>r1, lr2 | 10,5<br>SBC<br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>SBC<br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br>SBC<br>R <sub>1</sub> ,1M | 10,5<br>SBC<br>IR <sub>1</sub> , IM | | | | | | | | | | | 4 | 8,5<br>DA<br>Ri | 8,5<br>DA<br>IR <sub>1</sub> | 6,5<br>OR<br>11,12 | 6,5<br>OR<br>11,112 | 10, 5<br>OR<br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br>OR<br>IR 2, R 1 | IO, 5<br>OR<br>R <sub>1</sub> , IM | IO, 5<br>OR<br>IR I, IM | | | | | | | | | | | 5 | POP<br>R <sub>1</sub> | POP | 6,5<br>AND<br>r1, r2 | 6,5<br>AND<br>r1, lr2 | 10,5<br>AND<br>R <sub>2</sub> , R <sub>1</sub> | 10,5<br>AND<br>IR <sub>2</sub> , R <sub>1</sub> | AND<br>R1, IM | IO, S<br>AND<br>IR I, IM | | | | | | | | | | (Rex) | • | 6,5<br>COM<br>R <sub>1</sub> | 6,5<br>COM<br>IR1 | 6,5<br>TCM<br>11,12 | 6, 5<br>TCM<br>r1, fr2 | 10,5<br>TCM<br>R <sub>2</sub> , R <sub>1</sub> | 10,5<br>TCM<br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br>TCM<br>Ri,IM | 10,5<br>TCM<br>IR1, IM | | | | | | | | | | Upper Nibble (Hex) | 7 | 10/12, 1<br>PUSH<br>R <sub>2</sub> | 12/14, 1<br>PUSH<br>IR <sub>2</sub><br>10, 5 | 6,5<br>TM<br>#1,12 | 6,5<br>TM<br>ri, Ira<br>18,0 | 10,5<br>TM<br>R <sub>2</sub> , R <sub>1</sub> | 10,5<br>TM<br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br>TM<br>R <sub>1</sub> , 1M | 10,5<br>TM<br>(R <sub>1</sub> , IM | | | | | | | | | | Upper | 8 | DECW<br>RR1 | DECW<br>IR <sub>1</sub> | 12,0<br>LDE<br>21,122 | LDEI<br>Ira, frea<br>18,0 | | | | | | | | | | | | 6, 1<br>DI | | | 9 | RL<br>R <sub>1</sub> | RL<br>IR: | LDE<br>ra, leri<br>6.5 | LDEI<br>lr2, lrr1<br>6.5 | 10.5 | 10.5 | 10.5 | 10,5 | | | | | | | | 6, 1<br>ÈI | | | A | INCW<br>RR1 | INCW<br>IR <sub>1</sub> | 6,5<br>CP<br>#1, #2 | CP<br>r1. lr2 | CP<br>R <sub>2</sub> , R <sub>1</sub> | CP<br>IR <sub>2</sub> , R <sub>1</sub> | CP<br>R <sub>1</sub> , IM | CP<br>IR <sub>1</sub> , IM | | | - | - | | | | 14,0<br>RET | | | 3 | CLR<br>R <sub>1</sub><br>6,5 | CLR<br>IR <sub>1</sub> | XOR<br>11,12 | XOR<br>r <sub>1</sub> , Ir <sub>2</sub> | XOR<br>R <sub>2</sub> , R <sub>1</sub> | XOR<br>IR <sub>2</sub> , R <sub>1</sub> | XOR<br>MI,IM | XOR<br>IR <sub>1</sub> , IM | | | | | | | | I6.0<br>IRET | | | С | RRC<br>Rt | RRC<br>IR1 | LDC<br>rt, lrt2 | LDCI<br>Ir1, Irr2 | 20.0 | | 20.0 | LD<br>r1, x, R2 | | | | | | | | 6,5<br>RCF | | | Ď | SRA<br>Rı<br>6,5 | SRA<br>IR <sub>1</sub><br>6,5 | LDC<br>12, ltrs | LDCI<br>Ira, Irri<br>6,5 | CALL*<br>IRR1 | 10.5 | CALL<br>DA<br>10.5 | LD<br>12, x, R1 | | | | | | | | 6,5<br>SCF | | | E | RR<br>R <sub>1</sub><br>6,7 | RR<br>IR <sub>1</sub> | | LD<br>11,112 | LD<br>R <sub>2</sub> , R <sub>1</sub> | LD<br>IR <sub>2</sub> , R <sub>1</sub> | LD<br>R <sub>1</sub> , IM | LD<br>IR <sub>1</sub> , IM | | | | | | | | 6,5<br>CCF | | | F | SWAP<br>R | SWAP<br>IR <sub>1</sub> | | LD<br>Ir1, r2 | | LD<br>R <sub>2</sub> , IR <sub>1</sub> | | | + | ₩. | | <u> </u> | <b>+</b> | ↓ | + | 6,0<br>NOP | | | s per | <u> </u> | | ~ | _ | | | | | | | 2 | | | <u> </u> | _ | | Opcode Nibble Execution Pipeline Cycles Cycles Upper Opcode A Cycles Upper Opcode A Second Operand Operand R = 8-Bit Address r = 4-Bit Address R: or r: = Det Address r ≈ 4-Bit Address R; or r; ≈ Dst Address R; or r; ≈ Src Address Opcode, First Operand, Second Operan 1040 n-13 <sup>\*2-</sup>byte instruction; fetch cycle appears as a 3-byte instruction. # Instruction Summary | Instruction and Operation ADC dst,src | Addr Mo | de Opcode | Flags Affected | Instruction | Addr | Mode | Opcode | Flags Affected | |-------------------------------------------------------|------------------|-------------------|----------------|------------------------------------------------------------------------------------|-------------------|---------------------|----------------------|----------------| | | dst si | C (Hex) | CZSVDH | and Operation | dat | src | Byte<br>(Hex) | CZSVDH | | ADC dst,src<br>dst - dst + src + C | (Note 1 | ) 10 | * * * * 0 * | LD dst,src<br>dst - src | r | IM<br>R | rC<br>r8 | | | ADD dst, src<br>dst - dst + src | (Note 1 | ) 0□ | * * * * 0 * | | R<br>r | r<br>X | r9<br>r = 0-F<br>C7 | | | AND dst,src<br>dst - dst AND src | (Note 1 | ) 5□ | - * * 0 | | X<br>r<br>Ir | r<br>Ir<br>r | D7<br>E3<br>F3 | | | CALL dst<br>SP - SP - 2<br>@SP - PC; PC - c | DA<br>IRR<br>Ist | D6<br>D4 | | | R<br>R<br>R<br>IR | R<br>IR<br>IM<br>IM | E4<br>E5<br>E6<br>E7 | | | CCF<br>C - NOT C | | EF | * | | IR | R | F5 | | | CLR dst<br>dst - 0 | R<br>IR | B0<br>B1 | | LDC dst,src<br>dst - src | r<br>Irr | Irr<br>r | C2<br>D2 | | | COM dst<br>dst - NOT dst | R<br>IR | 60<br>61 | - * * 0 | LDCI dst, src<br>$dst \leftarrow src$<br>$r \leftarrow r + 1$ ; $rr \leftarrow rr$ | Ir<br>Irr<br>+ 1 | Irr<br>Ir | C3<br>D3 | | | CP dst.src<br>dst - src | (Note 1 | ) A 🗆 | * * * * | LDE dst,src<br>dst - src | r<br>Irr | Irr<br>r | 82<br>92 | | | DA dst<br>dst - DA dst | R<br>IR | 40<br>41 | * * * X | LDEI dst, src<br>dst - src | Ir<br>Irr | Irr<br>Ir | 83<br>93 | | | DEC dst<br>dst - dst - 1 | R<br>IR | 00<br>01 | - * * * | r - r + 1; rr - rr | | | FF | | | DECW dst<br>dst dst - 1 | RR<br>IR | 80<br>81 | - * * * | NOP OR dst,src dst - dst OR src | (No | te l) | 4□ | - * * 0 | | DI<br>IMR (7) — 0 | | 8F | | POP dst<br>dst @SP | R<br>IR | | 50<br>51 | | | <b>DJNZ</b> r,dst<br>r ← r - 1<br>if r ≠ 0 | RA | rĀ<br>r=0-F | | SP - SP + 1 PUSH src | | R | 70 | | | PC - PC + dst<br>Range: +127, -128 | | | | SP - SP - 1; @ SP | - src | IR | 71'<br>CF | 0 | | EI<br>IMR (7) 1 | | 9F | | C - 0 <b>RET</b> PC - @ SP; SP - 5 | SD + 2 | | AF | | | INC dst<br>dst - dst + 1 | r<br>Ř | rE<br>r=0-F<br>20 | - * * * | RL det | P R IR | | 90<br>91 | * * * * ¬ – | | INCW dsf | IR<br>RR | 21<br>A0 | - * * * | RLC dst | ⊋ R<br>IR | | 10<br>11 | * * * * | | dst - dst + 1<br>IRET | IR | A1<br>BF | * * * * * * | RR dst [[[ | ף R<br>IR | | E0<br>E1 | * * * * | | FLAGS - @SP; SP<br>PC - @SP; SP - S | | | | RRC dst | P R | | C0<br>C1 | * * * * | | JP cc,dst<br>if cc is true<br>PC ← dst | DA<br>IRR | cD<br>c=0-F<br>30 | | SBC dst, src<br>dst - dst - src - C | (Not | e l) | 3□ | * * * * 1 * | | JR cc,dst | RA | сВ | | SCF<br>C - 1 | | | DF | 1 | | if cc is true,<br>PC ← PC + dst<br>Range: + 127, -128 | | c=0-F | | SRA dst | ₽ R<br>IR | | D0<br>D1 | * * * 0 | # Instruction Summary (Continued) | Instruction | Addr I | Mode | Opcode | Flags Affected | | | | | | | | |-----------------------------------|-----------|------|---------------|----------------|---|---|---|---|---|--|--| | and Operation | dst | BIC | Byte<br>(Hex) | С | Z | S | V | D | H | | | | SRP src<br>RP - src | | Im | 31 | - | - | - | - | - | - | | | | SUB dst,src<br>dst - dst - src | (Note | 1) | 2□ | * | * | ٠ | * | l | • | | | | SWAP dst | ∃ R<br>IR | | FO<br>F1 | X | * | • | X | - | - | | | | TCM dst, src<br>(NOT dst) AND src | (Note | 1) | 6□ | - | * | • | 0 | - | - | | | | TM dst,src<br>dst AND src | (Note | · I) | 7[] | - | ٠ | ٠ | 0 | - | - | | | | XOR dst,src<br>dst - dst XOR src | (Note | 1) | В□ | - | * | ٠ | 0 | - | - | | | #### Note 1 These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a L. in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, to determine the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13. Ir (source) is 13. | Addr Mode | | Lower | | |-----------|-----|---------------|--| | dst | src | Opcode Nibble | | | <br>r | г | <u> 2</u> | | | r | l r | 3 | | | R | R | <u> </u> | | | R | IR | <u>5</u> | | | R | IM | <u>.</u> 6. | | | İR | IM | <u>I</u> | | #### Registers #### R248 P1M Port 1 Mode Register UPC register address (Hex): F8 #### R246 P2M Port 2 Mode Register UPC register address (Hex): F6 #### R247 P3M Port 3 Mode Register UPC register address (Hex): F7 Figure 12. Port Mode Registers 1042 E-01 #### Registers (Continued) #### R251 IMR Interrupt Mask Register UPC register address (Hex): FB #### R250 IRQ Interrupt Request Register UPC register address (Hex): FA #### R249 IPR ### Interrupt Priority Register UPC register address (Hex): F9 (Write Only) Figure 13. Interrupt Control Registers #### R254 MIC # Master CPU Interrupt Control Register UPC register address (Hex): FE 0, 0, 0, 0, 0, 0, 0, 0, #### R240 MIV # Master CPU Interrupt Vector Register UPC register address (Hex): F0 \[ \begin{align\*} \be Figure 14. Master CPU Interrupt Registers 118 1043 E-02 Registers (Continued) R252 FLAGS Flag Register UPC register address (Hex): FC D, USER FLAG F1 USER FLAG F2 HALF CARRY FLAG OVERFLOW FLAG SIGN FLAG ZERO FLAG CARRY FLAG CARRY FLAG R253 RP Register Pointer UPC register address (Hex): FD > R255 SP Stack Pointer UPC register address (Hex): FF Figure 15. UPC Control Registers R0 DTC Data Transfer Control Register UPC register address (Hex): 00 R4 LC Limit Count Register UPC register address (Hex): 04 Figure 16. Master CPU-UPC Data Transfer Registers 1044 E-03 Registers (Continued) # R241 TMR Timer Mode Register UPC register address (Hex): F1 R243 PRE1 Prescaler 1 Register UPC register address (Hex): F3 R242 T1 Counter/Timer 1 Register UPC register address (Hex): F2 R244 T0 Counter/Timer 0 Register UPC register address (Hex): F4 R245 PRE0 Prescaler 0 Register UPC register address (Hex): F5 Figure 17. UPC Counter/Timer Registers 1045 E-04 | Big./Bi | | - <b>-</b> | | | 200 | | <u> 1</u> | |---------|-----|------------|----------|----|-------|----|-----------| | P | | | F . | 14 | 1 | | | | | L | L | | | 44.0 | | 7.1 | | A | . 1 | <b>₽</b> . | <b>V</b> | | 90 | | 141 | | 1 | 3 | 1 | 4-1 | | 7-0-5 | | 10 | | 異 | * . | • • | 200 | | | | 150 | | | 3 | | 1412 | | | 41 | | | Registers ( | (Continued) | |-------------|-------------| |-------------|-------------| | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | Dı | D <sub>0</sub> | Comments | |----------------|-----------------|------------------------------------|---------------------------------------|--------------------------|-------|----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Х | Х | Х | X | 0 | 0 | 0 | 0 | Disable data transfer<br>from master CPU | | | | | Not De | fined | | | | | | | | | Not De | fined | | | | | | | | | Not De | fined | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Stops T0 and T1 | | | | | Not De | fined | | | | | | Х | Х | Х | Х | Х | Х | 0 | 0 | Single-Pass mode | | | | 1 | Not De | fined | | | | | | Х | Х | Х | Х | х | Х | 0 | 0 | Single-Pass mode<br>External clock source | | 1 | 1 | 1 | 1 | 1 | 1 | l | 1 | Port 2 lines defined as inputs | | 0 | 0 | 0 | 0 | X | 1 | 0 | 0 | Port 1, 2 open drain;<br>P3 <sub>5</sub> = INT; P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>2</sub><br>P3 <sub>3</sub> defined as input; P3 <sub>4</sub> ,<br>P3 <sub>6</sub> , P3 <sub>7</sub> defined as output | | 1 | l | I | 1 | ŀ | 1 | ì | 1 | Port 1 lines defined as inputs | | | | 1 | Not De | ined | | | | | | X | Х | 0 | 0 | 0 | 0 | 0 | 0 | Reset Interrupt Request | | 0 | Х | X | X | Х | Х | X | Х | Interrupts disabled | | | | 1 | Not Del | ined | | | | | | | | 1 | Not Def | ined | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Master CPU interrupt dis-<br>abled; wait enable when<br>write; lower chain enabled | | | | 1 | Not Def | ined | | | | | | | x x x 1 0 x x 0 | X X 0 0 X X 1 1 0 0 1 1 X X | X X X X X X X X X X X X X X X X X X X | X X X X Not De | X | X | X | X | NOTE: X means not defined. Table 4. Control Register Reset Conditions 1046 ## Absolute Maximum Rating Voltages on all pins (except $V_{BB})$ with respect to GND . . . . . . . -0.5 V to $\,+7.0\,V$ Operating Ambient Temperature......0°C to +70°C Storage Temperature.....-65°C to +150°C Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Standard Test Conditions** The characteristics below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the reference pin. Ståndard conditions are as follows: $$\blacksquare$$ $V_{SS} = GND = 0$ $V$ $$\blacksquare \ 0^{\circ}\text{C} \leq T_{\text{A}} \leq +70^{\circ}\text{C}$$ Figure 18. Test Load 1 Figure 19. Test Load 2 #### DC Characteristics | Symbo | ol Parameter | Min | Max | Unit | Condition | Notes | |-----------------|--------------------------------|------|-----------------|------|----------------------------------------|-------| | V <sub>CH</sub> | Clock Input High Voltage | 2.4 | V <sub>CC</sub> | v | | | | $V_{CL}$ | Clock Input Low Voltage | -0,3 | 8.0 | V | | | | $V_{IH}$ | Input High Voltage | 2.0 | $v_{cc}$ | V | | | | VIL | Input Low Voltage | -0.3 | 8.0 | ٧ | | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | $I_{OH} = -250 \mu\text{A}$ | 1 | | VOL | Output Low Voltage | | 0,4 | v | $I_{OL} = +2.0 \text{ mÅ}$ | 1 | | I <sub>IL</sub> | Input Leakage | -10 | 10 | μĀ | $0 \le V_{IN} \le +5.25 \text{ V}$ | | | I <sub>OL</sub> | Output Leakage | -10 | 10 | μΑ | $0 \le V_{\rm IN} \le +5.25 \text{ V}$ | | | Icc | V <sub>CC</sub> Supply Current | | 180 | mĀ | | | 1. For Ao-A11 and Do-D7, MDS, SYNC, MAS, and MR/W/IACK on the 64-pin versions. IOH = 100 µA and IOL = 1.0 mA. 1047 E-06 # Master CPU Interface Timing | Numbe | r Symbol | Parameter | Min (ns) | Max (ns) | Notes* | |-------|-------------------------|-------------------------------------------------|---------------|----------|--------| | 1 | TrC | Clock Rise Time | | 20 | | | 2 | TwCh | Clock High Width | 105 | 1855 | | | 3 | TíC | Clock Fall Time | - | 20 | | | 4 | TwCl | Clock Low Width | 105 | 1855 | | | 5 | TpC | Clock Period | 250 | 2000 | | | 6 | −TsĀ/D(WR) <del>-</del> | - Ā/D to WR I Setup Time | | | | | 7 | TsA/D(RD) | A/D to RD Setup Time | 80 | | | | 8 | ThA/D(WR) | $\overline{A}/D$ to $\overline{WR}$ † Hold Time | 30 | | | | 9 | ThA/D(RD) | $\overline{A}/D$ to $\overline{RD}$ † Hold Time | 30 | | | | 10 | TsCSf(WR) | CS I toWR I SetupTime | 0 | | | | 11 | TsCSf(RD) | − CS I to RD I Setup Time | | | | | 12 | ŤsCSr(WR) | CS I to WR I Setup Time | 60 | | | | 13 | TsCSr(RD) | CS 1 to RD I Setup Time | 60 | | | | 14. | ThCS(WŔ) | CS to WR Hold Time | 0 | • | | | 15 | ThCS(RD) | CS to RD Hold Time | 0 | | | | 16- | – TsDI(WR) ––– | – Data in to WR Setup Time – | 0 <del></del> | | | | 17 | Tw(WR) | WR Low Width | 390 | | | | 18 | Tw(RD) | RD Low Width | 390 | | | | 19 | ThWR(DI) | Data in to WR 1 Hold Time | 0 | | | | 20 | TdRD(DI) | Data Valid from RD Delay | | | 1 | | 21 | - ThRD(DI) | - Data Valid to RD † Hold Time | | | | | 22 | $TdRD(DI_Z)$ | Data Bus Float Delay from $\overline{RD}$ † | | 70 | | | 23 | $TdRD(DB_A)$ | RD I to Read Data Active Delay | 0 | | | | 24 | TdWR(W) | WR I to WAIT Delay | | 150 | | | 25 | TdRD(W) | RD I to WAIT I Delay | | 150 | | | 26 | TdDl(W) | Data Valid to $\overline{\text{WAIT}}$ 1 Delay | 0 | | | 1048 E-07 NOTES 1. This parameter is dependent on the state of the UPC at the time of master CPU access. 3. The timing characteristics given reference 2.0 V as High and 0.8 V as Low. All output ac parameters use test load 1. Timings are preliminary and subject to change. # Interrupt Acknowledge Transactions | Numbe | r Symbol | Parameter | Min (ns) | Max (ns) | Notes* | |-------|--------------------------|------------------------------|-----------------|----------|--------| | 27 | TsACK(RD) | INTACK I to RD I Setup Time | 90 | | 2 | | 28 | TdRD(DI) | RD ↓ to Vector Valid Delay | | 255 | | | 29 | ThRD(ACK) | RD t to INTACK t Hold Time | 0 | | | | 30 | ThIEI(RD) | IEI to RD Hold Time | 100 | | | | 31 — | -TwRDI | - RD (Acknowledge) Low Width | 255 <del></del> | | | | 32 | TdIEI(IEO) | IEI to IEO Delay | | 120 | | | 33 | TsIEI(RD) | IEI to RD Setup Time | 150 | | | | 34 | TdACK <sub>f</sub> (IEO) | INTACK to IEO Delay | | 250 | | | 35 | TdACK <sub>r</sub> (IEO) | INTACK 1 to IEO 1 Delay | | 250 | | - NOTES: 2. In case where daisy chain is not used. 3. The timing characteristics given reference 2.0 V as High and 0.8 V as Low. - All output ac parameters use test load 1. Timings are preliminary and subject to change # Master CPU Interface Timing 1049 E-08 #### Interrupt Acknowledge Timig # Handshake Timing | Numbe | or Symbol | Parameter | Min (ns) | Max (ns) | Notes* | |-------|-----------|--------------------------------------------|----------|----------|------------| | 1 | TsDI(DA) | Data In Setup Time | 0 | | | | 2 | ThDA(DI) | Data In Hold Time | 230 | | | | 3 | TwDA | Data Available Width | 175 | | 1,2 | | 4 | TdDAL(RY) | Data Available Low to Ready<br>Delay Time | 20<br>0 | 175 | 1,2<br>2,3 | | 5 | TdDAH(RY) | Data Available High to Ready<br>Delay Time | 0 | 150 | 1,2<br>2,3 | | 6 | TdDO(DA) | Data Out to Data Available<br>Delay Time | 50 | | 2 | | 7 | TdRY(DA) | Ready to Data Available Delay Time | 0 | 205 | 2 | Input Handshake. Test Load 1. ### **Reset Timing** | Numb | er Symbol | Parameter | Min (ns) | Max (ns) | Notes* | |------|-----------|-------------------------------------------------------------------------|----------|----------|--------| | 1 | TdRDQ(WR) | Delay from RD 1 to WR I for No Reset | 40 | | | | 2 | TdWRQ(RD) | Delay from $\overline{WR}$ 1 to $\overline{RD}$ 1 for No Reset | 50 | | | | 3 | Twres | Minimum Width of $\overline{WR}$ and $\overline{RD}$ both Low for Reset | 250 | | 4 | Internal reset signal is ½ to 2 clock delays from external reset condition. 1050 E-09 Output Handshake. Timings are preliminary and subject to change. <sup>\*</sup>Timings are preliminary and subject to change. **RAM Version Program Memory Timing** | Number | Symbol | Parameter | Min (ns) | Max (ns) | Notes* | |--------|-----------------|--------------------------------------------------------------|----------|--------------|--------| | 1 | TwMAS | Memory Address Strobe Width | 60 | <del>-</del> | 5 | | 2 | TdA(MAS) | Address Valid to Memory Address Strobe Delay | 30 | | 5 | | 3 | TdMR/W<br>(MAS) | Memory Read/Write to Memory Address Strobe 1<br>Delay | 30 | | 5 | | 4 | TdMDS(A) | Memory Data Strobe 1 to Address Change Delay | 60 | | | | 5 | TdMDS<br>(MR/W) | Memory Data Strobe 1 to Memory Read/Write Not<br>Valid Delay | 80 | | | | 6 | Tw(MDS) | Memory Data Strobe Width (Write Case) | 160 | | 6 | | 7 | TdD0(MDS) | Data Out Valid to Memory Data Strobe Delay | 30 | | 5 | | 8 | TdMDS(D0) | Memory Data Strobe 1 to Data Out Change Delay | 30 | | 5 | | 9 | Tw(MDS) | Memory Data Strobe Width (Read Case) | 230 | | 6 | | 10 | TdMDS(DI) | Memory Data Strobe to Data In Valid Delay | | 160 | 7. | | 11 | TdMAS(DI) | Memory Address Strobe I to Data In Valid Delay | | 280 | 7 | | 12 | ThMDS(DI) | Memory Data Strobe 1 to Data In Hold Time | 0 | | | | 13 | TwSY | Instruction Sync Out Width | 160 | | | | 14 | TdSY(MDS) | Instruction Sync Out to Memory Data Strobe Delay | 200 | | | | 15 | TwI | Interrupt Request via Port 3 Input Width | 100 | | | #### NOTES: NOTES: 5. Delay times are specified for an input clock frequency of 4 MHz. When operating at a lower frequency, the increase in input clock period must be added to the specified delay fime. 6. Data strobe width is specified for an input clock frequency of 4 MHz. When operating at a lower frequency, the increase in three input clock periods must be added to the specified width. Data strobe width varies according to the instruction being executed. - Address strobe and data strobe to data in valid delay times represent memory system access times and are given for a 4 MHz input frequency. All timing references assume 2.0 V for a logic "1" and 0.8 V for a logic "0." - 9. All output ac parameters use test load 2. \*Timings are preliminary and subject to change. # Handshake Timing 1051 E-10 # Handshake Timing (Continued) # Reset Timing ### RAM Version Program Memory Timing 1052 E-11 # Ordering Information | Type | Package | Temp | Clock | Description | |----------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|-------|------------------------------------------| | Z8590 B1<br>B6<br>D1<br>D2<br>D6 | Plastic 40 pin<br>Plastic 40 pin<br>Ceramic 40 pin<br>Ceramic 40 pin<br>Ceramic 40 pin | 0/+70°C<br>-40/+85°C<br>0/+70°C<br>-55/+125°C<br>-40/+85°C | 4MHz | Z8590 Universal Peripheral<br>Controller | | Z8590A B1<br>B6<br>D1<br>D6 | Plastic 40 pin<br>Plastic 40 pin<br>Ceramic 40 pin<br>Ceramic 40 pin | 0/+70°C<br>-40/+85°C<br>0/+70°C<br>-40/+85°C | 6MHz' | | | Z8591 Q1 | QUIP 64 | 0/+70°C <b>}</b> | 4MHz | External ROM | | Z8591A Q1 | QUIP 64 | | 6MHz | UPC | | Z8592 Q1 | QUIP 64 | 0/+70°C | 4MHz | External RAM | | Z8592A Q1 | Quip 64 | 0/+70°C | 6MHz | UPC | | Z8593 R1 | PDP | 0/+70°C } | 4MHz | Piggyback EPROM | | Z8593A R1 | PDP | | 6MHz | UPC | | Z8594 RI | PDP | 0/+70°C } | 4MHz | Piggyback EPROM | | Z8594A RI | PDP | | 6MHz | UPC | 1053 E-12 Packages Plastic Ceramic Quip 64 PDP 1054 E-13