PRELIMINARY CUSTOMER PROCUREMENT SPECIFICATION ## **Z86116** # CMOS Z8® PN MODULATOR WIRELESS CONTROLLER #### **FEATURES** | | ROM | RAM* | SPEED | |-------|----------|----------|-------| | Part | (Kbytes) | (Kbytes) | (MHz) | | Z8611 | 6 1 | 124 | 12 | - \* General-Purpose - 18-Pin DIP and SOIC Packages - 3.0- to 5.5-Volt Operating Range - Low-Power Consumption - 0° to +70°C Temperature Range - Expanded Register File (ERF) - On-Chip PN Modulator for Spread Spectrum Communications - 12 Input/Output Lines (One with Comparator Input) - Vectored, Prioritized Interrupts With Programmable Polarity - Analog Comparator - Two Programmable 8-Bit Counter/Timers Each with Two 6-Bit Programmable Prescalers - Watch-Dog Timer (WDT)/Power-On Reset (POR) - On-Chip Oscillator that Accepts a RC, or External Clock Drive - Low-Voltage Protection / Low-EMI Option #### **GENERAL DESCRIPTION** The Z86116 Wireless Controller is a member of the Z8\* single-chip microcontroller family based on Zilog's 8-bit microcontroller core. The Z86116 is designed with specific features for wireless spread spectrum applications using direct sequence pseudo-noise (PN) modulation. Three address spaces, the Program Memory, Register File, and Expanded Register File (ERF), support a wide range of memory configurations. Through the ERF, the designer has access to three additional control registers that provide extra peripheral devices, I/O ports, and register addresses. For applications demanding powerful I/O capabilities, the Z86116's dedicated input and output lines are grouped into two ports, and are configurable under software control to provide timing, status signals, or parallel I/O. #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g., B/W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>cc</sub> | V <sub>DD</sub> | | Ground | GND | V <sub>ss</sub> | CP95WRL0501 (8/95) . 9984043 0035568 237 📼 #### **FUNCTIONAL DESCRIPTION** **Functional Block Diagram** ## FUNCTIONAL DESCRIPTION (Continued) 18-Pin DIP/SOIC Pin Identification | No | Symbol | Function | Direction | |--------------------|-----------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------| | 1-4<br>5<br>6<br>7 | P24-27<br>V <sub>cc</sub><br>RC2<br>RC1 | Port 2, Pins 4, 5, 6, 7<br>Power Supply<br>RC Oscillator Clock<br>RC Oscillator Clock | In/Output<br>Input<br>Output<br>Input | | 10 TM BASE | | Port 3, Pins 1, 3<br>Time Base Clock | Fixed Input<br>Input | | 11<br>12-13<br>14 | GND<br>P35-36<br>GND | Ground Port 3, Pins 5, 6 Ground | Fixed Output | | 15-18 | P20-23 | Port 2, Pins 0, 1, 2, 3 | In/Output | 18-Pin DIP/SOIC Pin Configuration #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | Min | Max | Units | |---------------------|-------------------|------|------|-------| | V <sub>CC</sub> | Supply Voltage* | -0.3 | +7.0 | | | ${\sf T}_{\sf STG}$ | Storage Temp | -65 | +150 | С | | TA | Oper Ambient Temp | † | | С | #### Notes: - \* Voltage on all pins with respect to GND. - † See Ordering Information Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended period may affect device reliability. #### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to ground. Positive current flows into the referenced pin (Test Load Configuration). **Test Load Configuration** ## DC ELECTRICAL CHARACTERISTICS | Sym | Parameter | V <sub>cc</sub> | T <sub>A</sub> = 0°C<br>Min | to +70°C<br>Max | Typical<br>@ 25°C | Units | Conditions | Notes | |------------------|------------------------------------|-----------------|-----------------------------|---------------------------------------------|-------------------|-------|---------------------------------------|--------| | | Max Input Voltage | 3.0V | | 12 | | V | l <sub>N</sub> ≤ 250 μA | | | | , , | 5.5V | | 12 | | ٧ | l <sub>iN</sub> ≤ 250 μA | | | V <sub>CH</sub> | Clock Input High<br>Voltage | 3.0V | 0.9 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 2.4 | ٧ | Driven by External Clock Gen | erator | | | J | 5.5V | $0.9\mathrm{V}_\mathrm{cc}$ | V <sub>cc</sub> +0.3 | 3.9 | ٧ | Driven by External Clock Gen | erator | | V <sub>CL</sub> | Clock Input Low<br>Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.6 | V | Driven by External Clock Gen | erator | | | J | 5.5V | $V_{SS} - 0.3$ | $0.2\mathrm{V}_\mathrm{cc}$ | 2.7 | ٧ | Driven by External Clock Gen | erator | | V <sub>IH</sub> | Input High Voltage | 3.0V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.8 | ٧ | · · · · · · · · · · · · · · · · · · · | | | | | 5.5V | $0.7 V_{cc}^{cc}$ | $V_{cc}^{cc}$ +0.3 | 2.8 | ٧ | | | | V <sub>IL</sub> | Input Low Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.0 | ٧ | | | | | | 5.5V | $V_{ss} -0.3 V_{ss} -0.3$ | $0.2\mathrm{V}_{\mathrm{cc}}^{\mathrm{cc}}$ | 1.5 | ٧ | | | | V <sub>oH</sub> | Output High Voltage | 3.0V | V <sub>cc</sub> -0.4 | 7-00-2 | 3.1 | ٧ | I <sub>OH</sub> = -2.0 mA | , , | | | | 5.5V | $V_{cc}^{cc}$ –0.4 | | 4.8 | ٧ | $I_{OH}^{GH} = -2.0 \text{ mA}$ | | | V <sub>OL1</sub> | Output Low Voltage | 3.0V | | 0.8 | 0.2 | ٧ | I <sub>oL</sub> = +4.0 mA | | | | | 5.5V | | 0.4 | 0.1 | ٧ | $I_{0L}^{0L} = +4.0 \text{ mA}$ | | | V <sub>OL2</sub> | Output Low Voltage | 3.0V | | 1.0 | 0.4 | ٧ | I <sub>oL</sub> = 6 mA, 3 Pin Max | | | | | 5.5V | | 1.0 | 0.5 | V | $I_{oL}^{sc}$ = +12 mA, 3 Pin Max | | | VOFFSET | Comparator Input | 3.0V | | 25 | 10 | mV | | | | | Offset Voltage | 5.5V | | 25 | 10 | mV | | | | IL | Input Leakage | 3.0V | -1.0 | 1.0 | | μA | V <sub>IN</sub> = OV, V <sub>CC</sub> | | | | (Input bias current of comparator) | 5.5V | -1.0 | 1.0 | | μA | $V_{IN} = OV, V_{CC}$ | | | OL | Output Leakage | 3.0V | -1.0 | 1.0 | | μA | V <sub>IN</sub> = OV, V <sub>CC</sub> | | | | - | 5.5V | -1.0 | 1.0 | | μA | $V_{IN} = OV, V_{CC}$ | | | СС | Supply Current | 3.0V | | 8.0 | 4.5 | mA | @ 12 MHz | [2,3] | | | | 5.5V | | 15 | 9.0 | mA | @ 12 <b>M</b> Hz | [2,3] | | | | 4.5V | | 15 | 10 | μΑ | 10 kHz; External RC | [2,5] | ## DC ELECTRICAL CHARACTERISTICS (Continued) | Sym | Parameter | $\mathbf{V}_{\mathrm{cc}}$ | T <sub>A</sub> = 0°C<br>Min | to +70°C<br>Max | Typical<br>@ 25°C | Units | Conditions | Notes | |------------------|---------------------------------------------------|----------------------------|-----------------------------|-----------------|-------------------|-------|-----------------------------------------------------------------------|------------| | I <sub>CC1</sub> | Standby Current<br>(HALT Mode) | 3.0V | | 4.5 | 2.0 | mA | HALT mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> @ 12 MHz | [2,3] | | | | 5.5V | | 7.0 | 4.0 | mA | HÄLT mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> @ 12 MHz | [2,3] | | | | 3.0V | | 2.0 | 1.0 | mA | Clock Divide-by-16<br>@ 12 MHz | [2 3] | | | | 5.5V | | 4.5 | 2.5 | mA | Clock Divide-by-16<br>@ 12 MHz | [2,3] | | I <sub>CC2</sub> | Standby Current<br>(STOP Mode) | 3.0V | •• | 10 | 1.0 | μА | STOP mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is not Running | [4] | | | | 5.5 <b>V</b> | | 10 | 3.0 | μA | STOP mode $V_{IN} = OV$ , $V_{CC}$ WDT is not Running | [4] | | | | 3.0V | | TBD | | μΑ | STOP mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is Running | [4] | | | | 5.5V | | TBD | 200 | μΑ | STOP mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is Running | [4] | | | | 5.5V | | 12 | 5 | μА | STOP Mode; TM BASE = 32.76<br>WDT is not Running | 8 KHz; [6] | | T <sub>POR</sub> | Power-On Reset | 3.0V | 7 | 24 | 13 | ms | | | | | | 5.5 <b>V</b> | 3 | 13 | 7 | ms | | | | V <sub>BO</sub> | V <sub>cc</sub> Low Voltage<br>Protection Voltage | | 1.50 | 2.65 | 2.1 | ٧ | 2 MHz max Ext. CLK Freq. | [1] | #### Notes - [1] V<sub>1v</sub> increases as the temperature decreases. - [2] All outputs unloaded, I/O pins floating, inputs at either rail, TM BASE clock input grounded. - [3] $C_{L1} = C_{L2} = 100 \text{ pF}.$ - [4] Same as note [2] except inputs at $V_{cc}$ . - [5] Low EMI oscillator selected; SCLK = RC/2 RC selected for WDT; 10 kHz RC Oscillator (corresponding to R $\approx$ 1.2 M $\Omega$ , C $\approx$ 68 pF). [6] Z8 in STOP mode; WDT off; TM BASE selected as Z8 system clock source Time base counter enabled; $V_{cc} = 5.5V.$ ## **AC ELECTRICAL CHARACTERISTICS** ## AC ELECTRICAL CHARACTERISTICS (Continued) | No | Sym | Parameter | V <sub>cc</sub><br>Note [3] | Min | Max | Units | Notes | |----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------|---------|-------|-----------------------| | 1 | ТрС | Input Clock Period | 3.3V | 83 | 100,000 | ns | [1] | | | | | 5.0V | 83 | 100,000 | ns | [1] | | 2 | TrC,TfC | Clock Input Rise | 3.3V | | 15 | ns | [1] | | | | and Fall Times | 5.0V | | 15 | ns | [1] | | 3 | TwC | Input Clock Width | 3.3V | 26 | | ns | [1] | | | | | 5.0V | 26 | | ns | [1] | | 4 | TwTinL | Timer Input Low Width | 3.3V | 100 | | ns | [1] | | | | · | 5.0V | 70 | | ns | [1] | | 5 | TwTinH | Timer Input High Width | 3.3V | ЗТрС | | · | [1] | | | | Province Control of the t | 5.0V | 3TpC | | | [1] | | 6 | TpTin | Timer Input Period | 3.3V | 8TpC | | | [1] | | | | | 5.0V | 8ТрС | | | [1] | | 7 | TrTin,<br>TtTin | Timer Input Rise<br>and Fall Timer | 3.3V | | 100 | ns | [1] | | | | | 5.0V | | 100 | ns | [1] | | 8 | TwlL | Int. Request Input<br>Low Time | 3.3V | 100 | | ns | [1,2] | | | | | 5.0V | 70 | | ns | [1,2] | | 9 | TwlH | Int. Request Input<br>High Time | 3.3V | 3ТрС | | | [1,2] | | | | 3 | 5.0V | ЗТрС | | | [1,2] | | 10 | Twsm | Stop-Mode Recovery<br>Width Spec | 3.3V | 12 | ****** | ns | | | | | • | 5.0V | 12 | | ns | | | 11 | Tost | Oscillator Startup Time | 3.3V | <del></del> | 5TpC | | Reg.[4] | | | | • | 5.0V | | 5TpC | ns | 3.1 | | | Twdt | Watch-Dog Timer<br>Refresh Time | 3.3V | 15 | · | | [5] | | | | | 5.0V | 5 | | ms | D0 = 0 [6, D1 = 0 [6] | | | • | | 3.3V | 30 | | ms | D0 = 1 [6] | | | | | 5.0V | 16 | | ms | D1 = 0 [6] | | | | | 3.3V | 60 | | ms | D0 = 0 [6] | | | | | 5.0V | 25 | | ms | D1 = 1 [6] | | | | | 3.3V | 250 | | ms | D0 = 1 [6] | | | | | 5.0 <b>V</b> | 120 | | ms | D1 = 1 [6] | [1] Timing Reference uses 0.9 $V_{cc}$ for a logic 1 and 0.1 $V_{cc}$ for a logic 0. [2] Interrupt request through Port 3 (P33-P31). [3] $5.0V \pm 0.5V$ , $3.3V \pm 0.3V$ . [4] SMR-D5 = 0. [5] Reg. WDTMR. [6] WDT Oscillator only. ### **Pre-Characterization Product:** The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or non-conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues. © 1995 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056 Internet: http://www.zilog.com