# BR93LC46 BR93LC46A BR93LC46F BR93LC46AF # 64 × 16 bit serial EEPROM The BR93LC46/F and BR93LC46A/AF are CMOS serial input/output-type memory circuits (EEPROMs) that can be programmed electrically. Each can store up to 1024 bits in 64 sixteen bit words. Each word can be accessed separately. Operational control is performed using five types of commands. The commands, addresses, and data are input through the DI pin under the control of the CS and SK pins. In a write operation, the internal status signal (Ready or Busy) can be output from the DO pin. The difference between the BR93LC46/F and the BR93LC46A/AF is the write enable and disable voltages. #### **Features** 62 - available in DIP8 and SOP8 packages - voltage supply 2.0 ~ 5.5 V (suitable for portable, battery powered equipment) - low current consumption - during operation: 3 mA at 5 V (max) - while standby: 5 μA at 5 V (max) - can be rewritten at least 100 000 times - data can be stored for 10 years without corruption - addresses can be incremented automatically during read operations - auto erase and auto complete functions can be used during write operations ## Dimensions (Units: mm) #### BR93LC46 and BR93LC46A (DIP8) #### BR93LC46F and BR93LC46AF (SOP8) - write inhibit instruction code allows: - write protection when V<sub>CC</sub> is low - write disable state at power up - write disable and write enable states can be set by software #### **Applications** - video cassette recorders - televisions - printers - car stereo radio cassette players - cordiess telephones - short wave radios - programmable DIP switches ROHM Standard & Memory ICs 7828999 0012193 905 | # **Block diagram** #### Pin connections #### BR93LC46 and BR93LC46A #### BR93LC46F and BR93LC46AF | Pin | Pin no. | | | |-----------------------|-------------------------|-----------------|--------------------------------------------------------------| | BR93LC46<br>BR93LC46A | BR93LC46F<br>BR93LC46AF | Pin<br>name | Description | | 1 | 3 | CS | Chip select input | | 2 | 4 | sĸ | Serial clock input | | 3 | 5 | DI | Serial data input, start bit, operating code, address | | 4 | 6 | DO | Serial data output, READY/BUSY internal state display output | | 5 | 7 | GND | Ground | | 6 | 8 | NC | Not used | | 7 | 1 | NC | Not used | | 8 | 2 | V <sub>CC</sub> | Power supply | | | | ı | | Standard & Memory ICs ROHM 63 **2** 7828999 0012194 841 **1** ## Input and output equivalent circuits ## Input circuits Figure 1 Figure 2 Figure 3 # **Output circuit** Figure 4 Note: Numbers in parentheses are for SOP packages. 64 ROHM Standard & Memory ICs 7828999 0012195 788 🖿 # Absolute maximum ratings $(T_a = 25^{\circ}C)$ | Parameter Supply voltage | | Symbol | Limits | Unit | Conditions | |--------------------------|---------------------------|------------------|--------------------------|----------------------------------------------------|------------------------------------------------------| | | | V <sub>CC</sub> | -0.3 ~ +6.0 | ٧ | | | Power | BR93LC46<br>BR93LC46A 500 | | mW | Reduce power by 5 mW/°C for each degree above 25°C | | | dissipation | BR93LC46F<br>BR93LC46AF | P <sub>d</sub> | 350 | HIVV | Reduce power by 3.5 mW/°C for each degree above 25°C | | Voltage per | pin | | $-0.3 \sim V_{CC} + 0.3$ | ٧ | | | Storage temperature | | T <sub>stg</sub> | -65 ~ +125 | °C | | | Operating to | emperature | T <sub>opr</sub> | -40 ~ +85 | °C | | # Recommended operating conditions ( $T_a = 25^{\circ}C$ ) | Par | rameter | Symbol | Min | Typical | Max | Unit | Conditions | |----------------|---------|-----------------|-----------|---------|-----------------|------|------------------------------------------------------------------------| | Supply voltage | WRITE | V <sub>cc</sub> | 2.7 (4.5) | | 5.5 | v | Supply voltage for BR93LC46A<br>and BR93LC46AF shown in<br>parentheses | | | READ | 7 | 2.0 | | 5.5 | V | | | Input voltag | ge | V <sub>IN</sub> | 0 | | ν <sub>cc</sub> | V | | # Electrical characteristics (unless otherwise noted, $T_a$ = -40 ~ +85°C, $V_{CC}$ = 5 V ±10%) | Parameter | Symbol | Min | Typical | Max | Unit | Conditions | Test figure | |-----------------------|------------------|-----------------------|---------|----------------------|------|--------------------------------------------------------------------------------|-------------| | Input voltage low | V <sub>IL</sub> | -0.3 | | 0.8 | ٧ | | | | Input voltage high | V <sub>IH</sub> | 2.0 | | V <sub>CC</sub> +0.3 | V | | | | Output voltage 1 low | V <sub>OL1</sub> | | | 0.4 | V | $I_{OL} = 2.1 \text{ mA}$ | 5 | | Output voltage 1 high | V <sub>OH1</sub> | 2.4 | | | ٧ | $I_{OH} = -0.4 \text{ mA}$ | 6 | | Output voltage 2 low | V <sub>OL2</sub> | | | 0.2 | V | $I_{OL} = 10 \mu A$ | 5 | | Output voltage 2 high | V <sub>OH2</sub> | V <sub>CC</sub> - 0.4 | · | | V | $I_{OH} = -10 \mu A$ | 6 | | Input leak current | ILI | -1 | | +1 | μА | $V_{IN} = 0 \ V \sim V_{CC}$ | 7 | | Output leak current | I <sub>LO</sub> | -1 | | +1 | μА | V <sub>OUT</sub> = 0 V ~ V <sub>CC</sub> , CS<br>= GND | 8 | | Operating current 1 | I <sub>CC1</sub> | | 1.5 | 3 | mA | V <sub>IN</sub> =V <sub>IH</sub> /V <sub>IL</sub> , DO=OPEN,<br>f=1 MHz, WRITE | 9 | | Operating current 2 | I <sub>CC2</sub> | | 0.7 | 1.5 | mA | V <sub>IN</sub> =V <sub>IH</sub> /V <sub>IL</sub> , DO=OPEN,<br>f=1 MHz, READ | 9 | | Standby current | I <sub>SB</sub> | | 1.0 | 5 | μА | CS = SK = DI = GND,<br>DO = OPEN | 10 | # **■** 7828999 0012196 614 **■** Standard & Memory ICs ROHM 65 # BR93LC46, BR93LC46F, BR93LC46A, BR93LC46AF EEPROM, 3-wire serial # Electrical characteristics (Unless otherwise noted, $T_a$ = -40 ~ +80°C, $V_{CC}$ = 3 V ±10%) | Parameter | Symbol | Min | Typical | Max | Unit | Conditions | Test figure | |---------------------|------------------|-----------------------|---------|-----------------------|------|-----------------------------------------------------------------|-------------| | Input voltage low | V <sub>IL</sub> | -0.3 | | 0.15×V <sub>CC</sub> | ٧ | | | | Input voltage high | V <sub>IH</sub> | $0.7 \times V_{CC}$ | | V <sub>CC</sub> + 0.3 | ٧ | | | | Output voltage low | V <sub>OL</sub> | | | 0.2 | ٧ | $I_{OL} = 10 \mu A$ | 5 | | Output voltage high | V <sub>OH</sub> | V <sub>CC</sub> - 0.4 | | | ٧ | $I_{OH} = -10 \mu\text{A}$ | 6 | | Input leak current | ILI | -1 | | +1 | μΑ | $V_{IN} = 0 V \sim V_{CC}$ | 7 | | Output leak current | lLO | -1 | | +1 | μΑ | V <sub>OUT</sub> = 0 V ~ V <sub>CC</sub> ,<br>CS = GND | 8 | | Operating current 1 | I <sub>CC1</sub> | | 0.5 | 2 | mA | $V_{IN} = V_{IH} / V_{IL}$ , DO = OPEN, f = 250 kHz, WRITE | 9 | | Operating current 2 | I <sub>CC2</sub> | | 0.2 | 1 | mA | $V_{IN} = V_{IH} / V_{IL}$ ,<br>DO = OPEN, f = 250 kHz,<br>READ | 9 | | Standby current | I <sub>SB</sub> | | 0.4 | 3 | μА | CS = SK = DI = GND,<br>DO = OPEN | 10 | # Electrical characteristics (Unless otherwise noted, $T_a$ = -40 ~ +85°C, $V_{CC}$ = 2.0 V) | Parameter | Symbol | Min | Typical | Max | Unit | Conditions | Test figure | |---------------------|------------------|-----------------------|---------|-----------------------|------|-----------------------------------------------------------------|-------------| | Input voltage low | V <sub>IL</sub> | -0.3 | | 0.15×V <sub>CC</sub> | ٧ | | | | Input voltage high | V <sub>IH</sub> | 0.7 ¥ V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | ٧ | | | | Output voltage low | V <sub>OL</sub> | | | 0.2 | V | $I_{OL} = 10 \mu A$ | 5 | | Output voltage high | V <sub>OH</sub> | V <sub>CC</sub> -0.4 | | | V | $I_{OH} = -10 \mu A$ | 6 | | Input leak current | ILI | -1 | | +1 | μА | V <sub>IN</sub> = 0 V ~ V <sub>CC</sub> | 7 | | Output leak current | ILO | -1 | | +1 | μΑ | $V_{OUT} = 0 V - V_{CC}$ , $CS = 0 V$ | 8 | | Operating current 2 | I <sub>CC2</sub> | | 0.2 | 1 | mA | $V_{IN} = V_{IH} / V_{IL}$ ,<br>DO = OPEN, f = 200 kHz,<br>READ | 9 | | Standby current | I <sub>SB</sub> | | 0.4 | 3 | μА | CS = SK = DI = 0 V,<br>DO = OPEN | 10 | ### **Test circuits** Figure 5 Output voltage low Figure 6 Output voltage high Figure 7 Input leak current Figure 8 Output leak current Figure 9 Operating current 7828999 DD12198 497 Standard & Memory ICs ROHM 67 ## BR93LC46, BR93LC46F, BR93LC46A, BR93LC46AF EEPROM, 3-wire serial ## **Circuit operation** ### **Command mode** Commands are not recognized or acted upon until the start bit is received. The start bit is taken as the first 1 that is received after the CS pin rises. Following is a list of commands that can be used to operate this IC. | Command | Start bit | Operating code | Address | Data | Notes | |-------------------------------|-----------|----------------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read (READ) | 1 | 10 | A5 ~ A0 | | After setting the read command and a continuous SK clock is input, the designated address is output. The upper address data is then output in sequence. (Auto increment function) | | Write enabled (WEN) | 1 | 00 | 11XXXX | | | | Write (WRITE) | 1 | 01 | A5 ~ A0 | D15 ~ D0 | When the write or write all | | Write all addresses<br>(WRAL) | 1 | 00 | 01XXXX | D15 ~ D0 | addresses command is executed, data is written into the selected memory cell. Any data in the cell is automatically erased. | | Write disabled (WDS) | 1 | 00 | 00XXXX | | | | Erase (ERASE) | 1 | 11 | A5 ~ A0 | | This modes are optional modes. | | Chip erase (ERAL) | 1 | 00 | 10XXXX | | Please contact ROHM for further information. | # Operating timing characteristics ( $T_a = 40 \sim 85$ °C, $V_{CC} = 5 \text{ V} \pm 10\%$ ) | Parameter | Symbol | Min | Typical | Max | Unit | |---------------------------------------|------------------|-----------------------------------------|---------|-----|------| | SK clock frequency | f <sub>SK</sub> | | | 1 | MHz | | SK time high | t <sub>SKH</sub> | 450 | | | ns | | SK time low | t <sub>SKL</sub> | 450 | | | ns | | CS time low | t <sub>CS</sub> | 450 | | | ns | | CS set up time | t <sub>CSS</sub> | 50 | | | ns | | DI set up time | t <sub>DIS</sub> | 100 | | | ns | | CS hold time | t <sub>CSH</sub> | 0 | | | ns | | DI hold time | t <sub>DIH</sub> | 100 | | | ns | | Data "1" output delay time | t <sub>PD1</sub> | | | 500 | ns | | Data "0" output delay time | t <sub>PD0</sub> | | | 500 | ns | | Time from CS to output confirmation | tsv | | | 500 | ns | | Time from CS to output high impedance | t <sub>DF</sub> | * * * * * * * * * * * * * * * * * * * * | | 100 | ns | | Write cycle time | t <sub>E/W</sub> | | | 10 | ms | 68 ROHM Standard & Memory ICs **7828999 0012199 323** # Operating timing characteristics at low voltage ( $T_a$ = -40 ~ +85°C, $V_{CC}$ = 3 V $\pm 10\%$ ) | Parameter | Symbol | Min | Typical | Max | Unit | |---------------------------------------|------------------|-----|---------|-----|------| | SK clock frequency | f <sub>SK</sub> | | | 250 | MHz | | SK time high | t <sub>SKH</sub> | 1 | | | μs | | SK time low | t <sub>SKL</sub> | 1 | | | μs | | CS time low | tcs | 1 | | | μs | | CS set up time | t <sub>CSS</sub> | 200 | | | ns | | DI set up time | t <sub>DIS</sub> | 400 | | , | ns | | CS hold time | t <sub>CSH</sub> | 0 | | | ns | | DI hold time | t <sub>DIH</sub> | 400 | | | ns | | Data "1" output delay time | t <sub>PD1</sub> | | | 2 | μs | | Data "0" output delay time | t <sub>PD0</sub> | | | 2 | μs | | Time from CS to output confirmation | t <sub>SV</sub> | | | 2 | μs | | Time from CS to output high impedance | t <sub>DF</sub> | | | 400 | ns | | Write cycle time | t <sub>E/W</sub> | | | 25 | ms | # Operating timing characteristics when reading at low voltage ( $T_a = -40 \sim +85^{\circ}C$ , $V_{CC} = 2.0 \text{ V}$ ) | Parameter | Symbol | Min | Typical | Max | Unit | |-------------------------------------|------------------|-----|---------|-----|------| | SK clock frequency | fsĸ | | | 200 | MHz | | SK time high | t <sub>SKH</sub> | 2 | | | μs | | SK time low | t <sub>SKL</sub> | 2 | | | μs | | CS time low | t <sub>CS</sub> | 2 | | | μs | | CS set up time | t <sub>CSS</sub> | 400 | | | ns | | DI set up time | t <sub>DIS</sub> | 800 | | | ns | | CS hold time | t <sub>CSH</sub> | 0 | | | ns | | DI hold time | t <sub>DIH</sub> | 800 | | | ns | | Data "1" output delay time | t <sub>PD1</sub> | | | 4 | μs | | Data "0" output delay time | t <sub>PD0</sub> | | | 4 | μs | | Time from CS to output confirmation | t <sub>DF</sub> | | | 800 | ns | Standard & Memory ICs ROHM 69 **7828999 0012200 975** Figure 11 Timing chart Data is acquired from DI in synchronization with the SK rise. During a READ operation, data is output from DO in synchronization with the SK rise. A STATUS VALID (READY or $\overline{BUSY}$ ) during a WRITE operation is valid from the time CS is HIGH until time $t_{CS}$ after CS falls after the input of a write command and before the output of the next command start bit. Also, CS must be in a High-Z state when DO is LOW. After the completion of each mode, make sure to set CS LOW (to reset the internal circuit) before changing modes. #### Read command # Figure 12 Read cycle timing (READ) When the read command is executed, the inputted address data (16 bit) is output serially. The data is synchronized with the SK rise during A0 acquisition and a "0" (dummy bit) is output first. All further data is output in synchronization with the SK pulse rises. **70** 7828999 0012201 801 **...** ROHM Standard & Memory ICs Start bit: (See \*1 in Figure 12.) When the first data "1" is input after the CS rise, this is taken to be the start bit. Also, the input of a "1" after many "0"s is taken to be a start bit. All operations start after the start bit is recognized. This is common to all commands described following. Address auto increment function: (See \*2 in Figure 12.) This IC has an address auto increment function that is valid only during read commands. This allows the upper address data to be read in sequence by using the continual input of the SK clock after the read command is initiated. Make sure to maintain CS HIGH when using auto increment. #### Write enabled command This IC is set to the write disabled state by the internal RESET circuit when the power is turned on. Therefore, before performing a write command, the write enable command must be executed. When this command is executed, it remains valid until a write disable command is issued or the power is cut. Read commands are possible when in the write enable or the write disable state. Figure 13 Write enabled timing cycle # Write command (see Figure 14) This command writes the inputted 16-bit data (D15 $\sim$ D0) to the designated address (A5 $\sim$ A0). The actual write begins after CS falls after the 25th clock pulse after the start bit input, and DO is in the acquire state. STATUS is not detected if CS = LOW after the time $t_{EW}$ . When STATUS is detected (CS = HIGH), no commands are accepted while DO is LOW (BUSY). Therefore, do not perform input commands during this period. Figure 14 Write cycle timing Standard & Memory ICs ROHM 71 **3** 7828999 0012202 748 **2** STATUS: After time $t_{CS}$ after CS falls (after the write command input) if CS is set to HIGH, the write execute = BUSY (LOW) and the command wait state = READY (HIGH) are output. If in the command wait state (STATUS = READY), the next command can be performed within the time $t_{\text{E/W}}$ . Thus, if data is input via SK and DI with CS = HIGH in the $t_{\text{E/W}}$ period, erroneous operations may be performed. Therefore, make sure that DI = LOW when CS = HIGH. (Caution is especially important when common input ports are used.) This is common to all the write commands. #### All address write When this command is issued, the inputted 16-bit data is written simultaneously to all the addresses (64 words). To perform a write of everything in one lot and not write one word at a time, the write time is $t_{\text{FW}}$ . ## Figure 15 All address write cycle timing #### Write disable When power is turned on, the IC enters the write disable state. Similarly, when the write disable command is issued, the IC enters the same state. When in this state, all write commands are ignored. However, read commands may be executed. In the write enable state, a write can start even with the erroneous input of a write command. To avoid such errors, we recommend executing a write disable command after completing a write. Figure 16 Write disable cycle timing (WDS) 72 ROHM Standard & Memory ICs 7828999 DO12203 684 **E** #### Precautions for use Figure 17 Canceling modes In time a, modes can be canceled by setting CS to LOW or removing the power supply $V_{CC}$ . Make sure to set V<sub>CC</sub> OFF after setting CS to LOW In time b: cancelation is not possible by any method. If the power is removed in this time, the data in the designated addresses is not secured. ## Timing in the standby mode As shown in Figure 18, during standby, if CS rises when SK is HIGH, the DI state may be read on the rising edge. If this happens, and DI is HIGH, this is taken to be the start bit, causing a bit error (see state a in Figure 18). Make sure all inputs are LOW during standby or when turning power supply ON or OFF. (Refer to Figure 19) Figure 18 Erroneous operation timing a: start bit position during an erroneous operation b: actual start bit position Standard & Memory ICs ROHM 73 7828999 0012204 510 **\*\*\*** ### Precautions when turning power on and off Make certain to set CS to LOW when turning power on or off. (Refer to Figure 20) When CS is HIGH, the EEPROM enters the active state. Turning power on in this situation can result in erroneous operations and erroneous writes due to the influence of noise. To avoid this, make sure to set CS to LOW (disable mode) when turning power on. (When CS is LOW, all input is canceled.) When the power supply is turned off, the low power state can continue for a long time because of the capacity of the power supply line. Erroneous operations and erroneous writes can occur at such times for the same reasons as described above. Therefore, make sure to set CS to LOW before turning off the power supply. To avoid erroneous writes when the voltage is low, a circuit which resets the write command when $V_{CC}$ is less than 2.0 V is installed. ( $V_{CC}$ -lockout circuit). (For BR93LC46A, the trip is set at 3.0 V typically) Figure 20 Relationship between V<sub>CC</sub> and CS In the bad example shown in Figure 20, the CS pin pulls up to $V_{\rm cc}$ . In this situation, CS is HIGH (active state). The EEPROM may perform erroneous operations or erroneous writes due to the influence of noise. Caution is required because such problems can occur even when the CS input is HIGH-Z. In the good example, CS is LOW until the IC reaches $V_{CC}$ and is set to LOW well before the voltage starts to fall when the EEPROM is de-energized. #### Clock (SK) rise conditions If there is excessive noise on the signal line, erroneous operations can occur due to erroneous counts in the clock. To avoid this, a Schmitt trigger is built into the SK input. Furthermore, the hysteresis width of this circuit is set at about 0.2 V. Therefore, if the noise exceeds the SK input, make sure to set the noise amplitude to less than 0.2 V $_{pk-pk}$ . Also, make sure to accelerate rises and falls in the clock as much as possible. 74 ROHM Standard & Memory ICs **7828999 0012205 457** #### Power supply noise The BR93LC46/BR93LC46AF discharge high loads of high voltage when a write is completed. The power supply may fluctuate at such times. Therefore, make sure to connect a $1000~\rm pF$ or greater capacitor between $V_{\rm CC}$ (pin 8) and GND (pin 5) (In the SOP version, $V_{\rm CC}$ is pin 2, GND is pin 7). ## **Connecting DI and DO directly** The BR93LC46 and BR93LC46 F have an independent input pin (DI) and output pin (DO). These are treated as individual signals on the timing chart but can be controlled through one control line. ### Data collision between the $\mu$ -COM output and the DO output Within the input and output timing of the BR93LC46/BR93LC46A, the drive from the $\mu$ -COM output to the DI input and a signal output from the DO output can be emitted at the same time. This happens only for the 1 clock cycle (a dummy bit "0" is output to the DO pin) which acquires the A0 address data during a read cycle. Especially when the address data A0 = 1, the $\mu$ -COM output becomes a direct current source for the DO pin. The resistor R is the only resistance that limits this current (see Figure 21). Therefore, a resistor with a value which satisfies the $\mu$ -COM and the BR93LC46/BR93LC46A current capacity is required. When using a single control line, when a dummy bit "0" is output to the DO, the $\mu$ -COM I/O address data A0 is also output. Therefore, the dummy bit cannot be detected. ## Figure 21 Output resistor R ## Feedback to the DI input from the DO output Data is output from the DO pin and then feeds back into the DI input through the resistor R. This happens when - DO data is output during a READ operation - READY/BUSY) signal is output during a WRITE or WRAL operation Standard & Memory ICs ROHM 75 **7828999 0012206 393** ## BR93LC46, BR93LC46F, BR93LC46A, BR93LC46AF EEPROM, 3-wire serial Such feedback does not cause problems in the basic operation of the BR93LC46 or the BR93LC46A. The $\mu$ -COM input level must be adequately maintained for the voltage drop at R which is caused by the total input lead current for the $\mu$ -COM and the BR93LC46 or BR93LC46A. In the state in which SK is input, when the READY/BUSY function is used, make sure that CS is dropped to LOW within 4 clock pulses of the output of the READY signal HIGH and the standby mode is restored. For input after the fifth clock pulse, the READY HIGH will be taken as the start bit and WDS or some other mode will operate, depending on the DI state. 76 Standard & Memory ICs ROHM