# Chapter 1 Introduction

### General Description

The SYM53C770 is a member of the 53C7XX family of intelligent, single-chip, third generation SCSI host adapters. A high performance SCSI core and an intelligent 16- or 32-bit bus master DMA core are integrated with a SCSI SCRIPTS processor to accommodate the flexibility requirements of not only SCSI-1 and SCSI-2, but future SCSI standards as well. In addition, the SYM53C770 solves the protocol overhead problems that have plagued all previous intelligent and non-intelligent adapter designs.

The SYM53C770 is designed to completely implement a multi-threaded I/O algorithm in either a workstation or file server environment, completely free of processor intervention except at the end of an I/O transfer. In addition, the SYM53C770 provides automatic relocation of SCRIPTS, and requires no dynamic alteration of SCRIPTS instructions at the start of an I/O operation. All of the SCRIPTS code may be placed on a PROM. The SYM53C770 allows easy firmware upgrades and is SCRIPTS-compatible with the SYM53C710 and the SYM53C8XX family.

The SYM53C770 supports four different host processor interfaces, or bus modes. Bus Mode 1 closely resembles the Motorola 68030 interface, and Bus Mode 2 closely resembles the Motorola 68040 interface. Bus Mode 3 closely resembles the Intel 80386SX interface; the 16-bit host interface should be enabled in this mode. Finally, Bus Mode 4 closely resembles the 80386DX interface. Bus Modes 1, 2 and 4 support both the Big and Little Endian byte ordering schemes and Bus Mode 3

supports Little Endian byte ordering, for a total of seven operating modes. The modes are selected by using the bus mode select pins (BS 2-0).

The SYM53C770 is a pin-for-pin- replacement of the SYM53C720. It performs Ultra SCSI data transfers at 20 MB/S (8-bit) or 40 MB/S (16-bit). It is packaged in a 208-pin quad flat pack, and performs both single-ended and differential transfers.

# Benefits of Ultra SCSI

Ultra SCSI is an extension of the SCSI-3 standard that expands the bandwidth of the SCSI bus and allows faster synchronous SCSI transfer rates. When enabled, Ultra SCSI performs 20 megatransfers during an I/O operation, which results in approximately doubling the synchronous transfer rates of fast SCSI-2. The SYM53C770 can perform 8-bit, Ultra SCSI synchronous transfers as fast as 20 MB/s. This advantage is most noticeable in heavily loaded systems, or large-block size applications such as video on-demand and image processing.

One advantage of Ultra SCSI is that it significantly improves SCSI bandwidth while preserving existing hardware and software investments. The SYM53C770 is compatible with all existing SYM53C720 and SYM53C720SE software; the only changes required are to enable the chip to perform synchronous negotiations for Ultra SCSI rates. The SYM53C770 can use the same board socket as an SYM53C720, with the addition of an 80/100MHz SCLK or internal SCSI clock doubler (clock doubler works at 40 to 50 MHz input) which will provide the correct frequency when transferring synchronous SCSI data at 50 nanosecond transfer rates. Some changes to existing

cabling or system designs may be needed to maintain signal integrity at Ultra SCSI synchronous transfer rates. These design issues are discussed in Chapter 2.

### Symbios Logic TolerANT ® Technology

The SYM53C770 features Symbios Logic Toler-ANT® SCSI driver and receiver technology, which includes active negation on the SCSI drivers and input signal filtering on the SCSI receivers. Active negation causes the SCSI REQ, ACK, Data and Parity signals to be actively driven high by transistors on each pin. The 48 mA drivers actively force the SCSI bus signal to the high (negated) state faster than passive pull-up drivers. TolerANT receivers filter SCSI bus signals to eliminate unwanted transitions without the long signal delay associated with RC-type input filters. This improved driver and receiver technology helps eliminate the double clocking of data, which is the single biggest data reliability problem with the SCSI interface. TolerANT improves data integrity in unreliable cabling environments, where other devices would be subject to data corruption. The benefits of this technology include increased immunity to noise when the signal is going high, increased performance due to balanced duty cycles, and improved Fast SCSI transfer rates. Active Negation is enabled by setting bit 7 in the STEST3 register. It can be used in both singleended and differential mode. SYM Active Negation technology is compatible with both the Alternative One and Alternative Two termination schemes proposed by the American National Standards Institute.

# SYM53C770 Features Summary

#### Performance

- Performs Ultra SCSI synchronous transfers as fast as 40 MB/s (with wide SCSI)
- Includes 4KB internal RAM for SCRIPTS instruction storage
- Supports variable block size and scatter/gather data transfers
- Supports 16- and 32-bit data bursts with variable burst lengths
- Performs memory-to-memory DMA transfers in excess of 44 MB/s
- Minimizes SCSI I/O start latency
- Performs complex bus sequences without interrupts, including restore data pointers
- Reduces ISR overhead with unique interrupt status reporting
- Performs memory transfers in excess of 100 MB/s (@ 33 MHz)
- Uses a 96-byte DMA FIFO to support cache line bursting
- Uses up to 16 levels of synchronous SCSI offset for optimum speed matching during Ultra SCSI transfers
- Provides an additional 32 scratch registers

#### Integration

- Functions as full 16- or 32-bit DMA bus master
- Contains high performance wide SCSI core
- Includes RISC-based SCSI SCRIPTS processor
- Allows intelligent host adapter performance on a motherboard

1-2 SYM53C770 Data Manual

#### Ease of Use

- Reduces SCSI development effort
- Supports Big and Little Endian environments
- Uses existing SYM53C720 SCRIPTS
- Includes development tools and sample SCSI SCRIPTS
- Supports maskable and pollable interrupts
- Supports wide SCSI, A or P cable, and up to 16 devices
- Interfaces with seven different host processor buses, including Motorola (680X0 family) and Intel (80X86 family)
- Supports odd-byte block sizes in conjunction with wide SCSI
- Provides three programmable SCSI timers: Select/Reselect, Handshake-to-Handshake, and General Purpose. The time-out period is programmable from 100 μs to greater than 1.6 seconds.
- The handshake-to-handshake and general purpose timers use a scale factor to increase the amount of time before expiration.
- The handshake-to-handshake timer has an optional mode that allows it to operate as a bus activity timer for all SCSI transfers.

#### Flexibility

- Uses a high level programming interface (SCSI SCRIPTS)
- Allows tailored SCSI sequences to be executed from main memory or from a host adapter board's local memory
- Allows use of flexible sequences to tune I/O performance or to adapt to unique SCSI devices
- Accommodates changes in the logical I/O interface definition

- Supports low level programmability (register oriented)
- Allows a target to disconnect and later reselect with no interrupt to the system processor
- Allows a multi-threaded I/O algorithm to be executed in SCSI SCRIPTS with fast I/O context switching
- Allows relative jumps
- Allows indirect fetching of DMA address and byte counts so that SCRIPTS can be placed in a PROM
- Includes separate SCSI and system clocks
- Doubles the SCSI clock input during Ultra SCSI transfer modes
- Uses a new SSAID (SCSI Selected as ID) register

#### Reliability

- Symbios Logic TolerANT SCSI driver and receiver technology
- 2 K volts ESD protection on SCSI signals
- Typical 350 mV SCSI bus hysteresis
- Protection against bus reflections due to impedance mismatches
- Controlled bus assertion times (reduces RFI, improves reliability, and eases FCC certification)
- Latch-up protection greater than 150 mA
- Voltage feed through protection (minimum leakage current through SCSI pads)
- 20% of pins power and ground
- Ground isolation of I/O pads and chip logic

#### **Testability**

- All SCSI signals accessible through programmed I/O
- SCSI loopback diagnostics
- Self-selection capability
- SCSI bus signal continuity checking
- Support for single step mode operation



Figure 1-1: SYM53C770 Block Diagram

1-4 SYM53C770 Data Manual

# Summary of New Features in the SYM53C770

For more information on enabling or using these new features, please refer to the chapter indicated with each topic.

- Support for Ultra SCSI data transfers (Chapter 2, Chapter 4, Chapter 6)
- DMA FIFO increased to 96 bytes (Chapter 2)
- SCSI offset increased to 16 levels (Chapter 4, SXFER register description)
- Internal SCRIPTS RAM (Chapter 2, Chapter 4)
- Expanded timers (Chapter 4, STIME0 and STIME1 register descriptions)
- Expanded SLPAR register (Chapter 4, SLPAR register description)
- Additional Read-Modify-Write Instructions (Chapter 5, Read/Write instructions)
- SCSI Clock Doubler (Chapter 2, Chapter 4)
- SCSI Selected As ID register (Chapter 4)
- Fairness timer update (Chapter 4, DMODE register description)
- Additional 32 Scratch registers (Chapter 4)
- Vendor unique enhancements (Chapter 4, SCNTL2 register description)
- DIFFSENSE Sense bit to detect a differential System (Chapter 5, SSTAT2 register description)

1-6 SYM53C770 Data Manual

# Chapter 2 Functional Description

The SYM53C770 is composed of three interrelated functional blocks: the SCSI Core, the DMA Core, and the SCRIPTS Processor. This chapter describes the major functional aspects of the chip. For detailed information on implementing or using specific features, refer to later chapters in this manual. Chapter 3 contains detailed information on the SYM53C770 pins. Chapter 4 describes all of the operating registers and bits. Chapter 4 describes the SYM53C770 instruction set, and Chapter 5 contains the chip electrical specifications and timings.

#### SCSI Core

The SCSI core supports the SCSI-2 fast and wide bus. It supports synchronous transfer rates of up to 20 MB/s or 40 MB/s in Fast 20, and asynchronous transfer rates up to 10 MB/s. The programmable SCSI interface makes it easy to "fine tune" the system for specific mass storage devices or advanced SCSI requirements.

The SCSI core offers low level register access or a high-level control interface. Like first generation SCSI devices, the SYM53C770 SCSI core can be accessed as a register-oriented device. The ability to sample and/or assert any signal on the SCSI bus can be used in error recovery and diagnostic procedures. In support of loopback diagnostics, the SCSI core may perform a self-selection and operate as both an initiator and a target. This can test all data paths in the chip. The SYM53C770 uses an "AND tree" to test the SCSI pins for physical connection to the board or the SCSI bus.

Unlike previous generation devices, the SCSI core can be controlled by the SCRIPTS processor, a high-level logical interface optimized for SCSI pro-

tocol. SCRIPTS routines controlling the SCSI core are fetched out of the main host memory or local PROM. These commands instruct the SCSI core to select, reselect, disconnect, wait for a disconnect, transfer information, change bus phases and in general, implement all aspects of the SCSI protocol.

#### **DMA** Core

The DMA core is a bus master DMA device that is made to attach to Intel (80386SX and 80386DX), and Motorola (68030 and 68040) processors.

The SYM53C770 supports 16- or 32-bit memory and automatically supports misaligned DMA transfers. A 96-byte FIFO allows the SYM53C770 to burst two, four, eight, or sixteen longwords across the memory bus interface. This DMA interface does not support dynamic bus sizing.

The DMA core communicates with the SCSI core through the SCRIPTS processor, which supports uninterrupted scatter/gather memory operations.

#### SCRIPTS Processor

The SCSI SCRIPTS processor allows both DMA and SCSI instructions to be fetched from host memory or internal SCRIPTS RAM. Algorithms written in SCSI SCRIPTS control the actions of the SCSI and DMA cores and are executed from 16- or 32-bit system memory. Complex SCSI bus sequences are executed independently of the host CPU.

The SCRIPTS processor can begin a SCSI I/O operation in approximately 500 ns. This compares with 2-8 ms required for traditional intelligent host

adapters. The SCRIPTS processor supports customized algorithms to tune SCSI bus performance, adjust to new bus device types (i.e. scanners, communication gateways, etc.), or incorporate changes in the SCSI logical bus definitions without sacrificing I/O performance. SCSI SCRIPTS are independent of the CPU and system bus in use. For detailed information on SCSI SCRIPTS, please see the *SYM53C720/SE/53C770 Programming Guide*.

#### Internal SCRIPTS RAM

The SYM53C770 has 4 KB (1K x 32 bits) of internal, general purpose RAM. The RAM is designed for SCRIPTS program storage, but is not limited to this type of information. When the chip fetches SCRIPTS instructions or Table Indirect information from the internal RAM, these fetches remain internal to the chip and do not use the host bus. Other types of access to the RAM by the SYM53C770 use the host bus as if they were external accesses. When the internal RAM is enabled, the SYM53C770 uses the shadowed SCRATCHA register as the base address of the RAM when bit 0 is set in the CTEST5 register.

The internal RAM can be enabled and used in three ways:

- 1. Register-based through indexed addressing;
- 2. Increased chip select address space that includes support for the chip registers and internal RAM with a single chip select pin; and
- 3. An additional chip select pin supporting only internal RAM with the original Chip Select pin supporting only the chip registers.

The register-based method allows use of the SCRIPTS RAM in existing SYM53C720 designs without hardware changes. To use this method, clear CTEST5 bit 2 and set CTEST5 bit 1. The internal RAM is mapped into the chip registers using indexed addressing in a shadowed SCRATCHB register. The RAM replaces the SCRATCHC-J registers, and may optionally be used as a block of scratchpad RAM. When the chip

determines that a SCRIPTS address is in the internal RAM space, the opcode fetch sequence accesses the internal RAM without using the host bus. Indirect and table indirect functions also determine if the address is contained in internal RAM space and fetch data from the RAM without host bus access. Read-Modify-Write operations or Memory Move instructions can be used to modify the RAM while SCRIPTS are running, but the host cannot access the RAM during SCRIPTS operation.

The increased chip select address space method defines 4K byte address space for the chip registers and the 4K byte space for the SCRIPTS RAM. To enable this mode, set CTEST5 bit 2 and clear CTEST5 bit 1. The registers are located at addresses 0000h through 007Fh, repeating at intervals of 128 bytes until the 4K byte boundary. The RAM occupies addresses 1000h through 1FFFh. The RAM is accessible by the host during SCRIPTS execution, but up to seven additional wait states may be added to a slave read or write access if it occurs while an internal SCRIPTS access is in progress. Read-Modify-Write operations or Memory Move instructions can be used to modify the RAM while SCRIPTS are running.

An additional chip select pin the RAMCS/ pin can be used to define a 4K byte address space for the internal RAM by setting bits 1 and 2 of the CTEST5 register. The RAM is accessible by the host during SCRIPTS execution, but up to seven additional wait states may be added to a slave read or write access if it occurs while an internal SCRIPTS access is in progress. Read-Modify-Write operations or Memory Move instructions can be used to modify the RAM while SCRIPTS are running.

2-2 SYM53C770 Data Manual

# Designing a Ultra SCSI System

Migrating an existing single-ended SCSI design from SCSI-2 to Ultra SCSI requires minor software modifications as well as consideration for some hardware design guidelines. Since Ultra SCSI is based on existing SCSI standards, it can use existing software programs as long as the software is able to negotiate for Ultra SCSI synchronous transfer rates.

In the area of hardware, the primary area of concern in single-ended systems is to maintain signal integrity at high data transfer rates. To assure reliable operation at Ultra SCSI transfer speeds, follow the system design parameters recommended in the SCSI-3 Fast-20 Parallel Interface draft standard, which is available from the SCSI BBS referenced at the beginning of this manual. Chapter 7 contains Ultra SCSI timing information. In addition to the guidelines in the draft standard, make the following software and hardware adjustments to accommodate Ultra SCSI transfers:

- Set the Ultra Enable bit to enable Ultra SCSI transfers. (SCNTL3, bit 7)
- Set the TolerANT Enable bit, bit 7 in the STEST3 register whenever the Ultra SCSI Enable bit is set.
- Do not extend the SREQ/SACK filtering period with STEST2 bit 1.
- Use an 80/100 MHz SCSI clock or enable the SCSI clock doubler (clock doubler works at 40 to 50 MHz input) using bits 2 and 3 of the STEST1 register. Set the halt SCSI clock (HSC) bit in STEST3 before switching to the doubled SCSI clock.

#### Using the SCSI Clock Doubler

The SYM53C770 can double the frequency of a 40-50 MHz SCSI clock, allowing the system to perform Ultra SCSI transfers in systems that do not have 80 MHz clock input. This option is user-selectable with bit settings in the STEST1, STEST3, and SCNTL3 registers. At power-on or reset, the doubler is disabled and powered down. Follow these steps to use the clock doubler:

- 1. Set the SCLK Doubler Enable bit (STEST1, bit 3)
- 2. Wait 20 μs
- 3. Halt the SCSI clock by setting the Halt SCSI Clock bit (STEST3 bit 5)
- 4. Set the clock conversion factor using the SCF and CCF fields in the SCNTL3 register
- 5. Set the SCLK Doubler Select bit (STEST1, bit 2)
- 6. Clear the Halt SCSI Clock bit.

# Big/Little Endian Support

The Bus Mode Select pin gives the SYM53C770 the flexibility of operating with either Big or Little Endian byte orientation. Internally, in either mode, the byte lanes of the DMA FIFO and registers are not modified. The SYM53C770 supports byte, word, and longword slave accesses in both Big and Little Endian modes (word accesses must be word-aligned).

When a longword is accessed, no repositioning of the individual bytes is necessary, since longwords are addressed by the address of the least significant byte. SCRIPTS always uses longwords in 32-bit systems, so compatibility is maintained between systems using different byte orientations. When a word is accessed, individual bytes must be repositioned. Internally, the SYM53C770 adjusts the byte control logic of the DMA FIFO and register decodes to access the appropriate byte lanes. The registers will always appear on the same byte lane, but the address of the register will be repositioned. Words are addressed by the address of the least significant byte. Big/Little Endian mode selection has the most effect on individual byte access, as illustrated in Table 2-1.

Note: the SYM 53C770 supports Big Endian addressing in 16-bit systems with Bus Modes 1 and 2 only.

Data to be transferred between system memory and the SCSI bus always starts at address zero and continues through address 'n' - there is no byte ordering in the chip. The first byte in from the SCSI bus goes to address 0, the second to address 1, etc. Going out onto the SCSI bus, address zero is the first byte out on the SCSI bus, address 1 is the second byte, etc.

Correct SCRIPTS will be generated if the SCRIPTS compiler is run on a system that has the same byte ordering as the target system. Any SCRIPTS patching in memory must patch the instruction in the order that the SCRIPTS processor expects it.

Software drivers for the SYM53C770 should access registers by their logical name (i.e., "SCNTL0") rather than by their address. The logical name should be equated to the register's Big Endian address in Big Endian mode (SCNTL0 = 03h), and its Little Endian address in Little Endian Mode (SCNTL0 = 00h). This way, there is no change to the software when moving from one mode to the other; only the equate statement setting the operating modes needs to be changed. Addressing of registers from within a SCRIPTS instruction is independent of bus mode. Internally, the SYM53C770 always operates in Little Endian mode.

#### Big Endian Mode

Big Endian addressing is used primarily in designs based on Motorola processors. The SYM53C770 treats D(31-24) as the lowest physical memory address. The register map is left-justified (Address 03h = SCNTL0).

#### Little Endian Mode

Little Endian is used primarily in designs based on Intel processors. This mode treats D(7-0) as the lowest physical memory address. The register map is right-justified (Address 00h = SCNTL0).

Table 2-1: Big and Little Endian Addressing

| System data bus       | (31-24) | (23-16) | (15-8) | (7-0)  |
|-----------------------|---------|---------|--------|--------|
| 53C770 pins           | (31-24) | (23-16) | (15-8) | (7-0)  |
| Register              | SCNTL3  | SCNTL2  | SCNTL1 | SCNTL0 |
| Little Endian<br>addr | 03h     | 02h     | 01h    | 00h    |
| Big Endian<br>addr    | 00h     | 01h     | 02h    | 03h    |

2-4 SYM53C770 Data Manual

# Loopback Mode

The SYM53C770 loopback mode allows testing of both initiator and target functions and, in effect, lets the chip talk to itself. This allows diagnostic testing of the DMA and SCSI cores, the SCRIPTS processor, and all internal data paths. When the Loopback Enable bit is set in the STEST2 register, the SYM53C770 allows control of all SCSI signals, whether it is operating in initiator or target mode. For more information on loopback operation, refer to the SYM53C720/SE/53C770 Programming Guide.

# Parity Options

The SYM53C770 implements a flexible parity scheme that allows control of the parity sense, allows parity checking to be turned on or off, and has the ability to deliberately send a byte with bad parity over the SCSI bus to test parity error recovery procedures. The following bits are involved in parity control and observation:

- Assert ATN/ on Parity Errors Bit 1 in the SCNTL0 register. This bit causes the SYM53C770 to automatically assert SCSI ATN/ when it detects a parity error (on either the SCSI or the data bus) while operating as an initiator.
- 2. Enable Parity Generation Bit 2 in the SCNTL0 register. This bit determines whether the SYM53C770 generates parity sent to the SCSI bus or allows parity to "flow through" the chip to/from the SCSI bus and system bus.
- 3. Enable Parity Checking Bit 3 in the SCNTL0 register. This bit enables the SYM53C770 to check for parity errors. The SYM53C770 checks for odd parity.
- 4. Assert Even SCSI Parity Bit 2 in the SCNTL1 register. This bit determines the SCSI parity sense generated by the SYM53C770 being sent to the host. Parity generation must be enabled.

- Disable Halt on ATN/ or a Parity Error (Target Mode Only) – Bit 5 in the SCNTL1 register. This bit causes the SYM53C770 to halt operations when a parity error is detected in target mode.
- Enable Parity Error Interrupt Bit 0 in the SIEN0 register. This bit determines whether the SYM53C770 will generate an interrupt when it detects a parity error.
- 7. Parity Error Bit 0 in the SIST0 register. This status bit is set whenever the SYM53C770 has detected a parity error on either the SCSI bus or the system bus.
- Status of SCSI Parity Signal Bit 0 in the SSTAT0 register and bit 0 in SSTAT2. These status bits represent the live SCSI Parity Signal (SDP0 and SDP1).
- 9. Latched SCSI Parity Signal Bit 3 in the SSTAT1 register and bit 3 in SSTAT2. These status bits contain the SCSI parity of the bytes latched in the SIDL.
- 10. DMA FIFO Parity Bit 3 in the CTEST2 register. This status bit represents the parity bit in the DMA FIFO after data is read from the FIFO by reading the CTEST6 register.
- 11. DMA FIFO Parity Bit 3 in the CTEST0 register. This write-only bit is written to the DMA FIFO after writing data to the DMA FIFO by writing the CTEST6 register.
- 12. SCSI FIFO Parity Bit 0 in the STEST1 register. This status bit represents the parity bit in the SCSI FIFO after data is read from the FIFO by reading the SODL register, once bit 0 in STEST3 is asserted.
- 13. Generate Receive Parity —Bit 4 in the CTEST0 register. When this bit is set and the SYM53C770 is in parity pass-through mode (bit 2 in the SCNTL0 register is clear), parity received on the SCSI bus will not pass through the DMA FIFO. New parity will be generated.
  - When this bit is cleared, and parity pass through mode is enabled (Bit 2of SCNTL0 is

clear), parity received on the SCSI bus will pass through the SYM53C770 unmodified.

14. Enable Host Parity Checking—CTEST4, bit 3. Setting this bit enables parity checking during slave write and DMA read execution, if the Enable Parity Generation bit is cleared (SCNTL0 bit 2).

**Table 2-2: SCSI Parity Control** 

| EPG | EPC | AESP | Description                                                                                                                                                                                                                                                         |
|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0   | 0    | Will not check for parity errors. Parity flows from DP(3-0) through the chip to the SCSI bus when sending SCSI data. Parity flows from the SCSI bus to DP(3-0) when receiving SCSI data. Asserts odd parity when sending SCSI data.                                 |
| 0   | 0   | 1    | Will not check for parity errors. Parity flows from DP(3-0) through the chip to the SCSI bus when sending SCSI data. Parity flows from the SCSI bus to DP(3-0) when receiving SCSI data. Asserts even parity when sending SCSI data.                                |
| 0   | 1   | 0    | Checks for odd parity on both host and SCSI data when received. Parity flows from DP(3-0) through the chip to the SCSI bus when sending SCSI data, Parity flows from SCSI bus to DP(3-0) when receiving SCSI data. Asserts odd parity when sending SCSI data.       |
| 0   | 1   | 1    | Checks for odd parity on both host and SCSI data when received. Parity flows from DP(3-0) through the chip to the SCSI bus when sending SCSI data. Parity flows from the SCSI bus to DP(3-0) when receiving SCSI data. Asserts even parity when sending SCSI data.  |
| 1   | 0   | 0    | Will not check for parity errors. Parity on DP(3-0) is ignored. Parity is generated when sending SCSI data. Parity flows from SCSI bus to the chip but is not asserted on DP(3-0) when receiving SCSI data. Asserts odd parity when sending SCSI data.              |
| 1   | 0   | 1    | Will not check for parity errors. Parity on $DP(3-0)$ is ignored. Parity is generated when sending SCSI data. Parity flows from SCSI bus to chip, but is not asserted on $DP(3-0)$ when receiving SCSI data. Asserts even parity when sending SCSI data.            |
| 1   | 1   | 0    | Checks for odd parity on SCSI data received. Parity on DP(3-0) is ignored. Parity is generated when sending SCSI data. Parity flows from SCSI bus to the chip, but is not asserted on DP(3-0) when receiving SCSI data. Asserts odd parity when sending SCSI data.  |
| 1   | 1   | 1    | Checks for odd parity on SCSI data received. Parity on DP(3-0) is ignored. Parity is generated when sending SCSI data. Parity flows from SCSI bus to the chip, but is not asserted on DP(3-0) when receiving SCSI data. Asserts even parity when sending SCSI data. |

Key:

EPG = Enable Parity Generation (bit 2 SCNTL0)

EPC = Enable Parity Checking (bit 3 SCNTL0)

AESP = Assert Even SCSI Parity (bit 2 SCNTL1)

2-6 SYM53C770 Data Manual

This table describes the options available when a parity error occurs. This table only applies when the Enable Parity Checking bit is set.

**Table 2-3: Parity Errors and Interrupts** 

| DHP | PAR | Description                                                                                                    |
|-----|-----|----------------------------------------------------------------------------------------------------------------|
| 0   | 0   | Will NOT halt when a parity error occurs in target or initiator mode.                                          |
| 0   | 1   | Will interrupt when a parity error occurs in target or initiator mode.*                                        |
| 1   | 0   | Will halt when a parity error occurs in target mode and will NOT generate an interrupt                         |
| 1   | 1   | Will halt when a parity error occurs in target mode and will generate an interrupt in target or initiator mode |

Key:DHP = Disable Halt on ATN/ or Parity Error (bit 5 SCNTL1) PAR= Parity Error (bit 0 SIEN0)

<sup>\*</sup>Initiator mode parity error interrupts are generated at the end of a block move.

# **DMA FIFO**

The SYM53C770 DMA FIFO is a  $36 \times 24$  bit FIFO. It is divided into 4 byte lanes, each 9 bits wide and 24 transfers deep.



Figure 2-1: DMA FIFO Byte Lanes

2-8 SYM53C770 Data Manual

#### Data Path

When the SYM53C770 halts a data transfer operation, check the data path to determine if any bytes remain that have not been transferred. The data path through the SYM53C770 is dependent on whether data is being moved into or out of the chip, and whether SCSI data is being transferred asynchronously or synchronously. Figure 2-2 shows how data is moved to/from the SCSI bus in each of the different modes.

#### DMA FIFO

In all types of transfers, the DMA FIFO is used in the data path. The DFE bit in the DSTAT register indicates whether there is any data in the DMA FIFO. To check the DMA FIFO, use the following procedure. The other parts of the data path may contain data. To check the data path, follow the steps indicated for each type of transfer.

#### Checking the Data Path

When transferring data from the host bus to the SCSI bus, subtract the seven least significant bits of the DBC register from the 7-bit value of the DFIFO register. AND the result with 7Fh for the byte count between 0 and 96.

When transferring data from the SCSI bus to the host bus, subtract the seven least significant bits of the DBC register from the 7-bit value of the DFIFO register. AND the result with 7Fh and take the two's complement to obtain the byte count between 0 and 96.

### Asynchronous SCSI Send

Read the SSTAT0 and SSTAT2 registers to determine if any bytes are left in the SODL register. If bit 5 is set in the SSTAT0 or SSTAT2, then the least significant byte or the most significant byte in the SODL register is full, respectively. Checking this bit also reveals bytes left in the SODL register from a Chained Move operation with an odd byte count.

#### Synchronous SCSI Send

- 1. Read bit 5 in the SSTAT0 and SSTAT2 registers to determine if any bytes are left in the SODL register. If bit 5 is set in the SSTAT0 or SSTAT2, then the least significant byte or the most significant byte in the SODL register is full, respectively. Checking this bit also reveals bytes left in the SODL register from a Chained Move operation with an odd byte count.
- 2. Read bit 6 in the SSTAT0 and SSTAT2 registers to determine if any bytes are left in the SODR register. If bit 6 is set in the SSTAT0 or SSTAT2, then the least significant byte or the most significant byte in the SODR register is full, respectively.

#### Asynchronous SCSI Receive

- 1. Read bit 7 in the SSTAT0 and SSTAT2 register to determine if any bytes are left in the SIDL register. If bit 7 is set in the SSTAT0 or SSTAT2, then the least significant byte or the most significant byte is full, respectively.
- 2. If any wide transfers have been performed using the Chained Move instruction, read the Wide SCSI Receive bit (SCNTL2, bit 0) to determine whether a byte is left in the SWIDE register.

#### Synchronous SCSI Receive

Read the SSTAT0 and SSTAT2 registers and examine bits 7-4, the binary representation of the number of valid bytes in the SCSI FIFO, to determine if any bytes are left in the SCSI FIFO.

If any wide transfers have been performed using the Chained Move instruction, read the Wide SCSI Receive bit (SCNTL2, bit 0) to determine whether a byte is left in the SWIDE register.



Figure 2-2: SYM53C770 Data Paths

2-10 SYM53C770 Data Manual

### Host Interface

The SYM53C770 can be interfaced with both 680X0-type and 80X86-type host processors using Big or Little Endian byte ordering, for a total of seven host bus interface modes. The modes are selected with the Bus Mode Select pins, defined in Chapter 3. Refer to Appendix C for detailed information on interfacing the SYM53C770 to the host bus.

#### Misaligned Transfers

The SYM53C770 accommodates block data transfers beginning or ending on odd byte or odd word addresses in system memory. Such addresses are termed "misaligned." An odd byte is defined as one in which the address contains A0=1; an odd word is defined as one in which the address contains A1=1. Misaligned transfers differ depending on the type of transfer and whether they occur at the start or end of the transfer. The SYM53C770 does not perform 24-bit transfers.

#### Transfer Size Throttling

The burst control logic in the SYM53C770 includes an optional throttling technique which will not allow a size change to occur within a bus ownership. When size throttling is enabled, a new bus ownership will occur each time the transfer changes size. When size throttling is enabled, bit 0 (Snoop Pins Mode) of the CTEST3 register should be clear. Size throttling can be enabled or disabled using the Size Throttle Enable bit, bit 7 in the DCNTL register. Cache line bursting is controlled with the Cache Burst Disable bit, bit 7 in the CTEST0 register.

Figure 2-3 illustrates the function of the CDIS and STE bits. In Item 1, cache line bursting is enabled and size throttling is disabled. Since the starting address is at an odd byte boundary, the SYM53C770 lines up to a word boundary by performing a single-byte transfer in a single bus ownership. Then, since the address is at an odd word

boundary (bit A1=1), the SYM53C770 lines up to a longword boundary by performing a single word transfer in a single bus ownership. At this point, one longword transfer is performed per bus ownership until the address bits line up to a cache line boundary A(3)=A(2)=A(1)=A(0)=0. Once aligned, the cache line, longword, word and byte are transferred in a single bus ownership to complete the transfer.

In Item 2, cache line bursting and size throttling are enabled. The SYM53C770 lines up to a cache line boundary as described for Figure 1 above. Once aligned, the cache line and longword are transferred in the same bus ownership since the two are considered the same size. The remaining word and byte are transferred in two separate bus ownerships to complete the transfer.

In Item 3, cache line bursting and size throttling are disabled. The SYM53C770 completes eight transfers in one bus ownership, since the burst length is set to eight. The remaining four transfers are transferred in one bus ownership to complete the transfer.

In Item 4, cache line bursting is disabled and size throttling is enabled. The SYM53C770 lines up to a longword boundary. Since the address starts on an odd byte boundary, the SYM53C770 lines up to a word boundary by performing a single byte transfer in a single bus ownership. Then, since the address is at an odd word boundary, the SYM53C770 lines up to a longword boundary by performing a single word transfer in a single bus ownership. Once aligned, longwords are transferred in the same bus ownership. The remaining word and byte are transferred in separate bus ownerships to complete the transfer.



Figure 2-3: Transfer Size Throttling

2-12 SYM53C770 Data Manual

# BERR/\_TEA/ Pin Function

This section describes the function of the BERR/\_TEA/ pin on the SYM53C770 SCSI I/O Processor.

# Functionality of BERR/\_TEA/ in Master Mode

In Master Mode, BERR/\_TEA/ is used in conjunction with TA/ to indicate to the SYM53C770 that one of the following conditions has occurred:

| TEA/ | TA/ | Condition                                            |
|------|-----|------------------------------------------------------|
| 1    | 1   | Execute a wait state                                 |
| 1    | 0   | Normal cycle acknowledge                             |
| 0    | 1   | Bus error condition has occurred                     |
| 0    | 0   | Retry the current cycle after relinquishing the bus* |

<sup>\*</sup> In Bus Mode 1, the chip will attempt a bus retry operation only if BERR/ is asserted in conjunction with HALT/

# Functionality of BERR/\_TEA/ in Slave Mode

In Slave Mode the 53C770 responds to requests from an external master in one of the following ways:

| TEA/ | SLACK/ | TA/ * | Condition                                      |
|------|--------|-------|------------------------------------------------|
| 1    | 1      | 1     | Requests the bus master to insert a wait state |
| 1    | 0      | 0     | Normal cycle acknowledge                       |
| 0    | 1      | 1     | Access exception has occurred                  |
| 0    | 0      | 0     | Reserved                                       |
|      |        |       |                                                |

<sup>\*</sup>TA/ will not be asserted during slave cycles unless the Enable Ack bit in the DCNTL register is set.

#### Address exceptions are:

| Bus Mode 1:       | All of the cases mentioned above plus any 3 byte transfer.                                                                                                           |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bus Mode 2:       | <ul> <li>any misaligned 2-byte transfer (A0 = 1)</li> <li>any misaligned longword (A1-A0 not equal to 00)</li> <li>any 2-byte transfer in Big Endian mode</li> </ul> |
| Due Made 2 and 4: | No bus exceptions will ecoup                                                                                                                                         |

Bus Mode 3 and 4:

No bus exceptions will occur and the TEA/ pin will never be asserted. One-, two-, three-, and four-byte operations are allowed.

<sup>\*</sup> In Bus Mode 2, the chip will attempt a bus retry operation if TEA/ is asserted in conjunction with TA/.

# Bus Retry

Bus Retry allows the SYM53C770 to retry the previous cycle using the same address, size, and other information. Bus retry occurs when an external device asserts the appropriate bus signals, forcing the chip to release the host bus. It will try to regain control of the host bus immediately, without a fairness delay. Once the chip regains control of the host bus, it will retry the previous cycle.

#### Non-Cache Line Burst

In Bus Mode 1, an external device initiates a bus retry by asserting the HALT/ and BERR/ signals. In Bus Mode 2, the TA/ and TEA/ signals are used to initiate a bus retry. In Bus Modes 3 and 4, a bus retry is initiated by asserting the TEA/and READYI/ signals. When an external device asserts these signals, the SYM53C770 asserts the Bus Request (BR/) signal (Bus Modes 1 and 2) or the HOLD/ signal (Bus Modes 3 and 4). This is done without a fairness delay to try to regain control of the host bus. This repeats indefinitely (as long as the signals remain asserted) until the cycle completes normally, or a bus error occurs. During a non-cache line burst, a bus retry can be executed in any cycle.

#### Cache Line Burst

During a cache line burst, the bus retry must be executed during the first cycle for the Bus Retry to execute properly in all bus modes.

In Bus Mode 1, if the SYM53C770 is attempting a cache line burst, it will retry the bus cycle and assert Cache Burst Request (CBREQ/) again. If a bus retry is attempted during one of the subsequent cycles of the cache line burst, the SYM53C770 halts the transfer until the HALT/ signal is deasserted. If the Bus Error (BERR/) signal is still asserted at this time, the transfer will abort.

In Bus Mode 2, if the SYM53C770 is attempting a cache line burst, it will retry the bus cycle and assert SIZ0 and SIZ1 again. If a bus retry is attempted during one of the subsequent cycles of the cache line burst, the transfer will abort. If the Transfer Error (TEA/) signal is still asserted at this time, the SYM53C770 will abort the transfer.

In Bus Mode 4 (Bus Mode 3 does not support cache line bursting), if the SYM53C770 is attempting a cache line burst, it will retry the bus cycle and assert Cache Burst Request (CBREQ/) again. If a bus retry is attempted during one of the subsequent cycles of the cache line burst, the SYM53C770 will halt the transfer until the READYI/ signal is asserted. If the TEA/ signal is still asserted at this time, the SYM53C770 will abort the transfer.

If the BERR/ or TEA/ signal is asserted without HALT/, TA/, or READYI/, a Bus Fault interrupt will be generated, which sets bit 5 in the DSTAT register (0Ch). The SYM53C770 will not automatically attempt to regain control of the host bus. A bus retry cannot be attempted during a Preview of Address (PA). For more information on the PA/ signal, refer to Chapter 3 and Chapter 4.

2-14 SYM53C770 Data Manual

# Using the Back Off Signal to Relinquish the Bus

The SYM53C770 may also relinquish the host bus when the Back Off (BOFF/) signal is asserted. For more information on the operation of this signal, refer to Chapter 3, "Signal Descriptions." BOFF/ causes the SYM53C770 to release the bus and stay off in accordance with the timings in Chapter 7, "Electrical Characteristics. "Because BOFF/ is sampled only at the beginning and end of each cycle, the SYM53C770 may get off the bus by executing a bus retry, then assert BOFF/ at the end of the cycle to prevent the chip from immediately trying to regain control of the bus. During a backoff or retry, register access functions normally. When the device resumes DMA operation, retried data is transferred.

# Bidirectional STERM/-TA/-ReadyIn/

The STERM/\_TA/\_ReadyIn/ (referred to in this section as STERM/) signal terminates a read or write cycle. In a typical system, STERM/ is a wired-OR signal driven by slave devices and monitored by bus masters. When the master is faster than the slave device being accessed, a cycle may be terminated as soon as the slave is ready. Slave devices that are faster than the master present a special problem in that they are required to insert wait states to allow the master to catch up. The SYM53C770 can accommodate both situations.

During slave accesses, the SLACK/-ReadyO/ (Referred to as SLACK/) output provides an indication that the SYM53C770 is ready to terminate a read or write cycle. After asserting SLACK/, the SYM53C770 will sample STERM/ on every subsequent rising BCLK edge until it is sampled active, at which time the read/write cycle will be terminated. Any time between SLACK/ and STERM/ is treated as a wait state; a read/write cycle may be stretched indefinitely. However on a write cycle, data is taken into the SYM53C770 before the SLACK/ signal is asserted. Wait states may not be added to allow for late write data.

Typically, SLACK/ is tied back to STERM/ as in Figure 2-4. If the system CPU is not capable of completing a slave cycle in the minimum time required by the SYM53C770, SLACK/ must be delayed before asserting STERM/. If the system CPU is capable of running slave write cycles with zero additional wait states, no delay is necessary.

In systems where the CPU is faster than the SYM53C770, SLACK/ may be connected to STERM/ with external logic, but the best solution is to set the Enable Acknowledge (EA) bit in the DCNTL register to internally connect SLACK/ to STERM. When the EA bit is set, the STERM/ pin changes from being an input in both master and slave modes, and becomes bidirectional: input in master mode, and output in slave mode. This way, no external logic is required and proper timing for

zero wait state operation is guaranteed. Setting the EA bit must be the first slave I/O access to the SYM53C770. In addition, when the Enable Acknowledge bit is set, a signal with the same timing characteristics as SLACK/ will be driven onto the STERM/\_TA/ pin, as illustrated in Figure 2-5. The external timings on this signal will be the same as the signal generated whether or not the EA bit is used. The additional control logic will tristate STERM/\_TA/ for 5 ns after it is deasserted. The SLACK/ signal will always be driven.



Figure 2-4: SLACK/ tied back to STERM/, EA bit not set



Figure 2-5: Bidirectional STERM/, EA bit set

2-16 SYM53C770 Data Manual

### SCSI Bus Interface

The SYM53C770 contains open-drain output drivers that can be connected directly to the SCSI bus. Each output is isolated from the power supply to ensure that a powered-down SYM53C770 has no effect on an active SCSI bus (CMOS "voltage feed-through"). Additionally, Symbios Logic TolerANT provides signal filtering at the inputs of REQ/ and ACK/ to increase immunity to signal reflections.

In differential mode, the SDIR (15-0), SDIRP (1-0), IGS, TGS, RSTDIR, BSYDIR, and SELDIR signals control the direction of external differential pair transceivers. See Figure 2-6 for the suggested differential wiring diagram. The suggested value for the 15 pull-up resistors in the diagram is  $1.5 \rm K~\Omega$ . The pull-up value should be no lower than the transceiver  $I_{OL}$  can tolerate, but not so high as to cause RC timing problems.

#### SCSI Termination

SCSI terminators provide the biasing needed to pull inactive signals to an inactive voltage level, and are required for both single-ended and differential applications. Terminators must be installed at the extreme ends of the SCSI cable, and only at the ends; no system should ever have more or less than two sets of terminators installed and active. SCSI host adapters should provide a means of accommodating terminators. The terminators should be socketed, so that if not needed they may be removed. Single-ended cables are terminated differently from differential cables. Single-ended cables use a 220  $\Omega$  pull-up to the termination power supply (Term-Power) line and a 330  $\Omega$  pulldown to Ground. Differential cables use a 330  $\Omega$ pull-up from "- SIG" to Term-Power, a 330  $\Omega$ pull-down from "+ SIG" to Ground, and a 150  $\Omega$ resistor from "- SIG" to "+ SIG".

Because of the high-performance nature of the SYM53C770, Regulated (or Active) termination is recommended. Figure 2-7 shows a Unitrode active terminator. For additional information, refer to the SCSI-2 Specification. TolerANT active negation can be used with any type of termination.

Note: if the SYM53C770 is used in a design with a 8-bit SCSI bus, all 16 data lines must be terminated or pulled high.

Note: active termination is required in singleended Ultra SCSI systems.



Figure 2-6: 53C770 Differential Wiring Diagram

2-18 SYM53C770 Data Manual



Figure 2-7: Regulated Termination

# (Re)Select During (Re)Selection

In multi-threaded SCSI I/O environments, it is not uncommon to be selected or reselected while trying to perform selection/reselection. This situation may occur when a SCSI controller (operating in initiator mode) tries to select one target and gets reselected by another. The analogous situation for target devices is being selected while trying to perform a reselection. The SCSI SCRIPTS language allows interrupt-free handling of multi-threaded operations. Refer to the *SYM53C770 Programming Guide* for more information on multithreaded operations.

Once a change in operating mode occurs, the initiator SCRIPTS routine should start with a Set Initiator instruction or the target SCRIPTS routine should start with a Set Target instruction. The Enable Response to Selection and Enable Response to Reselection bits (SCID bits 5 and 6, respectively) should both be asserted so that the SYM53C770 may respond as an initiator or as a target.

The selection or reselection enable bits allow the SYM53C770 to respond as either a target or an initiator. For example, if only selection is enabled, the SYM53C770 cannot be reselected as an initiator. There are also interrupt status and interrupt enable bits in the SIST0 and SIEN0 registers respectively, indicating if the SYM53C770 has been selected (bit 5) or reselected (bit 4).

# Synchronous Operation

The SYM53C770 transfers synchronous SCSI data in both initiator and target modes. The SXFER register controls both the synchronous offset and the transfer period, and may be loaded by the CPU before SCRIPTS execution begins or from within a SCRIPTS program. The SYM53C770 can always receive data from the SCSI bus at a synchronous transfer period as short as 160 ns for SCSI-1 or 80 ns for SCSI-2, regardless of the transfer period used to send data. Therefore, when negotiating for synchronous data transfers, the suggested transfer period is 80 or 160 ns. Depending on the SCLK frequency and the synchronous clock divider, the SYM53C770 can send synchronous data at intervals as short as 100 or 200 ns.

#### Determining the Data Transfer Rate

This section is an overview of how the SYM53C770 controls synchronous data transfers. For more information, refer to the full bit descriptions in Chapter 4. Synchronous data transfer rates are controlled by bits in two different registers of the SYM53C770. A brief description of the bits is provided below.

Figure 2-8 illustrates the clock division factors used in each register, and the role of the register bits in determining the transfer rate.

#### SCNTL3 Register, bits 6-4 (SCF2-0)

The SCF2-0 bits select the factor by which the frequency of SCLK is divided before being presented to the synchronous SCSI control logic. The output from this divider must not exceed 80 MHz. The receive rate is 1/4 of the divider output. For example, if SCLK is 80 MHz and the SCF value is set to divide by two, then the maximum rate at which data can be received is 10 MHz (80/2)/4 = 10.

2-20 SYM53C770 Data Manual

#### SCNTL3 Register, bits 2-0 (CCF2-0)

The CCF2-0 bits select the factor by which the frequency of SCLK is divided before being presented to the synchronous SCSI core logic. This divider must be set according to the input clock frequency in the table.

#### SXFER Register, bit 7-5 (TP2-0)

The TP2-0 bits determine the SCSI synchronous transfer period when sending synchronous SCSI data in either initiator or target mode.

#### Ultra SCSI Synchronous Data Transfers

Ultra SCSI is simply an extension of current Fast SCSI-2 synchronous transfer specifications. It allows synchronous transfer periods to be negotiated to as low as 50 ns, which is half the 100 ns period allowed under Fast SCSI-2. This will allow a maximum transfer rate of 40 MB/s on a 16-bit SCSI bus. The SYM53C770 requires an 80MHz SCSI clock input to perform Ultra SCSI transfers. In addition, the following bit values affect the chip's ability to support Ultra SCSI synchronous transfer rates:

 Clock Conversion Factor bits, SCNTL3 register bits 2-0 and Synchronous Clock Conversion Factor bits, SCNTL3 register bits 6-4.

These fields support a value of 101 (binary), allowing the SCLK frequency to be divided down by 4. This allows systems using an 80/100 MHz clock or the internal clock doubler (clock doubler works at 40 to 50 MHz input), to operate at Fast SCSI-2 transfer rates as well as Ultra SCSI rates, if needed.

Ultra Enable bit, SCNTL 3 register bit 7.

Setting this bit enables Ultra SCSI synchronous transfers in systems that have an 80MHz clock or that use the SCSI clock doubler.



Figure 2-8: Determining the Synchronous Transfer Rate

2-22 SYM53C770 Data Manual

# Interrupt Handling

The SCRIPTS processor in the SYM53C770 performs most functions independently of the host microprocessor. However, certain interrupt situations must be handled by the external microprocessor. This section explains all aspects of interrupts as they apply to the SYM53C770.

#### Polling vs. Hardware Interrupts

The external microprocessor can be informed of an interrupt condition by polling or hardware interrupts. Polling means that the microprocessor must continually loop and read a register until it detects a bit set that indicates an interrupt. This method is the fastest, but it wastes CPU time that could be used by other system tasks. The preferred method of detecting interrupts in most systems is hardware interrupts. In this case, the SYM53C770 will assert the Interrupt Request (IRQ/) line which interrupts the microprocessor, causing the microprocessor to execute an interrupt service routine. A hybrid approach would use hardware for long waits, and use polling for short waits.

#### Registers

The registers in the SYM53C770 that are used for detecting or defining interrupts are the ISTAT, SIST0, SIST1, DSTAT, SIEN0, SIEN1, and DIEN. ISTAT is the only register that can be accessed as a slave during SCRIPTS operation, therefore it is the register that is polled when polled interrupts are used. It is also the first register that should be read when the IRQ/ pin has been asserted in association with a hardware interrupt. The INTF (Interrupt on the Fly) bit should be the first interrupt serviced. To service this interrupt, write a one to the INTF bit. If the SIP bit in the ISTAT register is set, then a SCSI-type interrupt has occurred and the SIST0 and SIST1 registers should be read. If the DIP bit in the ISTAT register is set, then a DMA-type interrupt has occurred and the DSTAT register should be read. SCSI-

type and DMA-type interrupts may occur simultaneously, so in some cases both SIP and DIP may be set.

The SIST0 and SIST1 registers contain the SCSItype interrupt bits. Reading these registers will determine which condition or conditions caused the SCSI-type interrupt, and will clear that SCSI interrupt condition. If the SYM53C770 is receiving data from the SCSI bus and a fatal interrupt condition occurs, the SYM53C770 will attempt to send the contents of the DMA FIFO to memory before generating the interrupt. If the SYM53C770 is sending data to the SCSI bus and a fatal SCSI interrupt condition occurs, data could be left in the DMA FIFO. Because of this the DMA FIFO Empty (DFE) bit in DSTAT should be checked. If this bit is clear, set the CLF (Clear DMA FIFO) and CSF (Clear SCSI FIFO) bits before continuing.

The DSTAT register contains the DMA-type interrupt bits. Reading this register will determine which condition or conditions caused the DMAtype interrupt, and will clear that DMA interrupt condition. Bit 7 in DSTAT, DFE, is purely a status bit; it will not generate an interrupt under any circumstances and will not be cleared when read. DMA interrupts will flush neither the DMA nor SCSI FIFO before generating the interrupt, so the DFE bit in the DSTAT register should be checked after any DMA interrupt. If the DFE bit is clear, then the FIFOs must be cleared by setting the CLF and CSF bits, or flushed by setting the FLF (Flush DMA FIFO) bit. The CLF bit is bit 2 in CTEST3. The FLF bit is bit 3 in CTEST3. The CSF bit is bit 1 in STEST3.

The SIEN0 and SIEN1 registers are the interrupt enable registers for the SCSI interrupts in SIST0 and SIST1. The DIEN register is the interrupt enable register for DMA interrupts in DSTAT.

#### Fatal vs. Non-Fatal Interrupts

A fatal interrupt, as the name implies, always causes SCRIPTS to stop running. A non-fatal interrupt will cause SCRIPTS to stop running only if the interrupt is enabled. Interrupt enabling and masking will be discussed later in this section.

All DMA interrupts (indicated by the DIP bit in ISTAT and one or more bits in DSTAT being set) are fatal. Some SCSI interrupts (indicated by the SIP bit in the ISTAT and one or more bits in SIST0 or SIST1 being set) are non-fatal. When the chip is an initiator, only the CMP (Function Complete) and SEL (Selected or Reselected) interrupts are non-fatal.

When operating in Target mode CMP, SEL, and M/A (Target mode: ATN/ active) are non-fatal. Refer to the description for the DHP (Disable Halt on a Parity Error or ATN/ active (Target Mode Only)) bit in the SCNTL1 register to configure the chip's behavior when the ATN/ interrupt is enabled during Target mode operation. The Interrupt on the Fly interrupt is also non-fatal, since SCRIPTS can continue when it occurs. The reason for non-fatal interrupts is to prevent SCRIPTS from stopping when an interrupt occurs that does not require service from the CPU. This prevents an interrupt when arbitration is complete (CMP set), when the SYM53C770 has been selected or reselected (SEL set), when there is a general purpose or handshake to handshake time-out, or when the initiator has asserted ATN (target mode: ATN/ active). These interrupts are not needed for events that occur during high-level SCRIPTS operation.

#### **Enabling Interrupts**

In the SYM53C770, the SCSI and DMA Interrupt Enable registers (SIEN and DIEN) are used to enable the various interrupting conditions. The default value of these registers is to disable, or mask, all interrupts. Masking an interrupt means ignoring that interrupt. To mask any of these interrupts, clear the appropriate bits in the SIEN (for SCSI interrupts) registers or DIEN (for DMA

interrupts) registers. How the chip will respond to masked interrupts depends on: whether polling or hardware interrupts are being used; whether the interrupt is fatal or non-fatal; and whether the chip is operating in Initiator or Target mode.

If a non-fatal interrupt is masked and that condition occurs, SCRIPTS will not stop, the appropriate bit in the SIST0 or SIST1 will still be set, the SIP bit in the ISTAT will not be set, and the IRQ/pin will not be asserted. See the section on non-fatal vs. fatal interrupts for a list of the non-fatal interrupts.

If a fatal interrupt is masked and that condition occurs, then SCRIPTS will still stop, the appropriate bit in the DSTAT, SIST0, or SIST1 register will be set, the SIP or DIP bits in the ISTAT will be set, and the IRQ/ pin will not be asserted. When the chip is initialized, enable all fatal interrupts if you are using hardware interrupts. If a fatal interrupt is disabled and that interrupt condition occurs, SCRIPTS will halt and the system will never know it unless it times out and checks the ISTAT after a certain period of inactivity.

If you are polling the ISTAT instead of using hardware interrupts, then masking a fatal interrupt will make no difference since the SIP and DIP bits in the ISTAT inform the system of interrupts, not the IRQ/ pin. Masking an interrupt after IRQ/ is asserted will not cause IRQ/ to be deasserted.

#### Stacked Interrupts

The SYM53C770 has the ability to stack interrupts if they occur one after the other. If the SIP or DIP bits in the ISTAT register are set (first level), then there is already at least one pending interrupt and any future interrupts will be stacked in extra registers behind the SIST0, SIST1, and DSTAT registers (second level). When two interrupts have occurred and the two levels of the stack are full, any further interrupts will set additional bits in the extra registers behind SIST0, SIST1, and DSTAT. When the first level of interrupts are cleared, all the interrupts that came in afterward will move into the SIST0, SIST1, and DSTAT. After the first

2-24 SYM53C770 Data Manual

interrupt is cleared by reading the appropriate register, the IRQ/ pin will be deasserted for a set time as published in Chapter 6; the stacked interrupt(s) will move into the SIST0, SIST1, or DSTAT; and the IRQ/ pin will be asserted once again.

Since a masked non-fatal interrupt will not set the SIP or DIP bits, interrupt stacking will not occur as a result of a masked, non-fatal interrupt. A masked, non-fatal interrupt will still post the interrupt in SIST0 or SIST1, but will not assert the IRQ/ pin. Since no interrupt is generated, future interrupts will move right into the SIST0 or SIST1 instead of being stacked behind another interrupt. When another condition occurs that generates an interrupt, the bit corresponding to the earlier masked non-fatal interrupt will still be set.

A related situation to interrupt stacking is when two interrupts occur simultaneously. Since stacking does not occur until the SIP or DIP bits are set, there is a small timing window in which multiple interrupts can occur but will not be stacked. These could be multiple SCSI interrupts (SIP set), multiple DMA interrupts (DIP set), or a combination of SCSI and DMA interrupts (both SIP and DIP set). As previously mentioned, DMA interrupts will not attempt to flush the FIFOs before generating the interrupt. It is important to set either the CLF (Clear DMA) or CSF (SCSI FIFO) bit if a DMA interrupt occurs and the DFE (DMA FIFO Empty) bit is not set. This is because any future SCSI interrupts will not be posted until the DMA FIFO is clear of data. These 'locked out' SCSI interrupts will be posted as soon as the DMA FIFO is empty.

#### Halting in an Orderly Fashion

When an interrupt occurs, the SYM53C770 will attempt to halt in an orderly fashion. All instructions may halt before completion, except for the ones described below.

- If an interrupt occurs in the middle of an instruction fetch, the fetch will be completed, except in the case of a Bus Fault or Watchdog Time-out. Execution will not begin, but the DSP will point to the next instruction since it is updated when the current SCRIPTS routine is fetched.
- If the DMA direction is a write to memory and a SCSI interrupt occurs, the SYM53C770 will attempt to flush the DMA FIFO to memory before halting. Under any other circumstances only the current cycle will be completed before halting, so the DFE bit in DSTAT should be checked to see if any data remains in the DMA FIFO.
- SCSI REQ/ACK handshakes that have begun will be completed before halting.
- The SYM53C770 will attempt to clean up any outstanding synchronous offset before halting.
- In the case of Transfer Control Instructions, once instruction execution begins it will continue to completion before halting.
- If the instruction is a JUMP/CALL WHEN <phase>, the DSP will be updated to the transfer address before halting.

#### Sample Interrupt Service Routine

The following is a sample of an interrupt service routine for the SYM53C770. It can be repeated if polling is used, or should be called when the IRQ/pin is asserted if hardware interrupts are used.

- 1. Read ISTAT.
- 2. If the INTF bit is set, it must be written to a one to clear this status.
- 3. If only the SIP bit is set, read SIST0 and SIST1 to clear the SCSI interrupt condition and get the SCSI interrupt status. The bits in the SIST0 and SIST1 tell which SCSI interrupt(s) occurred and determine what action is required to service the interrupt(s).
- 4. If only the DIP bit is set, read the DSTAT to clear the interrupt condition and get the DMA interrupt status. The bits in the DSTAT will tell which DMA interrupt(s) occurred and determine what action is required to service the interrupt(s).
- 5. If both the SIP and DIP bits are set, read SIST0, SIST1, and DSTAT to clear the SCSI and DMA interrupt condition and get the interrupt status. If using 8-bit reads of the SIST0, SIST1, and DSTAT registers to clear interrupts, insert 12 BCLKs between the consecutive reads to ensure that the interrupts clear properly. Both the SCSI and DMA interrupt conditions should be handled before leaving the ISR. The DMA interrupt should be serviced before the SCSI interrupt because a serious DMA interrupt condition could influence how the SCSI interrupt is acted upon.
- 6. When using polled interrupts, go back to step 1 before leaving the interrupt service routine, in case any stacked interrupts moved in when the first interrupt was cleared. When using hardware interrupts, the IRQ/ pin will be asserted again if there are any stacked interrupts. This should cause the system to reenter the interrupt service routine.

# Chapter 3 SYM53C770 Signal Descriptions

The SYM53C770 host bus can operate in one of four modes: Bus Mode 1 (68030-like), Bus Mode 2 (68040-like), Bus Mode 3 (80386SX-like), and Bus Mode 4 (80386DX-like). Both Big and Little Endian byte ordering are supported in Bus Modes 1, 2, and 4. The bus mode is selected by using the BS(2-0) pins. A function is listed on the table as NC (not connected) if it is not active for a given bus mode. A slash ("/") indicates an active-low signal. All pins have a totem pole (push-pull) architecture unless otherwise noted.



Note: the decoupling capacitor arrangements shown above are recommended to maximize the benefits of the internal split ground system. Capacitor values between 0.01 and 0.1 µF should provide adequate noise isolation. Because of the number of high current drivers on the SYM53C770, a multi-layer PC board with power and ground planes is required.

Figure 3-1: SYM53C770 Pin Diagram, Bus Modes 1 and 2



Note: the decoupling capacitor arrangements shown above are recommended to maximize the benefits of the internal split ground system. Capacitor values between 0.01 and  $0.1\,\mu\text{F}$  should provide adequate noise isolation. Because of the number of high current drivers on the SYM53C770, a multi-layer PC board with power and ground planes is required.

Figure 3-2: SYM53C770 Pin Diagram, Bus Modes 3 and 4

Table 3-1: Power and Ground Pins

| Symbol            | Pin No.                                                                                              | Description |
|-------------------|------------------------------------------------------------------------------------------------------|-------------|
| V <sub>SS</sub>   | 3, 9, 16, 22, 30, 44, 63, 71, 79, 87, 93, 100, 119, 135, 143, 148, 154, 163, 168, 173, 181, 190, 200 |             |
| $V_{\mathrm{DD}}$ | 13, 27, 56, 66, 82, 97, 122, 130, 186, 204                                                           |             |

3-2 SYM53C770 Data Manual

Table 3-2: Address and Data Pins

| Bus<br>Mode 1  | Bus<br>Mode 2                                                                                | Bus<br>Mode 3                                                            | Bus<br>Mode 4                                                                       | Pin No.                                                                                                                                                             | Description (Slave Type, Master Type)                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D(31-0) D(3    | 64-65,<br>67-68,<br>70, 72-<br>77, 80,<br>83-86,<br>88-91,<br>94-96,<br>98, 99,<br>101, 102, | D(31-0)                                                                  | 64-65, m<br>67-68, N<br>70, 72-<br>77, 80,<br>83-86,<br>88-91,<br>94-96,<br>98, 99, |                                                                                                                                                                     | Host Data Bus (I/O, I/O) — Main data path into host memory for all bus modes.                                                                                                                                                                                                                                                                                                                                                                                                |
|                |                                                                                              | 70, 72-<br>77, 80,<br>83-86,<br>88-91,<br>94-96,<br>98, 99,<br>101, 102, |                                                                                     | Note: to interface to a 16-bit bus, Bit 3 in the DCNTL register should be set and data lines 31 through 16 should be tied to data lines 15 through 0, respectively. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DP(2-0)        | DP(2-0)                                                                                      | DP(2-0)                                                                  | DP(2-0)                                                                             | 81, 92,                                                                                                                                                             | Host Bus Data Parity (I/O, I/O)                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |                                                                                              |                                                                          |                                                                                     | 108                                                                                                                                                                 | In all bus modes:                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |                                                                                              |                                                                          |                                                                                     |                                                                                                                                                                     | DP0 provides parity for D(7-0)                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                |                                                                                              |                                                                          |                                                                                     |                                                                                                                                                                     | DP1 provides parity for D(15-8)                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |                                                                                              |                                                                          |                                                                                     | DP2 provides parity for D(23-16)                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |                                                                                              |                                                                          |                                                                                     | Note: to interface to a 16-bit bus and to support parity, DP3 and DP2 should be tied to DP1 and DP0, respectively.                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DP3_<br>Abort/ | DP3_<br>Abort/                                                                               | DP3_<br>Abort/                                                           | DP3_<br>Abort/                                                                      | 69                                                                                                                                                                  | Host Bus Data Parity (I/O, I/O)—In all bus modes, DP3 provides parity for D(31-24). Parity is valid on all byte lanes, including unused lanes. To disable Parity Through mode, set bit 2 in the SCNTL0 register. DP3 becomes a hardware abort input (ABRT/) when Parity Through mode is disabled. When Abort/ is asserted, the SYM53C770 will finish the current transfer, then get off the bus. An abort leaves data in an undetermined state and does not flush the FIFOs. |
| DS/            | DLE                                                                                          | DLE                                                                      | DLE                                                                                 | 109                                                                                                                                                                 | DS/—Data Strobe (Z, O)—In Bus Mode 1, this signal indicates that valid data has been or should be placed on the data lines. It is typically used when data becomes valid asynchronously to the clock. DLE—Data Latch Enable (I, I)—In Bus Modes 2, 3, and 4, this signal transparently latches read data into the SYM53C770 prior to an Acknowledge. It is typically used when data becomes valid asynchronously to the clock. Tie this signal high if it is not used.       |

Table 3-2: Address and Data Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No.                                                                                                   | Description (Slave Type, Master Type)                                                                                                                     |
|---------------|---------------|---------------|---------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A(31-2)       | A(31-2)       | A(31-2)       | A(31-2)       | 32, 31,<br>29, 28,<br>25-23,<br>21-17,<br>15, 14,<br>12-10,<br>8-4, 206,<br>205, 203-<br>201, 199-<br>195 | Address Bus (I, O)—In all bus modes, this signal provides an address bus to the host memory.                                                              |
| A(1-0)        | A(1-0)        | A(1-0)        | BE/(1-0)      | 196, 1950                                                                                                 | A(1-0)—In Bus Modes 1,2, and 3, these pins are part of the address bus. $BE/(1-0)$ —In Bus Mode 4, this signal enables data                               |
|               |               |               |               |                                                                                                           | transfer on the byte lane $D(15-8)$ and $D(7-0)$ .                                                                                                        |
| AS/           | TS/           | ADS/          | ADS/          | 33                                                                                                        | AS/—Address Strobe (I, O)—In Bus Mode 1, this signal indicates that a valid address is on A(31-0).                                                        |
|               |               |               |               |                                                                                                           | TS/— <i>Transfer Start</i> (I, O)—In Bus Mode 2, Transfer Start indicates that a bus cycle is starting and all of the status and address lines are valid. |
|               |               |               |               |                                                                                                           | ADS/— <i>Address Status</i> (I, O)—In Bus Modes 3 and 4, this signal indicates that a valid bus cycle definition and address are being driven.            |

**Table 3-3: Arbitration Pins** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No | Description (Slave Type, Master Type)                                                                                                             |
|---------------|---------------|---------------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| BR/           | BR/           | HOLD/         | HOLD/         | 124    | BR/—Bus Request (O, O)—In Bus Modes 1 and 2, this signal indicates there is a request to use the host bus.                                        |
|               |               |               |               |        | HOLD/— <i>Hold</i> (O, O)—In Bus Modes 3 and 4, this signal indicates there is a request to use the host bus.                                     |
| BG/           | BG/           | HLDAI/        | HLDAI/        | 123    | BG/—Bus Grant (I, I)—In Bus Modes 1 and 2, this signal indicates that the host bus has been granted to the SYM53C770.                             |
|               |               |               |               |        | HLDAI/— <i>Hold Acknowledge</i> (I, I)—In Bus Modes 3 and 4, this signal indicates that the previous bus master has given up use of the host bus. |

3-4 SYM53C770 Data Manual

**Table 3-3: Arbitration Pins (Continued)** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No | Description (Slave Type, Master Type)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------|---------------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGACK/        | BB/           | BB/           | BB/           | 121    | BGACK/—Bus Grant Acknowledge (Z, I/O)— In Bus Mode 1, this signal indicates that the SYM53C770 or another device has taken control of the host signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |               |               |               |        | BB/—Bus Busy (wire-OR) (Z, I/O)—In Bus Modes 2, 3, and 4, this signal indicates that the SYM53C770 or another device has taken control of the host bus signals.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BOFF/         | BOFF/         | BOFF/         | BOFF/         | 118    | Back Off (I, I)— In all bus modes, this forces the SYM53C770 to relinquish bus mastership at the end of the current cycle, if the proper setup timing requirements are met. When BOFF/ is deasserted, a new arbitration will take place and the cycles will resume. BOFF/ is sampled at every start cycle. During worst case operation, if timing is not met it will take the SYM53C770 two clocks to get off the host bus. The start cycle will become a release cycle. If BOFF/ is asserted during arbitration, the SYM53C770 will complete arbitration and get off the bus at the first start cycle. |

**Table 3-4: System Pins** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No. | Description (Slave type, Master type)                                                                                                                                                                 |
|---------------|---------------|---------------|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCLK          | BCLK          | BCLK          | BCLK          | 58      | Bus Clock (I, I)—This clock controls all host-related activity in all bus modes.                                                                                                                      |
| RESET/        | RESET/        | RESET/        | RESET/        | 117     | Chip Reset (I, I)—Forces a full chip reset in all bus modes.                                                                                                                                          |
| CS/           | CS/           | CS/           | CS/           | 116     | Chip Select (I, I)—Selects the SYM53C770 as a slave I/O device in all bus modes. When CS/ is detected:                                                                                                |
|               |               |               |               |         | Bus Mode 1—CBACK/ is deasserted                                                                                                                                                                       |
|               |               |               |               |         | Bus Modes 2, 3, 4—TBI/ is asserted                                                                                                                                                                    |
| RAMCS/        | RAMCS/        | RAMCS/        | RAMCS/        | 2       | SCRIPTS RAM Chip Select (I, I)—When enabled, defines a 4K byte address space for the 4K bytes SCRIPTS RAM. This type of SCRIPTS RAM access is enabled by setting bits 1 and 2 of the CTEST5 register. |
| IRQ/          | IRQ/          | IRQ/          | IRQ/          | 126     | Interrupt (O, O)—In all bus modes, this signal indicates that service is required from the host CPU.                                                                                                  |

Table 3-4: System Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No. | Description (Slave type, Master type)                                                                                                                                                                                             |
|---------------|---------------|---------------|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UPSO          | TT0/          | TT0/          | TT0/          | 47      | UPSO— <i>User Programmable Status</i> (Z, O)—General purpose line in Bus Mode 1. The value in the register bit is asserted while the chip is bus master.                                                                          |
|               |               |               |               |         | TT0/— Transfer Type Zero (Z, O)—In Bus Modes 2, 3, and 4 this signal indicates the current bus transfer type. This pin can be programmed from a register bit (default = 0). It is asserted only when the SYM53C770 is bus master. |
| SIZ0          | SIZ0          | BHE/          | BE2/          | 35      | SIZ0— <i>Transfer Size Zero</i> (I, O)—In Bus Modes 1 and 2, SIZ0 indicates the current transfer size in combination with SIZ1 (see table under the SIZ1 pin description).                                                        |
|               |               |               |               |         | BHE/—Byte High Enable (I, O)—In Bus Mode 3, this signal enables data transfer on the high order byte lane $D(15-8)$ .                                                                                                             |
|               |               |               |               |         | BE2/—Byte Enable Two (I, O)—In Bus Mode 4, this signal enables data transfer on byte lane $D(23-16)$ .                                                                                                                            |
| SIZ1          | SIZ1          | NC            | BE3/          | 34      | SIZ1— <i>Transfer Size One</i> (I, O)—In Bus Modes 1 and 2, SIZ1 indicates the current transfer size in combination with the SIZ0 pin, as shown in the table below:                                                               |
|               |               |               |               |         | SIZ1, SIZ0                                                                                                                                                                                                                        |
|               |               |               |               |         | 0,0 Longword (4 bytes)                                                                                                                                                                                                            |
|               |               |               |               |         | 0,1 Byte (1 byte)                                                                                                                                                                                                                 |
|               |               |               |               |         | 1,0 Word (2-byte slave accesses are allowed, if word-aligned)                                                                                                                                                                     |
|               |               |               |               |         | 1,1 Bus Mode 1, Illegal; Bus Mode 2, Cache Line Burst (since cache line bursts are not supported in slave mode, this size request will result in standard longword slave access).                                                 |
|               |               |               |               |         | BE3/— <i>Byte Enable Three</i> (I, O)—In Bus Mode 4, this signal enables data transfer on byte lane D(31-24).                                                                                                                     |

3-6 SYM53C770 Data Manual

Table 3-4: System Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No. | Description (Slave type, Master type)                                                                                                                                                                                                                                                                                                                                            |
|---------------|---------------|---------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STERM/        | TA/           | READYI/       | READYI/       | 49      | STERM/—Synchronous Cycle Termination (I/O, I)—In Bus Mode 1, this signal acknowledges transfer to a 32-bit wide port.                                                                                                                                                                                                                                                            |
|               |               |               |               |         | TA/— Transfer Acknowledge (I/O, I)—In Bus Mode 2, this signal acknowledges transfer to a 32-bit wide port.  READYI/—Ready In (I, I)—In Bus Modes 3 and 4 during master mode operation, this signal indicates that the slave device is ready to transfer or receive data. During slave mode, this signal is monitored by the SYM53C770 to determine when to stop driving the bus. |

**Table 3-5: Interface Control Pins** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin<br>No. | Description (Slave type, Master type)                                                                                                                                                                             |
|---------------|---------------|---------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R_W/          | R_W/          | W_R/          | W_R/          | 45         | Read/Write (I, O)—Indicates the current direction of the data transfer relative to the current master.                                                                                                            |
| SLACK/        | SLACK/        | READYO/       | READYO/       | 115        | SLACK/—Slave Acknowledge (O, O)—Asserted in Bus Modes 1 and 2 to indicate the internal end of a valid slave mode cycle. The external slave cycle ends when the SYM53C770 observes either STERM/-TA/ or BERR/-TEA. |
|               |               |               |               |            | READYO/— <i>Ready Out</i> (O, O)—Asserted in Bus Modes 3 and 4 to indicate the end of a slave mode cycle.                                                                                                         |
| FC2_PA/       | TM2           | FC2_PA/       | FC2_PA/       | 36         | Function Codes/Preview of Address,<br>Transfer Modifier                                                                                                                                                           |
|               |               |               |               |            | FC2, TM2 (Z, O)—User definable from bit 5 in the DMODE register in conjunction with the Bus Mode bit (bit 6) in the DCNTL register.                                                                               |
|               |               |               |               |            | PA/ (I, I)—This input signal is used to tell the SYM53C770/SE that the system is ready for the next address/value and byte enable signal. FC2 becomes PA/ when the Bus Mode bit (DCNTL bit 6) is set.             |

**Table 3-5: Interface Control Pins (Continued)** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin<br>No.  | Description (Slave type, Master type)                                                                                                                                                                                                                                                                                                          |
|---------------|---------------|---------------|---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FC(1-0)       | TM(1-0)       | FC(1-0)       | FC(1-0)       | 37-38       | Function Codes and Transfer Modifiers                                                                                                                                                                                                                                                                                                          |
|               |               |               |               |             | For all bus modes: FC0-TM0 (Z, O)—Indicates the status of the current bus cycle. For more information on the operation of this pin, refer to description of the the Program Data bit (DMODE bit 3) in Chapter 4.                                                                                                                               |
|               |               |               |               |             | FC(1)-TM(1) (Z, O)—User definable from bit 4 in the DMODE register in conjunction with bit 6 in the DCNTL register. For more information, refer to the description of the Function Code 1 bit (DMODE bit 4) in Chapter 4.                                                                                                                      |
| SC(1-0)       | SC(1-0)       | SC(1-0)       | SC(1-0)       | 111,<br>110 | Snoop Control (Z(O), O)—Indicates the bus snooping level in all bus modes. The bits are user-programmable through register bits. They are asserted when the SYM53C770 is bus master. SC(1-0) may be optionally used as pure outputs, active in both master and slave modes.                                                                    |
| MASTER/       | MASTER/       | MASTER/       | MASTER/       | 55          | Master Status (O, O)—Driven low when the SYM53C770 becomes bus master. This signal is valid in all bus modes. This signal is driven at all times except when the SYM53C770 is in Z mode                                                                                                                                                        |
| FETCH/        | FETCH/        | FETCH/        | FETCH/        | 120         | Fetching Op Code (O, O)—In all bus modes, this signal indicates that the next bus request will be for an op code fetch.                                                                                                                                                                                                                        |
| CBREQ/        | TT1/          | TT1/          | CBREQ/        | 46          | CBREQ/—Cache Burst Request (Z, O)—In Bus Modes 1 and 4, Cache Burst Request indicates an attempt to execute a line transfer of four longwords. CBREQ/ is valid in Mode 4 only when 386 Cache Mode is enabled (Cache 386 bit, CTEST0 register).                                                                                                 |
|               |               |               |               |             | TT1/— <i>Transfer Type Bit One</i> (Z, O)—Transfer Type bit one is a three-state output line indicating the current bus transfer type in all four bus modes. TT1/ is not valid in Bus Mode 4 if Cache 386 mode is enabled. This bit can be programmed from bit 1 in the CTEST0 register. It is only asserted when the SYM53C770 is bus master. |

3-8 SYM53C770 Data Manual

Table 3-5: Interface Control Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin<br>No.  | Descr                    | iption                         | (Slave ty                                | pe, Master type)                                                                                                                        |
|---------------|---------------|---------------|---------------|-------------|--------------------------|--------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| CBACK/        | TBI/          | TBI/          | TBI/          | 48          | Bus N<br>ory sy<br>reque | Mode 1<br>ystem e<br>est. In s | this sig<br>or SYM                       | Burst Acknowledge (O, I)—In gnal indicates that the mem-<br>153C770 can handle a burst ode this signal is deasserted                    |
|               |               |               |               |             | Mode<br>cates<br>not h   | es 2, 3,<br>that th<br>andle a | and 4 <sup>r</sup><br>e mem<br>a burst : | st Inhibit (O, I)—In Bus Fransfer Burst Inhibit indiory or the SYM53C770 canrequest at this time. In slave asserted in response to CS/. |
| BS(2-0)       | BS(2-0)       | BS(2-0)       | BS(2-0)       | 114-<br>112 | in all<br>Moto           | four b<br>rola/Ir              | us mod<br>itel (BS                       | T, I)—These signals are active es. They select between 2), Big/Little Endian (BS1), and 386DX/_040 (BS0).                               |
|               |               |               |               |             | BS2                      | BS1                            | BS0                                      | Bus Mode                                                                                                                                |
|               |               |               |               |             | 0                        | 0                              | 0                                        | 80386DX-like,<br>Little Endian,<br>Bus Mode 4                                                                                           |
|               |               |               |               |             | 0                        | 0                              | 1                                        | 80386SX-like,<br>Little Endian,<br>Bus Mode 3                                                                                           |
|               |               |               |               |             | 0                        | 1                              | 0                                        | 80386DX-like,<br>Big Endian,<br>Bus Mode 4                                                                                              |
|               |               |               |               |             | 0                        | 1                              | 1                                        | Reserved                                                                                                                                |
|               |               |               |               |             | 1                        | 0                              | 0                                        | 68040-like,<br>Little Endian,<br>Bus Mode 2                                                                                             |
|               |               |               |               |             | 1                        | 0                              | 1                                        | 68030-like,<br>Little Endian,<br>Bus Mode 1                                                                                             |
|               |               |               |               |             | 1                        | 1                              | 0                                        | 68040-like,<br>Big Endian,<br>Bus Mode 2                                                                                                |
|               |               |               |               |             | 1                        | 1                              | 1                                        | 68030-Like,<br>Big Endian,<br>Bus Mode 1                                                                                                |

**Table 3-6: Additional Interface Pins** 

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No. | Description (Slave type, master type)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------------|---------------|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAC/          | MAC/          | MAC/          | MAC/          | 26      | Memory Access Control (O, O)—This signal indicates if the next access will be to local (onboard) or far (system) memory. When MAC/=1, the memory access is to local memory. When MAC/= 0, the access is to far memory. The default setting is zero; all accesses are far.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TSTOUT        | TSTOUT        | TSTOUT        | TSTOUT        | 78      | Test Out (O, O)—This signal is used to test the connectivity of the SYM53C770 signals using an "AND" tree scheme. The Test Out pin is only driven when the Test In pin is driven low; otherwise the signal is tristated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TSTIN/        | TSTIN/        | TSTIN/        | TSTIN/        | 182     | Test In (I, I)—When this pin is driven low, the SYM53C770 connects all input and outputs (excluding certain SCSI bus signals) to an "AND tree." The SCSI control signals and data lines (SD15-0, SDP1-0, CD/, IO/, MSG/, REQ/, ACK/, BSY/, SEL/, ATN/, RST/, and DIFFSENS) are not connected to the "AND tree." The output of the "AND tree" is connected to the Test Out pin. This allows manufacturers to verify chip connectivity to the board, and to determine exactly which pins are not properly attached. When the TSTIN pin is driven low, internal pull-ups are enabled on all input, output, and bidirectional pins, all outputs and bidirectional signals will be tristated, and the TSTOUT pin will be enabled. Connectivity can be tested by driving one of the SYM53C770 pins low. The TSTOUT pin should respond accordingly by driving low. |
| BERR/         | TEA/          | TEA/          | TEA/          | 50      | BERR/—Bus Error Acknowledge (O, I)—In Bus Mode 1, this indicates that a bus fault has occurred. Used with HALT/ to force a bus retry. Will be asserted on an illegal slave access. TEA/—Transfer Error Acknowledge (O, I)—Indicates that a bus fault has occurred in Bus Modes 2, 3, or 4. Used in conjunction with TA/READYI/ to force a bus retry. Will be asserted on an illegal slave access.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

3-10 SYM53C770 Data Manual

Table 3-6: Additional Interface Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No. | Description (Slave type, master type)                                                                                                                                                                                                                                                                    |
|---------------|---------------|---------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HALT/         | TIP/          | TIP/          | TIP/          | 57      | HALT/— <i>Halt</i> (Z, I)—Input only in Bus Mode 1, used with BERR/ to indicate a bus retry cycle.                                                                                                                                                                                                       |
|               |               |               |               |         | TIP/— <i>Transfer in Progress</i> (Z, O)—Output signal for Bus Modes 2, 3, and 4, indicating that bus activity is in progress.                                                                                                                                                                           |
| AUTO/         | AUTO/         | AUTO/         | AUTO/         | 127     | SCRIPTS Autostart Mode (I, I)—In all bus modes, this signal selects between automatic SCRIPTS and manual SCRIPTS start modes.                                                                                                                                                                            |
|               |               |               |               |         | AUTO/ = 0 Auto start. The DMA SCRIPTS Pointer register (DSP) will point to an address of all zeroes following a chip reset. This address is the starting address of the SCRIPTS instructions. The SCRIPTS instructions will be automatically fetched and executed until an Interrupt instruction occurs. |
|               |               |               |               |         | AUTO/ = 1 Manual start. The DSP must be written to so that it points to the starting address of the SCRIPTS instructions. The SCRIPTS instructions will be automatically fetched and executed until an interrupt condition occurs.                                                                       |
| GPIO(4-0)     | GPIO(4-0)     | GPIO(4-0)     | GPIO(4-0)     | 43-39   | General Purpose Input/Output (I/O, I/O)—In all bus modes, these signals are user-programmable inputs/outputs. GPIO(3-0) power up as inputs, and GPIO4 powers up as an output.                                                                                                                            |

Table 3-7: SCSI Pins

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No.                                                                               | Description (Slave type, Master type)                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------------|---------------|---------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIFFSENS      | DIFFSENS      | DIFFSENS      | DIFFSENS      | 128                                                                                   | Differential Sense (I, I)—This pin detects the presence of a single-ended device on a differential system. When using external differential transceivers and a zero is detected on this pin, all chip SCSI outputs will be tristated to avoid damage to the transceivers. When running in single-ended mode, this pin should be tied high. The normal value of this pin is 1.                                                                                                      |
| SCLK          | SCLK          | SCLK          | SCLK          | 125                                                                                   | SCSI Clock (I, I)—SCLK is used to derive all SCSI-related timings. The speed of this clock will be determined by the application requirements; in some applications, SCLK and BCLK may be tied to the same source.                                                                                                                                                                                                                                                                 |
| SDATA/        | SDATA/        | SDATA/        | SDATA/        | 172, 174-<br>176, 140-<br>142, 144,<br>161, 162,<br>164-167,<br>169, 170,<br>171, 160 | SCSI Data (I/O, I/O)—These open collector signals include the following data lines and parity signals for all bus modes.  SD15-0/ 16-bit SCSI data bus  SDP1-0/ SCSI data parity pins                                                                                                                                                                                                                                                                                              |
| SCTRL/        | SCTRL/        | SCTRL/        | SCTRL/        | 147, 145,<br>150, 146,<br>152, 153,<br>149, 159,<br>151                               | Open Collector SCSI Control signals (I/O, I/O):  C_D/ SCSI phase line, command/data I_O/ SCSI phase line, input/output  MSG/ SCSI phase line, message  REQ/ Data handshake signal from target device  ACK/ Data handshake signal from initiator device  BSY/* SCSI bus arbitration signal, signal busy  SEL/* SCSI bus arbitration signal, select device  ATN/ Attention, the initiator is requesting a message out phase  RST/* SCSI bus reset  * Input only in differential mode |

<sup>3-12</sup> SYM53C770 Data Manual

Table 3-7: SCSI Pins (Continued)

| Bus<br>Mode 1 | Bus<br>Mode 2 | Bus<br>Mode 3 | Bus<br>Mode 4 | Pin No.                                                  | Description (Slave type, Master type)                                                                                 |
|---------------|---------------|---------------|---------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| SDIR(15-0)    | SDIR(15-0)    | SDIR(15-0)    | SDIR(15-0)    | 191-194,<br>136-139,<br>178-180,<br>183-185,<br>187, 188 | SCSI Data Direction Control (O, O)—<br>Differential driver direction control for<br>SCSI data lines.                  |
| SDIRP0        | SDIRP0        | SDIRP0        | SDIRP0        | 177                                                      | SCSI Parity Direction Control (O, O)—<br>Differential driver direction control for<br>SCSI parity signal (bits 7-0).  |
| SDIRP1        | SDIRP1        | SDIRP1        | SDIRP1        | 189                                                      | SCSI Parity Direction Control (O, O)—<br>Differential driver direction control for<br>SCSI parity signal (bits 15-8). |
| BSYDIR        | BSYDIR        | BSYDIR        | BSYDIR        | 134                                                      | SCSI BSY/ Control (O, O)—Differential driver enable control for SCSI BSY/ signal.                                     |
| SELDIR        | SELDIR        | SELDIR        | SELDIR        | 132                                                      | SCSI SEL/ Control (O, O)—Differential driver enable control for SCSI SEL/ signal.                                     |
| RSTDIR        | RSTDIR        | RSTDIR        | RSTDIR        | 133                                                      | SCSI RST/ Control (O, O)—Differential driver enable control for SCSI RST/ signal.                                     |
| IGS           | IGS           | IGS           | IGS           | 131                                                      | <i>Initiator Direction Control</i> (O, O)— Differential driver direction control for initiator driver group.          |
| TGS           | TGS           | TGS           | TGS           | 129                                                      | Target Direction Control (O, O)—Differential driver direction control for target driver group.                        |

3-14 SYM53C770 Data Manual

# Chapter 4 Registers

This chapter describes the SYM53C770 registers. Table 5-1 summarizes the SYM53C770 register set. Figure 5-1, the register map, lists registers by both their Big and Little Endian addresses. The Big Endian address for each register is shown in parentheses. The terms "set" and "assert" are used to refer to bits that are programmed to a binary one. Similarly, the terms "deassert," "clear" and "reset" are used to refer to bits that are programmed to a binary zero. Reserved bits should always be written to zero; mask all information read from them. Reserved bit functions may be changed at any time. Unless otherwise indicated, all bits in registers are active high; the feature is enabled by setting the bit.

The bottom of every register diagram shows the default register values, which are enabled after the chip is powered on or reset. Registers can be addressed as bytes, words or longwords. Other access sizes will result in bus errors.

Note: the only register that the host CPU can access while the SYM53C770 is executing SCRIPTS is the ISTAT register; attempts to access other registers will interfere with the operation of the chip. However, all registers are accessible via SCRIPTS.

Table 4-1: SYM53C770 Register Addresses and Descriptions

| Little<br>Endian<br>Address | Endian Endian |      | Label  | Description               | Page |  |
|-----------------------------|---------------|------|--------|---------------------------|------|--|
| 00                          | 03            | R./W | SCNTL0 | SCSI Control Zero         | 4-5  |  |
| 01                          | 02            | R/W  | SCNTL1 | SCSI Control One          | 4-7  |  |
| 02                          | 01            | R/W  | SCNTL2 | SCSI Control Register Two | 4-9  |  |
| 03                          | 00            | R/W  | SCNTL3 | SCSI Control Three        | 4-10 |  |
| 04                          | 07            | R/W  | SCID   | SCSI Chip ID              | 4-11 |  |
| 05                          | 06            | R/W  | SXFER  | SCSI Transfer             | 4-12 |  |
| 06                          | 05            | R/W  | SDID   | SCSI Destination ID       | 4-14 |  |
| 07                          | 04            | R/W  | GPREG  | General Purpose           | 4-15 |  |
| 08                          | 0B            | R/W  | SFBR   | SCSI First Byte Received  | 4-15 |  |
| 09                          | 0A            | R/W  | SOCL   | SCSI Output Control Latch | 4-16 |  |
| 0A                          | 09            | R    | SSID   | SCSI Selector ID Register | 4-16 |  |
| 0B                          | 08            | R    | SBCL   | SCSI Bus Control Lines    | 4-17 |  |
| 0C                          | 0F            | R    | DSTAT  | DMA Status                | 4-17 |  |
| 0D                          | 0E            | R    | SSTAT0 | SCSI Status Zero          | 4-18 |  |
| 0E                          | 0D            | R    | SSTAT1 | SCSI Status One           | 4-19 |  |
| 0F                          | 0C            | R    | SSTAT2 | SCSI Status Two           | 4-20 |  |
|                             |               |      |        |                           |      |  |

Table 4-1: SYM53C770 Register Addresses and Descriptions (Continued)

| Little<br>Endian<br>Address | Big<br>Endian<br>Address | Read/<br>Write | Label    | Description                | Page |
|-----------------------------|--------------------------|----------------|----------|----------------------------|------|
| 10-13                       | 10-13                    | R/W            | DSA      | Data Structure Address     | 4-21 |
| 14                          | 17                       | R/W            | ISTAT    | Interrupt Status           | 4-22 |
| 18                          | 1B                       | R/W            | CTEST0   | Chip Test Zero             | 4-24 |
| 19                          | 1A                       | R              | CTEST1   | Chip Test One              | 4-25 |
| 1A                          | 19                       | R              | CTEST2   | Chip Test Two              | 4-26 |
| 1B                          | 18                       | R/W            | CTEST3   | Chip Test Three            | 4-27 |
| 1C-1F                       | 1C-1F                    | R/W            | TEMP     | Temporary Stack            | 4-28 |
| 20                          | 23                       | R/W            | DFIFO    | DMA FIFO                   | 4-28 |
| 21                          | 22                       | R/W            | CTEST4   | Chip Test Four             | 4-29 |
| 22                          | 21                       | R/W            | CTEST5   | Chip Test Five             | 4-30 |
| 23                          | 20                       | R/W            | CTEST6   | Chip Test Six              | 4-31 |
| 24-26                       | 24-27                    | R/W            | DBC      | DMA Byte Counter           | 4-31 |
| 27                          | 24                       | R/W            | DCMD     | DMA Command                | 4-32 |
| 28-2B                       | 28-2B                    | R/W            | DNAD     | DMA Next Data Address      | 4-32 |
| 2C-2F                       | 2C-2F                    | R/W            | DSP      | DMA SCRIPTS Pointer        | 4-33 |
| 30-33                       | 30-33                    | R/W            | DSPS     | DMA SCRIPTS Pointer Save   | 4-33 |
| 34-37                       | 34-37                    | R/W            | SCRATCHA | Scratch Register A         | 4-34 |
| 38                          | 3B                       | R/W            | DMODE    | DMA Mode                   | 4-34 |
| 39                          | 3A                       | R/W            | DIEN     | DMA Interrupt Enable       | 4-36 |
| 3A                          | 39                       | R/W            | DWT      | DMA Watchdog Timer         | 4-37 |
| 3B                          | 38                       | R/W            | DCNTL    | DMA Control                | 4-37 |
| 3C-3F                       | 3C-3F                    | R              | ADDER    | Adder Sum Output           | 4-39 |
| 40                          | 43                       |                | SIEN0    | SCSI Interrupt Enable Zero | 4-39 |
| 41                          | 42                       | R/W            | SIEN1    | SCSI Interrupt Enable One  | 4-41 |
| 42                          | 41                       | R              | SIST0    | SCSI Interrupt Status Zero | 4-42 |
| 43                          | 40                       | R              | SIST1    | SCSI Interrupt Status One  | 4-43 |
| 44                          | 47                       | R/W            | SLPAR    | SCSI Longitudinal Parity   | 4-44 |
| 45                          | 46                       | R              | SWIDE    | SCSI Wide Residue Data     | 4-45 |
| 46                          | 45                       | R/W            | MACNTL   | Memory Access Control      | 4-46 |
| 47                          | 44                       | R/W            | GPCNTL   | General Purpose Control    | 4-46 |
| 48                          | 4B                       | R/W            | STIME0   | SCSI Timer Register        | 4-47 |
| 49                          | 4A                       | R/W            | STIME1   | SCSI Timer Register One    | 4-48 |
| 4A                          | 49                       | R/W            | RESPID0  | Response ID Zero           | 4-48 |
| 4B                          | 48                       | R/W            | RESPID1  | Response ID One            | 4-48 |

4-2 SYM53C770 Data Manual

Table 4-1: SYM53C770 Register Addresses and Descriptions (Continued)

| Little<br>Endian<br>Address | Big<br>Endian<br>Address | Read/<br>Write | Label      | Description                           | Page |
|-----------------------------|--------------------------|----------------|------------|---------------------------------------|------|
| 4C                          | 4F                       | R              | STEST0     | SCSI Test Register Zero               | 4-49 |
| 4D                          | 4E                       | R              | STEST1     | SCSI Test Register One                | 4-50 |
| 4E                          | 4D                       | R/W            | STEST2     | SCSI Test Register Two                | 4-51 |
| 4F                          | 4C                       | R/W            | STEST3     | SCSI Test Register Three              | 4-52 |
| 50-51                       | 52-53                    | R              | SIDL       | SCSI Input Data Latch                 | 4-53 |
| 54-55                       | 56-57                    | R/W            | SODL       | SCSI Output Data Latch                | 4-54 |
| 58-59                       | 5A-5B                    | R              | SBDL       | SCSI Bus Data Lines                   | 4-54 |
| 5C-5F                       | 5C-5F                    | R/W            | SCRATCHB   | Scratch Register B                    | 4-55 |
| 60h-7Fh                     | 60h-7Fh                  | R/W            | SCRATCHC-J | General Purpose Scratch Registers C-J | 4-55 |

Figure 4-1: SYM53C770 Register Address Map

| Big Endian<br>Mode |          |          |        |        | SCRIPTS<br>and Little<br>Endian<br>Mode |
|--------------------|----------|----------|--------|--------|-----------------------------------------|
| 00                 | SCNTL3   | SCNTL2   | SCNTL1 | SCNTL0 | 00                                      |
| 04                 | GPREG    | SDID     | SXFER  | SCID   | 04                                      |
| 08                 | SBCL     | SSID     | SOCL   | SFBR   | 08                                      |
| 0C                 | SSTAT2   | SSTAT1   | SSTAT0 | DSTAT  | 0C                                      |
| 10                 |          | D        | SA     | 1      | 10                                      |
| 14                 |          | RESERVED |        | ISTAT  | 14                                      |
| 18                 | CTEST3   | CTEST2   | CTEST1 | CTEST0 | 18                                      |
| 1C                 |          | TE       | MP     | 1      | 1C                                      |
| 20                 | CTEST6   | CTEST5   | CTEST4 | DFIFO  | 20                                      |
| 24                 | DCMD     |          | DBC    |        | 24                                      |
| 28                 |          | DN       | IAD    | 1      | 28                                      |
| 2C                 | DSP      |          |        |        |                                         |
| 30                 | DSPS     |          |        |        |                                         |
| 34                 |          | SCRA     | TCH A  |        | 34                                      |
| 38                 | DCNTL    | DWT      | DIEN   | DMODE  | 38                                      |
| 3C                 |          | AD       | DER    |        | 3C                                      |
| 40                 | SIST1    | SIST0    | SIEN1  | SIEN0  | 40                                      |
| 44                 | GPCNTL   | MACNTL   | SWIDE  | SLPAR  | 44                                      |
| 48                 | RESPID1  | RESPID0  | STIME1 | STIME0 | 48                                      |
| 4C                 | STEST3   | STEST2   | STEST1 | STEST0 | 4C                                      |
| 50                 | RESE     | RVED     | SI     | DL     | 50                                      |
| 54                 | RESE     | ERVED    | SC     | DDL    | 54                                      |
| 58                 | RESE     | ERVED    | SB     | DL     | 58                                      |
| 5C                 |          | SCRA     | ТСН В  |        | 5C                                      |
| 60                 |          | SCRA     | ГСН С  |        | 60                                      |
| 64                 |          | SCRA     | TCHD   |        | 64                                      |
| 68                 |          | SCRA     | TCHE   |        | 68                                      |
| 6C                 | SCRATCHF |          |        |        | 6C                                      |
| 70                 |          | SCRA     | TCHG   |        | 70                                      |
| 74                 |          | SCRA     | ТСНН   |        | 74                                      |
| 78                 |          | SCRA     | TCHI   |        | 78                                      |
| 7C                 |          | SCRA     | ТСНЈ   |        | 7C                                      |

4-4 SYM53C770 Data Manual

### Register 00 (03) SCSI Control Zero (SCNTL0) Read/Write

| ARB1 | ARB0  | START | WATN/ | EPC | EPG | AAP | TRG |
|------|-------|-------|-------|-----|-----|-----|-----|
| 7    | 6     | 5     | 4     | 3   | 2   | 1   | 0   |
| Defa | ult>> | •     |       | •   | •   |     | •   |
| 1    | 1     | 0     | 0     | 0   | 0   | 0   | 0   |

#### Bit 7 ARB1 (Arbitration mode bit 1)

#### Bit 6 ARB0 (Arbitration mode bit 0)

| ARB1 | ARB0 | Arbitration Mode                           |
|------|------|--------------------------------------------|
| 0    | 0    | Simple arbitration                         |
| 0    | 1    | Reserved                                   |
| 1    | 0    | Reserved                                   |
| 1    | 1    | Full arbitration, selection or reselection |

#### Simple Arbitration

- 1. The SYM53C770 waits for a bus free condition to occur.
- 2. It asserts BSY/ and its SCSI ID (contained in the SCID register) onto the SCSI bus. If the SEL/ signal is asserted by another SCSI device, the SYM53C770 will deassert BSY/, deassert its ID and set the Lost Arbitration bit (bit 3) in the SSTAT0 register.
- 3. After an arbitration delay, the CPU should read the SBDL register to check if a higher priority SCSI ID is present. If no higher priority ID bit is set, and the Lost Arbitration bit is not set, the SYM53C770 has won arbitration.
- 4. Once the SYM53C770 has won arbitration, it must assert SEL via the SOCL register for a bus clear plus a bus settle delay (1.2  $\mu$ s). A low level selection can be performed after this delay.

#### Full Arbitration, Selection/Reselection

- 1. The SYM53C770 waits for a bus free condition.
- 2. It asserts BSY/ and its SCSI ID (the ID stored in the SCID register) onto the SCSI bus.
- 3. If the SEL/ signal is asserted by another SCSI device or if the SYM53C770 detects a higher priority ID, the SYM53C770 will deassert BSY/, deassert its ID, and wait until the next bus free state to try arbitration again.
- 4. The SYM53C770 repeats arbitration until it wins control of the SCSI bus. When it has won, the Won Arbitration bit is set in the SSTAT0 register, bit 2.
- 5. The SYM53C770 performs selection by asserting the following onto the SCSI bus: SEL/, the target's ID (stored in the SDID register) and the SYM53C770's ID (the highest priority ID stored in the SCID register).
- 6. After a selection is complete, the Function Complete bit is set in the SISTO register, bit 6.
- 7. If a selection time-out occurs, the Selection Time-out bit is set in the SIST1 register, bit 2.

#### Bit 5 START (Start sequence)

When this bit is set, the SYM53C770 will start the arbitration sequence indicated by the Arbitration Mode bits. The Start Sequence bit is used in low level mode; when executing SCSI SCRIPTS, this bit is controlled by the SCRIPTS processor. An arbitration sequence should not be started if the Connected bit, bit 4 in the SCNTL1 register, indicates that SYM53C770 is already connected to the SCSI bus.

This bit is automatically cleared when the arbitration sequence is complete. If a sequence is aborted, bit 4 in the SCNTL1 register should be checked to verify that the SYM53C770 did not connect to the SCSI bus.

# Bit 4 WATN (Select with ATN/ on a start sequence)

When this bit is set and the SYM53C770 is in initiator mode, the SCSI ATN/ signal will be asserted during SYM53C770 selection of a target device. This is to inform the target that the SYM53C770 has a message to send. If a selection time-out occurs while attempting to select a target device, ATN/ will be deasserted at the same time SEL/ is deasserted.

When this bit is clear, the ATN/ signal will not be asserted during selection.

This bit is controlled by the SCRIPTS processor during SCRIPTS execution, but it may be set manually in low level mode.

#### Bit 3 EPC (Enable parity checking)

When this bit is set, the SYM53C770 checks the SCSI data bus for odd parity when data is received from the SCSI bus in either initiator or target mode. It also checks the host data bus for odd parity if bit 2, the Enable Parity Generation bit, is cleared. Host data bus parity is checked as data is loaded into the SODL register when sending SCSI data in either initiator or target mode. If a parity error is detected, bit 0 of the SSTAT0 register is set and an interrupt may be generated.

If the SYM53C770 is operating in initiator mode and a parity error is detected, it may assert ATN/, but the transfer continues until the target changes phase.

When this bit is cleared, parity errors are not reported.

# Bit 2 EPG (Enable parity generation/parity through)

When this bit is set, the SYM53C770 generates SCSI parity. The host data bus parity lines DP(3-0) are ignored and should not be used as parity signals. When this bit is cleared, the parity present on the host data parity lines flows through the SYM53C770's internal FIFOs and is driven onto the SCSI bus when sending

data (if the host bus is set to even parity, it is changed to odd before it is sent to the SCSI bus).

This bit enables the DP3\_ABRT/ pin to function as an abort input (ABRT/).

#### Bit 1 AAP (Assert ATN/ on parity error)

When this bit is set, the SYM53C770 automatically asserts the SCSI ATN/ signal when it detects a parity error. ATN/ is only asserted in initiator mode. The ATN/ signal is asserted before deasserting ACK/ during the transfer of the byte with the parity error. The Enable Parity Checking bit must also be set for the SYM53C770 to assert ATN/ in this manner. The following parity errors can occur:

- 1. A parity error detected on data received from the SCSI bus.
- 2. A parity error detected on data transferred to the SYM53C770 from the host data bus.

If the Assert ATN/ on Parity Error bit is cleared or the Enable Parity Checking bit is cleared, ATN/ will not be automatically asserted on the SCSI bus when a parity error is received.

#### Bit 0 TRG (Target mode)

This bit determines the default operating mode of the SYM53C770. The user must manually set target or initiator mode. This can be done using the SCRIPTS language (SET target or CLEAR target).

When this bit is set, the chip is a target device by default. When the target mode bit is cleared, the SYM53C770 is an initiator device by default.

#### **CAUTION:**

Writing this bit while not connected may cause the loss of a selection or reselection due to the changing of target or initiator roles.

4-6 SYM53C770 Data Manual

### Register 01 (02) SCSI Control One (SCNTL1) Read/Write

| EXC   | ADB     | DHP | CON | RST | AESP | IARB | SST |
|-------|---------|-----|-----|-----|------|------|-----|
| 7     | 6       | 5   | 4   | 3   | 2    | 1    | 0   |
| Defau | ılt >>> | •   |     |     | •    |      |     |
| 0     | 0       | 0   | 0   | 0   | 0    | 0    | 0   |

# Bit 7 EXC (Extra clock cycle of data setup)

When this bit is set, an extra clock period of data setup is added to each SCSI send data transfer. The extra data setup time can provide additional system design margin, though it will affect the SCSI transfer rates. Clearing this bit disables the extra clock cycle of data setup time.

#### Bit 6 ADB (Assert SCSI data bus)

When this bit is set, the SYM53C770 drives the contents of the SCSI Output Data Latch register (SODL) onto the SCSI data bus. When the SYM53C770 is an initiator, the SCSI I/O signal must be inactive to assert the SODL contents onto the SCSI bus. The low order data and parity signal will always be asserted onto the SCSI bus, whereas the high order data and parity signal will only be asserted onto the SCSI bus if the Enable Wide SCSI bit (SCNTL3, bit 3) is asserted and a data phase is specified by the SCSI phase signals. When the SYM53C770 is a target, the SCSI I/O signal must be active for the SODL contents to be asserted onto the SCSI bus. The contents of the SODL register can be asserted at any time, even before the SYM53C770 is connected to the SCSI bus.

This bit should be cleared when executing SCSI SCRIPTS. It is normally used only for diagnostics testing or operation in low level mode.

# Bit 5 DHP (Disable Halt on Parity Error or ATN) (Target Only)

The DHP bit is only defined for target mode operation. When this bit is cleared, the SYM53C770 halts the SCSI data transfer when a parity error is detected or when the ATN/ signal is asserted. If ATN/ or a parity error is received in the middle of a data transfer, the SYM53C770 may transfer up to three additional bytes (or words, if wide SCSI is enabled) before halting to synchronize between internal core cells. During synchronous operation, the SYM53C770 will halt when there are no more outstanding synchronous offsets. If the SYM53C770 is receiving data, any data residing in the SCSI or DMA FIFOs is sent to memory before halting. While sending data in target mode with pass parity enabled, the byte with the parity error will not be sent across the SCSI bus.

When this bit is set, the SYM53C770 does not halt the SCSI transfer when ATN/ or a parity error is received.

#### Bit 4 CON (Connected)

This bit is automatically set any time the SYM53C770 is connected to the SCSI bus as an initiator or as a target. It will be set after successfully completing arbitration or when the SYM53C770 has responded to a bus initiated selection or reselection. It will also be set after successfully completing simple arbitration when operating in low level mode. When this bit is clear, the SYM53C770 is not connected to the SCSI bus.

The CPU can force a connected or disconnected condition by setting or clearing this bit. This feature would be used primarily during loopback mode.

#### Bit 3 RST (Assert SCSI RST/ signal)

Setting this bit asserts the SCSI RST/ signal. The RST/ output remains asserted until this bit is cleared. The 25  $\mu$ s minimum assertion time defined in the SCSI specification must be timed out by the controlling microprocessor. In differential mode, RST/ becomes an input, and setting this bit causes RSTDIR to be asserted.

Note: setting this bit in SCRIPTS causes a fatal interrupt, which will halt SCRIPTS execution.

# Bit 2 AESP (Assert even SCSI parity (force bad parity))

When this bit is set and the Enable Parity Generation bit is set (bit 2 in the SCNTL0 register), the SYM53C770 asserts even parity. It forces a SCSI parity error on each byte sent to the SCSI bus from the SYM53C770. If parity checking is enabled, then the SYM53C770 checks data received for odd parity. This bit is used for diagnostic testing and should be clear for normal operation. It can be used to generate parity errors to test error handling functions.

#### Bit 1 IARB (Immediate Arbitration)

Setting this bit will cause the SCSI core to immediately begin arbitration once a Bus Free phase is detected following an expected SCSI disconnect. This bit is useful for multithreaded applications. The ARB1-0 bits in SCNTL0 should be set for full arbitration and selection before setting Immediate Arbitration.

Arbitration will be re-tried until won. At that point, the SYM53C770 will hold BSY and SEL asserted, and wait for a select or reselect sequence to be requested. The Immediate Arbitration bit will be reset automatically when the selection or reselection sequence is completed, or times out.

An unexpected disconnect condition will clear IARB without attempting arbitration. See the SCSI Disconnect Unexpected bit (SCNTL2 bit 7) for more information on expected versus unexpected disconnects.

An immediate arbitration sequence can be aborted. First, the Abort bit in the SCRIPTS processor registers should be set. Then one of two things will eventually happen:

- 1. The Won Arbitration bit (SSTAT0 bit 2) will be asserted. In this case, the Immediate Arbitration bit needs to be reset. This will complete the abort sequence and disconnect the SYM53C770 from the SCSI bus. If it is not acceptable to go to Bus Free phase immediately following the arbitration phase, a low level selection may instead be performed.
- 2. The abort will complete because the SYM53C770 loses arbitration. This can be detected by the Immediate Arbitration bit being deasserted. The Lost Arbitration bit (SSTAT0 bit 3) should not be used to detect this condition. No further action needs to be taken in this case.

#### Bit 0 SST (Start SCSI Transfer)

This bit is automatically set during SCRIPTS execution, and should not be used. It causes the SCSI core to begin a SCSI transfer, including REQ/ACK handshaking. The determination of whether the transfer is a send or receive is made according to the value written to the I/O bit in SOCL. This bit is self-resetting. This bit should not be set for low level operation.

4-8 SYM53C770 Data Manual

# Register 02 (01) SCSI Control Register Two (SCNTL2) Read/Write

| SDU  | СНМ    | SLPMD | SLPHBEN | WSS | VUE1 | VUE0 | WSR |
|------|--------|-------|---------|-----|------|------|-----|
| 7    | 6      | 5     | 4       | 3   | 2    | 1    | 0   |
| Defa | ult>>> |       |         |     |      |      |     |
| 0    | 0      | 0     | 0       | 0   | 0    | 0    | 0   |

# Bit 7 SDU (SCSI Disconnect Unexpected)

When this bit is set, the SCSI core is not expecting the SCSI bus to enter the Bus Free phase. If it does, an unexpected disconnect error will be generated (see the Unexpected Disconnect bit in the SISTO register, bit 2).

During normal SCRIPTS mode operation, this bit is set automatically whenever the SCSI core is reselected, or successfully selects another SCSI device. The SDU bit should be reset with a register write (Move 0x7f\_&\_SCNTL2\_to\_SCNTL2) before the SCSI core expects a disconnect to occur, normally prior to sending an Abort, Abort Tag, Bus Device Reset, Clear Queue or Release Recovery message, or before deasserting ACK after receiving a Disconnect command or Command Complete message.

#### Bit 6 CHM (Chained Mode)

This bit determines whether or not the SCSI core is programmed for chained SCSI mode. This bit is automatically set by the Chained Block Move (CHMOV) SCRIPTS instruction and is automatically cleared by the Block Move SCRIPTS instruction (MOVE).

Chained mode is primarily used to transfer consecutive wide data blocks. Using chained mode facilitates partial receive transfers and allows correct partial send behavior. When this bit is set and a data transfer ends on an odd byte boundary, the SYM53C770 will store the last byte in the SCSI Wide Residue Data Register during a receive operation or in the SCSI Output Data Latch register during a send

operation. This byte will be combined with the first byte from the subsequent transfer so that a wide transfer can be completed.

#### Bit 5 SLPMD (SLPAR Mode Bit)

If this bit is clear, the SLPAR register functions like the SYM53C720. If this bit is set, the SLPAR register reflects the high or low byte of the SLPAR word, depending on the state of SCNTL2 bit 4. It also allows a seed value to be written to the SLPAR register.

## Bit 4 SLPHBEN (SLPAR High Byte Enable)

If this bit is clear, the low byte of the SLPAR word is present in the SLPAR register. If this bit is set, the high byte of the SLPAR word is present in the SLPAR register.

#### Bit 3 WSS (Wide SCSI Send)

When read, this bit returns the value of the Wide SCSI Send (WSS) flag. Asserting this bit will clear the WSS flag. This clearing function is self-resetting.

When the WSS flag is high following a wide SCSI send operation, the SCSI core is holding a byte of "chain" data in the SODL register. This data will become the first low-order byte sent when "married" with a high-order byte during a subsequent data send transfer.

Performing a SCSI receive operation will clear this bit. Also, performing any non-wide transfer will clear this bit.

# Bit 2 VUE1 (Vendor Unique Enhancements bit 1)

This bit is a read only value indicating whether the group code field in the SCSI instruction is standard or vendor unique. If reset, the bit indicates standard group codes; if set, the bit indicates vendor unique group codes. The value in this bit is reloaded at the beginning of all asynchronous target receives. The default for this bit is reset.

## Bit 1 VUE0 (Vendor Unique Enhancements bit 0)

This bit is used to disable the automatic byte count reload during Block Move instructions in the command phase. If this bit is reset, the device will reload the Block Move byte count if the first byte received is one of the standard group codes. If this bit is set, the device will not reload the Block Move byte count, regardless of the group code.

#### Bit 0 WSR (Wide SCSI Receive)

When read, this bit returns the value of the Wide SCSI Receive (WSR) flag. Asserting this bit will clear the WSR flag. This clearing function is self-resetting.

The WSR flag indicates that the SCSI core received data from the SCSI bus, detected a possible partial transfer at the end of a chained or non-chained block move command, and temporarily stored the high-order byte in the SWIDE register rather than passing the byte out the DMA channel. The hardware uses the WSR status flag to determine what behavior must occur at the start of the next data receive transfer. When the flag is set, the stored data in SWIDE may be "residue" data, valid data for a subsequent data transfer, or overrun data. The byte may be read as normal data by starting a data receive transfer.

Performing a SCSI send operation will clear this bit. Also, performing any non-wide transfer will clear this bit.

### Register 03 (00) SCSI Control Three (SCNTL3) Read/Write

|   | Ultra | SCF2  | SCF1 | SCF0 | EWS | CCF2 | CCF1 | CCF0 |
|---|-------|-------|------|------|-----|------|------|------|
|   | 7     | 6     | 5    | 4    | 3   | 2    | 1    | 0    |
| ٠ | Defa  | ult>> |      |      | •   | •    |      |      |
|   | 0     | 0     | 0    | 0    | 0   | 0    | 0    | 0    |

#### Bit 7 Ultra (Ultra Enable)

Setting this bit enables Ultra SCSI synchronous SCSI transfers in systems that have an 80 MHz clock. The default value of this bit is 0. This bit should remain cleared in systems that have a 40MHz clock, unless the SCSI clock doubler feature is used to increase the SCLK frequency to at least 80 MHz.

When this bit is set, the signal filtering period for SREQ/ and SACK/ automatically changes to 15 ns, regardless of the value of the Extend REQ/ACK Filtering bit in the STEST2 register.

# Bits 6-4 SCF2-0 (Synchronous Clock Conversion Factor)

These bits select a factor by which the frequency of SCLK is divided before being presented to the synchronous SCSI control logic. They should be written to the same value as the Clock Conversion Factor bits below unless fast SCSI operation is desired. See the table under the description of bits 2-0 of this register for the valid combinations.

Note: for additional information on how the synchronous transfer rate is determined, refer to Chapter 2.

Note: to migrate from a Fast SCSI-2 system with a 40MHz clock, divide the clock by a factor of two or more to achieve the same synchronous transfer rate in a system with an 80MHz clock.

4-10 SYM53C770 Data Manual

#### Bit 3 EWS (Enable Wide SCSI)

When this bit is clear, all information transfer phases are assumed to be eight bits transmitted on SD7-0/, SDP0/. When this bit is set, data transfers are done 16 bits at a time with the least significant byte on SD7-0/, SDP0/ and the most significant byte on SD14-8, SDP1/. Command, status, and message phases remain eight bits.

#### Bits 2-0 CCF2-0 (Clock Conversion Factor)

These bits select a factor by which the frequency of SCLK is divided before being presented to the SCSI core. The bits are encoded as follows. All other combinations are reserved and should never be used. Also note that the synchronous portion of the SCSI core can be run at a different clock rate for fast SCSI. See the synchronous clock conversion factor bits above.

| SCF2<br>CCF2 | SCF1<br>CCF1 | SCF0<br>CCF0 | Factor<br>Frequency | SCSI Clock<br>(MHz) |
|--------------|--------------|--------------|---------------------|---------------------|
| 0            | 0            | 0            | SCLK/3              | 50.01-75            |
| 0            | 0            | 1            | SCLK/1              | 16.67-25            |
| 0            | 1            | 0            | SCLK/1.5            | 25.01-37.5          |
| 0            | 1            | 1            | SCLK/2              | 37.51-50            |
| 1            | 0            | 0            | SCLK/3              | 50.01-75            |
| 1            | 0            | 1            | SCLK/4              | 75.01-100.00        |
| 1            | 1            | 0            | Reserved            |                     |
| 1            | 1            | 1            | Reserved            |                     |

Note: It is important that these bits be set to the proper values to guarantee that the SYM53C770 meets the SCSI timings as defined by the ANSI specification.

Note: to migrate from a Fast SCSI-2 system with a 40MHz clock, divide the clock by a factor of two or more to achieve the same synchronous transfer rate in a system with

an 80MHz clock.

Note: if the SCSI clock doubler is enabled, use the desired frequency after doubling to determine the conversion factor.

### Register 04 (07) SCSI Chip ID (SCID) Read/Write

| I | RES  | RRE   | SRE | RES | ID3 | ID2 | ID1 | ID0 |
|---|------|-------|-----|-----|-----|-----|-----|-----|
| I | 7    | 6     | 5   | 4   | 3   | 2   | 1   | 0   |
|   | Defa | ult>> |     |     |     |     |     |     |
|   | Χ    | 0     | 0   | Χ   | 0   | 0   | 0   | 0   |

#### Bit 7 Reserved

### Bit 6 RRE (Enable Response to Reselection)

When this bit is set, the SYM53C770 is able to respond to bus-initiated reselection at the chip ID in the RESPID0 and RESPID1 registers. Note that the SYM53C770 will not automatically reconfigure itself to initiator mode as a result of being reselected.

#### Bit 5 SRE (Enable Response to Selection)

When this bit is set, the SYM53C770 is able to respond to bus-initiated selection at the chip ID encoded in the RESPID0 and RESPID1 registers. Note that the SYM53C770 will not automatically reconfigure itself to target mode as a result of being selected.

#### Bit 4 Reserved

#### Bits 3-0 Encoded Chip SCSI ID

These bits are used to store the SYM53C770 encoded SCSI ID. This is the ID which the chip will assert when arbitrating for the SCSI bus. The priority of the sixteen possible IDs, in descending order is:

| SCSI ID | Binary Encoded<br>Value | Priority |
|---------|-------------------------|----------|
| 7       | 0111                    | highest  |
| 6       | 0110                    |          |
| 5       | 0101                    |          |
| 4       | 0100                    |          |
| 3       | 0011                    |          |
| 2       | 0010                    |          |
| 1       | 0001                    |          |
| 0       | 0000                    |          |
| 15      | 1111                    |          |
| 14      | 1110                    |          |
| 13      | 1101                    |          |
| 12      | 1100                    |          |
| 11      | 1011                    |          |
| 10      | 1010                    |          |
| 9       | 1001                    |          |
| 8       | 1000                    | lowest   |

### Register 05 (06) SCSI Transfer (SXFER) Read/Write

| TP2  | TP1    | TP0 | MO4 | MO3 | MO2 | MO1 | MO0 |
|------|--------|-----|-----|-----|-----|-----|-----|
| 7    | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defa | ult>>> |     |     |     |     |     |     |
| 0    | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

Note: when using Table Indirect I/O commands, bits 7-5 and 3-0 of this register will be loaded from the I/O data structure.

Note: for additional information on how the synchronous transfer rate is determined, refer to Chapter 2, "Functional Description

# Bits 7-5 TP2-0 (SCSI Synchronous Transfer Period)

These bits determine the SCSI synchronous transfer period (XFERP) used by the SYM53C770 when sending synchronous SCSI data in either initiator or target mode. These bits control the programmable dividers in the chip.

Note: for Ultra SCSI transfers, the ideal transfer period is 4, however, 5 is acceptable.

Setting the transfer period to a value greater than 5 is not recommended.

| TP2 | TP1 | TP0 | XFERP |  |
|-----|-----|-----|-------|--|
| 0   | 0   | 0   | 4     |  |
| 0   | 0   | 1   | 5     |  |
| 0   | 1   | 0   | 6     |  |
| 0   | 1   | 1   | 7     |  |
| 1   | 0   | 0   | 8     |  |
| 1   | 0   | 1   | 9     |  |
| 1   | 1   | 0   | 10    |  |
| 1   | 1   | 1   | 11    |  |

The synchronous transfer period the SYM53C770 should use when transferring SCSI data is found as in the following example: The SYM53C770 is connected to a hard disk

4-12 SYM53C770 Data Manual

which can transfer data at 10 MB/s synchronously. The SYM53C770's SCLK is running at 40 MHz. The synchronous transfer period (SXFERP) is found as follows:

Synchronous Send Rate = (SCLK/SCF)/XFERP

Synchronous Receive Rate = (SCLK/SCF) / 4

#### Key:

SCLK = SCLK

XFERP = Synchronous transfer period, SCNTL3 bits

SCF = Synchronous Clock Conversion Factor SCNTL3 bits

# Examples of synchronous transfer periods for SCSI-1 transfer rates.

| CLK<br>(MHz) | SCSI<br>CLK<br>÷<br>SCNTL3<br>bits 6-4 | XFERP | Synch<br>Transfer<br>Period<br>(ns) | Synch<br>Send<br>Rate<br>(MB/s) | Synch<br>Receive<br>Rate<br>(MB/s) |
|--------------|----------------------------------------|-------|-------------------------------------|---------------------------------|------------------------------------|
| 80           | ÷ 4                                    | 4     | 200                                 | 5                               | 5                                  |
| 80           | ÷ 4                                    | 5     | 250                                 | 4                               | 5                                  |
| 66.67        | ÷ 3                                    | 4     | 180                                 | 5.55                            | 5.55                               |
| 66.67        | ÷ 3                                    | 5     | 225                                 | 4.44                            | 5.55                               |
| 50           | ÷ 2                                    | 4     | 160                                 | 6.25                            | 6.25                               |
| 50           | ÷ 2                                    | 5     | 200                                 | 5                               | 6.25                               |
| 40           | ÷ 2                                    | 4     | 200                                 | 5                               | 5                                  |
| 37.50        | ÷ 1.5                                  | 4     | 160                                 | 6.25                            | 6.25                               |
| 33.33        | ÷ 1.5                                  | 4     | 180                                 | 5.55                            | 5.55                               |
| 25           | ÷ 1                                    | 4     | 160                                 | 6.25                            | 6.25                               |
| 20           | ÷ 1                                    | 4     | 200                                 | 5                               | 5                                  |
| 16.67        | ÷ 1                                    | 4     | 240                                 | 4.17                            | 4.17                               |

# Example transfer periods for fast SCSI-2 and Ultra SCSI transfer rates.

| CLK<br>(MHz) | SCSI<br>CLK<br>÷<br>SCNTL3<br>bits 6-4 | XFERP | Synch<br>Transfer<br>Period<br>(ns) | Synch<br>Send<br>Rate<br>(MB/s) | Synch<br>Receive<br>Rate<br>(MB/s) |
|--------------|----------------------------------------|-------|-------------------------------------|---------------------------------|------------------------------------|
| 80           | ÷ 1                                    | 4     | 50                                  | 20.0                            | 20.0                               |
| 80           | ÷ 2                                    | 4     | 100                                 | 10.0                            | 10.0                               |
| 66.67        | ÷ 1.5                                  | 4     | 90                                  | 11.11                           | 11.11                              |
| 66.67        | ÷ 1.5                                  | 5     | 112.5                               | 8.88                            | 8.88                               |
| 50           | ÷ 1                                    | 4     | 80                                  | 12.5                            | 12.5                               |
| 50           | ÷ 1                                    | 5     | 100                                 | 10.0                            | 12.5                               |
| 40           | ÷ 1                                    | 4     | 100                                 | 10.0                            | 10.0                               |
| 37.50        | ÷ 1                                    | 4     | 106.67                              | 9.375                           | 9.375                              |
| 33.33        | ÷ 1                                    | 4     | 120                                 | 8.33                            | 8.33                               |
| 25           | ÷ 1                                    | 4     | 160                                 | 6.25                            | 6.25                               |
| 20           | ÷ 1                                    | 4     | 200                                 | 5                               | 5                                  |
| 16.67        | ÷ 1                                    | 4     | 240                                 | 4.17                            | 4.17                               |

Bit 4 Reserved

## Bits 3-0 MO4-MO0 (Max SCSI synchronous offset)

These bits describe the maximum SCSI synchronous offset used by the SYM53C720/SE when transferring synchronous SCSI data in either initiator or target mode. The following table describes the possible combinations and their relationship to the synchronous data offset used by the SYM53C720/SE. These bits determine the SYM53C720/SE/'s method of transfer for Data In and Data Out phases only; all other information transfers will occur asynchronously.

| МОЗ | M02 | M01 | MO0 | Synchronous Offset |
|-----|-----|-----|-----|--------------------|
| 0   | 0   | 0   | 0   | 0-Asynchronous     |
| 0   | 0   | 0   | 1   | 1                  |
| 0   | 0   | 1   | 0   | 2                  |
| 0   | 0   | 1   | 1   | 3                  |
| 0   | 1   | 0   | 0   | 4                  |
| 0   | 1   | 0   | 1   | 5                  |
| 0   | 1   | 1   | 0   | 6                  |
| 0   | 1   | 1   | 1   | 7                  |
| 1   | 0   | 0   | 0   | 8                  |
| 1   | X   | X   | 1   | Reserved           |
| 1   | X   | 1   | X   | Reserved           |
| 1   | 1   | X   | X   | Reserved           |

### Register 06 (05) SCSI Destination ID (SDID) Read/Write

|   | RES        | RES | RES | RES | ID3 | ID2 | ID1 | ID0 |
|---|------------|-----|-----|-----|-----|-----|-----|-----|
|   | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| ٠ | Default>>> |     |     |     |     |     |     |     |
|   | Χ          | Χ   | Χ   | Χ   | 0   | 0   | 0   | 0   |

Bits 7-4 Reserved

## Bits 3-0 Encoded Destination SCSI ID bits 3-0

Writing these bits sets the SCSI ID of the intended initiator or target during SCSI reselection or selection phases respectively. When executing SCSI SCRIPTS, the SCRIPTS processor writes the destination SCSI ID to this register. The SCSI ID is defined by the user in a SCSI SCRIPTS Select or Reselect instruction. The value written should be the binary-encoded ID value. The priority of the 16 possible IDs, in descending order, is:

| SCSI ID | Binary Encoded<br>Value | Priority |
|---------|-------------------------|----------|
| 7       | 0111                    | highest  |
| 6       | 0110                    |          |
| 5       | 0101                    |          |
| 4       | 0100                    |          |
| 3       | 0011                    |          |
| 2       | 0010                    |          |
| 1       | 0001                    |          |
| 0       | 0000                    |          |
| 15      | 1111                    |          |
| 14      | 1110                    |          |
| 13      | 1101                    |          |
| 12      | 1100                    |          |
| 11      | 1011                    |          |
| 10      | 1010                    |          |
| 9       | 1001                    |          |
| 8       | 1000                    | lowest   |

4-14 SYM53C770 Data Manual

### Register 07 (04) General Purpose (GPREG) Read/Write

| RES        | RES | RES | GPIO4 | GPI03 | GPI02 | GPI01 | GPI00 |  |
|------------|-----|-----|-------|-------|-------|-------|-------|--|
| 7          | 6   | 5   | 4     | 3     | 2     | 1     | 0     |  |
| Default>>> |     |     |       |       |       |       |       |  |
| Χ          | Χ   | Χ   | 0     | 1     | 1     | 1     | 1     |  |

#### Bits 7-5 Reserved

#### Bits 4-0 GPIO4-0 (General Purpose Inputs/ Outputs)

These bits allow the SYM53C770 to detect the input signals of a connected device. The general purpose inputs can be used to sense the SYM53C770 chip ID or board configuration at power up. A Register-to-Register Move instruction may be used to move the sensed value into the appropriate register. These are live signals; if the pin is changing, the data is also changing. The bit values in the General Purpose Control Register (47h) determine whether these bits are inputs or outputs.

Bits 3-0 power up as inputs, and Bit 4 powers up as an output. The general purpose output feature may be used to enable attached ROM, RAM, LEDs, or other components on an SYM53C770 board.

Note: the input pins all have  $100 \mu A$  internal pullups.

# Register 08 (0B) SCSI First Byte Received (SFBR) Read/Write



#### Bits 7-0 1B7-0 (First byte received)

This register contains the first byte received in any asynchronous information transfer phase. For example, when the SYM53C770 is operating in initiator mode, this register contains the first byte received in Message In, Status, and Data In phases.

When a Block Move Instruction is executed for a particular phase, the first byte received is stored in this register— even if the present phase is the same as the last phase. The first byte value received for a particular input phase is not valid until after a Move instruction is executed.

This register is also the accumulator for register read-modify-writes with the SFBR as the destination. This allows bit testing after an operation.

This register also holds the state of the lower eight bits of the SCSI data bus during a selection or reselection, unless the COM bit in the DCNTL register is set.

### Register 09 (0A) SCSI Output Control Latch (SOCL) Read /Write

| REQ        | ACK | BSY | SEL | ATN | MSG | C/D | 1/0 |  |  |
|------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
| Default>>> |     |     |     |     |     |     |     |  |  |
| 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

- Bit 7 REQ (Assert SCSI REQ/ signal)
- Bit 6 ACK (Assert SCSI ACK/ signal)
- Bit 5 BSY (Assert SCSI BSY/ signal)
- Bit 4 SEL (Assert SCSI SEL/ signal)
- Bit 3 ATN (Assert SCSI ATN/ signal)
- Bit 2 MSG (Assert SCSI MSG/ signal)
- Bit 1 C/D (Assert SCSI C\_D/ signal)

#### Bit 0 I/O (Assert SCSI I\_O/ signal)

This register is used primarily for diagnostic testing or programmed I/O operation. It is controlled by the SCRIPTS processor when executing SCSI SCRIPTS. SOCL should only be used when transferring data via programmed I/O. Some bits are set (1) or reset (0) when executing SCSI SCRIPTS. Do not write to the register once the SYM53C770 starts executing SCSI SCRIPTS.

### Register 0A (09) SCSI Selector ID Register (SSID) Read Only

| VAL        | Reserved Encoded SCSI Destination ID |   |   |           | 1 ID |   |   |  |
|------------|--------------------------------------|---|---|-----------|------|---|---|--|
| 7          | 6                                    | 5 | 4 | 4 3 2 1 0 |      |   |   |  |
| Default>>> |                                      |   |   |           |      |   |   |  |
| Χ          | X                                    | X | Х | Χ         | Χ    | Х | Х |  |

#### Bit 7 VAL (SCSI Valid Bit)

If VAL is asserted, the two SCSI IDs were detected on the bus during a bus-initiated selection or reselection, and the encoded destination SCSI ID bits below are valid. If VAL is deasserted, only one ID was present and the contents of the encoded destination ID are meaningless.

#### Bits 6-4 Reserved

#### Bits 3-0 Encoded Destination SCSI ID

Reading the SSID register immediately after the SYM53C770 has been selected or reselected returns the binary-encoded SCSI ID of the device which performed the operation. These bits are invalid for targets that are selected under the single initiator option of the SCSI-1 specification. This condition can be detected by examining the VAL bit, bit 7.

4-16 SYM53C770 Data Manual

### Register 0B (08) SCSI Bus Control Lines (SBCL) Read Only

| REQ   | ACK    | BSY | SEL | ATN | MSG | C/D | I/O |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> | •   |     |     | •   | •   |     |
| X     | X      | Χ   | X   | Χ   | Χ   | X   | Χ   |

Bit 7 REQ (REQ/ status)

Bit 6 ACK (ACK/ status)

Bit 5 BSY (BSY/ status)

Bit 4 SEL (SEL/status)

Bit 3 ATN (ATN/ status)

Bit 2 MSG (MSG/ status)

Bit 1 C/D (C\_D/ status)

#### Bit 0 I/O (I\_O/ status)

When read, this register returns the SCSI control line status. A bit will be set when the corresponding SCSI control line is asserted. These bits are not latched; they are a true representation of what is on the SCSI bus at the time the register is read; they may change while being read. This register can be used for diagnostics testing or operation in low level mode.

### Register 0C (0F) DMA Status (DSTAT) Read Only

| DFE        | HPE | BF | ABRT | SSI | SIR | WTD | IID |  |  |  |
|------------|-----|----|------|-----|-----|-----|-----|--|--|--|
| 7          | 6   | 5  | 4    | 3   | 2   | 1   | 0   |  |  |  |
| Default>>> |     |    |      |     |     |     |     |  |  |  |
| 1          | 0   | 0  | 0    | 0   | 0   | 0   | 0   |  |  |  |

Reading this register will clear any of bits 6-0 at the time the register is read, but will not necessarily clear the register because additional interrupts may be pending (the SYM53C770 stacks interrupts). The DIP bit in the ISTAT register will also be cleared. DMA interrupt conditions may be individually masked through the DIEN register.

When performing consecutive 8-bit reads of the DSTAT, SIST0 and SIST1 registers (in any order), insert a delay equivalent to 12 BCLK periods between the reads to ensure the interrupts clear properly. To avoid missing a SCSI interrupt while reading any of these registers when the ISTAT SIP and DIP bits may not be set, read SIST0 and SIST1 before DSTAT.

#### Bit 7 DFE (DMA FIFO empty)

This status bit is set when the DMA FIFO is empty. This bit may be changing at the time this register is read. It may be used to determine if any data resides in the FIFO when an error occurs and an interrupt is generated. This bit is a pure status bit and will not cause an interrupt. This bit is not cleared by reading the register.

#### Bit 6 HPE (Host Parity Error)

This bit is set when a host bus parity error is detected during a slave write or DMA read operation.

#### Bit 5 BF (Bus fault)

This bit is set when a host bus fault condition is detected. A host bus fault can only occur when the SYM53C770 is bus master, and is defined as a memory cycle that is ended by the assertion of BERR/ or TEA/.

#### Bit 4 ABRT (Aborted)

This bit is set when an abort condition occurs. An abort condition occurs because of the following: the DP3\_ABRT/ input signal is asserted by another device (parity generation mode) or a software abort command is issued by setting bit 7 of the ISTAT register.

#### Bit 3 SSI (SCRIPTS step interrupt)

If the Single-Step Mode bit in the DCNTL register is set, this bit will be set and an interrupt generated after successfully executing each SCRIPTS instruction.

# Bit 2 SIR (SCRIPTS interrupt instruction received)

This status bit is set whenever a SCRIPTS Interrupt instruction is received.

#### Bit 1 WTD (Watchdog time-out detected)

This status bit is set when the watchdog timer decrements to zero. The watchdog timer is only used for the host memory interface. When the timer decrements to zero, it indicates that the memory system did not assert the acknowledge signal within the specified time-out period.

#### Bit 0 IID (Illegal instruction detected)

This status bit will be set any time an illegal instruction is detected, whether the SYM53C770 is operating in single-step mode or automatically executing SCSI SCRIPTS.

This bit will also be set if the SYM53C770 is executing a Wait Disconnect instruction and the SCSI REQ line is asserted without a disconnect occurring.

### Register 0D (0E) SCSI Status Zero (SSTAT0) Read Only

| ILF        | ORF | OLF | AIP | LOA | WOA | RST/ | SDP/ |  |  |
|------------|-----|-----|-----|-----|-----|------|------|--|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1    | 0    |  |  |
| Default>>> |     |     |     |     |     |      |      |  |  |
| 0          | 0   | 0   | 0   | 0   | 0   | 0    | 0    |  |  |

#### Bit 7 ILF (SIDL least significant byte full)

This bit is set when the least significant byte in the SCSI Input Data Latch register (SIDL) contains data. Data is transferred from the SCSI bus to the SCSI Input Data Latch register before being sent to the DMA FIFO and then to the host bus. The SIDL register contains SCSI data received asynchronously. Synchronous data received does not flow through this register.

## Bit 6 ORF (SODR least significant byte full)

This bit is set when the least significant byte in the SCSI Output Data Register (SODR, a hidden buffer register which is not accessible) contains data. The SODR register is used by the SCSI logic as a second storage register when sending data synchronously. It cannot be read or written by the user. This bit can be used to determine how many bytes reside in the chip when an error occurs.

### Bit 5 OLF (SODL least significant byte full)

This bit is set when the least significant byte in the SCSI Output Data Latch (SODL) contains data. The SODL register is the interface between the DMA logic and the SCSI bus. In synchronous mode, data is transferred from the host bus to the SODL register, and then to the SODR register before being sent to the SCSI bus. In asynchronous mode, data is transferred from the host bus to the SODL register, and then to the SCSI bus. The SODR buffer register is not used for asynchronous

4-18 SYM53C770 Data Manual

transfers. This bit can be used to determine how many bytes reside in the chip when an error occurs.

#### Bit 4 AIP (Arbitration in progress)

Arbitration in Progress (AIP = 1) indicates that the SYM53C770 has detected a Bus Free condition, asserted BSY, and asserted its SCSI ID onto the SCSI bus.

#### Bit 3 LOA (Lost arbitration)

When set, LOA indicates that the SYM53C770 has detected a bus free condition, arbitrated for the SCSI bus, and lost arbitration due to another SCSI device asserting the SEL/ signal.

#### Bit 2 WOA (Won arbitration)

When set, WOA indicates that the SYM53C770 has detected a Bus Free condition, arbitrated for the SCSI bus and won arbitration. The arbitration mode selected in the SCNTL0 register must be full arbitration and selection for this bit to be set.

#### Bit 1 RST/ (SCSI RST/ signal)

This bit reports the current status of the SCSI RST/ signal, and the RST signal (bit 6) in the ISTAT register. This bit is not latched and may be changing when read.

#### Bit 0 SDP0/ (SCSI SDP0/ parity signal)

This bit represents the active high current status of the SCSI SDP0/ parity signal. This signal is not latched and may be changing as it is read.

### Register 0E (0D) SCSI Status One (SSTAT1) Read Only

| FF3        | FF2 | FF1 | FF0 | SDP | MSG | C/D | I/O |  |  |
|------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
| Default>>> |     |     |     |     |     |     |     |  |  |
| 0          | 0   | 0   | 0   | Χ   | Χ   | Χ   | Χ   |  |  |

Bits 7-4 FF3-0 (FIFO flags)

| FF4<br>(SSTAT2<br>Bit 4) | FF3 | FF2 | FF1 | FF0 | Bytes or<br>Words in<br>the SCSI<br>FIFO |
|--------------------------|-----|-----|-----|-----|------------------------------------------|
| 0                        | 0   | 0   | 0   | 0   | 0                                        |
| 0                        | 0   | 0   | 0   | 1   | 1                                        |
| 0                        | 0   | 0   | 1   | 0   | 2                                        |
| 0                        | 0   | 0   | 1   | 1   | 3                                        |
| 0                        | 0   | 1   | 0   | 0   | 4                                        |
| 0                        | 0   | 1   | 0   | 1   | 5                                        |
| 0                        | 0   | 1   | 1   | 0   | 6                                        |
| 0                        | 0   | 1   | 1   | 1   | 7                                        |
| 0                        | 1   | 0   | 0   | 0   | 8                                        |
| 0                        | 1   | 0   | 0   | 1   | 9                                        |
| 0                        | 1   | 0   | 1   | 0   | 10                                       |
| 0                        | 1   | 0   | 1   | 1   | 11                                       |
| 0                        | 1   | 1   | 0   | 0   | 12                                       |
| 0                        | 1   | 1   | 0   | 1   | 13                                       |
| 0                        | 1   | 1   | 1   | 0   | 14                                       |
| 0                        | 1   | 1   | 1   | 1   | 15                                       |
| 1                        | 0   | 0   | 0   | 0   | 16                                       |

These five bits define the number of bytes or words that currently reside in the SYM53C770's SCSI synchronous data FIFO. These bits are not latched and they will change as data moves through the FIFO.

#### Bit 3 SDP0 (Latched SCSI parity)

This bit reflects the SCSI parity signal (SDP0) corresponding to the data latched in the SCSI Input Data Latch register (SIDL). It changes

when a new byte is latched into the least significant byte of the SIDL register. This bit is active high, i.e., it is set when the parity signal is active.

#### Bit 2 MSG (SCSI MSG/ signal)

#### Bit 1 C/D (SCSI C\_D/ signal)

#### Bit 0 I/O (SCSI I\_O/ signal)

These SCSI phase status bits are latched on the asserting edge of REQ/ when operating in either initiator or target mode. These bits are set when the corresponding signal is active. They are useful when operating in low level mode.

### Register 0F (0C) SCSI Status Two (SSTAT2) Read Only

| ILF1         | ORF1 | OLF1 | FF4 | SPL1 | DIFF | LDSC | SDP1 |  |
|--------------|------|------|-----|------|------|------|------|--|
| 7            | 6    | 5    | 4   | 3    | 2    | 1    | 0    |  |
| Default: >>> |      |      |     |      |      |      |      |  |
| 0            | 0    | 0    | 0   | Χ    | 0    | 1    | Χ    |  |

# Bit 7 ILF1 (SIDL most significant byte full)

This bit is set when the most significant byte in the SCSI Input Data Latch register (SIDL) contains data. Data is transferred from the SCSI bus to the SCSI Input Data Latch register before being sent to the DMA FIFO and then to the host bus. The SIDL register contains SCSI data received asynchronously. Synchronous data received does not flow through the SIDL register.

## Bit 6 ORF1 (SODR most significant byte full)

This bit is set when the most significant byte in the SCSI Output Data Register (SODR, a hidden buffer register which is not accessible) contains data. The SODR register is used by the SCSI logic as a second storage register when sending data synchronously. It is not accessible to the user. This bit can be used to determine how many bytes reside in the chip when an error occurs.

### Bit 5 OLF1 (SODL most significant byte full)

This bit is set when the most significant byte in the SCSI Output Data Latch (SODL) contains data. The SODL register is the interface between the DMA logic and the SCSI bus. In synchronous mode, data is transferred from the host bus to the SODL register, and then to the SODR register before being sent to the SCSI bus. In asynchronous mode, data is transferred from the host bus to the SODL register, and then to the SCSI bus. The SODR buffer register is not used for asynchronous transfers. This bit can be used to determine how many bytes reside in the chip when an error occurs.

4-20 SYM53C770 Data Manual

#### Bit 4 FF4 (FIFO Flags bit 4)

This is the most significant bit in the SCSI FIFO Flags field, with the rest of the bits in SSTAT1. For a complete description of this field, see the definition for SSTAT1 bits 7-4.

#### Bit 3 Latched SCSI parity for SD15-8

This active high bit reflects the SCSI odd parity signal corresponding to the data latched into the most significant byte in the SIDL register.

#### Bit 2 DIFFSENSE SENSE

If this bit is reset, the correct cable type has been connected for the differential operation. If this bit is set, a single ended cable has been connected to the device's DIFFSENSE pin.

#### Bit 1 LDSC (Last Disconnect)

Used in conjunction with the Connected (CON) bit in SCNTL1, this status bit allows the user to detect the case in which a target device disconnects, and then some SCSI device selects or reselects, the SYM53C770. If the Connected bit is asserted and the LDSC bit is asserted, a disconnect has occurred. This bit is set when the Connected bit in SCNTL1 is off. This bit is cleared when a Block Move instruction is executed while the Connected bit in SCNTL1 is on.

#### Bit 0 SDP1 (SCSI SDP1 Signal)

This bit represents the active-high current state of the SCSI SDP1 parity signal. It is unlatched and may be changing as it is read. Registers 10-13 (10-13)
Data Structure Address (DSA)
Read/Write

This 32-bit register contains the base address used for all table indirect calculations. During any Memory-to-Memory Move operation, the contents of this register are shadowed.

# Register 14 (17) Interrupt Status (ISTAT) Read/Write

| ABRT  | RST    | SIGP | SEM | CON | INTF | SIP | DIP |
|-------|--------|------|-----|-----|------|-----|-----|
| 7     | 6      | 5    | 4   | 3   | 2    | 1   | 0   |
| Defau | ılt>>> |      |     |     | •    | •   |     |
| 0     | 0      | 0    | 0   | 0   | 0    | 0   | 0   |

This is the only register that can be accessed by the host CPU while the SYM53C770 is executing SCRIPTS (without interfering in the operation of the SYM53C770). It may be used to poll for interrupts if interrupts are disabled. There may be stacked interrupts pending; read this register after clearing an interrupt to check for stacked interrupts.

#### Bit 7 ABRT (Abort operation)

Setting this bit aborts the current operation being executed by the SYM53C770. If this bit is set and an interrupt is received, reset this bit before reading the DSTAT register to prevent further aborted interrupts from being generated. The sequence to abort any operation is:

- 1. Set this bit
- 2. Wait for an interrupt
- 3. Read the ISTAT register
- 4. If the SCSI Interrupt Pending bit is set, then read the SIST0 or SIST1 register to determine the cause of the SCSI Interrupt and go back to Step 2
- 5. If the SCSI Interrupt Pending bit is clear, and the DMA Interrupt Pending bit is set, then write 00h value to this register
- 6. Read the DSTAT register to verify the aborted interrupt and to see if any other interrupting conditions have occurred.

Note: the abort function cannot be used during a select or reselect instruction. In these cases, the time-out feature should be used.

After an abort, follow the data recovery steps in Chapter 2 to make sure no data is left in the chip.

#### Bit 6 RST (Software reset)

Setting this bit resets the SYM53C770. All registers are cleared to their respective default values and all SCSI signals are deasserted. Setting this bit does not cause the SCSI RST/ signal to be asserted. This bit is not self-clearing; it must be cleared to clear the reset condition (a hardware reset will also clear this bit). This reset will not clear the Enable Acknowledge (EA) bit, Function Code 1 bit, or the ID Mode bit—DCNTL, bit 0.

#### Bit 5 SIGP (Signal process)

SIGP is a R/W bit that can be written at any time, and polled and reset via CTEST2. The SIGP bit can be used in various ways to pass a flag to or from a running SCRIPT.

The only SCRIPTS instruction directly affected by the SIGP bit is Wait For Selection/Reselection. Setting this bit causes that op code to jump to the alternate address immediately. The instructions at the alternate jump address should check the status of SIGP to determine the cause of the jump. The SIGP bit may be used at any time and is not restricted to the wait for selection/reselection condition. For more information on the SIGP bit, refer to the SYM53C720/SE/53C770 Programming Guide.

#### Bit 4 SEM (Semaphore)

This bit can be set by the SCRIPTS processor using a SCRIPTS register write instruction. The bit may also be set by an external processor while the SYM53C770 is executing a SCRIPT. This bit enables the SYM53C770 to notify an external processor of a predefined condition while SCRIPTS are running. The external processor may also notify the SYM53C770 of a predefined condition and the SCRIPTS processor may take action while SCRIPTS are executing.

4-22 SYM53C770 Data Manual

#### Bit 3 CON (Connected)

This bit is automatically set any time the SYM53C770 is connected to the SCSI bus as an initiator or as a target. It will be set after successfully completing arbitration or when the SYM53C770 has responded to a bus-initiated selection or reselection. It will also be set after successfully completing arbitration when operating in low level mode. When this bit is clear, the SYM53C770 is not connected to the SCSI bus.

#### Bit 2 INTF (Interrupt on the Fly)

This bit is asserted by an INTFLY instruction during SCRIPTS execution. SCRIPTS programs will not halt when the interrupt occurs. This bit can be used to notify a service routine running on the main processor while the SCRIPTS processor is still executing a SCRIPTS program.

Note: this bit must be written to one in order to clear it after it has been set.

Note: if the INTF bit is set but SIP or DIP is not set, do not attempt to read the other chip status registers. An interrupt on the fly interrupt must be cleared before servicing any other interrupts indicated by SIP or DIP.

#### Bit 1 SIP (SCSI interrupt pending)

This status bit is set when an interrupt condition is detected in the SCSI portion of the SYM53C770. The following conditions will cause a SCSI interrupt to occur:

- A phase mismatch (initiator mode) or ATN/ becomes active (target mode)
- An arbitration sequence is complete
- A selection or reselection time-out occurs
- The SYM53C770 was selected
- The SYM53C770 was reselected

- A SCSI gross error occurs
- An unexpected disconnect occurs
- A SCSI reset occurs
- A parity error is detected
- The handshake-to-handshake timer is expired
- The general purpose timer is expired

To determine exactly which condition(s) caused the interrupt, the SIST0 and SIST1 registers should be read. Both registers must be read to clear the interrupt.

This bit is synchronous to BCLK, but may change during read cycles.

#### Bit 0 DIP (DMA interrupt pending)

This status bit is set when an interrupt condition is detected in the DMA portion of the SYM53C770. The following conditions will cause a DMA interrupt to occur:

- A host parity error is detected
- A bus fault is detected
- An abort condition is detected
- A SCRIPTS instruction is executed in single-step mode
- A SCRIPTS interrupt instruction is executed
- The Watchdog Timer decrements to zero
- An illegal instruction is detected

To clear DIP and determine exactly which condition(s) caused the interrupt, read the DSTAT register.

This bit is synchronous to BCLK, but may change during read cycles.

### Register 18 (1B) Chip Test Zero (CTEST0) Read/Write

| CDIS  | SC1    | SC0 | GRP | DFP | EHP | TT1 | C386E |
|-------|--------|-----|-----|-----|-----|-----|-------|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0     |
| Defau | ılt>>> |     |     |     |     | •   | •     |
| 0     | 0      | 0   | 0   | Χ   | 0   | 0   | 0     |

#### Bit 7 CDIS (Cache burst disable)

When this bit is set, the SYM53C770 will not request a cache line burst. When this bit is clear, the chip will attempt cache line bursts when all necessary conditions are met.

Note: if the hardware does not support cache-line bursts, this bit should be set to maximize performance.

#### Bits 6-5 SC1-0 (Snoop control)

The values of these bits are asserted on the corresponding device pins during bus mastership if bit 0 of CTEST3 is clear. Otherwise, the SC1 pin will always be driven with the value of the SC1 bit, and the SC0 pin will reflect the state of the internal host cycle request signal. These bits are not available for snoop mode if the Size Throttle Enable bit (DCNTL1, bit 7) is set.

#### Bit 4 GRP (Generate Receive Parity)

When this bit is set and the SYM53C770 is in parity pass through mode (Bit 2 in the SCNTL0 register is clear), parity received on the SCSI bus will not pass through the DMA FIFO. Parity will be generated as data enters the DMA FIFO, eliminating the possibility of bad SCSI parity passing through to the host bus. A SCSI parity error interrupt will be generated but a system parity problem will not be created. After reset or when the bit is cleared, and when parity pass through mode is enabled (Bit 2 in SCNTL0 is clear), parity received on the SCSI bus will pass through the SYM53C770 unmodified.

#### Bit 3 DFP (DMA FIFO parity)

This bit represents the parity bit of the DMA FIFO when reading data out of the DMA FIFO via programmed I/O. In order to transfer data to or from the DMA FIFO, perform a read or a write to the CTEST6 register. Manually loading the FIFO moves this bit into the FIFO as the parity bit, along with the byte that came was written to the CTEST6 register. For the details of performing a diagnostic test of the DMA FIFO, refer to the *SYM53C720/SE/53C770 Programming Guide*.

#### Bit 2 EHP (Even host parity)

Parity is generated for all slave mode register reads and master mode memory writes. This bit controls the parity sense.

Setting this bit causes the SYM53C770 to generate even parity when driving data on the host data bus. The SYM53C770 inverts the parity bit received from the SCSI bus to create even parity. In addition, the even parity received from the host bus is inverted to odd parity before the SYM53C770 checks parity and sends the data to the SCSI bus. Clearing this bit causes the SYM53C770 to maintain odd parity throughout the chip.

#### Bit 1 TT1 (Transfer type bit)

The inverted value of this bit is asserted on the TT1 pin during bus mastership in Bus Modes 2, 3 and 4 only. This bit is not used in Bus Mode 1. In Bus Mode 4, the TT1 pin is supported only if Cache 386 mode is not enabled. The TT0 bit is in the DMODE register.

#### Bit 0 C386E (Cache 386 Enable)

Asserting this bit enables caching in the 80386DX bus mode. Caching implies that the chip will supply an address together with an Address Strobe (ADS/), and on the consecutive clocks the SYM53C770 will wait for four READYI/ pulses and will either supply four longwords of data or receive four longwords of data. The SYM53C770 does not support caching in 80386SX mode or slave mode. The chip

4-24 SYM53C770 Data Manual

generates the Cache Burst Request (CBREQ) signal and samples the Transfer Burst Inhibit (TBI) signal during the first data transfer (first READYI/). CBREQ/ indicates an attempt to execute a line transfer of four longwords. TBI/ asserted indicates that the system memory does not support the SYM53C770 burst request. The chip powers up with this feature disabled. The bit will be reset during either a software or hardware reset.

### Register 19 (1A) Chip Test One (CTEST1) Read Only

| FMT3        | FMT2 | FMT1 | FMT0 | FFL3 | FFL2 | FFL1 | FFI0 |  |  |  |
|-------------|------|------|------|------|------|------|------|--|--|--|
| 7           | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |  |  |
| Default >>> |      |      |      |      |      |      |      |  |  |  |
| 1           | 1    | 1    | 1    | 0    | 0    | 0    | 0    |  |  |  |

# Bits 7-4 FMT3-0 (Byte Empty in DMA FIFO)

These bits identify the bottom bytes in the DMA FIFO that are empty. Each bit corresponds to a byte lane in the DMA FIFO. For example, if byte lane three is empty, then FMT3 will be set. Since the FMT flags indicate the status of bytes at the bottom of the FIFO, if all FMT bits are set, the DMA FIFO is empty.

#### Bits 3-0 FFL3-0 (Byte Full in DMA FIFO)

These status bits identify the top bytes in the DMA FIFO that are full. Each bit corresponds to a byte lane in the DMA FIFO. For example, if byte lane three is full then FFL3 will be set. Since the FFL flags indicate the status of bytes at the top of the FIFO, if all FFL bits are set, the DMA FIFO is full.

### Register 1A (19) Chip Test Two (CTEST2) Read Only

| DDIR  | SIGP   | RES | RES | DFP | TEOP | DREQ | DACK |
|-------|--------|-----|-----|-----|------|------|------|
| 7     | 6      | 5   | 4   | 3   | 2    | 1    | 0    |
| Defau | ılt>>> |     |     |     |      |      |      |
| 0     | 0      | Χ   | Χ   | 0   | 0    | 0    | 1    |

#### Bit 7 DDIR (Data Transfer Direction)

This status bit indicates which direction data is being transferred. When this bit is set, the data will be transferred from the SCSI bus to the host bus. When this bit is clear, the data will be transferred from the host bus to the SCSI bus.

#### Bit 6 SIGP (Signal process)

This bit is a copy of the SIGP bit in the ISTAT register (bit 5). The SIGP bit is used to signal a running SCRIPTS operation. When this register is read, the SIGP bit in the ISTAT register is cleared.

#### Bit 5 Reserved

#### Bit 4 Reserved

#### Bit 3 DFP (DMA FIFO parity)

This bit represents the parity bit of the DMA FIFO when the CTEST6 register reads data out of the FIFO. Reading the CTEST6 register unloads one data byte from the bottom of the DMA FIFO. When the CTEST6 register is read the parity signal is latched into this bit location and the next byte falls down to the bottom of the FIFO.

#### Bit 2 TEOP (SCSI true end of process)

This bit indicates the status of the SYM53C770's internal TEOP signal. The TEOP signal acknowledges the completion of a transfer through the SCSI portion of the SYM53C770. When this bit is set, TEOP is active. When this bit is clear, TEOP is inactive.

#### Bit 1 DREQ (Data request status)

This bit indicates the status of the SYM53C770's internal Data Request signal (DREQ). When this bit is set, DREQ is active. When this bit is clear, DREQ is inactive.

#### Bit 0 DACK (Data acknowledge status)

This active low bit indicates the status of the SYM53C770's internal Data Acknowledge signal (DACK/). When this bit is set, DACK/ is inactive. When this bit is clear, DACK/ is active.

4-26 SYM53C770 Data Manual

# Register 1B (18) Chip Test Three (CTEST3) Read/Write

| V3        | V2 | V1 | V0 | FLF | CLF | FM | SM |
|-----------|----|----|----|-----|-----|----|----|
| 7         | 6  | 5  | 4  | 3   | 2   | 1  | 0  |
| Default>> | ·> | •  | •  | •   | •   |    |    |
| Х         | Χ  | Χ  | Χ  | 0   | 0   | 0  | 0  |

### Bits 7-4 V3-0 (Chip revision level)

These bits identify the chip revision level for software purposes.

### Bit 3 FLF (Flush DMA FIFO)

When this bit is set, data residing in the DMA FIFO is transferred to or from memory, starting at the address in the DNAD register. The internal DMAWR signal, controlled by the CTEST5 register, determines the direction of the transfer. This bit is not self clearing; once the SYM53C770 has successfully transferred the data, this bit should be reset.

### Bit 2 CLF (Clear DMA FIFO)

When this bit is set, all data pointers for the DMA FIFO are cleared. Any data in the FIFO is lost. This bit automatically resets after the SYM53C770 has successfully cleared the appropriate FIFO pointers.

### Bit 1 FM (Fetch pin mode)

When set, this active low bit causes the FETCH/ pin to deassert during indirect and table indirect read operations. FETCH/ will only be active during the op code portion of an instruction fetch. This allows SCRIPTS to be stored in a PROM while data tables are stored in RAM.

If this bit is not set, FETCH/ will be asserted for all bus cycles during instruction fetches.

### Bit 0 SM (Snoop pins mode)

When set, the snoop pins change functions and become pure outputs that are always driven, except when in ZMODE. The values driven are listed in the following table. When clear, the

snoop pins are driven during host bus ownership with the values of the CTEST0 SC(1-0) bits.

| Pin | Function                                                                                                                                                                                                                              |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC0 | Becomes a copy of the internal bus request signal. Signal will assert prior to TS/_BR/ and will be negated during the TS/_BR/ of the last bus cycle.  Note: this signal cannot be used when the STE bit in the DCNTL register is set. |

## Registers 1C-1F (1C-1F) Temporary Stack (TEMP) Read/Write

This 32-bit register stores the instruction address pointer for a CALL or a RETURN instruction. The address pointer stored in this register is loaded into the DSP register. This address points to the next instruction to be executed. Do not write to TEMP while the SYM53C770 is executing SCSI SCRIPTS.

During any Memory-to-Memory Move operation, the contents of this register are shadowed.

### Register 20 (23) DMA FIFO (DFIFO) Read/Write

| RES  | B06    | BO5 | BO4 | BO3 | BO2 | BO1 | BO0 |
|------|--------|-----|-----|-----|-----|-----|-----|
| 7    | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defa | ılt>>> |     |     |     |     |     |     |
| Χ    | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

#### Bit 7 Reserved

### Bits 6-0 BO6-0 (Byte offset counter)

These seven bits indicate the amount of data transferred between the SCSI core and the DMA core. It may be used to determine the number of bytes in the DMA FIFO when a DMA error occurs. These bits are unstable while data is being transferred between the two cores; once the chip has stopped transferring data, these bits are stable.

The following steps will determine how many bytes are left in the DMA FIFO:

- 1. Subtract the seven least significant bits of the DBC register from the 7-bit value of the DFIFO register.
- 2. AND the result with 7Fh for a byte count between zero and 96.

4-28 SYM53C770 Data Manual

### Register 21 (22) Chip Test Four (CTEST4) Read/Write

|   | MUX   | ZMOD   | ZSD | SRTM | EHPC | FBL2 | FBL1 | FBL0 |
|---|-------|--------|-----|------|------|------|------|------|
| ١ | 7     | 6      | 5   | 4    | 3    | 2    | 1    | 0    |
| ٠ | Defau | ılt>>> | •   |      | •    |      |      |      |
|   | 0     | 0      | 0   | 0    | 0    | 0    | 0    | 0    |

### Bit 7 MUX (Host bus multiplex mode)

When set, the MUX bit puts the SYM53C770 into host bus multiplex mode. In this mode, the chip asserts a valid address for one BCLK (during which AS/TS is valid and the data bus is tristated), and then tristates the address bus and drives the data bus (if a write). This allows the address and data buses to be tied together. It should be written before acquiring bus mastership. Multiplex mode is only available in Bus Mode 2.

### Bit 6 ZMOD (High impedance mode)

Setting this bit causes the SYM53C770 to place all output and bidirectional pins into a high-impedance state. In order to read data out of the SYM53C770, this bit must be cleared.

This bit is intended for board-level testing only. Setting this bit during system operation will likely result in a system failure.

# Bit 5 ZSD (SCSI DMA High Impedance Mode)

Setting this bit causes the SYM53C770 to place the SCSI data bus (SD (15-0)) and the parity lines (SDP (1-0)) in a high-impedance state. In order to transfer data on the SCSI bus, this bit must be cleared. This bit differs from the SCSI High Impedance Mode bit in the STEST2 register, in that it only affects the SCSI data lines.

# Bit 4 SRTM (Shadow Register Test Mode)

Asserting this bit allows the user to read the shadowed temporary stack (TEMP) and Data Structure Address (DSA) registers. These reg-

isters are shadowed because both are written over during a Memory to Memory move operation. The DSA and TEMP registers contain the base address used for table indirect calculations, and the instruction address pointer for a call or return instruction, respectively.

### Bit 3 EHPC (Enable Host Parity Check)

Setting this bit enables parity checking during slave write and DMA read execution if the Enable Parity Generation bit is cleared (SCNTL0 bit 2). The system powers up with this bit disabled so that the SYM53C770 will function properly with systems that do not support parity.

Bits 2-0 FBL2-0 (FIFO byte control)

| FBL2 | FBL1 | FBL0 | DMA FIFO<br>Byte Lane | Pins     |
|------|------|------|-----------------------|----------|
| 0    | X    | X    | Disabled              | n/a      |
| 1    | 0    | 0    | 0                     | D(7-0)   |
| 1    | 0    | 1    | 1                     | D(15-8)  |
| 1    | 1    | 0    | 2                     | D(23-16) |
| 1    | 1    | 1    | 3                     | D(31-24) |

These bits define which byte lane of the DMA FIFO is read or written when the CTEST6 register is read or written. If the FBL2 bit is set, then FBL1 and FBL0 determine which of four byte lanes can be read or written. Each of the four bytes that make up the 32-bit DMA FIFO can be accessed by writing these bits to the proper value. For normal operation, FBL2 must equal zero (set it to this value before executing SCSI SCRIPTS).

### Register 22 (21) Chip Test Five (CTEST5) Read/Write

| ADCK       | BBCK | RES | MASR | DDIR | RAM0 | RAM1 | RAMEN |  |  |
|------------|------|-----|------|------|------|------|-------|--|--|
| 7          | 6    | 5   | 4    | 3    | 2    | 1    | 0     |  |  |
| Default>>> |      |     |      |      |      |      |       |  |  |
| 0          | 0    | X   | 0    | 0    | 0    | 0    | 0     |  |  |

### Bit 7 ADCK (Clock address incrementor)

Setting this bit increments the address pointer contained in the DNAD register. The DNAD register is incremented based on the DNAD contents and the current DBC value. This bit automatically clears itself after incrementing the DNAD register.

### Bit 6 BBCK (Clock byte counter)

Setting this bit decrements the byte count contained in the DBC register. The DBC register supports 24 bits. It is decremented based on the DBC contents and the current DNAD value. This bit automatically clears itself after decrementing the DBC register.

#### Bit 5 Reserved

# Bit 4 MASR (Master control for set or reset pulses)

This bit controls the operation of bit 3. When this bit is set, bit 3 asserts the corresponding signals. When this bit is reset, bit 3 deasserts the corresponding signals. This bit and bit 3 should not be changed in the same write cycle.

#### Bit 3 DDIR (DMA direction)

Setting this bit either asserts or deasserts the internal DMA Write (DMAWR) direction signal depending on the current status of the MASR bit in this register. Asserting the DMAWR signal indicates that data will be transferred from the SCSI bus to the host bus. Deasserting the DMAWR signal transfers data from the host bus to the SCSI bus.

### Bit 2-1 RAM1-0 (SCRIPTS RAM bits 1-0)

These bits are used to enable the 4K internal SCRIPTS RAM. Their values combine to allow three different implementation of the SCRIPTS RAM. For more information on the internal SCRIPTS RAM, see Chapter 2, ".

Table 4-1: SCRIPTS RAM Access

| Bit 2 | Bit 1 | Method                                                                 |
|-------|-------|------------------------------------------------------------------------|
| 0     | 0     | SCRIPTS RAM disabled                                                   |
| 0     | 1     | SCRIPTS RAM accessed through indexed addressing in chip register space |
| 1     | 0     | SCRIPTS RAM accessed through increased chip select address space       |
| 1     | 1     | SCRIPTS RAM access through additional chip select pin                  |

# Bit 0 RAMEN (RAM Base Address Enable)

When this bit is set, the SCRATCHA register is shadowed to hold the base address of the internal SCRIPTS RAM. This allows the internal chip logic to recognize the location of the SCRIPTS RAM in the system memory map. The actual contents of the SCRATCHA register are preserved. This bit also causes SCRATCHB to become the indexed address pointer when the indexed mode has been enabled. The actual contents of SCRATCHB are preserved.

4-30 SYM53C770 Data Manual

### Register 23 (20) Chip Test Six (CTEST6) Read/Write

Writing to this register writes data to the appropriate byte lane of the DMA FIFO as determined by the FBL bits in the CTEST4 register. Reading this register unloads data from the appropriate byte lane of the DMA FIFO as determined by the FBL bits in the CTEST4 register. Data written to the FIFO is loaded into the top of the FIFO. Data read out of the FIFO is taken from the bottom. When data is read from the DMA FIFO, the parity bit for that byte is latched and stored in the DMA FIFO parity bit in the CTEST2 register.

To prevent DMA data from being corrupted, this register should not be accessed before starting or restarting SCRIPTS.

## Registers 24-26 (25-27) DMA Byte Counter (DBC) Read/Write

This 24-bit register determines the number of bytes to be transferred in a Block Move instruction. While sending data to the SCSI bus, the counter is decremented as data is moved into the DMA FIFO from memory. While receiving data from the SCSI bus, the counter is decremented as data is written to memory from the SYM53C770. The DBC counter is decremented each time that the AS/ (TS/in Bus Mode 2, ADS/ in Bus Modes 3 and 4) signal is pulsed by the SYM53C770. It is decremented by an amount equal to the number of bytes that were transferred.

The maximum number of bytes that can be transferred in any one Block Move command is 16,777,215 bytes. The maximum value that can be loaded into the DBC register is FFFFFFh. If the instruction is Block Move and a value of 000000h is loaded into the DBC register, an illegal instruction interrupt will occur if the SYM53C770 is not in target mode Command phase.

The DBC register is also used during table indirect I/O SCRIPTS to hold the offset value.

Register 27 (24)
DMA Command (DCMD)
Read/Write

This 8-bit register determines the instruction for the SYM53C770 to execute. This register has a different format for each instruction. For a complete description, refer to the SYM53C770 instruction set in Chapter 5.

Registers 28-2B (28-2B) DMA Next Data Address (DNAD) Read/Write

This 32-bit register contains the general purpose address pointer. At the start of some SCRIPTS operations, its value is copied from the DSPS register. Its value may not be valid except in certain abort conditions.

4-32 SYM53C770 Data Manual

# Registers 2C-2F (2C-2F) DMA SCRIPTS Pointer (DSP) Read/Write

To execute SCSI SCRIPTS, the address of the first SCSI SCRIPTS routine must be written to this register. In normal SCRIPTS operation, once the starting address of the SCSI SCRIPTS is written to this register, the SCRIPTS are automatically fetched and executed until an interrupt condition occurs.

In single-step mode, there is a SCRIPTS step interrupt after each instruction is executed. The DSP register does not need to be written with the next address, but the Start DMA bit (bit 2, DCNTL register) must be set each time the step interrupt occurs to fetch and execute the next SCSI SCRIPTS instruction. When writing this register eight bits at a time, writing the upper eight bits begins execution of the SCSI SCRIPTS routine.

### Registers 30-33(30-33) DMA SCRIPTS Pointer Save (DSPS) Read/Write

This register contains the second longword of a SCRIPTS instruction. It is overwritten each time a SCRIPTS instruction is fetched. When a SCRIPTS Interrupt instruction is fetched, this register holds the interrupt vector.

### Registers 34-37 (34-37) Scratch Register A (SCRATCHA) Read/Write

This is a general purpose user definable scratch pad register. Normal SCRIPTS operations will not destroy the contents of this register; only Register Read/Write and Memory Moves into the SCRATCHA register will alter its contents.

Note: the SYN53C770 cannot fetch SCRIPTS instructions from this location.

SCRIPTS programs may read or write individual bytes in this register by using the names SCRATCHA0 and SCRATCHA1.

When the internal SCRIPTS RAM is enabled using any of the three methods described in Chapter 2, and when bit 0 is set in the CTEST5 register, this register is shadowed to provide a base address for the SCRIPTS RAM. The shadowed version of this register allows the internal logic of the SYM53C770 to recognize the location of the SCRIPTS RAM in the system memory map. The contents of the SCRATCHA register are preserved when shadowed.

# Register 38 (3B) DMA Mode (DMODE) Read/Write

|   | BL1   | BL0    | FC2 | FC1 | PD | FAM | UO | MAN |
|---|-------|--------|-----|-----|----|-----|----|-----|
| 1 | 7     | 6      | 5   | 4   | 3  | 2   | 1  | 0   |
| ٠ | Defau | ılt>>> |     |     | •  |     |    | •   |
|   | 0     | 0      | 0   | 0   | 0  | 0   | 0  | 0   |

Bit 7-6 BL1-0 (Burst length)

| BL1 | BL0 | Burst Length        |
|-----|-----|---------------------|
| 0   | 0   | 2 - transfer burst  |
| 0   | 1   | 4- transfer burst   |
| 1   | 0   | 8- transfer burst   |
| 1   | 1   | 16 - transfer burst |

These bits control the maximum number of bus cycles performed per bus ownership. The SYM53C770 asserts the Bus Request output when the DMA FIFO can accommodate a transfer of at least one burst size of data. Bus Request (Hold in Bus Modes 3 and 4) is also asserted during start-of-transfer and end-of-transfer cleanup and alignment, even though less than a full burst of transfers may be performed.

To perform cache line bursts, these bits must be set to 4, 8 or 16 transfers and cache bursting must be enabled (by clearing the CDIS bit, bit 7 in the CTEST0 register).

The SYM53C770 inserts a "fairness delay" of exactly 5 CLKs between bus ownerships. This gives the CPU and other bus master devices the opportunity to access memory between bursts.

Note: the fairness timer has been modified in the SYM53C770 to improve DMA transfer rates while still allowing other DMA masters to gain access to the bus. In the SYM53C720, the fairness delay was 5-8 CLKs. In the SYM 53C770, the fairness delay is fixed at 5 CLKs.

4-34 SYM53C770 Data Manual

# Bit 5-4 FC2-1 (Function code) (Bus Modes 1, 3 and 4), or TM2-1 (Transfer Modifier) (Bus Mode 2)

These bits, along with bit 6 in the DCNTL register (Bus Mode), define the function of the FC2-1\_TM2-1 signals as illustrated in Table 4-3.

Table 4-2: FC2-1\_TM2-1 Pin Function

| DCNTL<br>bit 6 | DMODE<br>bits 5-4 | FC2-1_TM2-1 Pin Function                                                                           |
|----------------|-------------------|----------------------------------------------------------------------------------------------------|
| 0              | 00                | User defined. The value of                                                                         |
| 0              | 01                | bits 5-4 correspond directly                                                                       |
| 0              | 10                | to the signal pins (FC2-<br>1_TM2-1). The values of                                                |
| 0              | 11                | these bits are asserted onto the device pins during bus mastership.                                |
| 1              | 00                | FC2_TM2 becomes a Pre-                                                                             |
| 1              | 01                | view of Address input signal                                                                       |
| 1              | 10                | used to tell the SYM53C770                                                                         |
| 1              | 11                | that the system is ready for the next address value. FC1-TM1 is an output that is always asserted. |

### Bit 3 PD (Program/data)

This bit affects the function of the FC0\_TM0 pin. It works in conjunction with the Bus Mode bit (bit 6 of the DCNTL register), as shown inTable 4-3. When the Bus Mode bit is not set, the SYM53C770 can store SCRIPTS routines and data in separate memory banks. When the Bus Mode bit is set, the SYM53C770 performs the same function as the DC/ signal that is commonly found in Intel processors.

Table 4-3: FC0\_TM0 Pin Function

| DCNTL<br>bit 6 | DMODE<br>bit 3 | FC0_TM0 Pin Function                                                                                                                                    |
|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | 0              | Driven high when data is moved to or from memory                                                                                                        |
| 0              | 1              | Driven low when fetching instructions from memory. This is only done during instruction fetch cycles.                                                   |
| 1              | 0              | Driven high when the SYM53C770 is bus master, indicating that data space is being accessed. When the SYM53C770 is not bus master, FC0_TM0 is tristated. |
| 1              | 1              | Driven low, indicating that control space is being accessed.                                                                                            |

### Bit 2 FAM (Fixed address mode)

When the Fixed Address Mode bit is set, the address pointer in the DNAD register is disabled and will not increment after each data transfer. If this bit is clear, the pointer increments after each data transfer. The fixed address mode feature is used to transfer data to or from a fixed port address. This port width must be 32 bits and longword-aligned. Setting this bit does not affect SCRIPTS fetching instructions; only data transfer instructions are affected.

In fixed address mode, if a SCSI interrupt occurs while the SYM53C770 is receiving data, the data must be flushed manually. Once the interrupt occurs (within the chip), the DMA FIFO Empty bit (bit 7 in the DSTAT register) may not have been set when reading the DMA Status register (DSTAT). At this point, the user may clear the DMA FIFO by writing to the Clear DMA FIFO bit (bit 2) in the CTEST3 register and setting the CSF (Clear SCSI FIFO) bit, bit 1 in the STEST3 register. The Block Move instruction may now be restarted. Instead of clearing the FIFO, it

may be flushed. This is done as follows: 1) reset the FAM bit; 2) load the DMA Next Address register (DNAD) with a valid memory address; 3) write to the Flush DMA FIFO bit (bit 3) in the CTEST3 register; 4) set the FAM bit again. The Block Move instruction may now be restarted, assuming the byte count and address have been updated.

# Bit 1 UO/TT0 (User programmable transfer type)

In all bus modes, UPSO-TT0/ is a general purpose output pin. The value in the register bit is asserted onto the UPSO-TT0/ pin while the SYM53C720 is a bus master. The TT1 bit is in CTEST0.

### Bit 0 MAN (Manual start mode)

Setting this bit disables the SYM53C770 from automatically fetching and executing SCSI SCRIPTS after the DSP register is written. When the Start DMA bit in the DCNTL register is cleared, the chip is running in normal mode. Once the Start DMA bit in the DCNTL register is set, the SYM53C770 automatically fetches and executes each instruction. Clearing this bit causes the SYM53C770 to automatically fetch and execute SCSI SCRIPTS after the DSP register is written.

# Register 39 (3A) DMA Interrupt Enable (DIEN) Read/Write

| Ī | RES        | HPED | BF | ABRT | SSI | SIR | WTD | IID |  |
|---|------------|------|----|------|-----|-----|-----|-----|--|
| l | 7          | 6    | 5  | 4    | 3   | 2   | 1   | 0   |  |
|   | Default>>> |      |    |      |     |     |     |     |  |
|   | Χ          | 0    | 0  | 0    | 0   | 0   | 0   | 0   |  |

- Bit 7 Reserved
- Bit 6 HPED (Host parity error detected during DMA read or Slave write)
- Bit 5 BF (Bus fault)
- Bit 4 ABRT (Aborted)
- Bit 3 SSI (SCRIPTS step interrupt)
- Bit 2 SIR (SCRIPTS interrupt instruction received)
- Bit 1 WTD (Watchdog time-out detected)

### Bit 0 IID (Illegal instruction detected)

This register contains the interrupt enable bits corresponding to the interrupting conditions described in the DSTAT register. To mask an interrupt, clear the appropriate mask bit. Masking an interrupt prevents IRQ/ from being asserted for the corresponding interrupt, but the status bit will still be set in the DSTAT register. Masking an interrupt will not prevent the DIP bit (bit 0 in the ISTAT register) from being set. All DMA interrupts are considered fatal, therefore SCRIPTS will stop running when a DMA interrupt occurs, whether or not the interrupt is masked. Setting a mask bit enables the assertion of IRQ/ for the corresponding interrupt.

The SYM53C770 IRQ/ output is latched; once asserted, it will remain asserted until the interrupt is cleared by reading the appropriate status register. Masking an interrupt after the IRQ/ output is asserted will not cause IRQ/ to be deasserted. For more information on enabling interrupts, please refer to Chapter 2.

4-36 SYM53C770 Data Manual

### Register 3A (39) DMA Watchdog Timer (DWT) Read/Write



The DMA watchdog timer register provides a time-out mechanism during data transfers between the SYM53C770 and memory. This register determines the amount of time that the SYM53C770 will wait for the assertion of the STERM/-TA/-READYIN/ signal after starting a bus cycle. Write the time-out value to this register during initialization. Every time that the SYM53C770 transfers data to/from memory, the value stored in this register is loaded into the counter. Disable the time-out feature by writing 00h to this register.

The unit time base for this register is  $32^*$  BCLK input period. For example, at 50 MHz the time base for this register is  $32^*$  20 ns = 640 ns. If a time-out of 50  $\mu$ s is desired, then this register should be loaded with a value of 4Eh.

The minimum time-out value that should be loaded into this register is 02h; the value 01h will not provide a reliable time-out period.

# Register 3B (38) DMA Control (DCNTL) Read/Write

|            | STE | BSM | EA | SSM | BW16 | STD | FA | СОМ |
|------------|-----|-----|----|-----|------|-----|----|-----|
|            | 7   | 6   | 5  | 4   | 3    | 2   | 1  | 0   |
| Default>>> |     |     |    |     |      |     |    |     |
|            | 0   | 0   | 0  | 0   | 0    | 0   | 0  | 0   |

### Bit 7 STE (Size Throttle Enable)

Asserting this bit causes the SYM53C770 to relinquish bus ownership every time the transfer size changes. When the size bits change from 01 (byte), 10 (word), or 00/11 (longword), the SYM53C770 will relinquish the bus and attempt to complete the transfer in succeeding cycles. The chip powers up with this bit disabled. The bit will be reset during a software or hardware reset. When cache line bursting is enabled, the SYM53C770 performs one transfer at a time until it reaches a cache line boundary. If this bit is set the snoop mode function of the SC0 pin, internal bus request, is not available.

#### Bit 6 BSM (Bus Mode)

Setting this bit changes the function of the Function Code (FC2-0) or Transfer Modifier (TM2-0) pins. FC0\_TM0 becomes a data control signal, FC1\_TM1 becomes an output that is always asserted, and FC2\_TM2 becomes an input to allow Preview of Address (PA/). For more information on the operation of this bit, refer to the descriptions of bits 5-3 in the DMODE register.

### Bit 5 EA (Enable ACK)

Setting this bit will cause the STERM/ (TA/ in Bus Mode 2, ReadyIn/ in Bus Modes 3 and 4) pin to become bidirectional, so the SYM53C770 will generate STERM/ during slave accesses. When this bit is clear, the SYM53C770 will monitor STERM/ to determine the end of a cycle. This bit takes effect during the cycle in which it is set; setting this bit must be the first I/O performed to the SYM53C770 if this feature is desired. This bit

is not cleared with a software reset. Refer to the Bidirectional STERM/-TA/ section in Chapter 2, for more information on how this bit operates.

### Bit 4 SSM (Single-step mode)

Setting this bit causes the SYM53C770 to stop after executing each SCRIPTS instruction, and generate a SCRIPTS step interrupt. When this bit is clear the SYM53C770 will not stop after each instruction; instead it continues fetching and executing instructions until an interrupt condition occurs. For normal SCSI SCRIPTS operation, this bit should be clear. To restart the SYM53C770 after it generates a SCRIPTS Step interrupt, the ISTAT and DSTAT registers should be read to clear the interrupt and then the START DMA bit in this register should be set.

### Bit 3 BW16 (Host Bus Width Equal to 16)

When this bit is set, the SYM53C770 host interface will become 16 bits wide. This bit can only be set in Little Endian mode.

Note: data lines 31-16 must be tied to data lines

15-0, respectively.

Note: cache bursting is not available in this mode.

### Bit 2 STD (Start DMA operation)

The SYM53C770 fetches a SCSI SCRIPTS instruction from the address contained in the DSP register when this bit is set. This bit is required if the SYM53C770 is in one of the following modes:

- Manual start mode Bit 0 in the DMODE register is set
- 2. Single-step mode Bit 4 in the DCNTL register is set

When the SYM53C770 is executing SCRIPTS in manual start mode, the Start DMA bit needs to be set to start instruction fetches, but does not need to be set again until an interrupt occurs. When the SYM53C770 is in single-

step mode, the Start DMA bit needs to be set to restart execution of SCRIPTS after a singlestep interrupt.

### Bit 1 FA (Fast arbitration)

When this bit is set, the SYM53C770 will immediately become bus master after receiving a Bus Grant (HLDAI in Bus Modes 3 and 4), saving one clock cycle of arbitration time. When this bit is clear, the SYM53C770 will follow the normal arbitration sequence.

### Bit 0 COM (53C700 compatibility)

When this bit is clear, the SYM53C770 will behave in a manner compatible with the 53C700. Selection/reselection IDs will be stored in both the SSID and SFBR registers.

When this bit is set, the ID will be stored only in the SSID register, protecting the SFBR from being overwritten should a selection/reselection occur during a DMA register to register operation. The default condition of this bit (clear) causes the SYM53C770 to function the same as the 53C700.

Note: This bit is not cleared with a software reset.

4-38 SYM53C770 Data Manual

Register 3C-3F (3C-3F) Adder Sum Output (ADDER) Read Only

This register contains the output of the internal adder, and is used primarily for test purposes.

### Register 40 (43) SCSI Interrupt Enable Zero (SIENO) Read/Write

| M/A        | CMP | SEL | RSL | SGE | UDC | RST | PAR |  |
|------------|-----|-----|-----|-----|-----|-----|-----|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
| Default>>> |     |     |     |     |     |     |     |  |
| 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

This register contains the interrupt enable bits corresponding to the interrupting conditions described in the SISTO register. To mask an interrupt, clear the appropriate mask bit. Masking an interrupt prevents IRQ/ from being asserted for the corresponding interrupt, but the status bit will still be set in the SISTO register. Masking an interrupt will not prevent the ISTAT SIP bit from being set, except in the case of non-fatal interrupts (SEL, RSL, CMP, and M/A (target mode only). Setting a mask bit unmasks the corresponding interrupt, enabling the assertion of IRQ/ for that interrupt.

A masked non-fatal interrupt will not prevent unmasked or fatal interrupts from getting through; interrupt stacking does not begin until either the SIP (bit 1) or DIP (bit 0) bit in the ISTAT register is set.

The SYM53C770 IRQ/ output is latched; once asserted, it will remain asserted until the interrupt is cleared by reading the appropriate status register. Masking an interrupt after the IRQ/ output is asserted will not cause IRQ/ to be deasserted. In the case of non-fatal interrupts, masking an interrupt after it occurs will cause the SIP bit in the ISTAT register to clear and allow pending interrupts to fall through (interrupt stacking will be disabled). The bits in this register should not be toggled on or off during normal operation. They should be set or cleared during the initialization routine.

For more information on interrupts, refer to Chapter 2, "Functional Description."

### Bit 7 M/A (SCSI Phase Mismatch - Initiator Mode; SCSI ATN Condition - Target Mode)

In initiator mode, this bit is set when the SCSI phase asserted by the target and sampled during REQ does not match the expected phase in the SOCL register. This expected phase is automatically written by SCSI transfer SCRIPTS.

In target mode, this bit is set when the initiator has asserted ATN. See the Disable halt on parity error or ATN condition bit in the SCNTL1 register for more information on when this status is actually raised.

### Bit 6 CMP (Function Complete)

This bit is set when full arbitration and selection sequence has completed.

### Bit 5 SEL (Selected)

The SYM53C770 has been selected as a SCSI target device. The Enable response to selection bit in the SCID register must be set for this to occur.

### Bit 4 RSL (Reselected)

The SYM53C770 has been reselected as a SCSI initiator device. The Enable response to reselection bit in the SCID register must be set for this to occur.

### Bit 3 SGE (SCSI Gross Error)

The following conditions are considered SCSI Gross Errors:

- 1. Data underflow: the SCSI FIFO was read when no data was present.
- 2. Data overflow: the SCSI FIFO was written to while full.
- 3. Offset underflow: in target mode, an ACK pulse was received before the corresponding REQ was sent.

- 4. Offset overflow: in initiator mode, a REQ pulse was received which caused the maximum offset (Defined by the MO3-0 bits in the SXFER register) to be exceeded.
- 5. In initiator mode, a phase change occurred with an outstanding REQ/ACK offset.
- 6. Residual data in SCSI FIFO: a transfer other than synchronous data receive was started with data left in the SCSI synchronous receive FIFO.

### Bit 2 UDC (Unexpected Disconnect)

This condition only occurs in initiator mode. It happens when the target to which the SYM53C770 is connected disconnects from the SCSI bus unexpectedly. See the SCSI Disconnect Unexpected bit in the SCNTL2 register for more information on expected versus unexpected disconnects. Any disconnect in low level mode causes this condition.

### Bit 1 RST (SCSI Reset Condition)

The SCSI RST signal has been asserted by the SYM53C770 or any other SCSI device. Note that this condition is edge-triggered so that multiple interrupts cannot occur because of a single RST pulse.

### Bit 0 PAR (SCSI Parity Error)

The SYM53C770 detected a parity error while receiving or sending SCSI data. See the Disable Halt on Parity Error or ATN Condition bits in the SCNTL1 register for more information on when this condition will actually be raised.

4-40 SYM53C770 Data Manual

### Register 41 (42) SCSI Interrupt Enable One (SIEN1) Read/Write

|            | RES | RES | RES | RES | RES | ST0 | GEN | HTH |
|------------|-----|-----|-----|-----|-----|-----|-----|-----|
| ı          | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Default>>> |     |     |     |     |     |     |     |     |
|            | Χ   | Χ   | Χ   | Χ   | Χ   | 0   | 0   | 0   |

This register contains the interrupt enable bits corresponding to the interrupting conditions described in the SIST1 register. To mask an interrupt, clear the appropriate mask bit. Masking an interrupt prevents IRQ/ from being asserted for the corresponding interrupt, but the status bit will still be set in the SIST1 register. Masking an interrupt will not prevent the SIP bit (bit 1) in the ISTAT register from being set. Setting a mask bit un-masks the corresponding interrupt, enabling the assertion of IRQ/ for that interrupt.

A masked non-fatal interrupt will not prevent unmasked or fatal interrupts from getting through; interrupt stacking does not begin until either the DIP (bit 0) or SIP (bit 1) bit in the ISTAT register is set.

The SYM53C770 IRQ/ output is latched; once asserted, it will remain asserted until the interrupt is cleared by reading the appropriate status register. Masking an interrupt after the IRQ/ output is asserted will not cause IRQ/ to be deasserted. In the case of non-fatal interrupts, masking an interrupt after it occurs will cause the SIP bit (bit 1) in the ISTAT register to clear and allow pending interrupts to fall through (interrupt stacking will be disabled). The bits in this register should not be toggled on or off during normal operation. They should be set or cleared during the initialization routine.

### Bits 7-3 Reserved

# Bit 2 STO (Selection or Reselection Time-out)

This bit is set when the SCSI device which the SYM53C770 was attempting to select or reselect did not respond within the programmed

time-out period. See the description of the STIME0 register bits 3-0 for more information on the time-out timer.

# Bit 1 GEN (General Purpose Timer Expired)

This bit is set when the general purpose timer has expired. The time measured is the time between enabling and disabling of the timer. See the description of the STIME1 register, bits 3-0, for more information on the general purpose timer.

# Bit 0 HTH (Handshake to Handshake Timer Expired)

This bit is set when the handshake-to-handshake timer has expired. The time measured is the SCSI Request to Request (target) or Acknowledge to Acknowledge (initiator) period. See the description of the STIME0 register, bits 7-4, for more information on the handshake-to-handshake timer.

## Register 42 (41) SCSI Interrupt Status Zero (SIST0) Read Only

| M/A   | CMP    | SEL | RSL | SGE | UDC | RST | PAR |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |     | •   | •   |     |     |     |
| 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

Reading the SIST0 register returns the status of the various interrupt conditions, whether they are enabled in the SIEN0 register or not. Each bit asserted indicates that the corresponding condition has occurred. Reading the SIST0 will reset the selected conditions. The SIP bit in the ISTAT register will be cleared after both SIST0 and SIST1 are read.

Reading this register will clear any bits that are set at the time the register is read, but will not necessarily clear the register because additional interrupts may be pending (the SYM53C770 stacks interrupts). SCSI interrupt conditions may be individually masked through the SIEN0 register.

When performing consecutive 8-bit reads of the DSTAT, SIST0, and SIST1 registers (in any order), insert a delay equivalent to 12 BCLK periods between the reads to ensure the interrupts clear properly. To avoid missing a SCSI interrupt while reading any of these registers when the ISTAT SIP and DIP bits may not be set, read SIST0 and SIST1 before DSTAT. For more information on interrupts, refer to Chapter Two, Functional Description.

### Bit 7 M/A (Initiator Mode: Phase Mismatch; Target Mode: ATN/ Active)

In initiator mode, this bit is set if the SCSI phase asserted by the target does not match the instruction. The phase is sampled when REQ/ is asserted by the target. In target mode, this bit is set when the ATN/ signal is asserted by the initiator. This status bit is used in diagnostics testing or in low level mode. It is set in low level mode any time there is a phase change.

### Bit 6 CMP (Function Complete)

This bit is set when full arbitration and selection sequence has completed.

### Bit 5 SEL (Selected)

This bit is set when the SYM53C770 is selected by another SCSI device. The enable response to selection bit must have been set in the SCID register for the SYM53C770 to respond to selection attempts.

### Bit 4 RSL (Reselected)

This bit is set when the SYM53C770 is reselected by another SCSI device. The Enable Response to Reselection bit must have been set in the SCID register for the SYM53C770 to respond to reselection attempts.

### Bit 3 SGE (SCSI Gross Error)

This bit is set when the SYM53C770 encounters a SCSI Gross Error Condition. The following conditions can result in a SCSI Gross Error Condition:

- 1. Data Underflow the SCSI FIFO register was read when no data was present.
- 2. Data Overflow too many bytes were written to the SCSI FIFO or the synchronous offset caused the SCSI FIFO to be overwritten.
- 3. Offset Underflow the SYM53C770 is operating in target mode and an ACK/pulse is received when the outstanding offset is zero.
- Offset Overflow the other SCSI device sent a REQ/ or ACK/ pulse with data which exceeded the maximum synchronous offset defined by the SXFER register.
- 5. Residual data in the Synchronous data FIFO a transfer other than synchronous data receive was started with data left in the synchronous data FIFO.
- 6. A phase change occurred with an outstanding synchronous offset when the SYM53C770 was operating as an initiator.

4-42 SYM53C770 Data Manual

### Bit 2 UDC (Unexpected Disconnect)

This bit is set when the SYM53C770 is operating in initiator mode and the target device unexpectedly disconnects from the SCSI bus. This bit is only valid when the SYM53C770 is an initiator. When the SYM53C770 operates in low level mode, any disconnect will cause an interrupt, even a valid SCSI disconnect.

This bit will also be set if a selection time-out occurs (it may occur before, at the same time, or stacked after the STO interrupt, since this is not considered an expected interrupt).

### Bit 1 RST (SCSI RST/ Received)

This bit is set when the SYM53C770 detects an active RST/ signal, whether the reset was generated external to the chip or caused by the Assert RST/ bit in the SCNTL1 register. This SYM53C770 SCSI reset detection logic is edge-sensitive so that multiple interrupts will not be generated for a single assertion of the SCSI RST/ signal.

### Bit 0 PAR (Parity Error)

This bit is set when the SYM53C770 detects a parity error when receiving or sending SCSI data. The Enable Parity Checking bit (bit 3 in the SCNTL0 register) must be set for this bit to become active. A parity error can occur when receiving data from the SCSI bus or when receiving data from the host bus. From the host bus, parity is checked as it is transferred from the DMA FIFO to the SODL register. A parity error can occur from the host bus only if Pass Through parity is enabled (bit 3 in the SCNTL0 register = 1, bit 2 in the SCNTL0 register = 0).

### Register 43 (40) SCSI Interrupt Status One (SIST1) Read Only

| 550   | 550    | 550 | 050 | 050 | 0.70 | OFN |     |
|-------|--------|-----|-----|-----|------|-----|-----|
| RES   | RES    | RES | RES | RES | ST0  | GEN | HTH |
| 7     | 6      | 5   | 4   | 3   | 2    | 1   | 0   |
| Defau | ılt>>> |     |     |     |      |     |     |
| Χ     | Χ      | Χ   | Χ   | Χ   | 0    | 0   | 0   |

Reading the SIST1 register returns the status of the various interrupt conditions, whether they are enabled in the SIEN1 register or not. Each bit that is set indicates that the corresponding condition has occurred.

Reading this register will reset the selected conditions, and will reset the SIST1 register. The SIP bit in the ISTAT register will be cleared after both SIST0 and SIST1 are read.

#### Bits 7-3 Reserved

# Bit 2 STO (Selection or Reselection Time-out)

This bit is set when the SCSI device which the SYM53C770 was attempting to select or reselect did not respond within the programmed time-out period (See the description of the STIME0 register, bits 3-0, for more information on the time-out timer). After the SYM53C770 has won arbitration, it waits for selection or reselection to complete. While waiting, it fetches the next instruction from the address pointed to by the DSP register. The SCRIPTS routine can then execute the next instruction before the selection has completed. The chip will continue executing SCRIPTS until it encounters an interrupt, or a SCRIPTS instruction that requires it to respond. If time out occurs and a block move instruction was loaded, FIFO needs to be flushed.

# Bit 1 GEN (General Purpose Timer Expired)

This bit is set when the general purpose timer has expired. The time measured is the time between enabling and disabling of the timer. See the description of the STIME1 register, bits 3-0, for more information on the general purpose timer.

# Bit 0 HTH (Handshake to Handshake timer Expired)

This bit is set when the handshake-to-handshake timer has expired. The time measured is the SCSI Request to Request (target) or Acknowledge to Acknowledge (initiator) period. See the description of the STIME0 register, bits 7-4, for more information on the handshake-to-handshake timer.

### Register 44 (47) SCSI Longitudinal Parity (SLPAR) Read/Write

The SLPAR register consists of two multiplexed bytes; other register bit settings determine what is displayed at this memory location at any given time. When bit 5 in the SCNTL2 (SLPMD) register is cleared, the chip XORs the high and low bytes of the SLPAR register together to give a single-byte value which is displayed in the SLPAR register. If the SLPMD bit is set, then the SLPAR register shows either the high byte or the low byte of the SLPAR word. The SLPAR High Byte Enable bit, SCNTL2 bit 4, determines which byte of the SLPAR register is visible on the SLPAR register at any given time. If this bit is cleared, the SLPAR register contains the low byte of the SLPAR word; if it is set, the SLPAR register contains the high byte of the SLPAR word.

4-44 SYM53C770 Data Manual

This register performs a bytewise longitudinal parity check on all SCSI data received or sent through the SCSI core. If one of the bytes received or sent (usually the last) is the set of correct even parity bits, SLPAR should go to zero (assuming it started at zero). For example, the following three data bytes and one check byte are received from the SCSI bus (all signals are shown active high):

| Data/Check<br>Bytes    | Running<br>SLPAR | Comments                                                                                                                                |
|------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| _                      | 00000000         | SLPAR initialized to zero                                                                                                               |
| 1. 11001100<br>(Data)  | 11001100)        | XOR data byte with<br>SLPAR, place result<br>in SLPAR                                                                                   |
| 2. 01010101<br>(Data)  | 10011001         | XOR data byte with<br>SLPAR, place result<br>in SLPAR                                                                                   |
| 3. 00001111<br>(Data)  | 10010110         | XOR data byte with<br>SLPAR, place result<br>in SLPAR                                                                                   |
| 4. 10010110<br>(Check) | 00000000         | XOR check byte with SLPAR, place result in SLPAR. The result should be zeros; a one in any bit position indicates a transmission error. |

The SLPAR register can also be used to generate the check bytes for SCSI send operations. If the SLPAR register contains all zeros prior to sending a block move, it will contain the appropriate check byte at the end of the block move. This byte must then be sent across the SCSI bus.

Writing any value to this register resets it to zero. The longitudinal parity checks are meant to provide an added measure of SCSI data integrity and are entirely optional. This register does not latch SCSI selection/reselection IDs under any circumstances.

## Register 45 (46) SCSI Wide Residue Data (SWIDE) Read Only

After a wide SCSI data receive operation, this register will contain a residual data byte if the last byte received was never sent across the DMA bus. It represents either the first data byte of a subsequent data transfer, or it is a residue byte which should be cleared when an Ignore Wide Residue message is received. It may also be an overrun data byte.

# Register 46 (45) Memory Access Control (MACNTL) Read/Write

|            | TYP3 | TYPE2 | TYP1 | TYP0 | DataWR | DataRD | PSCRIPT | SCRIPT |
|------------|------|-------|------|------|--------|--------|---------|--------|
|            | 7    | 6     | 5    | 4    | 3      | 2      | 1       | 0      |
| Default>>> |      |       |      |      |        |        |         |        |
|            | Χ    | Χ     | Χ    | Χ    | 0      | 0      | 0       | 0      |

MACNTL is used to determine if an external access is to local or far memory.

### Bits 7-4 TYP3-0 (Chip Type)

These bits identify the chip type for software purposes.

| Bits<br>7654 | Chip Type |
|--------------|-----------|
| 0000         | 720       |
| 0001         | 720SE     |
| 0010         | 770       |

#### Bits 3-0

These bits are used to define if a data write, data read, pointer to a SCRIPTS fetch and a SCRIPTS fetch, respectively, are considered local memory accesses. If any of the bits are set, the access will be considered local. The bits power up cleared, indicating far memory. Internal logic will determine if the specific transfer is considered local or far. The MAC/ signal, pin 26 (also referred to as the near/far pin), will be asserted high when the transfer is to local memory. Assuming the SCRIPTS fetch bit is set, the near/far pin will not be affected until completion of the next Transfer Control instruction. Changes to the MAC/ signal will be available at the pin at the same time the Bus Request pin is asserted.

# Register 47 (44) General Purpose Control (GPCNTL) Read/Write

| RES  | RES    | RES | GPIO_en4 | GPIO_en3 | GPIO_en2 | GPIO_en1 | GPIO_en0 |
|------|--------|-----|----------|----------|----------|----------|----------|
| 7    | 6      | 5   | 4        | 3        | 2        | 1        | 0        |
| Defa | ult>>> |     |          | l.       |          |          |          |
| Χ    | Χ      | Χ   | 0        | 1        | 1        | 1        | 1        |

GPCNTL is used to determine if the pins controlled by the General Purpose register (GPREG, address 07 (04)h) are inputs or outputs.

### Bits 7-5 Reserved

# Bit 4 GPIO\_en4 (General Purpose Output Enable 4)

GPCNTL, corresponding to bit 4 in the GPREG register and pin 43, powers up as a general purpose output.

# Bits 3-0 GPIO\_en3-0 (General Purpose Output Enable 3-0)

Bits 3-0 in GPCNTL, corresponding to bits 3-0 in the GPREG register and pins 39-42, power up as general purpose inputs. If any of the bits are cleared, this indicates an output and if any of the bits are set this indicates an input. When the bits are enabled as inputs, an internal pullup is also enabled.

4-46 SYM53C770 Data Manual

### Register 48 (4B) SCSI Timer Register 0 (STIME0) Read /Write

| HTH3       | HTH2 | HTH1 | HTH0 | SEL3 | SEL2 | SEL1 | SEL0 |  |
|------------|------|------|------|------|------|------|------|--|
| 7          | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
| Default>>> |      |      |      |      |      |      |      |  |
| 0          | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |

# Bits 7-4 HTH (Handshake-to-Handshake Timer Period)

These bits select Handshake-to-Handshake Time-out Period, the maximum time between SCSI handshakes (REQ to REQ in target

| HTH 7-4, GEN 3-0 | MinimumTime-out<br>w/o scale factor bit<br>set (50 MHz CLK) | Minimum Time-out<br>with scale factor<br>bit set (50 MHz<br>CLK) |
|------------------|-------------------------------------------------------------|------------------------------------------------------------------|
| 0000             | Disabled                                                    | Disabled                                                         |
| 0001             | 100 μs                                                      | 1.6 ms                                                           |
| 0010             | 200 μs                                                      | 3.2 ms                                                           |
| 0011             | 400 μs                                                      | 6.4 ms                                                           |
| 0100             | 800 µs                                                      | 12.8 ms                                                          |
| 0101             | 1.6 ms                                                      | 25.6 ms                                                          |
| 0110             | 3.2 ms                                                      | 51.2 ms                                                          |
| 0111             | 6.4 ms                                                      | 102.4 ms                                                         |
| 1000             | 12.8 ms                                                     | 204.8 ms                                                         |
| 1001             | 25.6 ms                                                     | 409.6 ms                                                         |
| 1010             | 51.2 ms                                                     | 819.2 ms                                                         |
| 1011             | 102.4 ms                                                    | 1.6 sec                                                          |
| 1100             | 204.8 ms                                                    | 3.2 sec                                                          |
| 1101             | 409.6 ms                                                    | 6.4 sec                                                          |
| 1110             | 819.2 ms                                                    | 12.8 sec                                                         |
| 1111             | 1.6sec                                                      | 25.6 sec                                                         |

### Bits 3-0 SEL (Selection Time-out Period)

These bits select the SCSI selection/reselection time-out period. When this timing (plus the 200  $\mu s$  selection abort time) is exceeded, the STO bit in the SIST1 register is set. An interrupt is optionally generated, if bit 2 in the SIEN1 register is set.

mode, or ACK to ACK in initiator mode). When this timing is exceeded, the HTH bit in the SIST1 register is set, and an interrupt is optionally generated, if bit 0 in the SIEN1 register is set. The following table applies to the Handshake-to-Handshake Timer and the General Purpose Timer (STIME1 bits 3-0).

### Register 49 (4A) SCSI Timer Register One (STIME1) Read/Write

| RES | HTHBA   | GENSF | HTHSF | GEN3 | GEN2 | GEN1 | GEN0 |
|-----|---------|-------|-------|------|------|------|------|
| 7   | 6       | 5     | 4     | 3    | 2    | 1    | 0    |
| Def | ault>>> |       | •     |      |      |      |      |
| Χ   | 0       | 0     | 0     | 0    | 0    | 0    | 0    |

#### Bits 7 Reserved

### Bit 6 Handshake-to-Handshake Timer Bus Activity Enable Bit (HTHBA)

Setting this bit causes this timer to begin testing for SCSI request/acknowledge activity as soon as SCSI busy is asserted regardless of the agents participating in the transfer.

# Bit 5 General Purpose Timer Scale Factor Bit (GENSF)

Setting this bit causes this timer to shift by a factor of 16.

### Bit 4 Handshake-to-Handshake Timer Scale Factor Bit (HTHSF) Bit (HTHSF)

Setting this bit causes this timer to shift by a factor of 16.

# Bits 3-0 GEN3-0 (General Purpose Timer Period)

These bits select the period of the general purpose timer. The time measured is the time between enabling and disabling of the timer. When this timing is exceeded, the GEN bit in the SIST1 register is set and an interrupt is optionally generated, if bit 1 in the SIEN1 register is set. Refer to the table under STIME0, bits 3-0, for the available time-out periods.

Register 4A (49) Response ID Zero (RESPID0) Read/Write

Register 4B (48) Response ID One (RESPID1) Read/Write

RESPID0 and RESPID1 contain the selection or reselection IDs. In other words, these two 8-bit registers contain the ID that the chip responds to on the SCSI bus. Each bit represents one possible ID with the most significant bit of RESPID1 representing ID 15 and the least significant bit of RESPID0 representing ID 0. The SCID register still contains the chip ID used during arbitration. The chip can respond to more than one ID because more than one bit can be set in the RESPID1 and RESPID0 registers. However, the chip can arbitrate with only one ID value in the SCID register.

4-48 SYM53C770 Data Manual

## Register 4C (4F) SCSI Test Register Zero (STEST0) Read Only

| SSAID      | SSAID | SSAID | SSAID | SLT | ART | SOZ | SOM |
|------------|-------|-------|-------|-----|-----|-----|-----|
| 7          | 6     | 5     | 4     | 3   | 2   | 1   | 0   |
| Default>>> |       |       |       |     |     |     |     |
| Х          | X     | Χ     | Χ     | 0   | Χ   | 1   | 1   |

### Bits 7-4 SSAID (SCSI Selected ASID)

These bits are read only and contain 4 bits that encode the possible 0-15  $\rm ID$ 's the SYM53C770 can be selected as. During the selection phase, when a valid  $\rm ID$  is put on the bus, and the SYM53C770 responds to that  $\rm ID$  as the  $\rm ID$  it was selected as, this  $\rm ID$  is written into the SSAID register.

### Bit 3 SLT (Selection Response Logic Test)

This bit is asserted when the SYM53C770 is ready to be selected or reselected. This does not take into account the bus settle delay of 400 ns. This bit is used for functional test and fault purposes.

# Bit 2 ART (Arbitration Priority Encoder Test)

This bit will always be asserted when the SYM53C770 exhibits the highest priority ID asserted on the SCSI bus during arbitration. It is primarily used for chip level testing, but it may be used during low level mode operation to determine if the SYM53C770 has won arbitration.

### Bit 1 SOZ (SCSI Synchronous Offset Zero)

This bit indicates that the current synchronous SCSI REQ/ACK offset is zero. This bit is not latched and may change at any time. It is used in low level synchronous SCSI operations. When this bit is set, the SYM53C770, as an initiator, is waiting for the target to request data transfers. If the SYM53C770 is a target then the initiator has sent the offset number of acknowledges.

# Bit 0 SOM (SCSI Synchronous Offset Maximum)

This bit indicates that the current synchronous SCSI REQ/ACK offset is the maximum specified by bits 3-0 in the SCSI Transfer register. This bit is not latched and may change at any time. It is used in low level synchronous SCSI operations. When this bit is set the SYM53C770, as a target, is waiting for the initiator to acknowledge the data transfers. If the SYM53C770 is an initiator then the target has sent the offset number of requests.

## Register 4D (4E) SCSI Test Register One (STEST1) Read Only

| RES   | RES    | RES | RES | DBLEN | DBLSEL | SFP1 | SFP0 |
|-------|--------|-----|-----|-------|--------|------|------|
| 7     | 6      | 5   | 4   | 3     | 2      | 1    | 0    |
| Defau | lt >>> |     |     |       |        |      |      |
| Χ     | Χ      | Χ   | Χ   | 0     | 0      | Χ    | Χ    |

#### Bits 7-4 Reserved

### Bit 3 SCLK Doubler Enable (DBLEN)

Set this bit to bring the SCSI clock doubler out of the powered-down state. The default value of this bit is clear (SCSI clock doubler powered down). Set bit 2 after setting this bit, to double the SCLK frequency.

### Bit 2 SCLK Doubler Select (DBLSEL)

Set this bit after powering up the SCSI clock doubler to double the SCLK frequency. This bit has no effect unless bit 3 is set.

### Bits 1-0 SFP1-0 (SCSI FIFO Parity)

These bits represent the parity that is read from the SCSI FIFO byte lanes during test access through the SODL register. To read the SCSI FIFO in test mode, read these bits after reading the SODL register. SFP1 represents parity for the most significant byte and SFP0 represents parity for the least significant byte. See the description of the SCSI FIFO Test Mode bit in the STEST3 register for more information on testing the SCSI FIFO.

### **Doubling the SCSI CLK Frequency**

The SYM53C770 SCSI clock doubler doubles a 40-50 MHz SCSI clock, increasing the frequency to 80-100 MHz. Follow these steps to use the clock doubler:

- 1. Set the SCLK Doubler Enable bit (STEST1, bit 3)
- 2. Wait 20 µs
- 3. Halt the SCSI clock by setting the Halt SCSI Clock bit (STEST3 bit 5)
- 4. Set the clock conversion factor using the SCF and CCF fields in the SCNTL3 register
- 5. Set the SCLK Doubler Select bit (STEST1, bit2)
- 6. Clear the Halt SCSI Clock bit

4-50 SYM53C770 Data Manual

### Register 4E (4D) SCSI Test Register Two (STEST2) Read/Write

|   | SCE   | ROF    | DIF | SLB | SZM | AWS | EXT | LOW |
|---|-------|--------|-----|-----|-----|-----|-----|-----|
|   | 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| • | Defau | It >>> |     |     |     |     |     |     |
|   | 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

### Bit 7 SCE (SCSI Control Enable)

This bit, when set, allows all SCSI control and data lines to be asserted through the SOCL and SODL registers regardless of whether the SYM53C770 is configured as a target or initiator.

Note: this bit should not be set during normal operation, since it could cause contention on the SCSI bus. It is included for diagnostic purposes only.

### Bit 6 ROF (Reset SCSI Offset)

Setting this bit clears any outstanding synchronous SCSI REQ/ACK offset. This bit should be set if a SCSI gross error condition occurs, to clear the offset when a synchronous transfer does not complete successfully. The bit automatically clears itself after resetting the synchronous offset.

### Bit 5 DIF (SCSI Differential Mode)

Setting this bit allows the SYM53C770 to interface properly to external differential transceivers. Its only real effect is to tristate the BSY/, SEL/, and RST/ pads so that they can be used as pure inputs. Clearing this bit enables single ended mode operation. This bit should be set in the initialization routine if the differential pair interface is to be used.

### Bit 4 SLB (SCSI Loopback Mode)

Setting this bit allows the SYM53C770 to perform SCSI loopback diagnostics. That is, it enables the SCSI core to simultaneously perform as both initiator and target.

### Bit 3 SZM (SCSI High-Impedance Mode)

Setting this bit places all the open-drain 48 mA SCSI drivers into a high-impedance state. This is to allow internal loopback mode operation without affecting the SCSI bus.

### Bit 2 AWS (Always Wide SCSI)

When this bit is set, all SCSI information transfers will be done in 16-bit wide mode. This includes data, message, command, status and reserved phases. This bit should normally be deasserted since 16-bit wide message, instruction, and status phases are not supported by the SCSI specifications. This bit is not guaranteed to function properly with future SCSI specifications.

### Bit 1 EXT (Extend REQ/ACK Filtering)

The SCSI core contains a special digital filter on the REQ/ and ACK/ pins which will cause glitches on deasserting edges to be disregarded. Asserting this bit will increase the filtering period from 30ns to 60ns on the deasserting edge of the REQ/ and ACK/ signals.

Note: this bit must never be set during fast SCSI (> 5M transfers per second) operations, because a valid assertion could be treated as a glitch.

### Bit 0 LOW (SCSI Low level Mode)

Setting this bit places the SYM53C770 in low level mode. In this mode, no DMA operations can occur, and no SCRIPTS instructions can be executed. Arbitration and selection may be performed by setting the start sequence bit as described in the SCNTL0 register. SCSI bus transfers are performed by manually asserting and polling SCSI signals. Clearing this bit allows instructions to be executed in SCSI SCRIPTS mode.

Note: it is not necessary to set this bit for access to the SCSI bit-level registers (SODL, SBCL, and input registers). This bit must be clear for the chip to properly respond to selection or reselection.

# Register 4F (4C) SCSI Test Register Three (STEST3) Read/Write

| TE   | STR    | HSC | DSI | S16 | TTM | CSF | FTM |
|------|--------|-----|-----|-----|-----|-----|-----|
| 7    | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defa | ult>>> | •   | •   |     |     | •   |     |
| Χ    | Χ      | 0   | 0   | 0   | 0   | 0   | 0   |

### Bit 7 TE (TolerANT Enable)

Asserting this bit enables TolerANT Active Negation. TolerANT causes the SCSI Request, Acknowledge, Data, and parity signals to be actively deasserted, in addition to relying on external pullups when the SYM53C770 is driving these signals. Active deassertion of these signals will occur only when the SYM53C770 is in an information transfer phase. When operating in a differential environment or at fast SCSI timings, Active Negation should be enabled to improve setup and deassertion times. Active Negation is disabled after chip or software reset, or when this bit is cleared.

#### Bit 6 STR (SCSI FIFO Test Read)

Setting this bit places the SCSI core into a test mode in which the SCSI FIFO can be easily read. Reading the least significant byte of the SODL register will cause the FIFO to unload. The functions are summarized in the table below.

| Register<br>Name |      |      |        |  | FIFO<br>Function |
|------------------|------|------|--------|--|------------------|
| SODL             | Read | 15-0 | Unload |  |                  |
| SODL0            | Read | 7-0  | Unload |  |                  |
| SODL1            | Read | 15-8 | None   |  |                  |

### Bit 5 HSC (Halt SCSI Clock)

Asserting this bit causes the internal divided SCSI clock to come to a stop in a glitchless manner. This bit may be used for test purposes or to lower  $I_{DD}$  during a power down mode.

# Bit 4 DSI (Disable Single Initiator Response)

If this bit is set, the SYM53C770 will ignore all bus-initiated selection attempts which employ the single-initiator option from SCSI-1. In order to select the SYM53C770 while this bit is set, the SYM53C770's SCSI ID and the initiator's SCSI ID must both be asserted. This bit should be asserted in SCSI-2 systems so that a single bit error on the SCSI bus will not be interpreted as a single initiator response. This bit works in conjunction with the VAL bit in the SSID register.

### **Bit 3 S16 (16-bit System)**

If this bit is set, all devices in the SCSI system implementation are assumed to be 16 bits. This causes the SYM53C770 to always check the parity bit for SCSI IDs 15-8 during bus-initiated selection or reselection, assuming parity checking has been enabled. If an 8-bit SCSI device attempts to select the SYM53C770 while this bit is set, the SYM53C770 will ignore the selection attempt, because the parity bit for IDs 15-8 will be undriven. See the description of the Enable Parity Checking bit in the SCNTL0 register for more information.

#### Bit 2 TTM (Timer Test Mode)

Asserting this bit facilitates testing of the selection time-out, general purpose, and handshake-to-handshake timers by greatly reducing all three time-out periods. Setting this bit starts all three timers and if the respective bits in the SIEN1 register are asserted, the SYM53C770 will generate interrupts at time-out.

### Bit 1 CSF (Clear SCSI FIFO)

Setting this bit will cause the "full flags" for the SCSI FIFO to be cleared. This empties the FIFO. This bit is self-resetting. The SIDL, SODL, and SODR Least and Most Significant Byte Full bits in the SSTAT0 and SSTAT2 registers are also cleared.

4-52 SYM53C770 Data Manual

### Bit 0 STW (SCSI FIFO Test Write)

Setting this bit places the SCSI core into a test mode in which the FIFO can be easily read and written. While this bit is set, writes to the least significant byte of the SODL register will cause the entire word contained in this register to be loaded into the FIFO. Writing the least significant byte of the SODL register will cause the FIFO to load. These functions are summarized in the table below:

| Register<br>Name | Register<br>Operation | FIFO Bits | FIFO<br>Function |
|------------------|-----------------------|-----------|------------------|
| SODL             | Write                 | 15-0      | Load             |
| SODL0            | Write                 | 7-0       | Load             |
| SODL1            | Write                 | 15-8      | None             |

## Registers 50-51 (52-53) SCSI Input Data Latch (SIDL) Read Only

This register is used primarily for diagnostic testing, programmed I/O operation or error recovery. Data received from the SCSI bus can be read from this register. Data can be written to the SODL register and then read back into the SYM53C770 by reading this register to allow loopback testing. When receiving SCSI data, the data will flow into this register and out to the host FIFO. This register differs from the SBDL register; SIDL contains latched data and the SBDL always contains exactly what is currently on the SCSI data bus. Reading this register causes the SCSI parity bit to be checked, and will cause a parity error interrupt if the data is not valid.

## Registers 54-55 (56-57) SCSI Output Data Latch (SODL) Read/Write

This register is used primarily for diagnostic testing or programmed I/O operation. Data written to this register is asserted onto the SCSI data bus by setting the Assert Data Bus bit in the SCNTL1 register. This register is used to send data via programmed I/O. Data flows through this register when sending data in any mode. It is also used to write to the synchronous data FIFO when testing the chip.

## Registers 58-59 (5A-5B) SCSI Bus Data Lines (SBDL) Read Only

This register contains the SCSI data bus status. Even though the SCSI data bus is active low, these bits are active high (enabled when the bits are set). The signal status is not latched and is a true representation of exactly what is on the data bus at the time the register is read. This register is used when receiving data via programmed I/O. This register can also be used for diagnostic testing or in low level mode.

4-54 SYM53C770 Data Manual

## Registers 5C-5F Scratch Register B (SCRATCHB) Read/Write

This is a general purpose, user definable scratch pad register. Apart from CPU access, only Register Read/Write and Memory Moves directed at the SCRATCHB register will alter its contents.

Note: the SYN53C770 cannot fetch SCRIPTS instructions from this location.

If the internal SCRIPTS RAM is enabled using the indexed addressing method, a shadowed version of this register is used to address 128 blocks of 32-byte segments of the SCRIPTS RAM. Each 32-byte block of data is loaded into the SCRATCHC-J registers.

### Registers 60h-7fh Scratch Registers C-J (SCRATCHC-J) Read/Modify/Write

These are general purpose, user definable scratch pad registers. They are accessible through read/modify/write instructions and are defined as SCRATCHC through SCRATCHJ.

Note: the SYN53C770 cannot fetch SCRIPTS instructions from this location.

When the indexed addressing method is used to enable and access the internal SCRIPTS RAM, the SCRIPTS RAM replaces these registers and can optionally be used as a block of scratchpad RAM. For more information on this and other methods of implementing the SCRIPTS RAM, see Chapter 2.

4-56 SYM53C770 Data Manual

# **Chapter 5**

# Instruction Set of the I/O Processor

This chapter provides a high-level overview of the SCSI instruction types supported by Symbios Logic SCSI SCRIPTS and the SYM53C770. For detailed descriptions of the individual instructions, refer to the *SYM53C720/se/53C770 Programming Guide*.

# SCSI SCRIPTS

After power up and initialization of the SYM53C770, the chip may operate with a low level register interface or in SCSI SCRIPTS mode. With the low level register interface, the user has access to the DMA control logic and the SCSI bus control logic. The chip operates much like an SYM53C80 when in low level mode. An external processor has access to the SCSI bus signals and the low level DMA signals, which allows creation of complicated board level test algorithms. The low level interface provides backward compatibility with SCSI devices that require certain unique timings or bus sequences to operate properly. Another feature allowed at the low level is loopback testing. In loopback mode, the SCSI core can be directed to talk to the DMA core to test internal data paths all the way out to the chip's pins.

To operate in the SCSI SCRIPTS mode, the SYM53C770 requires only a SCRIPTS start address. All commands are fetched from local or external memory. The SYM53C770 fetches and executes its own instructions by becoming a bus master on the host bus and fetching two or three 32-bit words into its registers. Commands are fetched until an interrupt command is encountered, or until an unexpected event (such as a hardware error) causes an interrupt to the external processor.

Once an interrupt is generated, the SYM53C770 halts all operations until the interrupt is serviced. Then, the start address of the next SCRIPTS instruction may be written to the DMA SCRIPTS Pointer (DSP) register to restart the automatic fetch and execution of instructions.

The SCSI SCRIPTS mode of execution allows the SYM53C770 to make decisions based on the status of the SCSI bus, which off-loads the microprocessor from servicing the numerous interrupts inherent in I/O operations.

Given the rich set of SCSI-oriented features included in the command set, and the ability to reenter the SCSI algorithm at any point, this high level interface is all that is required for both normal and exception conditions. Therefore, switching to low level mode for error recovery should never be required.

Four types of SCSI SCRIPTS instructions are implemented in the SYM53C770:

- Block Move
- I/O or Read/Write
- Transfer Control
- Memory Move

Each instruction consists of two or three 32-bit words. The first 32-bit word is always loaded into the DCMD and DBC registers, the second into the DSPS register. The third word, used only by Memory Move instructions, is loaded into the TEMP register.

SCRIPTS can directly execute operating system I/O data structures, saving time at the beginning of an I/O operation. The I/O data structure can begin on any longword boundary and can cross system segment boundaries. There are two restrictions on

the placement of data in system memory: the eight bytes of data in the command must be contiguous; and indirect data fetches are not available during execution of a Memory-to-Memory DMA operation.

# **Block Move Instructions**



Figure 5-1: Block Move Instruction Register

5-2 SYM53C770 Data Manual

### First Longword

#### **Bits 31-30 Block Move Instruction**

A value of 00 in the two high order bits of the DCMD register indicates the Block Move instruction type.

### Bit 29 Indirect Addressing

When this bit is cleared, user data is moved to or from the 32-bit data start address for the Block Move instruction. The value is loaded into the DNAD register and incremented as data is transferred.

When set, the 32-bit user data start address for the Block Move is the address of a pointer to the actual data buffer address. The value at the 32-bit start address is loaded into the chip's DNAD register via a third long word fetch (4-byte transfer across the host computer bus).

#### Direct

The byte count and absolute address are as follows:

| Command         | Byte Count |  |  |
|-----------------|------------|--|--|
| Address of Data |            |  |  |

#### Indirect

Use the byte count and fetch the data address from the address in the command. The byte count is contained in the DBC register and the data address is fetched from the DSPS register.

| Command                    | Byte Count |  |  |
|----------------------------|------------|--|--|
| Address of Pointer to Data |            |  |  |

Once the data buffer address is loaded, it is executed as if the chip operates in the direct mode. This indirect feature allows a table of data buffer addresses to be specified. Using the Symbios Logic SCSI SCRIPTS compiler, the address is placed in the SCRIPTS program at compile time. Then at the actual data transfer time, the chip fetches a longword from the address specified in the pro-

gram and writes this value to the DSPS register. This feature makes it possible to locate SCSI SCRIPTS in a PROM.

### Bit 28 Table Indirect Addressing

When this bit is set, the 24-bit signed value in the start address of the move is treated as a relative displacement from the value in the DSA register. Both the transfer count and the source/destination address are fetched from this address. For more information on table indirect addressing, refer to the *SYM53C720/se/53C770 Programming Guide*.

#### **Table Indirect**

Use the signed integer offset in bits 23-0 of the second longwords of the instruction to fetch first the byte count and then the data address. The signed value is combined with the data structure base address to generate the physical address used to fetch values from the data structure. Signextended values of all ones for negative values are allowed, but ignored.

| Command | Not Used     |
|---------|--------------|
|         | Table Offset |

Prior to the start of an I/O, the Data Structure Base Address register (DSA) must be loaded with the base address of the I/O data structure. The address may be any longword on a longword boundary.

At the start of an I/O, the DSA is added to the 24-bit signed table offset value from the op code to generate the address of the table entry; both positive and negative offsets are allowed. A subsequent fetch from this address brings the byte counts and buffer addresses into the chip.

#### Bit 27 Op Code

This one-bit field defines the instruction to be executed, either a block move (MOVE) or a chained block move (CHMOV). The Op Code Field bit has different meaning depending on whether the SYM53C770 is operating in Initiator or Target mode. If the Op Code bit is asserted (target mode) or deasserted (initiator mode) during a chained block move instruction, the corresponding

bit in the SCNTL2 register (SCNTL bit 6) is asserted. The Op Code bit and the SCNTL2 bit are cleared once a block move instruction is executed.

### **Target Mode**

| ОРС | Instruction Defined |  |
|-----|---------------------|--|
| 0   | MOVE                |  |
| 1   | CHMOV               |  |

- 1. The SYM53C770 verifies that it is connected to the SCSI bus as a target before executing this instruction.
- 2. The SYM53C770 asserts the SCSI phase signals (MSG/, C\_D/, and I\_O/) as defined by the Phase Field bits in the instruction.
- 3. If the instruction is for the Command phase, the SYM53C770 receives the first command byte and decodes its SCSI Group Code.
  - a. If the SCSI Group Code is either Group 0, Group 1, Group 2, or Group 5, then the SYM53C770 overwrites the DBC register with the length of the Command Descriptor Block: 6, 10, or 12 bytes.
  - b. If any other Group Code is received, the DBC register is not modified and the SYM53C770 will request the number of bytes specified in the DBC register. If the DBC register contains 000000h an illegal instruction interrupt is generated.
- 4. The SYM53C770 transfers the number of bytes specified in the DBC register starting at the address specified in the DNAD register. If the Op Code bit is set and a data transfer ends on an odd byte boundary, the SYM53C770 will store the last byte in the SWIDE register during a receive operation or in the SODL register during a send operation. This byte will be combined with the first byte from the subsequent transfer so that a wide transfer can be completed. See Figure 5-2.

5. If the SCSI ATN/ signal is asserted by the initiator or a parity error occurred during the transfer, the transfer can optionally be halted and an interrupt generated. The Disable Halt on Parity Error or ATN bit in the SCNTL1 register controls whether an interrupt will be generated.

#### **Initiator Mode**

| OPC | Instruction Defined |  |  |
|-----|---------------------|--|--|
| 0   | CHMOV               |  |  |
| 1   | MOVE                |  |  |

- 1. The SYM53C770 verifies that it is connected to the SCSI bus as an initiator before executing this instruction.
- 2. The SYM53C770 waits for an unserviced phase to occur. An unserviced phase is defined as any phase (with REQ/ asserted) for which the SYM53C770 has not yet transferred data by responding with an ACK/.
- 3. The SYM53C770 compares the SCSI phase bits in the DCMD register with the latched SCSI phase lines stored in the SSTAT1 register. These phase lines are latched when REQ/ is asserted.
- 4. If the SCSI phase bits match the value stored in the SSTAT1 register, the SYM53C770 will transfer the number of bytes specified in the DBC register starting at the address pointed to by the DNAD register. If the op code bit is cleared and a data transfer ends on an odd byte boundary, the SYM53C770 will be store the last byte in the SCSI Wide Residue Data Register during a receive operation, or in the SCSI Output Data Latch Register during a send operation. This byte will be combined with the first byte from the subsequent transfer so that a wide transfer can be completed. See Figure 5-2.

5-4 SYM53C770 Data Manual

- 5. If the SCSI phase bits do not match the value stored in the SSTAT1 register, the SYM53C770 generates a phase mismatch interrupt and the command is not executed.
- 6. During a Message Out phase, after the SYM53C770 has performed a select with Attention, the SYM53C770 will deassert ATN/ during the final REQ/ACK handshake.
- 7. When the SYM53C770 is performing a block move for Message In phase, it will not deassert the ACK/ signal for the last REQ/ACK handshake. The ACK signal must be cleared using the Clear ACK I/O instruction.

#### Bits 26-24 SCSI Phase

This 3-bit field defines the desired SCSI information transfer phase. When the SYM53C770 operates in Initiator mode, these bits are compared with the latched SCSI phase bits in the SSTAT1 register. When the SYM53C770 operates in target mode, the SYM53C770 asserts the phase defined in this field. The following table describes the possible combinations and the corresponding SCSI phase.

| MSG | C/D | I/O | SCSI Phase  |
|-----|-----|-----|-------------|
| 0   | 0   | 0   | Data out    |
| 0   | 0   | 1   | Data in     |
| 0   | 1   | 0   | Command     |
| 0   | 1   | 1   | Status      |
| 1   | 0   | 0   | Reserved    |
| 1   | 0   | 1   | Reserved    |
| 1   | 1   | 0   | Message out |
| 1   | 1   | 1   | Message in  |

### Bits 23-0 Transfer Counter

A 24-bit field specifying the number of data bytes to be moved between the SYM53C770 and system memory. The field is stored in the DBC register. When the SYM53C770 transfers data to/from memory, the DBC register is decremented by the number of bytes transferred. In addition, the DNAD register is incremented by the number of bytes transferred. This process is repeated until the

DBC register has been decremented to zero. At that time, the SYM53C770 fetches the next instruction.

### Second Longword

#### Bits 31-0 Start Address

This 32-bit field specifies the starting address of the data to be moved to/from memory. This field is copied to the DNAD register. When the SYM53C770 transfers data to or from memory, the DNAD register is incremented by the number of bytes transferred.



Figure 5-2: Block Move and Chained Block Move Instructions

# I/O Instructions

First Longword

Bits 31-30 I/O Instruction

# Bits 29-27 Op Code

The following Op Code Field bits have different meanings, depending on whether the SYM53C770 is operating in initiator or target mode.

Note: the following op codes determine if the instruction is a Read/Write or an I/O instruction. Op code selections 101, 110, and 111 are Read/Write instructions, and are described in that section.

### Target Mode

| OPC2 | OPC1 | OPC0 | Instruction Defined |
|------|------|------|---------------------|
| 0    | 0    | 0    | Reselect            |
| 0    | 0    | 1    | Disconnect          |
| 0    | 1    | 0    | Wait Select         |
| 0    | 1    | 1    | Set                 |
| 1    | 0    | 0    | Clear               |

### Reselect Instruction (Target only)

 The SYM53C770 arbitrates for the SCSI bus by asserting the SCSI ID stored in the SCID register. If the SYM53C770 loses arbitration, then it tries again during the next available arbitration cycle without reporting any lost arbitration status.

5-6 SYM53C770 Data Manual



Figure 5-3: I/O Instruction Register

- 2. If the SYM53C770 wins arbitration, it attempts to reselect the SCSI device whose ID is defined in the destination ID field of the instruction. Once the SYM53C770 has won arbitration, it fetches the next instruction from the address pointed to by the DSP register.
- 3. If the SYM53C770 is selected or reselected before winning arbitration, it fetches the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register. The SYM53C770 should manually be set to initiator mode if it is reselected, or to target mode if it is selected.

#### **Disconnect Instruction (Target only)**

The SYM53C770 disconnects from the SCSI bus by deasserting all SCSI signal outputs. The SCSI direction control signals are deasserted, which disables the differential pair output drivers.

#### Wait Select Instruction

- 1. If the SYM53C770 is selected, it fetches the next instruction from the address pointed to by the DSP register.
- 2. If reselected, the SYM53C770 fetches the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register. The SYM53C770 should manually be set to initiator mode when reselected.
- 3. If the CPU sets the SIGP bit in the ISTAT register, the SYM53C770 will abort the WAIT SELECT instruction and fetch the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register.

#### **Set Instruction**

When the ACK/ or ATN/ bits are set, the corresponding bits in the SOCL register are set. ACK/ or ATN/ should not be set except for testing purposes. When the target bit is set, the corresponding bit in the SCNTL0 register is also set. When the carry bit is set the corresponding bit in the ALU is set.

Note: none of the signals are set on the SCSI bus in target mode.

#### **Clear Instruction**

When the ACK/ or ATN/ bits are set, the corresponding bits are cleared in the SOCL register. When the target bit is cleared, the corresponding bit in the SCNTL0 register is cleared. When the carry bit is cleared, the corresponding bit in the ALU is cleared.

Note: none of the signals are reset on the SCSI bus in target mode.

#### **Initiator Mode**

| OPC2 | OPC1 | OPC0 | Instruction Defined |
|------|------|------|---------------------|
| 0    | 0    | 0    | Select              |
| 0    | 0    | 1    | Wait Disconnect     |
| 0    | 1    | 0    | Wait Reselect       |
| 0    | 1    | 1    | Set                 |
| 1    | 0    | 0    | Clear               |

#### Select Instruction

- 1. The SYM53C770 arbitrates for the SCSI bus by asserting the SCSI ID stored in the SCID register. If the SYM53C770 loses arbitration, it tries again during the next available arbitration cycle without reporting any lost arbitration status.
- 2. If the SYM53C770 wins arbitration, it attempts to select the SCSI device whose ID is defined in the destination ID field of the instruction. It then fetches the next instruction from the address pointed to by the DSP register. This fetch can occur before the target responds to selection.
- 3. If the SYM53C770 is selected or reselected before winning arbitration, it fetches the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register. The SYM53C770 should manually be set to initiator mode if it is reselected, or to target mode if it is selected.
- 4. If the Select with ATN/ field is set, the ATN/ signal is asserted during the selection phase.

5-8 SYM53C770 Data Manual

#### Wait Disconnect Instruction

The SYM53C770 waits for the target to perform a disconnect from the SCSI bus. A disconnect occurs when BSY/ and SEL/ are inactive for a minimum of one Bus Free Delay (800 ns).

#### Wait Reselect Instruction

- If the SYM53C770 is selected before being reselected, it fetches the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register. The SYM53C770 should be manually set to target mode when selected.
- 2. If the SYM53C770 is reselected, it fetches the next instruction from the address pointed to by the DSP register.
- If the CPU sets the SIGP bit in the ISTAT register, the SYM53C770 will abort the Wait Reselect instruction and fetch the next instruction from the address pointed to by the 32-bit jump address field stored in the DNAD register.

#### Set Instruction

When the ACK/ or ATN/ bits are set, the corresponding bits in the SOCL register are set. When the target bit is set, the corresponding bit in the SCNTL0 register is also set.

#### Clear Instruction

When the ACK/or ATN/ bits are set, the corresponding bits are cleared in the SOCL register. ACK/ or ATN/ should not be set except for testing purposes. When the target bit is cleared, the corresponding bit in the SCNTLO register is cleared.

#### Bit 26 Relative Addressing Mode

When this bit is set, the 24-bit signed value in the DNAD register is used as a relative displacement from the current DSP address.

This bit should only be used in conjunction with the Select, Reselect, Wait Select, and Wait Reselect instructions. The Select and Reselect instructions can contain an absolute alternate jump address or a relative transfer address.

#### Bit 25 Table Indirect Mode

When this bit is set, the 24-bit signed value in the DBC register is used as an offset relative to the value in the Data Structure Base Address (DSA) register. The SCSI ID, synchronous offset and synchronous period are loaded from this address.

Prior to the start of an I/O, the DSA must be loaded with the base address of the I/O data structure. The address may be any longword on a longword boundary.

At the start of an I/O, the DSA is added to the 24-bit signed offset value from the op code to generate the address of the required data; both positive and negative offsets are allowed. A subsequent fetch from the address brings the data values into the chip.

SCRIPTS can directly execute operating system I/O data structures, saving time at the beginning of an I/O operation. The I/O data structure can begin on any longword boundary and can cross system segment boundaries.

There are two restrictions on the placement of data in system memory.

- 1. The I/O data structure must lie within the 8 MB above or below the base address.
- An I/O command structure must have all four bytes contiguous in system memory, as shown below. The offset/period bits are ordered as in the SXFER register. The configuration bits are ordered as in the SCNTL3 register.

| config | ID | offset/ | (00) |
|--------|----|---------|------|
|        |    | period  |      |

This bit should only be used in conjunction with the Select, Reselect, Wait Select, and Wait Reselect instructions. Bits 25 and 26 may be set individually or in combination:

|                | Bit 25 | Bit 26 |
|----------------|--------|--------|
| Direct         | 0      | 0      |
| Table Indirect | 0      | 1      |
| Relative       | 1      | 0      |
| Table Relative | 1      | 1      |

#### Direct

Uses the device ID and physical address in the command.

| Command                    | ID | Not Used | Not Used |
|----------------------------|----|----------|----------|
| Absolute Alternate Address |    |          |          |

#### **Table Indirect**

Uses the physical jump address, but fetches data using the table indirect method.

| Command                    | Table Offset |
|----------------------------|--------------|
| Absolute Alternate Address |              |

#### Relative

Uses the device ID in the command, but treats the alternate address as a relative jump

| Command | ID   | Not Used     | Not Used |
|---------|------|--------------|----------|
|         | Alte | rnate Jump O | ffset    |

#### **Table Relative**

Treats the alternate jump address as a relative jump and fetches the device ID, synchronous offset, and synchronous period indirectly. Adds the value in bits 23-0 of the first four bytes of the SCRIPTS routine to the data structure base address to form the fetch address.

| Command | Table Offset          |
|---------|-----------------------|
|         | Alternate Jump Offset |

#### Bit 24 Select with ATN/

This bit specifies whether ATN/ will be asserted during the selection phase when the SYM53C770 is executing a Select instruction. When operating in initiator mode, set this bit for the Select instruction. If this bit is set on any other I/O instruction, an illegal instruction interrupt is generated.

#### Bit 23-20 Reserved

#### Bits 19-16 Encoded SCSI Destination ID

This four-bit field specifies the encoded destination ID for an I/O instruction.

#### Bit 10 Set/Clear Carry

This bit is used in conjunction with a Set or Clear command to set or clear the Carry bit.

#### Bit 9 Set/Clear Target Mode

This bit is used in conjunction with a Set or Clear command to set or clear target mode. Setting this bit with a Set command configures the SYM53C770 as a target device (this sets bit 0 of the SCNTL0 register). Clearing this bit with a Clear instruction configures the chip as an initiator device.

## Bit 6 Set/Clear ACK/

#### Bit 3 Set/Clear ATN/

These two bits are used in conjunction with a Set or Clear command to assert or deassert the corresponding SCSI control signal. Bit 6 controls the SCSI ACK/ signal; bit 3 controls the SCSI ATN/ signal.

Setting either of these bits will set or reset the corresponding bit in the SOCL register, depending on the command used. The Set command is used to assert ACK/ and/or ATN/ on the SCSI bus. The Clear command is used to deassert ACK/ and/or ATN/ on the SCSI bus.

Since ACK/ and ATN/ are initiator signals, they will not be asserted on the SCSI bus unless the SYM53C770 is operating as an initiator or the SCSI Loopback Enable bit is set in the STEST2 register.

5-10 SYM53C770 Data Manual

The Set/Clear SCSI ACK/ATN instruction would be used after message phase Block Move operations to give the initiator the opportunity to assert attention before acknowledging the last message byte. For example, if the initiator wishes to reject a message, an Assert SCSI ATN instruction would be issued before a Clear SCSI ACK instruction. After the target has serviced the request for a message-out phase, ATN is deasserted with a Clear SCSI ATN instruction.

#### Second Longword

#### Bits 31-0 Jump Address

This 32-bit field specifies the address of the instruction to fetch when the SYM53C770 encounters a jump condition. The SYM53C770 fetches instructions from the address pointed to by this field whenever the SYM53C770 encounters a SCSI condition that is different from the condition specified in the instruction.

For example, during the execution of a Select instruction in initiator mode, if the SYM53C770 is reselected, then the next instruction is fetched from the address pointed to by the jump address field. For a complete description of the different jump conditions, refer to the description of each instruction.

# Read/Write Instructions

The Read/Write instruction supports addition, subtraction, and comparison of two separate values within the chip. It performs the desired operation on the specified register and the SFBR register, then stores the result back to the specified register or SFBR.

The op code bits determine if the instruction is a Read/Write or an I/O instruction. Op code selections 000, 001, 010, 011, and 100 are I/O instructions, and are described in that section.

#### First Longword

#### Bits 31-30 Read/Write Instruction Bits 29-27 Op code

The combinations of these bits determine if the instruction is a Read/Write or an I/O instruction. Op codes 000 through 100 are considered I/O instructions.

#### Bits 26-24 Operator

These bits are used in conjunction with the op code bits to determine which instruction is currently selected. The supported combinations are defined in Table 5-1.

Bit 24, which in earlier versions of the SYM53C770 was Carry Enable, is now included with the Operator bits.



Figure 5-4: Read/Write Instruction Register

5-12 SYM53C770 Data Manual

**Table 5-1: Read/Write Instructions** 

| Operator bits 26-24 | Op Code 111<br>Read Modify Write                                                                                          | Op Code 110<br>Move to SFBR                                                                                               | Op Code 101<br>Move from SFBR                                                                                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 000                 | Move data into register.<br>Syntax: "Move data8 to<br>RegA"                                                               | Move data into SFBR register. Syntax: "Move data8 to SFBR"                                                                | Move data into register.<br>Syntax: "Move data8 to<br>RegA"                                                      |
| 001*                | Shift register one bit to the left and place the result in the same register. Syntax: "Move RegA SHL RegA"                | Shift register one bit to the left and place the result in the SFBR register. Syntax: "Move RegA SHL SFBR"                | Shift the SFBR register one bit to the left and place the result in the register. Syntax: "Move SFBR SHL RegA"   |
| 010                 | OR data with register and place the result in the same register. Syntax: "Move RegA"                                      | OR data with register and place the result in the SFBR register. Syntax: "Move RegA   data8 to SFBR"                      | OR data with SFBR and place the result in the register. Syntax: "Move SFBR   data8 to RegA"                      |
| 011                 | XOR data with register and place the result in the same register. Syntax: "Move RegA XOR data8 to RegA"                   | XOR data with register and place the result in the SFBR register. Syntax: "Move RegA XOR data8 to SFBR"                   | XOR data with SFBR and place the result in the register. Syntax: "Move SFBR XOR data8 to RegA"                   |
| 100                 | AND data with register and place the result in the same register. Syntax: "Move RegA & data8 to RegA"                     | AND data with register and place the result in the SFBR register. Syntax: "Move RegA & data8 to SFBR"                     | AND data with SFBR and place the result in the register. Syntax: "Move SFBR & data8 to RegA"                     |
| 101*                | Shift register one bit to the right and place the result in the same register. Syntax: "Move RegA SHR RegA"               | Shift register one bit to the right and place the result in the SFBR register. Syntax: "Move RegA SHR SFBR"               | Shift the SFBR register one bit to the right and place the result in the register. Syntax: "Move SFBR SHR RegA"  |
| 110                 | Add data to register without carry and place the result in the same register. Syntax: "Move RegA + data8 to RegA"         | Add data to register without carry and place the result in the SFBR register. Syntax: "Move RegA + data8 to SFBR"         | Add data to SFBR without carry and place the result in the register. Syntax: "Move SFBR + data8 to RegA"         |
| 111                 | Add data to register with carry and place the result in the same register. Syntax: "Move RegA + data8 to RegA with carry" | Add data to register with carry and place the result in the SFBR register. Syntax: "Move RegA + data8 to SFBR with carry" | Add data to SFBR with carry and place the result in the register. Syntax: "Move SFBR + data8 to RegA with carry" |

#### Notes:

<sup>1.</sup> Substitute the desired register name or address for "RegA" in the syntax examples

<sup>2.</sup> data8 indicates eight bits of data

<sup>3.</sup> Use SFBR instead of data8 to operate on two register values

<sup>\*</sup> Data is shifted through the Carry bit and the Carry bit is shifted into the data byte

#### Bit 23 Use data8/SFBR

When this bit is set, SFBR will be used instead of the data8 value during a Read-Modify-Write instruction (see Table 5-1). This allows the user to operate on two register values.

#### Bits 22-16 Register Address A(6-0)

Register values may be changed from SCRIPTS in read-modify-write cycles or move to/from SFBR cycles. A(6-0) select an 8-bit source/destination register within the SYM53C770. Register addresses are always Little Endian addresses.

#### Bits 15-8 Immediate Data Bits 7-0 Reserved

#### Read-Modify-Write Cycles

The register is read, the selected operation is performed, and the result is written back to the source register.

The Add operation can be used to increment or decrement register values (or memory values if used in conjunction with a Memory-to-Register Move operation) for use as loop counters.

Subtraction is not available when SFBR is used instead of data8 in the instruction syntax. To subtract one value from another when using SFBR, first XOR the value to subtract (subtrahend) with 0xFF, and add 1 to the resulting value. This creates the 2's compliment of the subtrahend. Add these two values to obtain the difference of the original two values.

#### Move to/from SFBR Cycles

All operations are read-modify-writes. However, two registers are involved, one of which is always the SFBR. The possible functions of this command are:

- Write one byte (value contained within the SCRIPTS instruction) into any chip register.
- Move to/from the SFBR from/to any other register.

- Alter the value of a register with AND/OR/ ADD operators.
- After moving values to the SFBR, the compare and jump, call, or similar commands may be used to check the value.
- A Move-to-SFBR followed by a Move-from-SFBR can be used to perform a register to register move.

5-14 SYM53C770 Data Manual

# Transfer Control Instructions

#### First Longword

## Bits 31-30 Transfer Control Instruction Bits 29-27 Op Code

This 3-bit field specifies the type of transfer control instruction to be executed. All transfer control instructions can be conditional. They can be dependent on a true/false comparison of the ALU Carry bit or a comparison of the SCSI information transfer phase with the Phase field, and/or a comparison of the First Byte Received with the Data Compare field. Each instruction can operate in initiator or target mode.

| OPC2 | OPC1 | OPC0 | Instruction Defined |
|------|------|------|---------------------|
| 0    | 0    | 0    | Jump                |
| 0    | 0    | 1    | Call                |
| 0    | 1    | 0    | Return              |
| 0    | 1    | 1    | Interrupt           |
| 1    | X    | X    | Reserved            |

#### **Jump Instruction**

- 1. The SYM53C770 can do a true/false comparison of the ALU carry bit, or compare the phase and/or data as defined by the Phase Compare, Data Compare and True/False bit fields. If the comparisons are true, the SYM53C770 loads the DSP register with the contents of the DSPS register. The DSP register now contains the address of the next instruction.
- If the comparisons are false the SYM53C770 fetches the next instruction from the address pointed to by the DSP register, leaving the instruction pointer unchanged.

#### **Call Instruction**

1. The SYM53C770 can do a true/false comparison of the ALU carry bit, or compare the phase and/or data as defined by the Phase Compare, Data Compare, and True/False bit fields. If the comparisons are true, the SYM53C770 loads the DSP register with the contents of the DSPS register and that address value becomes the address of the next instruction.

When the SYM53C770 executes a Call instruction, the instruction pointer contained in the DSP register is stored in the TEMP register.

When a Return instruction is executed, the value stored in the TEMP register is returned to the DSP register.

2. If the comparisons are false, the SYM53C770 fetches the next instruction from the address pointed to by the DSP register and the instruction pointer is not modified.



Figure 5-5: Transfer Control Instruction Register

#### **Return Instruction**

1. The SYM53C770 can do a true/false comparison of the ALU bit, or compare the phase and/or data as defined by the Phase Compare, Data Compare, and True/False bit fields. If the comparisons are true, then the SYM53C770 loads the DSP register with the contents of the DSPS register. That address value becomes the address of the next instruction.

When the SYM53C770 executes a Call instruction, the current instruction pointer

contained in the DSP register is stored in the TEMP register.

When a Return instruction is executed, the value stored in the TEMP register is returned to the DSP register.

The SYM53C770 does not check to see whether the Call instruction has already been executed. It will not generate an interrupt if a Return instruction is executed without previously executing a Call instruction.

5-16 SYM53C770 Data Manual

2. If the comparisons are false, then the SYM53C770 fetches the next instruction from the address pointed to by the DSP register and the instruction pointer will not be modified.

#### **Interrupt Instructions**

#### Interrupt

- 1. The SYM53C770 can do a true/false comparison of the ALU bit, or compare the phase and/or data as defined by the Phase Compare, Data Compare, and True/False bit fields. If the comparisons are true, then the SYM53C770 generates an interrupt by asserting the IRQ/ signal.
- 2. The 32-bit address field stored in the DSPS register (not DNAD as in 53C700) can contain a unique interrupt service vector. When servicing the interrupt, this unique status code allows the ISR to quickly identify the point at which the interrupt occurred.
- 3. The SYM53C770 halts and the DSP register must be written to start any further operation.

#### Interrupt on-the-Fly

The SYM53C770 can do a true/false comparison of the ALU carry bit or compare the phase and/or data as defined by the Phase Compare, Data Compare, and True/False bit fields. If the comparisons are true, the SYM53C770 will assert the Interrupt on the fly bit (ISTAT bit 2).

#### Bits 26-24 SCSI Phase

This 3-bit field corresponds to the three SCSI bus phase signals which are compared with the phase lines latched when REQ/ is asserted. Comparisons can be performed to determine the SCSI phase actually being driven on the SCSI bus. The following table describes the possible combinations and their corresponding SCSI phase. These bits are

only valid when the SYM53C770 is operating in initiator mode; when the SYM53C770 is operating in the target mode, these bits should be cleared.

| MSG | C/D | I/O | SCSI Phase  |
|-----|-----|-----|-------------|
| 0   | 0   | 0   | Data out    |
| 0   | 0   | 1   | Data in     |
| 0   | 1   | 0   | Command     |
| 0   | 1   | 1   | Status      |
| 1   | 0   | 0   | Reserved    |
| 1   | 0   | 1   | Reserved    |
| 1   | 1   | 0   | Message out |
| 1   | 1   | 1   | Message in  |

#### **Bit 23 Relative Addressing Mode**

When this bit is set, the 24-bit signed value in the DSPS register is used as a relative offset from the current DSP address (which is pointing to the next instruction, not the one currently executing). Relative mode does not apply to Return and Interrupt SCRIPTS.

Jump/Call an Absolute Address – Start execution at the new absolute address.

| Command | Condition Codes            |
|---------|----------------------------|
|         | Absolute Alternate Address |

Jump/Call a Relative Address – Start execution at the current address plus (or minus) the relative offset.

| Command | Condition Codes       |
|---------|-----------------------|
|         | Alternate Jump Offset |

The SCRIPTS program counter is a 32-bit value pointing to the SCRIPTS routine currently being executed by the SYM53C770. The next address is formed by adding the 32-bit program counter to the 24-bit signed value of the last 24 bits of the Jump or Call instruction. Because it is signed (twos compliment), the jump can be forward or backward.

A relative transfer can be to any address within a 16-MB segment. The program counter is combined with the 24-bit signed offset (using addition or subtraction) to form the new execution address.

SCRIPTS programs may contain a mixture of direct jumps and relative jumps to provide maximum versatility when writing SCRIPTS. For example, major sections of code can be accessed with far calls using the 32-bit physical address, then local labels can be called using relative transfers. If a SCRIPTS routine is written using only relative transfers it would not require any run time alteration of physical addresses, and could be stored in and executed from a PROM.

## Bit 22 Reserved Bit 21 Carry Test

When this bit is set, decisions based on the ALU carry bit can be made. True/False comparisons are legal, but Data Compare and Phase Compare are illegal.

#### Bit 20 Interrupt on the Fly

When this bit is asserted, the interrupt instruction will not halt the SCRIPTS processor. Once the interrupt occurs, the Interrupt on the Fly bit (ISTAT bit 2) will be asserted.

#### Bit 19 Jump If True/False

This bit determines whether the SYM53C770 should branch when a comparison is true or when a comparison is false. This bit applies to both Phase Compares and Data Compares. If both the Phase Compare and Data Compare bits are set, then both compares must be true to branch on a true condition. Both compares must be false to branch on a false condition.

| Bit 19 | Compare | Action     |
|--------|---------|------------|
| 0      | False   | Jump Taken |
| 0      | True    | No Jump    |
| 1      | False   | No Jump    |
| 1      | True    | Jump Taken |

#### Bit 18 Compare Data

When this bit is set, then the first byte received from the SCSI data bus (contained in SFBR register) is compared with the Data to be Compared Field in the Transfer Control instruction. The Wait for Valid Phase bit controls when this compare will occur. The Jump if True/False bit determines the condition (true or false) to branch on.

#### **Bit 17 Compare Phase**

When the SYM53C770 is in initiator mode, this bit controls phase compare operations. When this bit is set, the SCSI phase signals (latched by REQ) are compared to the Phase Field in the Transfer Control instruction; if they match, then the comparison is true. The Wait for Valid Phase bit controls when the compare will occur.

When the SYM53C770 is operating in target mode this bit, when set, tests for an active SCSI ATN/signal.

#### Bit 16 Wait For Valid Phase

If the Wait for Valid Phase bit is set, then the SYM53C770 waits for a previously unserviced phase before comparing the SCSI phase and data.

If the Wait for Valid Phase bit is clear, then the SYM53C770 compares the SCSI phase and data immediately.

#### Bits 15-8 Data Compare Mask

The Data Compare Mask allows a SCRIPT to test certain bits within a data byte. During the data compare, any mask bits that are set cause the corresponding bit in the SFBR data byte to be ignored.

For instance, a mask of 01111111b and data compare value of 1XXXXXXXb allows the SCRIPTS processor to determine whether or not the high order bit is on while ignoring the remaining bits.

#### Bits 7-0 Data Compare Value

This 8-bit field is the data to be compared against the SCSI First Byte Received (SFBR) register. These bits are used in conjunction with the Data Compare Mask Field to test for a particular data value.

5-18 SYM53C770 Data Manual

#### Second Longword

#### Bits 31-0 Jump Address

This 32-bit field contains the address of the next instruction to fetch when a jump is taken. Once the SYM53C770 has fetched the instruction from the address pointed to by these 32 bits, this address is incremented by four, loaded into the DSP register and becomes the current instruction pointer.

# Memory Move Instructions

The Memory Move instruction is used to copy the specified number of bytes from the source address to the destination address.

Allowing the SYM53C770 to perform memory moves frees the system processor for other tasks and moves data at higher speeds than available from current DMA controllers. Up to 16 MB may be transferred with one instruction. There are two restrictions:

- 1. Both the source and destination addresses must start with the same address alignment (A(1-0) must be the same). If source and destination are not aligned, then an illegal instruction interrupt will occur. If cache line burst is enabled and the byte count is greater than 32 bytes, address lines A(3-0) must be the same.
- 2. Indirect addresses are not allowed.

A special block move instruction passes the source and destination addresses and the byte count to the SYM53C770. A burst of data is fetched from the source address, put into the DMA FIFO and then written out to the destination address. The move continues until the byte count decrements to zero, then another SCRIPT is fetched from system memory.

Upon completion of the move, an interrupt instruction or jump to a SCSI function should be executed.

The DSPS and DSA registers are additional holding registers used during the Memory Move

.



Figure 5-6: Memory Move Instruction Register

5-20 SYM53C770 Data Manual

#### First Longword

### Bits 31-30 Memory Move Instruction Bits 29-24 Reserved

These bits are reserved and must be zero. If any of these bits is set, an illegal instruction interrupt will occur.

#### Bits 23-0 Transfer Count

The number of bytes to be transferred is stored in the lower 24 bits of the first instruction word.

## Second Longword

#### Bits 31-0 Source Address

This is the absolute 32-bit starting address of the data in memory.

#### Third Longword

#### Bits 31-0 Destination Address

This is the absolute 32-bit destination address of where to move the data.

# Read/Write System Memory from a SCRIPTS Routine

By using the Memory Move instruction, single or multiple register values may be transferred to/from system memory.

Because the Chip Select (CS/) input is derived from an address decode, it could activate during a Memory Move operation if the source/destination address decodes to within the chip's register space. If this occurs, the register indicated by the lower seven bits of the memory address is taken to be the data source or destination. In this way, register values can be saved to system memory and later restored, and SCRIPTS can make decisions based on data values in system memory.

The SFBR is not writable via the CPU, and therefore not by a Memory Move. However, it can be loaded via SCRIPTS Read/Write operations. To load the SFBR with a byte stored in system mem-

ory, the byte must first be moved to an intermediate SYM53C770 register (for example, from a SCRATCH register), and then to the SFBR.

The same address alignment restrictions apply to register access operations as to normal memory-to-memory transfers.

Instruction Set of the I/O Processor **Memory Move Instructions** 

5-22 SYM53C770 Data Manual

# Chapter 6 Electrical Characteristics

# Absolute Maximum Stress Ratings\*

**Table 6-1: Absolute Maximum Stress Ratings** 

| Parameter               | Symbol            | Min           | Max                   | Units |
|-------------------------|-------------------|---------------|-----------------------|-------|
| Storage temperature     | $T_{STG}$         | -55           | 150                   | °C    |
| Supply voltage          | $V_{\mathrm{DD}}$ | -0.5          | 7.0                   | V     |
| Input voltage           | $V_{IN}$          | $V_{SS}$ -0.5 | $V_{\mathrm{DD}}+0.5$ | V     |
| Latch-up current        | $I_{LP}$          | ± 200         | -                     | mA**  |
| Electrostatic discharge | ESD***            | -             | 2K                    | V     |

<sup>\*</sup> Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the Operating Conditions section of this specification is not implied.

# **Operating Conditions**

**Table 6-2: Operating Conditions** 

| Parameter                             | Symbol            | Min  | Max  | Units |
|---------------------------------------|-------------------|------|------|-------|
| Supply voltage                        | $V_{\mathrm{DD}}$ | 4.75 | 5.25 | V     |
| Supply current (Static)               | $I_{\mathrm{DD}}$ | -    | 1    | mA    |
| Supply current (Dynamic)              | $I_{\mathrm{DD}}$ | -    | 75   | mA    |
| Operating temperature (free air)      | $T_{A}$           | 0    | 70   | °C    |
| Thermal resistance (junction-ambient) | $\mathrm{U_{JA}}$ | 50   | 65   | °C/W  |
| Power dissipation                     | $P_{DD}$          | 0    | 0.40 | W     |

<sup>\*\*</sup> -2V = Vpin > +8V

<sup>\*\*\*</sup> SCSI pins only. Measured according to MIL-STD-883C, Method 3015.7

# DC Characteristics

 $V_{DD}$  = 5V  $\pm$  5%,  $T_{A}$  = 0 to 70 °C, unless otherwise noted.

 $Table \ 6-3: \ SCSI \ Signals - SD(15-0)/*, SDP0/*, REQ/*, MSG/, I\_O/, C\_D/, ATN/, ACK/*, BSY/, SEL/, RST/, SDP1*, SDP1$ 

| Parameter                | Symbol            | Min                   | Max                | Units | Conditions               |
|--------------------------|-------------------|-----------------------|--------------------|-------|--------------------------|
| Input high voltage       | $V_{IH}$          | 2.0                   | $V_{\rm DD} + 0.5$ | V     | -                        |
| Input low voltage        | $V_{\mathrm{IL}}$ | V <sub>SS</sub> - 0.5 | 0.8                | V     | -                        |
| Output low voltage       | $V_{OL}$          | $V_{SS}$              | 0.5                | V     | $I_{OL} = 48 \text{ mA}$ |
| Hysteresis               | $V_{\text{HYS}}$  | 300                   | -                  | mV    | -                        |
| Input leakage current    | ${ m I_{IN}}$     | -10                   | 10                 | μА    | -                        |
| Input leakage—SCSI RST/  |                   | -400                  | 10                 | μА    | -                        |
| Tristate leakage current | $I_{OZ}$          | -10                   | 10                 | μА    | -                        |

<sup>\*</sup>TolerANT not enabled

Table 6-4: Input Signals—BG/-HLDAI/, BOFF/, RESET/, CS/, BS(2-0)/, BCLK, SCLK, AUTO/, DIFFSENS, RAMCS/

| Parameter             | Symbol            | Min                   | Max                | Units | Conditions |
|-----------------------|-------------------|-----------------------|--------------------|-------|------------|
| Input high voltage    | $V_{IH}$          | 2.0                   | $V_{\rm DD} + 0.5$ | V     | -          |
| Input low voltage     | $V_{\mathrm{IL}}$ | V <sub>SS</sub> - 0.5 | 0.8                | V     | -          |
| Input leakage current | $I_{IN}$          | -10.0                 | 10.0               | μА    | -          |

6-2 SYM53C770 Data Manual

Table 6-5: Input Signal—TSTIN/

| Parameter                  | Symbol            | Min                   | Max                | Units | Conditions           |
|----------------------------|-------------------|-----------------------|--------------------|-------|----------------------|
| Input high voltage         | $V_{IH}$          | 2.0                   | $V_{\rm DD} + 0.5$ | V     | _                    |
| Input low voltage          | $V_{\mathrm{IL}}$ | V <sub>SS</sub> - 0.5 | 0.8                | V     | -                    |
| Input high leakage current | $I_{IH}$          | -10                   | 10                 | μА    | $V_{IH} = V_{DD} \\$ |
| Input low pull-up current  | ${ m I}_{ m IL}$  | -200                  | -50                | μА    | $V_{IL} = 0V$        |

Table 6-6: Output Signals—SDIR(15-0), SDIRP0, BSYDIR, SELDIR, RSTDIR, TGS, IGS, SDIRP1

| Parameter           | Symbol          | Min      | Max               | Units | Conditions                |
|---------------------|-----------------|----------|-------------------|-------|---------------------------|
| Output high voltage | V <sub>OH</sub> | 2.4      | $V_{\mathrm{DD}}$ | V     | $I_{OH} = -4 \text{ mA}$  |
| Output low voltage  | $V_{OL}$        | $V_{SS}$ | 0.4               | V     | $I_{OL} = 4 \text{ mA}$   |
| Output high current | $I_{OH}$        | -2.0     | -                 | mA    | $V_{OH} = V_{DD} - 0.5 V$ |
| Output low current  | $I_{OL}$        | 4.0      | -                 | mA    | $V_{OL} = 0.4  V$         |

Table 6-7: Output Signals—FETCH/, IRQ/, TSTOUT

| Parameter           | Symbol          | Min      | Max               | Units | Conditions                |
|---------------------|-----------------|----------|-------------------|-------|---------------------------|
| Output high voltage | V <sub>OH</sub> | 2.4      | $V_{\mathrm{DD}}$ | V     | $I_{OH} = -8 \text{ mA}$  |
| Output low voltage  | $V_{OL}$        | $V_{SS}$ | 0.4               | V     | $I_{OL} = 8mA$            |
| Output high current | $I_{OH}$        | -4.0     | -                 | mA    | $V_{OH} = V_{DD} - 0.5 V$ |
| Output low current  | $I_{OL}$        | 8.0      | -                 | mA    | $V_{OL} = 0.4  V$         |

Table 6-8: Output Signal—SLACK/-READYO/, MASTER/, MAC/

| Parameter           | Symbol          | Min      | Max               | Units | Conditions                |
|---------------------|-----------------|----------|-------------------|-------|---------------------------|
| Output high voltage | V <sub>OH</sub> | 2.4      | $V_{\mathrm{DD}}$ | V     | $I_{OH} = -16 \text{ mA}$ |
| Output low voltage  | $V_{OL}$        | $V_{SS}$ | 0.4               | V     | $I_{OL} = 16 \text{ mA}$  |
| Output high current | $I_{OH}$        | -8.0     | -                 | mA    | $V_{OH} = V_{DD} - 0.5 V$ |
| Output low current  | $I_{OL}$        | 16.0     | -                 | mA    | $V_{OL} = 0.4  V$         |

| Parameter                | Symbol          | Min      | Max               | Units | Conditions                |
|--------------------------|-----------------|----------|-------------------|-------|---------------------------|
| Output high voltage      | V <sub>OH</sub> | 2.4      | $V_{\mathrm{DD}}$ | V     | $I_{OH} = -16 \text{ mA}$ |
| Output low voltage       | $V_{OL}$        | $V_{SS}$ | 0.4               | V     | $I_{OL} = 16 \text{mA}$   |
| Output high current      | $I_{OH}$        | -8.0     | -                 | mA    | $V_{OH} = V_{DD} - 0.5 V$ |
| Output low current       | $I_{OL}$        | 16.0     | -                 | mA    | $V_{OL} = 0.4  V$         |
| Tristate leakage current | $I_{OZ}$        | -10      | 10                | μА    | -                         |

6-4 SYM53C770 Data Manual

 $\label{lem:conditional} Table 6-10: Bidirectional Signals-A (6-0), D (31-0), DP (3-0), DS /-DLE /, AS /-TS /-ADS /, R_W /, BE 0, BE 1 /, SIZ 1-0, BHE /-BE 2, SIZ 1-BE 3, BERR /-TEA /, HALT /-TIP /, BGACK -BB /, CBACK /-TBI /, STERM /-TA /-READYI /, GPIO (4-0)$ 

| Parameter                | Symbol            | Min                   | Max                | Units | Conditions                |
|--------------------------|-------------------|-----------------------|--------------------|-------|---------------------------|
| Input high voltage       | $V_{\mathrm{IH}}$ | 2.0                   | $V_{\rm DD} + 0.5$ | V     | -                         |
| Input low voltage        | $ m V_{IL}$       | V <sub>SS</sub> - 0.5 | 0.8                | V     | -                         |
| Output high voltage      | $V_{OH}$          | 2.4                   | $V_{\mathrm{DD}}$  | V     | $I_{OH} = -16 \text{ mA}$ |
| Output low voltage       | $V_{OL}$          | $V_{SS}$              | 0.4                | V     | $I_{OL} = 16 \text{ mA}$  |
| Output high current      | $I_{OH}$          | -8.0                  | -                  | mA    | $V_{OH} = V_{DD} - 0.5 V$ |
| Output low current       | $I_{OL}$          | 16.0                  | -                  | mA    | $V_{OL} = 0.4  V$         |
| Input leakage current    | ${ m I_{IN}}$     | -10                   | 10                 | μA    | -                         |
| Tristate leakage current | $I_{OZ}$          | -10                   | 10                 | μA    | -                         |

Table 6-11: Capacitance

| Parameter                       | Symbol   | Min | Max | Units |
|---------------------------------|----------|-----|-----|-------|
| Input capacitance of input pads | CI       | -   | 7   | pF    |
| Input capacitance of I/O pads   | $C_{IO}$ | -   | 10  | pF    |

# Symbios Logic TolerANT Technology

Table 6-12: TolerANT Active Negation Technology Electrical Characteristics

| Symbol                                                     | Parameter                         | Min   | Тур   | Max   | Units     | Test Conditions                                                          |
|------------------------------------------------------------|-----------------------------------|-------|-------|-------|-----------|--------------------------------------------------------------------------|
| V <sub>OH</sub> <sup>1</sup>                               | Output high voltage               | 2.5   | 3.1   | 3.5   | V         | $I_{OH} = 2.5 \text{ mA}$                                                |
| $V_{\rm OL}$                                               | Output low voltage                | 0.1   | 0.2   | 0.5   | V         | $I_{OL} = 48 \text{ mA}$                                                 |
| $V_{\mathrm{IH}}$                                          | Input high voltage                | 2.0   | -     | 7.0   | V         | -                                                                        |
| $V_{\mathrm{IL}}$                                          | Input low voltage                 | -0.5  | -     | 0.8   | V         | Referenced to $V_{SS}$                                                   |
| $V_{IK}$                                                   | Input clamp voltage               | -0.66 | -0.74 | -0.77 | V         | $V_{\mathrm{DD}} = 4.75 \mathrm{V}$ $I_{\mathrm{I}} = -20 \ \mathrm{mA}$ |
| $V_{\mathrm{TH}}$                                          | Threshold, high to low            | 1.1   | 1.2   | 1.3   | V         | -                                                                        |
| $V_{TL}$                                                   | Threshold, low to high            | 1.5   | 1.6   | 1.7   | V         | -                                                                        |
| $egin{array}{c} V_{	ext{TH}^-} \ V_{	ext{TL}} \end{array}$ | Hysteresis                        | 300   | 350   | 400   | mV        | -                                                                        |
| $I_{OH}^{1}$                                               | Output high current               | 2.5   | 15    | 24    | mA        | $V_{OH} = 2.5  V$                                                        |
| $I_{OL}$                                                   | Output low current                | 100   | 150   | 200   | mA        | $V_{OL} = 0.5  V$                                                        |
| I <sub>OSH</sub> <sup>1</sup>                              | Short-circuit output high current | -     | -     | 625   | mA        | Output driving low, pin shorted to $V_{\rm DD}$ supply $^2$              |
| $I_{OSL}$                                                  | Short-circuit output low current  | -     | -     | 95    | mA        | Output driving high, pin shorted to $V_{SS}$ supply                      |
| $I_{LH}$                                                   | Input high leakage                | -     | 0.05  | 10    | μΑ        | $-0.5 < V_{DD} < 5.25$<br>$V_{PIN} = 2.7 V$                              |
| $I_{LL}$                                                   | Input low leakage                 | -     | -0.05 | -10   | μΑ        | $-0.5 < V_{DD} < 5.25$<br>$V_{PIN} = 0.5 V$                              |
| $R_{I}$                                                    | Input resistance                  | -     | 20    | -     | $M\Omega$ | SCSI pins <sup>3</sup>                                                   |

Note: These values are guaranteed by periodic characterization; they are not 100% tested on every device.

6-6 SYM53C770 Data Manual

<sup>&</sup>lt;sup>1</sup> Active negation outputs only: Data, Parity, SREQ/, SACK/

<sup>&</sup>lt;sup>2</sup>Single pin only; irreversible damage may occur if sustained for one second

 $<sup>^3</sup>SCSI$  RESET pin has 10 k $\Omega$  pull-up resistor

Table 6-12: TolerANT Active Negation Technology Electrical Characteristics (Continued)

| Symbol                      | Parameter                   | Min  | Тур  | Max  | Units | Test Conditions         |
|-----------------------------|-----------------------------|------|------|------|-------|-------------------------|
| C <sub>P</sub>              | Capacitance per pin         | -    | 8    | 10   | pF    | PQFP                    |
| $t_R^{-1}$                  | Rise time, $10\%$ to $90\%$ | 9.7  | 15.0 | 18.5 | ns    | Figure 7-1              |
| $t_{\mathrm{F}}$            | Fall time, 90% to 10%       | 5.2  | 8.1  | 14.7 | ns    | Figure 7-1              |
| dV <sub>H</sub> /dt         | Slew rate, low to high      | 0.15 | 0.23 | 0.49 | V/ns  | Figure 7-1              |
| $\mathrm{dV_L}/\mathrm{dt}$ | Slew rate, high to low      | 0.19 | 0.37 | 0.67 | V/ns  | Figure 7-1              |
| ESD                         | Electrostatic discharge     | 2    | -    | -    | KV    | MIL-STD-883C;<br>3015-7 |
|                             | Latch-up                    | 100  | -    | -    | mA    | -                       |
|                             | Filter delay                | 20   | 25   | 30   | ns    | Figure 7-2              |
|                             | Extended filter delay       | 40   | 50   | 60   | ns    | Figure 7-2              |

Note: These values are guaranteed by periodic characterization; they are not 100% tested on every device.

<sup>&</sup>lt;sup>1</sup> Active negation outputs only: Data, Parity, SREQ/, SACK/

<sup>&</sup>lt;sup>2</sup>Single pin only; irreversible damage may occur if sustained for one second

 $<sup>^3</sup>$ SCSI RESET pin has 10 k $\Omega$  pull-up resistor



Figure 6-1: Rise and Fall Time Test Conditions



Figure 6-2: SCSI Input Filtering



Figure 6-3: Hysteresis of SCSI Receiver

6-8 SYM53C770 Data Manual



Figure 6-4: Input current as a Function of Input Voltage



Figure 6-5: Output Current as a Function of Output Voltage

# **AC** Characteristics

The AC characteristics in this section apply over the entire range of operating conditions (refer to Table 6-2, "Operating Conditions"). Chip timings are based on simulation at worst case voltage, temperature, and processing.

## **Clock Timings**



Figure 6-6: Clock Waveform

Table 6-13: Clock Timings

| Parameter                     | Symbol         | Min                    | Max | Units |
|-------------------------------|----------------|------------------------|-----|-------|
| Bus clock cycle time (BCLK)   | t <sub>1</sub> |                        |     |       |
| Bus Mode 1                    |                | 40                     | DC  | ns    |
| Bus Mode 2, 3, 4              |                | 30                     | DC  | ns    |
| SCSI clock cycle time (SCLK)* |                | 15                     | 60  | ns    |
| BCLK low time                 | $t_2$          | 40% of BCLK            | DC  | ns    |
| Bus Mode 1                    |                | cycle time             | DC  | ns    |
| Bus Modes 2, 3, 4             |                |                        |     |       |
| SCLK low time*                |                | 40% of SCLK cycle time | 33  | ns    |
| BCLK high time                | t <sub>3</sub> | 40% of BCLK            | -   | ns    |
| Bus Mode 1                    |                | cycle time             | -   | ns    |
| Bus Modes 2, 3, 4             |                |                        |     |       |
| SCLK high time                |                | 40% of SCLK cycle time | 33  | ns    |
| BCLK slew rate                | $t_4$          | 1                      | -   | V/ns  |
| SCLK slew rate                |                | 1                      | -   | V/ns  |

 $<sup>^{</sup>st}$  This parameter must be met to insure SCSI timings are within specification

6-10 SYM53C770 Data Manual

# Reset Input



Figure 6-7: Reset Input Waveforms

Table 6-14: Reset Input Timings

| Parameter                           | Symbol         | Min | Max | Units |
|-------------------------------------|----------------|-----|-----|-------|
| Reset pulse width                   | t <sub>1</sub> | 10  | -   | BCLK  |
| Reset deasserted setup to BCLK high | $t_2$          | 10  | -   | ns    |

# Interrupt Output



Figure 6-8: Interrupt Output Waveforms

**Table 6-15: Interrupt Output Timings** 

| Parameter              | Symbol         | Min | Max | Units |
|------------------------|----------------|-----|-----|-------|
| BCLK high to IRQ/ high | t <sub>1</sub> | -   | 20  | ns    |
| BCLK high to IRQ/ low  | $t_2$          | -   | 58  | ns    |
| IRQ/ deassertion time  | $t_3$          | 3   | -   | BCLK  |

# Bus Mode 1 Slave Cycle

## Bus Mode 1 Slave Read Sequence

- 1. R\_W/, Address, and Size lines are asserted by the CPU.
- 2. Address Strobe is asserted by the CPU.
- 3. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 4. Cache Burst Acknowledge is deasserted by the SYM53C770.
- 5. Two clock cycles of wait state are inserted (these wait states are required) and the data lines are asserted by the SYM53C770.
- 6. Slave Acknowledge is asserted by the SYM53C770 if the cycle ends normally, or Bus Error is asserted if a bus error is detected.
- 7. STERM/ is sampled.
- 8. Address Strobe is deasserted by the CPU.
- 9. Slave Acknowledge or Bus Error is deasserted by the SYM53C770 and the data lines are tristated by the SYM53C770.

6-12 SYM53C770 Data Manual



Figure 6-9: Bus Mode 1 Slave Read Waveforms

Table 6-16: Bus Mode 1 Slave Read Timings

| Parameter                                      | Symbol          | Min | Max | Units |
|------------------------------------------------|-----------------|-----|-----|-------|
| AS/ setup to CS/ clocked active                | t <sub>1</sub>  | 5   | -   | ns    |
| $A(6-0)$ , $SIZ(1-0)$ , $R_W/$ setup to AS/    | t <sub>2</sub>  | 4   | -   | ns    |
| $A(6-0)$ , $SIZ(1-0)$ , $R_W/$ hold from $AS/$ | t <sub>3</sub>  | 8   | -   | ns    |
| CS/ setup to BCLK high after AS/               | t <sub>4</sub>  | 5   | -   | ns    |
| CS/ hold from BCLK high after AS/              | t <sub>5</sub>  | 5   | -   | ns    |
| BCLK high to CBACK/ high                       | t <sub>6</sub>  | 5   | 30  | ns    |
| AS/ high to CBACK/ low                         | t <sub>7</sub>  | 3   | 17  | ns    |
| BCLK high to SLACK/, BERR/ low                 | t <sub>8</sub>  | -   | 22  | ns    |
| AS/ high to SLACK/, BERR/ high                 | t <sub>9</sub>  | -   | 22  | ns    |
| STERM/ setup to BCLK high                      | t <sub>10</sub> | 3   | -   | ns    |
| STERM/ hold from BCLK high                     | t <sub>11</sub> | 7   | -   | ns    |
| BCLK high to data bus driven                   | t <sub>12</sub> | 8   | 28  | ns    |
| BCLK high to read data valid                   | t <sub>13</sub> | -   | 75  | ns    |
| AS/ high to data bus high-Z                    | t <sub>14</sub> | 7   | 32  | ns    |

6-14 SYM53C770 Data Manual

## Bus Mode 1 Slave Write Sequence

- 1. R\_W/, Address, and Size lines are asserted by the CPU.
- 2. Address Strobe is asserted by the CPU.
- 3. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 4. Cache Burst Acknowledge is deasserted by the SYM53C770
- 5. The data lines are asserted by the CPU.
- 6. Slave Acknowledge is asserted by the SYM53C770 if the cycle ends normally, or Bus Error is asserted if a bus error is detected.
- 7. STERM/ is sampled.
- 8. Address Strobe is deasserted by the CPU.
- 9. Slave Acknowledge or Bus Error is deasserted by the SYM53C770.

10.



Figure 6-10: Bus Mode 1 Slave Write Waveforms

6-16 SYM53C770 Data Manual

Table 6-17: Bus Mode 1 Slave Write Timings

| Parameter                              | Symbol          | Min | Max | Units |
|----------------------------------------|-----------------|-----|-----|-------|
| AS/ setup to CS/ clocked active        | t <sub>1</sub>  | 5   | -   | ns    |
| A(6-0), SIZ(1-0), $R_W$ / setup to AS/ | t <sub>2</sub>  | 4   | -   | ns    |
| A(6-0), SIZ(1-0), R/W/ hold from AS/   | t <sub>3</sub>  | 8   | -   | ns    |
| CS/ setup to BCLK high after AS/       | t <sub>4</sub>  | 5   | -   | ns    |
| CS/ hold from BCLK high after AS/      | t <sub>5</sub>  | 5   | -   | ns    |
| BCLK high to CBACK/ high               | $t_6$           | 5   | 30  | ns    |
| AS/ high to SLACK/ BERR/ high          | t <sub>7</sub>  | 3   | 17  | ns    |
| BCLK high to SLACK/, BERR/ low         | t <sub>8</sub>  | -   | 22  | ns    |
| AS/ high to SLACK/, BERR/ high         | t <sub>9</sub>  | -   | 22  | ns    |
| STERM/ (input) setup to BCLK high      | t <sub>10</sub> | 3   | -   | ns    |
| STERM/ (input) hold from BCLK high     | t <sub>11</sub> | 7   | -   | ns    |
| Write data setup to BCLK low           | t <sub>12</sub> | 4   | -   | ns    |
| Write data hold from BCLK low          | t <sub>13</sub> | 6   | -   | ns    |

Note: The 53C770 must see address strobes (AS/) paired up with synchronous cycle terminations (STERM/), even though the slave cycle may not be intended for the 53C770.

# Bus Mode 1 Host Bus Arbitration

## Bus Arbitration Sequence

- 1. The SYM53C770 internally determines bus mastership is required. If appropriate, FETCH/ is asserted.
- 2. Bus Request is asserted.
- 3. The SYM53C770 waits for Bus Grant and checks that Bus Grant Acknowledge is deasserted. Then the SYM53C770 asserts Bus Grant Acknowledge and Master, and deasserts Bus Request.



\*If the Fast Arbitration bit is set (DCNTL bit 1), the SYM53C770 will drive the BGACK/ signal as soon as it receives a Bus Grant. One clock cycle of arbitration will be saved.

Note: the SYM53C770 will periodically assert the BR/ signal and receive a SCSI interrupt at the same time. When this happens, the chip will wait for the BG/ signal to complete the normal bus arbitration handshake. The chip no longer wants host bus access—it deasserts the BR/, MASTER/, and all control lines after one BCLK, and does not assert TS/, the signal that indicates a valid bus cycle is starting. The chip will then generate an interrupt, which the system may service.

Figure 6-11: Bus Mode 1 Host Bus Arbitration

6-18 SYM53C770 Data Manual

<sup>\*\*\*</sup>AS/ and STERM/ must be deasserted at this point for the SYM53C770 to take control of the bus.

Table 6-18: Bus Mode 1 Host Bus Arbitration Timings

| Parameter                                             | Symbol          | Min | Max | Unit |
|-------------------------------------------------------|-----------------|-----|-----|------|
| SC0 high to BR/ low*                                  | t <sub>1</sub>  | 1   | 2   | BCLK |
| BCLK high to SC0 low on last cycle•                   | $t_2$           | 5   | 28  | ns   |
| BCLK high to BR/ low                                  | $t_3$           | 4   | 20  | ns   |
| BCLK high to BR/ high                                 | $t_4$           | 5   | 25  | ns   |
| BG/ setup to BCLK high (any rising edge after BR/)    | t <sub>5</sub>  | 4   | -   | ns   |
| BG/ hold from BCLK high (any rising edge after BR/)   | $t_6$           | 5   | -   | ns   |
| BGACK/ setup to BCLK high (any rising edge after BR/) | t <sub>7</sub>  | 5   | -   | ns   |
| BCLK high to BGACK/ low                               | t <sub>8</sub>  | 4   | 24  | ns   |
| BCLK high to BGACK/ high                              | $t_9$           | 3   | 19  | ns   |
| BCLK high to BGACK/ high-Z                            | t <sub>10</sub> | 7   | 32  | ns   |
| BCLK high to MASTER/ low                              | t <sub>11</sub> | 5   | 22  | ns   |
| BCLK high to MASTER/ high                             | $t_{12}$        | 6   | 26  | ns   |
| BCLK high to FETCH/low                                | t <sub>13</sub> | 5   | 36  | ns   |
| BCLK high to FETCH/ high                              | t <sub>14</sub> | 5   | 36  | ns   |
| FETCH/ low to BR/ low                                 | t <sub>15</sub> | 1   | 2   | BCLK |
| BGACK/ high to FETCH/ high**                          | t <sub>16</sub> | 1   | 2   | BCLK |

<sup>\*</sup>When Snoop Mode bit 0 of CTEST3 is set to 1

<sup>\*\*</sup> During a retry operation, FETCH/ will remain low until a successful completion of the op code fetch or a fatal bus error.

# Bus Mode 1 Fast Arbitration

#### Fast Arbitration Sequence\*

- 1. The internally determines if bus mastership is required. FETCH/ is asserted during cycles in which the SYM53C770 is retrieving new SCRIPTS instructions.
- 2. Bus Request is asserted.
- 3. The SYM53C770 waits for Bus Grant. The SYM53C770 becomes bus master asynchronously on the leading edge of BG/. The SYM53C770 asynchronously asserts Bus Grant Acknowledge and Master, then deasserts Bus Request.
- 4. The SYM53C770 issues a start cycle on the next rising edge of BCLK.

Note: In fast arbitration mode, the SYM53C770 will take bus ownership on the assertion of BG/ regardless of the state of BR/ or BGACK/

6-20 SYM53C770 Data Manual

<sup>\*</sup> The Fast Arbitration bit must be set.



Figure 6-12: Bus Mode 1 Fast Arbitration

Table 6-19: Bus Mode 1 Fast Arbitration Timings

| Parameter                        | Symbol         | Min | Max | Units |
|----------------------------------|----------------|-----|-----|-------|
| BCLK high to BR/ asserted        | t <sub>1</sub> | -   | 20  | ns    |
| BG/ setup to BCLK high           | $t_2$          | 12  | -   | ns    |
| BG/ asserted to BR/ deasserted   | t <sub>3</sub> | -   | 22  | ns    |
| BG/ asserted to BGACK/ asserted  | t <sub>4</sub> | -   | 20  | ns    |
| BG/ asserted to MASTER/ asserted | t <sub>5</sub> | -   | 16  | ns    |
| BG/ hold after BR/ deasserted*   | $t_6$          | 0   | -   | ns    |
| BR/ asserted to BG/ asserted     | t <sub>7</sub> | 0   | -   | ns    |

<sup>\*</sup> $BG/may\ not\ be\ asserted\ prior\ to\ BR/$ 

# Bus Mode 1 Master Cycle

### Bus Mode 1 Master Read Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the R\_W/, Snoop Control, Function Control, and general purpose lines.
- 3. The SYM53C770 asserts the address and size lines.
- 4. The SYM53C770 asserts Address Strobe, Cache Burst Request (if bursting is enabled), and Data Strobe.
- 5. The SYM53C770 waits for Synchronous Termination, Valid Data, Cache Burst Acknowledge, Bus Error, and Halt.
  - If Cache Burst Acknowledge is asserted, attempt bursting. Otherwise, proceed with non-cache transfers.
  - If Bus Error and Halt are asserted, attempt a retry.
  - If Synchronous Termination is asserted without Bus Error or Halt, and the SYM53C770 requires more cycles, then return to step 3.
- 6. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master and Bus Grant Acknowledge.
- 7. The SYM53C770 floats the control and address lines.

6-22 SYM53C770 Data Manual



Figure 6-13: Bus Mode 1 Bus Master Read (Cache Line Burst Requested but not Acknowledged)



Figure 6-14: Bus Mode 1 Bus Master Read (Cache Line Burst)

6-24 SYM53C770 Data Manual

Table 6-20: Bus Mode 1 Master Read Timings

| Parameter                                                          | Symbol          | Min | Max | Units |
|--------------------------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                                           | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                                          | $t_2$           | 7   | -   | ns    |
| BCLK high to AS/ driven                                            | $t_3$           | 5   | 32  | ns    |
| BCLK low to AS/ low                                                | $t_4$           | 3   | 15  | ns    |
| BCLK low to AS/ high                                               | $t_5$           | 3   | 15  | ns    |
| BCLK high to AS/ high-Z                                            | $t_6$           | 7   | 34  | ns    |
| STERM/ setup to BCLK high                                          | t <sub>7</sub>  | 3   | -   | ns    |
| STERM/ hold from BCLK high                                         | t <sub>8</sub>  | 7   | -   | ns    |
| BCLK high to SIZ(1-0), A(31-0) driven                              | t <sub>9</sub>  | 5   | 28  | ns    |
| BCLK high to SIZ (1-0), A(31-0) valid                              | t <sub>10</sub> | 4   | 20  | ns    |
| BCLK high to SIZ(1-0), A(31-0) high-Z                              | t <sub>11</sub> | 7   | 34  | ns    |
| BCLK high to $R_W$ , $SC(1-0)$ , $FC(2-0)$ , UPSO driven and valid | t <sub>12</sub> | 5   | 28  | ns    |
| BCLK high to $R_W$ , $SC(1-0)$ , $FC(2-0)$ , UPSO high-Z           | t <sub>13</sub> | 6   | 30  | ns    |
| Read Data setup to BCLK low                                        | t <sub>14</sub> | 4   | -   | ns    |
| Read Data hold from BCLK low                                       | t <sub>15</sub> | 6   | -   | ns    |
| BCLK h igh to DS/ driven                                           | t <sub>16</sub> | 5   | 28  | ns    |
| BCLK low to DS/ low                                                | t <sub>17</sub> | 3   | 17  | ns    |
| BCLK low to DS/ high                                               | t <sub>18</sub> | 3   | 17  | ns    |
| BCLK high to DS/ high-Z                                            | t <sub>19</sub> | 7   | 32  | ns    |
| BCLK high to CBREQ/ driven                                         | t <sub>20</sub> | 5   | 28  | ns    |
| BCLK low to CBREQ/ low                                             | t <sub>21</sub> | 3   | 18  | ns    |
| BCLK low to CBREQ/ high                                            | t <sub>22</sub> | 3   | 18  | ns    |
| BCLK high to CBREQ/ high-Z                                         | t <sub>23</sub> | 7   | 32  | ns    |
| CBACK/ setup to BCLK low                                           | t <sub>24</sub> | 8   | -   | ns    |
| CBACK/ hold from BCLK low                                          | t <sub>25</sub> | 4   | -   | ns    |
| BERR/, HALT/ setup to BCLK low                                     | t <sub>26</sub> | 6   | -   | ns    |
| BERR/, HALT/ hold from BCLK low                                    | t <sub>27</sub> | 4   | -   | ns    |

### Bus Mode 1 Bus Master Write Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the R\_W/, Snoop Control, Function Control, and General Purpose lines
- 3. The SYM53C770 asserts the Address, Size, and Data lines
- 4. The SYM53C770 asserts Address Strobe and Cache Burst Request.
- 5. The SYM53C770 asserts Data Strobe.
- 6. The SYM53C770 waits for Synchronous Termination, Cache Burst Acknowledge, Bus Error, and Halt.
  - If Cache Burst Acknowledge is asserted, attempt bursting. Otherwise, proceed with non-cache transfers.
  - If Bus Error and Halt are asserted, attempt a retry.
  - If Synchronous Termination is asserted without Bus Error or Halt, and the SYM53C770 requires more cycles, then return to step 3.
- 7. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master and Bus Grant Acknowledge
- 8. The SYM53C770 floats the Control, Address, and Data lines.

6-26 SYM53C770 Data Manual



Figure 6-15: Bus Mode 1 Bus Master Write (Cache Line Burst Requested but not Acknowledged)



Figure 6-16: Bus Mode 1 Bus Master Write (Cache Line Burst)

6-28 SYM53C770 Data Manual

Table 6-21: Bus Mode 1 Master Write Timings

| Parameter                                                          | Symbol          | Min | Max | Units |
|--------------------------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                                           | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                                          | $t_2$           | 7   | -   | ns    |
| BCLK high to AS/ driven                                            | $t_3$           | 5   | 32  | ns    |
| BCLK low to AS/ low                                                | $t_4$           | 3   | 15  | ns    |
| BCLK low to AS/ high                                               | $t_5$           | 3   | 15  | ns    |
| BCLK high to AS/ high-Z                                            | $t_6$           | 7   | 34  | ns    |
| STERM/ setup to BCLK high                                          | t <sub>7</sub>  | 3   | -   | ns    |
| STERM/ hold from BCLK high                                         | t <sub>8</sub>  | 7   | -   | ns    |
| BCLK high to SIZ(1-0), A(31-0) driven                              | $t_9$           | 5   | 28  | ns    |
| BCLK high to SIZ(1-0), A(31-0), valid                              | t <sub>10</sub> | 4   | 20  | ns    |
| BCLK high to SIZ(1-0), A(31-0) high-Z                              | t <sub>11</sub> | 7   | 34  | ns    |
| BCLK high to $R_W$ , $SC(1-0)$ , $FC(2-0)$ , UPSO driven and valid | t <sub>12</sub> | 5   | 28  | ns    |
| BCLK high to $R_W$ , $SC(1-0)$ , $FC(2-0)$ , UPSO high-Z           | t <sub>13</sub> | 6   | 30  | ns    |
| BCLK high to Write Data driven                                     | t <sub>14</sub> | 6   | 34  | ns    |
| BCLK high to Write Data valid                                      | t <sub>15</sub> | 6   | 24  | ns    |
| BCLK high to Write Data high-Z                                     | t <sub>16</sub> | 6   | 32  | ns    |
| BCLK high to DS/ driven                                            | t <sub>17</sub> | 5   | 32  | ns    |
| BCLK low to DS/ low                                                | t <sub>18</sub> | 3   | 17  | ns    |
| BCLK low to DS/ high                                               | t <sub>19</sub> | 3   | 17  | ns    |
| BCLK high to DS/ high-Z                                            | t <sub>20</sub> | 7   | 34  | ns    |
| BCLK high to CBREQ/ driven                                         | t <sub>21</sub> | 5   | 30  | ns    |
| BCLK low to CBREQ/ low                                             | t <sub>22</sub> | 3   | 18  | ns    |
| BCLK low to CBREQ/ high                                            | t <sub>23</sub> | 3   | 18  | ns    |
| BCLK high to CBREQ/ high-Z                                         | t <sub>24</sub> | 7   | 32  | ns    |
| CBACK/ setup to BCLK high                                          | t <sub>25</sub> | 8   | -   | ns    |
| CBACK/ hold from BCLK high                                         | t <sub>26</sub> | 4   | -   | ns    |
| BERR/, HALT/ setup to BCLK low                                     | t <sub>27</sub> | 6   | -   | ns    |
| BERR/, HALT hold from BCLK low                                     | t <sub>28</sub> | 4   | -   | ns    |

# Bus Mode 2 Slave Cycle

### Bus Mode 2 Slave Read Sequence

- 1. R\_W/, Address, Transfer Start, and the Size lines are asserted by the CPU.
- 2. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 3. Transfer Burst Inhibit is asserted.
- 4. Transfer Start is deasserted by the CPU.
- 5. Three clock cycles of wait state are inserted (these wait states are required) and the data lines are asserted.
- 6. Slave Acknowledge is asserted by the SYM53C770, if no errors are detected.
- 7. If a bus error is detected, only Transfer Error Acknowledge is asserted and the bus cycle ends on the next rising edge of BCLK.
- 8. Slave Acknowledge or Transfer Error Acknowledge is deasserted.
- 9. The SYM53C770 waits for Transfer Acknowledge to be asserted and then ends the slave cycle, if no errors are detected.
- 10. The data lines are tristated by the SYM53C770.

6-30 SYM53C770 Data Manual



Figure 6-17: Bus Mode 2 Slave Read Waveforms

Table 6-22: Bus Mode 2 Slave Read Timings

| Parameter                                            | Symbol          | Min | Max | Units |
|------------------------------------------------------|-----------------|-----|-----|-------|
| TS/ setup to BCLK high                               | t <sub>1</sub>  | 4   | -   | ns    |
| TS/ hold from BCLK high                              | $t_2$           | 4   | -   | ns    |
| CS/ setup to BCLK high after TS/                     | t <sub>3</sub>  | 5   | -   | ns    |
| CS/ hold from BCLK high after TS/                    | $t_4$           | 5   | -   | ns    |
| BCLK high to TBI/ low                                | t <sub>5</sub>  | 5   | 30  | ns    |
| BCLK high to TBI/ high                               | $t_6$           | 4   | 22  | ns    |
| BCLK high to SLACK/, TEA/ low                        | t <sub>7</sub>  | 5   | 20  | ns    |
| BCLK high to SLACK/, TEA/ high                       | t <sub>8</sub>  | 4   | 20  | ns    |
| TA/ setup to BCLK high during or after SLACK/, TEA/  | t <sub>9</sub>  | 9   | -   | ns    |
| TA/ hold from BCLK high during or after SLACK/, TEA/ | t <sub>10</sub> | 5   | -   | ns    |
| BCLK high to data bus driven                         | t <sub>11</sub> | 8   | 28  | ns    |
| BCLK high to read data valid                         | t <sub>12</sub> | -   | 75  | ns    |
| BCLK high to data bus high-Z                         | t <sub>13</sub> | 7   | 34  | ns    |
| $A(6-0)$ , $SIZ(1-0)$ , $R_W/$ setup to BCLK high    | t <sub>14</sub> | 4   | -   | ns    |
| $A(6-0)$ , $SIZ(1-0)$ , $R_W/$ hold from BCLK high   | t <sub>15</sub> | 12  | -   | ns    |
| BCLK high to TBI/ high-Z                             | t <sub>16</sub> | 8   | 32  | ns    |
| BCLK high to TEA/ driven                             | t <sub>17</sub> | 8   | 27  | ns    |
| BCLK high to TEA/ high-Z                             | t <sub>18</sub> | 9   | 34  | ns    |
| BCLK high to TA/ driven                              | t <sub>19</sub> | 8   | 27  | ns    |
| BCLK high to TA/ high-Z                              | t <sub>20</sub> | 9   | 33  | ns    |

6-32 SYM53C770 Data Manual

### Bus Mode 2 Slave Write Sequence

- 1. R\_W/, Address, Transfer Start, and the Size Lines are asserted by the CPU.
- 2. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 3. Transfer Burst Inhibit is asserted.
- 4. Transfer Start is deasserted by the CPU.
- 5. The data lines are asserted by the CPU.
- 6. Three clock cycles of wait state are inserted (these wait states are required).
- 7. Slave Acknowledge is asserted by the SYM53C770, if no errors are detected.
- 8. If a bus error is detected, only Transfer Error Acknowledge is asserted and the bus cycle ends on the next rising edge of BCLK.
- 9. The SYM53C770 waits for Transfer Acknowledge to be asserted and then ends the slave cycle, if there are no errors.
- 10. Slave Acknowledge or Transfer Error Acknowledge is deasserted.



Figure 6-18: Bus Mode 2 Slave Write Waveforms

6-34 SYM53C770 Data Manual

Table 6-23: Bus Mode 2 Slave Write Timings

| Parameter                                            | Symbol          | Min | Max | Units |
|------------------------------------------------------|-----------------|-----|-----|-------|
| TS/ setup to BCLK high                               | t <sub>1</sub>  | 4   | -   | ns    |
| TS/ hold from BCLK high                              | $t_2$           | 4   | -   | ns    |
| CS/ setup to BCLK high after TS/                     | $t_3$           | 5   | -   | ns    |
| CS/ hold from BCLK high after TS/                    | $t_4$           | 5   | -   | ns    |
| BCLK high to TBI/ low                                | t <sub>5</sub>  | 5   | 30  | ns    |
| BCLK high to TBI/ high                               | $t_6$           | 4   | 22  | ns    |
| BCLK high to SLACK/, TEA/ low                        | $t_7$           | 5   | 20  | ns    |
| BCLK high to SLACK/, TEA/ high                       | t <sub>8</sub>  | 4   | 20  | ns    |
| TA/ setup to BCLK high during or after SLACK/, TEA/  | t <sub>9</sub>  | 9   | -   | ns    |
| TA/ hold from BCLK high during or after SLACK/, TEA/ | t <sub>10</sub> | 5   | -   | ns    |
| Valid write data setup to BCLK high                  | t <sub>11</sub> | 6   | -   | ns    |
| Valid write data hold from BCLK high                 | $t_{12}$        | 14  | -   | ns    |
| $A(6-0)$ , $SIZ(1-0)$ , $R_W/$ setup to $BCLK$ high  | t <sub>13</sub> | 4   | -   | ns    |
| A(6-0), SIZ(1-0), R_W/ hold from BCLK high           | t <sub>14</sub> | 12  | -   | ns    |
| BCLK high to TA/ driven                              | t <sub>15</sub> | 8   | 27  | ns    |
| BCLK high to TA/ high-Z                              | t <sub>16</sub> | 9   | 33  | ns    |

### Bus Mode 2 Host Bus Arbitration

### Bus Mode 2 Bus Arbitration Sequence

- 1. The SYM53C770 internally determines bus mastership is required. FETCH/ is asserted during cycles in which the SYM53C770 is retrieving new SCRIPTS instructions.
- 2. Bus Request is asserted.
- 3. The SYM53C770 waits for BG/ and checks that BB/ is deasserted. Then the SYM53C770 asserts BB/ and MASTER/, and deasserts BR/.



\* If the Fast Arbitration bit is set (DCNTL bit 1), the SYM53C770 will drive the Bus Grant Acknowledge signal as soon as it receives a bus grant. One clock cycle of arbitration will be saved.

Note: the SYM53C770 will periodically assert the BR/ signal and receive a SCSI interrupt at the same time. When this happens, the chip will wait for the BG/ signal to complete the normal bus arbitration handshake. The chip no longer wants host bus access—it deasserts the BR/, MASTER/, and all control lines after one BCLK, and does not assert TS/, the signal that indicates a valid bus cycle is starting. The chip will next generate an interrupt which the system may service.

Figure 6-19: Bus Mode 2 Host Bus Arbitration

6-36 SYM53C770 Data Manual

Table 6-24: Bus Mode 2 Host Bus Arbitration Timings

| Parameter                                           | Symbol          | Min | Max | Units |
|-----------------------------------------------------|-----------------|-----|-----|-------|
| SC0 high to BR/ low*                                | t <sub>1</sub>  | 1   | 2   | BCLK  |
| BCLK high to SC0 low on last cycle*                 | $t_2$           | 5   | 28  | ns    |
| BCLK high to BR/ low                                | t <sub>3</sub>  | 4   | 20  | ns    |
| BCLK high to BR/ high                               | $t_4$           | 5   | 25  | ns    |
| BG/ setup to BCLK high (any rising edge after BR/)  | t <sub>5</sub>  | 4   | -   | ns    |
| BG/ hold from BCLK high (any rising edge after BR/) | $t_6$           | 5   | -   | ns    |
| BB/ setup to BCLK high (any rising edge after BR/)  | t <sub>7</sub>  | 4   | -   | ns    |
| BCLK high to BB/ low                                | t <sub>8</sub>  | 4   | 24  | ns    |
| BCLK high to BB/ high                               | t <sub>9</sub>  | 3   | 19  | ns    |
| BCLK high to BB/ high-Z                             | t <sub>10</sub> | 7   | 32  | ns    |
| BCLK high to MASTER/ low                            | t <sub>11</sub> | 5   | 22  | ns    |
| BCLK high to MASTER/ high                           | t <sub>12</sub> | 6   | 26  |       |
| BCLK high to FETCH/ low                             | t <sub>13</sub> | 5   | 36  | ns    |
| BCLK high to FETCH/ high                            | t <sub>14</sub> | 5   | 36  | ns    |
| FETCH/ low to BR/ low                               | t <sub>15</sub> | 1   | 2   | BCLK  |
| BB/ high to FETCH/ high**                           | t <sub>16</sub> | 1   | 2   | BCLK  |

<sup>\*</sup>When Snoop Mode bit of CTEST3 is set to 1.

<sup>\*\*</sup>During a retry operation, FETCH/ will remain low until successful completion of an op code fetch or a fatal bus error.

### Bus Mode 2 Fast Arbitration

### Bus Mode 2 Fast Arbitration Sequence\*

- 1. The SYM53C770 determines bus mastership is required. FETCH/ is asserted during cycles in which the SYM53C770 is retrieving new SCRIPTS instructions.
- 2. Bus request is asserted
- 3. The SYM53C770 waits for Bus Grant. The SYM53C770 becomes bus master asynchronously on the leading edge of BG/. Then the SYM53C770 asynchronously asserts Bus Busy and Master, and deasserts Bus Request.
- 4. The SYM53C770 issues a start cycle on the next rising edge of BCLK.

Note: in fast arbitration mode, the SYM53C770 will take bus ownership on the assertion of BG/ regardless of the state of BR/ or BB/.

6-38 SYM53C770 Data Manual

<sup>\*</sup> Fast Arbitration bit must be set.



Figure 6-20: Bus Mode 2 Fast Arbitration

Table 6-25: Bus Mode 2 Fast Arbitration Timings

| Parameter                        | Symbol         | Min | Max | Units |
|----------------------------------|----------------|-----|-----|-------|
| BCLK high to BR/ asserted        | t <sub>1</sub> | -   | 20  | ns    |
| BG/ setup to BCLK high           | $t_2$          | 12  | -   | ns    |
| BG/ asserted to BR/ deasserted   | $t_3$          | -   | 22  | ns    |
| BG/ asserted to BB/ asserted     | $t_4$          | -   | 20  | ns    |
| BG/ asserted to MASTER/ asserted | $t_5$          | -   | 16  | ns    |
| BG/ hold after BR/ deasserted    | $t_6$          | 0   | -   | ns    |
| BR/ asserted to BG/ asserted     | $t_7$          | 0   | -   | ns    |

# Bus Mode 2 Master Cycle

### Bus Mode 2 Master Read Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the R\_W/, Snoop Control, Transfer Modifier, and Transfer Type lines.

3.

- a. The SYM53C770 asserts Transfer in Progress.
- b. The SYM53C770 asserts Transfer Start, Address, and Size lines.
- 4. The SYM53C770 deasserts Transfer Start.
- 5. The SYM53C770 waits for Transfer Acknowledge, Valid Data, Transfer Burst Inhibit, and Transfer Error Acknowledge.
  - If Transfer Burst Inhibit is not asserted, attempt cache bursting. Otherwise, proceed with noncache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge is asserted and Transfer Acknowledge is not asserted, a bus fault condition will be generated.
  - If Transfer Acknowledge is asserted and Transfer Error Acknowledge is not asserted and the SYM53C770 requires more cycles, then return to step 3b.
- 6. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master, Bus Busy, and Transfer in Progress.
- 7. The SYM53C770 floats the Control and Address lines.

6-40 SYM53C770 Data Manual



Figure 6-21: Bus Mode 2 Bus Master Read (Cache Line Burst Requested but not Acknowledged)



Figure 6-22: Bus Mode 2 Bus Master Read (Cache Line Burst)

6-42 SYM53C770 Data Manual

Table 6-26: Bus Mode 2 Bus Master Read Timings

| Parameter                                                     | Symbol          | Min | Max | Units |
|---------------------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                                      | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                                     | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                                      | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                                         | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                                        | $t_5$           | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                                      | $t_6$           | 7   | 32  | ns    |
| BCLK high to TS/ driven                                       | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to TS/ low                                          | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to TS/ high                                         | t <sub>9</sub>  | 4   | 17  | ns    |
| BCLK high to TS/ high-Z                                       | t <sub>10</sub> | 7   | 32  | ns    |
| TA/ setup to BCLK high                                        | t <sub>11</sub> | 9   | -   | ns    |
| TA/ hold from BCLK high                                       | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-0), SIZ(1-0) driven                         | t <sub>13</sub> | 5   | 28  | ns    |
| BCLK high to A(31-0), SIZ(1-0) valid                          | t <sub>14</sub> | 5   | 20  | ns    |
| BCLK high to A(31-0), SIZ(1-0)                                | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to R_W/, SC(1-0), TM(2-0), TT(1-0) driven and valid | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to R_W/, SC(1-0), TM(2-0), TT(1-0) high-Z           | t <sub>17</sub> | -   | 32  | ns    |
| Read Data setup to BCLK high                                  | t <sub>18</sub> | 6   | -   | ns    |
| Read data hold from BCLK high                                 | t <sub>19</sub> | 6   | -   | ns    |
| Read data setup to DLE low                                    | t <sub>20</sub> | 4   | -   | ns    |
| Read data hold from DLE low                                   | t <sub>21</sub> | 6   | -   | ns    |
| TBI/ setup to BCLK high                                       | t <sub>22</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                                      | t <sub>23</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                                       | t <sub>24</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                                      | t <sub>25</sub> | 5   | -   | ns    |



(This page intentionally left blank)

6-44 SYM53C770 Data Manual

#### Bus Mode 2

### Bus Master Write Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the R<sub>W</sub>/, Snoop Control, Transfer Modifier, and Transfer Type Lines.

3.

- a. The SYM53C770 asserts Transfer in Progress
- b. The SYM53C770 asserts Transfer Start, Address, Size lines, and Data lines.
- 4. The SYM53C770 deasserts Transfer Start.
- 5. The SYM53C770 waits for Transfer Acknowledge, Transfer Burst Inhibit, and Transfer Error Acknowledge
  - If Transfer Burst Inhibit is not asserted, attempt cache bursting. Otherwise, proceed with non-cache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge and Transfer Acknowledge is not asserted, a bus fault condition will be generated.
  - If Transfer Acknowledge is asserted and Transfer Error Acknowledge is not asserted and the SYM53C770 requires more cycles, then return to step 3b.
- 6. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master, Busy, and Transfer in Progress.
- 7. The SYM53C770 floats the Control, Address, and Data lines.



Figure 6-23: Bus Mode 2 Bus Master Write (Cache Line Burst Requested but not Acknowledged)

6-46 SYM53C770 Data Manual

Table 6-27: Bus Mode 2 Bus Master Write Timings

| Parameter                                                                | Symbol          | Min | Max | Units |
|--------------------------------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                                                 | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                                                | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                                                 | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                                                    | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                                                   | t <sub>5</sub>  | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                                                 | $t_6$           | 7   | 32  | ns    |
| BCLK high to TS/ driven                                                  | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to TS/ low                                                     | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to TS/ high                                                    | t <sub>9</sub>  | 3   | 17  | ns    |
| BCLK high to TS/ high-Z                                                  | t <sub>10</sub> | 7   | 32  | ns    |
| TA/ setup to BCLK high                                                   | t <sub>11</sub> | 9   | -   | ns    |
| TA/ hold from BCLK high                                                  | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-0), $SIZ(1-0)$ driven                                  | t <sub>13</sub> | 5   | 30  | ns    |
| BCLK high to A(31-0), $SIZ(1-0)$ valid                                   | t <sub>14</sub> | 3   | 20  | ns    |
| BCLK high to A(31-0), SIZ(1-0) high-Z                                    | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to $R_W/$ , $SC(1-0)$ , $TM(2-0)$ , $TT(1-0)$ driven and valid | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to R_W/, SC(1-0), TM(2-0), TT(1-0) high-Z                      | t <sub>17</sub> | 5   | 32  | ns    |
| BCLK high to write data driven                                           | t <sub>18</sub> | 5   | 34  | ns    |
| BCLK high to write data valid                                            | t <sub>19</sub> | 7   | 24  | ns    |
| BCLK high to Write data high-Z                                           | t <sub>20</sub> | 5   | 30  | ns    |
| TBI/ setup to BCLK high                                                  | t <sub>21</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                                                 | t <sub>22</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                                                  | t <sub>23</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                                                 | t <sub>24</sub> | 5   | -   | ns    |

# Bus Mode 2 Mux Mode Cycle

### Mux Mode Read Sequence

- 1. The SYM53C770 has attained bus mastership
- 2. The SYM53C770 asserts the R\_W/, Snoop Control, Function Control, and Transfer Type lines.

3.

- a. The SYM53C770 asserts Transfer in Progress.
- b. The SYM53C770 asserts the Transfer Start, Address, and Size lines.
- 4. The SYM53C770 deasserts Transfer Start and floats the address lines.
- 5. The SYM53C770 waits for transfer acknowledge, Valid Data driven on the data pins, Transfer Burst Inhibit, and Transfer Error Acknowledge.
  - If Transfer Burst Inhibit is not asserted, attempt cache bursting. Otherwise, proceed with noncache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge is asserted and Transfer Acknowledge is not asserted, a bus fault condition will be generated.
  - If Transfer Acknowledge is asserted and Transfer Error Acknowledge is not asserted and the SYM53C770 requires more cycles, then return to step 3b.
- 6. The SYM53C770 deasserts the control lines.
- 7. Upon acknowledgment of the last bus cycle, the SYM53C770 deasserts Master and Bus Grant Acknowledge.

Note: this mode of operation expects D(31-0) to be physically tied to A(31-0), respectively.

6-48 SYM53C770 Data Manual



Figure 6-24: Mux Mode Read Cycle (Cache Line Burst Requested but not Acknowledged)



Figure 6-25: Mux Mode Read Cycle (Cache Line Burst)

Table 6-28: Bus Mode 2 Mux Mode Read Timings

| Parameter                     | Symbol         | Min | Мах | Units |
|-------------------------------|----------------|-----|-----|-------|
| BCLK high to Address driven   | t <sub>1</sub> | 5   | 22  | ns    |
| BCLK high to Address high-Z   | t <sub>2</sub> | -   | 23  | ns    |
| Read Data setup to BCLK high  | $t_3$          | 5   | -   | ns    |
| Read data hold from BCLK high | t <sub>4</sub> | 6   | -   | ns    |

6-50 SYM53C770 Data Manual

### Mux Mode Write Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the Read/Write, Snoop Control, Function Control, and Transfer Type lines.

3.

- a. The SYM53C770 asserts Transfer in Progress.
- b. The SYM53C770 asserts Transfer Start, Address, Size lines, and floats the Data lines.
- 4. The SYM53C770 deasserts Transfer Start, floats the address bus, and asserts the data bus.
- 5. The SYM53C770 waits for Transfer Acknowledge, Transfer Burst Inhibit, and Transfer Error Acknowledge.
  - If Transfer Burst Inhibit is not asserted, attempt cache bursting. Otherwise, proceed with non-cache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge is asserted and Transfer Acknowledge is not asserted, a bus fault condition will be generated.
  - If Transfer Acknowledge is asserted, Transfer Error Acknowledge is not asserted, and the SYM53C770 requires more cycles, return to step 3b.
- 6. The SYM53C770 deasserts the Control and Data lines.
- 7. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master and Bus Grant Acknowledge.

Note: This mode of operation expects D(31-0) to be physically tied to A(31-0), respectively.



Figure 6-26: Mux Mode Write Cycle (Non-Cache Line Burst)

6-52 SYM53C770 Data Manual



Figure 6-27: Mux Mode Write Cycle (Cache Line Burst)

Table 6-29: Bus Mode 2 Mux Mode Write Timings

| Parameter                                    | Symbol         | Min | Max | Units |
|----------------------------------------------|----------------|-----|-----|-------|
| BCLK high to Old Data driven                 | t <sub>1</sub> | -   | 34  | ns    |
| BCLK high to Address driven                  | $t_2$          | 5   | 22  | ns    |
| BCLK high to New Data driven                 | $t_3$          | 8   | 24  | ns    |
| Write data $High-Z$ to driven switching time | $t_4$          | 1   | -   | ns    |
| BCLK high to Next Data                       | t <sub>5</sub> | -   | 24  | ns    |

# Bus Mode 3 and 4 Slave Cycle

### Bus Mode 3 and 4 Slave Read Sequence

- 1. Address, Address Status, Read, and the Byte Enable signals are asserted by the CPU. 1
- 2. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 3. Transfer Burst Inhibit is asserted.
- 4. Address Status may be deasserted by the CPU.
- 5. Three clock cycles of wait state are inserted (these wait states are required) and the Data lines are asserted.
- 6. Ready Out is asserted by SYM53C770, if no errors are detected.
- 7. If a bus error is detected, only Transfer Error Acknowledge is asserted and the bus cycle ends on the next rising edge of BCLK.
- 8. Ready Out or Transfer Error Acknowledge is deasserted.
- 9. The SYM53C770 waits for Ready In to be asserted and then ends the slave cycle, if no errors are detected.
- 10. The Data lines are tristated by the SYM53C770.

#### Recommended Setup for Bus Mode 3 and 4

- 1. Disable Cache Line Burst Mode (if cache line is not supported; set CTEST0, bit 7).
- 2. Set the Bus Mode bit (DCNTL, bit 6).
- 3. Set the Snoop Mode bit (CTEST3, bit0).
- 4. Tie BB/ high resistively.
- 5. Tie TEA/ high resistively.

6-54 SYM53C770 Data Manual

 $<sup>^{1.}</sup>$ The waveforms in this section show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the Bus Mode 3 Address/byte enable lines, A(31-0), BHE/.



Figure 6-28: Bus Mode 3 and 4 Slave Read Cycle

Table 6-30: Bus Mode 3 and 4 Slave Read Timings

| Parameter                                                 | Symbol          | Min | Max | Units |
|-----------------------------------------------------------|-----------------|-----|-----|-------|
| ADS/ setup to BCLK high                                   | t <sub>1</sub>  | 4   | -   | ns    |
| ADS/ hold from BCLK high                                  | t <sub>2</sub>  | 4   | -   | ns    |
| CS/ setup to BCLK high after ADS/                         | $t_3$           | 5   | -   | ns    |
| CS/ hold from BCLK high after ADS/                        | t <sub>4</sub>  | 5   | -   | ns    |
| BCLK high to TBI/ low                                     | t <sub>5</sub>  | 5   | 30  | ns    |
| BCLK high to TBI/ high                                    | $t_6$           | 4   | 22  | ns    |
| BCLK high to READYO/, TEA/ low                            | t <sub>7</sub>  | 5   | 20  | ns    |
| BCLK high to READYO/, TEA/ high                           | t <sub>8</sub>  | 4   | 20  | ns    |
| READYI/ setup to BCLK high during or after READYO/, TEA/  | t <sub>9</sub>  | 9   | -   | ns    |
| READYI/ hold from BCLK high during or after READYO/, TEA/ | t <sub>10</sub> | 5   | -   | ns    |
| BCLK high to data bus driven                              | t <sub>11</sub> | 8   | 28  | ns    |
| BCLK high to read data valid                              | t <sub>12</sub> | -   | 75  | ns    |
| BCLK high to data bus high-Z                              | t <sub>13</sub> | 7   | 34  | ns    |
| A(6-2), BE(3-0), W_R/ setup to BCLK high $^{1}$           | t <sub>14</sub> | 4   | -   | ns    |
| A(2-6), (3-0)                                             |                 |     |     |       |
| A(6-2), BE(3-0), W_R/ hold from BCLK high $^2$            | t <sub>15</sub> | 12  | -   | ns    |

T. The waveforms in these sections show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the bus Mode 3 address/byte enable lines, A(31-0), BHE.

6-56 SYM53C770 Data Manual

<sup>2.</sup> See note 1 above.

#### Bus Mode 3 and 4 Slave Write Sequence

- 1. W\_R/, the address lines, and the Address Status and Byte Enable signals are asserted by the CPU. <sup>1</sup>
- 2. Chip Select is validated by the SYM53C770 on any following rising edge of BCLK.
- 3. Transfer Burst Inhibit is asserted.
- 4. Address Status may be deasserted by the CPU.
- 5. The data lines are asserted by the CPU.
- 6. Three clock cycles of wait state are inserted (these wait states are required).
- 7. Ready Out is asserted by the SYM53C770, if no errors are detected.
- 8. If a bus error is detected, only Transfer Error Acknowledge is asserted and the bus cycle ends on the next rising edge of BCLK.
- 9. Ready Out or Transfer Error Acknowledge is deasserted.
- 10. The SYM53C770 waits for Ready In to be asserted and then ends the slave cycle, if there are no errors.

<sup>&</sup>lt;sup>1.</sup>The waveforms in this section show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the Bus Mode 3 Address/byte enable lines, A(31-0), BHE/.



\*This signal may be driven by the SYM53C770 if the Enable Acknowledge bit (DCNTL bit 5) is set. See the explanation in Chapter 2 of this manual for use of this signal as an output.

Figure 6-29: Bus Mode 3 and 4 Slave Write Cycle

Table 6-31: Bus Mode 3 and 4 Slave Write Timings

| Parameter                          | Symbol         | Min | Max | Units |
|------------------------------------|----------------|-----|-----|-------|
| ADS/ setup to BCLK high            | t <sub>1</sub> | 4   | -   | ns    |
| ADS/ hold from BCLK high           | $t_2$          | 4   | -   | ns    |
| CS/ setup to BCLK high after ADS/  | $t_3$          | 5   | -   | ns    |
| CS/ hold from BCLK high after ADS/ | $t_4$          | 5   | -   | ns    |
| BCLK high to TBI/ low              | t <sub>5</sub> | 5   | 30  | ns    |

6-58 SYM53C770 Data Manual

Table 6-31: Bus Mode 3 and 4 Slave Write Timings

| Parameter                                                      | Symbol          | Min | Max | Units |
|----------------------------------------------------------------|-----------------|-----|-----|-------|
| BCLK high to TBI/ high                                         | t <sub>6</sub>  | 4   | 22  | ns    |
| BCLK high to READYO/, TEA/ low                                 | t <sub>7</sub>  | 5   | 20  | ns    |
| BCLK high to READYO/, TEA/ high                                | t <sub>8</sub>  | 4   | 20  | ns    |
| READYI/ setup to BCLK high during or after READYO/, TEA/       | t <sub>9</sub>  | 9   | -   | ns    |
| READYI/ hold from BCLK high during or after READYO/, TEA/      | t <sub>10</sub> | 5   | -   | ns    |
| Valid write data setup to BCLK high                            | t <sub>11</sub> | 6   | -   | ns    |
| Valid write data hold from BCLK high                           | t <sub>12</sub> | 14  | -   | ns    |
| A(6-2), BE (3-0), $W_R$ setup to BCLK high <sup>1</sup>        | t <sub>13</sub> | 4   | -   | ns    |
| $A(6-2)$ , $BE(3-0)$ , $W_R/$ hold from BCLK high <sup>2</sup> | t <sub>14</sub> | 12  | -   | ns    |

T. The waveforms in this section show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the Bus Mode 3 Address/byte enable lines, A(31-0), BHE/.

<sup>2.</sup> See note 1 above.

#### Bus Mode 3 and 4 Host Bus Arbitration

#### Bus Arbitration Sequence

- 1. The SYM53C770 internally determines bus mastership is required. FETCH/ is asserted during cycles in which the SYM53C770 is retrieving new SCRIPTS instructions.
- 2. HOLD/ is asserted.
- 3. The SYM53C770 waits for Hold Acknowledge and checks that Bus Busy is deasserted. Then the SYM53C770 asserts Hold Acknowledge and Master, and deasserts Hold.



<sup>\*</sup> BB/ should be tied high resistively if not used.

Note: the SYM53C770 will periodically assert the HOLD/ signal and receive a SCSI interrupt at the same time. When this happens, the chip will wait for the HLDAI/ signal to complete the normal bus arbitration and handshake. The chip no longer wants host bus access—it deasserts the HOLD/, MASTER/, and all control lines after one BCLK, and does not assert ADS/, the signal that indicates a valid bus cycle is starting. The chip will then generate an interrupt, which the system may then service.

Figure 6-30: Bus Modes 3 and 4 Host Bus Arbitration

6-60 SYM53C770 Data Manual

<sup>\*\*</sup>HOLD/ may be NANDed with MASTER/ to obtain HOLD required by the 80286 or 80386 processors.

Table 6-32: Bus Mode 3 and 4 Bus Arbitration Timings

| Parameter                                                                    | Symbol          | Min | Max | Units |
|------------------------------------------------------------------------------|-----------------|-----|-----|-------|
| SC0 high to HOLD/ low*                                                       | t <sub>1</sub>  | 1   | 2   | BCLK  |
| BCLK high to SC0 low on last cycle*                                          | t <sub>2</sub>  | 5   | 28  | ns    |
| BCLK high to HOLD/ low                                                       | $t_3$           | 4   | 20  | ns    |
| BCLK high to HOLD/ high                                                      | t <sub>4</sub>  | 5   | 25  | ns    |
| $\ensuremath{HLDAI}\xspace$ setup to BCLK high (any rising edge after HOLD/) | t <sub>5</sub>  | 4   | -   | ns    |
| HLDAI/ hold from BCLK high (any rising edge after HOLD/)                     | $t_6$           | 5   | -   | ns    |
| BB/ setup to BCLK high (any rising edge after HOLD/)                         | t <sub>7</sub>  | 4   | -   | ns    |
| BCLK high to BB/ low                                                         | t <sub>8</sub>  | 4   | 24  | ns    |
| BCLK high to BB/ high                                                        | t <sub>9</sub>  | 3   | 19  | ns    |
| BCLK high to BB/ high-Z                                                      | t <sub>10</sub> | 7   | 32  | ns    |
| BCLK high to MASTER/ low                                                     | t <sub>11</sub> | 5   | 22  | ns    |
| BCLK high to MASTER/ high                                                    | t <sub>12</sub> | 6   | 26  | ns    |
| BCLK high to FETCH/ low                                                      | t <sub>13</sub> | 5   | 36  | ns    |
| BCLK high to FETCH/ high                                                     | t <sub>14</sub> | 5   | 36  | ns    |
| RETCH/ low to HOLD/ low                                                      | t <sub>15</sub> | 1   | 2   | BCLK  |
| BB/ high to FETCH/ high**                                                    | t <sub>16</sub> | 1   | 2   | BCLK  |

<sup>\*</sup>When Snoop Mode bit 0 of CTEST3 is set to 1.

<sup>\*\*</sup>During a retry operation, FETCH/ will remain low until a successful completion of the op code fetch or a fatal bus error.

#### Bus Mode 3 and 4 Fast Arbitration

#### Fast Arbitration Sequence

- 1. The SYM53C770 internally determines if bus mastership is required. FETCH/ is asserted during cycles in which the SYM53C770 is retrieving new SCRIPTS instructions.
- 2. HOLD/ is asserted.
- 3. The SYM53C770 waits for Hold Acknowledge (HLDAI). The SYM53C770 becomes bus master asynchronously on the leading edge of HLDAI/. The the SYM53C770 asynchronously asserts Bus Busy and Master, and deasserts HOLD/.
- 4. The SYM53C770 issues a start cycle on the next rising edge of BCLK.

Note: in fast arbitration mode, the SYM53C770 will take bus ownership on the assertion of HLDAI, regardless of the state of HOLD/ or BB/.



Figure 6-31: Bus Mode 3 and 4 Fast Arbitration

6-62 SYM53C770 Data Manual

Table 6-33: Bus Mode 3 and 4 Fast Arbitration

| Parameter                           | Symbol         | Min | Max | Units |
|-------------------------------------|----------------|-----|-----|-------|
| BCLK high to HOLD/ asserted         | t <sub>1</sub> | -   | 20  | ns    |
| HLDAI/ setup to BCLK high           | $t_2$          | 12  | -   | ns    |
| HLDAI/ asserted to HOLD/ deasserted | $t_3$          | -   | 22  | ns    |
| HLDAI/ asserted to BB/ asserted     | $t_4$          | -   | 20  | ns    |
| HLDAI/ asserted to MASTER/ asserted | t <sub>5</sub> | -   | 16  | ns    |
| HLDAI/ hold after HOLD/ deasserted* | $t_6$          | 0   | -   | ns    |
| HOLD/ asserted to HLDAI/ asserted   | $t_7$          | 0   | -   | ns    |

<sup>\*</sup>HLDAI/ may not be asserted prior to HOLD/

## Bus Mode 3 and 4 Master Cycle

#### Bus Mode 3 and 4 Bus Master Read Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the W\_R/, Transfer Modifier and Transfer Type lines.

3.

- a. The SYM53C770 asserts Transfer in Progress
- b. The SYM53C770 asserts Address Status, Address, and Byte Enable signals. <sup>1</sup>
- 4. The SYM53C770 deasserts Address Status.
- The SYM53C770 waits for Transfer Acknowledge, Valid Data, Transfer Burst Inhibit, and Transfer Error Acknowledge
  - If Transfer Burst Inhibit is not asserted attempt cache bursting. Otherwise, proceed with noncache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge is asserted and Ready In is not asserted, a bus fault condition will be generated.
  - If Ready In is asserted and Transfer Error Acknowledge is not asserted and the SYM53C770 requires more cycles, then return to step 3b.
- 6. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master, Bus Busy, and Transfer in Progress.
- 7. The SYM53C770 floats the Control and Address lines.

6-64 SYM53C770 Data Manual

 $<sup>^{1.}</sup>$ The waveforms in this section show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the Bus Mode 3 Address/byte enable lines, A(31-0), BHE/.



Figure 6-32: Bus Mode 3 and 4 Bus Master Read (Non-Preview of Address)



Figure 6-33: Bus Mode 3 and 4 Bus Master Read (Preview of Address)

6-66 SYM53C770 Data Manual

Table 6-34: Bus Mode 3 and 4 Bus Master Read Timings

| Parameter                                          | Symbol          | Min | Max | Units |
|----------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                           | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                          | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                           | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                              | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                             | $t_5$           | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                           | $t_6$           | 7   | 32  | ns    |
| BCLK high to ADS/ driven                           | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to ADS/ low                              | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high                             | t <sub>9</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high-Z                           | t <sub>10</sub> | 7   | 32  | ns    |
| READYI/ setup to BCLK high                         | t <sub>11</sub> | 9   | -   | ns    |
| READY/ hold from BCLK high                         | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-2), BE(3-0) driven <sup>1</sup>  | t <sub>13</sub> | 5   | 28  | ns    |
| BCLK high to A(31-2), BE(3-0) valid <sup>2</sup>   | t <sub>14</sub> | 3   | 20  | ns    |
| BCLK high to A(31-2), BE(3-0) high- $\mathbb{Z}^3$ | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to $W_R/, TT(1-0)$ high-Z                | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to $W_R/, TT(1-0)$ high-Z                | t <sub>17</sub> | -   | 32  | ns    |
| Read Data setup to BCLK high                       | t <sub>18</sub> | 6   | -   | ns    |
| Read Data hold from BCLK high                      | t <sub>19</sub> | 6   | -   | ns    |
| PA/ setup to BCLK high                             | t <sub>20</sub> | 5   | -   | ns    |
| PA/ hold from BCLK high                            | t <sub>21</sub> | 5   | -   | ns    |
| TBI/ setup to BCLK high                            | t <sub>22</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                           | t <sub>23</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                            | t <sub>24</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                           | t <sub>25</sub> | 5   | -   | ns    |

<sup>1.</sup> The waveforms in these sections show the address/byte enable signals for Bus Mode 4, A (31-2), BE (3-0). These waveforms also apply to the bus Mode 3 address/byte enable lines, A (31-0), BHE/

<sup>2.</sup> See note 1 above.

<sup>3.</sup> See note 1 above



Figure 6-34: Bus Mode 4 Bus Master Read (Cache Line Burst)

6-68 SYM53C770 Data Manual

Table 6-35: Bus Mode 4 Bus Master Read Timings (Cache Line Burst)

| Parameter                                           | Symbol          | Min | Max | Units |
|-----------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                            | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                           | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                            | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                               | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                              | $t_5$           | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                            | $t_6$           | 7   | 32  | ns    |
| BCLK high to ADS/ driven                            | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to ADS/ low                               | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high                              | t <sub>9</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high-Z                            | t <sub>10</sub> | 7   | 32  | ns    |
| READYI/ setup to BCLK high                          | t <sub>11</sub> | 9   | -   | ns    |
| READYI/ hold from BCLK high                         | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-2), BE (3-0) driven $^{1}$        | t <sub>13</sub> | 5   | 28  | ns    |
| BCLK high to A(31-2), BE (3-0) valid <sup>2</sup>   | t <sub>14</sub> | 3   | 20  | ns    |
| BCLK high to A(31-2), BE (3-0) high- $\mathbf{Z}^3$ | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to $W_R$ , $TT(1-0)$ high- $Z$            | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to $W_R$ , $TT(1-0)$ high-Z               | t <sub>17</sub> | 5   | 32  | ns    |
| Read Data setup to BCLK high                        | t <sub>18</sub> | 6   | -   | ns    |
| Read Data hold from BCLK high                       | t <sub>19</sub> | 6   | -   | ns    |
| TBI/ setup to BCLK high                             | t <sub>20</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                            | t <sub>21</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                             | t <sub>22</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                            | t <sub>23</sub> | 5   | -   | ns    |
| BCLK high to CBREQ/ driven                          | t <sub>24</sub> | 5   | 28  | ns    |
| BCLK high to CBREQ/ low                             | t <sub>25</sub> | 5   | 20  | ns    |
| BCLK/ high to CBREQ/ high                           | t <sub>26</sub> | 5   | 20  | ns    |
| BCLK high to CBREQ/ high-Z                          | t <sub>27</sub> | 7   | 32  | ns    |

T. The waveforms in these sections show the address/byte enable signals for Bus  $Mode\ 4$ , A(31-2), BE(3-0). These waveforms also apply to the bus  $Mode\ 3$  address/byte enable lines, A(31-0), BHE/.

<sup>2.</sup> See note 1 above.

<sup>3.</sup> See note 1 above.

#### Bus Mode 3 and 4 Bus Master Write Sequence

- 1. The SYM53C770 has attained bus mastership.
- 2. The SYM53C770 asserts the W\_R/, Transfer Modifier, and Transfer Type lines.

3.

- a. The SYM53C770 asserts Transfer in Progress.
- b. The SYM53C770 asserts the Address Status and Byte Enable signals, and the Address and Data lines.
- 4. The SYM53C770 deasserts Address Status.
- The SYM53C770 waits for Ready In, Transfer Burst Inhibit, and Transfer Error Acknowledge.
  - If Transfer Burst Inhibit is not asserted, attempt cache bursting. Otherwise, proceed with non-cache transfers.
  - If Transfer Error Acknowledge and Transfer Acknowledge are asserted, attempt a retry.
  - If Transfer Error Acknowledge is asserted and Ready In is not asserted, a bus fault condition will be generated.
  - If Transfer Error Acknowledge is asserted and Ready In is not asserted and the SYM53C770 requires more cycles, then return to step 3b.
- 6. Upon acknowledge of the last bus cycle, the SYM53C770 deasserts Master, Busy, and Transfer in Progress.
- 7. The SYM53C770 floats the Control, Address, and Data Lines.

6-70 SYM53C770 Data Manual



Figure 6-35: Bus Mode 3 and 4 Bus Master Write (Non-Preview of Address)



Figure 6-36: Bus Mode 3 and 4 Bus Master Write (Preview of Address)

6-72 SYM53C770 Data Manual

Table 6-36: Bus Mode 3 and 4 Bus Master Write Timings

| Parameter                                        | Symbol          | Min | Max | Units |
|--------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                         | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                        | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                         | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                            | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                           | $t_5$           | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                         | $t_6$           | 7   | 32  | ns    |
| BCLK high to ADS/ driven                         | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to ADS/ low                            | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high                           | t <sub>9</sub>  | 4   | 17  | ns    |
| BCLK high to ADS/ high-Z                         | t <sub>10</sub> | 7   | 32  | ns    |
| READYI/ setup to BCLK high                       | t <sub>11</sub> | 9   | -   | ns    |
| READY/ hold from BCLK high                       | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-2), BE(3-0) driven $^1$        | t <sub>13</sub> | 5   | 28  | ns    |
| BCLK high to A(31-2), BE(3-0) valid <sup>2</sup> | t <sub>14</sub> | 3   | 20  | ns    |
| BCLK high to A(31-2), BE(3-0) high- $Z^3$        | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to $W_R$ /, $TT(1-0)$ driven and valid | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to $W_R$ , $TT(1-0)$ high-Z            | t <sub>17</sub> | 5   | 32  | ns    |
| BCLK high to Write Data driven                   | t <sub>18</sub> | 5   | 34  | ns    |
| BCLK high to Write Data valid                    | t <sub>19</sub> | 5   | 24  | ns    |
| BCLK high to Write Data high-Z                   | t <sub>20</sub> | 5   | 30  | ns    |
| PA/ setup to BCLK high                           | t <sub>21</sub> | 5   | -   | ns    |
| PA/ hold from BCLK high                          | t <sub>22</sub> | 5   | -   | ns    |
| TBI/ setup to BCLK high                          | t <sub>23</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                         | t <sub>24</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                          | t <sub>25</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                         | t <sub>26</sub> | 5   | -   | ns    |

T. The waveforms in these sections show the address/byte enable signals for Bus Mode 4, A(31-2), BE(3-0). These waveforms also apply to the bus Mode 3 address/byte enable lines, A(31-0), BHE/.

<sup>2.</sup> See note 1 above.

<sup>3.</sup> See note 1above.



Figure 6-37: Bus Mode 4 Bus Master Write (Cache Line Burst)

6-74 SYM53C770 Data Manual

Table 6-37: Bus Mode 4 Bus Master Write Timings (Cache Line Burst)

| Parameter                                         | Symbol          | Min | Max | Units |
|---------------------------------------------------|-----------------|-----|-----|-------|
| BOFF/ setup to BCLK high                          | t <sub>1</sub>  | 8   | -   | ns    |
| BOFF/ hold from BCLK high                         | $t_2$           | 7   | -   | ns    |
| BCLK high to TIP/ driven                          | $t_3$           | 5   | 32  | ns    |
| BCLK high to TIP/ low                             | $t_4$           | 3   | 20  | ns    |
| BCLK high to TIP/ high                            | t <sub>5</sub>  | 3   | 20  | ns    |
| BCLK high to TIP/ high-Z                          | $t_6$           | 7   | 32  | ns    |
| BCLK high to ADS/ driven                          | t <sub>7</sub>  | 5   | 30  | ns    |
| BCLK high to ADS/ low                             | t <sub>8</sub>  | 3   | 17  | ns    |
| BCLK high to ADS/ high                            | $t_9$           | 3   | 17  | ns    |
| BCLK high to ADS/ high-Z                          | t <sub>10</sub> | 7   | 32  | ns    |
| READYI/ setup to BCLK high                        | t <sub>11</sub> | 9   | -   | ns    |
| READYI/ hold from BCLK high                       | t <sub>12</sub> | 5   | -   | ns    |
| BCLK high to A(31-2), BE(3-0) driven <sup>1</sup> | t <sub>13</sub> | 5   | 28  | ns    |
| BCLK high to A(31-2), BE(3-0) valid <sup>2</sup>  | t <sub>14</sub> | 3   | 20  | ns    |
| BCLK high to A(31-2), BE(3-0) high- $Z^3$         | t <sub>15</sub> | 7   | 32  | ns    |
| BCLK high to $W_R/TT(1-0)$ driven and valid       | t <sub>16</sub> | 5   | 30  | ns    |
| BCLK high to W_R/, TT(1-0) high-Z                 | t <sub>17</sub> | 5   | 32  | ns    |
| BCLK high to Write Data driven                    | t <sub>18</sub> | 5   | 34  | ns    |
| BCLK high to Write Data valid                     | t <sub>19</sub> | 5   | 24  | ns    |
| BCLK high to Write Data high-Z                    | t <sub>20</sub> | 5   | 30  | ns    |
| TBI/ setup to BCLK high                           | t <sub>21</sub> | 6   | -   | ns    |
| TBI/ hold from BCLK high                          | t <sub>22</sub> | 4   | -   | ns    |
| TEA/ setup to BCLK high                           | t <sub>23</sub> | 9   | -   | ns    |
| TEA/ hold from BCLK high                          | t <sub>24</sub> | 5   | -   | ns    |
| BCLK high to CBREQ/ driven                        | t <sub>25</sub> | 5   | 28  | ns    |
| BCLK high to CBREQ/ low                           | t <sub>26</sub> | 5   | 20  | ns    |
| BCLK high to CBREQ/ high                          | t <sub>27</sub> | 5   | 20  | ns    |
| BCLK high to CBREQ/ high-Z                        | t <sub>28</sub> | 7   | 32  | ns    |

I. The waveforms in these sections show the address/byte enable signals for Bus Mode 4, A (31-2), BE (3-0). These waveforms also apply to the bus Mode 3 address/byte enable lines, A (31-0), BHE/.

<sup>2.</sup> See note 1 above.

<sup>3.</sup> See note 1 above.

## **SCSI** Timings

#### Initiator Asynchronous Send



Figure 6-38: Initiator Asynchronous Send

Table 6-38: Initiator Asynchronous Send Timings

| Parameter                            | Symbol         | Min | Max | Units |
|--------------------------------------|----------------|-----|-----|-------|
| ACK/ asserted from REQ/ asserted     | t <sub>1</sub> | 10  | -   | ns    |
| ACK/ deasserted from REQ/ deasserted | $t_2$          | 10  | -   | ns    |
| Data setup to ACK/ asserted          | t <sub>3</sub> | 55  | -   | ns    |
| Data hold from ACK/ asserted         | t <sub>4</sub> | 20  | -   | ns    |

6-76 SYM53C770 Data Manual

### Initiator Asynchronous Receive



Figure 6-39: Initiator Asynchronous Receive

Table 6-39: Initiator Asynchronous Receive Timings

| Parameter                            | Symbol         | Min | Max | Units |
|--------------------------------------|----------------|-----|-----|-------|
| ACK/ asserted from REQ/ asserted     | t <sub>1</sub> | 10  | -   | ns    |
| ACK/ deasserted from REQ/ deasserted | $t_2$          | 10  | -   | ns    |
| Data setup to REQ/ asserted          | $t_3$          | 0   | -   | ns    |
| Data hold from ACK/ asserted         | $t_4$          | 0   | -   | ns    |

## Target Asynchronous Send



Figure 6-40: Target Asynchronous Send Waveforms

**Table 6-40: Target Asynchronous Send Timings** 

| Parameter                          | Symbol         | Min | Max | Units |
|------------------------------------|----------------|-----|-----|-------|
| REQ/ deasserted from ACK/ asserted | $t_1$          | 10  | -   | ns    |
| REQ/ asserted from ACK/ deasserted | $t_2$          | 10  | -   | ns    |
| Data setup to REQ/ asserted        | $t_3$          | 55  | -   | ns    |
| Data hold from ACK/ asserted       | t <sub>4</sub> | 20  | -   | ns    |

6-78 SYM53C770 Data Manual

## Target Asynchronous Receive



Figure 6-41: Target Asynchronous Receive

**Table 6-41: Target Asynchronous Receive Timings** 

| Parameter                          | Symbol         | Min | Max | Units |
|------------------------------------|----------------|-----|-----|-------|
| REQ/ deasserted from CK/ asserted  | t <sub>1</sub> | 10  | -   | ns    |
| REQ/ asserted from ACK/ deasserted | $t_2$          | 10  | -   | ns    |
| Data setup to ACK/ asserted        | $t_3$          | 0   | -   | ns    |
| Data hold from REQ/ deasserted     | t <sub>4</sub> | 0   | -   | ns    |

## Initiator and Target Synchronous Transfers



Figure 6-42: Initiator and Target Synchronous Transfers

Table 6-42: SCSI-1 Transfers (Single-ended, 5.0 MB/s)

| Parameter                                    | Symbol         | Min | Max | Units |
|----------------------------------------------|----------------|-----|-----|-------|
| Send REQ/ or ACK/ assertion pulse width      | t <sub>1</sub> | 90  | -   | ns    |
| Send REQ/ or ACK/ deassertion pulse width    | $t_2$          | 90  | -   | ns    |
| Receive REQ/ or ACK/ assertion pulse width   | $t_1$          | 90  | -   | ns    |
| Receive REQ/ or ACK/ deassertion pulse width | $t_2$          | 90  | -   | ns    |
| Send data setup to REQ/ or ACK/ asserted     | $t_3$          | 55  | -   | ns    |
| Send data hold from REQ/ or ACK/ asserted    | $t_4$          | 100 | -   | ns    |
| Receive data setup to REQ/ or ACK/ asserted  | t <sub>5</sub> | 0   | -   | ns    |
| Receive data hold from REQ/ or ACK/ asserted | $t_6$          | 45  | -   | ns    |

6-80 SYM53C770 Data Manual

Table 6-43: SCSI-1 Transfers (Differential, 4.17 MB/s)

| Parameter                                    | Symbol         | Min | Max | Units |
|----------------------------------------------|----------------|-----|-----|-------|
| Send REQ/ or ACK/ assertion pulse width      | t <sub>1</sub> | 96  | -   | ns    |
| Send REQ/ or ACK/ deassertion pulse width    | $t_2$          | 96  | -   | ns    |
| Receive REQ/ or ACK/ assertion pulse width   | t <sub>1</sub> | 84  | -   | ns    |
| Receive REQ/ or ACK/ deassertion pulse width | $t_2$          | 84  | -   | ns    |
| Send data setup to REQ/ or ACK/ asserted     | $t_3$          | 65  | -   | ns    |
| Send data hold from REQ/ or ACK/ asserted    | t <sub>4</sub> | 110 | -   | ns    |
| Receive data setup to REQ/ or ACK/ asserted  | t <sub>5</sub> | 0   | =   | ns    |
| Receive data hold from REQ/ or ACK/ asserted | $t_6$          | 45  | -   | ns    |

Table 6-44: SCSI-2 Fast Transfers (10.0 MB/s, 40 MHz clock)

| Parameter                                    | Symbol         | Min | Max | Units |
|----------------------------------------------|----------------|-----|-----|-------|
| Send REQ/ or ACK/ assertion pulse width      | t <sub>1</sub> | 35  | -   | ns    |
| Send REQ/ or ACK/ deassertion pulse width    | $t_2$          | 35  | -   | ns    |
| Receive REQ/ or ACK/ assertion pulse width   | $t_1$          | 20  | -   | ns    |
| Receive REQ/ or ACK/ deassertion pulse width | $t_2$          | 20  | -   | ns    |
| Send data setup to REQ/ or ACK/ asserted     | t <sub>3</sub> | 33  | -   | ns    |
| Send data hold from REQ/ or ACK/ asserted    | $t_4$          | 45  | -   | ns    |
| Receive data setup to REQ/ or ACK/ asserted  | t <sub>5</sub> | 0   | -   | ns    |
| Receive data hold from REQ/ or ACK/ asserted | t <sub>6</sub> | 10  | -   | ns    |

Table 6-45: SCSI-2 Fast Transfers (10.0 MB/s, 50 MHz clock)

| Parameter                                    | Symbol         | Min  | Max | Units |
|----------------------------------------------|----------------|------|-----|-------|
| Send REQ/ or ACK/ assertion pulse width      | t <sub>1</sub> | 35   | -   | ns    |
| Send REQ/ or ACK/ deassertion pulse width    | $t_2$          | 35   | -   | ns    |
| Receive REQ/ or ACK/ assertion pulse width   | $t_1$          | 20   | -   | ns    |
| Receive REQ/ or ACK/ deassertion pulse width | $t_2$          | 20   | -   | ns    |
| Send data setup to REQ/ or ACK/ asserted     | t <sub>3</sub> | 33   | -   | ns    |
| Send data hold from REQ/ or ACK/ asserted    | $t_4$          | 40** | -   | ns    |
| Receive data setup to REQ/ or ACK/ asserted  | t <sub>5</sub> | 0    | -   | ns    |
| Receive data hold from REQ/ or ACK/ asserted | $t_6$          | 10   | -   | ns    |

<sup>\*</sup>Transfer Period bits (bits 6-4 in the SXFER register) are set to zero and the extra Clock Cycle of Data Setup bit (bit 7 in SCNTL) is set.

Note: for fast SCSI, the TolerANT Enable bit (STEST3 bit 7) should be set.

6-82 SYM53C770 Data Manual

<sup>\*\*</sup> Analysis of system configuration is recommended due to reduced driver skew margin in differential systems.

Table 6-46: Ultra SCSI Single-Ended Transfers (20.0 MB/s (8-bit transfers) or 40.0 MB/s (16-bit transfers), 80 or 100 MHz clock)

| Symbol         | Parameter                                      | Min | Max | Unit |
|----------------|------------------------------------------------|-----|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 16  | -   | ns   |
| $t_2$          | Send SREQ/ or SACK/ deassertion pulse width    | 16  | -   | ns   |
| $t_1$          | Receive SREQ/ or SACK/ assertion pulse width   | 10  | -   | ns   |
| $t_2$          | Receive SREQ/ or SACK/ deassertion pulse width | 10  | -   | ns   |
| $t_3$          | Send data setup to SREQ/ or SACK/ asserted     | 12  | -   | ns   |
| $t_4$          | Send data hold from SREQ/ or SACK/ asserted    | 17  | -   | ns   |
| $t_5$          | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns   |
| t <sub>6</sub> | Receive data hold from SREQ/ or SACK/ asserted | 6   | -   | ns   |

<sup>\*</sup>Transfer period bits (bits 6-4 in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

Note: for fast SCSI, set the TolerANT Enable bit (bit 7 in STEST3). During Fast-20 transfers, the value of the Extend REQ/ACK Filtering bit (STEST2, bit 1) has no effect.

Table 6-47: Ultra SCSI Differential Transfers (20.0 MB/s (8-bit transfers) or 40.0 MB/s (16-bit transfers), 80 or 100 MHz clock)

| Symbol         | Parameter                                      | Mln | Max | Unit |
|----------------|------------------------------------------------|-----|-----|------|
| t <sub>1</sub> | Send SREQ/ or SACK/ assertion pulse width      | 16  | -   | ns   |
| $t_2$          | Send SREQ/ or SACK/ deassertion pulse width    | 16  | -   | ns   |
| $t_1$          | Receive SREQ/ or SACK/ assertion pulse width   | 10  | -   | ns   |
| $t_2$          | Receive SREQ/ or SACK/ deassertion pulse width | 10  | -   | ns   |
| $t_3$          | Send data setup to SREQ/ or SACK/ asserted     | 16  | -   | ns   |
| t <sub>4</sub> | Send data hold from SREQ/ or SACK/ asserted    | 21  | -   | ns   |
| $t_5$          | Receive data setup to SREQ/ or SACK/ asserted  | 0   | -   | ns   |
| $t_6$          | Receive data hold from SREQ/ or SACK/ asserted | 6   | -   | ns   |

<sup>\*</sup>Transfer period bits (bits 6-4 in the SXFER register) are set to zero and the Extra Clock Cycle of Data Setup bit (bit 7 in SCNTL1) is set.

Note: for fast SCSI, set the TolerANT Enable bit (bit 7 in STEST3). During Fast-20 transfers, the value of the Extend REQ/ACK Filtering bit (STEST2, bit 1) has no effect.

6-84 SYM53C770 Data Manual

# Appendix A Register Summary

Register 00 (03) SCSI Control Zero (SCNTL0) Read/Write

| ARB1      | ARB0 | START | WATN/ | EPC | EPG | AAP | TRG |
|-----------|------|-------|-------|-----|-----|-----|-----|
| 7         | 6    | 5     | 4     | 3   | 2   | 1   | 0   |
| Default>> |      |       |       |     |     |     |     |
| 1         | 1    | Ω     | 0     | O   | 0   | n   | O   |

Bit 7 ARB1 (Arbitration mode bit 1) Bit 6 ARB0 (Arbitration mode bit 0)

| ARB1 ARB0 |   | Arbitration Mode                           |  |  |  |
|-----------|---|--------------------------------------------|--|--|--|
| 0         | 0 | Simple arbitration                         |  |  |  |
| 0         | 1 | Reserved                                   |  |  |  |
| 1         | 0 | Reserved                                   |  |  |  |
| 1         | 1 | Full arbitration, selection or reselection |  |  |  |

Bit 5 START (Start sequence)
Bit 4 WATN (Select with ATN/ on a start sequence)
Bit 3 EPC (Enable parity checking)
Bit 2 EPG (Enable parity
generation/parity through)
Bit 1 AAP (Assert ATN/ on parity error)
Bit 0 TRG (Target mode)

Register 01 (02) SCSI Control One (SCNTL1) Read/Write

| EXC         | ADB | DHP | CON | RST | AESP | IARB | SST |  |  |
|-------------|-----|-----|-----|-----|------|------|-----|--|--|
| 7           | 6   | 5   | 4   | 3   | 2    | 1    | 0   |  |  |
| Default >>> |     |     |     |     |      |      |     |  |  |
| 0           | 0   | 0   | 0   | 0   | 0    | 0    | 0   |  |  |
|             |     |     |     |     |      |      |     |  |  |

Bit 7 EXC (Extra clock cycle of data setup)
Bit 6 ADB (Assert SCSI data bus)
Bit 5 DHP (Disable Halt on Parity Error or ATN) (Target Only)

Bit 3 RST (Assert SCSI RST/ signal)

Bit 2 AESP (Assert even SCSI parity (force bad parity))

Bit 1 IARB (Immediate Arbitration)
Bit 0 SST (Start SCSI Transfer)

Register 02 (01) SCSI Control Register Two (SCNTL2) Read/Write

| SDU        | СНМ | SLPMD | SLPHBEN | WSS | VUE1 | VUE0 | WSR |  |  |
|------------|-----|-------|---------|-----|------|------|-----|--|--|
| 7          | 6   | 5     | 4       | 3   | 2    | 1    | 0   |  |  |
| Default>>> |     |       |         |     |      |      |     |  |  |
| •          | ^   | ^     | •       |     |      |      |     |  |  |

| Bit 7 | DU (SCSI Disconnect Unexpected)         |
|-------|-----------------------------------------|
| Bit 6 | CHM (Chained Mode)                      |
| Bit 5 | SLPMD (SLPAR Mode Bit)                  |
| Bit 4 | SLPHBEN (SLPAR High Byte Enable)        |
| Bit 3 | WSS (Wide SCSI Send)                    |
| Bit 2 | VUE1 (Vendor Unique Enhancements bit 1) |
| Bit 1 | UE0 (Vendor Unique Enhancements bit 0)  |
| Bit 0 | WSR (Wide SCSI Receive)                 |
|       |                                         |

Register 03 (00)

SCSI Control Three (SCNTL3)

Read/Write

| Ultra     | SCF2 | SCF1 | SCF0 | EWS | CCF2 | CCF1 | CCF0 |
|-----------|------|------|------|-----|------|------|------|
| 7         | 6    | 5    | 4    | 3   | 2    | 1    | 0    |
| Default>> |      |      |      |     |      |      |      |
| 0         | 0    | 0    | 0    | 0   | 0    | 0    | 0    |

Bit 7 Ultra (Ultra Enable)

Bits 6-4 SCF2-0 (Synchronous Clock Conversion Factor)

Bit 3 EWS (Enable Wide SCSI)

Bits 2-0 CCF2-0 (Clock Conversion Factor)

Register 04 (07)

SCSI Chip ID (SCID)

Read/Write

| RES   | RRE   | SRE | RES | ID3 | ID2 | ID1 | ID0 |
|-------|-------|-----|-----|-----|-----|-----|-----|
| 7     | 6     | 5   | 4   | 3   | 2   | 1   | 0   |
| Defa  | ult>> |     |     |     |     |     |     |
| · · · |       | ^   |     |     | ^   | •   | •   |

Bit 7 Reserved

Bit 6 RRE (Enable Response to Reselection)
Bit 5 SRE (Enable Response to Selection)

Bit 4 Reserved

Bits 3-0 Encoded Chip SCSI ID

Register 05 (06)

SCSI Transfer (SXFER)

Read/Write

| TP2   | TP1    | TP0 | MO4 | MO3 | M02 | M01 | MO0 |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |     |     |     |     |     |     |
| 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 7-5 TP2-0 (SCSI Synchronous Transfer Period)
Bits 4-0 MO4-MO0 (Max SCSI synchronous offset)

Register 06 (05)

SCSI Destination ID (SDID)

Read/Write

| RES        | RES | RES | RES | ID3 | ID2 | ID1 | ID0 |
|------------|-----|-----|-----|-----|-----|-----|-----|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Default>>> |     |     |     |     |     |     |     |
| Χ          | Χ   | Χ   | Χ   | 0   | 0   | 0   | 0   |

Bits 7-4 Reserved

Bits 3-0 Encoded Destination SCSI ID bits 3-0

Register 07 (04)

General Purpose (GPREG)

Read/Write

| RES        | RES | RES | GPIO4 | GPI03 | GPI02 | GPIO1 | GPI00 |  |
|------------|-----|-----|-------|-------|-------|-------|-------|--|
| 7          | 6   | 5   | 4     | 3     | 2     | 1     | 0     |  |
| Default>>> |     |     |       |       |       |       |       |  |
| X          | X   | X   | 0     | 1     | 1     | 1     | 1     |  |

Bits 7-5 Reserved

Bits 4-0 GPIO4-0 (General Purpose Inputs/Outputs)

Register 08 (0B)

SCSI First Byte Received (SFBR)

Read/Write

| 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------|---|---|---|---|---|---|
| Defau | ılt>>> |   |   |   |   |   |   |
| 0     | 0      | 0 | 0 | 0 | 0 | 0 | 0 |

Bits 7-0 1B7-0 (First byte received)

Register 09 (0A)

SCSI Output Control Latch (SOCL)

Read /Write

| REQ        | ACK | BSY | SEL | ATN | MSG | C/D | I/O |  |  |
|------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
| Default>>> |     |     |     |     |     |     |     |  |  |
| 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

Bit 7 REQ (Assert SCSI REQ/ signal) Bit 6 ACK (Assert SCSI ACK/ signal) Bit 5 BSY (Assert SCSI BSY/ signal) Bit 4 SEL (Assert SCSI SEL/ signal) ATN (Assert SCSI ATN/ signal) Bit 3 MSG (Assert SCSI MSG/ signal) Bit 2 Bit 1 C/D (Assert SCSI C\_D/ signal) Bit 0 I/O (Assert SCSI I\_O/ signal)

Register 0A (09)

SCSI Selector ID Register (SSID)

Read Only

| Γ | VAL   |        | Reserved |   | Encoded SCSI Destination ID |   |   |   |  |
|---|-------|--------|----------|---|-----------------------------|---|---|---|--|
| ١ | 7     | 6      | 6 5 4    |   |                             | 2 | 1 | 0 |  |
| • | Defau | ılt>>> | •        | • | •                           |   |   |   |  |
|   | X     | Χ      | X        | X | Χ                           | X | Χ | Χ |  |

Bit 7 VAL (SCSI Valid Bit)

Bits 6-4 Reserved

Bits 3-0 Encoded Destination SCSI ID

A-2 SYM53C770 Data Manual

Register 0B (08)

SCSI Bus Control Lines (SBCL)

Read Only

| REQ        | ACK | BSY | SEL | ATN | MSG | C/D | I/O |  |
|------------|-----|-----|-----|-----|-----|-----|-----|--|
| 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
| Default>>> |     |     |     |     |     |     |     |  |
| X          | X   | X   | X   | X   | X   | X   | X   |  |

| Bit 7 | REQ (REQ/ status) |
|-------|-------------------|
| Bit 6 | ACK (ACK/ status) |
| Bit 5 | BSY (BSY/ status) |
| Bit 4 | SEL (SEL/ status) |
| Bit 3 | ATN (ATN/ status) |
| Bit 2 | MSG (MSG/ status) |
| Bit 1 | C/D (C_D/ status) |
| Bit 0 | I/O (I_O/ status) |

Register 0C (0F)

DMA Status (DSTAT)

Read Only

| DFE   | HPE    | BF | ABRT | SSI | SIR | WTD | IID |
|-------|--------|----|------|-----|-----|-----|-----|
| 7     | 6      | 5  | 4    | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |    |      |     |     |     |     |
| 1     | 0      | 0  | 0    | 0   | 0   | 0   | 0   |

Bit 7 DFE (DMA FIFO empty)

Bit 6 HPE (Host Parity Error)

Bit 5 BF (Bus fault)
Bit 4 ABRT (Aborted)

Bit 3 SSI (SCRIPTS step interrupt)

Bit 2 SIR (SCRIPTS interrupt instruction received)

Bit 1 WTD (Watchdog time-out detected)

Bit 0 IID (Illegal instruction detected)

Register 0D (0E)

SCSI Status Zero (SSTAT0)

Read Only

|   | ILF   | ORF    | OLF | AIP | LOA | WOA | RST/ | SDP/ |
|---|-------|--------|-----|-----|-----|-----|------|------|
|   | 7     | 6      | 5   | 4   | 3   | 2   | 1    | 0    |
| • | Defau | ılt>>> |     |     |     |     |      |      |
|   | 0     | 0      | 0   | 0   | 0   | 0   | 0    | 0    |

Bit 7 ILF (SIDL least significant byte full)

Bit 6 ORF (SODR least significant byte full)

Bit 5 OLF (SODL least significant byte full)

Bit 4 AIP (Arbitration in progress)

Bit 3 LOA (Lost arbitration)
Bit 2 WOA (Won arbitration)

Bit 1 RST/ (SCSI RST/ signal)

Bit 0 SDP0/ (SCSI SDP0/ parity signal)

Register 0E (0D)

SCSI Status One (SSTAT1)

Read Only

| FF3   | FF2    | FF1 | FF0 | SDP | MSG | C/D | 1/0 |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |     |     |     |     |     |     |
| 0     | 0      | 0   | 0   | Χ   | Χ   | Χ   | Χ   |

Bits 7-4 FF3-0 (FIFO flags)

Bit 3 SDP0 (Latched SCSI parity)
Bit 2 MSG (SCSI MSG/ signal)
Bit 1 C/D (SCSI C\_D/ signal)
Bit 0 I/O (SCSI I\_O/ signal)

Register 0F (0C)

SCSI Status Two (SSTAT2)

Read Only

| ILF1  | ORF1    | OLF1 | FF4 | SPL1 | DIFF | LDSC | SDP1 |
|-------|---------|------|-----|------|------|------|------|
| 7     | 6       | 5    | 4   | 3    | 2    | 1    | 0    |
| Defau | lt: >>> |      |     |      |      |      |      |
| 0     | 0       | 0    | 0   | Χ    | 0    | 1    | Χ    |

Bit 7 ILF1 (SIDL most significant byte full)

Bit 6 ORF1 (SODR most significant byte full)
Bit 5 OLF1 (SODL most significant byte full)

Bit 4 FF4 (FIFO Flags bit 4)

Bit 3 Latched SCSI parity for SD15-8

Bit 2 DIFFSENSE SENSE

Bit 1 LDSC (Last Disconnect)
Bit 0 SDP1 (SCSI SDP1 Signal)

Registers 10-13 (10-13)

Data Structure Address (DSA)

Read/Write

Register 14 (17)

Interrupt Status (ISTAT)

Read/Write

| ABRT | RST    | SIGP | SEM | CON | INTF | SIP | DIP |
|------|--------|------|-----|-----|------|-----|-----|
| 7    | 6      | 5    | 4   | 3   | 2    | 1   | 0   |
| Defa | ılt>>> |      |     |     |      |     |     |
| 0    | 0      | 0    | 0   | 0   | 0    | 0   | 0   |

Bit 7 ABRT (Abort operation)
Bit 6 RST (Software reset)
Bit 5 SIGP (Signal process)
Bit 4 SEM (Semaphore)
Bit 3 CON (Connected)
Bit 2 INTF (Interrupt on the Fly)
Bit 1 SIP (SCSI interrupt pending)

DIP (DMA interrupt pending)

Register 18 (1B)

Chip Test Zero (CTEST0)

Read/Write

Bit 0

| CDIS  | SC1    | SC0 | GRP | DFP | EHP | TT1 | C386E |
|-------|--------|-----|-----|-----|-----|-----|-------|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0     |
| Defau | ılt>>> |     |     |     |     |     |       |
| 0     | Λ      | Λ   | Λ   | Y   | Λ   | Λ   | Λ     |

Bit 7 CDIS (Cache burst disable) Bits 6-5 SC1-0 (Snoop control)

Bit 4 GRP (Generate Receive Parity)
Bit 3 DFP (DMA FIFO parity)
Bit 2 EHP (Even host parity)
Bit 1 TT1 (Transfer type bit)
Bit 0 C386E (Cache 386 Enable)

Register 19 (1A)

Chip Test One (CTEST1)

Read Only

| 1 | FMT3  | FMT2   | FMT1 | FMT0 | FFL3 | FFL2 | FFL1 | FFI0 |
|---|-------|--------|------|------|------|------|------|------|
|   | 7     | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|   | Defau | lt >>> |      |      |      |      |      |      |
|   | 1     | 1      | 1    | 1    | 0    | 0    | 0    | 0    |

Bits 7-4 FMT3-0 (Byte Empty in DMA FIFO) Bits 3-0 FFL3-0 (Byte Full in DMA FIFO) Register 1A (19)

Chip Test Two (CTEST2)

Read Only

| DDIR  | SIGP   | RES | RES | DFP | TEOP | DREQ | DACK |
|-------|--------|-----|-----|-----|------|------|------|
| 7     | 6      | 5   | 4   | 3   | 2    | 1    | 0    |
| Defau | ılt>>> |     |     |     |      |      |      |
| 0     | 0      | Χ   | X   | 0   | 0    | 0    | 1    |

Bit 7 DDIR (Data Transfer Direction)

Bit 6 SIGP (Signal process)

Bit 5 Reserved

Bit 4 Reserved
Bit 3 DFP (DMA FIFO parity)

Bit 2 TEOP (SCSI true end of process)

Bit 1 DREQ (Data request status)

Bit 0 DACK (Data acknowledge status)

Register 1B (18)

Chip Test Three (CTEST3)

Read/Write

| V3        | V2 | V1 | V0 | FLF | CLF | FM | SM |
|-----------|----|----|----|-----|-----|----|----|
| 7         | 6  | 5  | 4  | 3   | 2   | 1  | 0  |
| Default>> | ·> | •  | •  | •   |     |    | •  |
| Y         | Y  | Y  | Y  | Λ   | 0   | 0  | Λ  |

Bits 7-4 V3-0 (Chip revision level)

Bit 3 FLF (Flush DMA FIFO)
Bit 2 CLF (Clear DMA FIFO)
Bit 1 FM (Fetch pin mode)
Bit 0 SM (Snoop pins mode)

Registers 1C-1F (1C-1F)

Temporary Stack (TEMP)

Read/Write

Register 20 (23) DMA FIFO (DFIFO)

Read/Write

| RES | B06       | BO5 | BO4 | BO3 | BO2 | BO1 | BO0 |
|-----|-----------|-----|-----|-----|-----|-----|-----|
| 7   | 6         | 5   | 4   | 3   | 2   | 1   | 0   |
| D   | efault>>> |     |     | •   |     |     |     |
| Х   | 0         | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7 Reserved

Bits 6-0 BO6-0 (Byte offset counter)

A-4 SYM53C770 Data Manual

Register 21 (22)

Chip Test Four (CTEST4)

Read/Write

| MUX   | ZMOD   | ZSD | SRTM | EHPC | FBL2 | FBL1 | FBL0 |
|-------|--------|-----|------|------|------|------|------|
| 7     | 6      | 5   | 4    | 3    | 2    | 1    | 0    |
| Defau | ılt>>> |     |      |      |      |      |      |
| 0     | 0      | 0   | 0    | 0    | 0    | 0    | 0    |

Bit 7 MUX (Host bus multiplex mode)
Bit 6 ZMOD (High impedance mode)

Bit 5 ZSD (SCSI DMA High Impedance Mode)
Bit 4 SRTM (Shadow Register Test Mode)
Bit 3 EHPC (Enable Host Parity Check)

Bits 2-0 FBL2-0 (FIFO byte control

Register 22 (21)

Chip Test Five (CTEST5)

Read/Write

| ADCK | BBCK   | RES | MASR | DDIR | RAM0 | RAM1 | RAMEN |
|------|--------|-----|------|------|------|------|-------|
| 7    | 6      | 5   | 4    | 3    | 2    | 1    | 0     |
| Defa | ult>>> |     | •    |      |      |      |       |
| 0    | 0      | Х   | 0    | 0    | 0    | 0    | 0     |

Bit 7 ADCK (Clock address incrementor)

Bit 6 BBCK (Clock byte counter)

Bit 5 Reserved

Bit 4 MASR (Master control for set or reset pulses)

Bit 3 DDIR (DMA direction)

Bit 2-1 RAM1-0 (SCRIPTS RAM bits 1-0) Bit 0 RAMEN (RAM Base Address Enable)

Register 23 (20)

Chip Test Six (CTEST6)

Read/Write

Registers 24-26 (25-27)
DMA Byte Counter (DBC)
Read/Write

Register 27 (24)

DMA Command (DCMD)

Read/Write

Registers 28-2B (28-2B)

DMA Next Data Address (DNAD)

Read/Write

Registers 2C-2F (2C-2F) DMA SCRIPTS Pointer (DSP) Read/Write

Registers 30-33(30-33)

DMA SCRIPTS Pointer Save (DSPS)

Read/Write

Registers 34-37 (34-37)

Scratch Register A (SCRATCHA)

Read/Write

Register 38 (3B)

DMA Mode (DMODE)

Read/Write

| BL1   | BL0    | FC2 | FC1 | PD | FAM | UO | MAN |
|-------|--------|-----|-----|----|-----|----|-----|
| 7     | 6      | 5   | 4   | 3  | 2   | 1  | 0   |
| Defau | ılt>>> |     |     |    |     |    |     |
| 0     | 0      | 0   | 0   | 0  | 0   | 0  | 0   |

Bit 7-6 BL1-0 (Burst length)

Bit 5-4 FC2-1 (Function code) (Bus Modes 1, 3 and 4), or

TM2-1 (Transfer Modifier) (Bus Mode 2)

Bit 3 PD (Program/data)

Bit 2 FAM (Fixed address mode)

Bit 1 UO/TT0 (User programmable

transfer type)

Bit 0 MAN (Manual start mode)

Register 39 (3A)

DMA Interrupt Enable (DIEN)

Read/Write

| RES  | HPED   | BF | ABRT | SSI | SIR | WTD | IID |
|------|--------|----|------|-----|-----|-----|-----|
| 7    | 6      | 5  | 4    | 3   | 2   | 1   | 0   |
| Defa | ılt>>> |    |      |     |     |     |     |
| Χ    | 0      | 0  | 0    | 0   | 0   | 0   | 0   |

Bit 7 Reserved

Bit 6 HPED (Host parity error detected during DMA

read or Slave write)

Bit 5 BF (Bus fault)

Bit 4 ABRT (Aborted)
Bit 3 SSI (SCRIPTS step interrupt)

Bit 2 SIR (SCRIPTS interrupt instruction received)

Bit 1 WTD (Watchdog time-out detected)

Bit 0 IID (Illegal instruction detected)

Register 3A (39)

DMA Watchdog Timer (DWT)

Read/Write

| 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0   |
|-------|--------|---|---|---|---|---|-----|
| Defau | ult>>> |   |   |   |   |   |     |
| 0     | 0      | 0 | 0 | 0 | 0 | 0 | 0 . |

Register 3B (38)

DMA Control (DCNTL)

Read/Write

| ſ | STE   | BSM    | EA | SSM | BW16 | STD | FA | СОМ |
|---|-------|--------|----|-----|------|-----|----|-----|
| ١ | 7     | 6      | 5  | 4   | 3    | 2   | 1  | 0   |
| ٠ | Defau | ılt>>> |    |     |      |     |    |     |
|   | 0     | 0      | 0  | 0   | 0    | 0   | 0  | 0   |

Bit 7 STE (Size Throttle Enable)

Bit 6 BSM (Bus Mode) Bit 5 EA (Enable ACK)

Bit 4 SSM (Single-step mode)

Bit 3 BW16 (Host Bus Width Equal to 16)

Bit 2 STD (Start DMA operation)

Bit 1 FA (Fast arbitration)

Bit 0 COM (53C700 compatibility)

Register 3C-3F (3C-3F)

Adder Sum Output (ADDER)

Read Only

Register 40 (43)

SCSI Interrupt Enable Zero (SIEN0)

Read/Write

|   | M/A   | CMP    | SEL | RSL | SGE | UDC | RST | PAR |
|---|-------|--------|-----|-----|-----|-----|-----|-----|
|   | 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| • | Defau | ılt>>> |     |     |     |     | •   |     |
|   | 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7 M/A (SCSI Phase Mismatch - Initiator Mode;

SCSI ATN Condition - Target Mode)

Bit 6 CMP (Function Complete)

Bit 5 SEL (Selected)
Bit 4 RSL (Reselected)

Bit 3 SGE SCSI Gross Error)
Bit 2 UDC (Unexpected Discon

Bit 2 UDC (Unexpected Disconnect)
Bit 1 RST (SCSI Reset Condition)
Bit 0 PAR (SCSI Parity Error)

Register 41 (42)

SCSI Interrupt Enable One (SIEN1)

Read/Write

| RES  | RES    | RES | RES | RES | ST0 | GEN | HTH |
|------|--------|-----|-----|-----|-----|-----|-----|
| 7    | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defa | ult>>> |     |     |     |     |     |     |
| Χ    | Χ      | Χ   | Χ   | Χ   | 0   | 0   | 0   |

Bits 7-3 Reserved

Bit 2 STO (Selection or Reselection

Time-out)

Bit 1 GEN (General Purpose Timer Expired)

Bit 0 HTH (Handshake to Handshake Timer Expired)

Register 42 (41)

SCSI Interrupt Status Zero (SIST0)

Read Only

| M/A   | CMP    | SEL | RSL | SGE | UDC | RST | PAR |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |     |     |     |     |     |     |
| 0     | Λ      | ٥   | Ο   | Λ   | 0   | 0   | Λ   |

Bit 7 M/A (Initiator Mode: Phase Mismatch; Target

Mode: ATN/ Active)

Bit 6 CMP (Function Complete)

Bit 5 SEL (Selected)
Bit 4 RSL (Reselected)

Bit 3 SGE (SCSI Gross Error)

Bit 2 UDC (Unexpected Disconnect)

Bit 1 RST (SCSI RST/ Received)

Bit 0 PAR (Parity Error)

Register 43 (40)

SCSI Interrupt Status One (SIST1)

Read Only

| Γ          | RES | RES | RES | RES | RES | ST0 | GEN | HTH |
|------------|-----|-----|-----|-----|-----|-----|-----|-----|
| l          | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Default>>> |     |     |     |     |     |     |     |     |
|            | Χ   | Χ   | Χ   | Χ   | Χ   | 0   | 0   | 0   |

Bits 7-3 Reserved

Bit 2 STO (Selection or Reselection

Time-out)

Bit 1 GEN (General Purpose Timer Expired)

Bit 0 HTH (Handshake to Handshake timer Expired)

Register 44 (47)

SCSI Longitudinal Parity (SLPAR)

Read/Write

A-6 SYM53C770 Data Manual

Register 45 (46)

SCSI Wide Residue Data (SWIDE)

Read Only

Register 46 (45)

Memory Access Control (MACNTL)

Read/Write

| TYP3 | TYPE2   | TYP1 | TYP0 | DataWR | DataRD | PSCRIPT | SCRIPT |
|------|---------|------|------|--------|--------|---------|--------|
| 7    | 6       | 5    | 4    | 3      | 2      | 1       | 0      |
| Def  | ault>>> | •    | •    |        |        |         |        |
| Х    | Χ       | Χ    | Χ    | 0      | 0      | 0       | 0      |

Bits 7-4 TYP3-0 (Chip Type)

Bits 3-0

Register 47 (44)

General Purpose Control (GPCNTL)

Read/Write

| RES   | RES    | RES | GPIO_en4 | GPIO_en3 | GPIO_en2 | GPIO_en1 | GPIO_en0 |
|-------|--------|-----|----------|----------|----------|----------|----------|
| 7     | 6      | 5   | 4        | 3        | 2        | 1        | 0        |
| Defau | ılt>>> |     |          |          |          |          |          |
| Χ     | Χ      | Χ   | 0        | 1        | 1        | 1        | 1        |

Bits 7-5 Reserved

Bit 4 GPIO\_en4 (General Purpose Output Enable 4)

Bits 3-0 GPIO\_en3-0 (General Purpose Output Enable 3-0)

Register 48 (4B)

SCSI Timer Register 0 (STIME0)

Read /Write

| HTH3  | HTH2   | HTH1 | HTH0 | SEL3 | SEL2 | SEL1 | SEL0 |
|-------|--------|------|------|------|------|------|------|
| 7     | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
| Defau | ılt>>> |      |      |      |      |      |      |
| 0     | 0      | 0    | 0    | Ω    | Ω    | 0    | 0    |

Bits 7-4 HTH (Handshake-to-Handshake Timer Period)

Bits 3-0 SEL (Selection Time-out Period)

Register 49 (4A)

SCSI Timer Register One (STIME1)

Read/Write

|   | RES  | HTHBA   | GENSF | HTHSF | GEN3 | GEN2 | GEN1 | GEN0 |
|---|------|---------|-------|-------|------|------|------|------|
|   | 7    | 6       | 5     | 4     | 3    | 2    | 1    | 0    |
| • | Defa | ault>>> |       |       |      |      |      |      |
|   | Χ    | 0       | 0     | 0     | 0    | 0    | 0    | 0    |

Bits 7 Reserved

Bit 6 Handshake-to-Handshake Timer Bus Activity

Enable Bit (HTHBA)

Bit 5 General Purpose Timer Scale Factor Bit (GENSF)

Bit 4 Handshake-to-Handshake Timer Scale Factor Bit

(HTHSF) Bit (HTHSF)

Bits 3-0 GEN3-0 (General Purpose Timer Period)

Register 4A (49)

Response ID Zero (RESPID0)

Read/Write

Register 4B (48)

Response ID One (RESPID1)

Read/Write

Register 4C (4F)

SCSITest Register Zero (STEST0)

Read Only

| SSAID | SSAID  | SSAID | SSAID | SLT | ART | SOZ | SOM |
|-------|--------|-------|-------|-----|-----|-----|-----|
| 7     | 6      | 5     | 4     | 3   | 2   | 1   | 0   |
| Defa  | ult>>> |       |       |     |     |     |     |
| X     | X      | X     | X     | Ω   | X   | 1   | 1   |

Bits 7-4 SSAID (SCSI Selected ASID)

Bit 3 SLT (Selection Response Logic Test)

Bit 2 ART (Arbitration Priority Encoder Test)

Bit 1 SOZ (SCSI Synchronous Offset Zero)

Bit 0 SOM (SCSI Synchronous Offset

Maximum)

Register 4D (4E)

SCSI Test Register One (STEST1)

Read Only

| RES         | RES | RES | RES | DBLEN | DBLSEL | SFP1 | SFP0 |  |
|-------------|-----|-----|-----|-------|--------|------|------|--|
| 7           | 6   | 5   | 4   | 3     | 2      | 1    | 0    |  |
| Default >>> |     |     |     |       |        |      |      |  |
| Χ           | X   | Χ   | Χ   | 0     | 0      | Χ    | Χ    |  |

Bits 7-4 Reserved

Bit 3 SCLK Doubler Enable (DBLEN)
Bit 2 SCLK Doubler Select (DBLSEL)
Bits 1-0 SFP1-0 (SCSI FIFO Parity)

Register 4E (4D)

SCSI Test Register Two (STEST2)

Read/Write

| SCE   | ROF    | DIF | SLB | SZM | AWS | EXT | LOW |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | lt >>> |     |     |     |     |     |     |
| 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7 SCE (SCSI Control Enable)

Bit 6 ROF (Reset SCSI Offset)

Bit 5 DIF (SCSI Differential Mode)

Bit 4 SLB (SCSI Loopback Mode)

Bit 3 SZM (SCSI High-Impedance Mode)

Bit 2 AWS (Always Wide SCSI)

Bit 1 EXT (Extend REQ/ACK Filtering)

Bit 0 LOW (SCSI Low level Mode)

Register 4F (4C)

SCSITest Register Three (STEST3)

Read/Write

| TE    | STR    | HSC | DSI | S16 | TTM | CSF | FTM |
|-------|--------|-----|-----|-----|-----|-----|-----|
| 7     | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
| Defau | ılt>>> |     |     |     |     |     |     |
| Χ     | Χ      | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7 TE (TolerANT Enable)

Bit 6 STR (SCSI FIFO Test Read)
Bit 5 HSC (Halt SCSI Clock)

Bit 4 DSI (Disable Single Initiator Response)

Bit 3 S16 (16-bit System)
Bit 2 TTM (Timer Test Mode)
Bit 1 CSF (Clear SCSI FIFO)

Bit 0 STW (SCSI FIFO Test Write)

Registers 50-51 (52-53)

SCSI Input Data Latch (SIDL)

Read Only

Registers 54-55 (56-57) SCSI Output Data Latch (SODL) Read/Write

Registers 58-59 (5A-5B) SCSI Bus Data Lines (SBDL) Read Only

Registers 5C-5F Scratch Register B (SCRATCHB)

Read/Write

Registers 60h-7fh Scratch Registers C-J (SCRATCHC-J) Read/Modify/Write

A-8 SYM53C770 Data Manual

# Appendix B Mechanical Drawings

## SYM53C770 Mechanical Drawing



\* All dimensions are in millimeters.