SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 J PACKAGE - Wide-Word Organization . . . 64K × 16 - Single 5-V Power Supply - Operationally Compatible With Existing Megabit EPROMs - 40-Pin Dual-In-Line Package and 44-Lead Plastic Leaded Chip Carrier - All Inputs/Outputs Fully TTL Compatible - ±10% V<sub>CC</sub> Tolerance - Max Access/Min Cycle Time | '27C210A-10 | 100 | ns | |----------------|-----|----| | '27C/PC210A-12 | 120 | ns | | '27C/PC210A-15 | 150 | ns | | '27C/PC210A-20 | 200 | ns | | 27C/PC210A-25 | 250 | ns | - 16-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup immunity of 250 mA on All input and Output Pins - No Pullup Resistors Required - Low Power Dissipation - Active . . . 275 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168-Hour Burn-in and Choices of Operating Temperature Ranges #### description The TMS27C210A series are 1048576-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC210A series are 1048576-bit, one-time electrically programmable read-only memories. FN PACKAGE (TOP VIEW) #### PIN NOMENCLATURE Address inputs A0-A15 DQ0-DQ15 Inputs (programming)/Outputs Chip Enable Ğ Output Enable Ground GND NC No Internal Connection PGM Program 5-V Power Supply Vcc 13-V Power Supply<sup>‡</sup> VPP - † Pins 11 and 30 must be connected externally to ground. - ‡ Only in program mode. PRODUCTION DATA information is current as of publication data. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1995, Texas Instruments Incorporated 7-191 8961725 0085684 899 SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 #### description (continued) These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C210A EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C210A is also offered with two choices of temperature ranges, 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C210A is also offered with 168-hour burn-in on both temperature ranges (JL4 and JE4 suffixes). The TMS27PC210A OTP PROM is offered in a 44-pin plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FN suffix). The TMS27PC210A is offered with two choices of temperature ranges, 0°C to 70°C (FNL suffix) and -40°C to 85°C (FNE suffix). The TMS27PC210A is also offered with 168 hour burn-in on both temperature ranges (FNL4 and FNE4 suffixes). (See table below.) | EPROM<br>AND<br>OTP PROM | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | 168 HOU | FOR PEP4<br>R BURN-IN<br>TURE RANGES | |--------------------------|-------------|------------------------------------------|-------------|--------------------------------------| | | 0°C to 70°C | - 40°C to 85°C | 0°C to 70°C | - 40°C to 85°C | | TMS27C210A-xx | JL | JE | JL4 | JE4 | | TMS27PC210A-xx | FNL | FNE | FNL4 | FNE4 | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation for the TMS27C210A and TMS27PC210A are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V), and 12 V on A9 for signature mode. | | | | | MODE | t | | | | |----------|----------|-------------------|---------|-------------|-----------------|--------------------|------------------|------------------| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATU | JRE MODE | | Ē | VIL | V <sub>IL</sub> | VIH | VIL | VIL | VIH | , | /IL | | Ğ | VIL | VIH | X | VIH | VIL | X | | /IL | | PGM | Х | × | X | VIL | VIH | X | | X | | VPP | Vcc | Vcc | Vcc | Vpp | V <sub>PP</sub> | VPP | | cc | | Vcc | cc | | A9 | Х | × | X | X | X | X | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | A0 | Х | Х | X | X | X | × | VIL | VIH | | | | | | | | | CODE | | | DQ0-DQ15 | Data Out | Hi-Z | Hi-Z | Data In | Data Out | Hi-Z | MFG | DEVICE | | | | | | | | | 97 | AB | X can be V<sub>IL</sub> or V<sub>IH</sub>. 7-192 POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 8961725 0085685 725 🖿 $<sup>^{\</sup>ddagger}$ V<sub>H</sub> = 12 V $\pm$ 0.5 V. SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 #### read/output disable When the outputs of two or more TMS27C210As or TMS27PC210As are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. #### latchup immunity Latchup immunity on the TMS27C210A and TMS27PC210A is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001, "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family", available through TI Sales Offices. #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C210A) Before programming, the TMS27C210A is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W\*s/cm². A typical 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C210A the window should be covered with an opaque label. #### initializing (TMS27PC210A) The one-time programmable TMS27PC210A PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### SNAP! Pulse programming The TMS27C210A and TMS27PC210A are programmed using the TI SNAPI Pulse programming algorithm illustrated by the flowchart in Figure 1, which can program in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds ( $\mu$ s) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{|L}$ . Data is presented in parallel (16 bits) on pins DQ0 through DQ15. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 #### program Inhibit Programming can be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pins. #### program verify Programmed bits can be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ , $\overline{E} = V_{IL}$ , and $\overline{PGM} = V_{IH}$ #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V. Two identifier bytes are accessed by toggling A0. DQ0—DQ7 contain the valid codes. All other addresses must be held low. The signature code for these devices is 97AB. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code AB (Hex), as shown by the signature mode table below. | IDENTIFIER† | | | | | PI | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIEN: | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | АВ | TE = G = VIL, A9 = VH, A1-A8 = VIL, A10-A15 = VIL, VPP = VCC, PGM = VIH or VIL. 7-194 POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 Figure 1. SNAP! Pulse Programming Flowchart POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 7-195 # TMS27C210A 1048576-BIT UV ERASABLE PROGRAMMABLE TMS27PC210A 1048576-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 #### logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. | absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | | Supply voltage range Von | | | | -0.6 V to Voo + 1 V | | Output voltage range (see Note 1) | | Operating free-air temperature range ('27C210AJL and JL4, '27PC210AFNL) 0° C to 70°C | | Operating free-air temperature range (270210AIE and JL4, 2/PC210A _ FNL) 0° C to 70°C | | | | Storage temperature range, T <sub>stg</sub> -40° C to 85°C † Stresses beyond those listed under "absolute maximum ratioss" may cause remove the control of the stress of the control of the stress of the stress of the control of the stress of the control of the stress of the control of the stress of the control of the stress of the control of the stress | | functional operation of the device at these or any other conditions beyond those influenced under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended portation and implied. | | NOTE 1: All voltage values are with respect to GND. | POST OFFICE BOX 1443 <sup>♦</sup> HOUSTON, TEXAS 77251-1443 8961725 0085689 370 SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 # recommended operating conditions | | | | | TMS27<br>TMS27<br>TMS27 | C210A-10<br>C/PC210<br>C/PC210<br>C/PC210<br>C/PC210 | A-12<br>A-15<br>A-20 | UNIT | |-----|--------------------------------|-----------|---------------------------------|-------------------------|------------------------------------------------------|----------------------|------| | | | | | MIN | NOM | MAX | | | | | Read mo | ode (see Note 2) | 4.5 | 5 | 5.5 | ٧ | | Vcc | C Supply voltage | | ulse programming algorithm | 6.25 | 6.5 | 6.75 | • | | | | Read mode | | V <sub>CC</sub> -0.6 | Vcc | V <sub>CC+0.6</sub> | V | | VPP | Supply voltage | SNAP! P | ulse programming algorithm | 12.75 | 13 | 13.25 | | | | | | Πι | 2 | | V <sub>CC</sub> +0.5 | v | | VIH | High-level dc input voltage | | CMOS | VCC-0.2 | | V <sub>CC</sub> +0.5 | | | | | | ΠL | - 0.5 | | 0.8 | V | | VIL | Low-level dc input voltage | | CMOS | - 0.5 | | GND+0.2 | | | TA | Operating free-air temperature | | '27C210AJL, JL4<br>'27PC210AFNL | 0 | | 70 | °C | | TA | Operating free-air temperature | | '27C210AJE, JE4 | 40 | | 85 | °C | NOTE 2: VCC must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted into or removed from the board when Vpp or VCC is applied. # electrical characteristics over recommended ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN M | IAX | UNIT | |-----------------------------------------------|-----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------| | | PARAMETER | | l <sub>OH</sub> = − 20 μA | V <sub>CC</sub> - 0.2 | | V | | Vон | High-level dc output voltage | | I <sub>OH</sub> = -2 mA | 2.4 | | | | | | | IOL = 2.1 mA | | 0.4 | V | | VOL. | Low-level dc output voltage | | l <sub>OL</sub> = 20 μA | | 0.1 | | | | Input current (leakage) | | V <sub>I</sub> = 0 V to 5.5 V | | ±1 | μΑ | | <u>'' </u> | Output current (leakage) | | VO = 0 V to VCC | ±1 | | μΑ | | <u> 0</u> | Vpp supply current | | Vpp = Vcc = 5.5 V | | 10 | μΑ | | PP1 | Vpp supply current (during program pu | se) | Vpp = 13 V | 5 | | m/ | | IPP2 | | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | 500 | μΔ | | ICC1 | VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | | | ICC2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open <sup>†</sup> | | 50 | mA | <sup>†</sup> Minimum cycle time = maximum address access time. # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1~\text{MHz}^{\frac{1}{2}}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |----------|--------------------|---------------------------------|-----|------|-----|------| | | Input capacitance | V <sub>1</sub> = 0 V, f = 1 MHz | | 8 | 12 | pF | | <u> </u> | | V <sub>O</sub> = 0 V, f = 1 MHz | | 12 | 15 | pF | | I Co | Output capacitance | <u>~</u> | | | | | <sup>‡</sup> Capacitance measurements are made on a sample basis only. 7-197 <sup>§</sup> Typical values are at TA = 25°C and nominal voltages. SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 # switching characteristics over full ranges of recommended operating conditions (see Notes 3 | PARAMETER | | TEST | '27C21 | 0A-10 | '27C210 | | '27C210 | | '27C210 | | '27C210 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|-------|---------|-----|---------|-----|---------|-----|---------|-----|-------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | 1 """ | | <sup>t</sup> a(A) | Access time from<br>address | | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | <sup>t</sup> a(E) | Access time from<br>chip enable | | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | <sup>t</sup> en(G) | Output enable time from G | CL = 100 pF, | | 55 | | 55 | · | 75 | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from G or E, whichever occurs first † | 1 Series 74<br>TTL load,<br>Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 60 | ns | | <sup>t</sup> √(A) | Output data valid<br>time after change<br>of address, E, or<br>G, whichever<br>occurs first <sup>†</sup> | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. 4. Common test conditions apply for tdis except during programming. ## switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | MAX | UNIT | |---------------------|----------------------------|-----|-----|--------| | <sup>t</sup> dis(G) | Output disable time from G | 1 | 100 | | | ten(G) | Output enable time from G | - " | 100 | ns | | 011(0) | | 1 | 150 | l ns l | # recommended timing requirements for programming: $V_{CC} = 6.5 \text{ V}$ and $V_{PP} = 13 \text{ V}$ (SNAP! Pulse), $T_A = 25$ °C, (see Note 3) | | | | MIN | TYP | MAX | UNIT | |----------------------|-------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Pulse duration, program | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | <sup>t</sup> su(A) | Setup time, address | | 2 | | | | | t <sub>su(E)</sub> | Setup time, E | | 2 | | | μ\$ | | t <sub>su(G)</sub> | Setup time, G | | 2 | | | μS | | tsu(D) | Setup time, data | | 2 | | | μs | | t <sub>su(VPP)</sub> | Setup time, Vpp | | 2 | | | μ\$ | | tsu(VCC) | Setup time, VCC | | 2 | | | μs | | th(A) | Hold time, address | | 2 | | | μS | | th(D) | Hold time, data | | 0 | | | μs | | 11(0) | The arroy data | | 2 | | | μs | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC testing waveform) 7-198 POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 8961725 0085691 T29 1 NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC testing waveform) SMLS310C - NOVEMBER 1990 - REVISED JUNE 1995 # PARAMETER MEASUREMENT INFORMATION NOTE A: CL includes probe and fixture capacitance. Figure 2. AC Testing Output Load Circuit # AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read-Cycle Timing 7-199 $<sup>^\</sup>dagger$ tdis(G) and ten(G) are characteristics of the device but must be accommodated by the programmer. $^\dagger$ 13-V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Program-Cycle Timing (SNAP! Pulse Programming) 7-200 POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 8961725 0085693 AT1 🖿