# National Semiconductor TP3052-X, TP305 ### **PRELIMINARY** # TP3052-X, TP3054-X, TP3057-X Extended Temperature "Enhanced" Serial Interface CODEC/Filter COMBO® Family # **General Description** The TP3052, TP3054, TP3057 family consists of $\mu$ -law and A-law monolithic PCM CODEC/filters utilizing the A/D and D/A conversion architecture shown in *Figure 1*, and a serial PCM interface. The devices are fabricated using National's advanced double-poly CMOS process (microCMOS). The encode portion of each device consists of an input gain adjust amplifier, an active RC pre-filter which eliminates very high frequency noise prior to entering a switched-capacitor band-pass filter that rejects signals below 200 Hz and above 3400 Hz. Also included are auto-zero circuitry and a companding coder which samples the filtered signal and encodes it in the companded µ-law or A-law PCM format. The decode portion of each device consists of an expanding decoder, which reconstructs the analog signal from the companded u-law or A-law code, a low-pass filter which corrects for the sin x/x response of the decoder output and rejects signals above 3400 Hz followed by a single-ended power amplifier capable of driving low impedance loads. The devices require two 1.536 MHz, 1.544 MHz or 2.048 MHz transmit and receive master clocks, which may be asynchronous; transmit and receive bit clocks, which may vary from 64 kHz to 2.048 MHz; and transmit and receive frame sync pulses. The timing of the frame sync pulses and PCM data is compatible with both industry standard formats. #### **Features** - -40°C to +85°C operation - Complete CODEC and filtering system (COMBO) including: - Transmit high-pass and low-pass filtering - --- Receive low-pass filter with sin x/x correction - Active RC noise filters - -- μ-law or A-law compatible COder and DECoder - Internal precision voltage reference - Serial I/O interface - Internal auto-zero circuitry - μ-law with signaling, TP3020 or TP5116A timing— TP3052 - # μ-law without signaling, 16-pin--TP3054 - A-law, 16-pin—TP3057 - Designed for D3/D4 and CCITT applications - ±5V operation - Low operating power—typically 60 mW - Power-down standby mode—typically 3 mW - Automatic power-down - TTL or CMOS compatible digital interfaces - Maximizes line interface card circuit density - Dual-In-Line or PCC surface mount packages - See also ÄN-370, "Techniques for Designing with CODEC/Filter COMBO Circuits" # **Connection Diagrams** Order Number TP3052J-X NS Package Number J18A # Plastic Chip Carriers Top View Order Number TP3052V-X or TP3057V-X NS Package Number V20A \*TP3057 does not have SIGR or SIGX signalling features. #### Duai-In-Line Package Top View Order Number TP3054J-X or TP3057J-X NS Package Number J16A Order Number TP3054N-X or TP3057N-X NS Package Number N16A 1-32 TL/H/8674-2 # **Block Diagram** **Pin Description** | Symbol | Function | Symbol | Function | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>BB</sub> | Negative power supply pin. $V_{BB} = -5V \pm 5\%$ . | SIGR | The eighth bit of the PCM data appears at this output after each receive signalling | | GNDA | Analog ground. All signals are referenced to this pin. | SIGX | frame.<br>Signal data input. Data at this input is in- | | VFRO | Analog output of the receive power amplifier. | | serted into the 8th bit of the PCM word during transmit signaling frames. | | Vcc | Positive power supply pin. $V_{CC} = +5V \pm 5\%$ . | MCLKX | Transmit master clock. Must be 1.536 MHz, 1.544 MHz or 2.048 MHz. May be | | FS <sub>R</sub> | Receive frame sync pulse which enables BCLK <sub>R</sub> to shift PCM data into D <sub>R</sub> . FS <sub>R</sub> is an 8 kHz pulse train. See <i>Figures 2</i> and 3 | | asynchronous with MCLK <sub>R</sub> . Best perform-<br>ance is realized from synchronous opera-<br>tion. | | | for timing details. | FS <sub>X</sub> | Transmit frame sync pulse input which en-<br>ables BCLK <sub>X</sub> to shift out the PCM data on | | DR | Receive data input. PCM data is shifted into D <sub>R</sub> following the FS <sub>R</sub> leading edge. | | D <sub>X</sub> . FS <sub>X</sub> is an 8 kHz pulse train, see <i>Figures 2</i> and <i>3</i> for timing details. | | BCLK <sub>R</sub> /CLKSEL | The bit clock which shifts data into $D_R$ after the FS $_R$ leading edge. May vary from 64 kHz to 2.048 MHz. Alternatively, may be a logic input which selects either 1.536 MHz/1.544 MHz or 2.048 MHz for master | BCLK <sub>X</sub> | The bit clock which shifts out the PCM data on D <sub>X</sub> . May vary from 64 kHz to 2.048 MHz, but must be synchronous with MCLK <sub>X</sub> . | | | clock in synchronous mode and BCLK <sub>X</sub> is used for both transmit and receive direc- | D <sub>X</sub> | The TRI-STATE® PCM data output which is enabled by FSX. | | MCLK <sub>R</sub> /PDN | tions (see Table 1). Receive master clock. Must be 1.536 | TSX | Open drain output which pulses low during<br>the encoder time slot. | | mosiqui siv | MHz, 1.544 MHz or 2.048 MHz. May be asynchronous with MCLK <sub>X</sub> , but should be | GS <sub>X</sub> | Analog output of the transmit input amplifi-<br>er. Used to externally set gain. | | k · | synchronous with MCLK <sub>X</sub> for best performance. When MCLK <sub>R</sub> is connected | VF <sub>X</sub> I- | Inverting input of the transmit input amplifier. | | | continuously low, MCLK $_{\rm X}$ is selected for all internal timing. When MCLK $_{\rm R}$ is connected continuously high, the device is powered down. | VF <sub>X</sub> I+ | Non-inverting input of the transmit input amplifier. | ### **Functional Description** #### POWER-UP When power is first applied, power-on reset circuitry initializes the COMBO and places it into a power-down state. All non-essential circuits are deactivated and the $D_X$ and $VF_RO$ outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the MCLKR/PDN pin and FS\_X and/or FS\_R pulses must be present. Thus, 2 power-down control modes are available. The first is to pull the MCLKR/PDN pin high; the alternative is to hold both FS\_X and FS\_R inputs continuously low—the device will power-down approximately 2 ms after the last FS\_X or FS\_R pulse. Power-up will occur on the first FS\_X or FS\_R pulse. The TRI-STATE PCM data output, $D_X$ , will remain in the high impedance state until the second FS\_X pulse. #### SYNCHRONOUS OPERATION For synchronous operation, the same master clock and bit clock should be used for both the transmit and receive directions. In this mode, a clock must be applied to MCLK\_X and the MCLK\_B/PDN pin can be used as a power-down control. A low level on MCLK\_B/PDN powers up the device and a high level powers down the device. In either case, MCLK\_X will be selected as the master clock for both the transmit and receive circuits. A bit clock must also be applied to BCLK\_X and the BCLK\_B/CLKSEL can be used to select the proper internal divider for a master clock of 1.536 MHz, 1.544 MHz or 2.048 MHz. For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. With a fixed level on the BCLK<sub>R</sub>/CLKSEL pin, BCLK<sub>X</sub> will be selected as the bit clock for both the transmit and receive directions. Table I indicates the frequencies of operation which can be selected, depending on the state of BCLK<sub>R</sub>/CLKSEL. In this synchronous mode, the bit clock, BCLK<sub>X</sub>, may be from 64 kHz to 2.048 MHz, but must be synchronous with MCLK<sub>X</sub>. Each FS $_{\rm X}$ pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled D $_{\rm X}$ output on the positive edge of BCLK $_{\rm X}$ . After 8 bit clock periods, the TRI-STATE D $_{\rm X}$ output is returned to a high impedance state. With an FS $_{\rm R}$ pulse, PCM data is latched via the D $_{\rm R}$ input on the negative edge of BCLK $_{\rm X}$ (or BCLK $_{\rm R}$ if running). FS $_{\rm X}$ and FS $_{\rm R}$ must be synchronous with MCLK $_{\rm X/R}$ . **TABLE I. Selection of Master Clock Frequencies** | | Master Clock<br>Frequency Selected | | | | | | |---------------------------|------------------------------------|------------------|--|--|--|--| | BCLK <sub>R</sub> /CLKSEL | TP3057 | TP3052<br>TP3054 | | | | | | Clocked | 2.048 MHz | 1.536 MHz or | | | | | | | | 1,544 MHz | | | | | | 0 | 1.536 MHz or | 2.048 MHz | | | | | | , | 1.544 MHz | | | | | | | 1 | 2.048 MHz | 1.536 MHz or | | | | | | | | 1.544 MHz | | | | | #### **ASYNCHRONOUS OPERATION** For asynchronous operation, separate transmit and receive clocks may be applied. MCLKX and MCLKR must be 2.048 MHz for the TP3057, or 1.536 MHz, 1.544 MHz for the TP3052, 54, and need not be synchronous. For best transmission performance, however, MCLK<sub>R</sub> should be synchronous with MCLKX, which is easily achieved by applying only static logic levels to the MCLKp/PDN pin. This will automatically connect MCLKX to all internal MCLKR functions (see Pin Description). For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. FS<sub>X</sub> starts each encoding cycle and must be synchronous with MCLKx and BCLKx. FS<sub>B</sub> starts each decoding cycle and must be synchronous with BCLKR. BCLKR must be a clock, the logic levels shown in Table I are not valid in asynchronous mode, BCLKy and BCLKp may operate from 64 kHz to 2.048 MHz. #### SHORT FRAME SYNC OPERATION The COMBO can utilize either a short frame sync pulse (the same as the TP3020/21) or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode, both frame sync pulses, FSX and FSR, must be one bit clock period long, with timing relationships specified in Figure 2. With FSX high during a falling edge of BCLKX, the next rising edge of BCLKX enables the DX TRI-STATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the Dx output. With FS<sub>R</sub> high during a falling edge of BCLK<sub>R</sub> (BCLK<sub>X</sub> in synchronous mode), the next falling edge of BCLKR latches in the sign bit. The following seven falling edges latch in the seven remaining bits. All four devices may utilize the short frame sync pulse in synchronous or asynchronous operating mode. #### LONG FRAME SYNC OPERATION To use the long (TP5116A/56A) frame mode, both the frame sync pulses, FSX and FSR, must be three or more bit clock periods long, with timing relationships specified in Figure 3. Based on the transmit frame sync, FSx, the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns. The Dx TRI-STATE output buffer is enabled with the rising edge of FSX or the rising edge of BCLKX, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLKy rising edges clock out the remaining seven bits. The DX output is disabled by the falling BCLKx edge following the eighth rising edge, or by FSX going low, whichever comes later. A rising edge on the receive frame sync pulse, FSR, will cause the PCM data at DR to be latched in on the next eight falling edges of BCLKR (BCLKX in synchronous mode). All four devices may utilize the long frame sync pulse in synchronous or asynchronous mode. #### SIGNALING The TP3052 $\mu$ -law COMBOs contains circuitry to insert and extract signaling information in the PCM data stream. The TP3052 is intended for short frame sync applications. The TP3054 and TP3057 have no provision for signaling. ### Functional Description (Continued) Signaling for the TP3052 is accomplished by applying a frame sync pulse two bit clock periods long, as shown in Figure 2. With FS $_{\rm X}$ two bit clock periods long, the data present at SIG $_{\rm X}$ input will be inserted as the LSB in the PCM data transmitted during that frame. With FS $_{\rm R}$ two bit clock periods long, the LSB of the PCM data read into the D $_{\rm R}$ input will be latched and appear on the SIG $_{\rm R}$ output pin until updated following the next signaling frame. The decoder will then interpret the lost LSB as "1/2" to minimize noise and distortion. The TP3052 is not capable of inserting or extracting signaling information in the long frame mode. #### TRANSMIT SECTION The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 4. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of RC active pre-filter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz. The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to μ-law (TP3052, TP3054) or A-law (TP3057) coding conventions. A precision voltage reference is trimmed in manufacturing to provide an input overload (t<sub>MAX</sub>) of nominally 2.5V peak (see table of Transmission Characteristics). The FS<sub>X</sub> frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8-bit code is then loaded into a buffer and shifted out through D<sub>X</sub> at the next FS<sub>X</sub> pulse. The total encoding delay will be approximately 165 $\mu s$ (due to the transmit filter) plus 125 $\mu s$ (due to encoding delay), which totals 290 $\mu s$ . Any offset voltage due to the filters or comparator is cancelled by sign bit integration. #### RECEIVE SECTION The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz. The decoder is A-law (TP3057) or $\mu$ -law (TP3052, TP3054) and the 5th order low pass filter corrects for the sin x/x attenuation due to the 8 kHz sample/hold. The filter is then followed by a 2nd order RC active post-filter/power amplifer capable of driving a 600 $\Omega$ load to a level of 7.2 dBm. The receive section is unity-gain. Upon the occurrence of FSR, the data at the DR input is clocked in on the falling edge of the next eight BCLKR (BCLKx) periods. At the end of the decoder time slot, the decoding cycle begins, and 10 $\mu$ s later the decoder DAC output is updated. The total decoder delay is $\sim$ 10 $\mu$ s (decoder update) plus 110 $\mu$ s (filter delay) plus 62.5 $\mu$ s (½ frame), which gives approximately 180 $\mu$ s. ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. V<sub>CC</sub> to GNDA 7V V<sub>BB</sub> to GNDA -7V Voltage at any Analog Input or Output V<sub>CC</sub> + 0.3V to V<sub>BB</sub> - 0.3V Voltage at any Digital Input or Output V<sub>CC</sub>+0.3V to GNDA-0.3V Operating Temperature Range -55°C to + 125°C Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 sec.) 300°C **Electrical Characteristics** Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for $V_{CC} = +5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ ; $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ by correlation with 100% electrical testing at $T_A = 25^{\circ}\text{C}$ . All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GNDA. Typicals specified at $V_{CC} = +5.0V$ , $V_{BB} = -5.0V$ , $T_{A} = 25^{\circ}\text{C}$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------|------|-------------------|-------| | DIGITAL IN | TERFACE | | | S 14 | | • | | V <sub>IL</sub> | Input Low Voltage | | | 1.7 | 0.6 | > | | V <sub>IH</sub> | Input High Voltage | | 2.2 | | | V | | V <sub>OL</sub> | Output Low Voltage | $D_X$ , $I_L = 3.2$ mA<br>$SIG_{Pl}$ , $I_L = 1.0$ mA<br>$\overline{TS}_X$ , $I_L = 3.2$ mA, Open Drain | | | 0.4<br>0.4<br>0.4 | >>> | | V <sub>OH</sub> | Output High Voltage | $D_X$ , $I_H = -3.2 \text{ mA}$<br>SIG <sub>R</sub> , $I_H = -1.0 \text{ mA}$ | 2.4<br>2.4 | | | >> | | I <sub>IL</sub> | Input Low Current | GNDA≤V <sub>IN</sub> ≤V <sub>IL</sub> , All Digital Inputs | -10 | | 10 | μΑ | | lн | Input High Current | V <sub>IH</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | -10 | | 10 | μА | | loz | Output Current in High Impedance<br>State (TRI-STATE) | D <sub>X</sub> , GNDA≤V <sub>O</sub> ≤V <sub>CC</sub> | -10 | | 10 | μА | | ANALOG IN | TERFACE WITH TRANSMIT INPUT | AMPLIFIER (ALL DEVICES) | | | | | | I <sub>I</sub> XA | Input Leakage Current | $-2.5V \le V \le +2.5V$ , VF <sub>X</sub> I+ or VF <sub>X</sub> I- | -200 | | 200 | nA | | R <sub>I</sub> XA | Input Resistance | $-2.5V \le V \le +2.5V$ , $\sqrt{F_X}I^+$ or $VF_XI^-$ | 10 | | | MΩ | | R <sub>O</sub> XA | Output Resistance | Closed Loop, Unity Gain | | 1 | 3 | Ω | | R <sub>L</sub> XA | Load Resistance | GS <sub>X</sub> | 10 | | | kΩ | | CLXA | Load Capacitance | GS <sub>X</sub> | | | 50 | рF | | V <sub>O</sub> XA | Output Dynamic Range | GS <sub>X</sub> , R <sub>L</sub> ≥ 10 kΩ | -2.8 | | 2.8 | ٧ | | A <sub>V</sub> XA | Voltage Gain | VF <sub>X</sub> I+ to GS <sub>X</sub> | 5000 | | | V/V | | F <sub>U</sub> XA | Unity Gain Bandwidth | | 1 | 2 | | MHz | | VosXA | Offset Voltage | | -20 | | 20 | m۷ | | V <sub>CM</sub> XA | Common-Mode Voltage | CMRRXA > 60 dB | -2.5 | | 2.5 | ٧ | | CMRRXA | Common-Mode Rejection Ratio | DC Test | 60 | | | dB | | PSRRXA | Power Supply Rejection Ratio | DC Test | 60 | | | dB | | ANALOG IN | TERFACE WITH RECEIVE FILTER ( | ALL DEVICES) | | | | | | RoRF | Output Resistance | Pin VF <sub>R</sub> O | | 1 | 3 | Ω | | RLRF | Load Resistance | VF <sub>R</sub> O= ± 2.5V | 600 | | | Ω | | CLRF | Load Capacitance | | | | 500 | pF | | VOSRO | Output DC Offset Voltage | | -200 | | 200 | m۷ | | POWER DI | SSIPATION (ALL DEVICES) | | | | | | | Icc0 | Power-Down Current | No Load (Note) | | 0.65 | 2.0 | mA | | I <sub>BB</sub> 0 | Power-Down Current | No Load (Note) | | 0.01 | 0.33 | mA | | loc1 | Power-Up (Active) Current | No Load | | 7.0 | 11.0 | mA | | I <sub>BB</sub> 1 | Power-Up (Active) Current | No Load | | 7.0 | 11.0 | mA | Note: I<sub>CC0</sub> and I<sub>BB0</sub> are measured after first achieving a power-up state. **Timing Specifications** Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for $V_{CC} = +5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ by correlation with 100% electrical testing at $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GNDA. Typicals specified at $V_{CC} = +5.0V$ , $V_{BB} = 5.0V$ , $T_A = 25^{\circ}C$ . All timing parameters are assured at $V_{OH} = 2.0 V$ and $V_{OL} = 0.7 V$ . See Definitions and Timing Conventions section for test methods information. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------|--------------------------------|-------|-------------------| | 1/t <sub>PM</sub> | Frequency of Master Clocks Depends on the Device Used and the BCLK <sub>R</sub> /CLKSEL Pin. MCLK <sub>X</sub> and MCLK <sub>R</sub> | | | 1.536<br>1.544<br><b>2.048</b> | | MH:<br>MH:<br>MH: | | t <sub>RM</sub> | Rise Time of Master Clock | MCLK <sub>X</sub> and MCLK <sub>R</sub> | | | 50 | ns | | t <sub>FM</sub> | Fall Time of Master Clock | MCLK <sub>X</sub> and MCLK <sub>R</sub> | | | 50 | ns | | t <sub>PB</sub> | Period of Bit Clock | | 485 | 488 | 15725 | ns | | t <sub>RB</sub> | Rise Time of Bit Clock | BCLK <sub>X</sub> and BCLK <sub>R</sub> | | | 50 | ns | | t <sub>FB</sub> | Fall Time of Bit Clock | BCLK <sub>X</sub> and BCLK <sub>R</sub> | | | 50 | ns | | twmH | Width of Master Clock High | MCLK <sub>X</sub> and MCLK <sub>R</sub> | 160 | | | ns | | twmL | Width of Master Clock Low | MCLK <sub>X</sub> and MCLK <sub>R</sub> | 160 | | | ns | | <sup>t</sup> SBFM | Set-Up Time from BCLK <sub>X</sub> High to MCLK <sub>X</sub> Falling Edge | First Bit Clock after the Leading Edge of FS <sub>X</sub> Short Frame Long Frame | 100<br>125 | | | ns | | <sup>t</sup> SFFM | Setup Time from FS <sub>X</sub> High to MCLK <sub>X</sub> Falling Edge | Long Frame Only | 100 | | | ns | | twBH | Width of Bit Clock High | V <sub>IH</sub> = 2.2V | 160 | | | ns | | twBL | Width of Bit Clock Low | V <sub>IL</sub> =0.6V | 160 | | | ns | | <sup>†</sup> HBFL | Holding Time from Bit Clock<br>Low to Frame Sync | Long Frame Only | 0 | | | ns | | tHBFS | Holding Time from Bit Clock<br>High to Frame Sync | Short Frame Only | 0 | | | ns | | t <sub>SFB</sub> | Set-Up Time from Frame Sync to Bit Clock Low | Long Frame Only | 115 | | | ns | | t <sub>DBD</sub> | Delay Time from BCLK <sub>X</sub> High to Data Valid | Load = 150 pF plus 2 LSTTL Loads | 0 | | 140 | n | | t <sub>DBTS</sub> | Delay Time to TS <sub>X</sub> Low | Load = 150 pF plus 2 LSTTL Loads | | | 140 | n: | | t <sub>DZC</sub> | Delay Time from BCLK <sub>X</sub> Low to<br>Data Output Disabled | C <sub>L</sub> = 0 pF to 150 pF | 50 | 1. | 165 | n | | t <sub>DZF</sub> | Delay Time to Valid Data from FS <sub>X</sub> or BCLK <sub>X</sub> , Whichever Comes Later | C <sub>L</sub> = 0 pF to 150 pF | 20 | | 165 | ns | | tssgB | Set-Up Time from SIG <sub>X</sub> to BCLK <sub>X</sub> | TP3052 | 100 | | | ns | | t <sub>HBSG</sub> | Hold Time from BCLK <sub>X</sub> High to SIG <sub>X</sub> | TP3052 | 50 | | | ns | | t <sub>SDB</sub> | Set-Up Time from D <sub>R</sub> Valid to BCLK <sub>R/X</sub> Low | | 50 | | | n | | t <sub>HBD</sub> | Hold Time from BCLK <sub>R/X</sub> Low to D <sub>R</sub> Invalid | | 50 | | | n | | t <sub>SF</sub> | Set-Up Time from FS <sub>X/R</sub> to BCLK <sub>X/R</sub> Low | Short Frame Sync Pulse (1 Bit Clock<br>Period Long) | 50 | | | n | | tHF | Hold Time from BCLK <sub>X/R</sub> Low to FS <sub>X/R</sub> Low | Short Frame Sync Pulse (1 Bit Clock<br>Period Long) | 100 | | | n | | t <sub>HBFI</sub> | Hold Time from 3rd Period of<br>Bit Clock Low to Frame Sync<br>(FS <sub>X</sub> or FS <sub>R</sub> ) | Long Frame Sync Pulse (from 3 to 8 Bit<br>Clock Periods Long) | 100 | | | n | | t <sub>WFL</sub> | Minimum Width of the Frame<br>Sync Pulse (Low Level) | 64k Bit/s Operating Mode | 160 | | | n | ### **Transmission Characteristics** Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for $V_{CC}=+5.0V\pm5\%$ , $V_{BB}=-5.0V\pm5\%$ ; $T_A=-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ by correlation with 100% electrical testing at $T_A=25^{\circ}\text{C}$ . All other limits are assured by correlation with other production tests and/or product design and characterization. GNDA =0V, f=1.02 kHz, $V_{IN}=0$ dBm0, transmit input amplifier connected for unity gain non inverting. Typicals are specified at $V_{CC}=+5.0V$ , $V_{BB}=-5.0V$ , $V_{AB}=25^{\circ}\text{C}$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Ur | |------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|---------------------------------------------------------------------|-------------| | AMPLITU | JDE RESPONSE | | | | | | | | Absolute Levels<br>(Definition of Nominal Gain) | Nominal 0 dBm0 Level is 4 dBm (600Ω)<br>0 dBm0 | į | 1.2276 | | Vr | | <sup>t</sup> MAX | | Max Overload Level<br>TP3052, TP3054 (3.17 dBm0)<br>TP3057 (3.14 dBm0) | | 2.501<br>2.492 | | V | | G <sub>XA</sub> | Transmit Gain, Absolute | $T_A = 25$ °C, $V_{CC} = 5$ V, $V_{BB} = -5$ V<br>Input at $GS_X = 0$ dBm0 at 1020 Hz | -0.15 | | 0.15 | | | G <sub>XR</sub> | Transmit Gain, Relative to G <sub>XA</sub> | f = 16 Hz<br>f = 50 Hz<br>f = 60 Hz<br>f = 200 Hz<br>f = 300 Hz - 3000 Hz<br>f = 3152 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz<br>f = 4600 Hz and Up, Measure<br>Response from 0 Hz to 4000 Hz | - 1.8<br>- 0.15<br>- 0.15<br>- 0.35<br>- 0.7 | | -40<br>-30<br>-26<br>-0.1<br>0.15<br>0.20<br>0.1<br>0<br>-14<br>-32 | 0 0 0 | | G <sub>XAT</sub> | Absolute Transmit Gain Variation with Temperature | Relative to G <sub>XA</sub> | -0.15 | | 0.15 | d | | G <sub>XAV</sub> | Absolute Transmit Gain Variation with Supply Voltage | Relative to G <sub>XA</sub> | -0.05 | | 0.05 | c | | G <sub>XRL</sub> | Transmit Gain Variations with<br>Level | Sinusoidal Test Method<br>Reference Level = $-10$ dBm0<br>VF <sub>X</sub> I + = $-40$ dBm0 to $+3$ dBm0<br>VF <sub>X</sub> I + = $-50$ dBm0 to $-40$ dBm0<br>VF <sub>X</sub> I + = $-55$ dBm0 to $-50$ dBm0 | -0.2<br>-0.4<br>-1.2 | | 0.2<br>0.4<br>1.2 | d | | G <sub>RA</sub> | Receive Gain, Absolute | T <sub>A</sub> =25°C, V <sub>CC</sub> =5V, V <sub>BB</sub> =-5V<br>Input=Digital Code Sequence for<br>0 dBm0 Signal at 1020 Hz | -0.20 | | 0.20 | d | | G <sub>RR</sub> | Receive Gain, Relative to G <sub>RA</sub> | f = 0 Hz to 3000 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz | -0.15<br>-0.35<br>-0.7 | | 0.15<br>0.1<br>0<br>-14 | d<br>d<br>d | | G <sub>RAT</sub> | Absolute Receive Gain Variation with Temperature | Relative to G <sub>RA</sub> | -0.15 | | 0.15 | d | | G <sub>RAV</sub> | Absolute Receive Gain Variation with Supply Voltage | Relative to G <sub>RA</sub> | -0.05 | | 0.05 | d | | G <sub>RRL</sub> | Receive Gain Variations with<br>Level | Sinusoidal Test Method; Reference Input PCM Code Corresponds to an Ideally Encoded PCM Level = -40 dBm0 to +3 dBm0 PCM Level = -50 dBm0 to -40 dBm0 PCM Level = -55 dBm0 to -50 dBm0 | -0.2<br>-0.4<br>-1.2 | | 0.2<br>0.4<br>1.2 | d<br>d | | V <sub>RO</sub> | Receive Output Drive Level | $R_L = 600\Omega$ | -2.5 | | 2.5 | ١ | # Transmission Characteristics (Continued) Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for $V_{CC} = +5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ ; $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ by correlation with 100% electrical testing at $T_A = 25^{\circ}\text{C}$ . All other limits are assured by correlation with other production tests and/or product design and characterization. GNDA = 0V, f = 1.02 kHz, $V_{IN} = 0$ dBm0, transmit input amplifier connected for unity gain non inverting. Typicals are specified at $V_{CC} = +5.0V$ , $V_{BB} = -5.0V$ , $T_A = 25^{\circ}\text{C}$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------|---------------------------------------------------|----------|-----|-----|--------------| | ENVELOP | E DELAY DISTORTION WITH FREQU | ENCY | | | | | | D <sub>XA</sub> | Transmit Delay, Absolute | f=1600 Hz | | 290 | 315 | μs | | D <sub>XR</sub> | Transmit Delay, Relative to DXA | f=500 Hz-600 Hz | | 195 | 220 | μs | | -^n | ,,, | f=600 Hz-800 Hz | | 120 | 145 | μS | | | | f=800 Hz-1000 Hz | | 50 | 75 | μs | | | | f = 1000 Hz - 1600 Hz | | 20 | 40 | μs | | | | f= 1600 Hz-2600 Hz | | 55 | 75 | μs | | | | f=2600 Hz-2800 Hz | | 80 | 105 | μs | | · · · · | : | f = 2800 Hz - 3000 Hz | | 130 | 155 | μs | | D <sub>RA</sub> | Receive Delay, Absolute | f=1600 Hz | | 180 | 200 | μs | | D <sub>RR</sub> | Receive Delay, Relative to DRA | f=500 Hz-1000 Hz | -40 | -25 | | μs | | | | f = 1000 Hz-1600 Hz | -30 | -20 | | μs | | | | f=1600 Hz-2600 Hz | | 70 | 90 | μs | | | | f=2600 Hz-2800 Hz | | 100 | 125 | μs | | * * | | f=2800 Hz-3000 Hz | <u> </u> | 145 | 175 | μs | | NOISE | | | | | | <del> </del> | | N <sub>XC</sub> | Transmit Noise, C Message | TP3052, TP3054 | | 12 | 16 | dBrnC0 | | | Weighted | (Note 1) | <u> </u> | | | | | N <sub>XP</sub> | Transmit Noise, P Message | TP3057 | | -74 | -67 | dBm0p | | ''XP | Weighted | (Note 1) | 1 | | | | | N <sub>RC</sub> | Receive Noise, C Message | PCM Code is Alternating Positive | | | | | | MC | Weighted | and Negative Zero — | | | | | | | Troiginou | TP3052/54 | | 8 | 11 | dBrnC0 | | N <sub>RP</sub> | Receive Noise, P Message | TP3057 PCM Code Equals Positive | | | | | | MARP | Weighted | Zero — | | -82 | -79 | dBm0p | | N <sub>RS</sub> | Noise, Single Frequency | f=0 kHz to 100 kHz, Loop Around | | | -53 | dBm0 | | · MO | , tolog, on give traduction | Measurement, VF <sub>X</sub> I+=0 Vrms | | | | | | PPSRX | Positive Power Supply Rejection, | V <sub>CC</sub> = 5.0 V <sub>DC</sub> + 100 mVrms | | | | | | | Transmit | f = 0 kHz-50 kHz (Note 2) | 40 | | | dBC | | NPSR <sub>X</sub> | Negative Power Supply Rejection, | $V_{BB} = -5.0 V_{DC} + 100 \text{ mVrms}$ | 1 | | | | | | Transmit | f = 0 kHz-50 kHz (Note 2) | 40 | ļ | | dBC | | PPSRR | Positive Power Supply Rejection, | PCM Code Equals Positive Zero | | · . | | | | •• | Receive | V <sub>CC</sub> =5.0 V <sub>DC</sub> +100 mVrms | | 1 | | 1 | | | | Measure VF <sub>R</sub> 0 | | | | | | | | f=0 Hz-4000 Hz | 38 | | | dBC | | | 1 | f=4 kHz-25 kHz | 38 | 1 | 1 . | dB | | | | f=25 kHz-50 kHz | 35 | | | dB | | NPSRR | Negative Power Supply Rejection, | PCM Code Equals Positive Zero | 1 | | | ] | | | Receive | $V_{BB} = -5.0 V_{DC} + 100 \text{ mVrms}$ | 1 | | | | | | | Measure VF <sub>R</sub> 0 | 1 | | 1 | | | | | f=0 Hz-4000 Hz | 38 | 1 | | dBC | | | | f = 4 kHz-25 kHz | 38 | | | dB | | | | f = 25 kHz-50 kHz | 35 | 1 | i | dB | ### Transmission Characteristics (Continued) Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for $V_{CC}=+5.0V\pm5\%$ , $V_{BB}=-5.0V\pm5\%$ ; $T_A=-40^{\circ}C$ to $+85^{\circ}C$ by correlation with 100% electrical testing at $T_A=25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. GNDA = 0V, f=1.02 kHz, $V_{IN}=0$ dBm0, transmit input amplifier connected for unity gain non inverting. Typicals are specified at $V_{CC}=+5.0V$ , $V_{BB}=-5.0V$ , $V_{AB}=25^{\circ}C$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Unite | |-----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------|-----|-----|------------| | SOS Spurious Out-of-Band Sign at the Channel Output | Spurious Out-of-Band Signals at the Channel Output | Loop Around Measurement, 0 dBm0,<br>300 Hz to 3400 Hz Input PCM Code Applied<br>at D <sub>B</sub> . | | | -30 | ďВ | | | | 4600 Hz-7600 Hz | | | -30 | dB | | | | 7600 Hz-8400 Hz | | | -40 | dB | | | | 8400 Hz-100,000 Hz | | | -30 | dB | | DISTORT | ION | | | | | | | STDX | Signal to Total Distortion | Sinusoidal Test Method (Note 3) | | | | | | STDR | Transmit or Receive Half-Channel | Level = 3.0 dBm0<br>= 0 dBm0 to - 30 dBm0 | 33<br>36 | | | dBC<br>dBC | | | Hall-Charlifel | = -40 dBm0 XMT | 28 | | | dBC | | | | RČV | 29 | | | dBC | | | • | = -55 dBm0 XMT | 13 | | | dBC | | | | RCV | 14 | | | dBC | | SFD <sub>X</sub> | Single Frequency Distortion,<br>Transmit | . : | | | -43 | dB | | SFD <sub>R</sub> | Single Frequency Distortion,<br>Receive | | | | -43 | dB | | IMD | Intermodulation Distortion | Loop Around Measurement, $VF_X^+=-4$ dBm0 to $-21$ dBm0, Two Frequencies in the Range 300 Hz $-3400$ Hz | | | -41 | dB | | CROSSTA | <b>NLK</b> | | | | | | | CT <sub>X-R</sub> | Transmit to Receive Crosstalk,<br>0 dBm0 Transmit Level | f=300 Hz-3400 Hz<br>D <sub>R</sub> = Quiet PCM Code (Note 4) | | -90 | -70 | dB | | CT <sub>R-X</sub> | Receive to Transmit Crosstalk,<br>0 dBm0 Receive Level | f=300 Hz-3400 Hz, VF <sub>X</sub> I = Multitone<br>(Note 2) | | -90 | -70 | dΒ | #### **ENCODING FORMAT AT DX OUTPUT** | | | TP3052, TP3054<br>μ-Law | | | | - | (Inc | lude | | 3057<br>_aw<br>n Bit i | nvers | ion) | | | | | |--------------------------------------------|---------|-------------------------|---|---|---|---|------|------|-----|------------------------|-------|------|---|---|---|-----| | $V_{IN}$ (at $GS_X$ ) = + Full-Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | V <sub>IN</sub> (at GS <sub>X</sub> ) = 0V | {1<br>0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 1 | | $V_{IN}$ (at $GS_X$ ) = $-Full-Scale$ | (1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Note 1: Measured by extrapolation from the distortion test result at -50 dBm0. Note 2: PPSR $_X$ , NPSR $_X$ , and CT $_{R-X}$ are measured with a -50 dBm0 activation signal applied to VF $_X$ I $^+$ . Note 3: TP3052/54/57 are measured using C message weighted filter for μ-law and psophometric weighted filter for A-law. Note 4: $CT_{X-R}$ @ 1.544 MHz MCLK<sub>X</sub> freq. is -70 dB max. 50% $\pm 5\%$ BCLK<sub>X</sub> duty cycle. # **Applications Information** #### POWER SUPPLIES While the pins of the TP3050 family are well protected against electrical misuse, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used. All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. 0.1 $\mu\text{F}$ supply decoupling capacitors should be connected from this common ground point to $V_{CC}$ and $V_{BB}$ , as close to device pins as possible. For best performance, the ground point of each CODEC/ FILTER on a card should be connected to a common card ground in star formation, rather than via a ground bus. This common ground point should be decoupled to $V_{CC}$ and $V_{BB}$ with 10 $\mu F$ capacitors. #### RECEIVE GAIN ADJUSTMENT For applications where a TP3050 family CODEC/filter receive output must drive a 600 $\Omega$ load, but a peak swing lower than $\pm 2.5 V$ is required, the receive gain can be easily adjusted by inserting a matched T-pad or $\pi$ -pad at the output. Table II lists the required resistor values for $600 \Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closest practical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600 \Omega$ is obtained if the output impedance of the attenuator is in the range $282 \Omega$ to $319 \Omega$ (assuming a perfect transformer). # **Applications Information (Continued)** TABLE II. Attentuator Tables for Z1 = Z2 = 300 $\Omega$ (All Values in $\Omega$ ) | dB | R1 | R2 | R3 | R4 | |-----|------|-------|-------|-------| | 0.1 | 1.7 | 26k | 3.5 | 52k | | 0.2 | 3.5 | 13k | 6.9 | 26k | | 0.3 | 5.2 | 8.7k | 10.4 | 17.4k | | 0.4 | 6.9 | 6.5k | 13.8 | 13k | | 0.5 | 8.5 | 5.2k | 17.3 | 10.5k | | 0.6 | 10.4 | 4.4k | 21.3 | 8.7k | | 0.7 | 12.1 | 3.7k | 24.2 | 7.5k | | 0.8 | 13.8 | 3.3k | 27.7 | 6.5k | | 0.9 | 15.5 | 2.9k | 31.1 | 5.8k | | 1.0 | 17.3 | 2.61 | 34.6 | 5.2k | | . 2 | 34.4 | 1.3k | - 70 | 2.6k | | 3 | 51.3 | 850 | 107 | 1.8k | | 4 | 68 | 650 | 144 | 1.3k | | 5 | 84 | 494 | 183 | 1.1k | | 6 | 100 | 402 | 224 | 900 | | 7 | 115 | 380 | 269 | 785 | | 8 | 379 | 284 | 317 | 698 | | 9 | 143 | 244 | 370 | 630 | | 10 | 156 | 211 | 427 | 527 | | 11 | 168 | 184 · | 490 | 535 | | 12 | 180 | 161 | 550 | 500 | | 13 | 190 | 1.42 | 635 | 473 | | 14 | 200 | 125 | 720 | 450 | | 15 | 210 | 110 | 816 | 430 | | 16 | 218 | . 98 | 924 | 413 | | 18 | 233 | 77 | 1.17k | 386 | | 20 | 246 | 61 | 1.5k | 366 | # **Typical Synchronous Application** Note 1: XMIT gain = $20 \times log \left(\frac{R1 + R2}{R2}\right)$ ,(R1 + R2) $> 10 \text{ K}\Omega$ . FIGURE 4