# TP3212 SLIM™ Subscriber Line Interface Module ## **General Description** The TP3212 is a complete electronic SLiC and PCM COMBO® CODEC/Filter module intended to interface the analog subscriber line to a PCM highway. It is designed to meet the requirements for POTS (Plain Old Telephone Service) lines in U.S. Digital Loop Carrier applications as specified in TR-TSY-000057. It has the capability to perform inband on-hook transmission. When used in conjuction with a simple, non-critical, external protection network, two resistors and a ring relay, the TP3212 forms a complete line circuit, handling all the BORSCHT functions. The TP3212 module consists of a line driver, a line receiver, a line impedance control circuit, a hybrid balance circuit, a loop supervision circuit, a ring supervision circuit, three positive relay drivers, a TP3054 COMBO CODEC/Filter and a serial control interface. Any changes in the status of the subscriber loop generate an interrupt, allowing the device to be used in either polled or interrupt driven applications. ## **Features** - Complete COMBO CODEC/Filter and SLIC functions - Exceeds TR-TSY-000057 DLC specifications for POTS lines - On-hook transmission capability - Resistive loop feed with current limit - Power denial mode - Compatible with loop start and ground start signalling - Automatic ring trip - Four selectable balance networks - Three positive relay drivers - Thermal overload protection - Compatible with inexpensive protection networks - Withstands 500V RTN to GND surge - Compatible with standard PCM highway - Small physical size and minimal external components # Simplified Block Diagram FIGURE 1. Simplified Block Diagram TL/H/10736-1 11 # **Functional Block Description** | Functional<br>Block | Description | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line Driver | The Line Driver is a differential output transconductance amplifier which provides the d.c. power and balanced a.c. signals to the subscriber line. The d.c. power is determined by the DC Loop impedance Control circuit. The a.c. signal applied to the line is controlled by the AC Loop impedance Control and the analog signal generated by the TP3054 COMBO CODEC/Filter from the received PCM information. Feedback from the Tip and Ring lines produces an effective longitudinal input impedance of about 150 $\Omega$ from TIP and RING to RTN (75 $\Omega$ total). In the presence of large longitudinal current, each output of the Line Driver is capable of sourcing or sinking current to limit the longitudinal voltage. | | Line<br>Receiver | The Line Receiver monitors the metallic<br>(differential) voltage on the line in the<br>presence of large longitudinal (common<br>mode) voltages. | | Loop<br>Impedance<br>Control | The Loop Impedance Control feeds back the line voltage to produce a resistive/ inductive d.o. feed impedance for longer loops and a constant current d.o. feed for shorter loops whlle maintaining an a.o. 2-wire input impedance of 900Ω + 2.16 μF over the volce band, easily meeting the 2-wire return loss requirements. | | Hybrid<br>Balance<br>Control | The Hybrid Balance Control circuit consists of four software selectable networks, assuring that the 4-wire return loss requirements are met for a variety of conditions. | | Loop<br>Supervision | The Loop Supervision circuit monitors the d.c. current flow in the subscriber loop under non-ringing state and detects on-hook, off-hook and replicates dial pulses. | | Ring<br>Supervision<br>- | The Ring Supervision circuit monitors the d.c. current flow in the subscriber loop during the ringing state. This circuit is capable of detecting an off-hook condition in less than 200 ms in the presence of large a.c. ringing signals. It operates on loops with ringing superimposed on TIP or RING, or with balanced ringing. This supports bridged ringers, ringers to ground on either TIP or RING and with superimposed ringers. | # T-75-11-09 | Functional<br>Block | Description | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Relay Drivers | The three relay drivers are capable of driving +5V or +12V relays directly. RRLY is dedicated to the ring relay and is automatically turned off when ring trip is detected by the Ring Supervision circuit. RLY1 and RLY2 are general purpose. Relay current is returned to GND3 at pin 26. | | СОМВО | The COMBO CODEC/Filter provides the PCM filtering, encoding and decoding functions necessary to interface the PCM highway to the analog signals on the subscriber loop. This function is identical to the industry standard TP3054 COMBO CODEC/Filter (see the TP3054 datasheet for full details). | | Control<br>Interface | The Control Interface circuit provides easy control and monitoring of the state of the TP3212 via a simple serial interface. Through this circuit the user can program the operating mode of the module, and monitor the line status (see Table I for details). | # **Functional Description** #### POWER-ON When power is first applied, the power-on reset circuitry initializes the TP3212 and places it in a standby mode. The State Control Data Word is cleared to "0". All unnecessary circuitry is powered down. The serial control interface and the loop supervision circuitry remain fully functional. The device is now ready for activation, either by the user programming it into the ring mode by writing into the State Control Data Word or by the subscriber going off-hook, powering-up the device automatically. ## THE STATE CONTROL DATA WORD The State Control Data word is a single eight-bit word as shown in Table I. Bits D0-D7 of the control word program the operating state of the device. The module can initialize the power denial mode by itself in order to protect itself from damage under a thermal overload condition. ## STATUS WORD The eight-bit Status Word indicates the status of the TP3212 at the instant a read operation is performed. Table IV shows the definitions of the status word. A logic high indicates that the state or function is enabled, a low indicates that it is disabled. ### THE CONTROL INTERFACE The Control Interface consists of a single eight-bit shift register and a buffer register. The shift register is written via the serial Input CI, under the control of $\overline{CS}$ and CCLK, to program the device's operating state. Several bits of the shift register may be altered by the device itself in response to changes in the subscriber loop status. These changes in ## Functional Description (Continued) state may be read via the serial output CO. The S2 and S3 status bits are over-written by the occurrence of a thermal overload, forcing the device into the Power-Denial mode. S7 is the hook-switch status bit. A logic "0" for S7 indicates an Off-Hook at normal mode or Ring-Trip at ring mode at the instant of accessing the control interface and a logic "1" indicates on-hook. Any changes in line status, or thermal shutdown condition will generate an interrupt at INTR output. **TABLE I. State Control Data Word** | Control<br>Bit | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | Selects loop detector's thresholds. Must be programmed to "0" for loop start and "1" for ground start. This bit is overwritten by the line supervision circuitry. | | D6 | Logical "1" enables RLY2. | | D5 | Logical "1" enables RLY1. | | D4 · | Logical "1" enables Ring mode, turns<br>on RRLY and Ring Supervision circuit.<br>Status Bit S7 indicates ring-trip.<br>Logical "0" enables the normal mode. | | D3 | Used with D2 to select Power denial, Battery Reversal or On-Hook Transmission modes. See Table II. Under Power Denial mode, the Line Drivers are disabled, denying power to the subscriber loop. It can be set or cleared by a write operation. Under a thermal overload condition, D3 is forced to "1" and D2 is forced to "0" in order to protect the device from damage. As long as the thermal overload condition exists, the Power Denial mode cannot be cleared by a write operation. | | D2 | Used with D3 to select Power denial,<br>Battery Reversal or On-Hook<br>Transmission modes. See Table II. | | D1 | Used with D0 to select hybrid balance network. See Table III. | | D0 | Used with D1 to select hybrid balance network. See Table III. | ## T-75-11-09 #### **TABLE II. Operating Modes of TP3212** | D4 | D3 | D2 | Mode | |----|----|----|----------------------| | 0 | 0 | 0 | Normal | | 0 | 0 | 1 | Reverse Battery | | 0 | 1 | 0 | Power Denial | | 0 | 1 | 1 | On-Hook Transmission | | 1 | × | × | Ring | #### **TABLE III. Hybrid Balance Test Networks** | D1 | DO | Reference Test Network | |----|----|-----------------------------------------| | 0 | 0 | 900Ω | | O, | 1 | $1650\Omega//(100\Omega + 0.005 \mu F)$ | | 1 | 0 | 800Ω//(100Ω + 0.05 μF) | | 1 | 1 | 900Ω + 2.16 μF | There are several ways of accessing the serial control interface. They are: - a) Write/Read - b) Read/Write - c) Quick Status Read In the Write/Read operation, the objective is to change the state of the device. While shifting the new state control data into Cl, the previous status information is shifted out of CO. This data should be compared with the previous status information to determine if a change had occurred since the last access. In the Read/Write operation, the objective is to monitor the state of the module. While the current status is shifted out at CO, the last known state of the device is shifted into CI externally. If a thermal overload condition has occurred since the last access, the device will automatically set itself to the power denial mode (S3 bit will be forced to "1" and S2 will be forced to "0") prior to the access and will be reset by writing the previous state. This has no detrimental effect, however, since the power-denial mode will immediately be set again and the device will remain in the Power-Denial mode as long as the thermal overload continues to exist. If ring trip has occurred or the hook switch status has changed since the last access, the S7 bit will also be altered by the device. The timing for the Write/Read or Read/Write modes is shown in Figure 2. The Quick Status Read operation allows a fast read of the S7 status bit, which indicates if a Ring-Trip or Off-Hook condition exists. It does not cause the shift register to shift, thus no control data is required. *Figure 3* is the timing diagram for the Quick Status Read Mode. Status Bit **S7** S5 84 **S3** S2 S1 S0 T-75-11-09 # Functional Description (Continued) A logic "1" indicates that RLY1 is on. **TABLE IV. Status Information Word** | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Indicates switch hook status. S7 is a "1" if the subscriber is on-hook. If D4 is programmed to be "0" for normal mode, a logic "0" at S7 indicates off-hook. If the device is in the Ring mode (D4 = "1"), a logic "0" at S7 indicates ring-trip. | | A logic "1" indicates that RLY2 is on. | A logic "1" Indicates Ring mode is on. RRLY is turned on, and the Ring Supervision circuit is activated. A logic "0" at \$7 indicates that a ring trip has occurred, forcing RRLY to be de- | activated. D4 should be cleared to "0" by a write/read operation in order to program the device into the non-ringing mode. | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S2 and S3 indicate Power Denial, Battery Reversal, or On-Hook Transmission mode (see Table II). When an overload condition exists which raises the junction temperature to exceed about 170°C, the TP3212 will automatically initiate a power denial mode (S3 forced to "1" and S2 forced to "0") to protect itself from damage. The device will not go back to the normal mode even if the thermal overload ceases to exist. The system can determine if the thermal overload condition has cleared itself by programming the TP3212 into the desired operating mode and read back status bits S2 and S3. If the overload still exists, the power denial mode will be activated again as long as the device's junction temperature exceeds approximately 170°C. | | S2 and S3 Indicate Power Denial, Battery Reversal, or On-Hook Transmission mode (see Table | Indicates the selected hybrid balance test network as shown in Table III. Indicates the selected hybrid balance test network as shown in Table III. FIGURE 2. Control Interface Timing-Write/Read or Read/Write Modes TL/H/10736-3 FIGURE 3. Control Interface Timing—Quick Status Read Mode TL/H/10736-4 # Functional Description (Continued) #### **BATTERY FEED** With VBAT = -52V, the TP3212 provides a nominal apparent battery voltage of -44.9V across TIP and RING. The module provides a resistive/inductive feed at longer loops. The d.c. current feed has been designed to guarantee 20 mA into an $1800\Omega$ loop at nominal battery, and 18 mA into a 1600 $\Omega$ loop at minimum battery of -42.5V. At shorter loops, the d.c. feed is current-limited to nominally 43 mA in order to conserve power. At normal battery polarity (D3 = 0 and D2 = 0), TiP is more positive than RiNG. The current feed characterisite is shown in Figure 4. FIGURE 4. d.c. Feed Characteristics #### 2-WIRE IMPEDANCE The nominal 2-wire input impedance is 900 $\Omega$ + 2.16 $\mu\text{F}.$ This is shunted by the feeding inductance which is nominally 26 Henries on long loops, and approaches infinity on short #### TRANSMISSION LEVEL The 0 TLP is referenced at the PCM interface of the four wire ports. The TP3212 module has 2 dB loss for both transmit and receive signals. On the 2-wire analog interface, the transmit is +2 TLP and the receive is -2 TLP. TLP is defined as 0 dBm into 900 $\Omega$ . ### HYBRID BALANCE The Hybrid Balance Control circuit contains four selectable balance networks which are selected by programming State Control Word bits D0 and D1. The balance networks are Intended to be used with the corresponding reference test networks for hybrid balance as shown in Table III. #### LONGITUDINAL BALANCE AND LONGITUDINAL **CURRENT CAPABILITY** The 2-wire input of the device exhibits a longitudinal impedance of 150 $\Omega$ from TIP to ground and from RING to ground. These impedances are extremely well matched and are not strongly dependent on impedance matching in the external protection network. The longitudinal voltage is sensed on the loop side of the protection network and fed back to the Line Driver, thus any component variations external to the device can be corrected by the feedback loop. The Line Driver is capable of handling 21 mArms of longitudinal current in each of the TIP and RING leads. #### LOOP SUPERVISION 37E D The Loop Supervision circuit operates in the normal (nonringing) state. When control bit D7 is programmed to logic 0, it enables loop start signalling and a dynamic threshold comparator in order to maintain the dial pulse break interval within 46% to 74% regardless of the distortion introduced by the loop characteristics. The output of the Loop Impedance Control is monitored and off-hook indicated when the loop current exceeds nominally 13 mA and on-hook indicated when the current falls below nominally 11 mA, providing a 2 mA hysteresis. A logic "1" at status bit S7 indicates onhook, while a logic "0" indicates off-hook. When control bit D7 is programmed to logic "1", it adjusts the loop comparator's thresholds for ground start signalling. Off-hook is indicated when the current from RING to Ground (with TIP open) exceeds nominally 17 mA and on-hook when the current falls below nominally 13 mA. A typical example of hook switch timing is illustrated in Figure 5. While in the standby mode, all unnecessary circuitry is powered down. When Loop Supervision detects off-hook, the module is powered up, INTR goes low and status bit S7 is cleared (A). The INTR remains active until CS goes low and status is read, at which time the status of the switch hook is latched, clearing INTR (B). When the Loop Supervision detects on-hook, all unnecessary circuitry is again powered down, status bit S7 is set and INTH is again set low (C). When the status information is read, the present switch hook status is latched, clearing the interrupt, and INTR goes high (D). In the case of either on-hook or off-hook, if the system fails to read the status before the switch hook reverts to its previous state, the interrupt will clear itself (E). If the device's control interface is being accessed when offhook occurs, i.e., CS is low, INTR is set low immediately (F) but S7 is cleared only after CS returns high (G). On the next Read/Write access, S7 is latched. ## Functional Description (Continued) ## **RING SUPERVISION** The Ring Supervision circuit measures the loop current across two $360\Omega$ ring sensing resistors with a 1 M $\Omega$ internal resistive bridge (see *Figure 10*). The voltage at the output of the bridge is filtered, then algebraically added and subtracted from a voltage corresponding to a loop current of about 11 mAdc. Each of the resulting voltages are integrated over one period of the ring frequency and compared to zero. If either of the resulting voltages is less than zero for two consecutive cycles, ring-trip is detected. RRLY is de-activated, status bit S7 is cleared to "0" indicating ring trip, and an interrupt is also generated. Control bit D4 (RING) is not automatically reset to "0", it has to be cleared to "0" by a write/read operation after a ring trip is detected. If the MCLK is interrupted and stays continuously high or low for more than 200 $\mu$ s, the ring relay driver will be turned off. The ring supervision circuit works with zero to five bridged ringers (1 ringer $= 7~\mathrm{k}\Omega$ at 20 Hz), with ring frequencies from 16 to 67 Hz, with ring voltages from 90 to 155 Vrms applied to either TiP or RING, superimposed on positive or negative battery voltages of from 42 to 56 volts on loops up to 1700 $\Omega$ . Furthermore, it operates with up to five ringers connected from TiP or RING to ground or with up to three superimposed ringers connected from TiP to ground and three from RING to ground with a battery voltage of $\pm 38$ $\pm 2V$ . The ring sensing inputs at TiPS, RINGS, RBUS+ and RBUS- when connected as shown in Figure 10, will present an effective load of about 500 k $\Omega$ across the ring bus. A typical example of ring trip timing is illustrated in Figure 6. When the Ring Supervision circuit detects a ring trip, the device immediately turns off RRLY, clears S7 and sets INTR low (A). The interrupt remains active until CS goes low and the status is read, at which time the status of the switch hook is latched, clearing INTR (B). Status bit S7 will remain a zero until the D4 bit is written to a zero, removing the device from the RING mode (C). At this time, the \$7 bit will indicate the switch hook status. Even though the station equipment is normally off-hook at this time, S7 will generally return to a "1" (C) for several milliseconds after D4 is cleared. This is because the Loop Supervision circuit was disconnected from the loop during ringing mode (D4 = 1), and it takes several milliseconds to detect the off hook at which time S7 will be cleared and INTR will be set low (D). At this point the device is in the normal (non-ringing) mode, all necessary circuitry is powered up. FIGURE 6. Typical Ring Trip Detect Timing #### THERMAL OVERLOAD The Line Driver incorporates a built-in thermal overload detection circuitry. In the event of a fault on the subscriber line which causes the Line Driver to reach an internal junction temperature of approximately 170°C, the Line Driver will protect itself by forcing the device into the power-denial mode, S3 is forced to "1" and S2 is forced to "0". The device will remain at the power denial mode even though the thermal overload ceases to exist. After the line fault has been corrected, the device can be put back into service under system control (see Table IV). A typical example of thermal overload detection timing is illustrated in Figure 7. When a thermal overload is detected. S3 is set high and S2 is set low (A), forcing the device into the Power-Denial mode, and INTR is set low. The interrupt remains active until $\overline{\text{CS}}$ goes low, clearing $\overline{\text{INTR}}$ (B). As long as the thermal overload condition exists, the power denial mode cannot be reset by a write operation (B). When the thermal overload condition clears, the INTR will again be set low, but the device continued to remain at power denial mode (C). Thus the device does not automatically re-apply power to the line since the fault that originally caused the failure may still exist and would simply cause the overload to re-occur. In this example, the power denial mode is cleared by a control write to normal mode, clearing S2 and S3 to "0" (D), if the device is being accessed at the instant the thermal shutdown indication occurs, INTR is set low immediately, but S3 will be set high and S2 will be set low only after CS returns high (E). 1 # Functional Description (Continued) ## ON-HOOK TRANSMISSION MODE The device is in the on-hook transmission mode when bit D3 and D2 of the State Control Data Word is set to the logic "1" and the loop is under "on-hook". In this mode, the line drivers operate in a reduced power state but all circuitry is active. This enables the system to communicate with a subscriber terminal or the subscriber to communicate through the network or to a terminal in the central office to provide alarm and telemetry services. When the loop goes off-hook, the loop supervision circuitry behaves normally and causes the line drivers to power up. Bit S7 of the Status Information Word is cleared and an interrupt is initiated. This enables the system to terminate any transmissions and handle the call initiation in the normal manner. ## **PCM INTERFACE** The PCM interface consists of inputs MCLK, BCLK, FSx, FSR and DR, and outputs Dx and TSx. MCLK controls the Internal operation of the COMBO CODEC/Filter's encoder and decoder, and must be 1.536 or 1.544 MHz if CLKSEL is connected high and 2.048 MHz if CLKSEL is connected low. BCLK shifts the PCM data out of Dx on its rising edge and latches the PCM data into DR on its falling edge. It must be synchronous with MCLK and may be any integer multiple of 8 kHz from 64 kHz to 2.048 MHz. FSx and FSR are 8 kHz pulse waveforms which determine the beginning of the PCM data transfer out of Dx and into DR respectively. Both must be synchronous with MCLK but may have any phase relationship with each other. TSx is an open drain output which pulses low for the duration of the data transfer out of Dx. It is intended to be wire-ORed with the TSx outputs of other subscriber line interface modules to provide an enable signal for external TRI-STATE drivers buffering the PCM transmit data from a line card onto the backplane. #### Short Frame Sync Operation The TP3212 Subscriber Line Interface Module can utilize either a short frame sync pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode, the frame sync pulses applied to both FSx and FS<sub>R</sub> must be one BCLK period long and with timing relationships as specified in *Figure 8*. With FSx high during a falling edge of BCLK, the next rising edge of BCLK enables the Dx TRI-STATE output buffer, which will output the PCM sign bit. The following seven rising edges of the bit clock shifts out the remaining seven bits of PCM data, MSB first. The next falling edge disables the Dx output. With FS<sub>R</sub> high during a falling edge of BCLK, the next falling edge latches the PCM sign bit into D<sub>R</sub>. The next seven falling edges latch the remaining seven bits, MSB first. #### Long Frame Sync Operation To use the long frame sync mode, the frame sync pulses applied to both FSx and FSR must be three or more bit periods long, with timing relationships as specified in Figure 9. Based on the transmit frame sync pulse, the device will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns. The Dx TRI-STATE output buffer is enabled with the rising edge of FSx or the rising edge of BCLK, whichever comes later, and the first bit clocked out is the PCM sign bit. The following seven rising edges of BCLK shift out the remaining seven bits, MSB first. The Dx output is disabled by the falling edge of BCLK following the eighth rising edge or by FSx going low, whichever comes later. A rising edge of the receive frame sync will cause PCM data at DR to be latched in on the next eight falling edges of BCLK. TP3212 **Absolute Maximum Ratings** if Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. V<sub>CC</sub> to GND V<sub>BB</sub> to GND -0.5V to 7V 0.5V to -7V V<sub>BAT</sub> to RTN 0.5V to -70V ±500V, 10 μs/50 μs Pulse RTN to GND Voltage at any digital input or output $\dot{V_{GC}}$ + 0.3V to GND - 0.3V TPR, RPR to RTN 2V to -85V (50 ms) TIP, RING, TIPS, RINGS, RBUS+, RBUS- to RTN ± 1000V, 10 μs/1000 μs Pulse **Operating Temperature Range** -55°C to +125°C Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 sec.) 300°C Maximum Junction Temperature 150°C ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|------|------------|--------| | OWER DISS | IPATION (Normal Mode: D2 | = 0, D3 = 0) | | | | | | I <sub>BAT</sub> 0 | V <sub>BAT</sub> idle Current | I <sub>LOOP</sub> = 0 mA, V <sub>BAT</sub> = -52V | | 2.1 | 4.0 | mA | | I <sub>BB</sub> 0 | V <sub>BB</sub> Idle Current | I <sub>LOOP</sub> = 0 mA | | 1.9 | 3,6 | mA | | I <sub>CC</sub> 0 | V <sub>CC</sub> Idle Current | I <sub>LOOP</sub> = 0 mA | | 2.9 | 5 | mA | | I <sub>BAT</sub> 1 | V <sub>BAT</sub> Active Current | I <sub>LOOP</sub> = 20 mA, V <sub>BAT</sub> = -52V | | 23 | 25 | mA | | l <sub>BB</sub> 1 | V <sub>BB</sub> Active Current | I <sub>LOOP</sub> = 20 mA | · | 8.9 | 17.2 | mA | | lcc1 | V <sub>CC</sub> Active Current | I <sub>LOOP</sub> = 20 mA | | 11.8 | 17.2 | mA | | OWER DISS | IPATION (On-Hook Transm | ission Mode: D2 = 1, D3 = 1) | | | | | | IBATOH | V <sub>BAT</sub> Idle Current | $I_{LOOP} = 0 \text{ mA, } V_{BAT} = -52V$ | | 2.1 | 4.0 | mA | | IBBOH | V <sub>BB</sub> Idle Current | I <sub>LOOP</sub> = 0 mA | | 8.9 | 17.2 | mA | | IccOH | V <sub>CC</sub> Idle Current | I <sub>LOOP</sub> = 0 mA | | 11.8 | 17.2 | mA | | IGITAL INT | ERFACE (Note 1) | | | | | | | ViL | Input Low Level | All Digital Inputs | | · · | 0.7 | V | | V <sub>IH</sub> | Input High Level | All Digital Inputs except CLKSEL<br>CLKSEL | 2<br>4 | | · | V | | V <sub>OL</sub> | Output Low Level | $Dx$ , $\overline{TSX}$ , $CO$ , $I_L = 3.2 \text{ mA}$<br>$\overline{INTR}$ , $I_L = 2.0 \text{ mA}$ | | - | 0.4<br>0.4 | V<br>V | | V <sub>OH</sub> | Output High Level | Dx, CO, I <sub>H</sub> = -3.2 mA | 2.4 | | | ٧ | | l <sub>IL</sub> | Input Low Current | GND < V <sub>IN</sub> < V <sub>IL</sub> , All Digital Inputs | -100 | | 100 | μΑ | | l <sub>IH</sub> | Input High Current | V <sub>IH</sub> < V <sub>IN</sub> < V <sub>CC</sub> , All Digital Inputs | -100 | | 100 | μΑ | | ЮН | Output High Current | TSx and INTR, V <sub>OH</sub> < V <sub>OUT</sub> < V <sub>CC</sub> | -100 | | 100 | μΑ | | loz | Output Current in the<br>High impedance State | CO, Dx | -100 | | 100 | μΑ | # **Electrical Characteristics** T-75-11-09 | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|---------------------|----------------| | BATTERY FE | ED | | <b></b> | <u> </u> | | | | I <sub>LOOP</sub> + | Loop Current<br>Normal Battery | $R_{LOOP} = 1800\Omega$ , $V_{BAT} = -52V$<br>$R_{LOOP} = 1600\Omega$ , $V_{BAT} = -42.5V$<br>$R_{LOOP} = 100\Omega$ , $V_{BB} = -4.75V$ (Note 2) | 20<br>18<br>40 | 21.3<br>19.2<br>43 | 24<br>22<br>46 | mA<br>mA<br>mA | | I <sub>LOOP</sub> | Loop Current<br>Reverse Battery | $R_{\text{LOOP}} = 1800\Omega$ , $V_{\text{BAT}} = -52V$<br>$R_{\text{LOOP}} = 1600\Omega$ , $V_{\text{BAT}} = -42.5V$<br>$R_{\text{LOOP}} = 100\Omega$ , $V_{\text{BB}} = -4.75V$ (Note 2) | <b>20</b><br><b>18</b><br>40 | 21,3<br>19.2<br>43 | 24<br>22<br>46 | mA<br>mA<br>mA | | IPD | Power Denial Loop<br>Current | $R_{LOOP} = 100\Omega$ | | 0.1 | 2 | mA | | VLOOP | Loop Voltage | $R_{LOOP} = 10 \text{ k}\Omega, V_{BAT} = -52V$ | | -43.4 | | V | | LOOP SUPER | VISION | | · | | · | <u> </u> | | R <sub>OFFHK</sub> 0 | Loop Resistance to<br>Produce an Off-Hook<br>Indication at Loop Start | R <sub>OFFHK</sub> 0 Connected from TIP to RING<br>V <sub>BAT</sub> = -42.5V<br>D7 = 0 | | | 2000 | v | | R <sub>ONHK</sub> 0 | Loop Resistance to<br>Produce an On-Hook<br>Indication at Loop Start | R <sub>ONHK</sub> 0 Connected from TIP to RING<br>V <sub>BAT</sub> = -56V<br>D7 = 0 | 9 | | | kΩ | | R <sub>OFFHK</sub> 1 | Loop Resistance to<br>Produce an Off-Hook<br>Indication at Ground<br>Start | R <sub>OFFHK</sub> 1 Connected from RING to<br>RTN, TIP Open<br>V <sub>BAT</sub> = -42.5V<br>D7 = 1 | | | 1330 | Ω | | R <sub>ONHK</sub> 1 | Loop Resistance to<br>Produce an On-Hook<br>Indication at Ground<br>Start | $R_{ONHK}$ 1 Connected from RING to RTN, TIP Open $V_{BAT} = -56V$ D7 = 1 | 9 | · | | kΩ | | DPD | Dial Pulse Distortion | D7 = 0, $R_{LEAK}$ = 15 k $\Omega$<br>$R_{LOOP}$ = 100 $\Omega$ , 12 pps, Break = 58%<br>$R_{LOOP}$ = 1800 $\Omega$ , 12 pps, Break = 64%,<br>$\overline{CS}$ High, Measure Width of Break<br>Period at $\overline{INTR}$ | 38.4<br><b>38.4</b> | - | 61.5<br><b>61.5</b> | ms<br>ms | | RING SUPER\ | /ISION | | | · | · | I | | RNGTRP1 | Ring Trip Detect,<br>Normal Ringing | RBUS+ = 0V, RBUS- = -48V, TIPS = -5V, RINGS = -43V, Must Detect Ring-Trip within the Specified Time | 50 | | 180 | ms | | RNGTRP2 | Ring Trip Detect,<br>Reverse Ringing | RBUS+ = -48V, RBUS- = 0V,<br>TIPS = -43V, RINGS = -5V,<br>Must Detect Ring-Trip within<br>the Specified Time | 50 | | 180 | ms | | RNGTRP3 | Ring Trip Non-Detect,<br>Normal Ringing | RBUS+ = 0V, RBUS- = -48V,<br>TIPS = -3V, RINGS = -45V,<br>Must Not Detect Ring Trip within<br>the Specified Time (Note 3) | 0 | | 180 | ms | ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----|----------------------| | ING SUPERVI | SION (Continued) | | | | | | | RNGTRP4 | Ring Trip Non-Detect,<br>Reverse Ringing | RBUS+ = -48V, RBUS- = 0V,<br>TIPS = -45V, RINGS = -3V,<br>Must Not Detect Ring-Trip within<br>the Specified Time (Note 3) | 0 | | 180 | ms | | RNGTRP5 | Ring Trip Detect,<br>Normal Ringing | TIPS, RBUS - = -5V, RINGS, RBUS + = 26 Vrms, f = 20 Hz Must Detect Ring-Trip within the Specified Time | 100 | | 190 | ms | | RNGTRP6 | Ring Trip Detect,<br>Reverse Ringing | TIPS, RBUS - = 26 Vrms, RINGS, RBUS + = -5V, f = 20 Hz Must Detect Ring-Trip within the Specified Time | 100 | | 190 | ms | | RNGTRP7 | Ring Trip Non-Detect,<br>Normal Ringing | TIPS, RBUS - = -3V, RINGS, RBUS + = 26 Vrms, f = 20 Hz Must Not Detect Ring-Trip within the Specified Time (Note 3) | 0 | | 190 | ms | | HNGTRP8 | Ring Trip Non-Detect,<br>Reverse Ringing | TIPS, RBUS - = 26 Vrms, RINGS, RBUS + = -3V, f = 20 Hz Must Not Detect Ring-Trip within the Specified Time (Note 3) | 0 | | 190 | ms | | YBRID BALA | NCE Unless otherwise speci | fied, I <sub>LOOP</sub> = 20 mA, D2 = 0, D3 = 0 | | | | | | ECHO1 | 4-Wire Return Loss | Z <sub>REF</sub> = 900Ω across Tip-Ring<br>D1 = 0, D0 = 0<br>f = 203.125 Hz<br>f = 484.375 Hz<br>f = 1015.625 Hz<br>f = 2500 Hz<br>f = 3406.25 Hz | 21<br>26<br>26<br>26<br>21 | 40 | | dB<br>dB<br>dB<br>dB | | ECHO2 | 4-Wire Return Loss | $Z_{\rm REF} = 1650\Omega//(100\Omega + 0.005 \mu {\rm F})$<br>D1 = 0, D0 = 1<br>f = 203.125 Hz<br>f = 484.375 Hz<br>f = 1015.625 Hz<br>f = 2500 Hz<br>f = 3406.25 Hz | 21<br>26<br>26<br>26<br>26<br>21 | 40 | | dB<br>dB<br>dB<br>dB | ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------|--------|----------------------------| | IYBRID BALA | NCE Unless otherwise specif | ied, $I_{LOOP} = 20$ mA, $D2 = 0$ , $D3 = 0$ (Contin | ued) | | | | | ECHO3 | 4-Wire Return Loss | $Z_{REF} = 800\Omega//(100\Omega + 0.05 \mu F)$<br>D1 = 1, D0 = 0<br>f = 203.125 Hz<br>f = 484.375 Hz<br>t = 1015.626 Hz<br>f = 2500 Hz<br>t = 3406.25 Hz | 21<br>26<br>26<br>26<br>21 | 40 | | dB<br>dB<br>dB<br>dB | | ECHO4 | 4-Wire Return Loss | $Z_{\text{HEF}} = 900\Omega + 2.16 \mu\text{F}$ $D1 = 1, D0 = 1$ $f = 203.125 \text{Hz}$ $f = 484.375 \text{Hz}$ $f = 1015.625 \text{Hz}$ $f = 2500 \text{Hz}$ $f = 3406.25 \text{Hz}$ | 21<br>26<br>26<br>26<br>26 | 40 | | dB<br>dB<br>dB<br>dB<br>dB | | 'RANSMISSIC | ON Unless otherwise noted, Z | $_{REF} = 900\Omega + 2.16 \mu\text{F}, f = 1015.625 \text{Hz}, I_{L}$ | <sub>OOP</sub> = 20 m | A, D2 = 0, | D3 ≃ 0 | <del></del> | | RTNLOSS | 2-Wire Return Loss | f = 203.125 Hz<br>f = 484.375 Hz<br>f = 1015.625 Hz<br>f = 2500 Hz<br>f = 3406.25 Hz | 21<br>27<br>27<br>27<br>27 | 40 | | 8 8 8 8 8 8 8 | | 0 dBm0 | The Absolute 2-Wire<br>Reference Level | The Absolute Reference Level at the Two Wire Interface is +2 dBm/900Ω for Transmit, and -2 dBm/900Ω for Receive. Transmit (2-Wire to Dx) Receive (D <sub>R</sub> to 2-Wire) | | 1.194<br>0.754 | | Vrms<br>Vrms | | G <sub>RA</sub> | Absolute Receive Gain | $ m V_{CC}=5V, V_{BB}=-5V, V_{BAT}=-52V$ $ m T_A=25^{\circ}C, D_R$ to 2-Wire Port, Input = Digital Code for 0 dBm0 at $\rm D_R$ , Measure Voltage across TIP-RING | -0.25 | | 0,25 | dB | | G <sub>XA</sub> | Absolute Transmit Gain | V <sub>CC</sub> = 5V, V <sub>BB</sub> = -5V, V <sub>BAT</sub> = -52V<br>T <sub>A</sub> = 25°C, 2-Wire Port to Dx,<br>Input = 0 dBm0 at 2-Wire Port,<br>Measure Digital Code at Dx | 0.25 | | 0.25 | dB | | G <sub>RAOH</sub> | Absolute Receive<br>Gain at On-Hook<br>Transmission Mode | $V_{CC} = 5V$ , $V_{BB} = -5V$ , $V_{BAT} = -52V$<br>$Z_{REF} = 900\Omega + 2.16 \mu\text{F}$<br>$D3 = 1$ , $D2 = 1$ , $I_{LOOP} = 0 \text{mA}$<br>$D_R$ to 2-Wire | -1 | | 1 | dB | | G <sub>XAOH</sub> | Absolute Transmit Gain at On-Hook Transmission Mode | $V_{CC} = 5V$ , $V_{BB} = -5V$ , $V_{BAT} = -52V$<br>from 2-Wire Analog Interface to Dx<br>D3 = 1, D2 = 1, $I_{LOOP} = 0$ mA | -1 | | 1 | d₿ | | G <sub>RAV</sub> | Absolute Receive Gain<br>Over Supply Range | $V_{CC} = 5V \pm 5\%, V_{BB} = -5V \pm 5\%,$<br>$V_{BAT} = -42.5V \text{ to } -56V$ | -0.3 | | 0.3 | dB | | G <sub>XAV</sub> | Absolute Transmit Gain Over Supply Range | $V_{CC} = 5V \pm 5\%, V_{BB} = -5V \pm 5\%,$<br>$V_{BAT} = -42.5V \text{ to } -56V$ | -0.3 | | 0.3 | dB | ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------|----------------------------------------------------| | RANSMISS | ION Unless otherwise noted, 2 | $Z_{REF} = 900\Omega + 2.16 \mu\text{F}, f = 1015.625 \text{Hz}, l_1$ | _OOP = 20 m | A, D2 = 0 | 0, D3 = 0 (C | Continued | | G <sub>RT</sub> | Receive Gain Variation over Temperature | $V_{CC} = 5V$ , $V_{BB} = -5V$ , $V_{BAT} = -52V$<br>Reference to $G_{RA}$ | 0.15 | | 0.15 | dB | | G <sub>XT</sub> | Transmit Gain Variation over Temperature | $V_{CC} = 5V$ , $V_{BB} = -5V$ , $V_{BAT} = -52V$<br>Reference to $G_{XA}$ | -0.15 | | 0.15 | d₿ | | | Receive Frequency<br>Response | Measure Relative to G <sub>RA</sub> f = 203,125 Hz f = 296,875 Hz f = 484,375 Hz f = 2015,625 Hz f = 2703,125 Hz f = 3015,625 Hz | 1.9<br>0.4<br>0.25<br>0.25<br>0.25 | | 0<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25 | dB<br>dB<br>dB<br>dB<br>dB | | | | f = 3203,125 Hz<br>f = 3390,625 Hz<br>f = 3984,375 Hz | -0.25<br>-1.2 | | 0.25<br>0<br>-14 | dB<br>dB<br>dB | | sos | Spurious Out of Band<br>Signals (Alias Tones) | Measure Relative to G <sub>RA</sub> f = 4796.875 Hz f = 6703.125 Hz f = 11390.625 Hz | | | -30<br>-30<br>-30 | dB<br>dB<br>dB | | G <sub>XF</sub> | Transmit Frequency<br>Response | Measure Relative to G <sub>XA</sub> f = 62.500 Hz f = 203.126 Hz f = 296.875 Hz f = 484.375 Hz f = 2015.625 Hz f = 2703.125 Hz f = 3015.625 Hz f = 3202.125 Hz f = 3390.625 Hz f = 3984.375 Hz f = 5046.875 Hz f = 11890.625 Hz | -2.5<br>-0.4<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-1.2 | | -21<br>0<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0 -14<br>-32 | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB | | G <sub>RL</sub> | Receive Gain Variation with Signal Level | Measure Relative to G <sub>RA</sub> PCM Level = 3.1 dBm0 = -2.3 dBm0 = -11.4 dBm0 = -17.6 dBm0 = -23.9 dBm0 = -29.9 dBm0 = -37.8 dBm0 = -47.1 dBm0 = -55.7 dBm0 | -0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.45<br>-1.3 | | 0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.45 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | ## **Electrical Characteristics** T-75-11-09 Unless otherwise noted, limits printed in **bold** characters are guaranteed for $V_{CC} = 5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ , $V_{BAT} = -42.5V$ to -56V, $V_{AB} = -40^{\circ}C$ to $+75^{\circ}C$ by correlation with 100% electrical testing at $V_{AB} = -5.0V \pm 5\%$ . All other limits are assured by correlation with other production tests and/or product design and characterization. Typical characteristics are specified at $V_{CC} = 5.0V$ , $V_{BB} = -5.0V$ , $V_{BAT} = -52V$ , $V_{AB} = -5.0V$ -$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------|--------------------------------------------------------------|-------------------------------------------------------------| | RANSMISSI | ON Unless otherwise noted, 2 | $R_{\text{REF}} = 900\Omega + 2.16 \mu\text{F}, f = 1015.625 \text{F}$ | lz, I <sub>LOOP</sub> = 20 | mA, D2 = | 0, D3 = 0 | (Continue | | G <sub>XL</sub> | Transmit Gain Variation<br>with Signal Level | Measure Relative to G <sub>XA</sub> PCM Level = 3.1 dBm0 = -2.3 dBm0 = -11.4 dBm0 = -17.6 dBm0 = -23.9 dBm0 = -29.9 dBm0 = -37.8 dBm0 = -47.1 dBm0 = -55.7 dBm0 | -0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25<br>-0.25 | | 0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.25<br>0.45 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | STDA | Receive Signal to<br>Total Distortion | Measure through C Message Filter PCM Level = 3.1 dBm0 = 0.0 dBm0 = -2.3 dBm0 = -11.4 dBm0 = -17.6 dBm0 = -23.9 dBm0 = -29.9 dBm0 = -37.8 dBm0 = -45.0 dBm0 = -47.1 dBm0 = -47.1 dBm0 = -55.7 dBm0 | -1.3<br>33<br>36<br>36<br>36<br>36<br>36<br>35<br>30<br>28<br>24<br>22 | | 1.3 | dBC | | STDX | Transmit Signal to<br>Total Distortion | Measure through C Message Filter PCM Level = 3.1 dBm0 = 0.0 dBm0 = -2.3 dBm0 = -11.4 dBm0 = -17.6 dBm0 = -23.9 dBm0 = -29.9 dBm0 = -37.8 dBm0 = -40.0 dBm0 = -45.0 dBm0 = -47.1 dBm0 = -55.7 dBm0 | 33<br>36<br>36<br>36<br>36<br>36<br>35<br>30<br>28<br>24 | | | dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC<br>dBC | | | | 00.1 aRMA | 12 | - 1 | | dBC | # **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------|-----------|----------------------------------| | TRANSMISSI | ON Unless otherwise noted, Z <sub>F</sub> | $_{\rm EF} = 900\Omega + 2.16 \mu\text{F}, f = 1015.625 \text{Hz}, l_{\rm I}$ | OOP = 20 | ) mA, D2 = | 0, D3 = 0 | (Continued | | D <sub>RR</sub> | Receive Delay<br>Distortion | Measure Relative to D <sub>RA</sub> f = 500 Hz f = 1000 Hz f = 2600 Hz f = 2600 Hz f = 3000 Hz | • . | -2<br>-10<br>70<br>100<br>150 | | ha<br>ha<br>ha<br>ha | | D <sub>XA</sub> | Absolute Transmit Delay | f = 1600 Hz | | 300 | | μs | | D <sub>XR</sub> | Transmit Delay<br>Distortion | Measure Relative to D <sub>XA</sub> f = 500 Hz f = 600 Hz f = 800 Hz f = 1000 Hz f = 2600 Hz f = 2800 Hz f = 3000 Hz | | 250<br>150<br>65<br>30<br>60<br>80<br>140 | | ha<br>ha<br>ha<br>ha<br>ha<br>ha | | NOISE ZREF | $= 900Ω + 2.16 \mu F, I_{LOOP} = 2$ | 20 mA, D2 = 0, D3 = 0 | | | | · | | N <sub>R</sub> ¢ | Receive C Message<br>Weighted Idle<br>Channel Noise | PCM Code is Alternating Positive and Negative Zeroes | | 9 | 13 | dBrnC | | Nxc | Transmit C Message<br>Weighted Idle<br>Channel Noise | Measured by Extrapolation from<br>Signal to Distortion Measurements<br>about -50 dBm0 | | 13 | 17 | dBrnC | | LONGITUDIN | NAL BALANCE AND CAPABIL | ITY | | .,- | - April | <del>,</del> | | I <sub>LLS</sub> 1 | Longitudinal Current<br>Capability, Loop Start | ILOOP = 5 mA, D7 = 0, f = 60 Hz,<br>Inject ILLs1 Into TIP and RING.<br>Device Must Not Detect Off-Hook.<br>Triangular Waveform | 21 | | | mArms | | I <sub>LLS</sub> 2 | Longitudinal Current<br>Capability, Loop Start | ILOOP = 21 mA, D7 = 0, f = 60 Hz, Inject I <sub>LLS</sub> 2 into TIP and RING. Device Must Not Detect On-Hook. Triangular Waveform | 21 | | | mArms | | I <sub>LGS</sub> 1 | Longitudinal Current<br>Capability, Ground Start | f = 60 Hz, I <sub>GROUND</sub> = 0 mA, D7 = 1<br>Triangular Waveform.<br>Inject I <sub>LGS</sub> 1 into RING, TIP Open.<br>Device Must Not Detect Off-Hook | 8.5 | | | mArms | | I <sub>LGS</sub> 2 | Longitudinal Current<br>Capability, Ground Start | I <sub>GROUND</sub> = 50 mA, f = 60 Hz. Inject I <sub>LGS</sub> 2 into RING, TIP Open. Device Must Not Detect On-Hook. Triangular Waveform, D7 = 1 | 50 | | | mArms | ## **Electrical Characteristics** T-75-11-09 | | 11.0 | Conditions | Min | Тур | Max | Units | |--------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|-------|----------| | LONGITUDIN | AL BALANCE AND CAP | ABILITY (Continued) | | | | | | BAL2W | 2-Wire Longitudinal<br>Balance | IEEE Method 455-1976, I <sub>LOOP</sub> = 20 mA I <sub>LONGITUDINAL</sub> = 20 mArms/leg, Measure V <sub>METALLIC</sub> across TIP-RING f = 62.5 Hz | | | | dB | | | | f = 62.5 Hz | 61 | 64 | | dB | | | | f = 1015.625 Hz | 61 | 64 | | dB | | | | f = 2015,625 Hz | 61 | | | dB | | | | f = 2703.125 Hz | 56 | | | dB | | | | f = 3000 Hz | 54 | 59 | | dB | | L | | f = 3406.25 Hz | 51 | | | dB | | - | PLY REJECTION RATIO<br>vise specified, Z <sub>REF</sub> = 900 | ) +2.16 μF, I <sub>LOOP</sub> = 20 mA, D2 = 0, D3 = | 0 | | | | | PPSRR | V <sub>CC</sub> Power Supply | V <sub>CC</sub> = 5.0 V <sub>DC</sub> + 164 mVrms | | | | | | | Rejection, Receive | f = 328.125 Hz | 30 | | | dB | | | | f = 1078.125 Hz | 30 | | | dB | | | | f = 3328.125 Hz | 30 | | | dB | | VPSR <sub>R</sub> | V <sub>BAT</sub> Power Supply | V <sub>BAT</sub> = -52.0 V <sub>DC</sub> +424 mVrms | | | | | | | Rejection, Receive | f = 328.125 Hz<br>f = 1078.125 Hz | 30<br>40 | | | dB<br>dB | | | | f = 3328,125 Hz | 40 | | | dB | | nnen | V Pourse Cumph | | <del> </del> | | | - 45 | | PPSR <sub>X</sub> | V <sub>CC</sub> Power Supply<br>Rejection, Transmit | V <sub>CC</sub> = 5.0 V <sub>DC</sub> +164 mVrms<br>f = 328.125 Hz | 30 | | | dB | | ļ | trajodnout transmir | f = 1078.125 Hz | 30 | | | dB | | | | f = 3328.125 Hz | 30 | | | dB | | VPSRx | V <sub>BAT</sub> Power Supply | $V_{BAT} = -52.0 V_{DC} + 424 \text{ mVrms}$ | | | | | | • | Rejection, Transmit | f = 328.125 Hz | 30 | | | dB | | | | f = 1078.125 Hz | 40 | | | d₿ | | | L | f = 3328.125 Hz | 40 | L, | | dB | | RELAY DRIV | ERS | · | · · · · · · · · | | | | | VRON | Driver On Voltage | I <sub>L</sub> = 80 mA | <u> </u> | | 1 | ٧ | | IROFF | Leakage Current | V <sub>RELAY</sub> = 40V, Relay Off | <u> </u> | | 100 | μΑ | | DIGITAL TIM | IING, PCM INTERFACE (S | See Figures 8 and 9, Notes 4 and 5) | | | | | | 1/tpMC | MCLK Frequency | Clock Frequency Accuracy | | 1.536 | | MHz | | | | < ±100 ppm | | 1.544 | | MHz | | | | | | 2.048 | | MHz | | twмсн | Width of MCLK High | <u> </u> | 160 | | | ns | | twmcl | Width of MCLK Low | | 160 | | | ns | | 1/t <sub>PBC</sub> | BCLK Frequency | | | | 2.048 | MHz | | twech | Width of BCLK High | | 160 | | - | ns | | | Width of BCLK Low | | 160 | | | ns | ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|-------------------------------------------------------------------------|--------------------------------------------|------|-----|-------|--------------| | HORT FRAM | E SYNC MODE (Figure 8) | | | | | | | tsfsBCL, | Setup Time from FS High<br>to BCLK Low | | 50 | | | ns | | tHBCFSL | Hold Time from BCLK Low to FS Low | | 100 | | | ns | | tнвсгsн | Hold Time from BCLK Low<br>to FS High | | 0 | | | ns | | †DBCDX1 | Delay Time from Bit Clock<br>to Dx Data Valid | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | 0 | | 140 | ns | | †DBCDXz | Delay Time from BCLK<br>to Dx Disabled | $C_L = 50 \text{ pF}$ | 50 | | 165 | ns | | †DBCTSL | Delay Time from BCLK<br>to TSx Low | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | | | 140 | ns | | †SDRBCL | Setup Time from D <sub>R</sub><br>to BCLK Low | | 50 | | | ns | | †HBCDR | Hold Time from BCLK Low to D <sub>R</sub> Valid | | 50 | | | ns | | ONG FRAME | SYNC MODE (Figure 9) | | | | | | | thecrsh | Hold Time from BCLK Low to FS | | 0 | | | ns | | tsfseco | Setup Time from<br>FS to BCLK Low | · | 95 | | | ns | | twfsL | Width of FS Low | | 160 | | | ns | | †DBCDX0 | Delay Time from BCLK or FS,<br>Whichever Comes<br>Later, to Dx Valid | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | 20 | | 165 | ns | | toBCDX | Delay Time from BCLK<br>to Dx Valid | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | 0 | - | 140 | ns | | †DBCDXz | Delay Time from BCLK to Dx Disabled | C <sub>L</sub> = 50 pF | 50 | | 165 | ns | | t <sub>DBCDXz0</sub> | Delay Time from BCLK or FS,<br>Whichever Comes<br>Later, to Dx Disabled | C <sub>L</sub> = 50 pF | 20 | | 165 | ns | | tsprisc | Setup Time from D <sub>R</sub><br>to BCLK Low | | 50 | | | ns | | †HBCDR | Hold Time from BCLK<br>Low to D <sub>R</sub> Valid | | 50 | | | . ns | | DIGITAL TIM | ING, SERIAL CONTROL INTERFA | ACE (See Figures 2 and 3, Notes 4 and 5 | ) | | | <del>,</del> | | 1/t <sub>PCC</sub> | CCLK Frequency | Frequency Accuracy < ± 100 ppm | 0.08 | | 2.048 | MHz | | twcch | Width of CCLK High | | 200 | | | ns | | twccL | Width of CCLK Low | | 200 | | | ns | | twcsL | Width of CS Low | | | | 100 | μs | **Electrical Characteristics** Unless otherwise noted, limits printed in **bold** characters are guaranteed for $V_{CC} = 5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ , $V_{BAT} -42.5V to -66V, $T_A = -40$ °C to +75°C by correlation with 100% electrical testing at $T_A = 25$ °C. All other limits are assured by correlation with other production tests and/or product design and characterization. Typical characteristics are specified at V<sub>CC</sub> 5.0V, V<sub>BB</sub> = -5.0V, V<sub>BAT</sub> = -52V, $T_A = 25$ °C. All digital signals are referenced to GND, all analog signals are referenced to RTN. (Continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------|-------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-------| | EAD/WRITE | , WRITE/READ MODES (Figure 2) | | | | | | | thcccs | Hold Time from CCLK to CS | | 100 | | | ns | | tscscc | Setup Time from CS to CCLK | | 100 | | | ns | | tpccco | Delay Time from CCLK or CS,<br>Whichever Comes<br>Later, to CO Valid | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | | | 150 | ns | | tocccoz | Delay Time from CCLK or CS,<br>Whichever Comes<br>Later, to CO Disabled | | | | 150 | ns | | tsccci | Setup Time from CI to CCLK | | 100 | | | ns | | tHCICC | Hald Time from CCLK to Cl | | 100 | | | ns | | tocsin | Delay Time from CS Low<br>to INTR High | $H_L = 1 k\Omega$ from INTR to $V_{CC}$ | | | 200 | ns | | UICK STAT | US READ MODE (Figure 3) | | | | | | | tHCCCSL | Hold Time from CCLK to CS Low | | 100 | | | ns | | tscsccl. | Setup Time from CS<br>to CCLK Low | | 100 | | | ns | | tocsco | Delay Time from CS<br>to CO Valid | C <sub>L</sub> = 150 pF plus 2 LSTTL Loads | | | 150 | ns | | tocscoz | Delay Time from CS to CO Disabled | | | | 150 | ns | Note 1: See Appendix I for the definition of digital interface parameters. Note 2: Derate based on T<sub>JMAX</sub> = 150°C, thermal resistance from junction of bipolar IC to heat spreader = 27°C/W, thermal resistance from heat spreader to ambient is 18°C/W at still air, and 11.5°C/W at 120 ft/min of air velocity. Note 3: The Intent of Ring Trip Non-Detect tests are to insure that ring trip does not occur under the specified conditions even after an essentially infinite period of time. For practical purposes of cost effectively testing the SLIM Subscriber Line Interface Module, the wait time to determine that a false ring trip has not occurred has necessarily been limited to a value which has been determined through characterization to insure that false ring trip never occurs. Note 4: See Appendix I for the definition and naming conventions used for digital timing parameters. Note 5: See Table V for the definition of the mneumonics used for the digital timing parameters. **TABLE V. Timing Parameter Mneumonics** | Pin Name | Mneumonic | |----------------|-----------| | INTR | IN | | CS CS | CS | | СО | co | | CI | Cl | | CCLK | CC | | MCLK | MC | | BCLK | BC | | D <sub>R</sub> | DR | | Dx | DX | | TSx | TS | | FSR | FS | | FSx | FS | # **Applications Information** NATL SEMICOND (LINEAR) # TYPICAL LINE CIRCUIT Relatively few external components are required to Implement a DLC POTS line circuit. As shown in Figure 10, a complete line circuit is implemented using TP3212 with an external protection network consisting of fuse resistors RTIP and RRING, and a voltage clamp device, two 360 $\Omega$ ring sening resistors, ring relay and two test relays. It should be noted that no supply decoupling capacitors are required for each line circuit from $\pm 5 V$ to ground, although the use of one larger electrolytic capacitor may be advisable for each power supply near the point at which it enters the line card. ## T-75-11-09 Protection resistors R<sub>TIP</sub> and R<sub>RING</sub> should be nominally 100 $\Omega$ with matching better than 1%. The selection of R<sub>TIP</sub> and R<sub>RING</sub> is important because they are fundamental to the ability of the line circuit to meet lightning and power cross requirements. R<sub>TIP</sub> and R<sub>RING</sub> should be designed such that they can withstand level one lightning and power cross requirement, while fusing open when overstressed by level two lightning and power cross. TPR and RPR are protected by the external voltage clamp device to limit the voltage at these two pins to within +2 to -85V. The ring sensing resistors, R<sub>S</sub>, are 360 $\Omega$ which sets the ring trip threshold to about 11 mAdo. The heavy relay current will be returned to GND3 at pin 26. FIGURE 10. Complete DLC POTS Line Circuit Using TP3212 # **Applications Information (Continued)** #### SECONDARY PROTECTION The high voltage protection network in Figure 10 consists of resistors R<sub>TIP</sub>, R<sub>RING</sub> and a voltage limiting circuit which limits the voltage at TPR and RPR. A number of low cost possibilities for this voltage limit are shown in Figure 11. The lowest cost solution is a simple full wave rectifier diode bridge used to clamp the voltage to no more than one or T-75-11-09 two volts above RTN or below $V_{BAT}$ , provided that the $V_{BAT}$ supply is capable to absorb the power surges. The TIP and RING input terminals of the TP3212 is internally connected In series to two 300 k $\Omega$ thick film resistors, which are capable of withstanding power cross and surges. FIGURE 11. Recommended Secondary Protection Networks #### **TYPICAL LINE CARD** A complete N-channel line card is illustrated in Figure 12. The backplane control interfaces vary greatly in different applications, and this example illustrates a possible arrangement.