- Dual Voltage Output, 3.3 V ±3% and 1.8 V ±2%
- 3.3-V Output Within 2 V of 1.8-V Output Under All Conditions
- 1.5-A Load Current Capability on 3.3-V Output
- 300-mA Load Current Capability on 1.8-V Output
- Overcurrent Protection for Both Outputs
- Thermally-Enhanced Packaging Concept for Efficient Heat Management
- Thermal Shutdown to Protect Device During Excessive Power Dissipation

#### description

The TPPM0110 is a power source intended for use in systems that have a single 5-V input source and require dual, linearly-regulated, low-dropout voltage sources. The outputs must track within 2 V of each other during all conditions and modes of operation. Each output is protected against overcurrent conditions. In the event that one of the outputs is shorted to ground, the other output must maintain a voltage output differential of less than 2 V compared to the output with the abnormal condition.

The 3.3-V  $\pm$  3% regulated output is capable of driving loads of 1.5 A, and the 1.8-V  $\pm$  2% regulated output is capable of driving loads of 300 mA under all normal operating conditions. The device is available in a PowerPAD<sup>TM</sup> thermally-enhanced package for efficient heat management, and requires a copper plane to dissipate the heat.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLVS365 –MARCH 2001



Copyright © 2001, Texas Instruments Incorporated

SLVS365 - MARCH 2001

### functional block diagram





SLVS365 - MARCH 2001

## **Terminal Functions**

| TERMINAL |                                                     | 1/0 | DESCRIPTION            |  |  |
|----------|-----------------------------------------------------|-----|------------------------|--|--|
| NAME     | NO.                                                 | 1/0 | DESCRIPTION            |  |  |
| NC       | 1–3,<br>5, 7,<br>9–12<br>13–17 <sup>†</sup><br>18,9 | I   | No connection          |  |  |
| 3.3VOUT  | 4                                                   | 0   | 3.3-V regulated output |  |  |
| 5VCC     | 6                                                   | I   | 5-V input              |  |  |
| 1.8VOUT  | 8                                                   | 0   | 1.8-V regulated output |  |  |
| GND      | 20                                                  | I   | Ground                 |  |  |

<sup>†</sup> These terminals are to be used for test purposes only, and are not connected in system applications. No signal traces should be connected to these terminals.

| INPUT CONDITION     | 3.3VOUT CO            | ONDITION               | 1.8VOUT CONDITION       |                        |  |
|---------------------|-----------------------|------------------------|-------------------------|------------------------|--|
|                     | V(3.3VOUT)            | I(3.3VOUT)             | V <sub>(1.8</sub> VOUT) | I(1.8VOUT)             |  |
| Power up 0 to 5 V   | Within 2 V of 1.8VOUT | 0 to overcurrent limit | 0 to 1.8 V              | 0 to overcurrent limit |  |
| 5 V                 | 3.3V ±3%              | 0 to 1.5 A             | 1.8 V ±2%               | 0 to 300 mA            |  |
| Power down 5 V to 0 | Within 2 V of 1.8VOUT | 1.5 A to 0             | 1.8 V to 0              | 300 mA to 0            |  |
| 5 V                 | 0 V                   | Up to 5.4 A            | 1.8 V                   | 0 to 300 mA            |  |
| 5 V                 | Less than 2 V         | Don't care             | 0 V                     | Up to 1.08 A           |  |
| 0 V                 | Within 2 V of 1.8VOUT | Don't care             | 1.8 V to 0              | Don't care             |  |

#### Table 1. Input Selection<sup>‡</sup>

<sup>‡</sup>See Figures 2, 3, and 4.

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)§

| 5-V input, V <sub>(5VCC)</sub> (see Notes 1 and 2)         |                |
|------------------------------------------------------------|----------------|
| 3.3-V output current limit, I <sub>I</sub> (3.3)(0)(T)     | 5.4 A          |
| 1.8-V output current limit, I <sub>L(1.8VOUT)</sub> ······ | 1.08 A         |
| Continuous power dissipation, PD (see Note 3)              | 3.8 W          |
| Electrostatic discharge susceptibility, V(HBMESD)          | 2 kV           |
| Operating ambient temperature range, T <sub>A</sub>        |                |
| Storage temperature range, T <sub>stg</sub>                | –55°C to 150°C |
| Lead temperature (soldering, 10 sec), T <sub>(LEAD)</sub>  | 260°C          |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

2. Absolute negative voltage values on these terminals should not be below -0.5 V.

3. Assumed correct thermal management technique implementation and ambient temperature of 25°C.

## recommended operating conditions

|                                     |                                                  | MIN | ΤΥΡ ΜΑΧ | UNIT |
|-------------------------------------|--------------------------------------------------|-----|---------|------|
| 5-V input, V <sub>(5VCC)</sub>      |                                                  | 4.7 | 5.3     | V    |
| Load capacitance, CL                | 10 m $\Omega$ < ESR <sub>(CL)</sub> < 1 $\Omega$ |     | 100     | μF   |
|                                     | 3.3VOUT                                          | 0   | 1.5     | А    |
| Output load current, IO             | 1.8VOUT                                          | 0   | 300     | mA   |
| Ambient temperature, T <sub>A</sub> |                                                  |     | 55      | °C   |



# electrical characteristics, $T_A = 0^{\circ}C$ to 55°C, $C_L = 100 \ \mu$ F, $V_{(5VCC)} = 5 \ V$ (unless otherwise noted)

The operating ratings specified below is interpreted as conditions that do not degrade the device's parametric or functional specifications for the life of the product.

| PARAMETER               |                                                |         | TEST CONDITIONS                                    | MIN  | TYP  | MAX  | UNIT |
|-------------------------|------------------------------------------------|---------|----------------------------------------------------|------|------|------|------|
| V <sub>(5VCC)</sub>     | Input voltage                                  |         |                                                    | 4.7  | 5    | 5.3  | V    |
| l(Q)                    | Quiescent supply current                       |         | IO(3.3VOUT) = 1.2 A and<br>IO(1.8VOUT) = 300 mA    |      | 1    |      | mA   |
| (4)                     |                                                |         | With no loads on outputs                           |      | 600  |      | μA   |
|                         | Output load current                            |         | 3.3VOUT = 3.3 V ±3%                                |      | 1.5  |      | А    |
| 1 <sub>0</sub>          |                                                |         | 1.8VOUT = 1.8 V ±2%                                |      | 300  |      | mA   |
| V <sub>(3.3</sub> VOUT) | 3.3-V output                                   |         | I <sub>O</sub> = 1 mA to 1.2 A                     | 3.23 | 3.33 | 3.43 | V    |
| V(1.8VOUT)              | 1.8-V output                                   |         | I <sub>O</sub> = 1 mA to 250 mA                    | 1.78 | 1.82 | 1.85 | V    |
|                         | Regulator drop-out voltage                     | 3.3VOUT | I <sub>O</sub> < 1.2 A                             |      |      | 1    | v    |
| V <sub>(DO)</sub>       |                                                | 1.8VOUT | I <sub>O</sub> < 250 mA                            |      |      | 2.5  |      |
| I(3.3VOUT)OC            | Overcurrent protection                         |         | 3.3VOUT, IL <sup>↑</sup> , See Note 4              | 2.25 | 3    | 5.4  | А    |
|                         |                                                |         | Hysteresis                                         |      | 500  |      | mA   |
|                         | Overcurrent protection                         |         | 1.8VOUT, See Note 4                                | 0.45 | 0.6  | 1.08 | А    |
| I(1.8VOUT)OC            |                                                |         | Hysteresis                                         |      | 200  |      | mA   |
| CL                      | Load capacitance for both<br>regulated outputs |         |                                                    |      |      | 100  | μF   |
| ESR <sub>(CL)</sub>     | Equivalent series resistance                   |         |                                                    |      |      | 1    | Ω    |
| V <sub>th</sub>         | Threshold voltage                              |         | 5 V ↓, IO(3.3VOUT)= 1.2 A,<br>IO(1.8VOUT) = 250 mA | 3.4  |      | 4.2  | V    |
|                         |                                                |         | Hysteresis                                         |      | 250  |      | mV   |
| T                       | Thermal shutdown hysteresis                    |         | Temperature ↑                                      | 150  |      | 180  | °C   |
| TSD                     |                                                |         | Hysteresis                                         |      | 15   |      | зС   |

<sup>†</sup> Design targets only. Not tested in production.

NOTE 4: In the event of an overcurrent condition, the output should be a constant current limit such that the current never exceeds 360% of IO(TYP). Once the overcurrent condition is removed, the device returns to within the specified regulation limits.

## electrical characteristics, $T_A = 0^{\circ}C$ to 55°C, $C_L = 100 \ \mu$ F, $V_{(5VCC)} = 5 \ V$ (unless otherwise noted)<sup>†</sup>

The following parametric requirements are applicable to both 3.3VOUT and 1.8VOUT when subjected to these transient tests.

|                     | PARAMETER                          | TEST CONDITIONS                                                                                                                                             | MIN | TYP | MAX     | UNIT |
|---------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|------|
| V <sub>(OTL)</sub>  | Output transient voltage limit     | Voltage that load step can affect nominal output voltage (see Note 5)                                                                                       | -3% |     | 3%      |      |
| IO(STEP)            | Output load step current           | See Note 5                                                                                                                                                  | 0   |     | lO(TYP) | А    |
| IO(SLEW)            | Output load step current slew rate | See Note 5 and 6                                                                                                                                            |     |     | 8       | A/μs |
| <sup>t</sup> (STEP) | Output transient time limit        | See Note 5                                                                                                                                                  |     | 10  |         | μs   |
|                     | Power up overshoot                 | Maximum voltage overshoot allowed on either<br>output when component begins regulation. Voltage<br>transient time limit is t <sub>(STEP)</sub> (see Note 5) |     |     | 7       | %    |

<sup>†</sup> Design targets only. Not tested in production..

NOTES: 5. Both outputs must maintain voltage regulation within ±3% of nominal, for a load step from 0 to I<sub>O(TYP)</sub> and from I<sub>O(TYP)</sub> to 0 A with a current slew rate of 8A/ms. Load may be toggled at a rate of 20 kHz typical. The outputs must return to the specified regulation limits within the specified time of 10 μs (typical).

6. Both linear regulators must be capable of regulating small ESR ceramic capacitors or aluminum electrolytic capacitors (see ESR specification).



SLVS365 - MARCH 2001

### thermal characteristics

| PARAMETER       |                                                      |            |  | TYP | MAX | UNIT |
|-----------------|------------------------------------------------------|------------|--|-----|-----|------|
| $R_{\theta JC}$ | R <sub>0JC</sub> Thermal impedance, junction-to-case |            |  |     | 8   | °C/W |
| $R_{\theta}JA$  | Thermal impedance, junction-to-ambient               | See Note 7 |  |     | 33  | °C/W |

NOTE 7: See JEDEC PCB specifications for high-K and correct implementation for 150 LFM air flow.



NOTE: The 100- $\mu$ F capacitor has: ESL = 3 nH and ESR = 0.5  $\Omega$  to 1  $\Omega$ . Testing circuit includes 100- $\mu$ F aluminum capacitors which may be replaced with 10- $\mu$ F ceramic capacitors. Both capacitors must have equivalent series inductance ESL < 3 nH and equivalent series resistance ESR < 1  $\Omega$ .

Figure 1. Test Circuit



SLVS365 - MARCH 2001



### **TYPICAL CHARACTERISTICS**

NOTE: The outputs track within 2 V in the power-up and power-down sequence.





NOTE: The outputs track within 2 V in the power-up sequence.

Figure 3. Power-Up Sequence



SLVS365 - MARCH 2001



## **TYPICAL CHARACTERISTICS**

NOTE: The power-up sequence is for an output with 1.5 A on 3.3VOUT.

Figure 4. Power-Up Sequence



NOTE: Load regulation on 1.8VOUT with a load step of 1 mA to 300 mA.

Figure 5. Load Regulation on 1.8VOUT



SLVS365 - MARCH 2001



### **TYPICAL CHARACTERISTICS**

NOTE: Load regulation on 3.3VOUT with a load step of 1 mA to 1.5 A

Figure 6. Load Regulation on 3.3VOUT



NOTE: Output settling time on 3.3VOUT due to load regulation step of 1 mA to 1.5 A

Figure 7. Settling Time Due to Load Regulation on 3.3VOUT



### TYPICAL THERMAL CHARACTERISTICS

To ensure reliable operation of the device, the junction temperature of the output device must be within the safe operating area (SOA). This is achieved by providing a means to dissipate the heat generated from the junction of the output structure. There are two components that contribute to thermal resistance. They consist of two paths in series. The first is the junction-to-case thermal resistance,  $R_{\theta JC}$ ; the second is the case-to-ambient thermal resistance,  $R_{\theta JA}$ , is determined by:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

The ability to efficiently dissipate the heat from the junction is a function of the package style and board layout incorporated in the application. The operating junction temperature is determined by the operating ambient temperature,  $T_A$ , and the junction power dissipation,  $P_J$ .

The junction temperature,  $T_J$ , is determined by the following thermal equation:

$$T_{J} = T_{A} + P_{J} (R_{\theta JC}) + P_{J} (R_{\theta CA})$$

 $T_{J} = T_{A} + P_{J} (R_{\theta JA})$ 

This particular application uses the 20-pin DWP power pad package with a standard lead frame with a dedicated ground terminal. Using a multilayer printed-circuit board (PCB), the power pad is mounted as recommended in the TI packaging application. The power pad is electrically connected to the ground plane of the board through a dedicated ground pin and the die mount power pad. This provides a means for heat spreading through the copper plane associated within the PCB (ground layer). The thermal resistance from junction to ambient,  $R_{\theta JA}$ , is dependent of several factors, the implemented method of package attachment to the heat spreading material and the air flow in the system application.



SLVS365 – MARCH 2001

# **APPLICATION INFORMATION**

#### packaging

To maximize the efficiency of this package for application on a single layer or multilayer PCB, certain guidelines must be followed.

The following information is to be used as a guideline only. For further information, refer to the PowerPAD concept implementation document.

#### multilayer PCB

The following are guidelines for mounting the PowerPAD IC on a multilayer PCB with a ground plane.







Figure 9. Multilayer Board (Side View)



SLVS365 - MARCH 2001

# APPLICATION INFORMATION

In a multilayer board application, the thermal vias are the primary method of heat transfer from the package thermal pad to the internal ground plane. The efficiency of this method depends on several factors (die area, number of thermal vias, thickness of copper, etc.). Consult the PowerPAD Thermally Enhanced Package Technical Brief.

#### single layer PCB



Figure 10. Land Configuration for Single-Layer PCB

Layout recommendation is to utilize as much copper area for the power management section of a single-layer board as possible. In a single-layer board application, the thermal pad is attached to a heat spreader (copper areas) by using a low thermal impedance attachment method (solder paste or thermal-conductive epoxy). In both of these cases, it is advisable to use as much copper traces as possible to dissipate the heat.

#### IMPORTANT

If this attachment method is not implemented correctly, this product will not operate efficiently. Power dissipation capability will be adversely affected if the device is incorrectly mounted onto the circuit board.



<sup>†</sup> It is recommended that the capacitors on the outputs (100  $\mu$ F) have a low ESR < 1  $\Omega$ .

These stabilizing capacitors must be placed in close proximity of their corresponding output terminals for optimal performance.

**Figure 11. Application Schematic** 



SLVS365 - MARCH 2001

#### DWP (R-PDSO-G\*\*)

PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE PACKAGE

**20 PINS SHOWN** 



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products. www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2001, Texas Instruments Incorporated