- Overvoltage Protection and Lockout for 12 V, 5 V, and 3.3 V - Overcurrent Protection and Lockout for 12 V, 5 V, and 3.3 V - Undervoltage Protection and Lockout for 12 V, and Undervoltage Detect for 5 V and 3.3 V - Fault-Protection Output With Open Drain Output Stage - Open-Drain, Power Good Output Signal for Power-Good Input, 3.3 V and 5 V - 300-ms Power-Good Delay - 75-ms Delay for 5-V and 3.3-V Power Supply Short-Circuit Turnon Protection - 2.3 ms PSON Control to FPO Turnoff Delay - 38 ms PSON Control Debounce - Wide Supply Voltage Range From 4.5 V to 15 V NC - No internal connection ## description The TPS3513 is designed to optimize PC switching power supply system with minimum external components. It provides undervoltage lockout (UVLO), protection circuits, power good indicator, and on/off control. ## typical application | | Max<br>Output Current | Over Current<br>Protection Trip Point <sup>†</sup> | |-------|-----------------------|----------------------------------------------------| | 12 V | 6 A | 9.2 A | | 5 V | 16 A | 24.6 A | | 3.3 v | 9 A | 13.5 A | <sup>†</sup> Over current protection trip point can be programmable. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## description (continued) UVLO thresholds are 4.45 V (on) and 3.65 V (off). Overcurrent protection (OCP) and overvoltage protection (OVP) monitor 3.3 V, 5 V, and 12 V. When an OC or OV condition is detected, the power-good output (PGO) is asserted low and the fault protection output (FPO) is latched high. PSON from low-to-high resets the latch. The OCP function will be enabled 75 ms after PSON goes low, and a debounce of typically 38 ms. A built-in 2.3-ms delay with 38-ms debounce from PSON to FPO output is enabled at turnoff. An external resistor is connected between the RI pin and the GND pin. This will introduce an accurate $I_{(ref)}$ for OCP function. The $I_{(ref)}$ range is from 12.5 $\mu$ A to 62.5 $\mu$ A. The formula for choosing RI resistor is $V_{(RI)}/I_{(ref)}$ . Three OCP comparators and the $I_{(ref)}$ section are supplied by VS12. The current draw from the VS12 pin is less than 1 mA. The power good feature monitors PGI, 3.3 V and 5 V, and issues a power good signal when the output is ready. The TPS3513 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE** | PGI | PSON | UV CONDITION<br>3.3 V / 5 V | OV CONDITIONS | UV CONDITION 12 V<br>OC CONDITIONS | FPO | PGO | |---------------------|------|-----------------------------|---------------|------------------------------------|-----|-----| | < 0.9 V | L | No | No | No | L | L | | < 0.9 V | L | No | No | Yes | L | L | | < 0.9 V | L | No | Yes | No | Н | L | | < 0.9 V | L | No | Yes | Yes | Н | L | | < 0.9 V | L | Yes | No | No | L | L | | < 0.9 V | L | Yes | No | Yes | L | L | | < 0.9 V | L | Yes | Yes | No | Н | L | | < 0.9 V | L | Yes | Yes | Yes | Н | L | | 1.0 V < PGI < 1.1 V | L | No | No | No | L | L | | 1.0 V < PGI < 1.1 V | L | No | No | Yes | Н | L | | 1.0 V < PGI < 1.1 V | L | No | Yes | No | Н | L | | 1.0 V < PGI < 1.1 V | L | No | Yes | Yes | Н | L | | 1.0 V < PGI < 1.1 V | L | Yes | No | No | Н | L | | 1.0 V < PGI < 1.1 V | L | Yes | No | Yes | Н | L | | 1.0 V < PGI < 1.1 V | L | Yes | Yes | No | Н | L | | 1.0 V < PGI < 1.1 V | L | Yes | Yes | Yes | Н | L | | >1.2 V | L | No | No | No | L | Н | | >1.2 V | L | No | No | Yes | Н | L | | >1.2 V | L | No | Yes | No | Н | L | | >1.2 V | L | No | Yes | Yes | Н | L | | >1.2 V | L | Yes | No | No | Н | L | | >1.2 V | L | Yes | No | Yes | Н | L | | >1.2 V | L | Yes | Yes | No | Н | L | | >1.2 V | L | Yes | Yes | Yes | Н | L | | Х | Н | х | х | Х | Н | L | x = don't care FPO = L means: fault is not latched FPO = H means: fault is latched PGO = L means: fault PGO = H means: No fault ## schematic ## timing requirements Figure 1. AC Turnon and Overvoltage Protect Figure 2. Overcurrent and Undervoltage Detect/Protect ## **Terminal Functions** | TERMINA | \L | | DECORPORTION | | | | | |----------|-----|-----|------------------------------------------------------------|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | FPO | 3 | 0 | Inverted fault protection output, open-drain, output stage | | | | | | GND | 2 | | Ground | | | | | | IS12 | 5 | -1 | 12-V overcurrent protection | | | | | | IS5 | 8 | -1 | 5-V overcurrent protection | | | | | | IS33 | 9 | -1 | 3.3-V overcurrent protection | | | | | | NC | 7 | | No internal connection | | | | | | PGI | 1 | -1 | Power-good input | | | | | | PGO | 14 | 0 | Power-good output, open drain output stage | | | | | | PSON | 4 | I | On/off control | | | | | | RI | 6 | I | Current sense setting | | | | | | $V_{DD}$ | 13 | I | Supply voltage | | | | | | VS12 | 10 | I | 12-V overvoltage/undervoltage protection | | | | | | VS33 | 11 | I | 3.3-V overvoltage protect/undervoltage detect | | | | | | VS5 | 12 | I | 5-V overvoltage protect/undervoltage detect | | | | | ## detailed description ## power-good and power-good delay A PC power supply is commonly designed to provide a power-good signal, which is defined by the computer manufacturers. PGO is a power-good signal and should be asserted high by the PC power supply to indicate that the 5-VDC and 3.3-VDC outputs are above the undervoltage threshold limit. At this time the converter should be able to provide enough power to assure continuous operation within the specification. Conversely, when either the 5-VDC or the 3.3-VDC output voltages fall below the undervoltage threshold, or when main power has been removed for a sufficiently long time so that power supply operation is no longer assured, PGO should be deasserted to a low state. The power-good (PGO), DC enable (PSON), and the 5-V/3.3-V supply rails are shown in Figure 3. Figure 3. Timing of PSON and PGO Although there is no requirement to meet specific timing parameters, the following signal timings are recommended: $2 \text{ ms} \le t2 \le 20 \text{ ms}, 100 \text{ ms} < t3 < 2000 \text{ ms}, t4 > 1 \text{ ms}, t5 \le 10 \text{ ms}$ ## power-good and power-good delay (continued) Furthermore, motherboards should be designed to comply with the above recommended timing. If timings other than these are implemented or required, this information should be clearly specified. The TPS3513 family of power-supply supervisors provides a power-good output (PGO) for the 3.3-V and 5-V supply voltage rails and a separate power-good input (PGI). An internal timer is used to generate a 300-ms power-good delay. If the voltage signals at PGI, VS33, and VS5 rise above the undervoltage threshold, the open-drain, power-good output (PGO) will go high after a delay of 300 ms. When the PGI voltage or any of the 3.3-V, 5-V rail drops below the undervoltage threshold, PGO will be disabled immediately. ## power-supply remote on/off (PSON) and fault protect output (FPO) Since the latest personal computer generation focuses on easy turnon and power saving functions, the PC power supply will require two characteristics. One is a dc power supply remote on/off function; the other is standby voltage to achieve very low power consumption of the PC system. Thus, the main power needs to be shut down. The power supply remote on/off ( $\overline{\text{PSON}}$ ) is an active-low signal that turns on all of the main power rails including the 3.3-V, 5-V, -5-V, and -12-V power rails. When this signal is held high by the PC motherboard or left open circuited, the signal of the fault protect output ( $\overline{\text{FPO}}$ ) also goes high. Thus, the main power rails should not deliver current and should be held at 0 V. When the $\overline{\text{FPO}}$ signal is held high due to an occurring fault condition, the fault status will be latched and the outputs of the main power rails should not deliver current and should be held at 0 V. Toggling the power-supply remote on/off ( $\overline{\text{PSON}}$ ) from low-to-high will reset the fault-protection latch. During this fault condition only the standby power is not affected. When $\overline{\text{PSON}}$ goes from high to low or low-to-high, the 38-ms debounce block will be active to avoid that a glitch on the input will disable/enable the $\overline{\text{FPO}}$ output. During this period, the undervoltage function is disabled to prevent turnon failure. Power should be delivered to the rails only if the PSON signal is held at ground potential, thus, FPO is active low. The FPO pin can be connected to 5 VDC (or up to 15 VDC) through a pullup resistor. #### under-voltage protection The TPS3513 provides undervoltage protection (UVP) for the 12-V rail and undervoltage detect for the 3.3-V and 5-V rails. When an undervoltage condition appears at the VS12 input pin for more than 150 $\mu$ s, the $\overline{\text{FPO}}$ output goes high and PGO goes low. Also, this fault condition will be latched until $\overline{\text{PSON}}$ is toggled from low-to-high or VDD is removed. In flyback or forward type off-line switching power supplies, usually designed for small power, the overload protection design is very simple. Most of these type of power supplies are only sensing the input current for an overload condition. The trigger-point needs to be set much higher than the maximum load in order to prevent false turnon. However, this will cause one critical issue. In case that the connected load is larger than the maximum allowable load but smaller than the trigger-point, the system will always become over-heated and cause failure and damage. ## detailed description (continued) ## overcurrent protection In bridge or forward type, off-line switching power supplies, usually designed for medium to large power, the overload protection design needs to be very precise. Most of these types of power supplies are sensing the output current for an overload condition. The trigger-point needs to be set higher than the maximum load in order to prevent false turnon. The TPS3513 provides overcurrent protection (OCP) for the 3.3-V, 5-V, and 12-V rails. When an over current condition appears at the OCP comparator input pins for more than 73 $\mu$ s, the $\overline{\text{FPO}}$ output goes high and PGO goes low. Also, this fault condition will be latched until $\overline{\text{PSON}}$ is toggled from low-to-high or VDD is removed. The resistor connected between the RI pin and the GND pin will introduce an accurate $I_{(ref)}$ for the OCP function. Of course, a more accurate resistor tolerance will be better. The formula for choosing the RI resistor is $V_{(RI)}/I_{(ref)}$ . The $I_{(ref)}$ range is from 12.5 $\mu$ A to 62.5 mA. Three OCP comparators and the $I_{(ref)}$ section are supplied by VS12. Current drawn from the VS12 pin is less than 1 mA. Following is an example on calculating OCP for the 12-V rail: ``` \begin{split} RI &= V_{(RI)}/I_{(ref)} = 1.15 \text{ V/20 } \mu\text{A} = 56 \text{ K}\Omega \\ I_{(ref)} \times C \times R_{(IS12)} &= R_{(sense)} \times I_{(OCP\_Trip)} \\ I_{(OCP\_Trip)} &= 20 \ \mu\text{A} \times 8 \times 560 \ \Omega/0.01 \ \Omega = 9.2 \text{ A} \\ C &= \text{Current ratio (see recommended operating conditions)} \end{split} ``` #### overvoltage protection The overvoltage protection (OVP) of the TPS3513 monitors 3.3 V, 5 V, and 12 V. When an overvoltage condition appears at one of the 3.3-V, 5-V, or 12-V input pins for more than 73 µs, the FPO output goes high and PGO goes low. Also, this fault condition will be latched until PSON is toggled from low-to-high or VDD is removed. During fault conditions, most power supplies have the potential to deliver higher output voltages than those normally specified or required. In unprotected equipment, it is possible for output voltages to be high enough to cause internal or external damage of the system. To protect the system under these abnormal conditions, it is common practice to provide overvoltage protection within the power supply. # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>DD</sub> (see Note1) | 16 V | |------------------------------------------------------------------|------------------------------| | Input voltage, V <sub>I</sub> (PSON, IS5, IS33, PGI) (see Note1) | 8 V | | Input voltage, V <sub>I</sub> (VS33, VS5) | 16 V | | Output voltage: V <sub>O</sub> (FPO) | | | V <sub>O</sub> (PGO) | 8 V | | All other pins (see Note 1) | 0.3 V to 16 V | | Continuous total power dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> | –40°C to 85°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Soldering temperature | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|-----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | D | 956 mW | 7.65 mW/°C | 612 mW | 497 mW | | N | 1512 mW | 12.1 mW/°C | 968 mW | 786 mW | ## recommended operating conditions at specified temperature range | | | MIN | MAX | UNIT | |-------------------------------------------------------|----------------------------|------------------------------------------------------------------------|------|------| | Supply voltage, V <sub>DD</sub> | | 4.5 | 15 | V | | | PSON, VS5, VS33, IS5, IS33 | | 7 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 15 | V | | | | input voitage, vi | PGI | | | V | | Output voltage, V <sub>O</sub> | FPO | | 15 | | | Output voltage, VO | PGO | | 7 | V | | Output voltage, VO PGO PGO FPO | FPO | | 20 | | | Output sink current, IO(Sink) | PGO | 4.5 15 7 15 V <sub>DD</sub> + 0.3 V (max = 7 V) 15 7 20 10 1 12.5 62.5 | mA | | | Supply voltage rising time, t <sub>r</sub> | See Note 2 | 1 | | ms | | Output current, IO(RI) | RI | 12.5 | 62.5 | μΑ | | Operating free-air temperature range, TA | | -40 | 85 | °C | NOTE 2: V<sub>DD</sub> rising and falling slew rate must be less than 14V/ms. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) ## over-voltage protection and over-current protection | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------------------------------------------------|------|----------------------------------------------------|------|------|------|------| | | | VS33 | | 3.7 | 3.9 | 4.1 | | | | Overvoltage threshold | VS5 | | 5.7 | 6.1 | 6.5 | V | | | | VS12 | | 13.2 | 13.8 | 14.4 | | | | Ratio of current sense sink current to current sense setting pin (RI) source current, I(ref) | | Resistor at RI = 30 k $\Omega$ , 0.1% resistor | 7.6 | 8 | 8.4 | | | l <sub>lkg</sub> | Leakage current (FPO) | | V(FPO) = 5 V | | | 5 | μΑ | | VOL | Low-level output voltage (FPO) | | $I_{(sink)} = 20 \text{ mA}, V_{DD} = 5 \text{ V}$ | | | 0.7 | V | | | Noise deglitch time OVP | | V <sub>DD</sub> = 5 V | 35 | 73 | 110 | μs | | V <sub>(RI)</sub> | Current source reference voltage | | V <sub>DD</sub> = 5 V | 1.1 | 1.15 | 1.2 | V | # undervoltage lockout section | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------|------|-----|------|------| | Start threshold voltage | | | | 4.45 | V | | Minimum operation voltage after start-up | | 3.65 | | | V | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) ## **PGI and PGO** | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------|------------------------------------------|------------------------------------------------------|------------|------|------|------| | ., | Leaved through addition to an | PGI1 | | 1.10 | 1.15 | 1.20 | | | VIT(PGI) | Input threshold voltage | PGI2 | | 0.9 | 0.95 | 1 | V | | | | VS33 | | 2 | 2.2 | 2.4 | | | | Undervoltage threshold | VS5 | | 3.3 | 3.5 | 3.7 | V | | | | VS12 | | 8.5 | 9 | 9.5 | | | | Input offset voltage for OCP comparato | rs | | <b>-</b> 5 | | 5 | mV | | l <sub>lkg</sub> | Leakage current (PGO) | | PGO = 5 V | | | 5 | μΑ | | VOL | Low-level output voltage (PGO) | | $I_{(Sink)} = 10 \text{ mA}, V_{DD} = 4.5 \text{ V}$ | | | 0.4 | V | | | Short-circuit protection delay | 3.3 V, 5 V | | 49 | 75 | 114 | ms | | | B.1 | PGI to PGO | | 200 | 300 | 450 | | | <sup>t</sup> d(1) | Delay time | PGI to FPO | $V_{DD} = 5 V$ | 3.2 | 4.8 | 7.2 | ms | | | | PGI to PGO | | | | | | | | Noise deglitch time | PGI to $\overline{\text{FPO}}$ VDD = 5 V | V <sub>DD</sub> = 5 V | 88 | 150 | 225 | μs | | | | 12-V UVP to FPO | | | | | | ## **PSON** control | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------|-----------------------|--------------------|---------------------|-------------------|------| | l <sub>l</sub> | Input pullup current | PSON = 0 V | | -120 | | μΑ | | $V_{IH}$ | High-level input voltage | | 2.4 | | | V | | $V_{IL}$ | Low-level input voltage | | | | 1.2 | V | | t(b) | Debounce time (PSON) | V <sub>DD</sub> = 5 V | 24 | 38 | 57 | ms | | t <sub>d(2)</sub> | Delay time (PSON to FPO) | V <sub>DD</sub> = 5 V | t <sub>b+1.1</sub> | t <sub>b</sub> +2.3 | t <sub>b</sub> +4 | ms | ## total device | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------|-----------------|-----|-----|-----|------| | I <sub>DD</sub> | Supply current | PSON = 5 V | | | 1 | mA | ## TYPICAL CHARACTERISTICS **LOW-LEVEL OUTPUT VOLTAGE (PGO)** ## TYPICAL CHARACTERISTICS ## **LOW-LEVEL OUTPUT CURRENT (PGO)** 600 $V_{DD} = 4 V$ PSON = GND VOL - Low-Level Output Voltage - mV **Exploded View** 500 400 T<sub>A</sub> = 85 C 300 T<sub>A</sub> = 25°C 200 $T_A = -40^{\circ}C$ 100 T<sub>A</sub> = 0°C 15 20 IOL - Low-Level Output Current - mA Figure 9 #### **MECHANICAL DATA** ## N (R-PDIP-T\*\*) #### **16 PINS SHOWN** ## PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001). ## **MECHANICAL DATA (CONTINUED)** ## D (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### 14 PINS SHOWN NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265