#### features - Supply Current of 40 μA (Max) - Battery Supply Current of 20 nA (Max) - Precision Supply-Voltage Monitor, 1.8 V, 5 V; Other Options on Request - Watchdog Timer With 800-ms Time-Out - Backup-Battery Voltage can Exceed V<sub>DD</sub> - Power-On Reset Generator With Fixed 100-ms Reset Delay Time - Battery-OK Output - Voltage Monitor for Power-Fail or Low-Battery Monitoring - Manual Switchover to Battery-Backup Mode - Chip-Enable Gating . . . 3 ns (at V<sub>DD</sub> = 5 V) Max Propagation Delay - Battery-Freshness Seal - 14-pin TSSOP Package - Temperature Range . . . −40°C to 85°C #### typical applications - Fax Machines - Set-Top Boxes - Advanced Voice Mail Systems - Portable Battery-Powered Equipment - Computer Equipment - Advanced Modems - Automotive Systems - Portable Long-Time Monitoring Equipment - Point of Sale Equipment ## typical operating circuit Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION SLVS327 - DECEMBER 2000 #### description The TPS3610 family of supervisory circuits monitors and controls processor activity by providing backup-battery switchover for data retention of CMOS RAM. Other features include an additional power-fail comparator, low-line indication, watchdog function, battery-status indicator, manual switchover, and write protection for CMOS RAM. The TPS3610 family allow usage of 3-V or 3.6-V lithium batteries as the backup supply in systems with, e.g., $V_{DD} = 1.8 \text{ V}$ . During power-on, RESET is asserted when the supply voltage ( $V_{DD}$ or $V_{BAT}$ ) becomes higher than 1.1 V. Thereafter, the supply-voltage supervisor monitors V<sub>DD</sub> and keeps RESET output active as long as V<sub>DD</sub> remains below the threshold voltage VIT. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after V<sub>DD</sub> has risen above the threshold voltage V<sub>IT</sub>. When the supply voltage drops below the threshold voltage V<sub>IT</sub>, the output becomes active (low) again. The product spectrum is designed for supply voltages of 1.8 V and 5 V. The circuits are available in a 14-pin TSSOP package. TPS3610 devices are characterized for operation over a temperature range of -40°C to 85°C. ## standard and application-specific versions | TA | PACKAGED DEVICES | | | | | |---------------|------------------|--|--|--|--| | -40°C to 85°C | TPS3610U18PWR | | | | | | | TPS3610T50PWR | | | | | Standard Versions | | APPLICATION-SPECIFIC NOMINAL SUPPLY V | , | , | APPLICATION-SPECIFIC VE<br>BATTOK SUPPLY VOLT | • | | |------------------|--------------------------------------------------------|-------------------------------------------------|---------------|-----------------------------------------------------------------------|---------------------------------|--| | TA | NOMINAL SUPPLY<br>VOLTAGE, V <sub>DD(NOM)</sub><br>(V) | GGE, VDD(NOM) (V) PACKAGED DEVICES TSSOP (PW)† | | NOMINAL BATTOK<br>THRESHOLD<br>VOLTAGE <sup>‡</sup> , VIT(BOK)<br>(V) | PACKAGED DEVICES<br>TSSOP (PW)† | | | | 1.8 | TPS3610x18PWR | 400C to 050C | 2.4 | TPS3610TXxPWR | | | 4000 40 | 2.5 | TPS3610x25PWR | –40°C to 85°C | 1.6 | TPS3610UXXPWR | | | -40°C to<br>85°C | 3 | TPS3610x30PWR | | | | | | | 3.3 | TPS3610x33PWR | | | | | | | 5 | TPS3610x50PWR | | | | | <sup>†</sup> The PW package is only available taped and reeled (indicated by the R suffix on the device type). NOTE: For the application specific versions, contact your local TI sales office for availability and order lead time. <sup>‡</sup> Application specific versions for the BATTOK threshold voltage can be manufactured in the range from 1.5 V to 4.8 V in 50-mV steps. # TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION SLVS327 - DECEMBER 2000 #### TRUTH TABLES | | | INPUTS | | | | | OUTPUTS | | | |-----------------------------------|-----------------------------------|------------------------------------|---------|------|-----------|--------|---------|-------|-------| | V <sub>DD</sub> > V <sub>LL</sub> | V <sub>DD</sub> > V <sub>IT</sub> | V <sub>DD</sub> > V <sub>BAT</sub> | MSWITCH | CEIN | OUT | BATTON | LOWLINE | RESET | CEOUT | | 0 | 0 | 0 | 0 | 0 | VBAT | 1 | 0 | 0 | DIS | | 0 | 0 | 0 | 0 | 1 | $V_{BAT}$ | 1 | 0 | 0 | DIS | | 0 | 0 | 0 | 1 | 0 | $V_{BAT}$ | 1 | 0 | 0 | DIS | | 0 | 0 | 0 | 1 | 1 | $V_{BAT}$ | 1 | 0 | 0 | DIS | | 0 | 0 | 1 | 0 | 0 | $V_{DD}$ | 0 | 0 | 0 | DIS | | 0 | 0 | 1 | 0 | 1 | $V_{DD}$ | 0 | 0 | 0 | DIS | | 0 | 0 | 1 | 1 | 0 | $V_{BAT}$ | 1 | 0 | 0 | DIS | | 0 | 0 | 1 | 1 | 1 | $V_{BAT}$ | 1 | 0 | 0 | DIS | | 0 | 1 | 0 | 0 | 0 | $V_{DD}$ | 0 | 0 | 1 | 0 | | 0 | 1 | 0 | 0 | 1 | $V_{DD}$ | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 1 | 0 | $V_{BAT}$ | 1 | 0 | 1 | 0 | | 0 | 1 | 0 | 1 | 1 | $V_{BAT}$ | 1 | 0 | 1 | 1 | | 0 | 1 | 1 | 0 | 0 | $V_{DD}$ | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | 1 | $V_{DD}$ | 0 | 0 | 1 | 1 | | 0 | 1 | 1 | 1 | 0 | $V_{BAT}$ | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 1 | $V_{BAT}$ | 1 | 0 | 1 | 1 | | 1 | 1 | 0 | 0 | 0 | $V_{DD}$ | 0 | 1 | 1 | 0 | | 1 | 1 | 0 | 0 | 1 | $V_{DD}$ | 0 | 1 | 1 | 1 | | 1 | 1 | 0 | 1 | 0 | $V_{BAT}$ | 1 | 1 | 1 | 0 | | 1 | 1 | 0 | 1 | 1 | $V_{BAT}$ | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | 0 | 0 | $V_{DD}$ | 0 | 1 | 1 | 0 | | 1 | 1 | 1 | 0 | 1 | $V_{DD}$ | 0 | 1 | 1 | 1 | | 1 | 1 | 1 | 1 | 0 | $V_{BAT}$ | 1 | 1 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | $V_{BAT}$ | 1 | 1 | 1 | 1 | | BAT | ток | POWER-FAIL | | | | |-------------------------------------|--------|------------------------|--------|--|--| | V <sub>BAT</sub> > V <sub>BOK</sub> | BATTOK | PFI > V <sub>PFI</sub> | PFO | | | | 0<br>1 | 0<br>1 | 0<br>1 | 0<br>1 | | | COND.: V<sub>DD</sub> > V<sub>DD</sub> min ## functional block diagram timing diagram #### **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | | | |----------|-----|-----|--------------------------------------------------------|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | BATTOK | 9 | 0 | sattery status output | | | | | | BATTON | 6 | 0 | Logic output/external bypass switch driver output | | | | | | CEIN | 5 | I | Chip-enable input | | | | | | CEOUT | 10 | 0 | Chip-enable output | | | | | | GND | 3 | ı | Ground | | | | | | LOWLINE | 11 | 0 | Early power-fail warning output | | | | | | MSWITCH | 4 | I | Manual switch to force device into battery-backup mode | | | | | | OUT | 1 | 0 | Supply output | | | | | | PFI | 7 | I | Power-fail comparator input | | | | | | PFO | 8 | 0 | Power-fail comparator output | | | | | | RESET | 13 | 0 | Active-low reset output | | | | | | VBAT | 14 | I | Backup-battery input | | | | | | $V_{DD}$ | 2 | I | nput supply voltage | | | | | | WDI | 12 | Ī | Watchdog timer input | | | | | #### detailed description #### battery freshness seal The battery freshness seal of the TPS3610 family disconnects the backup battery from internal circuitry until it is needed. This function ensures that the backup battery connected to $V_{BAT}$ will be fresh when the final product is put to use. The following steps explain how to enable the freshness seal mode: - Connect V<sub>BAT</sub> (V<sub>BAT</sub> > V<sub>BAT</sub>min or V<sub>DD</sub>min) - 2. Ground PFO - 3. Connect PFI to $V_{DD}$ (PFI = $V_{DD}$ ) - Connect V<sub>DD</sub> to power supply (V<sub>DD</sub> > V<sub>IT</sub>) and keep connected for 5 ms < t < 35 ms</li> The battery freshness seal mode is disabled by the positive-going edge of RESET when V<sub>DD</sub> is applied. ## **BATTOK** output BATTOK is a logic feedback of the device to indicate the status of the backup battery. The supervisor checks the battery voltage every 200 ms with a voltage divider load of approximately 100 k $\Omega$ and a measurement cycle on-time of 25 $\mu$ s. The measurement cycle starts after the reset is released. If the battery voltage V<sub>BAT</sub> is below the negative-going threshold voltage V<sub>IT(BOK)</sub>, the indicator BATTOK does a high-to-low transition. Otherwise it retains its status to V<sub>OUT</sub> level. Figure 1. BATTOK Timing #### detailed description (continued) #### chip-enable signal gating The internal gating of chip-enable, CE, signals prevents erroneous data from corrupting CMOS RAM during an undervoltage condition. The TPS3610 use a series transmission gate from CEIN to CEOUT. During normal operation (reset not asserted), the CE transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The short CE propagation delay from CEIN to CEOUT enables TPS3610 devices to be used with most processors. The CE transmission gate is disabled and $\overline{\text{CEIN}}$ is high-impedance (disable mode) while reset is asserted. During a power-down sequence, when $V_{DD}$ crosses the reset threshold, the CE transmission gate will be disabled and $\overline{\text{CEIN}}$ immediately becomes high impedance if the voltage at $\overline{\text{CEIN}}$ is high. If $\overline{\text{CEIN}}$ is low while reset is asserted, the CE transmission gate will be disabled at the same time $\overline{\text{CEIN}}$ goes high, or 10 $\mu$ s after rest asserts, whichever occurs first. This will allow the current write cycle to complete during power-down. When the CE transmission gate is enabled, the impedance of $\overline{\text{CEIN}}$ appears as a 50- $\Omega$ resistor in series with the load at $\overline{\text{CEOUT}}$ . To achieve minimum propagation delay, the capacitive load at $\overline{\text{CEOUT}}$ should be minimized, and a low-output-impedance driver should be used. During disable mode, the transmission gate is off and an active pull-up connects CEOUT to OUT. The pullup turns off when the transmission gate is enabled. Figure 2. Chip-Enable Timing ### detailed description (continued) † Includes load capacitance and scope-probe capacitance. Figure 3. CE Propagation Delay Test Circuit ## power-fail comparator (PFI and PFO) An additional comparator is provided to monitor voltages other than the nominal supply voltage. The power-fail-input (PFI) will be compared with an internal voltage reference of 1.15 V. If the input voltage falls below the power-fail threshold $V_{IT(PFI)}$ of typical 1.15 V, the power-fail output (PFO) goes low. If $V_{IT(PFI)}$ goes above 1.15 V, plus about 20-mV hysteresis, the output returns to high. By connecting two external resistors, it is possible to supervise any voltages above 1.15 V. The sum of both resistors should be about 1 M $\Omega$ , to minimize power consumption and also to guarantee that the current in the PFI pin can be neglected compared with the current through the resistor network. The tolerance of the external resistors should be not more than 1% to ensure minimal variation of sensed voltage. If the power-fail comparator is unused, PFI should be connected to ground and PFO left unconnected. #### detailed description (continued) #### **LOWLINE** The lowline comparator monitors $V_{DD}$ with a threshold voltage typically 2% above the reset threshold ( $V_{IT}$ ). For normal operation ( $V_{DD}$ above the reset threshold), $\overline{LOWLINE}$ is pulled to $V_{DD}$ . $\overline{LOWLINE}$ can be used to provide a nonmaskable interrupt (NMI) to the processor when power begins to fall. In most battery-operated portable systems, reserve energy in the battery provides enough time to complete the shutdown routine once the low-line warning is encountered and before reset asserts. If the system must also contend with a more rapid $V_{DD}$ fall time, such as when the main battery is disconnected or a high-side switch is opened during normal operation, a capacitor can be used on the $V_{DD}$ line to provide enough time for executing the shutdown routine. First of all, the worst-case settling time ( $t_{sd}$ ) required for the system to perform its shutdown routine needs to be defined. Now, using the worst-case load current ( $I_L$ ) that can be drained from the capacitor, and the minimum reset threshold voltage ( $V_{IT}$ min), the capacitor value ( $C_H$ ) can be calculated as follows: $$C_{H} = \frac{I_{L} \times t_{sd}}{V_{IT} min \times 0.012}$$ #### **BATTON** Most often BATTON is used as a gate or base drive for an external pass transistor for high-current applications. In addition it can be used as a logic output to indicate the battery switchover status. BATTON is high when OUT is connected to $V_{BAT}$ . BATTON can be connected directly to the base of a PNP transistor (see Figure 4a) or to the gate of a PMOS transistor (see Figure 4b). No current-limiting resistor is required, but a resistor connecting the base of the PNP to BATTON can be used to limit the current drawn from $V_{DD}$ —prolonging battery life in portable equipment. However, if a PMOS transistor is used, it must be connected in the reverse of the traditional method (see Figure 4b), which orients the body diode from $V_{DD}$ to $V_{OUT}$ and prevents the backup battery from discharging through the FET when its gate is high. Figure 4. Driving an External Transistor With BATTON ### detailed description (continued) #### backup-battery switchover In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup battery is installed at $V_{BAT}$ , the device automatically switches the connected RAM to backup power when $V_{DD}$ fails. In order to allow the backup battery (e.g., a 3.6-V lithium cell) to have a higher voltage than $V_{DD}$ , these supervisors will not connect $V_{BAT}$ to OUT when $V_{BAT}$ is greater than $V_{DD}$ . $V_{BAT}$ only connects to OUT (through a 20- $\Omega$ switch) when $V_{DD}$ falls below $V_{IT}$ and $V_{BAT}$ is greater than $V_{DD}$ . When $V_{DD}$ recovers, switchover is deferred either until $V_{DD}$ crosses $V_{BAT}$ , or until $V_{DD}$ rises above the reset threshold $V_{IT}$ . OUT will connect to $V_{DD}$ through a 1- $\Omega$ (max) PMOS switch when $V_{DD}$ crosses the reset threshold. #### **FUNCTION TABLE** | V <sub>DD</sub> > V <sub>BAT</sub> | V <sub>DD</sub> > V <sub>IT</sub> | OUT | |------------------------------------|-----------------------------------|------------------| | 1 | 1 | $V_{DD}$ | | 1 | 0 | $V_{DD}$ | | 0 | 1 | $V_{DD}$ | | 0 | 0 | V <sub>BAT</sub> | VBAT - Backup-Battery Supply Voltage - V Figure 5. Normal Supply Voltage vs Backup-Battery Supply Voltage #### detailed description (continued) #### manual switchover (MSWITCH) While operating in the normal mode from $V_{DD}$ , the device can be forced manually to operate in battery-backup mode by connecting MSWITCH to $V_{DD}$ . Refer to Table 1 for different switchover modes. | | MSWITCH | STATUS | |----------------------|-----------------|-------------------------------| | \/ modo | GND | V <sub>DD</sub> mode | | V <sub>DD</sub> mode | V <sub>DD</sub> | Switch to battery-backup mode | | Pottony bookup modo | GND | Battery-backup mode | | Battery-backup mode | VDD | Battery-backup mode | **Table 1. Switchover Modes** If the manual switchover feature is not used, MSWITCH must be connected to ground. #### watchdog In a microprocessor- or DSP-based system, it is important not only to supervise the supply voltage, but also to ensure correct program execution. The task of a watchdog is to ensure that the program is not stalled in an indefinite loop. The microprocessor, microcontroller or DSP has to toggle the watchdog input within typically 0.8 s to avoid the occurrence of a time-out. Either a low-to-high or a high-to-low transition resets the internal watchdog timer. If the input is unconnected, the watchdog is disabled and will be retriggered internally. #### saving current while using the watchdog The watchdog input is internally driven low during the first 7/8 of the watchdog time-out period, then the input momentarily pulses high, resetting the watchdog counter. For minimum watchdog input current (minimum overall power consumption), WDI should be left low for the majority of the watchdog time-out period, and pulsed low-high-low once within 7/8 of the watchdog time-out period to reset the watchdog timer. If instead WDI is externally driven high for the majority of the timeout period, a current of, e.g., 5 V/40 k $\Omega$ $\approx$ 125 $\mu$ A, can flow into WDI. Figure 6. Watchdog Timing # TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION SLVS327 - DECEMBER 2000 ## absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>DD</sub> (see Note1) | 7 V | |------------------------------------------------------------------------|--------------------------------| | All other pins (see Note 1) | 0.3 V to 7 V | | Continuous output current at OUT, IO(OUT) | 400 mA | | Continuous output current (all other pins) IO | ±10 mA | | Continuous total power dissipation | . See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> | –40°C to 85°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | | |---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|--| | PW | 700 mW | 5.6 mW/°C | 448 mW | 364 mW | | ### recommended operating conditions | | MIN | MAX | UNIT | |--------------------------------------------------------------------------|---------------------|---------------------|------| | Supply voltage, V <sub>DD</sub> | 1.65 | 5.5 | V | | Battery supply voltage, V <sub>BAT</sub> | 1.5 | 5.5 | V | | Input voltage, V <sub>I</sub> | 0 | V <sub>DD+0.3</sub> | V | | High-level input voltage, VIH | 0.7xV <sub>DD</sub> | | V | | Low-level input voltage, V <sub>IL</sub> | | 0.3×V <sub>DD</sub> | V | | Continuous output current at OUT, IO(OUT) | | 300 | mA | | Input transition rise and fall rate at WDI, MSWITCH, $\Delta t/\Delta V$ | | 100 | ns/V | | Slew rate at V <sub>DD</sub> or V <sub>BAT</sub> | | 1 | V/μs | | Operating free-air temperature range, T <sub>A</sub> | -40 | 85 | °C | NOTE 1: All voltage values are with respect to GND. For reliable operation the device must not be operated at 7 V for more than t=1000h continuously. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COND | MIN | TYP | MAX | UNIT | | | |------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|--------------------------|----------------------------------------|-----|---| | | | RESET, | V <sub>DD</sub> = 1.8 V, | $I_{OH} = -400 \mu A$ | V <sub>DD</sub> −0.2 V | | | | | | | BATTOK | $V_{DD} = 3.3 \text{ V},$<br>$V_{DD} = 5 \text{ V},$ | $I_{OH} = -2 \text{ mA},$<br>$I_{OH} = -3 \text{ mA}$ | V <sub>DD</sub> -0.4 V | | | | | | | | $V_{O(OUT)} = 1.8 \text{ V},$ | $I_{OH} = -400 \mu A$ | V <sub>OUT</sub> -0.2 V | | | | | | | BATTON | $V_{O(OUT)} = 3.3 \text{ V},$<br>$V_{O(OUT)} = 5 \text{ V},$ | $I_{OH} = -2 \text{ mA},$<br>$I_{OH} = -3 \text{ mA}$ | V <sub>OUT</sub> -0.4 V | | | | | Vон | High-level output voltage | LOWLINE, | $V_{DD} = 1.8 V,$ | $I_{OH} = -20 \mu A$ | V <sub>DD</sub> −0.3 V | | | V | | VOH | riigir iovoi oaipat voitago | PFO PFO | $V_{DD} = 3.3 \text{ V},$<br>$V_{DD} = 5 \text{ V},$ | I <sub>OH</sub> = -80 μA,<br>I <sub>OH</sub> = -120 μA | V <sub>DD</sub> -0.4 V | | | V | | | | CEOUT, | $V_{O(OUT)} = 1.8 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ | V <sub>OUT</sub> -0.2 V | | | | | | | Enable mode,<br>CEIN = V <sub>OUT</sub> | $V_{O(OUT)} = 3.3 \text{ V}, V_{O(OUT)} = 5 \text{ V},$ | $I_{OH} = -2 \text{ mA},$<br>$I_{OH} = -5 \text{ mA}$ | V <sub>OUT</sub> -0.3 V | OUT-0.3 V | | | | | | CEOUT,<br>Enable mode | V <sub>O(OUT)</sub> = 3.3 V, | $I_{OH} = -0.5 \text{ mA}$ | V <sub>OUT</sub> -0.4 V | 0.2<br>0.4<br>0.2<br>0.4<br>0.2<br>0.3 | | | | | | RESET, PFO, | $V_{DD} = 1.8 V$ , | $I_{OL} = 400 \mu\text{A}$ | | | 0.2 | | | | | BATTOK,<br>LOWLINE | $V_{DD} = 3.3 \text{ V},$<br>$V_{DD} = 5 \text{ V},$ | | 0.4 | | | | | | | | $V_{O(OUT)} = 1.8 \text{ V},$ | I <sub>OH</sub> = 500 μA | | | | | | VOL | Low-level output voltage | BATTON | $V_{O(OUT)} = 3.3 \text{ V}, V_{O(OUT)} = 5 \text{ V},$ | $I_{OH} = 3 \text{ mA},$<br>$I_{OH} = 5 \text{ mA}$ | | | 0.4 | V | | | | CEOUT, | $V_{O(OUT)} = 1.8 \text{ V},$ | I <sub>OH</sub> = 1 mA | | | 0.2 | | | | | Enable mode,<br>CEIN = 0 V | $V_{O(OUT)} = 3.3 \text{ V}, V_{O(OUT)} = 5 \text{ V},$ | $I_{OH} = 2 \text{ mA}$<br>$I_{OH} = 5 \text{ mA}$ | | | 0.3 | | | | Power-up reset voltage (see | $V_{DD} = 0 \text{ V to } 5.5 \text{ V},$ OR $V_{BAT} = 0 \text{ V, to } 5.5 \text{ V},$ $I_{OL} = 20 \mu\text{A}$ | V <sub>BAT</sub> > 1.1 V,<br>OR<br>V <sub>DD</sub> > 1.1 V, | | | 0.4 | V | | | | | | I <sub>O(OUT)</sub> = 8.5 mA,<br>V <sub>BAT</sub> = 0 V | V <sub>DD</sub> = 1.8 V, | V <sub>DD</sub> -50 mV | | | | | Vout | Normal mode | | I <sub>O(OUT)</sub> = 125 mA,<br>V <sub>BAT</sub> = 0 V | V <sub>DD</sub> = 3.3 V, | V <sub>DD</sub> -150 mV | | | | | | | | I <sub>O(OUT)</sub> = 200 mA,<br>V <sub>BAT</sub> = 0 V | V <sub>DD</sub> = 5 V, | V <sub>DD</sub> -200 mV | | | V | | | Battery-backup mode | | I <sub>O(OUT)</sub> = 0.5 mA,<br>V <sub>BAT</sub> = 1.5 V | V <sub>DD</sub> = 0 V, | V <sub>BAT</sub> -20 mV | | | | | | Башегу-раскир піоче | | I <sub>O(OUT)</sub> = 7.5 mA,<br>V <sub>BAT</sub> = 3.3 V | $V_{DD} = 0 V$ , | V <sub>BAT</sub> -113 mV | | | | NOTE 2: The lowest supply voltage at which RESET becomes active. $t_{\Gamma_i}$ VDD $\geq$ 15 $\mu s/V$ ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) | | PARAME | TER | | TEST CON | IDITIONS | MIN TYP MAX | | UNIT | | | |------------------|-------------------------------------------|----------------------|----------------------|-------------------------------------|-------------------------|-----------------------|---------------------|-----------------------|----------|--| | | | | TPS3610x18 | | | 1.68 | 1.71 | 1.74 | | | | | | | TPS3610x25 | | | 2.21 | 2.25 | 2.30 | | | | | | | TPS3610x30 | ] | | 2.59 | 2.63 | 2.69 | | | | | Negative-going | | TPS3610x33 | $T_A = -40^{\circ}C \text{ to } 85$ | °C | 2.88 | 2.93 | 3 | V | | | $V_{IT}$ | input threshold | | TPS3610x50 | 14 - 40 0 10 00 | | 4.46 | 4.55 | 4.64 | v | | | | voltage (see Note 3) | V <sub>IT(PFI)</sub> | PFI | ] | | 1.13 | 1.15 | 1.17 | | | | | | VIT(BOK) | TPS3610Txx | ] | | 2.33 | 2.4 | 2.47 | | | | | | | TPS3610Uxx | | | 1.55 | 1.6 | 1.65 | | | | | | V <sub>IT(LL)</sub> | LOWLINE | | | V <sub>IT</sub> +1.2% | V <sub>IT</sub> +2% | V <sub>IT</sub> +2.8% | V | | | | | | | 1.65 V < V <sub>IT</sub> < 2. | | | 20 | | | | | | | | VIT | 2.5 V < V <sub>IT</sub> < 3.5 | | | 40 | | | | | | | | | 3.5 V < V <sub>IT</sub> < 5.5 | | | 60 | | | | | | | | | 1.65 V < V <sub>LL</sub> < 2 | | | 20 | | | | | | | | LOWLINE | 2.5 V < V <sub>LL</sub> < 3.5 | | | | 40 | | | | V <sub>hys</sub> | Hysteresis | | | 3.5 V < V <sub>LL</sub> < 5.5 | | 60 | | | m∨ | | | , - | | | | 1.65 V < V <sub>BOK</sub> < | | 20 | | | | | | | | | BATTOK | 2.5 V < V <sub>BOK</sub> < 3 | | 40 | | | | | | | | | | 3.5 V < V <sub>IBOK</sub> < | | 60 | | | | | | | | | | | 12 | | | | | | | | | | VBSW<br>(see Note 5) | V <sub>DD</sub> = 1.8 V | | | 55 | | | | | l <sub>IH</sub> | High-level input curre | nt | WDI | $WDI = V_{DD} = 5 V$ | | | | 150 | μА | | | Iլլ | Low-level input currer | nt | (see Note 4) | WDI = 0 V, | $V_{DD} = 5 V$ | | | -150 | μΑ | | | II | Input current | | PFI,<br>MSWITCH | | | -25 | | 25 | nA | | | | | | | | V <sub>DD</sub> = 1.8 V | | | -0.3 | | | | los | Short-circuit output cu | irrent | PFO | PFO = 0 V | V <sub>DD</sub> = 3.3 V | | | -1.1 | mA | | | | · | | | | V <sub>DD</sub> = 5 V | | | -2.4 | | | | _ | | | | VO(OUT) = VDD | _ | | | 40 | $\vdash$ | | | IDD | D Supply current at V <sub>DD</sub> | | | $V_{O(OUT)} = V_{BA}$ | 7 | | 4 | | μΑ | | | I | | | | $V_{O(OUT)} = V_{DD}$ | - | -0.1 | | 0.1 | | | | IBAT | BAT Supply current (see Figure 2) at VBAT | | BAT | $V_{O(OUT)} = V_{BAT}$ | | | | 0.5 | μΑ | | | l <sub>lkg</sub> | Leakage current at CEIN | | | Disable mode | | | | ±1 | μΑ | | | rno/ | V <sub>DD</sub> to OUT on-resist | | | V <sub>DD</sub> = 5 V | | | 0.6 | 1 | 0 | | | rDS(on | VBAT to OUT on-resis | stance | | V <sub>BAT</sub> = 3.3 V | | | 8 | 15 | Ω | | | Ci | Input capacitance | | | V <sub>I</sub> = 0 V to 5 V | | | 5 | | pF | | NOTES: 3. To ensure best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1 µF) should be placed near to the supply terminals. ## timing requirements at R<sub>L</sub> = 1 M $\Omega$ , C<sub>L</sub> = 50 pF, T<sub>A</sub> = -40°C to 85°C | PARAMETER | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|---------------|--------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>W</sub> | Pulse width H | At V <sub>DD</sub> | $V_{IH} = V_{IT} + 0.2 \text{ V}, V_{IL} = V_{IT} - 0.2 \text{ V}$ | 6 | | | μs | | | | At WDI | $V_{DD} = V_{IT} + 0.2 \text{ V}, V_{IL} = 0.3 \times V_{DD}, V_{IH} = 0.7 \times V_{DD}$ | 100 | | | ns | <sup>4.</sup> For details on how to optimize current consumption when using WDI. Refer to detailed description section, watchdog. <sup>5.</sup> For $V_{DD}$ < 1.6 V, $V_{O(OUT)}$ switches to $V_{BAT}$ regardless of $V_{BAT}$ ## TPS3610U18, TPS3610T50 BATTERY-BACKUP SUPERVISORS FOR RAM RETENTION SLVS327 - DECEMBER 2000 ## switching characteristics at R $_L$ = 1 M $\Omega,$ C $_L$ = 50 pF, T $_A$ =–40 $^{\circ}$ C to 85 $^{\circ}$ C | PARAMETER | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|-----|------|------| | t <sub>d</sub> | Delay time | | V <sub>DD</sub> > V <sub>IT</sub> +0.2 V<br>(see timing diagram | 60 | 100 | 140 | ms | | | Watchdog timeout | | | 0.48 | 0.8 | 1.12 | S | | tPLH | Propagation (delay) time, low-to-<br>high-level output | 50% RESET to 50% CEOUT | | | 15 | | μs | | | Propagation (delay) time, high-to-<br>low-level output | 50% CEIN to 50% CEOUT,<br>C <sub>L</sub> = 50 pF only (see Figure 4<br>and Note 6) | V <sub>DD</sub> = 1.8 V | | | 15 | ns | | | | | V <sub>DD</sub> = 3.3 V | | | 5 | | | | | | V <sub>DD</sub> = 5 V | | | 3 | | | tPHL | | V <sub>DD</sub> to RESET | V <sub>IL</sub> = V <sub>IT</sub> -0.2 V,<br>V <sub>IH</sub> = V <sub>IT</sub> +0.2 V | | 2 | 5 | μs | | | | PFI to PFO | V <sub>IL</sub> = V <sub>PFI</sub> -0.2 V,<br>V <sub>IH</sub> = V <sub>PFI</sub> +0.2 V | | 3 | 5 | | | t <sub>t</sub> | Transition time | V <sub>DD</sub> to BATTON | $V_{IH} = V_{BAT} + 200 \text{ mV},$<br>$V_{IL} = V_{BAT} - 200 \text{ mV},$<br>$V_{BAT} = V_{IT}$ | | | 3 | μs | NOTE 6: Specified by design #### **MECHANICAL DATA** ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated