## TPS5602 DUAL, FAST, HIGH EFFICIENCY CONTROLLER FOR DSP POWER SLVS217 - JUNE 1999 - Independent Dual Channels - Hysteretic Control for Fast Transient Response - 4.5-V to 25-V Input Voltage Range - Adjustable Output Voltage Down to 1.2 V - Synchronous Rectifier Enables Efficiencies of >95% - Minimized External Component Count - Separate Standby Control and Over Current Protection - Low Supply Current . . . 0.8 mA Typ - 30-Pin TSSOP - Low Standby Current (1-μA maximum) - EVM Available (TPS5602EVM-121) ### description The TPS5602 is a dual-channel synchronous buck switch-mode power supply controller NC - No internal connection featuring very fast feedback control and minimized component count. By using the hysteretic control method, it is ideal for high-transient current applications, such as 'C6000 and multiple 'C54x DSPs. The TPS5602 is designed specifically for DSP applications that require high efficiency. Since both channels are independent, the up and down power sequencing can be easily achieved by properly setting the standby pins. The wide input voltage and adjustable output voltage make the TPS5602 suitable for many applications. ### typical design Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1999, Texas Instruments Incorporated ### **AVAILABLE OPTIONS** | | PACKAGE | | | | |---------------|----------------|-------------------------------|--|--| | TA | TSSOP<br>(DBT) | EVM | | | | -40°C to 85°C | TPS5602IDBT | TPS5602EVM-121 | | | | -40°C 10 85°C | TPS5602IDBTR | 1 P S S B O Z E V IVI - 1 Z I | | | ### functional block diagram ### **Terminal Functions** | TERMIN | AL | | DECORPORTION. | |-----------------------|-------------|-----|--------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | COMP | 12 | I/O | Voltage monitor comparator input | | СТ | 5 | I/O | The oscillator frequency external capacitor connection | | GND | 7 | | Control GND | | INV1 | 1 | I | CH1 hysteretic comparator inverting input | | INV2 | 15 | I | CH2 hysteretic comparator inverting input | | LH1 | 30 | 1/0 | CH2 high-side gate drive boost capacitor input | | LH2 | 16 | 1/0 | CH1 high-side gate drive boost capacitor input | | LL1 | 28 | 1/0 | CH1 high-side drive and current protection | | LL2 | 18 | 1/0 | CH2 high-side drive and current protection | | NC | 2, 4, 6, 14 | | | | OUT1_d | 27 | 1/0 | CH1 low-side gate drive output | | OUT2_d | 19 | 0 | CH2 low-side gate drive output | | OUT1_u | 29 | 0 | CH1 high-side switch output | | OUT2_u | 17 | 0 | CH2 high-side switch output | | OUTGND1 | 26 | | Output GND 1 | | OUTGND2 | 20 | | Output GND 2 | | REF | 8 | 0 | 1.185-V reference voltage output | | REG5V_IN | 21 | I | External 5-V input | | SOFTSTART1 | 3 | 1/0 | CH1 soft start control external capacitor connection | | SOFTSTART2 | 13 | 1/0 | CH2 soft start control external capacitor connection | | STBY1 | 9 | I | CH1 standby control | | STBY2 | 10 | I | CH2 standby control | | TRIP1 | 25 | I | CH1 output current control input | | TRIP2 | 23 | I | CH2 output current control input | | VCC | 11 | I | Supply voltage input | | Vref5 | 22 | 0 | 5-V internal regulator output | | V <sub>CC</sub> SENSE | 24 | ı | Supply voltage sense input | ### detailed description ### vref (1.185 V) The reference voltage is used for the output voltage setting and the voltage protection (COMP). ### vref (5 V) An internal linear voltage regulator offers a fixed 5-V voltage as the bootstrap voltage so that the design for the bootstrap is much easier. The tolerance is 6%. The extra current capability can also be used to power external circuitry. ### 5-V switch If the internal 5-V switch senses a 5-V input from REG5V pin, the internal 5-V linear regulator will be disconnected from the MOSFET drivers. The external 5-V will be used for the low-side driver and the high-side bootstrap, thus increasing the efficiency. ### detailed description (continued) ### hysteretic comparator Each channel has a hysteretic comparator to regulate the output voltage of the synchronous-buck converter. The hysteresis is set internally and is typically 8.5 mV. The total delay from the comparator input to the driver output is typically 500 ns from low to high and 350 ns from high to low. #### low-side driver The low-side driver is designed to driver low-Rds(on) n-channel MOSFETs. The maximum drive voltage is 5 V from Vref5. The current rating of the driver is typically 1 A, source and sink. ### high-side driver The high side driver is designed to drive low-Rds(on) n-channel MOSFETs. The current rating of the driver is 1 A, source and sink. When configured as a floating driver, the bias voltage to the driver is developed from the Vref5, limiting the maximum drive voltage between OUTxU and LLx to 5 V. The maximum voltage that can be applied between LHx and OUTGNDx is 30 V. ### deadtime control Deadtime control prevents shoot-through current from flowing through the main power FETs during switching transitions by actively controlling the turnon time of the MOSFETs drivers. The typical deadtime from low-side-driver-off to high-side-driver-on is 75 ns and 164 ns from high-side-driver-off to low-side-driver-on. ### current protection The current protection is achieved by sensing the high-side power MOSFET drain-to-source voltage drop during on-time through $V_{CC}$ Sense and LLx pins. An external resistor between Vin and TRIPx pin with the internal current source connected to the current comparator negative input adjusts the current limit. The typical internal current source current is 15 $\mu$ A. When the voltage on the positive pin is lower than the negative pin, the current comparator turns on the trigger, and then activates the oscillator. This oscillator repeatedly resets the trigger until the overcurrent condition is removed. The equation for the external resistor selection is: $$RcImt = \frac{Rds(on) \times (Itrip + Iind(p-p)/2)}{0.000015}$$ Where Rds(on) is the MOSFET turnon resistance; Itrip is the required trip current; lind(p-p) is the peak-to-peak inductor ripple current. Itrip must be greater than $0.5 \times \text{lind}(p-p)$ . The tolerance is $\pm 30\%$ . ### **COMP** COMP is an internal comparator used for any voltage protection such as the output under-voltage protection for DSP power applications. If the core voltage is lower than the setpoint, the comparator turns off both channels to prevent the DSP from damage. ### SOFT1, SOFT2 Separate soft-start terminals make it possible to set the sequencing of each output for any possibility. The capacitor value for a start-up time can be calculated by the following equation: $$C = 2 \times T$$ ( $\mu F$ ) Where C is the external capacitor value, T is the required start-up time in (ms). ### STBY1, STBY2 Both channels can be switched into standby mode separately by grounding the STBY pin. The standby current is less than 1 $\mu$ A. The STBY pins can be used for sequencing. ### UVLO When the input voltage rises to about 3.8 V, the IC is turned on, ready to function. When the input voltage falls below the turnon value, the IC is turned off. The typical hysteresis is 149 mV. # absolute maximum ratings over operating free-air temperature (see Note 1) (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | | |--------------------------------------------------------------|---------------| | Supply voltage, $V_{CC}$ | | | Softstart | –0.3 V to 7 V | | COMP | –0.3 V to 6 V | | REG5V_IN | –0.3 V to 6 V | | STBY | | | TRIP | | | Maximum Driver current | 3 A | | Output voltage, LLx | 0.3 V to 27 V | | Output voltage, OUTx_u | | | Output voltage, OUTx_d | –0.3 V to 7 V | | Power dissipation (T <sub>A</sub> = 25°C) | | | Operating free-air temperature range, T <sub>A</sub> | 40°C to 85°C | | Operating virtual junction temperature range, T <sub>J</sub> | 125°C | | Storage temperature range, T <sub>stg</sub> | 55°C to 150°C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltages are with respect to GND terminal. #### **DISSIPATION RATING TABLE** | TA = 25°C | | T <sub>A</sub> ≥ 25°C | T <sub>A</sub> = 85°C | |---------------------------|----------------|-----------------------|-----------------------| | PACKAGE POWER DISSIPATION | | DERATING FACTOR | POWER DISSIPATION | | DBT | 874 m <b>W</b> | 6.993 mW/°C | 454 mW | ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-------------------------------|-----------------------------------|-----|-----|-----|------| | Supply voltage, Vo | CC | 4.5 | | 25 | ٧ | | Input voltage, V <sub>I</sub> | INV1/2 | | | 6 | | | | COMP | | | 6 | | | | SOFTSTART1/2 | | | 6 | | | | REG5V_IN | | | 5.5 | ٧ | | | STBY1/STBY2 | | | 12 | | | | TRIP1/2 VCC_SENCE | | | 25 | | | Operation junction | temperature range, T <sub>A</sub> | -40 | | 85 | °C | # electrical characteristics over recommended $T_A = -40^{\circ}\text{C}$ to 85°C temperature range, $V_{CC} = 7 \text{ V}$ (unless otherwise noted) ### reference voltage | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------|---------------------------------------------------|----------------------------------------|-------|-------|-------|------| | V <sub>ref</sub> | Reference voltage | T <sub>A</sub> = 25°C, | l <sub>vref</sub> = 50 μA | 1.167 | 1.185 | 1.203 | V | | | | $V_{\parallel} = 4.5 \text{ V to } 25 \text{ V},$ | $I = 1 \mu A \text{ to } 1 \text{ mA}$ | 1.155 | | 1.215 | V | | VI(Regin) | Line regulation | $V_{CC} = 5.5 \text{ V to } 25 \text{ V},$ | I = 50 μA | | 0.2 | 12 | mV | | VI <sub>(Regl)</sub> | Load regulation | $I = 1 \mu A \text{ to } 1 \text{ mA},$ | | | 0.5 | 10 | mV | # **TPS5602** DUAL, FAST, HIGH EFFICIENCY CONTROLLER FOR DSP POWER SLVS217 - JUNE 1999 ### quiescent current | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|-------------------------------------|----------------------------------------------------------------|-----|-----|------|------| | lcc | Operating current without switching | Both STBY >2.5 V, No switching $V_{l} = 4.5 \text{ V}$ to 25 V | | 0.8 | 1.5 | mA | | I(CCS) | Stand-by current | Both STBY <0.5 V, $V_I = 4.5 \text{ V to } 25 \text{ V}$ | | 1 | 1000 | nA | ### hysteretic comparator | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|--------------------------------------------|-----|-----|------|------| | ∨ <sub>hys</sub> † | Hysteresis window | | 5.5 | 8.5 | 11.5 | mV | | V <sub>H(off)</sub> | Offset voltage | | | 2 | | mV | | lH(bias) | Bias current | | | 10 | | pА | | t(HLT), t(LHT) | | TTL input signal | | 230 | | | | t(LH) | Propagation delay from INV to OUTxU‡ | 10 mV overdrive on hysteretic band signal | | 500 | 650 | ns | | t(HI) | | To the overalive on hysteretic band signal | | 350 | 500 | | ### driver deadtime | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------|-----------------------|-----------------|-----|-----|-----|------| | t(DRVLH) | Low side to high side | | | 90 | | 20 | | t(DRVHL) | High side to low side | | | 160 | | ns | ### standby | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|--------------------------|------------------------|-----|-----|-----|------| | lΗ | High-level input voltage | CTDV1 CTDV2 | 2.5 | | | V | | ΙL | Low-level input voltage | STBY1, STBY2 | | | 0.5 | V | | Tturn-on | Propagation delay | Staby to driver output | | 7.2 | | | | Tturn-off | Propagation delay | Staby to driver output | | 4.8 | | μs | ### 5 V regulator | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------|--------------------------------------------|-----|-----|-----|-------| | VO | Output voltage | I = 10 mA | 4.7 | | 5.3 | V | | V <sub>I</sub> (Regin) | Londragulation | V <sub>CC</sub> = 5.5 V to 25 V, I = 10 mA | | | 20 | mV | | V <sub>I(Regl)</sub> | Load regulation – | I = 1 mA to 10 mA, V <sub>CC</sub> = 5.5 V | | | 40 | 111 V | | los | Short-circuit output current | Vref = 0 V | | 80 | | mA | <sup>†</sup> V<sub>hys</sub> is assured by design. ‡ The delay time in the table includes the driver. # electrical characteristics over recommended free-air temperature range, $V_{CC}$ = 7 V (unless otherwise noted) (continued) ### 5-V internal switch | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------|-----------------|-----|-----|-----|------| | V <sub>TLH</sub> | Throchold voltage | | 4.2 | | 4.9 | V | | V <sub>THL</sub> | Threshold voltage | | 4.1 | | 4.7 | V | | Rson | On-time resistance | | | 2.5 | 8 | Ω | | V <sub>hys</sub> | Hysteresis | | 50 | | 250 | mV | ### current limit | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------|-----|-----|-----|------| | Internal current source | | 10 | 15 | 20 | μА | | Input offset voltage | | | 2.5 | | mV | ### **UVLO** | | PARAMETER | | MIN | TYP M | AX | UNIT | |--------------------|--------------------------|--|-----|-------|-----|------| | V <sub>(TLH)</sub> | Threehold voltage | | 3.6 | | 4.2 | V | | V <sub>(THL)</sub> | V(THL) Threshold voltage | | 3.5 | | 4.1 | v | | | Hysteresis | | 50 | : | 250 | mV | ### driver output | PARAMETER | TEST CONDITIONS | | | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------|--------------------------|--|------|-----|------| | OUT_u sink current | V <sub>O</sub> = 3 V | | | 1.2 | | ۸ | | OUT_u source current | V <sub>O</sub> = 2 V | V <sub>O</sub> = 2 V | | | | Α | | OUT_d sink current | V <sub>O</sub> = 3 V | V <sub>O</sub> = 3 V | | | | ۸ | | OUT_d source current | V <sub>O</sub> = 2 V | | | -1.7 | | Α | | Rise time | High side driver is GND referenced,<br>Input: INV = 0 V - 3 V. | C <sub>L</sub> = 2200 pF | | 25.6 | | ns | | Tuse time | $t_r/t_f = 10 \text{ ns},$ Frequency = 200 kHz, | C <sub>L</sub> = 3300 pF | | 30.8 | | 113 | | Fall time | Input: INV = $0 V - 3 V$ , | C <sub>L</sub> = 2200 pF | | 23.2 | | ns | | i all tille | | C <sub>L</sub> = 3300 pF | | 25.2 | | 115 | ### Softstart | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|---------------------------|-----------------|-----|------|-----|------| | I(CTRL) | Softstart current | | 1.8 | 2.5 | 3 | μА | | | Maximum discharge current | | | 0.92 | | mA | ### COMP† | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|------------------------------------|---------------------|-----|-----|------|------| | | Threshold voltage | | 1 | 1.1 | 1.25 | ٧ | | Turn on | Propagation delay 50% duty cycle, | Frequency = 200 kHz | 452 | | ns | | | Turn off | No capacitor on COMP or OUT_u pin, | Trequency = 200 KHZ | 384 | | | 10 | $<sup>\</sup>dagger$ The delay time in the table includes the drivers. ### oscillator | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |----------------------|-----------------|-------------|------| | Frequency without Ct | | 202.4 | kHz | | Frequency with Ct | Ct = 100 pF | 67.5 | kHz | ### **TYPICAL CHARACTERISTICS** ### **TYPICAL CHARACTERISTICS** Figure 6 ### **TYPICAL CHARACTERISTICS** # SOFT START CHARGE CURRENT **JUNCTION TEMPERATURE** Figure 13. EVM Schematic Diagram ### application for DSP power The design shown in this data sheet is a reference design for a DSP application. An evaluation module (EVM), TPS5602EVM-121 (SLVP121), is available for customer testing and evaluation. The intent is to allow a customer to fully evaluate the given design using the plug-in EVM supply shown here. The input voltage for this EVM is from 4.5 V to 9 V. The outputs are 1.8 V at 4 A and 3.3 V at 3 A. By changing few components this EVM can be used for different operating specifications such as high-input voltage. This application provides the following power supply sequence: the core power goes up before the I/O supply, and if the core power is brought down by abnormal condition, the I/O power will be brought down with it. To help the customers to design the power supply using the TPS5602, key design procedures are shown below: ### switching frequency With hysteretic control, the switching frequency is a function of the input voltage, the output voltage, the hysteresis window, the delay of the hysteresis comparator and the driver, the output inductance, the resistance in the output inductor, the output capacitance, the ESR and ESL in the output capacitor, the output current, and the turn on resistance of high side and low side MOSFET. It is a very complex equation if everything is included. To make it more useful to the designers, a simplified equation only considers the most influential factors. The tolerance of this equation is about 30%: $$fs = \frac{\textit{Vout} \times (\textit{Vin} - \textit{Vout}) \times \left(\textit{ESR} - \left(10 \times 10^{-7} + \textit{Td}\right) / \textit{Cout}\right)}{\textit{Vin} \times \left(\textit{Vin} \times \textit{ESR} \times \left(10 \times 10^{-7} + \textit{Td}\right) + 0.007 \times \textit{Lout} - \textit{ESL} \times \textit{Vin}\right)}$$ Where fs is the switching frequency (Hz); Vout is the output voltage (V); Vin is the input voltage (V); Cout is the output capacitance; ESR is the equivalent series resistance in the output capacitor ( $\Omega$ ); ESL is the equivalent series inductance in the output capacitor (H); Lout is the output inductance (H); and Td is the output feedback filter time constant (S). Example: Vin = 5 V, Vout = 1.8 V, Cout = 680 $\mu$ F: ESR = 40 m $\Omega$ ; ESL = 3 nH; Lout = 6 $\mu$ H; Td = 0.5 $\mu$ s Then, the frequency fs = 122 kHz. ### output inductor ripple current The output inductor current ripple can affect not only the efficiency and the inductor saturation, but also the output capacitor selection. The equation is exhibited below: $$\textit{Iripple} = \frac{\textit{Vin} - \textit{Vout} - \textit{lout} \times \left(\textit{Rdson} + \textit{R}_{\textit{L}}\right)}{\textit{Lout}} \times \textit{D} \times \textit{Ts}$$ Where Iripple is the peak-to-peak ripple current through the inductor (A); Vin is the input voltage (V); Vout is the output voltage (V); lout is the output current; Rdson is the on-time resistance of MOSFET ( $\Omega$ ); D is the duty cycle; and Ts is the switching cycle (S). From the equation, it can be seen that the current ripple can be adjusted by changing the output inductor value. Example: Vin = 5 V, Vout = 1.8 V, lout = 5 A: Rdson = 10 m $\Omega$ ; RL = 5 m $\Omega$ ; D = 0.36; Ts = 10 mS; Lout = 6 $\mu$ H Then, the ripple current Iripple = 2 A. ### application for DSP power (continued) ### output capacitor RMS current Assuming the inductor ripple current totally goes through the output capacitor to ground, the RMS current in the output capacitor can be calculated as: $$lo(rms) = \frac{\Delta I}{\sqrt{12}}$$ Where lo(rms) is the maximum RMS current in the output capacitor (A); $\Delta l$ is the peak—to—peak inductor ripple current (A). Example: $\Delta I = 2 A$ , so Io(rms) = 0.58 A ### input capacitor RMS current Assuming the input ripple current totally goes into the input capacitor to the power ground, the RMS current in the input capacitor can be calculated as: $$li(rms) = lo \times \left(D \times \sqrt{(1-D)} + (1-D) \times \sqrt{D}\right)$$ Where *li(rms)* is the input RMS current in the input capacitor (A); *lo* is the output current (A); D is the duty cycle. From the equation, it can be seen that the highest input RMS current usually occurs at lowest input voltage. Example: lo = 5 A; D = 0.36Then, li(rms) = 3.36 A #### softstart The softstart timing can be adjusted by selecting the softstart capacitor value. The equation is $$C_{soft} = 2 \times T_{soft}$$ Where $C_{soft}$ is the softstart capacitance ( $\mu F$ ); $T_{soft}$ is the start-up time pin (S). Example: Tsoft = 5 ms, so $Csoft = 0.01 \mu F$ . ### current protection The current protection in TPS5602 is set using an internal current source and an external resistor to set up the current limit. The sensed high side MOSFET drain-to-source voltage drop is compared to the set point; if the voltage drop exceeds the limit, the internal oscillator is activated, and continuously resets the current limit until the over-current condition is removed. The equation below should be used for calculating the external resistor value for current protection: $$RcImt = \frac{Rds(on) \times (Itrip + Iind(p-p)/2)}{0.000015}$$ Where RcImt is the external current limit resistor (R10, R11); Rds(on) is the high side MOSFET on resistance; Itrip is the required current limit; lind(p-p) is the peak-to-peak output inductor current. Example: Rds(on) = 10 m $\Omega$ , Itrip = 5 A, Lind = 2 A, so RcImt = 4 k $\Omega$ . ### application for DSP power (continued) ### sequencing and under voltage protection The EVM design uses the standby pins to implement power sequencing. There are two ways to achieve the protection: one uses a voltage supervisory circuit such as the TI TPS3305-18, the other uses a low cost comparator, such as the TI TLV1391. The standby pin for the second channel is pulled low by either the supervisory circuit or the external protection comparator until the first channel output voltage is above the start-up threshold voltage. With the protection hysteresis, during the power down, if the core voltage is lower than, for example, 1.3 V, the 3.3 output will be pulled down together. During the normal operation, if the core voltage is lost, the I/O voltage will be pulled down at the same time. This protection circuit prevents the DSPs from any damage caused by the malfunctioning power supply. The equation displayed below uses the comparator for the protection setpoint: Assuming R16 is much larger than R17, and R19 is 10 k $\Omega$ , and the R13 value is adjusted for the turnon setpoint: $$R13 = \frac{(Von - 1.2) \times (R16 \parallel R19)}{1.2}$$ Where Von is the required turn on setpoint. For the turn-off setpoint, R16 is adjusted, $$R16 = \frac{R13 \times R19 \times (1.2 - Vin)}{R19 \times (Voff - 1.2) - 1.2 \times R13}$$ By solving these equations together, or using a spreadsheet to iterate, the setpoints can be easily derived. The two equations are used for the verification: $$Von = \frac{1.2 \times (R13 + (R16 \parallel R19))}{(R16 \parallel R19)} \text{ and } Voff = R13 \times \left(\frac{1.2 - Vin}{R16} + \frac{1.2}{R19} + \frac{1.2}{R13}\right)$$ Where Von and Voff are the turnon and turnoff setpoints respectively Example can be found by using the numbers in the bill of materials. ### layout considerations Good power supply results will only occur when care is given to proper design and layout. Layout will affect noise pickup and generation and can cause a good design to perform with less than expected results. With a range of currents from milliamps to tens or even hundreds of amps, good power supply layout is much more difficult than most general PCB designs. The general design should proceed from the switching node to the output, then back to the driver section and, finally, placing the low-level components. Below are several specific points to consider *before* layout of a TPS5602 design begins. - All sensitive analog components should be referenced to ANAGND. These include components connected to Vref5, Vref, INV, LH, and COMP. - Analog ground and drive ground should be isolated as much as possible. Ideally, analog ground will connect to the ground side of the bulk storage capacitors on V<sub>O</sub>, and drive ground will connect to the main ground plane close to the source of the low-side FET. - Connections from the drivers to the gate of the power FETs should be as short and wide as possible to reduce stray inductance. This becomes more critical if external gate resistors are not being used. - The bypass capacitor for V<sub>CC</sub> should be placed close to the TPS5602. ### layout considerations (continued) - When configuring the high-side driver as a floating driver, the connection from LL to the power FETs should be as short and as wide as possible. - When configuring the high-side driver as a floating driver, the bootstrap capacitor (connected from LH to LL) should be placed close to the TPS5602. - When configuring the high-side driver as a ground-referenced driver, LL should be connected to DRVGND. - The bulk storage capacitors across V<sub>IN</sub> should be placed close to the power FETs. High-frequency bypass capacitors should be placed in parallel with the bulk capacitors and connected close to the drain of the high-side FET and to the source of the low-side FET. - High-frequency bypass capacitors should be placed across the bulk storage capacitors on V<sub>O</sub>. - LH and LL should be connected very close to the drain and source, respectively, of the high-side FET. LH and LL should be routed very close to each other to minimize differential-mode noise coupling to these traces. Ceramic decoupling capacitors should be placed close to where HISENSE connects to V<sub>IN</sub>, to reduce high-frequency noise coupling on HISENSE. - The output voltage sensing trace should be isolated from the switching node and/or inductor pulses by the use of a ground trace or plane. ### test results The tests are conducted at $T_A = 25^{\circ}$ C, the input voltage is 5 V (if not specifically noted). Figure 14 Figure 15 3.3-V OUTPUT LOAD REGULATION Figure 17 Figure 19 ### **POWER-UP SEQUENCING** Figure 21 Figure 22 Figure 23 ### TRANSIENT RESPONSE (OVERSHOOT) Figure 24 ### TRANSIENT RESPONSE (UNDERSHOOT) Figure 25 ### **APPLICATION INFORMATION** ### Table 1. SLVP121 Bill of Materials | REF. | PART NUMBER | MFR. | DESCRIPTION | SIZE | |------------------|-------------------|-------------|--------------------------------------------------|----------------------| | C1 <sup>†</sup> | | | Open | | | C2 | Std | | Capacitor, ceramic, 470 pF,16 V, X7R, 20% | 805 | | СЗ | Std | | Capacitor, ceramic, 2200 pF,16 V, X7R, 20% | 805 | | C4 | GRM235Y5V106Z016A | muRata | Capacitor, ceramic, 10 μF, 16 V, Y5V | 1210 | | C5 <sup>†</sup> | | | Open | 805 | | C6 | Std | | Capacitor, ceramic, 1 μF, 16 V, X7R, 20% | 1206 | | C7 | Std | | Capacitor, ceramic, 2200 pF, 16 V, X7R, 20% | 805 | | C8 | Std | | Capacitor, ceramic, 2200 pF, 16 V, X7R, 20% | 805 | | C9 | GRK316F225ZG | Taiyo Yuden | Capacitor, ceramic, 2.2 μF, 35 V, X7R, 20% | 1206 | | C11 | GRK316F225ZG | Taiyo Yuden | Capacitor, ceramic, 2.2 μF, 35 V, X7R, 20% | 1206 | | C12 | GRK316F225ZG | Taiyo Yuden | Capacitor, ceramic, 2.2 μF, 35 V, X7R, 20% | 1206 | | C13 <sup>†</sup> | Std | | Open | 805 | | C14 <sup>†</sup> | Std | | Open | 805 | | C15 | 10TPB220M | SANYO | Capacitor, electrolytic, 220 μF, 10 V, 20% | 10×10 mm | | C16 | 2R5TPB680M | SANYO | Capacitor, POSCAP, 680 μF, 2.5 V, 20% | 7.3×4.3 mm | | C17 | 4TPB470M | SANYO | Capacitor, POSCAP, 470 μF, 4 V, 20% | 7.3×4.3 mm | | C18 | GMK325F106ZH | Taiyo Yuden | Capacitor, ceramic, 10 μF, 35 V | 1210 | | C21 | GMK325F106ZH | Taiyo Yuden | Capacitor, ceramic, 10 μF, 35 V | 1210 | | D1 | SD103-AWDICT-ND | Digikey | Diode, Schottky, 40 mA, 200 mA, 400 mW | 3.5×1.5 mm | | D2 | SD103-AWDICT-ND | Digikey | Diode, Schottky, 40 mA, 200 mA, 400 mW | 3.5×1.5 mm | | J1 | S1132-12-ND | Sullins | Header, right angle, 12-pin, 0.1 ctrs, 0.3" pins | Digikey, S1132-12-ND | | L2 | DO3316P-682 | Coilcraft | Inductor, 6.8 μH, 4.4 A | 0.5x0.37 in | | L3 | DO3316P-103 | Coilcraft | Inductor 10 μH, 3.9 A | 0.5x0.37 in | | Q1–Q4 | Si441DY Rev. A | Siliconix | MOSFET, N-Ch, 30 V, 10-A, 0.013 Ω | SO-8 | | R1 | Std | | Resistor, SMD, MF, 1.74 kΩ, 1/8W, 1% | 805 | | R4 | Std | | Resistor, SMD, MF, 680 Ω, 1/8W, 1% | 805 | | R6 | Std | | Resistor, SMD, MF, 910 Ω, 1/8W, 1% | 805 | | R7 | Std | | Resistor, SMD, MF, 1.21 kΩ, 1/8W, 1% | 805 | | R8 | Std | | Resistor, SMD, MF, 15 Ω, 1/8W, 5% | 805 | | R9 | Std | | Resistor, SMD, MF, 15 Ω, 1/8W, 5% | 805 | | R10 | Std | | Resistor, SMD, MF, 5.1 kΩ, 1/8W, 5% | 805 | | R11 | Std | | Resistor, SMD, MF, 5.1 kΩ, 1/8W, 5% | 805 | | R13 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 3.3 kΩ, 1/8W, 5% | 805 | | R14 | Std | | Open, resistor, SMD, MF, kΩ, 1/8W, 5% | 805 | | R15 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 1 kΩ, 1/8W, 5% | 805 | | R16 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 200 kΩ, 1/8W, 5% | 805 | | R17 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 10 kΩ, 1/8W, 5% | 805 | | R18 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 1 kΩ, 1/8W, 5% | 805 | | R19 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 10 kΩ, 1/8W, 5% | 805 | | R20 <sup>†</sup> | Std | | Open, resistor, SMD, MF, 0 kΩ | 805 | | U1 | TPS5602DBT | TI | Dual channel controller | TSSOP 30-pin | | U2 <sup>†</sup> | TLV1391 | TI | Open, single Comparator | SOT-23 | | U3 | TPS3305-18D | TI | Supervisor | D | NOTE: This table is for 5–9 V input voltage and 3.3 V/1.8 V only. † Any components with † are for optional test purpose only. To change the EVM operating specifications, several suggestions are shown in the following table. | HIGH INPUT VOLTAGE<br>(TO 25 V) | 2.5 V OUTPUT VOLTAGE | LOW-COST POWER<br>SEQUENCING | COMPONENT SECOND SOURCE | | | |------------------------------------------------------|-----------------------------|------------------------------|-------------------------|------------------------------|--| | | Change R1 to 1 $k\Omega$ | Remove U3 | Q1-4 | IR7811 for higher efficiency | | | Add R15 (1 kΩ) | Change Rt to 1.2 k $\Omega$ | Add U2 | | | | | Change C15 to ELNA<br>RV-35V221MH10-R (35 V, 220 μF) | Change U3 to TPS3305-25D | Add R13, R16, R17, R19 | | | | # **TOP SIDE** **BOTTOM SIDE** ### **APPLICATION INFORMATION** **BOARD ASSEMBLY** Figure 26. Test Setup ### **MECHANICAL DATA** ### DBT (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **30 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion. D. Falls within JEDEC MO-153 except for pin count and body length