# **BUS-61559 SERIES** APPROX. 1/2 ACTUAL SIZE # MIL-STD-1553B NOTICE 2 ADVANCED INTEGRATED MUX HYBRIDS with ENHANCED RT FEATURES (AIM-HY'er) ### DESCRIPTION DDC's BUS-61559 series of Advanced Integrated Mux Hybrids with enhanced RT Features (AIM-HY'er) comprise a complete interface between a microprocessor and a MIL-STD-1553B Notice 2 bus, implementing Bus Controller (BC), Remote Terminal (RT), and Monitor Terminal (MT) modes. Packaged in a single 78-pin DIP or 82-pin flat package, the BUS-61559 series contains dual low-power transceivers and encoder/decoders, complete BC/RT/MT protocol logic, memory management and interrupt logic, 8K x 16 of shared static RAM, and a direct, buffered interface to a host processor bus. The BUS-61559 includes a number of advanced features in support of MIL-STD-1553B Notice 2 and STANAG 3838. Other salient features of the BUS-61559 serve to provide the benefits of reduced board space requirements, enhanced software flexibility, and reduced host processor overhead. The BUS-61559 contains internal address latches and bidirectional data buffers to provide a direct interface to a host processor bus. Alternatively, the buffers may be operated in a fully transparent mode in order to interface to up to 64K words of external shared RAM and/or connect directly to a component set supporting the 20 MHz STANAG-3910 bus. The memory management scheme for RT mode provides an option for separation of broadcast data, in compliance with 1553B Notice 2. A circular buffer option for RT message data blocks offloads the host processor for bulk data transfer applications. Another feature, besides those listed to the right, is a transmitter inhibit control for the individual bus channels. The BUS-61559 series hybrids operate over the full military temperature range of -55 to +125°C and 883B processing is available. The hybrids are ideal for demanding military and industrial microprocessor-to-1553 applications. ### **FEATURES** - Complete Integrated 1553B Notice 2 Interface Terminal - Functional Superset of BUS-61553 AIM-HY Series - Internal Address and Data Buffers for Direct Interface to Processor Bus - RT Subaddress Circular Buffers to Support Bulk Data Transfers - Optional Separation of RT Broadcast Data - Internal Interrupt Status and Time Tag Registers - Internal RT Command Illegalization - 883B Processing Available FIGURE 1. BUS-61559 BLOCK DIAGRAM 65E D | | | / / | |------------------------------------------------------------------|---------------|------------------------------------------| | TABLE 1. BUS-61559 SERIES SPECIF | | | | PARAMETER | UNITS | VALUE | | LOGIC (continued) | . ! | l | | Voh (Vcc= 4.5V, Vih = 2.7V, Vil = 0.4V) | ! | | | ■ (loh = -6.8 mA) | V | 3.7 min | | D15 through D0, A15 through | | | | A0 | 1 | | | ■ (loh = -3.4 mA) | V | 3.7 min | | MEMOE, MEMENA-OUT, | , 1 | | | MEMWR, INT, IOEN, READYD | , ' | | | ■ (loh = -0.4 mA) | V | 2.4 min | | • RTFAIL, INCMD, BOSTROV, | į ! | | | MSG_ERR, CMD_STR, | 1 ' | | | TXDTA_STR, RXDTA_STR, | i ! | | | $V_{ol}$ ( $V_{cc} = 4.5V$ , $V_{ih} = 2.7V$ , $V_{il} = 0.4V$ ) | 1 | ĺ | | (lol = 6.8 mA) | v | 0.4 max | | D15 through D0, A15 through | ' ' | 0,71,100 | | A0 | ' | l P | | A0<br>■ (I <sub>ol</sub> = 2.0 mA) | v | 0.4 max | | | \ \ \ \ \ | U.4 Iliax | | • RTFAIL, INCMD, BCSTRCV, | l ' | | | MSG_ERR, CMD_STR | l ' | l | | ■ (lol = 3.4 mA) | V | 0.4 max | | • MEMOE, MEMENA-OUT, | ' | i I | | MEMWR, INT, IOEN, | ļ ' | | | READYD, | ĺ | ĺ | | ■ (lol = 4.0 mA) | V | 0.4 max | | <ul> <li>TXDTA_STR, RXDTA_STR</li> </ul> | ĺ | l , | | Ci (f = 1 MHz) | pf | 50 max | | $C_0$ (f = 1 MHz) | pf | 10 max | | C <sub>io</sub> (f = 1MHz) | pf | 50 max | | ■ D15 through D0, A15 through A0 | ا | <u> </u> | | POWER SUPPLY REQUIREMENTS | | (see note 7) | | Voltages/Tolerances | ĺ | , | | ■+5V (Logic) | Ιv | 4.5 min, 5.5 max | | ■+5V (CH. A, CH. B) | ľ | 4.5 min, 6.5 max | | ■-15V (BUS-61559/69) | ľ | -15.75 min, -14.25 max | | ■-13V (BUS-61560/70) | ľv | 12.6 min, -11.4 max | | Current Drain (Total Hybrid) | ' | 12.0 () (1) | | #+5V | mA | 85 typ, 170 max | | ■ +5V<br>■ -15V (BUS-61559/69) | 13100 | 99 typ: 179 111000 | | • | <sub>~^</sub> | 5 min, 40 typ, 80 max | | • Idle | mA , | | | • 25% Duty Cycle | mA<br>m^ | 25 min, 80 typ, 130 max | | • 50% Duty Cycle | mA | 45 min, 120 typ, 180 max | | • 100% Duty Cycle | mA | 85 min, 200 typ, 280 max | | ■-12V (BUS-61560/70) | | l | | • Idle | mA. | 5 min, 40 typ, 80 max | | 25% Duty Cycle | mA | 25 min, 90 typ, 135 max | | 50% Duty Cycle | mA | 45 min, 135 typ, 185 max | | • 100% Duty Cycle | mA | 85 min, 230 typ, 305 max | | POWER DISSIPATION | | (see note 7) | | Total Hybrid | 1 | 1 | | ■BUS-61559/69 | | | | • Idle | W | 1.025 typ, 2.050 max | | 25% Duty Cycle | w | 1.325 typ, 2.500 max | | • 50% Duty Cycle | w | 1.625 typ, 2.950 max | | • 100% Duty Cycle | w | 2.225 typ, 3.850 max | | ■ BUS-61560/70 | '' | L. L | | • Idle | w | 0.905 typ, 1.810 max | | , | l w | 1.205 typ, 2.170 max | | • 25% Duty Cycle | | | | • 50% Duty Cycle | W W | 1.445 typ, 2.470 max | | • 100% Duty Cycle | W | 1.985 typ, 3.310 max | | | 1 | | | TABLE 1. BUS-61559 SERIES SPECIF | ICATIO | ys (continued) | |------------------------------------------------|--------------|-----------------------| | PARAMETER | UNITS | VALUE | | POWER DISSIPATION (continued) | | VALUE | | Hottest Die | | | | ■ BUS-61559/69 | | | | • Idle | l w | 0.45 typ, 0.68 max | | 25% Duty Cycle | w | 0.65 typ, 1.06 max | | 50% Duty Cycle | w | 0.875 typ, 1.45 max | | 100% Duty Cycle | w | 1.30 typ, 2.23 max | | ■ BUS-61560/70 | ••• | 1.00 typ, 2.20 max | | • Idle | w | 0.39 typ, 0.59 max | | 25% Duty Cycle | l w | 0.60 typ, 0.98 max | | 50% Duty Cycle | w | 0.81 typ, 1.36 max | | 100% Duty Cycle | w | 1.30 typ, 2.16 max | | CLOCK INPUT | , , | 1.00 () 0, 2. 10 110x | | Frequency | | | | ■ Nominal Value | MHz | 16.0 | | ■ Long Term Tolerance | % | ± 0.1 | | ■ Short Term Tolerance, 1 second | % | ± 0.01 | | ■ Duty Cycle | % | 33 min, 67 max | | 1553 MESSAGE TIMING | | | | Completion of CPU Write (BC Start)- | μs | 5.85 min, 7.21 max | | to-Start of First BC Message | ,,,, | 0.00 | | BC Intermessage Gap | μs | 13.98 min, 17.82 | | | <b>1</b> 14 | max | | BC Response Timeout | μs | 17.5 min, 19.0 typ, | | | <b>,,,</b> , | 22.5 max | | RT Response Time | μs | 9.8 min, 10.9 typ, | | | μυ | 11.7 max | | RT-to-RT Timeout (Mid-Parity of | με | 18.0 min, 18.75 typ, | | Transmit Command to Mid-Sync of | μυ | 19.5 max | | Transmitting RT Status) | | 19.5 1110. | | Transmitter Watchdog Timeout | μs | 768 typ | | THERMAL | μο | 700 typ | | Thermal Resistance, Junction-to- | °C/W | 6,13 | | Case, Hottest Die (JC) | 0,11 | 0.10 | | Thermal Resistance, Case-to-Am- | °C/W | 10.5 | | bient (CA) | 0,,, | 10.0 | | Operating Junction Temperature | °C | -55 to +160 | | Operating Case Temperature | Ŭ | 00 10 +100 | | ■-B, -M | °C | -55 to +125 | | = - (blank) | °C | 0 to 70 | | Storage Temperature | °C | -65 to +150 | | Lead Temp. (soldering, 10 seconds) | °C | +300 | | PHYSICAL CHARACTERISTICS | | <del></del> | | Size | | | | ■78-pin DIP | in. | 2.1 X 1.87 X 0.25 | | _, , , , , , , , , , , , , , , , , , , | (mm) | (53 X 47.5 X 6.4) | | ■82-pin Flatpack | in. | 2.19 X 1.6 X 1.7 | | p , va.p | (mm) | (55.6 X 40.6 X 4.34) | | Weight | oz | 1.0 | | | (g) | 29 | | NOTES: The following notes are applicable to t | | | NOTES: The following notes are applicable to the Receiver Differential Resistance and Differential Capacitance specifications: (1) Specifications include both transmitter and receiver (tied together internally). (2) Impedance parameters are specified directly between pins TX/RX A(B) and TX/RX A(B) of the BUS-61559 hybrid. (3) It is assumed that all power and ground inputs to the hybrid are connected and that the hybrid case is connected to ground for the impedance measurement. (4) The specifications are applicable for both unpowered and powered conditions. (5) The specifications assume a 2 Vrms balanced, differential, sinusoidal input. The applicable frequency range is 75 kHz to 1 MHz. (6) Minimum resistance and maximum capacitance parameters are guaranteed over the operating range, but are not tested. (7) -601 Power Supply Requirements and Power Dissipation values will be higher. ### **FUNCTIONAL OVERVIEW** ### **GENERAL (Reference Block Diagram Figure 1)** The BUS-61559 Advanced Integrated Multiplex Hybrid with enhanced RT features (AIM-HY'er) comprises a complete interface between a host microprocessor bus and a dual redundant MIL-STD-1553B Notice 2 bus. The hybrids are comprised of dual low-power transceivers and encoder/decoders, full BC/RT/MT protocol, memory management logic, 8K words of internal shared RAM, and a direct, internally buffered processor interface. The BUS-61559 is packaged in a four square inch hybrid package and is available in both plug-in and surface mountable (flatpack) packages. ### **TRANSCEIVERS** The transceiver front end of the BUS-61559 AIM-HY'er hybrids is implemented by means of low-power bipolar analog monolithic and thick-film hybrid technology. The transceiver requires +5 V and -15V or -12V only (no +15 V or +12V is required) and include voltage source transmitters. The voltage source transmitters provide superior line driving capability for long cables and heavy amounts of bus loading. In addition, the monolithic transceivers may be modified to provide a minimum stub voltage of 20V<sub>p-p</sub>, as required for MIL-STD-1760 applications. Consult the factory for additional information. The receiver sections of the BUS-61559 are fully compliant with MIL-STD-1553B in terms of front end overvoltage protection, threshold, common mode rejection, and word error rate. In addition, the receiver filters have been designed for optimal operation with the BUS-61559's 16 MHz Manchester II decoders. ### MIL-STD-1553 PROTOCOL The 1553 protocol section of the BUS-61559 includes dual encoder/decoders and complete registers, word count, timing, and sequencing logic for Bus Controller (BC), Remote Terminal (RT), and Monitor Terminal (MT) modes. The dual Manchester II decoders utilize a 16 MHz sampling clock, providing superior performance in terms of word error rate and tolerance to zerocrossing distortion. The encoder section of the protocol logic includes a transmitter watchdog timer. The watchdog timer monitors the digital encoder outputs and serves to inhibit the transmitters after a period of 768 µs. The BC protocol supports all MIL-STD-1553B formats, complete error detection, and multi-message frames of up to 64 unique messages. Protocol for RT mode supports all message formats and dual redundant 1553B mode codes. The BUS-61559 has passed the RT Validation Test Plan at SEAFAC; this test encompasses the dual transceiver and all of the RT protocol logic. The Monitor (MT) protocol of the BUS-61559 monitors both 1553 buses. For each word received from either bus, both the 16 bits of word data plus a 16-bit Identification Word ("Tag" Word) are stored in the AIM-HY'er memory space. ### FUNCTIONAL OVERVIEW -continued ### **ADVANCED FEATURES** While maintaining functional and software compatibility to the previous generation BUS-61553 series AIM-HY hybrids, the BUS-61559 incorporates a number of advanced features to support 1553B Notice 2. Other enhancements provided by the BUS-61559 serve to provide the benefits of reduced board space requirements, expanded software flexibility, and reduced host processor overhead. ### **INTERNAL TRI-STATE BUFFERS** The BUS-61559 contains internal address latches and bidirectional data buffers to provide a direct interface to either a multiplexed or non-multiplexed processor bus. Alternatively, the latches and buffers may be operated in a fully transparent mode in order to interface to up to 64K words of external shared RAM and/or a component set supporting the STANAG 3910 20 MHz data bus. ### MEMORY MANAGEMENT The BUS-61559 incorporates complete memory management and processor interface logic. The software interface to the host processor is implemented by means of eight internal registers plus a 64K word shared RAM address space, which generally includes the 8K words of internal RAM. For all three modes, a stack area of RAM is maintained. In BC mode, the stack allows for the scheduling of multi-message frames. For all three modes, the stack provides a real time chronology of all messages processed. In addition to the stack processing, the memory management logic performs storage, retrieval, and manipulation functions involving pointer and message data structures for all three modes. The BUS-61559 provides a number of programmable options for RT mode memory management. In compliance with MIL-STD-1553B Notice 2, received data from broadcast messages may be optionally separated from non-broadcast received data. For each transmit, receive or broadcast subaddress, either a single-message data block or a variable-sized (128 to 8192 words) circular buffer may be allocated for data storage. In addition to helping ensure data consistency, the circular buffer feature provides a means of greatly reducing host processor overhead for bulk data transfer applications. End-of-message interrupts may be enabled either globally, following error messages, on a Tx/Rx/Bcst-subaddress basis, or when any particular Tx/Rx/Bcst-subaddress circular buffer reaches its lower boundary. In addition to interrupts for RT subaddress and circular buffer rollover conditions, the processor interface logic provides maskable interrupts and a 9-bit Interrupt Status Register for end of message, end of BC message list, erroneous messages, Status Set (BC mode), Time Tag Register Rollover, and RT Address Parity Error conditions. The Interrupt Status Register allows the host processor to determine the cause of all interrupts by means of a single READ operation. ### INTERNAL COMMAND ILLEGALIZATION The BUS-61559 implements internal command illegalization for RT mode. The internal illegalization eliminates the need for an external PROM, PLD, or RAM device. The illegalization architecture allows for any subset of the 4096 possible combinations of broadcast/own address, T/R bit, subaddress, and word count/mode code to be illegalized. The BUS-61559 illegalization scheme is under software control of the host processor. As a result, it in inherently self-testable. ### **INTERNAL TIME TAG** The BUS-61559 includes an internal read/writable Time Tag Register. This register is a CPU read/writable 16-bit counter with a programmable resolution of either 2, 4, 8, 16, 32, or 64 $\mu s$ per LSB. The Time Tag Register may also be clocked from an external oscillator. Another option allows the Time Tag Register to be incremented under software control. This supports self-test for the Time Tag Register. For each message processed, the value of the Time Tag register is loaded into the second location of the respective descriptor stack entry ("TIME TAG WORD") for both BC and RT modes. Additional options are provided to clear the Time Tag Register following a Synchronize (without data) mode command or load the Time Tag Register following a Synchronize (with data) mode command. Another option enables an interrupt request and a bit in the Interrupt Status Register to be set when the Time Tag Register rolls over from 0000 to FFFF. Assuming the Time Tag Register is not loaded or reset, this will occur at approximately 4-second time intervals, for 64 $\mu s/LSB$ resolution, down to 131 ms intervals, for 2 $\mu s/LSB$ resolution. Another programmable option for RT mode is for the Service Request Status Word bit to be automatically cleared following the BUS-61559's response to a Transmit Vector Word mode command. # INTERFACE TO STANAG 3910 20 MHz FIBER OPTIC BUS For applications requiring a higher rate of data transfer than MIL-STD-1553's 1 Mbps, it is possible to interface the BUS-61559 directly to a component set supporting STANAG 3910. A STANAG 3910 bus operates as an adjunct to and is controlled by a MIL-STD-1553B Notice 2 (STANAG 3838) bus. The STANAG 3910 standard defines a Manchester II encoded serial data bus with a data rate of 20 Mbps, allowing for both electrical and fiber optic implementations. STANAG 3910 is intended for high-speed bulk data transfers, supporting message lengths of up to 4096 words. ### **CLOCK INPUT** **ADDRESS LINES** The BUS-61559 requires an external 16 MHz clock input. All internal timing is derived from this clock. Refer to Figure 1 for the short-term and long-term accuracy requirements of the input clock frequency. ### INTERNAL REGISTERS, MEMORY MANAGEMENT, AND INTERRUPTS The software interface of the BUS-61559 to the host processor consists of eight internal registers plus 64K X 16 of shared memory address space. The BUS-61559's 8K X 16 of internal RAM resides in this address space. The address mapping and accessibility for the eight registers is defined as follows: REGISTER | A2 | <b>A</b> 1 | A0 | DESCRIPTION/ACCESSIBILITY | |----|------------|----|------------------------------------------| | 0 | 0 | 0 | Interrupt Mask Register (RD/WR) | | 0 | 0 | 1 | Configuration Register # 1 (RD/WR) | | 0 | 1 | 0 | Configuration Register # 2 (RD/WR) | | 0 | 1 | 1 | Start/Reset Register (WR) | | 0 | 1 | 1 | Stack Pointer Register (RD) | | 1 | 0 | 0 | Subaddress Control Word Register (RD/WR) | 0 1 Time Tag Register (RD/WR) Interrupt Status Register (RD) 1 0 RESERVED The Interrupt Mask Register is used to enable and disable interrupt requests for various conditions. Configuration Registers #1 and #2 are used to select the BUS-61559's mode of operation as well as for software control of RT Status Word bits. Active Memory Area, BC Stop-on-Error, RT Memory Management mode selection, and other functions involving the Service Request Status bit, interrupts, and resolution and operation of the Time Tag Register. The Start/Reset Register is used for "command" type functions, such as software reset, BC/MT Start as well as Interrupt Reset, Time Tag Reset, and Time Tag Register Test. The Stack Pointer Register allows the host CPU to determine the pointer location for the current or most recent message when the BUS-61559 is in BC or RT modes. The Subaddress Control Word Register allows the host processor access to the current or most recent Subaddress Control Word; the read/write accessibility of this register can be used to facilitate the testing of the BUS-61559. The 16-bit Time Tag Register maintains the value of a real time clock. The resolution of this register is programmable from among 2, 4, 8, 16, 32, and 64 µs/LSB. The Time Tag Register may also be clocked from an external oscillator. The current value of the Time Tag Register is written to the stack area of RAM during Start-of-Message (SOM) and End-of-Message (EOM) sequences in BC and RT modes. The Interrupt Status Register mirrors the Interrupt Mask Register and contains a Master Interrupt bit. It allows the host processor to determine the cause of an interrupt request by means of a single READ operation. The bit maps of the eight registers are defined as follows: ### **INTERRUPT MASK REGISTER** (Register Address 000; READ/WRITE) FIGURE 2. INTERRUPT MASK REGISTER ### CONFIGURATION REGISTER #1 (Register Address 001; READ/WRITE) FIGURE 3. CONFIGURATION REGISTER #1 ### SUBADDRESS CONTROL WORD REGISTER **CONFIGURATION REGISTER #2** (Register Address 100; Write Only) (Register Address 010; READ/WRITE) 1514131211109876543210 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 NOT USED -NOT USED -**OVERWRITE INVALID DATA** TX: EOM INT-256-WORD BOUNDR DISBL TX: CIRC BUF INT-TIME TAG RESOLUTION 2 (TTR2) TX: MM2-TIME TAG RESOLUTION 1 (TTR1) TX: MM1-TIME TAG RESOLUTION 0 (TTR0) TX: MMO-**CLEAR TIME TAG ON SYNCHRONIZE** RX: EOM INT-LOAD TIME TAG ON SYNCHRONIZE **RX: CIRC BUF INT -**INTERRUPT STATUS AUTO CLEAR RX: MM2 -LEVEL/PULSE INTERRUPT REQUEST RX: MM1 CLEAR SERVICE REQUEST RX: MMO ~ **ENHANCED RT MEMORY MANAGEMENT -**BCST: EOM INT -**SEPARATE BROADCAST DATA-**BCST: CIRC BUF INT-BCST: MM2 -**FIGURE 4. CONFIGURATION REGISTER #2** BCST: MM1-BCST: MM0 ----FIGURE 7. SUBADDRESS CONTROL WORD REGISTER START/RESET REGISTER **TIME TAG REGISTER** (Register Address 011; WRITE ONLY) (Register Address 101; READ/WRITE) 1514131211109876543210 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 TIME TAG 15 (MSB)-NOT USED -TIME TAG TEST CLOCK-TIME TAG RESET -INTERRUPT RESET-BC/MT START RESET-TIME TAG 0 (LSB)-**FIGURE 5. START/RESET REGISTER FIGURE 8. TIME TAG REGISTER INTERRUPT STATUS REGISTER** (Register Address 110; Read Only) LSB STACK POINTER REGISTER 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 (Register Address 011; Read Only) MASTER INTERRUPT-NOT USED -RT ADDRESS PARITY ERROR -15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 TIME TAG ROLLOVER STACK POINTER 15 (MSB) RT CIRCULAR BUFFER ROLLOVER RT SUBADDRESS CONTROL WORD EOM -BC END OF FRAME -FORMAT ERROR -STATUS SET . END OF MESSAGE -STACK POINTER 0 (LSB)-FIGURE 6. STACK POINTER REGISTER FIGURE 9. INTERRUPT STATUS REGISTER ### INTERNAL REGISTERS, MEMORY MANAGEMENT, AND INTERRUPTS -continued ### **BLOCK STATUS WORD** The Block Status Word is stored in the first location of the Message Block descriptor in the Stack area of the shared RAM for both BC and RT modes. It is updated by the 1553 memory management logic both at the beginning and at the end of the respective message. It contains information relating to whether the message is in progress or has been completed, what channel it was processed on, and whether or not there were any errors in the message. NOTE: Bits 7 through 0 will read as FF (hex) after the Block Status Word has been written to shared RAM during a Start-of-Message (SOM) or End-of-Message (EOM) sequence. ### FIGURE 10. BLOCK STATUS WORD ### TIME TAG The second word of the Message Block Descriptor is the 16-bit Time Tag. The Time Tag value is written from the Time Tag Register during the BC SOM sequence. The resolution of the Time Tag Register is programmable from among 2, 4, 8, 16, 32, 64, or "External" (variable) µs/LSB. After the host processor has determined the message status by reading the message block descriptor, it may then read the results of the message from the respective message block. That is, it should read the received Loopback word, followed by the RT Status Word(s), and possibly Data words received from the responding RT. ### BC OPERATION The BC protocol of the BUS-61559 implements all MIL-STD-1553B message formats. Message format is programmable on a message by message basis by means of individual BC Control Words and the T/R bit of the Command Word to be transmitted. In addition to message format, the BC Control Word allows bus channel, self-test, and Status Word masking to be specified on an individual message basis. The BC performs all error checking required by 1553B. This includes validation of sync type and encoding, Manchester II encoding, parity, bit count, word count, and Status Word RT Address field. RT response time is verified to be less than the BUS-61559's response timeout value of 17.5 to 22.5 µs. ### **BC MEMORY ORGANIZATION** Table 2 illustrates a typical memory map for BC mode. It is important to note that the only fixed locations for the BUS-61559 in BC mode are for the two Stack Pointers (address locations 0100 (hex) and 0104) and for the two Message Count locations (0101 and 0105). The user is free to locate the Stack and BC Message Blocks anywhere else within the 64K (8K internal) shared RAM address space. For simplicity of illustration, 64 words are allocated for each BC message block in the typical BC memory map of Table 2. Note, however, that the actual maximum size of a BC message block is 38 words, for an RT-to-RT transfer of 32 Data Words (Control + 2 Commands + Loopback + 2 Status Words + 32 Data Words). Therefore, it is possible to pack more messages into the shared RAM address space, particularly if the 256-word boundaries are disabled. ### Active Areas Double Buffering The Active Area facility provides a global mechanism for dividing the shared RAM into "active" and "non-active" areas. At any point in time, only the various data structures within the "active" area are accessed by the internal 1553 memory management logic. It should be noted, however, that at any point in time, both the "active" and "non-active" areas are accessible by the host processor. ### **TABLE 2. TYPICAL BC MEMORY MAP** (shown for 8K RAM) | ADDRESS<br>(HEX) | DESCRIPTION | |------------------------|----------------------------------| | 0000-00FF | Stack A | | 0100 | Stack Pointer A (fixed location) | | 0101 | Message Count A (fixed location) | | 0104 | Stack Pointer B (fixed location) | | 0105 | Message Count B (fixed location) | | | | | • | • | | | • | | 0140-017F | Message Block 0 | | 0180-01BF | Message Block 1 | | 01C0-01FF | Message Block 2 | | • | • | | • | • | | 1EC0-1EFF<br>1F00-1FFF | Message Block 118<br>Stack B | 65E D ### **BC OPERATION -continued** An overview of the BUS-61559's memory management scheme for BC mode is illustrated in Figure 11. The BC may be programmed to transmit multi-message frames of up to 64 unique messages and up to 256 total messages per frame. The number of messages to be processed is programmable by means of a fixed Message Count location in the shared RAM. In addition, the host processor must initialize a second fixed location as the Stack Pointer. This RAM location contains a pointer that references the four-word message block descriptor (in the Stack area of shared RAM) for each message to be processed. Each message resides in a designated message block area of the shared RAM. The starting location for each message block is specified by a pointer that is stored in the fourth location of the block descriptor for the respective message. This pointer must be loaded by the host processor before the message is processed. The first word of each BC message block is the BC Control Word. ### BC CONTROL WORD. For each of the BC Message Block formats, the first word in the block is the BC Control Word. The BC Control Word is not transmitted on the 1553 bus. Instead, it contains bits that select the active bus and message format, enable off-line self-test, and specifies the "expected value" of the BROADCAST COM-MAND RECEIVED RT Status bit. **FIGURE 12. BC CONTROL WORD** The BC Control Word is followed by the Command Word to be transmitted, and subsequently by a second Command Word (for an RT-to-RT transfer), followed by data words to be transmitted (for Receive commands). The location after the last word to be transmitted is reserved for the Loopback Word. The Loopback Word is an on-line self-test feature in which the received version of the last transmitted word is stored in the next location in the shared RAM. The subsequent locations after the Loopback Word are reserved for received Status Words and Data Words (for transmit messages). FIGURE 11. BC MEMORY MANAGEMENT The next word in RAM after the BC Control Word is the MIL-STD-1553B Command Word (for an RT-to-RT or RT-to-Broadcast transfer, it is the first of two Command Words). This word is read by the 1553 protocol logic and transmitted on the 1553 bus. The (first) Command Word is possibly followed by a second Command Word or Data Words to be read from RAM and transmitted. The location in RAM after the last transmitted word is reserved for the Loopback Word. Subsequent locations in the shared RAM are reserved for Status and possibly Data Words anticipated to be received from the responding RT(s). Assuming that the RT responds before a BC response timeout occurs, these word(s) are stored in the allocated locations in the shared RAM. If the Loopback test passes, and the RT responds before the BC Response Timer times out with a "Correct" RT Status Word (correct RT address and the "expected value" for the lower 11 bits), followed by the correct number of valid data words, the Block Status Word will be written to indicate "End of Message, No Errors" during the BC End-of-Message sequence. Note that for an RT-to-RT transfer, the BUS-61559 BC checks the Status Words from both the transmitting and receiving RTs. ### BC MESSAGE BLOCK FORMATS. In BC mode, the BUS-61559 supports all MIL-STD-1553B message formats. For each 1553B message format, the BUS-61559 mandates a specific sequence of words within the BC Message Block. This includes locations for the Control. Command, and (transmitted) Data Words that are loaded by the host processor to be read from RAM by the BC protocol logic. In addition, subsequent contiguous locations must be allocated for storage of received Loopback, RT Status, and Data Words. Figure 13 illustrates the organization of the BC message blocks for the various MIL-STD-1553B message formats. Note that for all of the message formats, the BC Control Word is located in the first location of the message block. ### **BC INTERRUPTS** In BC mode, the host processor may be interrupted after every BC message (EOM interrupt), after the entire message frame has been processed (BC END OF FRAME interrupt), after erroneous messages (FORMAT ERROR interrupt), after a Status Word address mismatch or "unexpected" Status Word bit values (STATUS SET interrupt) and/or after the Time Tag Register has rolled over. The user has the further option of programming the BC for stop-on-error operation. Alternatively, the host processor may determine if the current message frame has been completed by polling the contents of either the Interrupt Status Register or the Stack Pointer or Message Count RAM locations. ### **BC DESCRIPTOR STACK** The host processor may determine the status of individual messages by reading the first two locations of the respective descriptor block. The first location within the descriptor block contains the Block Status Word. In BC mode, the Block Status Word contains information relating to whether the message is in progress or has been completed, which bus channel it was trans- | BC-to-RT Transfer | |----------------------------| | Control Word | | Receive Command Word | | Data Word #1 | | Data Word #2 | | | | : | | 1 15 1 1/2 1 | | Last Data Word | | Last Data Word Looped Back | | Status Received | | | | RT-to-BC Transfer | | |------------------------------|--| | Control Word | | | Transmit Command Word | | | Transmit Command Looped Back | | | Status Received | | | Data Word #1 | | | Data Word #2 | | | | | | : | | | Last Data Word | | | RT-to-RT Transfer | |-------------------| | Control Word | | Receive Command | | Transmit Command | | Transmit Command | | Looped Back | | Tx RT Status Word | | Data #1 | | Data #2 | | • | | : | | <u> </u> | | Last Data | | Bx BT Status Word | | Mode Code; | | |-----------------|--| | No Data | | | Control Word | | | Mode Command | | | Looped Back | | | Status Received | | | | | | Tx Mode Code | |-----------------| | With Data | | Control Word | | Tx Mode | | Command | | Mode Command | | Looped Back | | Status Received | | Data Word | | Rx Mode Code | |-----------------| | With Data | | Control Word | | Rx Mode | | Command | | Data Word | | Data Word | | Looped Back | | Status Received | | Broadcast | | |--------------|---| | Control Word | | | Broadcast | | | Command | | | Data #1 | _ | | Data #2 | _ | | : | | | • | | | Last Data | | | Last Data | | | Looped Back | | | | Ī | | RT-to-RTs (Broadcast) | |-----------------------| | Transfer | | Control Word | | Rx Broadcast Command | | Tx Command | | Tx Command Looped | | Back | | Tx RT Status | | Data #1 | | Data #2 | | • | | : | | Last Data | | Broadcast Mode Code; | |------------------------| | No Data | | Control Word | | Broadcast Mode Command | | Broadcast Mode Command | | Looped Back | | | | Broadcast Mode Code | |------------------------| | With Data | | Control Word | | Broadcast Mode Command | | Data Word | | Data Word Looped Back | | | ### FIGURE 13. BC MESSAGE BLOCK FORMATS mitted on and whether there were any errors in the message. The second location contains the Time Tag Word. The current value of the internal Time Tag Register is written to the Time Tag Word during both the BC Start-of-Message (SOM) and End-of-Message (EOM) transfer sequences. The third location of the BC Message Block Descriptor is RESERVED (not used). The fourth location is used to store the MESSAGE BLOCK ADDRESS Word. The MESSAGE BLOCK ADDRESS must be loaded by the host processor before the message is processed. It is then used as a pointer by the BUS-61559 memory management logic for accessing the start of the respective Message Block. ### BC OPERATION -continued 65E D The two other fixed locations in the shared RAM address space that must be initialized by the host processor for BC mode are the Stack Pointer and Message Counter locations. The Stack Pointers are located in address locations 0100 (for Area A) and 0104 (for Area B). The Stack Pointer should be initialized to point to the first word of the Message Block Descriptor (Block Status Word) for the first message to be processed. The Message Counters are located in addresses 0101 (for Area A) and 0105 (for Area B). The Active Area Message Counter must be pre-loaded by the host processor with the ones complement of the number of messages to be processed (e.g., FFFE represents a message count of 1). The Message Counter is incremented by one following each BC message processed. ### **RT OPERATION** Some of the principal features of the BUS-61559 for Remote Terminal (RT) mode include implementation of all MIL-STD-1553B formats and dual redundant mode codes, internal command illegalizing, implementation of the "Busy" function, an internally formulated BIT Word, and comprehensive error checking, including RT-to-RT transfer errors. Remote Terminal address for the BUS-61559 is pin programmable. Six input pins, RTAD4 through RTAD0 plus RTADP, need to be correctly strapped for RT address and odd address parity to enable the BUS-61559 to recognize and respond to its own discrete RT address. In addition, the upper two bits of Configuration Register #1 must be programmed for 1 and 0 respectively to configure the BUS-61559 for RT mode. "Active Area" and the RT Status Word bits Subsystem Flag, Service Request, Busy, and Dynamic Bus Control Accept are also software programmable by means of Configuration Register #1. The BUS-61559's advanced RT features are selectable by means of Configuration Register #2. The two most important of these features are the ENHANCED RT MODE (bit 1) and the option for SEPARATION OF BROADCAST MESSAGES (bit 0). If the enhanced mode is not chosen, the BUS-61559's memory management scheme defaults to that of the BUS-61553 AIM-HY. In this configuration, each T/R-subaddress is mapped to a single data block by means of its respective Lookup Table entry. In this mode, the data block for each T/R-subaddress is repeatedly overwritten or overread. If the enhanced mode is selected, the user has the option of selecting either the "single message" mode or making use of the circular buffer option, on a transmit/receive/broadcast-subaddress basis. The circular buffer option supports bulk data transfers by automatically accessing/storing multiple receive or transmit messages per T/R-subaddress, up to a maximum of 8192 words. The BUS-61559 includes an option for internal command illegalizing. If this option is utilized, 256 words of the BUS-61559's 8K X 16 of internal dual port RAM may be dedicated for the command illegalization function. The BUS-61559 allows any subset of the 4096 possible 1553 Command Words to be illegalized as a function of broadcast/own address, T/R bit, subaddress, and word count/mode code. Other RT options controlled by Configuration Register #2 include automatic clearing of the Service Request Status Word bit following a Transmit Vector Word mode command and capabilities to clear and/or load the Time Tag Register following receipt of Synchronize mode commands. ### RT MEMORY ORGANIZATION. A typical memory map for the BUS-61559 in RT mode is illustrated in Table 3. As in BC mode, the two Stack Pointers reside in fixed locations in the shared RAM address space; address 0100 (hex) for the Area A Stack Pointer and address 0104 for the Area B Stack Pointer. In addition to the Stack Pointer, for RT mode there are three other areas of the AIM-HY'er address space that are designated as fixed locations. These are for the Area A and Area B Lookup Tables and for the optional section of the shared internal dual port RAM that may be selected for the use of command illegalizing. The RT Lookup tables, which provide a mechanism for mapping data blocks for individual Tx/Rx/Bcst-subaddresses to areas in the RAM, are located in address range 0140 to 01BF for Area A and address range 01C0 to 023F for Area B. The RT lookup tables include Subaddress Control Words as well as the individual Data Block Pointers. The Subaddress Control Words are used to specify the RT memory management scheme for each Tx/Rx/Bcstsubaddresses. If used, address range 0300-03FF is dedicated as the illegalizing section of RAM. The actual Stack RAM area as well as the individual data blocks may be located in any of the non-fixed areas in the shared RAM address space. Table 3a illustrates the RT memory map for the case where the internal illegalizing feature is used. By connecting the ILLENA input to logic 1 (+5V), address locations 0300-03FF (hex) are dedicated for the command illegalizing function. Table 3b illustrates the typical memory map for the case when the internal illegalization feature is not used. In this instance, ILLENA must be strapped to logic 0 (ground) so that address locations 0300-03FF (hex) may be used for storage of stack data or message data blocks. **TABLE 3a. TYPICAL RT MEMORY MAP:** With the command illegalizing option selected; | ADDRESS<br>(HEX) | DESCRIPTION | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000-00FF<br>0100<br>0104<br>0140-01BF<br>01C0-023F<br>0240-025F<br>0260-027F | Stack A Stack Pointer A (fixed location) Stack Pointer B (fixed location) Lookup Table A (fixed area) Lookup Table B (fixed area) Data Block 0 Data Block 1 | | • | • | | 02E0-02FF<br>0300-03FF<br>0400-041F<br>0420-043F | Data Block 6<br>Command Illegalizing<br>Data Block 7<br>Data Block 8 | | : | : | | 1EE0-1EFF<br>1F00-1FFF | Data Block 221<br>Stack B | 65E D ### TABLE 3b. TYPICAL RT MEMORY MAP: With the command illegalizing option not selected. | ADDRESS<br>(HEX) | DESCRIPTION | |---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000-00FF<br>0100<br>0104<br>0140-01BF<br>01C0-023F<br>0240-025F<br>0260-027F<br>0280-029F<br>02A0-02BF | Stack A Stack Pointer A (fixed location) Stack Pointer B (fixed location) Lookup Table A (fixed area) Lookup Table B (fixed area) Data Block 0 Data Block 1 Data Block 2 Data Block 3 | | 1EE0-1EFF<br>1F00-1FFF | Data Block 229<br>Stack B | ### Active Area Double Buffering. The BUS-61559 provides a global double buffering mechanism by means of bit 13, CURRENT AREA B/A, of Configuration Register #1. At any point in time, this allows for one stack pointer, stack area, Lookup Table, and set of data blocks to be designated as "active" (used for the processing of 1553 messages) and the alternate set of respective data structures to be designated as "non-active". Both the "active" and "non-active" RAM areas are always accessible by the host processor. ### RT Lookup Tables. Referring to Table 4, the RT Lookup tables are expanded beyond those of the BUS-61553. In the 61553, the Lookup Tables are 64 words each, containing the Lookup Table pointers for the 32 receive subaddresses and the 32 transmit subaddresses. For the BUS-61559, there are an additional 64 words in each of the two Lookup Tables. Thirty two (32) of these words provide optional separation of broadcast messages. The last 32 words are subaddress control words, one appropriated for each RT subaddress. | | TABLE 4. RT LOOK-UP TABLES | | | | | | | | | |------------------------|----------------------------|-------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--| | AREA A | AREA B | DESCRIPTION | COMMENT | | | | | | | | 0140<br>:<br>:<br>015F | 01C0<br>:<br>01DF | Rx(/Bcst)_SA0<br>:<br>:<br>Rx(/Bcst)_SA31 | Receive<br>(/Broadcast)<br>Lookup Table | | | | | | | | 0160<br>:<br>017F | 01E0<br>:<br>01FF | Tx_SA0<br>:<br>Tx_SA31 | Transmit<br>Lookup Table | | | | | | | | 0180<br>019F | 0200<br>:<br>:<br>021F | Bcst_SA0<br>:<br>Bcst_SA31 | Broadcast<br>Lookup Table<br>(Optional) | | | | | | | | 01A0<br>:<br>01BF | 0220<br>:<br>:<br>023F | SACW_SA0<br>;<br>SACW_SA31 | Subaddress Control<br>Word Lookup Table<br>(Optional) | | | | | | | ### Subaddress Control Word. Referring to Figure 13.1 and Table 5, in the Enhanced RT Memory Management mode, each of the 32 Subaddress Control Words specifies the memory management and interrupt schemes for the respective subaddress. For each Subaddress Control Word, five bits control the memory management scheme and interrupts for each of transmit, receive, and broadcast messages. For each transmit, receive, or broadcast subaddress, three bits are used to specify the memory management scheme. For each Tx/Rx/Bcst subaddress, the memory management scheme may be selected for either the "single message" mode or the "circular buffer" mode. In the single message mode, a single data block is repeatedly overread (for transmit data) or overwritten (for receive or broadcast data). Alternatively, in the circular buffer mode, Data Words for successive messages to/from any particular Tx/Rx/Bcst subaddresses are read from or written to the next contiguous block of locations in the respective circular buffer. The size of the circular buffer for each transmit, receive, or broadcast subaddress may be programmed for 128, 256, 512, 1024, 2048, 4096, or 8192 words. For each Tx/Rx/Bcst subaddress, two bits of the subaddress control word are used to enable interrupts. One of these bits will result in an interrupt following every message directed to the specific Tx/Rx/Bcst subaddress. The other of these two bits will result in an interrupt at the end of a message if the message resulted in the Lookup Table pointer for the respective Tx/Rx/Bcst-subaddress crossing the lower boundary of the circular buffer, rolling over to the top of the buffer. FIGURE 13.1. SUBADDRESS CONTROL WORD BIT MAP | TABLE 5. SUBADDRESS CONTROL WORD Memory Management Subaddress Buffer Scheme | | | | | | | | | |------------------------------------------------------------------------------|-----|-----|---------------|--------------------|--|--|--|--| | MM2 | MM1 | MMO | DESCRIPTION | COMMENT | | | | | | 0 | 0 | 0 | Single Buffer | | | | | | | 0 | 0 | 1 | 128-Word | | | | | | | 0 | 1 | 0 | 256-Word | Circular Buffer of | | | | | | 0 | 1 | 1 | 512-Word | Specified Size | | | | | | 1 | 0 | 0 | 1024-Word | Specified Size | | | | | | 1 | 0 | 1 | 2048-Word | | | | | | | 1 | 1 | 0 | 4096-Word | | | | | | | 1 | 1 | 1 | 8192-Word | ] | | | | | ### RT OPERATION - continued ### Single Message Mode. If bit 1 of Configuration Register #2 is logic 0, the BUS-61559's memory management scheme assumes its default or non-enhanced mode. In the non-enhanced RT operation, the single message memory management mode is used for all receive, transmit, or broadcast subaddresses. In addition, under the enhanced RT memory management scheme, the single message mode may still be used for individual receive, transmit, and/or broadcast subaddresses. This is the case if the three applicable "memory management" bits in the respective Subaddress Control Word are set to logic 0. The operation of the single message RT memory management mode is illustrated in Figure 14. In the single message mode, the Lookup Table must be loaded by the host processor. At the start of each message, the Lookup Table entry is stored in the third position of the respective message block descriptor in the Stack area of RAM. Received Data Words are written to or transmitted Data Words are read from the Data Block referenced by the respective Lookup Table Pointer. In the single message mode, the current Lookup Table pointer is not written to by the BUS-61559 memory management logic at the end of a message. Therefore, if a subsequent message is processed for the same subaddress, the same Data Block will be overwritten or overread. ### Circular Buffer Mode. In the enhanced RT memory management mode, individual transmit, receive, and broadcast subaddresses may be programmed for either the single message or circular buffer modes. The operation of the circular buffer RT memory management mode is illustrated in Figure 15. As in the non-enhanced mode, the individual Lookup Table entries are initially loaded by the host processor. At the start of each message, the Lookup Table entry is stored in the third position of the respective message block descriptor in the Stack area of RAM. Receive or Transmit Data Words are transferred to (from) the circular buffer, starting at the location referenced by the Lookup Table pointer. Under any of the following conditions, the location after the last address location accessed for the message will be stored into the respective Lookup Table pointer location following the end of a message: (1) If bit 11 of Configuration Register #2 (OVER-WRITE INVALID DATA) is logic 0, (2) following a transmit message, or (3) following a valid receive or broadcast message, if bit 11 of Configuration Register #2 is logic 1. In this way, data for the next message for the respective Tx/Rx/Bcst-subaddress will be accessed to/from the next lower contiguous block of address locations in the circular buffer. If the OVERWRITE INVALID DATA bit (bit 11) of Configuration Register #2 is logic "1", the location after the last word accessed for the message is stored into the respective Lookup Table location only following a valid received (or transmitted) message. Assuming that the value of the Lookup Table pointer is updated, data for the next message for the respective Tx/Rx/Bcst subaddress will be accessed to/from the next lower contiguous block of locations in the circular buffer. If the OVERWRITE INVALID DATA bit is set, the Lookup Table pointer will not be updated at the end of the message, if there was an error in the message. This allows failed messages in a bulk data transfer to be retried without disturbing the circular buffer data structure, and without intervention by the RT's host processor. When the pointer reaches the lower boundary of the circular buffer (located at 128, 256, ... 8192-word boundaries in the shared RAM address space), the pointer moves to the top boundary of the circular buffer, as shown in Figure 15. It should be noted that the pointer to the start of the RT message block is stored in the third location of the message block descriptor (in the stack) for the single message mode as well as for the circular buffer mode. ### RT STACK AND INTERRUPTS. In RT mode, the Stack area of RAM contains a real time chronology of all messages processed by the BUS-61559. Similar to BC mode, there is a four-word block descriptor in the Stack for each message processed. The four entries to each block descriptor are the Block Status Word, Time Tag Word, the pointer to the start of the data block, and the 16-bit received Command Word. Prior to the processing of messages, the host processor should initialize the Stack Pointer. In some applications, it may also prove helpful to "zero out" the Stack area prior to receiving messages. In RT mode, the host processor may determine that a message has been processed either by means of interrupts or by polling the Interrupt Status Register or the Stack Pointer. The Stack Pointer increments by four (modulo 256) during the Start-of-Message sequence for each message processed. After processing a message, the host CPU should read the Block Status Word, Time Tag, data block starting address, and Command Word received from the Message Block Descriptor in the Stack. Assuming a valid message was received, it may then read the received data from the respective data block. The BUS-61559 offers a great deal of flexibility in terms of RT interrupt processing. In some systems, the transmission or reception of a message with a particular subaddress denotes the end of a complete set of consistent data. In this instance, the user should use the RT SUBADDRESS CONTROL WORD INTERRUPT in order to issue an interrupt request only for a particular T/R-subaddress, rather than following every message. One technique would then be for the host processor to switch the active area of shared RAM, by toggling bit 13 of Configuration Register #1 at this time. This allows the next group of messages comprising a consistent data set to be stored in the alternate area of the shared RAM address space. ### Implementing Bulk Data Transfers. In systems involving bulk data transfers over the 1153 bus to/from the same subaddress, the host CPU should set the OVER-WRITE INVALID DATA bit (bit 11) of Configuration Register #2 and enable the RT CIRCULAR BUFFER ROLLOVER interrupt request. By doing so, the routine transfer of multiple messages to the selected subaddress, including errors and retries, is transparent to the host processor. The BUS-61559 will issue an interrupt request only after it has received the anticipated number of valid data words to the particular subaddress. The anticipated number of words to be received (or transmitted) is programmable up to 8192 words. FIGURE 14. RT MEMORY MANAGEMENT-SINGLE MESSAGE MODE FIGURE 15. RT MEMORY MANAGEMENT - CIRCULAR BUFFER MODE ### RT OPERATION - continued ### RT Command Illegalization. The BUS-61559 provides an internal mechanism for RT Command Word illegalizing. The scheme utilizes a 256-word area in the BUS-61559's internal dual port RAM. A benefit of this feature is reduced printed circuit board space requirements, by eliminating the need for an external PROM, PLD, or RAM device to perform the illegalizing function. The BUS-61559's illegalization scheme provides the maximum in flexibility, allowing any subset of the 4096 possible combinations of broadcast/own address, T/R bit, subaddress, and word count/mode code to be illegalized. Another advantage of the RAM-based illegalization scheme is that it is inherently self-testable. In order to use the BUS-61559's internal dual port RAM for RT command illegalizing, it is necessary to connect the input signal ILLENA to logic 1. By so doing, address locations 0300 through 03FF are dedicated for the message illegalizing function and must not be used for Stack or Data Block storage. The RT command illegalization option may be disabled by connecting ILLENA to logic 0. In this instance, the BUS-61559 assumes all received Command Words are legal. If ILLENA is connected to logic 0, address locations 0300 through 03FF may be used for the storage of Stacks or Data Blocks. It should be noted that the state of the ILLENA input has no effect for BC or Monitor (MT) modes. If the command illegalizing feature is used, address locations 0300-03FF must be mapped to the respective locations in the BUS-61559's 8K X 16 of internal shared RAM. ### Addressing the illegalization Table. The addressing scheme of the illegalization RAM is illustrated by Figure 16. As shown, the base address of the illegalizing RAM is 0300 (hex). The index into the illegalizing RAM is formulated by means of BROADCAST/OWN ADDRESS, T/R bit, Subaddress, and the MSB of the Word Count/Mode Code field (WC/MC4). | | MSB | | | | | | | | | | | | | | L | S | В | |-------------------|-----|-----|-----|---|----|----|---|---|---|---|---|---|---|----|---|---|---| | | 15 | 141 | 3 1 | 2 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | C | ) | | ^ | T | П | | Γ | T | Т | | Τ | Τ | Τ | Τ | Τ | Т | Т | | | | | 1 | | | | | | _ | | ] | İ | | | 1 | | - | | | | | BRDCST/OWN ADDR - | | | | | | | | | ╛ | | ١ | | | 1 | 1 | | | | T/R ——— | | | | | | | | | | J | | | 1 | | | - | | | SA4 | | | | | | | | | | | ┙ | | 1 | | ļ | | | | SA3 | | | | | | | | | | | | | | | İ | 1 | | | SA2 | | | | | | | | | | | | | ك | 1 | ı | ١ | | | SA1 | | | _ | | | | _ | - | | | | | | نـ | Ì | | | | SA0 | | | | | | | | | | | | | | | J | | | | WC4/MC4 | | | | | | | | | | | | | | | | _ | | FIGURE 16. ILLEGALIZING RAM ADDRESS DEFINITION The internal RAM has 256 words reserved for command illegalization. Broadcast commands may be illegalized separately from non-broadcast receive commands and mode commands. Commands may be illegalized down to the word count level. For example, a one-word receive command to subaddress 1 may be legal, while a 2-word receive command to subaddress 1 may be illegalized. The first 64 words of the Illegalization Table refer to broadcast receive commands (two words per subaddress). The next 64 words refer to broadcast transmit commands. Since non-mode code broadcast transmit commands are by definition invalid, this section of the table (except for subaddresses 0 and 31) does not need to be initialized by the user. The next 64 words correspond to non-broadcast receive commands. The final 64 words refer to non-broadcast transmit commands. Messages with Word Count/ Mode Code (WC/MC) fields between 0 and 15 may be illegalized by setting the corresponding data bits for the respective even-numbered address locations in the illegalization table. Likewise, messages with WC/MC fields between 16 and 31 may be illegalized by setting the corresponding data bits for the respective odd-numbered address locations in the illegalization table. The following should be noted with regards to command illegalization: - (1) To illegalize a particular word count for a given broadcast/own address-T/\overline{R} subaddress, the appropriate bit position in the respective illegalization word should be set to logic 1. A bit value of logic 0 designates the respective Command Word as a legal command. The BUS-61559 will respond to an illegalized non-broadcast command with the Message Error bit set in its RT Status Word. - (2) For subaddresses 00001 through 11110, the "WC/MC" field specifies the Word Count field of the respective Command Word. For subaddresses 00000 and 11111, the "WC/MC" field specifies the Mode Code field of the respective Command Word. - (3) Since non-mode code broadcast transmit messages are not defined by MIL-STD-1553B, the sixty (60) words in the illegalization RAM, addresses 0342 through 037D, corresponding to these commands do not need to be initialized. The BUS-61559 will not respond to a non-mode code broadcast transmit command, but will automatically set the Message Error bit in its internal Status Register, regardless of whether or not corresponding bit in the illegalization RAM has been set. If the next message is a Transmit Status or Transmit Last Command mode code, the BUS-61559 will respond with its Message Error bit set. ### **Broadcast Option.** In RT mode, the BUS-61559 supports the use of broadcast messages as a pin-programmable option. If the input signal BRO\_ENA is connected to logic 1 (+5V), the BUS-61559 will recognize RT Address 31 as the broadcast address. If BRO\_ENA is connected to logic 0 (ground), then RT Address 31 will not be recognized as the broadcast address and may be used as a discrete terminal address. MIL-STD-1553B stipulates that RT address 31 shall not be assigned as a discrete terminal address. ### **Busy Bit.** If the host CPU asserts the $\overline{BUSY}$ bit low in Configuration Register #1, the BUS-61559 will respond with the BUSY bit set in its RT Status Word. For a receive command, words will be written to the data block in the shared RAM referenced by the respective Lookup Table location. For a transmit command, the AIM will respond with Status/BUSY, but no data words will be transmitted. ### Dynamic Bus Control Acceptance. The Dynamic Bus Control Acceptance bit in the RT Status Word will only be set if the DYNAMIC BUS ACCEPT bit in the Configuration Register is set to logic 0 and the RT is responding to a Dynamic Bus Control mode code. It should be noted that the BUS-61559 will not automatically switch from RT to BC mode following reception (and acceptance) of a Dynamic Bus Control mode command. ### Subsystem Flag Status Word Bit. The Subsystem Flag Status Word bit is controllable from the host processor by means of bit 8 of Configuration Register #1, SSFLAG. The Subsystem Flag Status bit will be set if SSFLAG is programmed to logic "0". In addition, the Subsystem Flag Status Word bit will also be set if a logic "0" is applied to the SSFLAG input pin. For some applications, the output of a CPU watchdog timer may be connected to the SSFLAG input pin. This provides a mechanism for the system bus controller to determine that the RT's host processor has failed. ### RTFAIL, RTFLAG Signals. The BUS-61559 provides a degree of flexibility for the purposes of monitoring of the RT built-in self-test by the host processor as well as in formulation of the RT FLAG Status Word bit. This is accomplished by bringing out the RTFAIL output signal and the RTFLAG input signal. The RTFAIL output is updated following every non-broadcast message processed by the BUS-61559 in RT mode. RTFAIL will be asserted low following either a timeout of the Transmitter Failsafe timer (768 µs) and/or a failure of the looptest. A looptest failure indicates either a mismatch in the bit pattern and/or an invalid word for the received version of the last transmitted word. The RTLAG input is used to control the RT Flag bit in the BUS-61559's RT Status Word. It is sampled following the reception of all valid non-broadcast Command Words. In most applications, RTFAIL will be connected directly to RTFLAG. In other instances, provisions may be implemented such that the host processor can control the RTFLAG input to the BUS-61559. This allows the CPU to assert RTFLAG low following failure of a software-driven self-test of the BUS-61559. ### MONITOR OPERATION To initialize the BUS-61559 for Monitor (MT) mode, the host processor should program the upper two bits of Configuration Register #1 to 0 and 1 respectively. Next, the Stack Pointer for the active area should be loaded with the starting location of the monitor stack in the BUS-61559 shared RAM address space. Finally, to start the monitor, a "Start" command should be issued by means of the Start/Reset Register. In Monitor mode, the BUS-61559 continuously monitors both 1553 bus channels, storing all words to the shared RAM in the order in which they are received. For each word received from the 1553 bus, the BUS-61559 stores two 16-bit words to the shared RAM address space. The first of the two words is the actual 16 bits of data from the received word. The second word is the Identification (ID) or "Tag" word. The Monitor ID Word contains a Word Flag bit (always logic 1) plus information relating to bus channel, word validity, Command-Status/Data sync type, and inter-word gap time information. This latter field includes a "Contiguous Data" bit as well as an 8-bit gap time field, indicating 0 to 127 µs with a resolution of 0.5 µs per LSB. In order to take the BUS-61559 monitor off-line, the host CPU must issue a RESET command to the Start/Reset Register. Table 6 illustrates a typical memory map for monitor mode. | TABLE 6, TYPIC | AL MT MEMORY MAP | |----------------|--------------------------------| | HEX ADDRESS | FUNCTION | | 0000 | First Received 1553 Word | | 0001 | First Identification Word | | 0002 | Second Received 1553 Word | | 0003 | Second Identification Word | | 0004 | | | 0005 | | | 0006 | | | | | | • | | | 0100 | Stack Pointer (Fixed location) | | • | | | FFFF | : | The BUS-61559 Identification Word is defined in Figure 17 below: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 GAP TIME -WORD FLAG -THIS RT **BROADCAST** -ERROR COMMAND/DATA SYNC -CHANNEL B/A CONTIGUOUS DATA -MODE CODE - FIGURE 17. MONITOR IDENTIFICATION WORD ### SELF-TEST The BUS-61559 contains a number of self-test features. The internal registers and shared RAM are accessible to the host processor at all times. The inclusion of wraparound capability for the 1553 front end transceiver and encoder/decoder supports BC off-line and on-line self-test as well as RT on-line self-test. The internal registers and shared RAM can be tested by means of host processor software routines to implement "checkerboard", "walking zero", and "walking one" patterns and/or by writing the address as the data to each RAM location and then reading back and verifying the contents of the entire RAM array. A common element of all of the wraparound self-test features is the method by which loopback words are checked. In each case, the last word transmitted by the BC or RT is looped back into the active Manchester II decoder. The received version of this word is verified for: (1) Validity (sync field and Manchester II bit encoding, bit count, and parity), and (2) A bit-by-bit comparison to the transmitted version of the word. The loopback test is considered to have failed if either of these two criteria is not met. In the BC off-line self-test, the 1553 transmitter is inhibited, and the encoder output is muxed directly into the respective decoder input. For both the BC off-line and on-line self-tests, the received version of the last transmitted word is stored in the next location of the shared RAM following the transmitted loopback word. For both the BC and RT loopback tests, the LOOPTEST FAIL bit in the message's Block Status Word will be set as a result of a failed loop test. ### INTERFACE TO MIL-STD-1553 BUS Interfacing the BUS-61559/70 to a MIL-STD-1553 bus requires a pair of BUS-25679 or BUS-29854 pulse transformers. These transformers, or QPL equivalents, are available from Beta Transformer Technology Corporation, a subsidiary of DDC. The BUS-61559/60 hybrid and Beta Transformers may be wired for either direct coupled or stub coupled configurations. The interface between a BUS-61559 or BUS-61560 and a MIL-STD-1553 bus is illustrated in Figure 18. ### NOTES for Figure 18: - (1) Shown for one of two redundant buses that interface to the BUS-61559/60 hybrid. - (2) Transmitted voltage level on 1553 bus is 6 Vp-p min, 7 Vp-p nominal, 9 Vp-p max. - (3) Required tolerance on isolation resistors is 2%. Instantaneous power dissipation (when transmitting) is approximately 0.5 W (typ), 0.8 W (max). - (4) Transformer pin numbering is correct for DDC BUS-25679 or BUS-29854 transformer. For the Beta transformer (e.g., B-2203) or the QPL-21038-31 transformer (e.g., M21038/27-02), the winding sense and turns ratio are mechanically the same, but the pin numbering is reversed. Therefore, it is necessary to reverse pins 8 and 4 or pins 7 and 5 in the diagram for the Beta or QPL transformers. FIGURE 18. BUS-61559/69, BUS-61560/70 INTERFACE TO 1553 BUS (see notes in above right column) ### **BUFFERED PROCESSOR INTERFACE** As a means of reducing printed circuit board space requirements, 16-bit address and data buffers are incorporated into the BUS-61559 AIM-HY'er. As determined by the strapping of the input signal TRANSPARENT/BUFFERED, the BUS-61559 processor interface may be configured for either of two modes. TRANSPARENT/BUFFERED should be strapped to logic "0" for buffered mode, logic "1" for transparent mode. ### **BUFFERED MODE** In the buffered mode (reference Figure 19), the processor data and address busses connect directly to the corresponding buses of the BUS-61559. In this mode, the shared memory size is limited to the 8K X 16 of internal RAM. In the buffered mode, the internal address latches and data buffers serve to isolate the external processor address/data buses from the internal memory address/data buses. The BUS-61559 supports a direct interface to a multiplexed processor bus by means of the input signal ADDR\_LAT. When ADDR\_LAT is high, the latch/buffers for A15-A0 are in their transparent mode. When ADDR\_LAT is low, the latch/buffers for A15-A0 are in their latched mode. In the buffered mode, the address latch/buffers are directed inward for CPU accesses and are disabled for 1553 accesses. The bidirectional data buffers are directed inward for CPU write transfers, outward for CPU read transfers, and are disabled for 1553 transfers. In the buffered mode, the output MEMENA-OUT must be connected to the input MEMENA-IN. CPU ADDRESS LATCH PROVIDED BY PROCESSORS WITH MULTIPLEXED ADDRESS/DATA BUSES. FIGURE 19. BUS-61559 INTERCONNECTION DIAGRAM FOR BUFFERED MODE ### INTERFACE TO MIL-STD-1553 BUS - continued ### TRANSPARENT MODE The transparent mode (reference Figure 20) supports an interface to up to 64K words of external shared RAM and/or to a STANAG-3910 component set. In the transparent mode, the memory control signals MEMENA-OUT, MEMOE, and MEMWR are used to read and write data from/to external RAM. MEMENA-OUT is the BUS-61559's Chip Select (CS) output signal. For internal RAM accesses, the input MEMENA-IN should be asserted low. When there is no ongoing memory access, or for accesses to external RAM, MEMENA-IN should be presented as a logic 1. In the transparent mode, the address buffers drive the CPU address onto the internal memory bus for CPU transfers; for 1553 transfers, the internal memory address is asserted on the external address bus. The data buffers are directed outward for the CPU reading internal RAM (or registers), for 1553 write accesses, for 1553 read accesses from internal RAM, and for internal transfers of received Command Words in RT mode. The data buffers are directed inward (toward the memory data bus) for CPU write accesses to internal RAM (or registers) or for the 1553 reading external RAM. It should be noted that A15 through A0 as well as D15 through D0 have internal pullup resistors to +5V. External pullup resistors are not required. FIGURE 20. BUS-61559 INTERCONNECTION DIAGRAM FOR TRANSPARENT MODE Figure 19 illustrates a generic interconnection of the BUS-61559 in the buffered mode. In this configuration, only the 8K words of internal RAM are used. No external address or data buffers are required. Figure 20 illustrates a generic interconnection of the BUS-61559 in the transparent mode. This configuration supports up to 64k words of address space. This may optionally include the 8K words of internal RAM. In this configuration, external address and data buffers are required. ### Address Latch Timing (Buffered Mode) Figure 21 illustrates the operation and timing of the address input latches for the buffered interface mode. In the transparent mode, the address buffers are always transparent. Since the transparent mode requires the use of external buffers, external address latches would be required to demultiplex a multiplexed address bus. In the buffered mode however, the BUS-61559's internal address latches may be used to perform the demultiplexing function. 65E D | | ADDRESS LATCH TIMING | | | | | | | | |----------------|---------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | tı | ADDR_LAT pulse width | 7 | | | ns | | | | | t <sub>2</sub> | t <sub>2</sub> ADDR_LAT high delay to internal 1.5 19 ns memory address updated | | | | | | | | | t <sub>3</sub> | Propagation delay from input 1.5 13 ns address to internal memory address | | | | | | | | | t <sub>4</sub> | Input address setup time prior to falling edge of ADDR_LAT | 3.5 | | | ns | | | | | t₅ | Input address hold time<br>following falling edge of<br>ADDR_LAT | 7 | | | ns | | | | ### NOTES: - Applicable to buffered mode only. 1) Address latches are always transparent in the transparent mode of the BUS-61559 processor interface. - Address latches are transparent when ADDR\_LAT is high. Internal address bus does not update when 2) ADDR\_LAT is low. - 3) A15-A00 (internal) indicates state of internal transparent latches prior to the internal tri-state buffers driving the internal memory bus. Internal tri-state driver outputs are active and valid 14 ns max after IOEN\* is asserted low. ### FIGURE 21. ADDRESS LATCH TIMING ### INTERFACE TO MIL-STD-1553 BUS - continued ### PROCESSOR INTERFACE TIMING Figures 22 and 23 illustrate the timing for the host processor to access the BUS-61559's internal RAM in buffered mode. Figure 22 illustrates the buffered read cycle timing, while Figure 23 shows the buffered mode write cycle. During a CPU transfer cycle, \$\overline{STRBD}\$ and \$\overline{SELECT}\$ must be sampled low for two consecutive clock cycles when the BUS-61559 is not accessing the shared RAM. At this time, the output signals \$\overline{IOEN}\$ and \$\overline{MEMENA-OUT}\$ are asserted low. \$\overline{IOEN}\$ is used to enable external address and data tri-state buffers, if required MEMENA-IN is the Chip Select (CS) input to the BUS-61559's internal RAM. In the buffered mode, MEMENA-OUT must be connected directly to MEMENA-IN. In the transparent mode, an external address decoder may be used to provide MEMENA-IN, as shown in Figure 20. For a read cycle in the transparent mode, the output signal MEMOE is asserted low one-half clock cycle after IOEN goes low. MEMOE will remain low until the end of the read transfer cycle. For a CPU write cycle in transparent mode, the output signal MEMWR is asserted low for one clock cycle (62.5 ns nominal), starting one clock cycle after IOEN is asserted low. Three clock cycles (nominally 187.5 ns) after TOEN goes low, the BUS-61559 will assert the handshake output READYD low. This informs the host processor that read data is available on D15-D0 or that write data has been stored. At this time, the CPU should bring SELECT and STRBD high, completing the transfer cycle. With two exceptions, the BUS-61559 processor interface operation for accessing registers and internal RAM is essentially the same for both the buffered and transparent interface modes. One difference is the operation of the address latch/buffers, as described under the preceding sub-heading. A second difference is that for CPU accesses to external RAM in the transparent mode, the data buffers remain in their high impedance state. ### HARDWARE RESET (MSTCLR) The MSTCLR control input to the BUS-61559 provides a hardware reset capability. A negative pulse of 50 ns or more will reset all internal logic of the AIM-HY'er hybrid to its power turn-on or reset idle state. In most systems, MSTCLR is connected to the host processor's power turn-on RESET circuit. ### BUS-61559 INTERFACE TO STANAG-3910 HIGH-SPEED PROTOCOL CHIP ### STANAG-3910 HIGH-SPEED PROTOCOL CHIP The 1553 BC/RT/MT is comprised of the DDC BUS-61559 hybrid and the two BUS-25679 transformers. In this interface, the 61559 is configured in the transparent mode, interfacing to the host processor by means of external data and address buffers. This allows a STANAG-3910 HS Protocol Chip to monitor all 1553 words being transferred over the BUS-61559's parallel data bus, D15-D00. The STANAG-3910 remote terminal is comprised of a high-speed RT protocol chip, data retiming unit, a 20 MHz fiber optic transceiver, and RAM for high-speed messages. In some implementations, the data retiming unit and fiber optic transceiver may be one component. In general, The HS Protocol Chip operates by monitoring the data bus, as well as various control signal outputs from the BUS-61559. The BUS-61559 control signals that may be monitored include BCSTRCV, MSG\_ERROR, CMD\_STR, RXDTA\_STR, TXDTA\_STR, and MEMENA-OUT. The HS Protocol Chip provides the MEMENA-IN input to the BUS-61559. In the transparent interface mode, Command Words and High-Speed Action Words may be monitored on the BUS-61559's external address and data buses. The HS Protocol Chip performs all high-speed protocol operations, transmitting and receiving messages over the 3910 fiber optic bus by means of the data retiming unit and fiber optic transceiver. When the BUS-61559 receives a transmit command to the High-Speed subaddress, the HS Protocol Chip captures the Command Word. The HS Protocol Chip is then enabled by the BUS-61559's MEMENA-OUT and TXDTA\_STR outputs to provide the High-Speed Status, BIT, and Last Action words over the BUS-61559's data bus. When it does this, the HS Protocol Chip presents the MEMENA-IN input to the BUS-61559 high, de-selecting the BUS-61559's internal (or possibly external) RAM. The BUS-61559 then responds over the 1553 (3838) bus with the Data Words provided by the HS Protocol Chip. | | CPU READS FROM RAM TIMING<br>(SHOWN FOR BUFFERED MODE) | | | | | | | |-----------------|--------------------------------------------------------|------|---------|-----------------|-------|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | t <sub>1</sub> | SELECT* STRBD* setup time to rising edge of clock | - | ns | | | | | | t, | SELECT* setup time to STRBD* | | (Note 1 | ) | ns | | | | t, | STRBD* width | t, | + t, + | t <sub>11</sub> | us | | | | t, | MEM/REG*, RD/WR* setup time<br>to IOEN* | 0 | - | - | ns | | | | t <sub>s</sub> | SELECT* hold time following IOEN | 0 | - | - | ns | | | | t, | SELECT* STRBD* TO IOEN*<br>delay (without contention) | 75 | - | 160 | ns | | | | t, | SELECT* STRBD* to IOEN* (with contention) | _ | _ | 1.80 | us | | | | t, | IOEN* to READYD* delay | 175 | 187.5 | 200 | ns | | | | t <sub>e</sub> | IOEN* low to data low-Z | 0 | | | ns | | | | t, | IOEN* low to output data valid | - | - | 65 | ns | | | | t <sub>io</sub> | Address access time to output data valid (Note 4) | - | - | 65 | ns | | | | tıı | READYD* to STRBD* release<br>time | 1 | - | 1.31 | us | | | | t <sub>12</sub> | READYD* pulse width | 62.5 | - | - | ns | | | | tıı | MEM/REG*, RD/WR* hold time following IOEN* high | 0 | 1 | - | ns | | | | t <sub>14</sub> | STRBD* high delay to IOEN*<br>high | - | - | 10 | ns | | | | t <sub>15</sub> | STRBD* high delay to MEMOE*<br>high (Note 2) | 62.5 | - | 167 | ns | | | | t <sub>16</sub> | Data hold time after address invalid (Note 4) | 3 | | - | ns | | | | t,, | Data hold time after ICEN*<br>high | 0 | _ | - | ns | | | | t <sub>18</sub> | IOEN* high to data tri-state | | - | 25 | ns | | | NOTES: - 1) SELECT\* and STRBD may be tied together. SELECT\* STRBD\* must be sampled low for two consecutive rising edges of the 16 MHz clock when the BUS-61559's protocol/memory management logic is not using the data bus. When this occurs, IOEN\* goes low, starting the transfer cycle. At this time, SELECT\* may be released high. - 2) READYD\* goes high after the second rising edge of clock input (satisfying $t_1$ ) following STRBD\* going high. - 3) For buffered mode, MEMENA-OUT\* must be connected to MEMENA-IN\*. - Timing for A15-A00 assumes ADDR LAT is connected to logic 1. Refer to Address Latch timing diagram for additional details. FIGURE 22. CPU READING RAM (SHOWN FOR BUFFERED MODE) | CI | OU WRITES TO RAM TIMING (SHOWN | FOR BU | FFERED | MODE) | | |-----------------|----------------------------------------------------|--------|---------|----------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> | SELECT* STRBD* setup time to rising edge of clock | 30 | - | - | ns | | t, | SELECT* setup time to STRBD* | ( | Note 1) | | ns | | t, | STRBD* width | t, | + t, + | t., | us | | t, | MEM/REG*, RD/WR* setup time<br>to IOEN* | 0 | - | _ | ns | | t, | SELECT* hold time following IOEN (Note 1) | 0 | - | 1 | ns | | t, | SELECT* STRBD* TO IOEN* delay (without contention) | 75 | - | 160 | ns | | t <sub>6</sub> | SELECT* STRBD* to IOEN* (with contention) | - | - | 1.80 | us | | t، | IOEN* to READYD* delay | 175 | 187.5 | 200 | ns | | t, | IOEN* low to address valid (Note 4) | - | - | 40 | ns | | t, | IOEN* low to data valid | - | - | 75 | ns | | t <sub>10</sub> | Address hold time following READYD* low | 0 | - | - | ns | | tıı | Data hold time following READYD* low | 0 | - | - | ns | | t <sub>12</sub> | READYD* pulse width | 62.5 | - | <b> </b> | ns | | t <sub>13</sub> | READYD* low to STRBD* high release time | - | - | 1.31 | us | | t <sub>14</sub> | MEM/REG*, RD/WR* hold time<br>following IOEN* high | 0 | - | - | ns | | t <sub>15</sub> | STRBD* high delay to IOEN*<br>high | - | - | 20 | ns | | t16 | STRBD* high delay to READYD* high (Note 2) | 62.5 | - | 167 | ns | ### NOTES: - SELECT\* and STRBD may be tied together. SELECT\* STRBD\* must be sampled low for two consecutive rising edges of the 16 MHz clock when the BUS-61559's protocol/memory management logic is not using the data bus. When this occurs, IOEN\* goes low, starting the transfer cycle. At this time, SELECT\* may be released high. 1) - READYD\* goes high after the second rising edge of clock input (satisfying $t_1$ ) after STRBD\* goes high. 2) - For buffered mode, MEMENA\_OUT\* must be connected to MEMENA\_IN\*. 3) - Timing for A15-A00 assumes ADDR\_LAT is connected to logic 1. Refer to Address Latch timing diagram for additional details. 4) FIGURE 23. CPU WRITING RAM (SHOWN FOR BUFFERED MODE) ## TABLE 7. SIGNAL DESCRIPTIONS BY FUNCTIONAL GROUPS | | POWER AND GROUND (8) | | | | | | | | |-----------|----------------------|-------|--------------------------|--|--|--|--|--| | SIGNAL | PIN NU | MBERS | DESCRIPTION | | | | | | | NAME | DIP | FLAT | BEGOTH TIGHT | | | | | | | +5V LOGIC | 14 | 27 | Logic +5V Supply | | | | | | | LOGIC GND | 21 | 78 | Logic Ground | | | | | | | -15/-12VA | 39 | 42 | CH. A -15V/-12V Supply | | | | | | | +5VA | 77 | 43 | CH. A +5V Supply | | | | | | | GNDA | 38 | 44 | CH. A Transceiver Ground | | | | | | | -15/-12VB | 18 | 35 | CH. B -15V/-12V Supply | | | | | | | +5VB | 58 | 36 | CH. B +5V Supply | | | | | | | GNDB | 19 | 37 | CH. B Transceiver Ground | | | | | | | DATA BUS (16) | | | | | | | |---------------|-------------|------|----------------------------------------------------------------------------------|--|--|--| | SIGNAL | PIN NUMBERS | | DESCRIPTION | | | | | NAME | DIP | FLAT | DESCRIPTION | | | | | D15 (MSB) | 48 | 16 | 16-bit bidirectional data bus. This bus | | | | | D14 | 8 | 15 | is used for interfacing the host proces- | | | | | D13 | 47 | 14 | sor to the internal registers and 8K words of RAM. In addition, in the | | | | | D12 | 7 | 13 | transparent mode, this bus allows data | | | | | D11 | 46 | 12 | transfers to take place between the in- | | | | | D10 | 6 | 11 | ternal protocol/memory management logic and up to 64K X 16 of external | | | | | D9 | 45 | 10 | logic and up to 64K X 16 of external<br> RAM. Most of the time, the outputs for | | | | | D8 | 5 | 9 | D15 through D0 are in their high im- | | | | | D7 | 44 | 8 | pedance state. They drive outward | | | | | D6 | 4 | 7 | when the host CPU reads the internal | | | | | D5 | 43 | 6 | RAM or registers, or when the protocol /memory management logic is access- | | | | | D4 | 3 | 5 | l ing (either reading or writing) internal | | | | | D3 | 42 | 4 | RAM or writing to external RAM when | | | | | D2 | 2 | 3 | I in the transparent mode, D15-D0 as- | | | | | D1 | 41 | 2 | sume their high-impedance states fol-<br>lowing power turn-on reset. | | | | | D0 (LSB) | 1 | 1 | lowing power turn-orrieser. | | | | | | | | | | | | | ADDRESS BUS (16) | | | | | | |------------------|-------------|------|-----------------------------------------------------------------------|--|--| | SIGNAL | PIN NUMBERS | | DESCRIPTION | | | | NAME | DIP | FLAT | DESCRIPTION | | | | A15 (MSB) | 29 | 62 | 16-bit bidirectional address bus. In | | | | A14 | 67 | 63 | both the buffered and transparent<br>modes, the host CPU accesses the | | | | A13 | 28 | 64 | BUS-61559 registers and 8K words | | | | A12 | 66 | 65 | of internal RAM by means of A12 | | | | A11 | 27 | 66 | through A0. In the transparent mode, A15-A0 drive outward | | | | A10 | 65 | 67 | (towards the CPU) in order for the | | | | A9 | 26 | 68 | 1553 protocol/memory manage- | | | | A8 | 64 | 69 | ment logic to access up to 64K X<br>16 of external RAM. Most of the | | | | A7 | 25 | 70 | time, including immediately after | | | | A6 | 63 | 71 | power tum-on RESET, the A15-A0 | | | | A5 | 24 | 72 | outputs will be in their disabled (high impedance) state. | | | | A4 | 62 | 73 | (riight impodumes) state. | | | | A3 | 23 | 74 | | | | | A2 | 61 | 75 | ] | | | | A1 | 22 | 76 | ] | | | | A0 (LSB) | 60 | 77 | | | | | PROCESSOR INTERFACE (8) | | | | | | |--------------------------|----------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SIGNAL | | | ITERFACE (8) | | | | NAME | PIN NUMBERS DIP FLAT | | DESCRIPTION | | | | TRANSPARENT/<br>BUFFERED | 35 | 50 | Used to select between the transparent (when strapped to logic 1) and buffered (when strapped to logic 0) modes for the host processor interface. | | | | STRBD (I) | 34 | 52 | Strobe Data. Used in conjunction with SELECT to initiate and control the data transfer cycle between the host processor and the BUS-61559. | | | | SELECT (I) | 74 | 49 | Generally connected to a CPU address decoder output to select the BUS-61559 for a transfer to/from either RAM or register. May be tied to STRBD. | | | | MEM/REG (I) | 33 | 54 | Memory/Register. Generally connected to either a CPU address line or address decoder output. Selects between memory access (MEM/REG = 1) or register access (MEM/REG = 0). | | | | RD/WR (I) | 36 | 48 | Read/Write. For a host processor access, selects between reading (RD/WR = 1) and writing (RD/WR = 0). | | | | IOEN (O) | 73 | 51 | Tri-state control for external address and data buffers. Generally not needed in the buffered mode. When low, external buffers should be enabled to allow the host processor access to the BUS-61669's RAM and registers. | | | | READYD (O) | 75 | 47 | Handshake output to host processor. For a read access, signals that data is available to be read on D15 through D0. For a write cycle, signals that data has been transferred to a register or RAM location. | | | | INT (O) | 72 | 53 | Interrupt request output. If the LEVEL/PULSE interrupt bit (bit 3) of Configuration Register #2 is low, a negative pulse of approximately 500 ns in width is output on INT. If bit 3 is high, a low level interrupt request output will be asserted on INT. | | | Table 7. continued on next page. ### TABLE 7. SIGNAL DESCRIPTIONS BY FUNCTIONAL GROUPS - continued | MEMORY INTERFACE AND ADDRESS LATCH CONTROL (4) | | | | | |------------------------------------------------|-------------|----------|-----------------------------------------------------------------|--| | SIGNAL | PIN NUMBERS | | DESCRIPTION | | | NAME | DIP | FLAT | DESCRIPTION | | | MEMENA-OUT (O) | 31 | 58 | Asserted low during both host | | | | | | processor and 1553 | | | | | | protocol/memory management | | | | | | memory transfer cycles. Used | | | | | | as a memory chip select (CS) | | | | | | signal for external RAM in the | | | TABLESTA IN (I) | | | transparent mode. | | | MEMENA-IN (I) | 69 | 59 | Chip Select (CS) input to 8K X<br>16 of internal shared RAM. If | | | | | | only internal RAM is used (al- | | | | | | ways the case in the | | | | | | buffered mode), connect direct- | | | | | | ly to MEMENA-OUT. | | | MEMOE (O)/ | 30 | 60 | Memory Output Enable/Ad- | | | ADDR_LAT (I) | | | dress Latch. In transparent | | | | | ļ | mode, output used to enable | | | | | | data outputs for external RAM | | | | | | read cycles. In buffered mode, | | | | | | input used to configure the in- | | | | | | ternal address buffers in | | | | | | latched mode (when low) or | | | MEMWR (O) | 68 | 61 | transparent mode (when high). Memory Write, Asserted low | | | IVIEIVIVVA (O) | 68 | 01 | during memory write transfers | | | | | | to strobe data into internal or | | | | | | external RAM. Used in | | | | | | transparent mode. | | | L | | <u> </u> | Taniparani moder | | | 1553 ISOLATION TRANSFORMER INTERFACE (4) | | | | | | | |------------------------------------------|----------------------|----|------------------------------------|--|--|--| | SIGNAL | PIN NUMBERS DIP FLAT | | DESCRIPTION | | | | | NAME | | | | | | | | TX/RX-A (I/O) | 40 | 40 | Analog Transmit/Receive | | | | | TX/RX-A (I/O) | 78 | 41 | Input/Outputs. Connect directly to | | | | | TX/RX-B (I/O) | 20 | 39 | 1553 isolation transformers. | | | | | TX/RX-B (I/O) | 59 | 38 | | | | | | RT ADDRESS (6) | | | | | |-----------------|-------------|------|---------------------------------|--| | SIGNAL | PIN NUMBERS | | DESCRIPTION | | | NAME | DIP | FLAT | DESCRIPTION | | | RTAD4 (MSB) (I) | 11 | 21 | Remote Terminal Address In- | | | RTAD3 (I) | 49 | 18 | puts | | | RTAD2 (I) | 50 | 20 | | | | RTAD1 (I) | 9 | 17 | | | | RTADO (MSB) (I) | 10 | 19 | | | | RTADP (I) | 51 | 22 | Remote Terminal Address | | | i | | | Parity. Must provide odd parity | | | | | | sum with RTAD4-RTAD0 in | | | | | | order for the RT to respond to | | | | | | non-broadcast commands. | | Table 7. continued on next page. TABLE 7. SIGNAL DESCRIPTIONS BY FUNCTIONAL GROUPS - continued | MISCELLANEOUS (16) | | | | | |--------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SIGNAL PIN NUMBERS | | | DESCRIPTION | | | NAME | DIP | FLAT | 2200 | | | CLOCK IN (I) | 32 | 56 | 16 MHz clock input. | | | MSTCLR (I) | 71 | 55 | Master Clear. Negative true<br>Reset input, normally asserted<br>low following power turn-on. | | | INCMD (O) | 70 | 57 | In Command. In BC mode, as- | | | ` , | | | serted low throughout processing cycle for each message. In RT mode, asserted low following receipt of Command Word and kept low until completion of current message sequence. In Monitor mode, goes low following MONITOR START command, kept low while monitor is on-line, goes high following RESET command. | | | TX_INH_A (I) | 76 | 45 | The 1553 Channel A and/or | | | TX_INH_B (i) | 57 | 34 | Channel B transmitters may be inhibited by asserting the respective TX_INH input(s) high. | | | SSFLAG (I) | 37 | 46 | If this input is asserted low, the Subsystem Flag bit will be set in the BUS-61559's RT Status Word. A low on the SSFLAG input overrides a logic "1" of the respective bit (bit 8)of Configuration Register #1. | | | MSG_ERR (O) | 12 | 23 | In BC or RT modes, this output will be asserted as a low level following a word or format error and remain low until the start of the next message. | | | CMD_STR (O) | 13 | 25 | In RT/transparent mode, this output will pulse low for nominally 125 ns when a received Command Word is on D15-D0. | | | RX_DTA_STR (O) | 52 | 24 | In RT/transparent mode, this output will pulse low for nominally 125 ns when a received Data Word is on D15-D0. | | | TX_DTA_STR (O) | 53 | 26 | In RT/transparent mode, this output will pulse low for nominally 500 nsec when a Data Word to be transmitted on the 1553 bus is required to be on D15-D0. | | | | MISC | ELLANE | EOUS (16) (continued) | |-------------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL | PIN NUMBERS | | | | NAME | DIP | FLAT | DESCRIPTION | | BRO_ENA (I) | 54 | 28 | Broadcast Enable. If connected to logic 1, the BUS-61559 will recognize RT Address 31 as the broadcast address. If connected to logic 0, RT Address 31 may be used as a discrete RT address. | | BCSTRCV (O) | 16 | 31 | Broadcast Command received. Provides indication that word received contained a Com- mand sync, was valid and had an RT Address field of 31. BCSTRCV is a negative pulse approximately 4 µs wide, occur- ring after receipt of the Com- mand Word. | | ILLENA (I) | 17 | 33 | Illegalization Enable. If con- nected to logic 1, designates shared RAM addresses 0300- 03FF to be dedicated for com- mand illegalization in RT mode. If set to logic 0, illegalization is disabled and addresses 0300- 03FF may be used for stack or message data. Has no effect in BC or MT modes. | | TAG_CLK (I) | 15 | 29 | External Time Tag Clock input. For BC/RT modes. Use may be designated by means of Configuration Register # 2. If not used, should be connected to +5V or ground. | | RTFAIL (O) | 55 | 30 | In RT mode, is updated follow ing every valid, nonbroadcast message. Will be asserted low if the RT fails its loopback test (invalid or mismatch to last transmitted word) or if a 768 µs timeout condition occurs. Cleared by reset or as a result of next valid, non-broadcast message. | | RTFLAG (I) | 56 | 32 | Active low input used to control RT FLAG bit in RT Status Word. If RTFAIL is low, the RT FLAG bit will be set. May be connected to RTFAIL. | ### NOTES: - 1. Dimensions are in inches (millimeters). - 2. Leads = KOVAR, plated by 150µ inches minimum nickel, plated by 50µ inches minimum gold. ### FIGURE 24. MECHANICAL OUTLINE, DIP (BUS-61559/60) FIGURE 25. MECHANICAL OUTLINE, FLATPACK (BUS-61569/70) # BUS- 61559 - X Reliability Grade: 883B = Fully compliant 883B Processing Available. B = 883B Processing Available but without QCI Testing. Blank = 0° to 70° C operation. 601 = MIL-STD-1760 compatible, with fully compliant 883B Processing Available. Power Supply and Packaging\*: 59 = +5V/-15V DDIP 60 = +5V/-12V DIP 61 = +5V DIP 69 = +5V/-15V Flatpack 70 = +5V/-12V Flatpack 71 = +5V Flatpack For additional information, please contact the Data Bus Applications Group at 1-800-DDC-1772 x7234. In New York State, (516) 567-5600 x7234. <sup>\*</sup> Consult factory for other voltage and packaging options.