# 8-bit CMOS Microcontroller 0-60 MHz # 1. Description TEMIC TS80C51Rx2 is high performance CMOS ROM, OTP, EPROM and ROMless versions of the 80C51 CMOS single chip 8-bit microcontroller. The TS80C51Rx2 retains all features of the TEMIC 80C51 with extended ROM/EPROM capacity (16/32/64 Kbytes), 256 bytes of internal RAM, a 7-source, 4-level interrupt system, an on-chip oscilator and three timer/counters. In addition, the TS80C51Rx2 has a Programmable Counter Array, an XRAM of 256 or 768 bytes, a Hardware Watchdog Timer, a more versatile serial channel that facilitates multiprocessor communication (EUART) and a X2 speed improvement mechanism. The fully static design of the TS80C51Rx2 allows to reduce system power consumption by bringing the clock frequency down to any value, even DC, without loss of data. The TS80C51Rx2 has 2 software-selectable modes of reduced activity for further reduction in power consumption. In the idle mode the CPU is frozen while the timers, the serial port and the interrupt system are still operating. In the power-down mode the RAM is saved and all other functions are inoperative. #### 2. Features - 80C52 Compatible - 8051 pin and instruction compatible - Four 8-bit I/O ports - Three 16-bit timer/counters - 256 bytes scratchpad RAM - High-Speed Architecture - 40 MHz @ 5V, 30MHz @ 3V - X2 Speed Improvement capability (6 clocks/ machine cycle) 30 MHz @ 5V, 20 MHz @ 3V (Equivalent to 60 MHz @ 5V, 40 MHz @ 3V) - Dual Data Pointer - On-chip ROM/EPROM (16K-bytes, 32K-bytes, 64K-bytes) - On-chip eXpanded RAM (XRAM) (256 or 768 bytes) - Programmable Clock Out and Up/Down Timer/ Counter 2 - Programmable Counter Array with - High Speed Output, - Compare / Capture, - Pulse Width Modulator, - Watchdog Timer Capabilities - Hardware Watchdog Timer (One-time enabled with Reset-Out) - 2 extra 8-bit I/O ports available on RD2 with high pin count packages - Asynchronous port reset - Interrupt Structure with - 7 Interrupt sources, - 4 level priority interrupt system - Full duplex Enhanced UART - · Framing error detection - Automatic address recognition - Low EMI (inhibit ALE) - Power Control modes - Idle mode - Power-down mode - Power-off Flag - Once mode (On-chip Emulation) - Power supply: 4.5-5V, 2.7-5.5V - Temperature ranges: Commercial (0 to 70°C) and Industrial (-40 to 85°C) - Packages: PDIL40, PLCC44, VQFP44 1.4, CQPJ44 (window), CDIL40 (window), PLCC68, VQFP64 1.4, JLCC68 (window) Table 1. Memory size | PDIL40 | | | | | | |------------|-------------|---------------|--------------|----------------------|-----| | PLCC44 | ROM (bytes) | EPROM (bytes) | XRAM (bytes) | TOTAL RAM<br>(bytes) | I/O | | VQFP44 1.4 | | | | | | | TS80C51RA2 | 0 | 0 | 256 | 512 | 32 | | TS80C51RD2 | 0 | 0 | 768 | 1024 | 32 | | TS83C51RB2 | 16k | 0 | 256 | 512 | 32 | | TS83C51RC2 | 32k | 0 | 256 | 512 | 32 | | TS83C51RD2 | 64k | 0 | 768 | 1024 | 32 | | TS87C51RB2 | 0 | 16k | 256 | 512 | 32 | | TS87C51RC2 | 0 | 32k | 256 | 512 | 32 | | TS87C51RD2 | 0 | 64k | 768 | 1024 | 32 | | PLCC68<br>VQFP64 1.4 | ROM (bytes) | EPROM (bytes) | | (hytes) | 1/0 | |----------------------|-------------|---------------|-----|---------|-----| | TS80C51RD2 | 0 | 0 | 768 | 1024 | 48 | | TS83C51RD2 | 64k | 0 | 768 | 1024 | 48 | | TS87C51RD2 | 0 | 64k | 768 | 1024 | 48 | # 3. Block Diagram - (1): Alternate function of Port 1 - (2): Only available on high pin count packages - (3): Alternate function of Port 3 # 4. SFR Mapping The Special Function Registers (SFRs) of the TS80C51Rx2 fall into the following categories: - C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1 - I/O port registers: P0, P1, P2, P3, P4, P5 - Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H - Serial I/O port registers: SADDR, SADEN, SBUF, SCON - Power and clock control registers: PCON - HDW Watchdog Timer Reset: WDTRST, WDTPRG - PCA registers: CL, CH, CCAPiL, CCAPiH, CCON, CMOD, CCAPMi - Interrupt system registers: IE, IP, IPH - Others: AUXR, CKCON Table 2. All SFRs with their address and their reset value | | Bit<br>address-<br>able | dress- | | | | | | | | | | | |-----|------------------------------------|--------------------|---------------------|---------------------|----------------------|----------------------|----------------------|-------------------------------------|--|--|--|--| | | 0/8 | 1/9 | 2/A | 3/B | 4/C | 5/D | 6/E | 7/F | | | | | | F8h | | CH<br>0000 0000 | CCAP0H<br>XXXX XXXX | CCAP1H<br>XXXX XXXX | CCAPL2H<br>XXXX XXXX | CCAPL3H<br>XXXX XXXX | CCAPL4H<br>XXXX XXXX | | | | | | | F0h | B<br>0000 0000 | | | | | | | | | | | | | E8h | P5 bit<br>addressable<br>1111 1111 | CL<br>0000 0000 | CCAP0L<br>XXXX XXXX | CCAP1L<br>XXXX XXXX | CCAPL2L<br>XXXX XXXX | CCAPL3L<br>XXXX XXXX | CCAPL4L<br>XXXX XXXX | | | | | | | E0h | ACC<br>0000 0000 | | | | | | | | | | | | | D8h | CCON<br>00X0 0000 | CMOD<br>00XX X000 | CCAPM0<br>X000 0000 | CCAPM1<br>X000 0000 | CCAPM2<br>X000 0000 | CCAPM3<br>X000 0000 | CCAPM4<br>X000 0000 | | | | | | | D0h | PSW<br>0000 0000 | | | | | | | | | | | | | C8h | T2CON<br>0000 0000 | T2MOD<br>XXXX XX00 | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 | | | | | | | | C0h | P4 bit<br>addressable<br>1111 1111 | | | | | | | P5 byte<br>addressable<br>1111 1111 | | | | | | B8h | IP<br>X000 000 | SADEN<br>0000 0000 | | | | | | | | | | | | B0h | P3<br>1111 1111 | | | | | | | IPH<br>X000 0000 | | | | | | A8h | IE<br>0000 0000 | SADDR<br>0000 0000 | | | | | | | | | | | | A0h | P2<br>1111 1111 | | AUXR1<br>XXXX0XX0 | | | | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | | | | | | 98h | SCON<br>0000 0000 | SBUF<br>XXXX XXXX | | | | | | | | | | | | 90h | P1<br>1111 1111 | | | | | | | | | | | | | 88h | TCON<br>0000 0000 | TMOD<br>0000 0000 | TL0<br>0000 0000 | TL1<br>0000 0000 | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXXXX00 | CKCON<br>XXXX XXX0 | | | | | | 80h | P0<br>1111 1111 | SP<br>0000 0111 | DPL<br>0000 0000 | DPH<br>0000 0000 | | | | PCON<br>00X1 0000 | | | | | | | 0/8 | 1/9 | 2/A | 3/B | 4/C | 5/D | 6/E | 7/F | | | | | reserved # 5. Pin Configuration \*NIC: No Internal Connection Table 3. Pin Description for 40/44 pin packages | MNEMONIC | | r | MBER | TYPE | NAME AND FUNCTION | |-----------------|----------|--------------|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIL | LCC | VQFP 1.4 | | | | V <sub>SS</sub> | 20 | 22 | 16 | I | Ground: 0V reference | | Vss1 | | 1 | 39 | I | Optional Ground: Contact the Sales Office for ground connection. | | $V_{CC}$ | 40 | 44 | 38 | I | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-down operation | | P0.0-P0.7 | 39-32 | 43-36 | 37-30 | ΙΛΟ | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. Port 0 pins must be polarized to Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port 0 also inputs the code bytes during EPROM programming. External pull-ups are required during program verification during which P0 outputs the code bytes. | | P1.0-P1.7 | 1-8 | 2-9 | 40-44<br>1-3 | I/O | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pull-ups. Port 1 also receives the low-order address byte during memory programming and verification. Alternate functions for Port 1 include: | | | 1 | 2 | 40 | I/O | T2 (P1.0): Timer/Counter 2 external count input/Clockout | | | 2 | 3 | 41 | I | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control | | | 3 | 4 | 42 | I | ECI (P1.2): External Clock for the PCA | | | 4 | 5 | 43 | I/O | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0 | | | 5 | 6 | 44 | I/O | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1 | | | 6 | 7 | 45 | I/O | CEX0 (P1.5): Capture/Compare External I/O for PCA module 2 | | | 7 | 8 | 46 | I/O | CEX0 (P1.6): Capture/Compare External I/O for PCA module 3 | | | 8 | 9 | 47 | I/O | CEX0 (P1.7): Capture/Compare External I/O for PCA module 4 | | P2.0-P2.7 | 21-28 | 24-31 | 18-25 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins (P2.0 to P2.5) receive the high order address bits during EPROM programming and verification: | | P3.0-P3.7 | 10-17 | 11,<br>13-19 | 5,<br>7-13 | I/O | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pins (P3.4 to P3.5) receive the high order address bits during EPROM programming and verification Port 3 also serves the special features of the 80C51 family, as listed below. | | | 10 | 11 | 5 | I | RXD (P3.0): Serial input port | | | 11 | 13 | 7 | O T | TXD (P3.1): Serial output port | | | 12 | 14 | 8 | I | INTO (P3.2): External interrupt 0 | | | 13<br>14 | 15<br>16 | 9 | I<br>I | INT1 (P3.3): External interrupt 1 To (P3.4): Timer 0 external input | | | | 16<br>17 | 10<br>11 | I | T1 (P3.5): Timer 1 external input | | | 15<br>16 | 17 | 11 | O | WR (P3.6): External data memory write strobe | | | 16<br>17 | 18 | 12 | 0 | RD (P3.7): External data memory write strobe | | Reset | 9 | 19 | 13 4 | I | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ . If the hardware watchdog reaches its time-out, the reset pin becomes an output during the time the internal reset is activated. | # Table 3. Pin Description for 40/44 pin packages | MNEMONIC | P | IN NU | MBER | ТҮРЕ | NAME AND FUNCTION | |--------------------|----|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE/PROG | 30 | 33 | 27 | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches. | | PSEN | 29 | 32 | 26 | 0 | Program Store ENable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | EA/V <sub>PP</sub> | 31 | 35 | 29 | I | External Access Enable/Programming Supply Voltage: $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations 0000H and 3FFFH (RB) or 7FFFH (RC), or FFFFH (RD). If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 3FFFH (RB) or 7FFFH (RC) $\overline{EA}$ must be held low for ROMless devices. This pin also receives the 12.75V programming supply voltage ( $V_{PP}$ ) during EPROM programming. If security level 1 is programmed, $\overline{EA}$ will be internally latched on Reset. | | XTAL1 | 19 | 21 | 15 | I | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier | # 5.1 Pin Description for 64/68 pin Packages Port 4 and Port 5 are 8-bit bidirectional I/O ports with internal pull-ups. Pins that have 1 written to them are pulled high by the internal pull ups and can be used as inputs. As inputs, pins that are externally pulled low will source current because of the internal pull-ups. Refer to the previous pin description for other pins. Table 4. 64/68 Pin Packages Configuration | | PLCC68 | SQUARE VQFP64<br>1.4 | |------|--------|----------------------| | VSS | 51 | 9/40 | | VCC | 17 | 8 | | P0.0 | 15 | 6 | | P0.1 | 14 | 5 | | P0.2 | 12 | 3 | | P0.3 | 11 | 2 | | P0.4 | 9 | 64 | | P0.5 | 6 | 61 | | P0.6 | 5 | 60 | | P0.7 | 3 | 59 | | P1.0 | 19 | 10 | | P1.1 | 21 | 12 | | P1.2 | 22 | 13 | | P1.3 | 23 | 14 | | P1.4 | 25 | 16 | | P1.5 | 27 | 18 | | P1.6 | 28 | 19 | | P1.7 | 29 | 20 | | P2.0 | 54 | 43 | | P2.1 | 55 | 44 | | P2.2 | 56 | 45 | | P2.3 | 58 | 47 | | P2.4 | 59 | 48 | | P2.5 | 61 | 50 | | P2.6 | 64 | 53 | | P2.7 | 65 | 54 | | P3.0 | 34 | 25 | | P3.1 | 39 | 28 | | | PLCC68 | SQUARE VQFP64<br>1.4 | |----------|--------|----------------------| | P3.2 | 40 | 29 | | P3.3 | 41 | 30 | | P3.4 | 42 | 31 | | P3.5 | 43 | 32 | | P3.6 | 45 | 34 | | P3.7 | 47 | 36 | | RESET | 30 | 21 | | ALE/PROG | 68 | 56 | | PSEN | 67 | 55 | | EA/VPP | 2 | 58 | | XTAL1 | 49 | 38 | | XTAL2 | 48 | 37 | | P4.0 | 20 | 11 | | P4.1 | 24 | 15 | | P4.2 | 26 | 17 | | P4.3 | 44 | 33 | | P4.4 | 46 | 35 | | P4.5 | 50 | 39 | | P4.6 | 53 | 42 | | P4.7 | 57 | 46 | | P5.0 | 60 | 49 | | P5.1 | 62 | 51 | | P5.2 | 63 | 52 | | P5.3 | 7 | 62 | | P5.4 | 8 | 63 | | P5.5 | 10 | 1 | | P5.6 | 13 | 4 | | P5.7 | 16 | 7 | #### 6. TS80C51Rx2 Enhanced Features In comparison to the original 80C52, the TS80C51Rx2 implements some new features, which are: - The X2 option. - The Dual Data Pointer. - The extended RAM. - The Programmable Counter Array (PCA). - · The Watchdog. - The 4 level interrupt priority system. - The power-off flag. - The ONCE mode. - The ALE disabling. - Some enhanced features are also located in the UART and the timer 2. ## 6.1 X2 Feature The TS80C51Rx2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages: - Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power. - Save power consumption while keeping same CPU power (oscillator power saving). - Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes. - Increase CPU power by 2 while keeping same crystal frequency. In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software. #### 6.1.1 Description The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 2. shows the mode switching waveforms. Figure 1. Clock Generation Diagram Figure 2. Mode Switching Waveforms The X2 bit in the CKCON register (See Table 5.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode). #### **CAUTION** In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers, PCA...) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate. ## Table 5. CKCON Register #### CKCON - Clock Control Register (8Fh) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|----| | - | - | - | - | - | - | - | X2 | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 3 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 2 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 1 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 0 | X2 | CPU and peripheral clock bit Clear to select 12 clock periods per machine cycle (STD mode, F <sub>OSC</sub> =F <sub>XTAL</sub> /2). Set to select 6 clock periods per machine cycle (X2 mode, F <sub>OSC</sub> =F <sub>XTAL</sub> ). | Reset Value = XXXX XXX0b Not bit addressable For further details on the X2 feature, please refer to ANM072 available on the web (http://www.temic-semi.com) ## 6.2 Dual Data Pointer Register Ddptr The additional data pointer can be used to speed up code execution and reduce code size in a number of ways. The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 (See Table 6.) that allows the program code to switch between them (Refer to Figure 3.). Figure 3. Use of Dual Pointer Table 6. AUXR1: Auxiliary Register 1 | AUXR1<br>Address 0A2H | | - | | | <u> </u> | GF3 | | - | | |-----------------------|-------------|---|---|---|----------|-----|---|---|---| | | Reset value | X | X | X | X | 0 | X | X | 0 | | Symbol | Function | Function | | | | | | | | | |--------|-----------------|--------------------------------------------------------|--|--|--|--|--|--|--|--| | - | Not implemen | Not implemented, reserved for future use. <sup>a</sup> | | | | | | | | | | DPS | Data Pointer | Data Pointer Selection. | | | | | | | | | | | DPS | PS Operating Mode | | | | | | | | | | | 0 | DPTR0 Selected | | | | | | | | | | | 1 | DPTR1 Selected | | | | | | | | | | GF3 | This bit is a g | This bit is a general purpose user flag <sup>b</sup> . | | | | | | | | | - a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. - b. GF3 will not be available on first version of the RC devices. #### **Application** Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer. #### ASSEMBLY LANGUAGE ``` ; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H 0000 909000MOV DPTR,#SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR,#DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers ; get a byte from SOURCE 000A E0 MOVX A, @DPTR 000B A3 INC DPTR ; increment SOURCE address ; switch data pointers 000C 05A2 INC AUXR1 000E F0 MOVX @DPTR,A ; write the byte to DEST INC DPTR ; increment DEST address 000F A3 0010 70F6 JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS ``` INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state. ## 6.3 Expanded RAM (XRAM) The TS80C51Rx2 provide additional Bytes of ramdom access memory (RAM) space for increased data parameter handling and high level language usage. RA2, RB2 and RC2 devices have 256 bytes of expanded RAM, from 00H to FFH in external data space; RD2 devices have 768 bytes of expanded RAM, from 00H to 2FFH in external data space. The TS80C51Rx2 has internal data memory that is mapped into four separate segments. The four segments are: - 1. The Lower 128 bytes of RAM (addresses 00H to 7FH) are directly and indirectly addressable. - 2. The Upper 128 bytes of RAM (addresses 80H to FFH) are indirectly addressable only. - 3. The Special Function Registers, SFRs, (addresses 80H to FFH) are directly addressable only. - 4. The expanded RAM bytes are indirectly accessed by MOVX instructions, and with the EXTRAM bit cleared in the AUXR register. (See Table 7.) The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space. When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction. - Instructions that use direct addressing access SFR space. For example: MOV 0A0H, # data ,accesses the SFR at location 0A0H (which is P2). - Instructions that use indirect addressing access the Upper 128 bytes of data RAM. For example: MOV @R0, #data where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H). - The 256 or 768 XRAM bytes can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory which is physically located on-chip, logically occupies the first 256 or 768 bytes of external data memory. - With EXTRAM = 0, the XRAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to XRAM will not affect ports P0, P2, P3.6 (WR) and P3.7 (RD). For example, with EXTRAM = 0, MOVX @R0, # data where R0 contains 0A0H, accesses the XRAM at address 0A0H rather than external memory. An access to external data memory locations higher than FFH (i.e. 0100H to FFFFH) (higher than 2FFH (i.e. 0300H to FFFFH for RD devices) will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, so with P0 and P2 as data/address busses, and P3.6 and P3.7 as write and read timing signals. Refer to Figure . For RD devices, accesses to expanded RAM from 100H to 2FFH can only be done thanks to the use of DPTR. - With <u>EXTRAM = 1</u>, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an eight-bit address multiplexed with data on Port0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a sixteen-bit address. Port2 outputs the high-order eight address bits (the contents of DPH) while Port0 multiplexes the low-order eight address bits (DPL) with data. MOVX @ Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD). The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the XRAM. Figure 4. Internal and External Data Memory Address Table 7. Auxiliary Register AUXR | AUXR<br>Address 08EH | | - | - | - | | | | T2377ET5 4 3 4 | AO | |----------------------|-------------|---|---|---|---|---|---|----------------|----| | | Reset value | X | X | X | X | X | X | 0 | 0 | | Symbol | Function | | | | | | | | | | |--------|--------------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | - | Not implemen | Not implemented, reserved for future use. <sup>a</sup> | | | | | | | | | | AO | Disable/Enable ALE | | | | | | | | | | | | AO | Operating Mode | | | | | | | | | | | 0 | ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2 mode is used) | | | | | | | | | | | 1 | ALE is active only during a MOVX or MOVC instruction | | | | | | | | | | EXTRAM | Internal/Extern | nal RAM (00H-FFH) access using MOVX @ Ri/ @ DPTR | | | | | | | | | | | EXTRAM | Operating Mode | | | | | | | | | | | 0 | Internal XRAM access using MOVX @ Ri/ @ DPTR | | | | | | | | | | | 1 | External data memory access | | | | | | | | | a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. #### **6.4 Timer 2** The timer 2 in the TS80C51RX2 is compatible with the timer 2 in the 80C52. It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 8) and T2MOD register (See Table 9). Timer 2 operation is similar to Timer 0 and Timer 1. $C/\overline{T2}$ selects $F_{OSC}/12$ (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input. Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the TEMIC 8-bit Microcontroller Hardware description. Refer to the TEMIC 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes. In TS80C51RX2 Timer 2 includes the following enhancements: - Auto-reload mode with up or down counter - Programmable clock-output #### 6.4.1 Auto-Reload Mode The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the TEMIC 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 5. In this mode the T2EX pin controls the direction of count. When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2. When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers. The EXF2 bit toggles when timer 2 overflows or underflows according to the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution. Figure 5. Auto-Reload Mode Up/Down Counter (DCEN = 1) #### 6.4.2 Programmable Clock-Output In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 6) . The input clock increments TL2 at frequency $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers : $$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$ For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz $(F_{OSC}/2^{16})$ to 4 MHz $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0). Timer 2 is programmed for the clock-out mode as follows: - Set T2OE bit in T2MOD register. - Clear $C/\overline{T2}$ bit in T2CON register. - Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers. - Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application. - To start the timer, set TR2 run control bit in T2CON register. It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers. Figure 6. Clock-Out Mode $C/\overline{T2} = 0$ # Table 8. T2CON Register ## T2CON - Timer 2 Control Register (C8h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|------|-------|-----|-------|---------| | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | С/Т2# | CP/RL2# | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TF2 | Timer 2 overflow Flag Must be cleared by software. Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0. | | 6 | EXF2 | Timer 2 External Flag Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1. When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled. Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) | | 5 | RCLK | Receive Clock bit Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3. Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3. | | 4 | TCLK | Transmit Clock bit Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3. Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3. | | 3 | EXEN2 | Timer 2 External Enable bit Clear to ignore events on T2EX pin for timer 2 operation. Set to cause a capture or reload when a negative transition on T2EX pin is detected, if timer 2 is not used to clock the serial port. | | 2 | TR2 | Timer 2 Run control bit Clear to turn off timer 2. Set to turn on timer 2. | | 1 | C/T2# | Timer/Counter 2 select bit Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ). Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode. | | 0 | CP/RL2# | Timer 2 Capture/Reload bit If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2 overflow. Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1. Set to capture on negative transitions on T2EX pin if EXEN2=1. | Reset Value = 0000 0000b Bit addressable ## Table 9. T2MOD Register ## T2MOD - Timer 2 Mode Control Register (C9h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|------|------| | - | - | - | - | - | - | T2OE | DCEN | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 3 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 2 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 1 | T20E | Timer 2 Output Enable bit Clear to program P1.0/T2 as clock input or I/O port. Set to program P1.0/T2 as clock output. | | 0 | DCEN | Down Counter Enable bit Clear to disable timer 2 as up/down counter. Set to enable timer 2 as up/down counter. | Reset Value = XXXX XX00b Not bit addressable # 6.5 Programmable Counter Array PCA The PCA provides more timing capabilities with less CPU intervention than the standard timer/counters. Its advantages include reduced software overhead and improved accuracy. The PCA consists of a dedicated timer/counter which serves as the time base for an array of five compare/ capture modules. Its clock input can be programmed to count any one of the following signals: - Oscillator frequency ÷ 12 (÷ 6 in X2 mode) - Oscillator frequency ÷ 4 (÷ 2 in X2 mode) - Timer 0 overflow - External input on ECI (P1.2) Each compare/capture modules can be programmed in any one of the following modes: - rising and/or falling edge capture, - · software timer, - high-speed output, or - pulse width modulator. Module 4 can also be programmed as a watchdog timer (See Section "PCA Watchdog Timer", page 31). When the compare/capture modules are programmed in the capture mode, software timer, or high speed output mode, an interrupt can be generated when the module executes its function. All five modules plus the PCA timer overflow share one interrupt vector. The PCA timer/counter and compare/capture modules share Port 1 for external I/O. These pins are listed below. If the port is not used for the PCA, it can still be used for standard I/O. | PCA component | External I/O Pin | |-----------------|------------------| | 16-bit Counter | P1.2 / ECI | | 16-bit Module 0 | P1.3 / CEX0 | | 16-bit Module 1 | P1.4 / CEX1 | | 16-bit Module 2 | P1.5 / CEX2 | | 16-bit Module 3 | P1.6 / CEX3 | | 16-bit Module 4 | P1.7 / CEX4 | **The PCA timer** is a common time base for all five modules (See Figure 7.). The timer count source is determined from the CPS1 and CPS0 bits in the **CMOD SFR** (See Table 10.) and can be programmed to run at: - 1/12 the oscillator frequency. (Or 1/6 in X2 Mode) - 1/4 the oscillator frequency. (Or 1/2 in X2 Mode) - The Timer 0 overflow - The input on the ECI pin (P1.2) Figure 7. PCA Timer/Counter Table 10. CMOD: PCA Counter Mode Register | CMOD<br>Address 0D9H | | CIDL | WDTE | _ | - | - | CPS1 | | ECF | |----------------------|-------------|------|------|---|---|---|------|---|-----| | | Reset value | 0 | 0 | X | X | X | 0 | 0 | 0 | | Symbol | Function | | | | | | | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--| | CIDL | | Counter Idle control: CIDL = 0 programs the PCA Counter to continue functioning during idle Mode. CIDL = 1 programs it to be gated off during idle. | | | | | | | | | WDTE | | Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function on PCA Module 4. WDTE = 1 enables it. | | | | | | | | | - | Not imp | Not implemented, reserved for future use. <sup>a</sup> | | | | | | | | | CPS1 | PCA C | PCA Count Pulse Select bit 1. | | | | | | | | | CPS0 | PCA C | PCA Count Pulse Select bit 0. | | | | | | | | | | CPS1 | CPS0 | Selected PCA input. <sup>b</sup> | | | | | | | | | 0 | 0 | Internal clock f <sub>osc</sub> /12 ( Or f <sub>osc</sub> /6 in X2 Mode). | | | | | | | | | 0 | 1 | Internal clock f <sub>osc</sub> /4 ( Or f <sub>osc</sub> /2 in X2 Mode). | | | | | | | | | 1 | 0 | Timer 0 Overflow | | | | | | | | | 1 | 1 | External clock at ECI/P1.2 pin (max rate = f <sub>osc</sub> / 8) | | | | | | | | ECF | PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an interrupt. ECF = 0 disables that function of CF. | | | | | | | | | a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. b. $f_{osc} = oscillator frequency$ The CMOD SFR includes three additional bits associated with the PCA (See Figure 7. and Table 10.). - The CIDL bit which allows the PCA to stop during idle mode. - The WDTE bit which enables or disables the watchdog function on module 4. - The ECF bit which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. **The CCON SFR** contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (Refer to Table 11.). - Bit CR (CCON.6) must be set by software to run the PCA. The PCA is shut off by clearing this bit. - Bit CF: The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set. The CF bit can only be cleared by software. - Bits 0 through 4 are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. Table 11. CCON: PCA Counter Control Register | CCON<br>Address 0D8H | | CF | CR | | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | |----------------------|-------------|----|----|---|------|------|------|------|------| | | Reset value | 0 | 0 | X | 0 | 0 | 0 | 0 | 0 | | Symbol | Function | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CF | PCA Counter Overflow flag. Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is set. CF may be set by either hardware or software but can only be cleared by software. | | CR | PCA Counter Run control bit. Set by software to turn the PCA counter on. Must be cleared by software to turn the PCA counter off. | | - | Not implemented, reserved for future use. <sup>a</sup> | | CCF4 | PCA Module 4 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software. | | CCF3 | PCA Module 3 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software. | | CCF2 | PCA Module 2 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software. | | CCF1 | PCA Module 1 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software. | | CCF0 | PCA Module 0 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software. | a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. The watchdog timer function is implemented in module 4 (See Figure 10.). The PCA interrupt system is shown in Figure 8. Figure 8. PCA Interrupt System **PCA Modules:** each one of the five compare/capture modules has six possible functions. It can perform: - 16-bit Capture, positive-edge triggered, - 16-bit Capture, negative-edge triggered, - 16-bit Capture, both positive and negative-edge triggered, - 16-bit Software Timer, - 16-bit High Speed Output, - 8-bit Pulse Width Modulator. In addition, module 4 can be used as a Watchdog Timer. Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (See Table 12.). The registers contain the bits that control the mode that each module will operate in. - The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. - PWM (CCAPMn.1) enables the pulse width modulation mode. - The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. - The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register. - The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. - The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Table 13. shows the CCAPMn settings for the various PCA functions. . Table 12. CCAPMn: PCA Modules Compare/Capture Control Registers | CCAPMn Address | CCAPM1=0DBH<br>CCAPM2=0DCH | | | | | | | | | |----------------|----------------------------|---|--------------|-------|-------|------|------|------|-------| | n = 0 - 4 | CCAPM3=0DDH | | | | | | | | | | | CCAPM4=0DEH | | | | | | | | | | | | - | <b>ECOMn</b> | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | | | Reset value | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Symbol | Function | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | Not implemented, reserved for future use. <sup>a</sup> | | ECOMn | Enable Comparator. ECOMn = 1 enables the comparator function. | | CAPPn | Capture Positive, CAPPn = 1 enables positive edge capture. | | CAPNn | Capture Negative, CAPNn = 1 enables negative edge capture. | | MATn | Match. When MATn = 1, a match of the PCA counter with this module's compare/capture register causes the CCFn bit in CCON to be set, flagging an interrupt. | | TOGn | Toggle. When TOGn = 1, a match of the PCA counter with this module's compare/capture register causes the CEXn pin to toggle. | | PWMn | Pulse Width Modulation Mode. PWMn = 1 enables the CEXn pin to be used as a pulse width modulated output. | | ECCFn | Enable CCF interrupt. Enables compare/capture flag CCFn in the CCON register to generate an interrupt. | a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. Table 13. PCA Module Modes (CCAPMn Registers) | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function | | |-------|-------|-------|------|------|------|-------------------------------------|---------------------------------------------------|--| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No Operation | | | X | 1 | 0 | 0 | 0 | 0 | X | 16-bit capture by a positive-edge trigger on CEXn | | | X | 0 | 1 | 0 | 0 | 0 | X 16-bit capture by a negative trig | | | | X | 1 | 1 | 0 | 0 | 0 | X | 16-bit capture by a transition on CEX1 | | | 1 | 0 | 0 | 1 | 0 | 0 | X | 16-bit Software Timer / Compare mode | | | 1 | 0 | 0 | 1 | 1 | 0 | X | 16-bit High Speed Output | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 8-bit PWM | | | 1 | 0 | 0 | 1 | X | 0 | X | Watchdog Timer (module 4 only) | | There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output (See Table 14. & Table 15.) Table 14. CCAPnH: PCA Modules Capture/Compare Registers High | CCAPnH Address<br>n = 0 · 4 | CCAP0H=0FAH<br>CCAP1H=0FBH<br>CCAP2H=0FCH<br>CCAP3H=0FDH<br>CCAP4H=0FEH | | | | | | | | | |-----------------------------|-------------------------------------------------------------------------|---|---|---|---|---|---|---|---| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Table 15. CCAPnL: PCA Modules Capture/Compare Registers Low | | CCAP0L=0EAH | | | | | | | | | |----------------|-------------|---|---|---|---|---|---|---|---| | CCAPnL Address | CCAP1L=0EBH | | | | | | | | | | n = 0 - 4 | CCAP2L=0ECH | | | | | | | | | | | CCAP3L=0EDH | | | | | | | | | | | CCAP4L=0EEH | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Table 16. CH: PCA Counter High | Address 0F9H | Pasat value | | | | 0 | |--------------|-------------|--|--|--|---| | CH | | | | | | ## Table 17. CL: PCA Counter Low # **6.5.1 PCA Capture Mode** To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated (Refer to Figure 9.). Figure 9. PCA Capture Mode ## 6.5.2 16-bit Software Timer / Compare Mode The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (See Figure 10.). <sup>\*</sup> Only for Module 4 Figure 10. PCA Compare Mode and PCA Watchdog Timer Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Writing to CCAPnH will set the ECOM bit. Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register. ## 6.5.3 High Speed Output Mode In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (See Figure 11.). A prior write must be done to CCAPnL and CCAPnH before writing the ECOMn bit. Figure 11. PCA High Speed Output Mode Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register. #### 6.5.4 Pulse Width Modulator Mode All of the PCA modules can be used as PWM outputs. Figure 12. shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. This allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode. Figure 12. PCA PWM Mode # 6.5.5 PCA Watchdog Timer An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 10. shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high. In order to hold off the reset, the user has three options: - 1. periodically change the compare value so it will never match the PCA timer, - 2. periodically change the PCA timer value so it will never match the compare values, or - 3. disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it. The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option. This watchdog timer won't generate a reset out on the reset pin. #### 6.6 TS80C51Rx2 Serial I/O Port The serial I/O port in the TS80C51Rx2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates Serial I/O port includes the following enhancements: - Framing error detection - Automatic address recognition ## 6.6.1 Framing Error Detection Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 13.). Figure 13. Framing Error Block Diagram When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 18.) bit is set. Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 14. and Figure 15.). Figure 14. UART Timings in Mode 1 Figure 15. UART Timings in Modes 2 and 3 # 6.6.2 Automatic Address Recognition The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set). Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices. If desired, you may enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. To support automatic address recognition, a device is identified by a given address and a broadcast address. NOTE: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect). #### 6.6.3 Given Address Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example: | SADDR | 0101 | 0110b | |--------------|------|-------| | <u>SADEN</u> | 1111 | 1100b | | Given | 0101 | 01XXb | The following is an example of how to use given addresses to address different slaves: | | - | | |----------|--------------------------------|-----------------------------------------------| | Slave A: | SADDR<br><u>SADEN</u><br>Given | 1111 0001b<br><u>1111 1010b</u><br>1111 0X0Xb | | Slave B: | SADDR<br><u>SADEN</u><br>Given | 1111 0011b<br>1111 1001b<br>1111 0XX1b | | Slave C: | SADDR<br><u>SADEN</u><br>Given | 1111 0010b<br><u>1111 1101b</u><br>1111 00X1b | | | | | The SADEN byte is selected so that each slave may be addressed separately. For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (e.g. 1111 0000b). For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b). To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b). #### 6.6.4 Broadcast Address A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.: | SADDR | 0101 | 0110b | |---------------------------|------|-------| | SADEN | 1111 | 1100b | | Broadcast =SADDR OR SADEN | 1111 | 111Xb | The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses: | Slave A: | SADDR<br><u>SADEN</u><br>Broadcast | 1111 0001b<br>1111 1010b<br>1111 1X11b, | |----------|-------------------------------------|-----------------------------------------| | Slave B: | SADDR<br><u>SADEN</u><br>Broadcast | 1111 0011b<br>1111 1001b<br>1111 1X11B, | | Slave C: | SADDR=<br><u>SADEN</u><br>Broadcast | 1111 0010b<br>1111 1101b<br>1111 1111b | For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh. #### 6.6.5 Reset Addresses On reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and broadcast addresses are XXXX XXXXb (all don't-care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition. #### SADEN - Slave Address Mask Register (B9h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | | | | | | | | | Reset Value = 0000 0000b Not bit addressable #### SADDR - Slave Address Register (A9h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | | | | | | | | | Reset Value = 0000 0000b Not bit addressable # Table 18. SCON Register # SCON - Serial Control Register (98h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|----|----| | FE/SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | | | • | • | | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Bit<br>Number | Bit<br>Mnemonic | | | Description | | | 7 | FE | Framing Error bit (SMOD0=1) Clear to reset the error state, not cleared by a valid stop bit. Set by hardware when an invalid stop bit is detected. SMOD0 must be set to enable access to the FE bit Serial port Mode bit 0 Refer to SM1 for serial port mode selection. SMOD0 must be cleared to enable access to the SM0 bit | | | | | | SM0 | | | | | | | | Serial port Mode bit 1<br>SM1 SM0 | _Mode | Description | Baud Rate | | 6 | SM1 | 0 0<br>0 1<br>1 0<br>1 1 | 0<br>1<br>2<br>3 | Shift Register<br>8-bit UART<br>9-bit UART<br>9-bit UART | F <sub>XTAL</sub> /12 (/6 in X2 mode)<br>Variable<br>F <sub>XTAL</sub> /64 or F <sub>XTAL</sub> /32 (/32, /16 in X2 mode)<br>Variable | | 5 | SM2 | Serial port Mode 2 bit / Multiprocessor Communication Enable bit Clear to disable multiprocessor communication feature. Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode 1. This bit should be cleared in mode 0. | | | | | 4 | REN | Reception Enable bit Clear to disable serial reception. Set to enable serial reception. | | | | | 3 | ТВ8 | Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3. Clear to transmit a logic 0 in the 9th bit. Set to transmit a logic 1 in the 9th bit. | | | | | 2 | RB8 | Receiver Bit 8 / Ninth bit received in modes 2 and 3 Cleared by hardware if 9th bit received is a logic 0. Set by hardware if 9th bit received is a logic 1. In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used. | | | | | 1 | ТІ | Transmit Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other modes. | | | | | 0 | RI | Receive Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0, see Figure 14. and Figure 15. in the other modes. | | | | Reset Value = 0000 0000b Bit addressable ### Table 19. PCON Register # PCON - Power Control Register (87h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|-----|-----|-----|----|-----| | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD1 | Serial port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3. | | 6 | SMOD0 | Serial port Mode bit 0 Clear to select SM0 bit in SCON register. Set to to select FE bit in SCON register. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | POF | Power-Off Flag Clear to recognize next reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. | | 3 | GF1 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 2 | GF0 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 1 | PD | Power-Down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. | | 0 | IDL | Idle mode bit Clear by hardware when interrupt or reset occurs. Set to enter idle mode. | Reset Value = 00X1 0000b Not bit addressable Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit. # **6.7 Interrupt System** The TS80C51Rx2 has a total of 7 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2), the serial port interrupt and the PCA global interrupt. These interrupts are shown in Figure 16. WARNING: Note that in the first version of RC devices, the PCA interrupt is in the lowest priority. Thus the order in INTO, TFO, INTO, TF1, RI or TI, TF2 or EXF2, PCA. Figure 16. Interrupt Control System Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 21.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once. Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 22.) and in the Interrupt Priority High register (See Table 23.). shows the bit values and priority levels associated with each combination. The PCA interrupt vector is located at address 0033H. All other vector addresses are the same as standard C52 devices. #### **Table 20. Priority Level Bit Values** | ІРН.х | IP.x | Interrupt Level Priority | |-------|------|--------------------------| | 0 | 0 | 0 (Lowest) | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 (Highest) | A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source. If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence. Table 21. IE Register #### IE - Interrupt Enable Register (A8h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|-----|----|-----|-----|-----|-----| | EA | EC | ET2 | ES | ET1 | EX1 | ЕТ0 | EX0 | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EA | Enable All interrupt bit Clear to disable all interrupts. Set to enable all interrupts. If EA=1, each interrupt source is individually enabled or disabled by setting or clearing its own interrupt enable bit. | | 6 | EC | PCA interrupt enable bit Clear to disable . Set to enable. | | 5 | ET2 | Timer 2 overflow interrupt Enable bit Clear to disable timer 2 overflow interrupt. Set to enable timer 2 overflow interrupt. | | 4 | ES | Serial port Enable bit Clear to disable serial port interrupt. Set to enable serial port interrupt. | | 3 | ET1 | Timer 1 overflow interrupt Enable bit Clear to disable timer 1 overflow interrupt. Set to enable timer 1 overflow interrupt. | | 2 | EX1 | External interrupt 1 Enable bit Clear to disable external interrupt 1. Set to enable external interrupt 1. | | 1 | ЕТО | Timer 0 overflow interrupt Enable bit Clear to disable timer 0 overflow interrupt. Set to enable timer 0 overflow interrupt. | | 0 | EX0 | External interrupt 0 Enable bit Clear to disable external interrupt 0. Set to enable external interrupt 0. | Reset Value = 0000 0000b Bit addressable # Table 22. IP Register ### IP - Interrupt Priority Register (B8h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|----|-----|-----|-----|-----| | - | PPC | PT2 | PS | PT1 | PX1 | РТО | PX0 | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | PPC | PCA interrupt priority bit Refer to PPCH for priority level. | | 5 | PT2 | Timer 2 overflow interrupt Priority bit Refer to PT2H for priority level. | | 4 | PS | Serial port Priority bit Refer to PSH for priority level. | | 3 | PT1 | Timer 1 overflow interrupt Priority bit Refer to PT1H for priority level. | | 2 | PX1 | External interrupt 1 Priority bit Refer to PX1H for priority level. | | 1 | PT0 | Timer 0 overflow interrupt Priority bit Refer to PT0H for priority level. | | 0 | PX0 | External interrupt 0 Priority bit Refer to PX0H for priority level. | Reset Value = X000 0000b Bit addressable ### Table 23. IPH Register # IPH - Interrupt Priority High Register (B7h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|-----|------|------|------|------| | - | PPCH | РТ2Н | PSH | РТ1Н | PX1H | РТОН | РХОН | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | РРСН | PCA interrupt priority bit high. PPCH PPC Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 5 | РТ2Н | Timer 2 overflow interrupt Priority High bit PT2H PT2 Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 4 | PSH | Serial port Priority High bit PSH PS Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 3 | РТ1Н | Timer 1 overflow interrupt Priority High bit PT1H PT1 Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 2 | PX1H | External interrupt 1 Priority High bit PX1H PX1 Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 1 | РТОН | Timer 0 overflow interrupt Priority High bit PTOH PTO Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | | 0 | РХ0Н | External interrupt 0 Priority High bit PX0H PX0 Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest | Reset Value = $X000\ 0000b$ Not bit addressable #### 6.8 Idle mode An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely: the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels. There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle. The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits. The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset. #### 6.9 Power-Down Mode To save maximum power, a power-down mode can be invoked by software (Refer to Table 19., PCON register). In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated. $V_{CC}$ can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before $V_{CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize. Only external interrupts $\overline{\text{INT0}}$ and $\overline{\text{INT1}}$ are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input. Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 17. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C51Rx2 into power-down mode. Figure 17. Power-Down Exit Waveform Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs. Exit from power-down by either reset or external interrupt does not affect the internal RAM content. NOTE: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered. Table 24. The state of ports during idle and power-down mode | Mode | Program<br>Memory | ALE | PSEN | PORT0 | PORT1 | PORT2 | PORT3 | |------------|-------------------|-----|------|------------|-----------|-----------|-----------| | Idle | Internal | 1 | 1 | Port Data* | Port Data | Port Data | Port Data | | Idle | External | 1 | 1 | Floating | Port Data | Address | Port Data | | Power Down | Internal | 0 | 0 | Port Data* | Port Data | Port Data | Port Data | | Power Down | External | 0 | 0 | Floating | Port Data | Port Data | Port Data | <sup>\*</sup> Port 0 can force a "zero" level. A "one" will leave port floating. Rev. B - Aug. 24, 1999 43 # 6.10 Hardware Watchdog Timer The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin. ### 6.10.1 Using the WDT To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x $T_{\rm OSC}$ , where $T_{\rm OSC} = 1/F_{\rm OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. To have a more powerful WDT, a $2^7$ counter has been added to extend the Time-out capability, ranking from 16ms to 2s @ $F_{OSC}$ = 12MHz. To manage this feature, refer to WDTPRG register description, Table 26. (SFR0A7h). #### Table 25. WDTRST Register #### WDTRST Address (0A6h) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |-------------|---|---|---|---|---|---|---| | Reset value | X | X | X | X | X | X | X | Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence. #### Table 26. WDTPRG Register #### WDTPRG Address (0A7h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|----|----| | T4 | Т3 | Т2 | T1 | ТО | S2 | S1 | S0 | | Bit<br>Number | Bit<br>Mnemonic | | Description | | | | | | | | |---------------|-----------------|---------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | T4 | | | | | | | | | | | 6 | Т3 | | | | | | | | | | | 5 | T2 | Reserved<br>Do no | | set or clea | r this bit. | | | | | | | 4 | Т1 | | | | | | | | | | | 3 | Т0 | | | | | | | | | | | 2 | S2 | WDT Tir | ne-out s | elect bit 2 | 2 | | | | | | | 1 | S1 | WDT Tir | ne-out s | elect bit 1 | | | | | | | | 0 | S0 | WDT Tir | ne-out s | elect bit ( | ) | | | | | | | | | S2<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | <u>S1</u><br>0<br>0<br>1<br>1<br>0<br>0 | SO<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | Selected Time-out (2 <sup>14</sup> - 1) machine cycles, 16.3 ms @ 12 MHz (2 <sup>15</sup> - 1) machine cycles, 32.7 ms @ 12 MHz (2 <sup>16</sup> - 1) machine cycles, 65.5 ms @ 12 MHz (2 <sup>17</sup> - 1) machine cycles, 131 ms @ 12 MHz (2 <sup>18</sup> - 1) machine cycles, 262 ms @ 12 MHz (2 <sup>19</sup> - 1) machine cycles, 542 ms @ 12 MHz (2 <sup>20</sup> - 1) machine cycles, 1.05 s @ 12 MHz (2 <sup>21</sup> - 1) machine cycles, 2.09 s @ 12 MHz | | | | | | Reset value XXXX X000 ### 6.10.2 WDT during Power Down and Idle In Power Down mode the oscillator stops, which means the WDT also stops. While in Power Down mode the user does not need to service the WDT. There are 2 methods of exiting Power Down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power Down mode. When Power Down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the TS80C51Rx2 is reset. Exiting Power Down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine. To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is best to reset the WDT just before entering powerdown. In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the TS80C51Rx2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode. # **6.11 ONCE**<sup>TM</sup> Mode (ON Chip Emulation) The ONCE mode facilitates testing and debugging of systems using TS80C51Rx2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C51Rx2; the following sequence must be exercised: - Pull ALE low while the device is in reset (RST high) and PSEN is high. - Hold ALE low as RST is deactivated. While the TS80C51Rx2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 26. shows the status of the port pins during ONCE mode. Normal operation is restored when normal reset is applied. Table 27. External Pin Status during ONCE Mode | ALE | PSEN | Port 0 | Port 1 | Port 2 | Port 3 | XTAL1/2 | |--------------|--------------|--------|--------------|--------------|--------------|---------| | Weak pull-up | Weak pull-up | Float | Weak pull-up | Weak pull-up | Weak pull-up | Active | # 6.12 Power-Off Flag The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset. A cold start reset is the one induced by $V_{\rm CC}$ switch-on. A warm start reset occurs while $V_{\rm CC}$ is still applied to the device and could be generated for example by an exit from power-down. The power-off flag (POF) is located in PCON register (See Table 28.). POF is set by hardware when $V_{CC}$ rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset. The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value. #### Table 28. PCON Register #### PCON - Power Control Register (87h) | | - | | | | | | | |-------|-------|---|-----|-----|-----|----|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD1 | Serial port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3. | | 6 | SMOD0 | Serial port Mode bit 0 Clear to select SM0 bit in SCON register. Set to to select FE bit in SCON register. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | POF | Power-Off Flag Clear to recognize next reset type. Set by hardware when $V_{CC}$ rises from 0 to its nominal voltage. Can also be set by software. | | 3 | GF1 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 2 | GF0 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 1 | PD | Power-Down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. | | 0 | IDL | Idle mode bit Clear by hardware when interrupt or reset occurs. Set to enter idle mode. | Reset Value = 00X1 0000b Not bit addressable #### 6.13 Reduced EMI Mode The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit. The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high. #### Table 29. AUXR Register #### AUXR - Auxiliary Register (8Eh) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|--------|----| | - | - | - | - | - | - | EXTRAM | AO | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 3 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 2 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 1 | EXTRAM | EXTRAM bit See Table 7. | | 0 | AO | ALE Output bit Clear to restore ALE operation during internal fetches. Set to disable ALE operation during internal fetches. | Reset Value = XXXX XX00b Not bit addressable #### 7. TS83C51RB2/RC2/RD2 ROM #### 7.1 ROM Structure The TS83C51RB2/RC2/RD2 ROM memory is divided in three different arrays: | • | the code array: | .16/32/64 Kbytes | |---|-----------------------|------------------| | • | the encryption array: | 64 bytes | | • | the signature array: | 4 bytes | # 7.2 ROM Lock System The program Lock system, when programmed, protects the on-chip program against software piracy. #### 7.2.1 7.2.1 Encryption Array Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form. When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection. ### 7.2.2 Program Lock Bits The lock bits when programmed according to Table 30. will provide different level of protection for the on-chip code and data. **Program Lock Bits** Protection description Securi-LB<sub>1</sub> LB<sub>2</sub> LB3 ty level No program lock features enabled. Code verify will still be encrypted by the encryption U U U 1 array if programmed. MOVC instruction executed from external program memory returns non encrypted data. MOVC instruction executed from external program memory are disabled from fetching 2 Р U U code bytes from internal memory, EA is sampled and latched on reset. Same as level 1+ Verify disable. 3 П Р П This security level is only available for 51RDX2 devices. Table 30. Program Lock bits U: unprogrammed P: programmed #### 7.2.3 Signature bytes The TS83C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3. #### 7.2.4 Verify Algorithm Refer to 8.3.4 ### 8. TS87C51RB2/RC2/RD2 EPROM #### 8.1 EPROM Structure The TS87C51RB2/RC2/RD2 EPROM is divided in two different arrays: | • | the code array: | |----|---------------------------------------------------------| | • | the encryption array: | | In | addition a third non programmable array is implemented: | | • | the signature array: | #### 8.2 EPROM Lock System The program Lock system, when programmed, protects the on-chip program against software piracy. ### 8.2.1 Encryption Array Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form. When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection. #### 8.2.2 Program Lock Bits The three lock bits, when programmed according to Table 31., will provide different level of protection for the on-chip code and data. **Program Lock Bits** Protection description Security LB1 LB<sub>2</sub> LB3 level No program lock features enabled. Code verify will still be encrypted by the encryption U U 1 U array if programmed. MOVC instruction executed from external program memory returns non encrypted data. MOVC instruction executed from external program memory are disabled from fetching 2 P U U code bytes from internal memory, EA is sampled and latched on reset, and further programming of the EPROM is disabled. 3 U P U Same as 2, also verify is disabled. U U P 4 Same as 3, also external execution is disabled. Table 31. Program Lock bits U: unprogrammed, P: programmed WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification. # 8.2.3 Signature bytes The TS87C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3. ### 8.3 EPROM Programming #### 8.3.1 Set-up modes In order to program and verify the EPROM or to read the signature bytes, the TS87C51RB2/RC2/RD2 is placed in specific set-up modes (See Figure 18.). Control and program signals must be held at the levels indicated in Table 32. #### **8.3.2** Definition of terms **Address Lines:**P1.0-P1.7, P2.0-P2.5, P3.4, P3.5 respectively for A0-A15 (P2.5 (A13) for RB, P3.4 (A14) for RC, P3.5 (A15) for RD) Data Lines:P0.0-P0.7 for D0-D7 Control Signals: RST, PSEN, P2.6, P2.7, P3.3, P3.6, P3.7. Program Signals: ALE/PROG, EA/VPP. Table 32. EPROM Set-Up Modes | Mode | RST | PSEN | ALE/<br>PROG | EA/<br>VPP | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | |-------------------------------------------|-----|------|--------------|------------|------|------|------|------|------| | Program Code data | 1 | 0 | ப | 12.75V | 0 | 1 | 1 | 1 | 1 | | Verify Code data | 1 | 0 | 1 | 1 | 0 | | 0 | 1 | 1 | | Program Encryption Array<br>Address 0-3Fh | 1 | 0 | ப | 12.75V | 0 | 1 | 1 | 0 | 1 | | Read Signature Bytes | 1 | 0 | 1 | 1 | 0 | 7 | 0 | 0 | 0 | | Program Lock bit 1 | 1 | 0 | ъ | 12.75V | 1 | 1 | 1 | 1 | 1 | | Program Lock bit 2 | 1 | 0 | ப | 12.75V | 1 | 1 | 1 | 0 | 0 | | Program Lock bit 3 | 1 | 0 | ъ | 12.75V | 1 | 0 | 1 | 1 | 0 | <sup>\*</sup> See Table 31. for proper value on these inputs Figure 18. Set-Up Modes Configuration #### 8.3.3 Programming Algorithm The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1. To program the TS87C51RB2/RC2/RD2 the following sequence must be exercised: - Step 1: Activate the combination of control signals. - Step 2: Input the valid address on the address lines. - Step 3: Input the appropriate data on the data lines. - Step 4: Raise $\overline{EA}/VPP$ from VCC to VPP (typical 12.75V). - Step 5: Pulse ALE/PROG once. - Step 6: Lower EA/VPP from VPP to VCC Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 19.). #### 8.3.4 Verify algorithm Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C51RB2/RC2/RD2. P 2.7 is used to enable data output. To verify the TS87C51RB2/RC2/RD2 code the following sequence must be exercised: - Step 1: Activate the combination of program and control signals. - Step 2: Input the valid address on the address lines. - Step 3: Read data on the data lines. Repeat step 2 through 3 changing the address for the entire array verification (See Figure 19.) The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted. Figure 19. Programming and Verification Signal's Waveform # 8.4 EPROM Erasure (Windowed Packages Only) Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality. Erasure leaves all the EPROM cells in a 1's state (FF). #### 8.4.1 Erasure Characteristics The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000 $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers. Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window. # 9. Signature Bytes The TS83/87C51RB2/RC2/RD2 has four signature bytes in location 30h, 31h, 60h and 61h. To read these bytes follow the procedure for EPROM verify but activate the control lines provided in Table 31. for Read Signature Bytes. Table 33. shows the content of the signature byte for the TS87C51RB2/RC2/RD2. Table 33. Signature Bytes Content | Location | Contents | Comment | |----------|----------|--------------------------| | 30h | 58h | Manufacturer Code: TEMIC | | 31h | 57h | Family Code: C51 X2 | | 60h | 7Ch | Product name: TS83C51RD2 | | 60h | FCh | Product name: TS87C51RD2 | | 60h | 37h | Product name: TS83C51RC2 | | 60h | B7h | Product name: TS87C51RC2 | | 60h | 3Bh | Product name: TS83C51RB2 | | 60h | BBh | Product name: TS87C51RB2 | | 61h | FFh | Product revision number | # 10. Electrical Characteristics # 10.1 Absolute Maximum Ratings (1) Ambiant Temperature Under Bias: $\begin{array}{lll} \text{C = commercial} & 0^{\circ}\text{C to }70^{\circ}\text{C} \\ \text{I = industrial} & -40^{\circ}\text{C to }85^{\circ}\text{C} \\ \text{Storage Temperature} & -65^{\circ}\text{C to } + 150^{\circ}\text{C} \\ \text{Voltage on V}_{\text{CC}} \text{ to V}_{\text{SS}} & -0.5 \text{ V to } + 7 \text{ V} \\ \text{Voltage on Any Pin to V}_{\text{SS}} & -0.5 \text{ V to } + 13 \text{ V} \\ \text{Vower Dissipation} & 1 \text{ W}^{(2)} \end{array}$ #### NOTES # 10.2 Power consumption measurement Since the introduction of the first C51 devices, every manufacturer made operating Icc measurements under reset, which made sense for the designs were the CPU was running under reset. In TEMIC new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, TEMIC presents a new way to measure the operating Icc: Using an internal test ROM, the following code is executed: Label: SJMP Label (80 FE) Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock. This is much more representative of the real operating Icc. Rev. B - Aug. 24, 1999 55 <sup>1.</sup> Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. <sup>2.</sup> This value is based on the maximum allowable die temperature and the thermal resistance of the package. # 10.3 DC Parameters for Standard Voltage TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V $\pm$ 10%; F = 0 to 40 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V $\pm$ 10%; F = 0 to 40 MHz. Table 34. DC Parameters in Standard Voltage | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |--------------------|--------------------------------------------------------|-------------------------------------------------------------------------|--------|---------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------| | $v_{\mathrm{IL}}$ | Input Low Voltage | -0.5 | | 0.2 V <sub>CC</sub> - 0.1 | V | | | $v_{\mathrm{IH}}$ | Input High Voltage except XTAL1, RST | 0.2 V <sub>CC</sub> + 0.9 | | V <sub>CC</sub> + 0.5 | V | | | $V_{\mathrm{IH}1}$ | Input High Voltage, XTAL1, RST | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup> | | | 0.3<br>0.45<br>1.0 | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ mA^{(4)}$ $I_{OL} = 3.5 \ mA^{(4)}$ | | V <sub>OL1</sub> | Output Low Voltage, port 0 (6) | | | 0.3<br>0.45<br>1.0 | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ mA^{(4)}$ $I_{OL} = 7.0 \ mA^{(4)}$ | | V <sub>OL2</sub> | Output Low Voltage, ALE, PSEN | | | 0.3<br>0.45<br>1.0 | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ mA^{(4)}$ $I_{OL} = 3.5 \ mA^{(4)}$ | | V <sub>OH</sub> | Output High Voltage, ports 1, 2, 3, 4, 5 | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \ \mu A \\ I_{OH} &= -30 \ \mu A \\ I_{OH} &= -60 \ \mu A \\ V_{CC} &= 5 \ V \pm 10\% \end{split}$ | | V <sub>OH1</sub> | Output High Voltage, port 0 | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | V<br>V<br>V | $I_{OH} = -200 \ \mu A$ $I_{OH} = -3.2 \ mA$ $I_{OH} = -7.0 \ mA$ $V_{CC} = 5 \ V \pm 10\%$ | | V <sub>OH2</sub> | Output High Voltage, ALE, PSEN | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | V<br>V<br>V | $I_{OH} = -100 \ \mu A$ $I_{OH} = -1.6 \ mA$ $I_{OH} = -3.5 \ mA$ $V_{CC} = 5 \ V \pm 10\%$ | | $R_{RST}$ | RST Pulldown Resistor | 50 | 90 (5) | 200 | kΩ | | | $I_{\mathrm{IL}}$ | Logical 0 Input Current ports 1, 2, 3, 4, 5 | | | -50 | μА | Vin = 0.45 V | | $I_{LI}$ | Input Leakage Current | | | ±10 | μА | 0.45 V < Vin < V <sub>CC</sub> | | I <sub>TL</sub> | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5 | | | -650 | μА | Vin = 2.0 V | | C <sub>IO</sub> | Capacitance of I/O Buffer | | | 10 | pF | Fc = 1 MHz<br>TA = 25°C | | I <sub>PD</sub> | Power Down Current | | 20 (5) | 50 | μА | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$ | | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------|---------------------------------------------------|-----|-----|-----------------------------------------------------|------|------------------------------| | I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: (7) | | | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA | $V_{\rm CC} = 5.5 \ V^{(1)}$ | | I <sub>CC</sub><br>operating | Power Supply Current Maximum values, X1 mode: (7) | | | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA | $V_{\rm CC} = 5.5 \ V^{(8)}$ | | I <sub>CC</sub> idle | Power Supply Current Maximum values, X1 mode: (7) | | | 0.25+0.3 Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1 | mA | $V_{CC} = 5.5 V^{(2)}$ | # 10.4 DC Parameters for Low Voltage TA = 0°C to +70°C; $V_{SS}$ = 0 V; $V_{CC}$ = 2.7 V to 5.5 V $\pm$ 10%; F = 0 to 30 MHz. TA = -40°C to +85°C; $V_{SS}$ = 0 V; $V_{CC}$ = 2.7 V to 5.5 V $\pm$ 10%; F = 0 to 30 MHz. Table 35. DC Parameters for Low Voltage | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------|--------------------------------------------------------|---------------------|----------------------------------------|---------------------------------------------------|------|------------------------------------------------------------------------------------------------------| | $V_{\mathrm{IL}}$ | Input Low Voltage | -0.5 | | 0.2 V <sub>CC</sub> - 0.1 | v | | | V <sub>IH</sub> | Input High Voltage except XTAL1, RST | $0.2 V_{CC} + 0.9$ | | V <sub>CC</sub> + 0.5 | V | | | $V_{\mathrm{IH1}}$ | Input High Voltage, XTAL1, RST | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage, ports 1, 2, 3, 4, 5 (6) | | | 0.45 | V | $I_{OL} = 0.8 \text{ mA}^{(4)}$ | | $V_{\mathrm{OL1}}$ | Output Low Voltage, port 0, ALE, PSEN (6) | | | 0.45 | V | $I_{OL} = 1.6 \text{ mA}^{(4)}$ | | V <sub>OH</sub> | Output High Voltage, ports 1, 2, 3, 4, 5 | 0.9 V <sub>CC</sub> | | | V | $I_{OH} = -10 \mu A$ | | V <sub>OH1</sub> | Output High Voltage, port 0, ALE, PSEN | 0.9 V <sub>CC</sub> | | | V | $I_{OH} = -40 \mu A$ | | $I_{\Pi\!L}$ | Logical 0 Input Current ports 1, 2, 3, 4, 5 | | | -50 | μA | Vin = 0.45 V | | $I_{LI}$ | Input Leakage Current | | | ±10 | μА | 0.45 V < Vin < V <sub>CC</sub> | | $I_{TL}$ | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5 | | | -650 | μА | Vin = 2.0 V | | R <sub>RST</sub> | RST Pulldown Resistor | 50 | 90 (5) | 200 | kΩ | | | CIO | Capacitance of I/O Buffer | | | 10 | pF | Fc = 1 MHz<br>TA = 25°C | | I <sub>PD</sub> | Power Down Current | | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30 | μА | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ | | I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: (7) | | | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2 | mA | $V_{CC} = 3.3 V^{(1)}$ | | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |---------------------------|---------------------------------------------------|-----|-----|----------------------------------------------------|------|------------------------| | I <sub>CC</sub> operating | Power Supply Current Maximum values, X1 mode: (7) | | | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8 | mA | $V_{CC} = 3.3 V^{(8)}$ | | I <sub>CC</sub><br>idle | Power Supply Current Maximum values, X1 mode: (7) | | | 0.15 Freq<br>(MHz) + 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA | $V_{CC} = 3.3 V^{(2)}$ | #### NOTES - 1. $I_{CC}$ under reset is measured with all output pins disconnected; XTAL1 driven with $T_{CLCH}$ , $T_{CHCL} = 5$ ns (see Figure 24.), $V_{IL} = V_{SS} + 0.5$ V, $V_{IH} = V_{CC} 0.5$ V; XTAL2 N.C.; $\overline{EA} = RST = Port\ 0 = V_{CC}$ . $I_{CC}$ would be slightly higher if a crystal oscillator used. - 2. Idle $I_{CC}$ is measured with all output pins disconnected; XTAL1 driven with $T_{CLCH}$ , $T_{CHCL} = 5$ ns, $V_{IL} = V_{SS} + 0.5$ V, $V_{IH} = V_{CC} 0.5$ V; XTAL2 N.C; Port $0 = V_{CC}$ ; $\overline{EA} = RST = V_{SS}$ (see Figure 22.). - 3. Power Down $I_{CC}$ is measured with all output pins disconnected; $\overline{EA} = V_{SS}$ , $PORT 0 = V_{CC}$ ; $XTAL2 \ NC$ .; $RST = V_{SS}$ (see Figure 23.). - 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the $V_{OL}$ s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi $V_{OL}$ peak 0.6V. A Schmitt Trigger use is not necessary. - 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V. - Under steady state (non-transient) conditions, $I_{OL}$ must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2, 3 and 4 and 5 when available: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA $If I_{OL}\ exceeds\ the\ test\ condition,\ V_{OL}\ may\ exceed\ the\ related\ specification.\ Pins\ are\ not\ guaranteed\ to\ sink\ current\ greater\ than\ the\ listed\ test\ conditions.$ 7. For other values, please contact your sales office. 8. Operating $I_{CC}$ is measured with all output pins disconnected; XTAL1 driven with $T_{CLCH}$ , $T_{CHCL} = 5$ ns (see Figure 24.), $V_{IL} = V_{SS} + 0.5$ V, $V_{IH} = V_{CC} - 0.5$ V; XTAL2 N.C.; $\overline{EA} = Port\ 0 = V_{CC}$ ; RST = $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label). $I_{CC}$ would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case. All other pins are disconnected. Figure 20. I<sub>CC</sub> Test Condition, under reset Figure 21. Operating $I_{CC}$ Test Condition Figure 22. I<sub>CC</sub> Test Condition, Idle Mode Figure 23. $I_{CC}$ Test Condition, Power-Down Mode Figure 24. Clock Signal Waveform for $I_{\mbox{\footnotesize{CC}}}$ Tests in Active and Idle Modes #### 10.5 AC Parameters #### 10.5.1 Explanation of the AC Symbols Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. Example: $T_{AVLL}$ = Time for Address Valid to ALE Low. $T_{LLPL}$ = Time for ALE Low to $\overline{PSEN}$ Low. TA = 0 to +70°C (commercial temperature range); $V_{SS}$ = 0 V; $V_{CC}$ = 5 V $\pm$ 10%; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range); $V_{SS} = 0 \text{ V}$ ; $V_{CC} = 5 \text{ V} \pm 10\%$ ; -M and -V ranges. TA = 0 to +70°C (commercial temperature range); $V_{SS} = 0 \text{ V}$ ; 2.7 V < $V_{CC} < 5.5 \text{ V}$ ; -L range. TA = -40°C to +85°C (industrial temperature range); $V_{SS} = 0 \text{ V}$ ; 2.7 V < $V_{CC} < 5.5 \text{ V}$ ; -L range. Table 36. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and $\overline{\text{PSEN}}$ signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded. Table 36. Load Capacitance versus speed range, in pF | | -M | -V | -L | |--------------|-----|----|-----| | Port 0 | 100 | 50 | 100 | | Port 1, 2, 3 | 80 | 50 | 80 | | ALE / PSEN | 100 | 30 | 100 | Table 38., Table 41. and Table 44. give the description of each AC symbols. Table 39., Table 42. and Table 45. give for each range the AC parameter. Table 40., Table 43. and Table 46. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade: Table 37. Max frequency for derating formula regarding the speed grade | | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode | |------------|------------|------------|------------|------------|------------|------------| | Freq (MHz) | 40 | 20 | 40 | 30 | 30 | 20 | | T (ns) | 25 | 50 | 25 | 33.3 | 33.3 | 50 | Example: $T_{LLIV}$ in X2 mode for a -V part at 20 MHz (T = $1/20^{E6}$ = 50 ns): x = 25 (Table 40.) T=50ns $T_{LLIV} = 2T - x = 2 \times 50 - 25 = 75 \text{ns}$ # 10.5.2 External Program Memory Characteristics # Table 38. Symbol Description | Symbol | Parameter | |-------------------|-----------------------------------| | Т | Oscillator clock period | | T <sub>LHLL</sub> | ALE pulse width | | T <sub>AVLL</sub> | Address Valid to ALE | | T <sub>LLAX</sub> | Address Hold After ALE | | T <sub>LLIV</sub> | ALE to Valid Instruction In | | T <sub>LLPL</sub> | ALE to PSEN | | $T_{ m PLPH}$ | PSEN Pulse Width | | $T_{ m PLIV}$ | PSEN to Valid Instruction In | | T <sub>PXIX</sub> | Input Instruction Hold After PSEN | | T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN | | T <sub>PXAV</sub> | PSEN to Address Valid | | T <sub>AVIV</sub> | Address to Valid Instruction In | | $T_{ m PLAZ}$ | PSEN Low to Address Float | Table 39. AC Parameters for Fix Clock | Speed | | M<br>MHz | X2 r<br>30 N | V<br>node<br>MHz<br>z equiv. | standar | V<br>rd mode<br>MHz | X2 r<br>20 N | L<br>node<br>MHz<br>z equiv. | standar | L<br>rd mode<br>MHz | Units | |---------------------|-----|----------|--------------|------------------------------|---------|---------------------|--------------|------------------------------|---------|---------------------|-------| | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Т | 25 | | 33 | | 25 | | 50 | | 33 | | ns | | $T_{ m LHLL}$ | 40 | | 25 | | 42 | | 35 | | 52 | | ns | | $T_{ m AVLL}$ | 10 | | 4 | | 12 | | 5 | | 13 | | ns | | T <sub>LLAX</sub> | 10 | | 4 | | 12 | | 5 | | 13 | | ns | | $T_{ m LLIV}$ | | 70 | | 45 | | 78 | | 65 | | 98 | ns | | $T_{ m LLPL}$ | 15 | | 9 | | 17 | | 10 | | 18 | | ns | | $T_{\mathrm{PLPH}}$ | 55 | | 35 | | 60 | | 50 | | 75 | | ns | | $T_{ m PLIV}$ | | 35 | | 25 | | 50 | | 30 | | 55 | ns | | T <sub>PXIX</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | $T_{ m PXIZ}$ | | 18 | | 12 | | 20 | | 10 | | 18 | ns | | $T_{ m AVIV}$ | | 85 | | 53 | | 95 | | 80 | | 122 | ns | | $T_{ m PLAZ}$ | | 10 | | 10 | | 10 | | 10 | | 10 | ns | Table 40. AC Parameters for a Variable Clock: derating formula | Symbol | Туре | Standard<br>Clock | X2 Clock | -M | -V | -L | Units | |---------------------|------|-------------------|-----------|----|----|----|-------| | $T_{ m LHLL}$ | Min | 2 T - x | T - x | 10 | 8 | 15 | ns | | T <sub>AVLL</sub> | Min | T - x | 0.5 T - x | 15 | 13 | 20 | ns | | T <sub>LLAX</sub> | Min | T - x | 0.5 T - x | 15 | 13 | 20 | ns | | $T_{ m LLIV}$ | Max | 4 T - x | 2 T - x | 30 | 22 | 35 | ns | | $T_{LLPL}$ | Min | T - x | 0.5 T - x | 10 | 8 | 15 | ns | | $T_{\mathrm{PLPH}}$ | Min | 3 T - x | 1.5 T - x | 20 | 15 | 25 | ns | | $T_{ m PLIV}$ | Max | 3 T - x | 1.5 T - x | 40 | 25 | 45 | ns | | T <sub>PXIX</sub> | Min | х | х | 0 | 0 | 0 | ns | | T <sub>PXIZ</sub> | Max | T - x | 0.5 T - x | 7 | 5 | 15 | ns | | T <sub>AVIV</sub> | Max | 5 T - x | 2.5 T - x | 40 | 30 | 45 | ns | | $T_{PLAZ}$ | Max | Х | Х | 10 | 10 | 10 | ns | # 10.5.3 External Program Memory Read Cycle Figure 25. External Program Memory Read Cycle # 10.5.4 External Data Memory Characteristics # **Table 41. Symbol Description** | Symbol | Parameter | |------------------------------|-----------------------------| | T <sub>RLRH</sub> | RD Pulse Width | | $T_{WLWH}$ | WR Pulse Width | | $T_{RLDV}$ | RD to Valid Data In | | $T_{RHDX}$ | Data Hold After RD | | $T_{RHDZ}$ | Data Float After RD | | $T_{LLDV}$ | ALE to Valid Data In | | T <sub>AVDV</sub> | Address to Valid Data In | | $T_{LLWL}$ | ALE to WR or RD | | T <sub>AVWL</sub> | Address to WR or RD | | T <sub>QVWX</sub> | Data Valid to WR Transition | | $T_{QVWH}$ | Data set-up to WR High | | T <sub>WHQX</sub> | Data Hold After WR | | T <sub>RLAZ</sub> | RD Low to Address Float | | $\mathrm{T}_{\mathrm{WHLH}}$ | RD or WR High to ALE high | Table 42. AC Parameters for a Fix Clock | Speed | | M<br>MHz | X2 r<br>30 N | V<br>node<br>MHz<br>z equiv. | standaı | -V andard mode 40 MHz -L X2 mode 20 MHz 40 MHz equiv. | | -L<br>standard mode<br>30 MHz | | Units | | |-------------------|-----|----------|--------------|------------------------------|---------|--------------------------------------------------------|-----|-------------------------------|-----|-------|----| | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | $T_{RLRH}$ | 130 | | 85 | | 135 | | 125 | | 175 | | ns | | $T_{WLWH}$ | 130 | | 85 | | 135 | | 125 | | 175 | | ns | | $T_{ m RLDV}$ | | 100 | | 60 | | 102 | | 95 | | 137 | ns | | T <sub>RHDX</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | $T_{ m RHDZ}$ | | 30 | | 18 | | 35 | | 25 | | 42 | ns | | $T_{ m LLDV}$ | | 160 | | 98 | | 165 | | 155 | | 222 | ns | | $T_{ m AVDV}$ | | 165 | | 100 | | 175 | | 160 | | 235 | ns | | $T_{ m LLWL}$ | 50 | 100 | 30 | 70 | 55 | 95 | 45 | 105 | 70 | 130 | ns | | T <sub>AVWL</sub> | 75 | | 47 | | 80 | | 70 | | 103 | | ns | | T <sub>QVWX</sub> | 10 | | 7 | | 15 | | 5 | | 13 | | ns | | T <sub>QVWH</sub> | 160 | | 107 | | 165 | | 155 | | 213 | | ns | | $T_{ m WHQX}$ | 15 | | 9 | | 17 | | 10 | | 18 | | ns | | T <sub>RLAZ</sub> | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T <sub>WHLH</sub> | 10 | 40 | 7 | 27 | 15 | 35 | 5 | 45 | 13 | 53 | ns | | Table | 43. AC Par | rameters for | r a Variabl | e Clock: d | erating for | nula | |-------|------------|--------------|-------------|------------|-------------|------| | TT. | G4 1 1 | WA CI L | 3.4 | <b>X</b> 7 | т . | | | Symbol | Туре | Standard<br>Clock | X2 Clock | -M | -V | -L | Units | |-------------------|------|-------------------|-----------|----|----|----|-------| | $T_{RLRH}$ | Min | 6 T - x | 3 T - x | 20 | 15 | 25 | ns | | $T_{ m WLWH}$ | Min | 6 T - x | 3 T - x | 20 | 15 | 25 | ns | | $T_{ m RLDV}$ | Max | 5 T - x | 2.5 T - x | 25 | 23 | 30 | ns | | $T_{RHDX}$ | Min | х | х | 0 | 0 | 0 | ns | | $T_{ m RHDZ}$ | Max | 2 T - x | T - x | 20 | 15 | 25 | ns | | $T_{ m LLDV}$ | Max | 8 T - x | 4T -x | 40 | 35 | 45 | ns | | $T_{ m AVDV}$ | Max | 9 T - x | 4.5 T - x | 60 | 50 | 65 | ns | | $T_{ m LLWL}$ | Min | 3 T - x | 1.5 T - x | 25 | 20 | 30 | ns | | $T_{ m LLWL}$ | Max | 3 T + x | 1.5 T + x | 25 | 20 | 30 | ns | | $T_{ m AVWL}$ | Min | 4 T - x | 2 T - x | 25 | 20 | 30 | ns | | T <sub>QVWX</sub> | Min | T - x | 0.5 T - x | 15 | 10 | 20 | ns | | $T_{QVWH}$ | Min | 7 T - x | 3.5 T - x | 15 | 10 | 20 | ns | | $T_{ m WHQX}$ | Min | T - x | 0.5 T - x | 10 | 8 | 15 | ns | | $T_{RLAZ}$ | Max | x | х | 0 | 0 | 0 | ns | | $T_{ m WHLH}$ | Min | T - x | 0.5 T - x | 15 | 10 | 20 | ns | | $T_{ m WHLH}$ | Max | T + x | 0.5 T + x | 15 | 10 | 20 | ns | # 10.5.5 External Data Memory Write Cycle Figure 26. External Data Memory Write Cycle # 10.5.6 External Data Memory Read Cycle Figure 27. External Data Memory Read Cycle # 10.5.7 Serial Port Timing - Shift Register Mode **Table 44. Symbol Description** | Symbol | Parameter | |------------|------------------------------------------| | $T_{XLXL}$ | Serial port clock cycle time | | $T_{QVHX}$ | Output data set-up to clock rising edge | | $T_{XHQX}$ | Output data hold after clock rising edge | | $T_{XHDX}$ | Input data hold after clock rising edge | | $T_{XHDV}$ | Clock rising edge to input data valid | Table 45. AC Parameters for a Fix Clock | Speed | | M<br>MHz | X2 n<br>30 N | V<br>node<br>MHz<br>z equiv. | standar | V<br>rd mode<br>MHz | X2 n<br>20 N | L<br>node<br>MHz<br>z equiv. | standar | L<br>rd mode<br>MHz | Units | |-------------------|-----|----------|--------------|------------------------------|---------|---------------------|--------------|------------------------------|---------|---------------------|-------| | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | T <sub>XLXL</sub> | 300 | | 200 | | 300 | | 300 | | 400 | | ns | | $T_{QVHX}$ | 200 | | 117 | | 200 | | 200 | | 283 | | ns | | $T_{XHQX}$ | 30 | | 13 | | 30 | | 30 | | 47 | | ns | | $T_{XHDX}$ | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | $T_{XHDV}$ | | 117 | | 34 | | 117 | | 117 | | 200 | ns | | Symbol | Туре | Standard<br>Clock | X2 Clock | -M | -V | -L | Units | |-------------------|------|-------------------|----------|-----|-----|-----|-------| | T <sub>XLXL</sub> | Min | 12 T | 6 T | | | | ns | | T <sub>QVHX</sub> | Min | 10 T - x | 5 T - x | 50 | 50 | 50 | ns | | T <sub>XHQX</sub> | Min | 2 T - x | T - x | 20 | 20 | 20 | ns | | T <sub>XHDX</sub> | Min | x | Х | 0 | 0 | 0 | ns | | $T_{ m XHDV}$ | Max | 10 T - x | 5 T- x | 133 | 133 | 133 | ns | # 10.5.8 Shift Register Timing Waveforms Figure 28. Shift Register Timing Waveforms ### 10.5.9 EPROM Programming and Verification Characteristics TA = 21°C to 27°C; $V_{SS}$ = 0V; $V_{CC}$ = 5V $\pm$ 10% while programming. $V_{CC}$ = operating range while verifying **Table 47. EPROM Programming Parameters** | Symbol | Parameter | Min | Max | Units | |---------------------|-----------------------------------|----------------------|----------------------|-------| | V <sub>PP</sub> | Programming Supply Voltage | 12.5 | 13 | V | | $I_{PP}$ | Programming Supply Current | | 75 | mA | | 1/T <sub>CLCL</sub> | Oscillator Frquency | 4 | 6 | MHz | | $T_{AVGL}$ | Address Setup to PROG Low | 48 T <sub>CLCL</sub> | | | | $T_{GHAX}$ | Adress Hold after PROG | 48 T <sub>CLCL</sub> | | | | $T_{ m DVGL}$ | Data Setup to PROG Low | 48 T <sub>CLCL</sub> | | | | $T_{GHDX}$ | Data Hold after PROG | 48 T <sub>CLCL</sub> | | | | $T_{EHSH}$ | (Enable) High to V <sub>PP</sub> | 48 T <sub>CLCL</sub> | | | | $T_{SHGL}$ | V <sub>PP</sub> Setup to PROG Low | 10 | | μs | | ${\rm T_{GHSL}}$ | V <sub>PP</sub> Hold after PROG | 10 | | μs | | $T_{GLGH}$ | PROG Width | 90 | 110 | μs | | $T_{AVQV}$ | Address to Valid Data | | 48 T <sub>CLCL</sub> | | | $T_{\text{ELQV}}$ | ENABLE Low to Data Valid | | 48 T <sub>CLCL</sub> | | | $T_{EHQZ}$ | Data Float after ENABLE | 0 | 48 T <sub>CLCL</sub> | | # 10.5.10 EPROM Programming and Verification Waveforms <sup>\* 8</sup>KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5 Figure 29. EPROM Programming and Verification Waveforms #### 10.5.11 External Clock Drive Characteristics (XTAL1) Table 48. AC Parameters | Symbol | Parameter | Min | Max | Units | |--------------------------------------|-------------------------|-----|-----|-------| | T <sub>CLCL</sub> | Oscillator Period | 25 | | ns | | T <sub>CHCX</sub> | High Time | 5 | | ns | | T <sub>CLCX</sub> | Low Time | 5 | | ns | | T <sub>CLCH</sub> | Rise Time | | 5 | ns | | $T_{CHCL}$ | Fall Time | | 5 | ns | | T <sub>CHCX</sub> /T <sub>CLCX</sub> | Cyclic ratio in X2 mode | 40 | 60 | % | #### 10.5.12 External Clock Drive Waveforms Figure 30. External Clock Drive Waveforms # 10.5.13 AC Testing Input/Output Waveforms Figure 31. AC Testing Input/Output Waveforms AC inputs during testing are driven at $V_{\rm CC}$ - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at $V_{\rm IH}$ min for a logic "1" and $V_{\rm IL}$ max for a logic "0". #### 10.5.14 Float Waveforms Figure 32. Float Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded $V_{OH}/V_{OL}$ level occurs. $I_{OL}/I_{OH} \ge \pm 20$ mA. #### 10.5.15 Clock Waveforms Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two. This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A$ =25°C fully loaded) $\overline{RD}$ and $\overline{WR}$ propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications. # 11. Ordering Information (\*) Check with TEMIC Sales Office for availability. Ceramic packages (J, K, N) are available for prototyping, not for volum production. Ceramic packages are available for OTP only. Table 49. Maximum Clock Frequency | Code | -M | -V | -L | Unit | |----------------------------------------|----|----|----|--------| | Standard Mode, oscillator frequency | 40 | 40 | 30 | MHz | | Standard Mode, internal frequency | 40 | 40 | 30 | MITIZ | | X2 Mode, oscillator frequency | 20 | 30 | 20 | MHz | | X2 Mode, internal equivalent frequency | 40 | 60 | 40 | IVIIIZ | Table 50. Possible Ordering Entries | | TS80C51RA2/RD2 ROMless | TS83C51RB2/RC2/RD2zzz<br>ROM | TS87C51RB2/RC2/RD2 OTP | |------|------------------------|------------------------------|------------------------| | -MCA | X | X | X | | -MCB | X | X | X | | -MCE | X | X | X | | -MCL | RD2 only | RD2 only | RD2 only | | -MCM | RD2 only | RD2 only | RD2 only | | -VCA | X | X | X | | -VCB | X | X | X | | -VCE | X | X | X | | -VCL | RD2 only | RD2 only | RD2 only | | -VCM | RD2 only | RD2 only | RD2 only | | -LCA | X | X | X | | -LCB | X | X | X | | -LCE | X | X | X | | -LCL | RD2 only | RD2 only | RD2 only | | -LCM | RD2 only | RD2 only | RD2 only | | -MIA | X | X | X | | -MIB | X | X | X | | -MIE | X | X | X | | -MIL | RD2 only | RD2 only | RD2 only | | -MIM | RD2 only | RD2 only | RD2 only | | -VIA | X | X | X | | -VIB | X | X | X | | -VIE | X | X | X | | -VIL | RD2 only | RD2 only | RD2 only | | -VIM | RD2 only | RD2 only | RD2 only | | -LIA | X | X | X | | -LIB | X | X | X | | -LIE | X | X | X | | -LIL | RD2 only | RD2 only | RD2 only | | -LIM | RD2 only | RD2 only | RD2 only | | -EA | X | | X | | -EB | X | | X | | -EE | X | | X | | -EL | RD2 only | | RD2 only | | -EM | RD2 only | | RD2 only | | -EJ | | | RC2 and RD2 only | | -EK | | | RC2 and RD2 only | | -EN | | | RD2 only | - -Ex for samples - Tape and Reel available for B, E, L and M packages - Dry pack mandatory for E and M packages