# DS3RT Device DS-3 Line Interface TXC™-02001 #### PRELIMINARY DATA SHEET TranSwitch © 1991 Patents Pending #### FEATURES = - Provides all functionality required to terminate a DS-3 signal: - B3ZS/NRZ decoder - Clock recovery and filter - All line equalization - LOS/LOC detection and AIS generation - Provides coding violation monitor and high error rate output signal - · Satisfies DS-3 jitter tolerance requirements - Transmits and receives at the STS-1 rate (51.84 MHz) as well as the DS-3 rate (44.736 MHz) - · Duplicates NRZ outputs for secure operation - Provides two DS-3 loopbacks: - Receive to transmit (digital, no B3ZS) - Transmit to receive (analog, no RX amplifiers) - · Meets all applicable ANSI/Bellcore standards: - T1.102, 107 - TR-TSY-000009 #### **DESCRIPTION** This single CMOS device efficiently replaces traditional means of receiving and transmitting DS-3 signals. It also may be used to transmit and receive SONET STS-1 signals on cable. The DS3RT accepts a wide range of receive signals, and has a unique built-in transversal filter for output pulse shaping. Line compensation is reduced to a simple output level setting using a hardware strap. On-chip filter and clock recovery circuits eliminate the need for external components. A built-in framed AIS generator may be enabled in transmit and/or receive directions when there is a corresponding loss of signal or clock. Signal processing within the DS3RT includes B3ZS decoding/encoding, and the estimation of a bit error rate based on timing the occurrence of coding violations. DS3RT devices may be operated in parallel for protected applications with appropriate external circuitry. Additionally, the NRZ I/O is duplicated on the DS3RT. ## APPLICATIONS - · M13 multiplexers - DS-3 or SONET transmission equipment - Test equipment - · DCS and EDSX - · CSU/DSU TXC and TranSwitch are registered trademarks of TranSwitch Corporation TXC-02001-AXXX-MB Ed. 7, September 1991 TranSwitch Corporation • 8 Progress Drive • Shelton, CT 06484 USA • Tel: 203-929-8810 • Fax: 203-926-9453 9004152 0000820 252 🚥 #### DS3RT BLOCK DIAGRAM #### □ BLOCK DIAGRAM DESCRIPTION The DS3RT accepts a wide range of receive signals, and has two control leads to adjust the input sensitivity: ASEL0 and ASEL1. The input analog processing block also has built-in thresholds for the detection of ones and zeros on the DS-3 line input. The clock recovery contains a phase-locked loop with digital logic for the clock recovery algorithm. The B3ZS decode block uses the logical inverse of the coding algorithm and sends coding violations to the bit error estimate block and to the BPV pin for a raw coding violation output. The NRZ output is directed to the selected pins via the SLCT lead. The receive side of the DS3RT recovers clock from the B3ZS coded input signal. The average time to recover clock from the onset of received data is 1 ms, with the recommended components connected to RPLCC and VCOC. Correct recovery depends only on the amplitude of the received pulses and the proper setting of the ASEL1 and ASEL2 leads. There is ample overlap of cable lengths to ease the selection of ASEL1 and ASEL2 (see the Control Function Table on page 4). If the DS3RT detects more than 128 zeros from the cable input, then $\overline{RXLOS}$ becomes valid. $\overline{RXLOS}$ may be connected to $\overline{RXAIS}$ to cause DS-3 AIS or "blue" signal to be sent automatically on the outgoing D3RDn leads (n = 1 or 2), or $\overline{RXAIS}$ may be taken low independently to send AIS on the outgoing D3RDn leads. Coding errors are accumulated in the DS3RT to give an estimate of the received DS-3 error performance. A time base is established with the 8 KHz clock input on CLK8K to cause the $\overline{RXERR}$ lead to go low when the estimated BER is $10^{-6}$ . Raw coding violations are available on the BPV lead. On the transmit side, the NRZ clock and data from the selected input are encoded by the B3ZS encode block. The output of this block feeds a unique built-in transversal filter for output pulse shaping. Line compensation is reduced to a simple output-level setting using a hardware strap, TXLEV. When the $\overline{TXAIS}$ lead is at ground, the DS3RT generates a DS-3 AIS or "blue" signal internally and transmits it in place of the incoming NRZ signal from the D3TDn pins (n = 1 or 2). If there is loss of clock for about 500 clock cycles, the $\overline{TSLOC}$ lead goes to ground; and this lead may be connected to the $\overline{TXAIS}$ lead so that AIS is sent automatically when $\overline{TXLOC}$ goes low. NRZ data and clock signals are selected from one of two possible inputs (D3TD1 and D3TC1 or D3TD2 and D3TC2). The DS3RT converts the data to bipolar form using the B3ZS standard to encode the signal. An internal transversal filter shapes the pulses that make up the bipolar signal using digital signal processing techniques and combines the shaped pulses to form the composite B3ZS line signal. The output stage provides a transmit level adjustment (TXLEV) to compensate the transmit output (D3TO1 and D3TO2) for various lengths of cable. The resulting waveform is such that there is no need for external compensation networks to meet the requirements at the cross connect, regardless of the distance between it and the DS3RT. The plots on pages 8 and 9 show the pulse shape at the cross connect for three different cable lengths. # CONTROL FUNCTION TABLE | CONTROL | STATE | FUNCTION | |--------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------| | LBKRT | Open<br>Gnd. | Loopback disabled, NRZ to NRZ<br>Loopback enabled, NRZ to NRZ | | LBKTR | Open<br>Gnd. | Loopback disabled, Bipolar to Bipolar<br>Loopback enabled, Bipolar to Bipolar | | ASEL1, ASLE0 | Gnd., Open<br>Open, Gnd.<br>Open, Open<br>Gnd., Gnd. | NOT USED<br>150 to 360 mv peak input<br>400 mv to 1 v. peak input<br>200 to 570 mv peak input | | TXLEV | Open<br>Gnd. | High Level Transmit<br>Low Level Transmit | | TXAIS | Open<br>Gnd. | Transmit AIS disabled<br>Transmit AIS enabled | | RXAIS | Open<br>Gnd. | Receive AIS disabled<br>Receive AIS enabled | | RXDIS | Open<br>Gnd. | Receiver enabled<br>Receiver disabled | | SLCT | Open<br>Gnd. | NRZ I/O with "1" suffix active<br>NRZ I/O with "2" suffix active | ## □ OPERATING CONDITIONS ## Absolute maximum ratings over operating free-air temperature range | Supply voltage, VDD | | |------------------------------------------|---------------| | Input voltage, V <sub>I</sub> | Vnn | | Operating tree-air temperature range, TA | 0°C to 70°C | | Storage temperature range, Ts | 65°C to 150°C | ## Functional Operating Range $V_{DD} = 5 + 5\%$ ; $V_{SS} = 0$ (ground) supply voltage $T_A = 0^{\circ}$ C to 70°C operating free-air temperature range # **INPUT PARAMETERS** | PARAMETER | MIN | MAX | UNIT | |------------------------------------------|------|---------------------|------| | V <sub>IH</sub> High-level input voltage | 2 | V <sub>DD</sub> +.5 | v | | V <sub>IL</sub> Low-level input voltage | Vss5 | 0.8 | V | | I <sub>IH</sub> High-level input current | | -50 | μА | | In Low-level input current | | 50 | μA | | C <sub>IN</sub> Input pin capacitance | | 10 | pF | ## **OUTPUT PARAMETERS** | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------|---------------------------------|-----|--------------------|------| | VOH | V <sub>DD</sub> =4.75 TO 5.25 V | 2.4 | V <sub>DD</sub> 05 | V | | VOL | V <sub>DD</sub> =5.25V | VSS | 0.4 | V | | IOH | $V_{OH} = V_{DD}5 V$ | -1 | 4 | mA | | IOL | $V_{OL} = 0.4 \text{ V}$ | -2 | | mA | | Cout | | | 25 | pF | ## **Power Dissipation** At $V_{DD}$ = 5.25 V and with all ports active, $I_{DD}$ Max is about 100 mA. The maximum power is 500 mW. The nominal power dissipation is 400 mW. ## Analog B3ZS I/O ## ANALOG INPUT AND OUTPUT PARAMETERS | PARAMETER | MAX | MIN | UNIT | |---------------------------------------------|------------|-------------|---------| | Peak input DS3 Peak output DS3 (TXLVL open) | 1.0<br>1.3 | 0.15<br>1.1 | V<br>V* | | Peak output DS3 (TXLVL gnd.) | 0.95 | 0.85 | V* | | Input impedance | 7200 | 4800 | Ohms | | Output 2nd harmonic | -30 | | dB | | Frequency range | 52 | 40 | MHz | <sup>\*</sup> In order to meet these voltage output levels, the output of the DS3RT must be loaded with no more than 10K ohms in parallel with 2 pF. See the TXC-02001-AXXX-AN application note for details. The DS3RT receive side operates error free with a 44.746 MHz interfering signal up to -20 dB below the level of the DS-3 input signal. ## DS-3 B3ZS Jitter Tolerance ## DS3RT JITTER ACCOMMODATION This jitter tolerance curve applies at the line input of the DS3RT (pin 29, DS3IN1). The DS3RT properly recovers clock, decodes the B3ZS, and outputs error free NRZ data and clock in the presence of the input jitter characteristic shown in the illustration. With the recommended values of components on pin 7, VCOC, the jitter transfer through the DS3RT is unity or 0 dB and is independent of the frequency of the jitter. Please see the Application Note for the DS3RT: TXC-02001-AXXX-AN for details. ## □ TIMING CHARACTERISTICS ## **DS3RT TIMING PARAMETERS** | PARAMETER | I/O, CONDITION | MIN | MAX | UNIT | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|----------------------| | tDCD, Delay | Clock high to data change, out | 5 | 15 | ns | | tsDC, Setup | Data to clock high, in | 3 | | ns | | tHCD, Hold | Data stable after clock high, in | 2 | | ns | | tCH<br>tCL<br>tCVH<br>tCYC3 | DS3TC(1,2) transmit clock high<br>DS3TC(1,2) transmit clock low<br>Coding violation pulse high 20<br>DS-3 clock cycle time | 10 n | | ns<br>ns<br>ns<br>ns | A voltage waveform is defined as "high" when it last exceeds V<sub>OH</sub> or V<sub>IH</sub>, as appropriate. Likewise, a voltage waveform is defined as "low" when it last goes below V<sub>OL</sub> or V<sub>IL</sub>. Timing intervals are defined as the time difference between the crossing of the voltage values on the same or different waveforms. The maximum capacitive load on any digital output is 25 pF. ## **Timing Diagrams** ## DS-3 NRZ OUTPUT TIMING ## **DS-3 NRZ INPUT TIMING** This figure illustrates the propagation delay of the data on the NRZ output with respect to the clock. The DS3 transmit signal on the NRZ input to the DS3RT. The brackets stand for the two alternate inputs, 1 and 2. The clock cycle time is nominally 22.35 ns: both receive and transmit clocks have a duty cycle of 50 +/- 5 %. # CODING VIOLATION (BPV) OUTPUT PULSE Only the duration of the coding error signal on the BPV pin is specified. The rise and fall time are load-dependent and are nominally 3 ns maximum. The positive edge of this output is delayed about 15 ns from the positive edge of the output clock, D3RC(). -7- 9004152 0000826 770 # PLOTS OF THE TRANSMITTED WAVEFORM DS3RT WITH BUFFER AMPLIFIER AND TRANSFORMER The plots on pages 8 and 9 were made from a Tektronics 2410 Digital Interface Test System using a 2% tolerance on the DS-3 mask given in ANSI T1.102-1987. ANSI is adopting % tolerance on the DS-3 waveform mask. The DS3RT requires no external build out, and its tra nit waveform meets the mask at all lengths up to 450 feet, as required. The peak amplitude of the pulse at the output of the cable of 25 feet is 700 mv. The DS3RT was on TranSwitch's DS3RT test board, TXC-21004-AXXX, and the TXLEV lead (pin 35) was at ground for the low level output (about 770 mv). The ANSI requirement at the DSX ranges from 850 to 360 mv. The observed amplitudes are within the required range for all cable lengths. ## **□** PIN DEFINITIONS # **DS3RT PIN I/O AND FUNCTION** | NAME | I/O | PIN NO. | FUNCTION | |----------------------------------|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | P | 10,23,37,42 | 5-volt supply voltage, +/- 5%, analog transmit | | GND | P | 6,11,16,31,36,44 | Vss or ground, 0 volts reference, analog receive | | TXLOC<br>RXAIS | O | 2<br>3 | Ground-true indication of TX loss of clock<br>Strap to ground to enable receive AIS | | CLK8<br>RXERR<br>VCOC<br>DCK | I<br>O<br>I | 4<br>5<br>7<br>9 | 8 KHz clock input to estimate BER Approximate indication of BER>10-6 External capacitor connection DS-3 external clock for AIS and loss of clock | | D3RD2<br>D3RD1<br>D3RC2<br>DS3C1 | 0 0 0 | 12<br>13<br>14<br>15 | NRZ DS-3 receive data no. 2<br>NRZ DS-3 receive data output no. 1<br>Clock out for receive DS-3 data output no. 2<br>Clock out for receive DS-3 data output no. 1 | | RPLLC<br>BPV | О | 17<br>19 | External capacitor connection Coding violation pulse output | | RXLOS<br>RXDIS<br>SLCT | O<br>I<br>I | 20<br>21<br>22 | Ground-true indication of receive loss of signal Strap to ground to disable the receive path Strap to ground to enable NRZ I/O no. 2 | | LBKRX<br>LBKTX | I | 24<br>25 | Strap to ground to loop back RX to TX Strap to ground to loop back TX to RX | | ASEL0<br>ASEL1 | I<br>I | 26<br>27 | Receive gain control LSB<br>Receive gain control MSB | | D3IN1<br>D3IN2 | I<br>I | 29<br>30 | DS-3 line input (1 of 2)<br>DS-3 line input (2 of 2) - external C | | TPLLC | | 32 | External capacitor connection | | D3TO2<br>D3TO1 | 0 | 33<br>34 | DS-3 line output (2 of 2) - external C<br>DS-3 line output (1 of 2) | | TXLEV | I | 35 | Line transmit level control | | D3TC1<br>D3TC2<br>D3TD1<br>D3TD2 | I<br>I<br>I<br>I | 38<br>39<br>40<br>41 | Clock input for transmit DS-3 data Clock input for transmit alternate DS-3 data Transmit DS-3 data input Transmit DS-3 alternate data input | | TXAIS<br>N.C. | I | 43<br>1,8,18,28 | Strap to ground to enable transmit AIS Connect to ground | #### □ PACKAGING Both ceramic and plastic packages are available for the DS3RT. The upper drawing is for a 44-pin ceramic package (Type B) with pads for surface mounting. A similar plastic package (Type C) is illustrated below. These and other packaging options are available on request from TranSwitch. The TranSwitch family of DS-3 devices is characterized over the full commercial temperature range of 0°C to 70°C. Burn-in is a customer option. # **CERAMIC 44-PIN LEADLESS CHIP CARRIER** ## PLASTIC 44-PIN LEADED CHIP CARRIER 9004152 0000830 171 == - 11 - #### □ ORDERING INFORMATION TXC-02001-ACPL TXC-02001-ACCN Plastic 44-Pin Leaded Chip Carrier, 0° C to 70° C Ceramic 44-Pin Leadless Chip Carrier, 0° C to 70° C Future: -40° C to +85° C version is planned. #### □ RELATED PRODUCTS #### TXC-02002-AXXX DS3RTA This device is similar to the DS3RT, but does not have the B3ZS codec function and dual NRZ inputs/outputs. The DS3RTA supplies a P and N data rail with clock and clock inputs and outputs on the equipment side. Please see Data Sheet TXC-02002-AXXX-MB. ## TXC-02003-AXXX DS3RX This device has the complete receive (only) functionality of the DS3RT, including dual NRZ outputs. It is useful for DS3 monitoring and similar applications. Please see Data Sheet Summary TXC-02003-AXXX-MA. TranSwitch reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product or circuit. **3004152 0000831 038** 12