### LULU ILC DATA DEVICE CORPORATION® APPROX. 1/2 ACTUAL SIZE ### **DESCRIPTION** The BUS-65153 is a complete, dual redundant MIL-STD-1553B Remote Terminal. Packaged in a 1.90 x 1.0 x 0.2", 70-pin ceramic package, the BUS-65153 provides the tramsmitter voltage level required by MIL-STD-1760. Also in support of MIL-STD-1760, the RT address inputs are latchable. The BUS-65153 contains two (2) low power transceivers and a DDC custom designed chip. This chip includes dual encoder/decoder, RT protocol logic, 3-state data buffers, and DMA transfer control logic. The BUS-65153 supports all 13 dual redundant mode codes, any combination of which may be illegalized by an external PROM, PLD, or RAM device. Parallel data transfers are accomplished via a DMA type interface. Both 8-bit and 16-bit transfers are supported. The BUS-65153 can be easily interfaced to most CPU's. In addition, the BUS-65153 can interface directly to minimum complexity subsystems such as switches, D/A converters, etc. The address bus and transfer control signals may be configured for either two-state or three-state operation. Use of the three-state address mode reduces the number of external components required for a DMA processor interface. The input clock frequency is user selectable for either 12 or 16 MHz. In the 12 MHz mode, the decoder operates at 24 MHz, providing superior word error rate and zero crossing distortion tolerance. The Busy, Service Request, and Subsystem Flag RT Status Word bits are provided as discrete pins, allowing for easy access by the subsystem. Various message timing and error flag indicators are provided to facilitate the subsystem interface. ### **FEATURES** - Supports MIL-STD-1553B Notice 2 and MIL-STD-1760 Stores Management - Complete Integrated Remote Terminal Including: - Dual Low Power Transceiver - Complete RT Protocol Logic - Small, 70-Pin Ceramic Package - Meets 1553A/McAir Response Time Requirements - Selectable 8/16-bit DMA Interface - Optional Tri-state Address Bus and Transfer Control Signals - Direct Interface to Simple Systems - Selectable Input Clock, 12 or 16 MHz - 883B Processing Available FIGURE 1. BUS-65153 BLOCK DIAGRAM | TABLE 1. BU-61580 SERIES SPECIFIC | CATION | IS | | | |-------------------------------------------------------------|--------------------|----------|----------------|-------------------| | PARAMETER | MIN | TYP | MAX | UNITS | | ABSOLUTE MAXIMUM RATINGS | | | - | | | Supply Voltage | | | | | | ■ Logic +5V | -0.3 | | 7.0 | V | | ■ Transceiver +5V | -0.5 | | 7.0 | V<br>V | | ■-15V<br>■-12V | +0.3<br>+0.3 | | -18.0<br>-18.0 | v | | Logic | 10.0 | | 10.0 | • | | ■ Voltage Input Range | -0.5 | | VCC+0.5 | V | | RECEIVER | | | | | | Differential Input Resistance | | | | | | ■ (BUS-65153,BUS-65163,BUS- | 11 | | ] | kohm | | 65154,BUS-65164) (Notes 1-6) | | | | | | Differential Input Capacitance ■ (BUS-65153,BUS-65163,BUS- | | | 10 | рF | | 65154,BUS-65164) (Notes 1-6) | | | ,,, | ρ, | | Threshold Voltage, Transformer | 0.500 | | 0.860 | Vp.p | | Coupled, Measured on Stub | | | | | | Common Mode Voltage (Note 7) | | | 10 | V <sub>peak</sub> | | TRANSMITTER | | | | | | Differential Output Voltage | _ | | _ | | | ■ Direct Coupled Across 35 ohms, | 6 | | 9 | V <sub>P-P</sub> | | Measured on Bus | | | | | | Transformer Coupled Accross 70 | | | | | | ohms, Measured on Stub<br>• BUS-65153,BUS-65163 | 20 | 22 | 27 | Vp.p | | • BUS-65154.BUS-65164 | 18 | 21 | 27 | VP-P | | Output Noise, Differential (Direct Coup | | | 10 | mVp. | | | | l | | P,diff | | Output Offset Voltage, Transformer | -250 | | 250 | mV | | Coupled Across 70 ohms | 400 | 455 | | | | Rise/Fall Time | 100 | 150 | 300 | nsec | | LOGIC | 2.0 | | | v | | ViH<br> Vil. | 2.0 | | 0.8 | ľv | | IH (GND VIN VCC) | -20 | | 20 | μΑ | | IIL (GND VIN VCC) | -20 | | 20 | μA | | VOH (IOH = 0) | Vcc - | | | V | | l ,, ,, | 0.4 | | | ٠, | | VOH (IOH = max) | 3.7 | | 0.4 | l V | | VOL (IOL= 0)<br>VOL (IOL= min) | | 1 | 0.5 | ľ v | | IOL | -3.4 | | " | mA | | Іон | | | 3.4 | mA | | POWER SUPPLY REQUIREMENTS | | | | | | Voltages/Tolerances | | | | | | ■ BUS-65153,BUS-65163 | A E | | E E | v | | • +5V (Logic)<br>• +5V (CH. A, CH. B) | 4.5<br>4.5 | | 5.5<br>5.5 | V | | • -15V (CH. A, CH. B) | -15.75 | | -14.25 | ľ v | | ■BUS-65154,BUS-65164 | | | | ' | | • +5V (Logic) | 4.5 | | 5.5 | V | | • +5V (CH. A, CH. B) | 4.5 | | 5.5 | V | | • -12V (CH. A, CH. B) Current Drain (BUS-65153,BUS-6516) | -12.60<br>3 Note 9 | | -11.40 | \ \ | | ■+5V (Logic, CH. A, CH. B) | | 65 | 115 | mA | | ■-15V (CH. A, CH. B) | | | | | | • Idle | 5 | 20 | 50 | mĄ | | • 25% Duty Cycle | | 55<br>90 | 112<br>175 | mA<br>mA | | 50% Duty Cycle 100% Duty Cycle | ] | 160 | 300 | mA | | Current Drain (BUS-65154,BUS-6516 | 4Note 91 | | 333 | ''" | | ■+5V (Logic, CH. A, CH. B) | | 65 | 115 | mA | | ■-12V (CĤ. A, CH. B) | | | - | ١ | | • Idle | | 30<br>87 | 120 | mΑ | | 25% Duty Cycle 50% Duty Cycle | | 135 | 185 | mA<br>mA | | 1 | 1 | 230 | 305 | mA | | 100% Duty Cycle | | 200 | 1 300 | 1117 | | PARAMETER | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------------------|-------|----------------|-------------|--------------| | POWER DISSIPATION | | | | | | BUS-65153,BUS-65163 | | | | | | ■ Total Hybrid | | | | l i | | • Idle | | 0.625 | 1.325 | W | | 25% Duty Cycle | | 0.850 | 1.963 | W | | 50% Duty Cycle | | 1.075 | 2.600 | W | | 100% Duty Cycle | | 1.525 | 3.875 | W | | ■ Hottest Die | | | | l l | | • Idle | | 0.335 | 0.68 | l W | | • 25% Duty Cycle | | 0.600 | 1.06 | W | | • 50% Duty Cycle | | 0.860 | 1.45 | W | | • 100% Duty Cycle | | 1.385 | 2.23 | W | | BUS-65154,BUS-65164 | | | | | | ■ Total Hybrid • Idle | | 0.00 | 4 005 | | | | | 0.685 | 1.295 | W | | 25% Duty Cycle 50% Duty Cycle | | 0.985 | 1.727 | W | | 100% Duty Cycle 100% Duty Cycle | | 1.285<br>1.885 | 2,160 | W | | ■ Hottest Die | | 1.665 | 3.035 | ** | | • Idle | | 0.290 | 0.59 | l w | | • 25% Duty Cycle | | 0.590 | 0.92 | ١ẅ | | • 50% Duty Cycle | | 0.890 | 1.36 | ١₩ | | 100% Duty Cycle | | 1.490 | 2.16 | ΙŵΙ | | | | 1.430 | 2,10 | | | CLOCK INPUT | | | | | | Frequency | | | | | | Nominal Value (selectable) | | 100 | | LAU- | | <ul> <li>CLOCKSEL input = Logic "0"</li> <li>CLOCKSEL input = Logic "1"</li> </ul> | ŀ | 16.0<br>12.0 | | MHz<br>MHz | | ■ Long Term Tolerance | | 12.0 | | IVITZ | | 1553A Compliance | | | 0.01 | % | | 1553B Compliance | | | 0.1 | % | | ■ Short Term Tolerance, 1 second | | | <b>V.</b> 1 | / / | | 1553A Compliance | | | 0.001 | % | | 1553B Compliance | | | 0.01 | % | | Duty Cycle | | | | | | • 16MHz | 33 | | 67 | % | | • 12MHz | 40 | | 60 | % | | 1553 MESSAGE TIMING | | | | | | ■ RT Response Time | | | | 1 | | • 16MHz | 6.00 | 6.5 | 6.96 | μs | | • 12MHz | 6.18 | 6.5 | 6.76 | μs | | RT-to-RT No Response Timeout | 18.25 | 18.9 | 19.5 | μs | | (Note 8) | | -3.5 | | " | | Transmitter Watchdog Timeout | | 668 | | μs | | THERMAL | | | | <del> </del> | | Thermal Resistance, Junction-to- | | | | | | | | | | | | Case, Hottest Die (eJC)<br>■ BUS-65153,65163 | | 5.54 | | .cw | | ■ BUS-65154,65164 | | 5.54 | | ·cw | | Operating Junction Temperature | -55 | 0.04 | 160 | 0/44 | | Storage Temperature | -65 | | 150 | ļ .č | | Lead Temperature (soldering, 10 sec) | -00 | | +300 | ·č | | | | <u> </u> | +500 | ļ <u>.</u> | | PHYSICAL CHARACTERISTICS | 1 | | | | | Size | | ļ . | | Ι. | | ■ 70-pin DIP, FLATPACK | | ( 1.0 X | | in | | | (48.2 | 6X25.4 | X5.46) | (mm) | | Weight | | | | | | ■ 70-pin DIP, FLATPACK | | 0.6 | | oz | | | l | (17) | | (g) | NOTES: Notes 1 through 6 are applicable to the Receiver Differential Resistance and Differential Capacitance specifications: (1) Specifications include both transmitter and receiver (tied together internally). (2) Measurement of impedance is directly between pins TX/RX A(B) and TX/RX A(B) of the BUS-65153, BUS-65163, BUS-65154, or BUS-65164 hybrid. (3) Assuming the connection of all power and ground inputs to the hybrid. (4) The specifications are applicable for both unpowered and powered conditions. - (5) The specifications assume a 2 volt rms balanced, differential, sinusoidal input. The applicable frequency range is 75kHz to 1MHz. - 6) Minimum resistance and maximum capacitance parameters are guaranteed, but not tested, over the operating range. - Assumes a common mode voltage within the frequency range of do to 2MHz, applied to pins of the isolation transformer on the stub side (either direct or transformer coupled), referenced to hybrid ground. Use a DDC recommended transformer or other transformer that provides an equivalent minimum CMRR. - (8) RT-to-RT Timeout is measured from the Mid-Parity crossing of the Transmit Command word to the Mid-Sync crossing of the Transmitting RT Status word. - (9) Current drain is for total hybrid (e.g., +5V supply current includes the sum of logic +5V supply current, channel A +5V supply current and channel B +5V supply current). Transmitting duty cycles assume one channel transmitting and alternate channel idle. ### INTRODUCTION ### **GENERAL** The BUS-65153 is a complete MIL-STD-1553 Remote Terminal (RT) bus interface unit. Contained in the hybrid are a dual trapezoidal transceiver and Manchester II encoder/decoder, and Remote Terminal (RT) protocol logic for MIL-STD-1553B. Also included are built-in self-test capability and a parallel subsystem interface. The subsystem interface includes a 14-bit address bus and a data bus that may be configured for either 8-bit or 16-bit DMA transfers. The transceiver front end of the BUS-65153 is implemented by means of low-power bipolar analog monolithic and thick film hybrid technology. The transceiver requires +5V and -15V only (no +15V is required) and includes voltage source transmitters. The voltage source transmitters provide superior line driving capability for long cables and heavy amounts of bus loading. In addition, the monolithic transceivers provide a minimum stub voltage level of 20 volts peak-to-peak transformer coupled, making the BUS-65153 suitable for MIL-STD-1760 applica- The receiver sections of the BUS-65153 are fully compliant with MIL-STD-1553B in terms of front end overvoltage protection, threshold and bit error rate. The BUS-65153 implements all MIL-STD-1553 message formats, including all 13 of the 1553B dual redundant mode codes. Any subset of the possible 1553 commands (broadcast, $T/\overline{R}$ bit, subaddress, word count/mode code) may be optionally illegalized by means of an external PROM, PAL, or RAM device. An extensive amount of message validation is performed for each message received. Each word received is validated for correct sync type and sync encoding, Manchester II encoding, parity, and bit count. All messages are verified to contain a legal, defined Command Word and correct word count. If the BUS-65153 is the receiving RT in an RT-to-RT transfer, it verifies that the T/R bit of the transmit Command Word is a one and that the transmitting RT responds in time and contains the correct RT address in its Status Word. The 65153 may be operated from either a 12 MHz or 16 MHz clock input. In the 12 MHz mode, the decoder samples incoming data with both edges of the clock input. This, in effect, provides for 24 MHz decoder sampling. Benefits of the higher sampling rate include a wider tolerance for zero-crossing distortion and improved bit error rate performance. The BUS-65153 includes a hardwired R.T. address input. This includes 5 address lines, an address parity input, and an address parity error output. The RT address can also be latched internally by means of the address latching input signal RT\_ADD\_LAT. The 65153 supports command illegalization. Commands may be illegalized by asserting the output signal ILLCMD low approximately 5µs after the mid-parity bit zero-crossing of the received Command Word. Command words may be illegalized as a function of broadcast, T/R bit, subaddress, word count and/or mode code. An internal Built-in-Test (BIT) Word register is updated at the end of each message. The contents of the BIT Word Register are transmitted in response to a Transmit BIT Word Mode Command. The BUS-65153 provides a number of real-time output signals. These various signals provide indications of message start, message in progress, valid received message, message error, handshake fail, and looptest fail or transmitter timeout. The BUS-65153 may be used in a wide variety of interface configurations. The 65153 has an 8/16-bit tri-state data bus and an address/control bus that may be pin programmed for either two-state or three-state operation. The three-state mode allows the BUS-65153 to be connected directly to the host processor's data, address, and control buses in a DMA configuration. The BUS-65153 includes standard DMA handshake signals (Request, Grant, and Acknowledge) as well as transfer control outputs (CS and WRT). The DMA interface may operate in either a 16-bit or 8-bit mode, supporting both word-wide and byte-wide transfers. The DMA interface also allows the 65153 to be interfaced directly to a simple system that doesn't have a microprocessor. This provides a low cost 1553 interface for A/D and D/A convertors, switch closures, and actuators. The BUS-65153 may also be used in a shared RAM interface configuration. By means of tri-state buffers and a very small amount of "glue" logic, the 65153 will store Command Words and access Data Words to/from dedicated "mailbox" areas in a shared RAM for each broadcast / $T-\overline{R}$ bit / subaddress / mode If a more elaborate shared RAM interface is needed, the BUS-65153 may be interfaced to a BUS-66315 memory management unit. If a BUS-66315 is used, the address bus of the BUS-65153 is not used for accessing the system RAM (although the address outputs may still be used for command illegalizing). The BUS-66315 provides an RT Lookup Table, allowing the mapping of the various T-R/subaddresses to user programmable areas in the BUS-66315's 64K X 16 shared RAM address space. The BUS-66315 also provides a stack area of RAM. The stack provides a chronology of all messages processed, storing a Block Status Word (message channel, completion, and validity information), an optional Time Tag Word and the received Command Word for each message processed. The BUS-66315 also provides maskable interrupts to the host processor for end-ofmessage and/or message error conditions. ### ADDRESS MAPPING The memory allocation scheme for the BUS-65153 14-bit address bus is defined as follows: A13: BROADCAST/OWN ADDRESS TRANSMIT/RECEIVE A12: A11-A7: SUBADDRESS 4-0 A6: DATA/COMMAND A5-A1: WORD COUNT/CURRENT WORD COUNT AO: UPPER/LOWER BYTE (8- bit mode only) The method of address mapping implemented by the BUS-65153 provides for a "mailbox" allocation scheme for the storage of Command and Data Words. The address outputs A13 through A1 map directly into 8K words (16K bytes) of processor address space. A0 is used for upper/lower byte selection in the 8-bit DMA mode. The same address map is applicable for both the DMA and shared RAM (without the BUS-66315) interface configurations. The BUS-65153's addressing scheme maps messages in terms of broadcast/own address, transmit/receive, subaddress, and mode code. A 64-word message block is allocated for each T/R-subaddress. The received Command Word for all non-mode code messages is stored at relative word location zero (0) within the respective message block. For mode code messages, the address for the received Command Word is offset from location zero (0) within the message block for subaddress 0 or 31. The value of the address offset is equal to the mode code field of the respective Command Word (0 to 31). For non-mode code messages, the Data Words to be transmitted or received are accessed from (to) relative locations 32 through 63 within the message block. For mode code messages with a single Data Word that is not read from internal register, the address for the Data Word is offest from location 32 within the 64-word message block for subaddresses 0 and 31. The value of the address offset is equal to the mode code field of the received Command Word. The Data Words transmitted in response to Transmit Last Command or Transmit BIT Word mode commands are accessed from a pair of internal registers. ### **DMA INTERFACE** An 8/16-bit data bus, a 14-bit address bus, and six control signals are provided to facilitate communication with the parallel subsystem. The control signals include the standard DMA handshake signals DT\_REQ, DT\_GRT, DT\_ACK as well as the transfer control outputs CS and WRT. HS\_FAIL provides an indication to the subsystem of a handshake failure condition. Data is transferred between the subsystem and the BUS-65153 via a DMA handshake, initiated by the BUS-65153. A READ operation is defined to be the transfer of data from the subsystem to the BUS-65153. Conversely, a WRITE operation transfers data from the BUS-65153 to the subsystem. If the BUS-65153 is in 16-bit mode, data is transferred as a single 16-bit word. In 8-bit mode, data is transferred in a pair of byte transfers within the same DMA handshake cycle. The upper byte is transferred first with A0=1, followed by the lower byte with A0=0. ### HANDSHAKE FAIL If the BUS-65153 asserts DT\_REQ and the subsystem does not respond with DT\_GRT in time for the BUS-65153 to complete the word transfer, the HS\_FAIL output will be asserted low to inform the subsystem of the handshake failure and bit D12 in the internal Built-In-Test (BIT) word is set to logic "1". If the handshake failure occurs on a data word read transfer (transmit command) the STIC will abort the current message processing and NOT transmit erroneous data back to the bus controller. In the case of a handshake failure on a write transfer (receive command word transfer, transmit command transfer, or a receive data word transfer) the STIC will set the hanshake failure output and BIT word bit, and continue processing the current message. ### **DMA READ Operation** Whenever the BUS-65153 needs to read a word from the subsystem, it asserts the signal DT\_REQ low. If the subsystem asserts DT\_GRT in time, the BUS-65153 will then assert A13 through A1 (and A0 for the 8-bit mode), WRT high, along with DT\_ACK and CS low to enable data from the subsystem. After the transfer of each Data Word has been completed, address bus outputs A5 through A1 are incremented. This provides the option of connecting the BUS-65153 address lines directly to the host processor's address bus to access the subsystem RAM, if desired. ### **DMA WRITE Operation** Whenever the BUS-65153 needs to transfer data to the subsystem, it initiates a DMA WRITE cycle. The BUS-65153 asserts DT\_REQ. The subsystem must respond with DT\_GRT. If DT\_GRT was received in time, the BUS-65153 will then assert DT\_ACK. The BUS-65153 will then assert A13 through A1 (and A0 in 8-bit mode) and WRT low, followed by CS low. The subsystem may then use the rising edge of $\overline{CS}$ to latch the data. Similar to the DMA read operation, the address outputs A5 through A1 are incremented after the completion of a DMA WRITE operation. ### MESSAGE PROCESSING OPERATION Following the receipt and transfer of a valid Command Word, the BUS-65153 will attempt to (1) transfer received 1553 data to the subsystem, (2) read data from the subsystem for transmission on the 1553 bus, (3) transmit status (and possibly built-intest) information to 1553, and/or (4) set status conditions. The BUS-65153 responds to all non-broadcast messages with a 1553 Status Word. ### **RT Address** RT Address (RT\_AD 4-0, (RT\_AD4 = MSB)) and RT Address Parity (RT AD P) should be programmed for a unique RT address and reflect an odd parity sum. The BUS-65153 will not respond to any MIL-STD-1553 commands or transfer received data from any non-broadcast messages if an odd parity sum is not presented by RT\_AD4-0 and RT\_AD\_P. An address parity error will be indicated by a low output on the RT\_AD\_ERR pin. The input signal RT\_AD\_LAT operates a transparent latch for RTAD4-RTAD0 and RTADP. If RT\_AD\_LAT is low the output of the latch tracks the value presented to the input pins. If RT\_AD\_LAT is high, the output of the internal latch becomes latched at the values presented when RT\_AD\_LAT was low. ### **Command Illegalization** The BUS-65153 provides for command illegalization. If a command is illegalized, the BUS-65153 will set the Message Error bit and transmit its status word to the Bus Controller. No Data Words will be transmitted in response to an illegalized Transmit command. Data Words associated with an illegalized Receive command will, however, be presented to the subsystem. ILLCMD is sampled approximately 5us following the midparity bit zero crossing of the received Command Word (reference Figures 4-9). Command illegalization can be implemented using either a two-state or three-state address bus. An external PROM, PLD, or RAM device can be used to define the legality of specific commands. Any subset of the possible 1553 commands can be illegalized as a function of broadcast, T/R bit, subaddress, word count, and/or mode code. Illegalizing commands in the two-state mode, based on broadcast, $T/\overline{R}$ bit, subaddress, and/or mode code, may be done by means of a programmable device such as a PROM. The address outputs from the STIC may be connected directly to the address inputs to a PROM. Illegalizing commands in the two-state mode, based on broadcast, T/R bit, subaddress, and word count requires an external latch to store the value of the word count field. The word count must be latched after the address lines A5...A1 are updated for the present command and before these address lines are cleared to 00000 for the command word transfer. The word count address lines (A5...A1) are multiplexed internally between the latched word count field of the command word, and the current word counter. While the signal INCMD is high (logic 1) these address lines reflect the word count field of the present command. While INCMD is low (logic 0) these signals represent the value of the current word counter, which is cleared to zero at the start of a message, and is incremented after each data word transfer. The output of the illegalization PROM may be latched using a Flip-Flop and an AND gate (see Figure 2). The output signal INCMD from the STIC is used as the clock enable input to the Flip-Flop. The Flip-Flop is updated on every rising clock edge while INCMD is high, and is not updated while INCMD is low. This allows the output of the PROM to be updated on the last clock edge before INCMD is asserted low, Once INCMD is FIGURE 2. BUS-65153 TWO-STATE ILLEGALIZATION 4678769 0008914 869 **■** DDC asserted, the clock enable input to the Flip-Flop is removed, thus preserving the value of the latched illegal bit. Illegalizing commands in the three-state mode of operation also requires the use of a latch. The latch must be updated during a word transfer since the address lines are normally in a high impedance state. Figure 3 illustrates a method of latching the output from the PROM using a Flip-Flop and the signal CS. The signal $\overline{CS}$ is driven low during every word transfer. The only word transfer that takes place before the illegal command input (ILLCMD) input is sampled is the command word transfer. The word count field of the command word may be obtained directly from the lower 5 bits of the data bus. The subaddress, T/R, and broadcast signals are available on address lines A07-A13. Note that the signal $\overline{\text{CS}}$ will be asserted twice during a transfer in the 8-bit mode of operation. The word count field is located in the lower byte, which is presented during the second byte transfer. The second CS will, therefore, latch the appropriate value for ILLEGAL. This method of latching the address lines places a cosntraint on the access time of the PROM and on the maximum request to grant time for the command word transfer. The access time of the PROM must be less than 195 ns. If the data bus grant signal is held off too long, the ILLCMD input will not be updated in time. The maximum request to grant time is equal to the following: | transfer type | tmax | |----------------|----------| | 16-bit @12 MHz | 2.455 µs | | 16-bit @16 MHz | 2.720 μs | | 8-bit @12 MHz | 1.940 µs | | 8-bit @16 MHz | 2.205 µs | ### Transmit Command (RT-to-BC Transfer) If the BUS-65153 receives a valid Transmit Command Word that the subsystem determines is legal (input ILLCMD is high) and the subsystem is not BUSY (input BUSY is high), the BUS-65153 will initiate a transmit data response following transmission of the Status Word. This entails a handshake/read cycle for each Data Word, with the total number of Data Words to be transmitted specified by the Word Count field of the Command Word. A low on ILLCMD will result in the Message Error bit being set. No Data Words will be transmitted following transmission of the Status Word to an illegalized transmit command. A low on the BUSY input will set the BUSY bit in the Status Word; in this instance, only the Status Word will be transmitted, with no Data Words. ### Receive Command (BC-to-RT Transfer) A DMA handshake will be initiated for each word received over the 1553 data bus. If successful, the respective handshake will be followed by a corresponding write cycle. A handshake timeout will not terminate transfer attempts for the remaining Data Words, error flagging or Status Word transmission. After the reception of a valid non-mode code receive Command Word followed by the correct number of valid Data Words and assuming that all words are successfully transferred to the subsystem, a negative pulse will be asserted on the output Good Block Received (GBR). FIGURE 3. BUS-65153 THREE-STATE ILLEGALIZATION ### **RT-to-RT Transfer Errors** If the T/R bit of the "transmit" command in an RT-to-RT transfer is a zero, the transmitting RT does not respond in time or an address mismatch is detected in the transmitting RT's Status Word, the BUS-65153, as receiving RT, will classify the condition as a "Command error" and will not respond. ### RT Status, Error Handling, and Message Timing Signals Message transfer errors are indicated by means of the HS\_FAIL, ME, and RT\_FAIL error indication outputs. Additional error detection and indication mechanisms include updating of the internal Status and BIT Word registers. The BUS-65153 provides a number of timing signals during the processing of 1553 messages. NBGRT provides a negative pulse output following the receipt of a 1553 Command Word. INCMD is asserted low when a new command is received. At the end of a message (either valid or invalid), INCMD transitions from low to high. Following the last data word of a valid non-mode code receive message, GBR is asserted low. ME is asserted as a low output following any detected error in a received message. ### **Loopback Test** The BUS-65153 performs a loopback self-test at the end of each non-broadcast message processed. The loopback test consists of the following verifications: (1) The received version of every transmitted word is verified for valididty (encoding, bit count, parity) and correct sync type; (2) The first transmitted word (RT Status Word) is checked for correct RT Address field; and (3) The received version of the last transmitted word is verified by means of a bit-by-bit comparison to the transmitted version of the word. If there is a transmitter timeout (668µs) and/or the loopback test fails for one or more transmitted words, the Terminal Flag Status Word bit will be set in response to the next non-broadcast message. ### **Status Word** The Broadcast Command Received bit is formulated internally. The Message Error Status bit will be set if the current command is a Transmit Status Word or Transmit Last Command mode command and if there was an error in the data portion of the previous receive message. Message Error will also be set if **ILLCMD** has been sampled low for the current message. ILLCMD, Service Request, Busy, and Subsystem Flag will be sampled from their respective Status input pins approximately 5 us following the mid-parity bit zero crossing of the received Command Word. ### **BIT Word** The BUS-65153 provides an internally formulated Built-In-Test word. This word is transmitted to the BC in response to a Transmit Bit Word Mode Code Command. ### INTERNAL BUILT-IN-TEST (BIT) WORD DEFINITION D14: Loop Test Failure - B Bus D13: Loop Test Failure - A Bus D12: Handshake Failure D11: Bus B Transmitter Shutdown D10: Bus A Transmitter Shutdown D09: Terminal Flag Inhibited D08: Ch A / Ch B D07: **High Word Count** D06: Low Word Count Incorrect Sync Type Received D05: D04: Invalid Word Received - Manchester or Parity Error RT-RT Transfer Response Error (no gap, data sync, address D03: mismatch) D02: RT-RT Transfer No Response Timeout RT-RT Transfer - T/R Error on Second Command or My Valid D01: D00: **Command Word Contents Error** Note: Bits 15 through 9 are cleared only following a RESET input or reception of a Reset Remote Terminal mode command. Bits 8 through 0 are updated as a result of every message processed. ### **BIT Word Bit Descriptions** TRANSMITTER TIMEOUT: Set if the STIC's failsafe timer detected a fault condition. The transmitter timeout circuit will automatically shut down the CH. A or CH. B transmitter if it transmits for longer than 668 us. CH. B LOOP TEST FAILURE, CH. A LOOP TEST FAILURE: A loopback test is performed on the transmitted portion of every non-broadcast message. A validity check is performed on the received version of every word transmitted by the STIC. In addition, a bit-by-bit comparison is performed on the last word transmitted by the RT for each message. If either the received version of any transmitted word does not match the transmitted version and/or the received version of the last transmitted word is determined to be invalid (sync, encoding, bit count, parity), or a failsafe timeout occurs on the respective channel, the LOOP TEST FAILURE bit for the respective bus channel will be set. HANDSHAKE FAILURE: If this bit is set, it indicates that the subsystem had failed to respond with the DMA handshake input DTGRT asserted within the allotted time in response to the STIC asserting DTREQ. The allotted time for the subsystem's DTREQ-to-DTGRT response time is approximately 3.0 to 3.7µs for a DMA write cycle and approximately 15.1 to 15.3µs for a DMA read cycle. CH. B TRANSMITTER SHUTDOWN, CH. A TRANSMITTER SHUTDOWN: Indicates that the transmitter on the respective bus channel has been-shut down by a Transmitter shutdown mode code command received on the alternate channel. If an Override transmitter shutdown mode code command is received on the alternate channel, this bit will revert back to logic "0". - TERMINAL FLAG INHIBITED: Set to logic "1" if the STIC's Terminal Flag RT Status bit has been disabled by an Inhibit Terminal Flag mode code command. Will revert to logic "0" if an Override inhibit terminal flag mode code command is received. - CH. A/CH. B: Logic "0" if the previous message was received on CH.A, logic "1" if the previous message was received on CH. B. - HIGH WORD COUNT: Set to logic "1" if the previous message had a high word count error. - LOW WORD COUNT: Set to logic "1" if the previous message had a low word count error. - INCORRECT SYNC TYPE RECEIVED: If set, indicates that the STIC detected a Command sync in a received Data Word. - INVALID WORD: Indicates that the STIC received one or more words containing one or more of the following error types: sync field error, Manchester encoding error, parity error, and/or bit count error. - RT-to-RT GAP/SYNC/ADDRESS ERROR: This bit is set if the STIC RT is the receiving RT for an RT-to-RT transfer and one or more of the following occur: (1) If the transmitting RT responds with a response time of less than 4 µs, per MIL-STD-1553B (mid-parity bit to mid-sync); i.e., less than 2 µs dead time; and/or (2) There is an incorrect sync type or format error (encoding, bit count, and/or parity error) in the transmitting RT Status Word; and/or (3) The RT address field of the transmitting RT Status Word does not match the RT address in the transmit Command Word. - RT-to-RT RESPONSE TIMEOUT: If set, indicates that, for the previous message, the STIC was the receiving RT for an RT-to-RT transfer and that the transmitting RT either did not respond or responded later than the STIC's RT-to-RT Timeout time. The STIC's RT-to-RT Response Timeout Time is defined as the time from the mid-bit crossing of the parity bit of the transmit Command Word to the mid-sync crossing of the transmitting RT Status Word. The value of the STIC's RT-to-RT Response Timeout time is 18.9 µs. - RT-to-RT SECOND COMMAND ERROR: If the STIC is the receiving RT for an RT-to-RT transfer, this bit set indicates one or more of the following error conditions in the transmit Command Word: (1) T/R bit = logic "0"; (2) subaddress = 00000 or 11111; (3) Same RT Address field as the receive Command Word. - command word contents error: Indicates a received command word is not defined in accordance with MIL-STD-1553B. This includes the following undefined Command Words: (1) The Command Word is a non-mode code, broadcast, transmit command; (2) A message with a T/R bit of "0", a subaddress/mode field of 00000 or 11111 and a mode code field between 00000 and 01111; (3) A mode code command that is not permitted to be broadcast (e.g., Transmit Status) is sent to the broadcast address (11111). ### **Mode Codes** All 13 of the dual redundant MIL-STD-1553B mode codes are implemented by the BUS-65153. Two mode codes, Transmit Vector Word and Synchronize (with data) involve data transfer with the subsystem. For the Transmit BIT Word mode code, the internally formulated BIT Word is transmitted. Table 2 provides a summary of the 1553B mode codes supported by the BUS-65153. | | Т. | ABLE 2. MIL-STD-1 | 553B MODE CODE | | |------------|-----------------|-----------------------------------------------------------|---------------------------|----------------------| | T/R<br>BIT | MODE<br>CODE | FUNCTION | DATA WORD | BROADCAST<br>ALLOWED | | 1 | 00000 | Dynamic Bus Con-<br>trol | No | No | | 1 | 00001 | Synchronize | No | Yes | | 1 | 00010 | Transmit Status<br>Word | No | No | | 1 | 00011 | Initiate Self Test | No | Yes | | 1 | 00100 | Transmitter Shut-<br>down | No | Yes | | 1 | 00101 | Override Transmit-<br>ter Shutdown | No | Yes | | 1 | 00110 | Inhibit Terminal<br>Flag | No | Yes | | 1 | 00111 | Override Inhibit<br>Terminal Flag | No | Yes | | 1 | 01000 | Reset Remote Ter-<br>minal | No | Yes | | 1 | 01001-<br>11111 | RESERVED | No | TBD | | 1 | 10000 | Transmit Vector<br>Word | From Subsystem | No | | 0 | 10001 | Synchronize with<br>Data | To Subsystem | Yes | | 1 | 10010 | Transmit Last<br>Command | From Internal<br>Register | No | | 0 | 10100 | Selected Transmit-<br>ter Shutdown (See<br>Note) | To Subsystem | Yes | | 0 | 10101 | Override Selected<br>Transmitter Shut-<br>down (See Note) | To Subsystem | Yes | | 1 | 10011 | Transmit BIT Word | From Internal<br>Register | No | | 0 | 10110-<br>11111 | RESERVED | Yes | TBD | | 1 | 10110-<br>11111 | RESERVED | Yes | TBD | Note: Terminal responds with Clear Status but no action is taken, assuming a valid Command Word and any valid Data Word is received. MODE CODE (SUBADDRESS 00000), T/R=0(see table 3b) RECEIVE, SUBADDRESS 1(see table 3a) RECEIVE, SUBADDRESS 2(see table 3a) 0000..007F 0080..00FF 0100..017F RECEIVE, SUBADDRESS 30(see table 3a) MODE CODE (SUBADDRESS 11111), T/R=0(see table 3c) MODE CODE (SUBADDRESS 00000), T/R=1(see table 3d) TRANSMIT, SUBADDRESS 1(see table 3a) TRANSMIT, SUBADDRESS 2(see table 3a) 0F00..0F7F OF80..OFFF 1000..107F 1080..10FF 1100..117F TRANSMIT, SUBADDRESS 30(see table 3a) MODE CODE (SUBADDRES 11111), T/R=1(see table 3e) BROADCAST, MODE CODE (SUBADDRESS 00000), 1F00..1F7F 1F80..1FFF 2000..207F T/R=0 [ Note: Use table 3b but incresae address by 2000 ] BROADCAST, RECEIVE, SUBADDRESS 1(see table 3a) BROADCAST, RECEIVE, SUBADDRESS 2(see table 3a) 2080..20FF 2100..217F 2F00..2F7F BROADCAST, RECEIVE, SUBADDRESS 30(see table 3a) BROADCAST, MODE CODE (SUBADDRESS 11111), T/R=0[ Note: Use table 3c but incresae address by 2000 ] 2F80..2FFF BROADCAST, MODE CODE (SUBADDRESS 00000), 3000..307F T/R=1[ Note: Use table 3d but incresae address by 2000 ] BROADCAST, TRANSMIT, SUBADDRESS 1(Undefined) BROADCAST, TRANSMIT, SUBADDRESS 2 (Undefined) 3080..30FF 3100..317F TABLE 3A. TYPICAL MEMORY MAP OF EACH NON-MODE CODE SUBADDRESS, 64 WORD BLOCK OFFSET (HEX) 0000,0001 0002..003F COMMAND WORD NOT USED 0040,0041 DATA WORD #0 0042,0043 DATA WORD #1 007E,007F DATA WORD #31 BROADCAST, TRANSMIT, SUBADDRESS 30 (Undefined) BROADCAST, MODE CODE (SUBADDRESS 11111), T/R=1[ Note: Use table 3e but incresae address by 2000 ] 3F00..3F7F 3F80..3FFF | TABLE 3B. I<br>T/R=0 | MODE CODE MEMORY MAP FOR SUBADDRESS 00000, | |-----------------------|------------------------------------------------------------------------------------| | 0000,0001 | COMMAND WORD, T/R=0, MODE CODE 00000 (INVALID) | | • | • | | • | • | | • | • | | 001E,001F | COMMAND WORD, T/R=0, MODE CODE 01111 (INVALID) | | 0020,0021 | COMMAND WORD, T/R=0, MODE CODE 10000 (RESERVED) | | 0022,0023 | COMMAND WORD, T/R=0, MODE CODE 10001 (SYNC WITH DATA) | | • | • | | • | • | | • | • | | 003E,003F<br>0040005F | COMMAND WORD, T/R=0, MODE CODE 11111 (RESERVED) NOT USED (MODE CODES WITHOUT DATA) | | 0060.0061 | DATA WORD FOR MODE CODE 10000, T/R=0 (RESERVED) | | 0062.0063 | DATA WORD FOR MODE CODE 10000, 17R=0 (RESERVED) | | 0002,0000 | DATA WOLD TO TWODE CODE TOOT, IN 120 (STRO WITH DATA) | | I . | • | | . | • | | 007E,007F | DATA WORD FOR MODE CODE 11111, T/R=0 (RESERVED) | | T/R=1 | MODE CODE | | | | | | |-------------------------|---------------------|---------|----------|-------------|-----------|-----------| | | COMMAND | WORD, | T/R=1, M | ODE CODI | 00000 ( | DYNAMIC | | BUS CONTR | ROL) | | | | • | | | • | • | • | | | | 1 | | • | • | • | | | | 1 | | • _ | • | • | | | | | | 01E,101F | COMMAND | WORD, | /R=1, MC | DE CODE | 01111 (F | (ESERVED) | | 1020,1021 | COMMAND | WORD, | I/R=1, M | ODE CODI | = 10000 ( | TRANS- | | MIT VECTO | | WODD - | L | NDE 00DE | 40004./5 | | | 1022,1023 | COMMAND | WORD, | /H=1, MC | DDE CODE | 10001 (F | (ESERVED) | | • | • | • | | | | | | : | • | : | | | | i | | 103E,103F<br>1040,.105F | COMMAND<br>NOT USED | | | | | RESERVED) | | 1060,1061 | DATA WOR | DFORN | ODE CO | DE 10000. | T/R=1 (T | RANSMIT | | VECTOR WO | ORD) | | | • | • | | | 1062,1063 | DATA WOR | D FOR N | KODE CO | DE 10001, | T/R=1 (F | RESERVED | | • | • | • | | | • | | | • | • | • | | | | | | | • | ·• · · | | | | | | 107E,107F | DATA WOR | D FOR M | ODE COL | DE 11111, " | Г/R=1 (RE | SERVED) | | ı | | MODE CODE MEMORY MAP FOR SUBADDRESS 11111, | |---|-----------|-------------------------------------------------------| | ı | T/R=0 | | | ı | 0F80,0F81 | COMMAND WORD, T/R=0, MODE CODE 00000 (UNDEFINED) | | ı | • | • | | I | • | • | | I | • | • | | i | F9E,0F9F | COMMAND WORD, T/R=0, MODE CODE 01111 (UNDEFINED) | | 1 | OFAO,OFA1 | COMMAND WORD, T/R=0, MODE CODE 10000 (RESERVED) | | 1 | 0FA2,0FA3 | COMMAND WORD, T/R=0, MODE CODE 10001 (SYNC WITH DATA) | | 1 | • | • | | 1 | • | • | | ı | • | | | ı | OFBE,OFBF | COMMAND WORD, T/R=0, MODE CODE 11111 (RESERVED) | | | 0FC00FDF | NOT USED (MODE CODES WITHOUT DATA) | | 1 | OFEO,OFE1 | DATA WORD FOR MODE CODE 10000, T/R=0 (RESERVED) | | | 0FE2,0FE3 | DATA WORD FOR MODE CODE 10001, T/R=0 (SYNC WITH DATA) | | | • | • | | | • | • | | | • | DATA MODE CODE 4444 T/D A (DECEDVED) | | | OFFE,OFFF | DATA WORD FOR MODE CODE 11111, T/R=0 (RESERVED) | ``` TABLE 3E. MODE CODE MEMORY MAP FOR SUBADDRESS 11111, COMMAND WORD, T/R=1, MODE CODE 00000 (DYNAMIC 1F80,0F81 BUS CONTROL) 1F9E,1F9F COMMAND WORD, T/R=1, MODE CODE 01111 (RESERVED) 1FA0,1FA1 COMMAND WORD, T/R=1, MODE CODE 10000 (TRANS- MIT VECTOR WORD) 1FA2,1FA3 COMMAND WORD, T/R=1, MODE CODE 10001 (RESERVED) COMMAND WORD, T/R=1, MODE CODE 11111 (RESERVED) NOT USED (MODE CODES WITHOUT DATA) 1FBE,1FBF 1FC0..1FDF 1FE0,1FE1 DATA WORD FOR MODE CODE 10000, T/R=1 (TRANSMIT VECTOR WORD) 1FE2,1FE3 DATA WORD FOR MODE CODE 10001, T/R=1 (RESERVED) 1FFE,1FFF DATA WORD FOR MODE CODE 11111, T/R=1 (RESERVED) ``` ### Timing Information Figures 4 to 14 illustrate the operation of the BUS-65153. | | FIGURE 4. RT TO BC (TRANSMIT) TIMING | | | | | | | | | |--------------------------|---------------------------------------------------------------------|-------|-----|-------|-------|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | | | | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NEGRT | 0.87 | | 1.38 | μs | | | | | | t <sub>2</sub> (@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | | | | | t <sub>2</sub> (@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | | | | | t3 | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | | | | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID | 300 | | 410 | ns | | | | | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS | 220 | | 330 | ns | | | | | | ts(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | | | | | t5(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | | | | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF COMMAND WORD TRANSFER CYCLE (NOTE 2) | 1.19 | | 1.28 | μs | | | | | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF COMMAND WORD TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | | | | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | με | | | | | | t8 | INCMD FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | | | | | t9 | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | | | | | t <sub>11</sub> (@12MHz) | NBGRT RISING TO A6 RISING (NOTE 5) | | 3 | | μs | | | | | | t11(@16MHz) | NBGRT RISING TO A6 RISING (NOTE 5) | | 3 | | μs | | | | | | t <sub>12</sub> (@12MHz) | RT RESPONSE TIME | 6.18 | | 6.96 | μs | | | | | | t <sub>12</sub> (@16MHz) | RT RESPONSE TIME | 6.0 | | 6.76 | μs | | | | | | t <sub>13</sub> | MID-SYNC CROSSING OF STATUS RESPONSE TO RTFAIL RISING | | | 100 | ns | | | | | | t <sub>14</sub> (@12MHz) | MID-SYNC CROSSING OF STATUS RESPONSE TO WRT RISING | 0.920 | | 1.405 | μs | | | | | | | FIGURE 4. RT TO BC (TRANSMIT) TIMING (continued) | | | | | |--------------------------|--------------------------------------------------------------------------------|-------|-----|-------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>14</sub> (@16MHz) | MID-SYNC CROSSING OF STATUS RESPONSE TO WRT RISING | 0.840 | | 1.305 | μs | | t <sub>15</sub> (@12MHz) | MID-SYNC CROSSING OF TRANSMITTED DATA TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.700 | | 2.085 | μs_ | | t <sub>15</sub> (@16MHz) | MID-SYNC CROSSING OF TRANSMITTED DATA TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.430 | | 1.795 | μs | | t16 | END OF DATA TRANSFER CYLE TO VALID NEXT WC (NOTE 3) | | | 60 | ns | | t <sub>17</sub> (@12MHz) | MID-SYNC CROSSING OF LAST DATA WORD TO WRT FALLING | 0.965 | | 1.365 | μs | | t <sub>17</sub> (@16MHz) | MID-SYNC CROSSING OF LAST DATA WORD TO WRT FALLING | 0.880 | | 1.260 | μs | | t <sub>18</sub> (@12MHz) | MID-PARTIY CROSSING OF LAST DATA WORD TO INCMO RISING | 1.010 | | 1.470 | μs | | t <sub>18</sub> (@16MHz) | MID-PARTIY CROSSING OF LAST DATA WORD TO INCMO RISING | 0.910 | | 1.350 | μs | 1)IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13..AO WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). 2)THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND t15 ARE DEFINED AS THE FALLING EDGE OF DT\_REQ. 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE to ARE DEFINED AS THE RISING EDGE OF DT\_REQ. 4)DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. 5)IF THE COMMAND WORD TRANSFER CYCLE IS NOT COMPLETE (i.e., DT\_REQ IS STILL LOGIC LOW) BY THE TIME INDICATED BY THE TRAILING EDGE OF t11, A6 WILL BE HELD LOW UNTIL THE AFTER TRANSFER CYCLE IS COMPLETE (60 ns MAX AFTER THE RISING EDGE OF DT REQ). | | FIGURE 5. BC TO RT (RECEIVE) TIMING | | | | | | | | | |-------------------------|---------------------------------------------------------------------------|------|-----|------|----------|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | | | | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NEGRT | 0.87 | | 1.38 | μs | | | | | | t <sub>2</sub> (@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | | | | | t <sub>2</sub> (@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | | | | | ts t | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | | | | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID, LMC | 300 | | 410 | ns | | | | | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS, LMC | 220 | | 330 | ns | | | | | | t5(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | | | | | t5(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | | | | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE | 1.19 | | 1.28 | μs | | | | | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | | | | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | μs | | | | | | ts | INCMD FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | | | | | t9 | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | | | | | t11(@12MHz) | FIRST DATA WORD MID-PARITY CROSSING TO A6 RISING EDGE | 820 | | 1205 | ns | | | | | | t11(@16MHz) | FIRST DATA WORD MID-PARITY CROSSING TO A6 RISING EDGE | 720 | | 1025 | ns | | | | | | t <sub>12</sub> | END OF DATA TRANSFER CYLE TO VALID NEXT WC (NOTE 3) | | | 60 | ns | | | | | | t13(@12MHz) | MID-PARITY CROSSING OF RECEIVED DATA WORD TO START OF DATA TRANSFER CYCLE | 1.52 | | 1.94 | μs | | | | | | | (NOTE 2) | l | | | <u> </u> | | | | | | | FIGURE 5. BC TO RT (RECEIVE) TIMING (continued) | | | | | | | |--------------------------|------------------------------------------------------------------------------------|------|----------------------------------------------|------|-------|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | t <sub>13</sub> (@16MHz) | MID-PARITY CROSSING OF RECEIVED DATA WORD TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.23 | | 1.57 | μs | | | | t <sub>14</sub> (@12MHz) | RT RESPONSE TIME | 6.18 | | 6.96 | μs | | | | t <sub>14</sub> (@16MHz) | RT RESPONSE TIME | 6.0 | <u> </u> | 6.76 | μs | | | | t15 | MID-SYNC CROSSING OF STATUS RESPONSE TO RTFAIL RISING | | | 100 | ns | | | | t <sub>16</sub> (@12MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO INCMD RISING | 3.36 | | 3.57 | μs | | | | t <sub>16</sub> (@16MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO INCMD RISING | 3.26 | | 3.45 | μs | | | | t <sub>17</sub> (@12MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO GBR FALLING | 3.23 | | 3.37 | μs | | | | t <sub>17</sub> (@16MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO GER FALLING | 3.17 | | 3.29 | μs | | | | t <sub>18</sub> (@12MHz) | GBR PULSE WIDTH | 140 | ļ. <u>.</u> | 190 | ns | | | | t <sub>18</sub> (@16MHz) | GBR PULSE WIDTH | 100 | | 150 | ns | | | 1)IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13..A0 WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). 2)THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND t13 ARE DEFINED AS THE FALLING EDGE OF DT\_REQ. 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE to ARE DEFINED AS THE RISING EDGE OF DT REQ. 4)DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. | | FIGURE 6. RT TO RT (TRANSMIT) TIMING | | | | | |--------------------------|---------------------------------------------------------------------|-------|-----|-------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.87 | | 1.38 | μs | | t2(@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | t2(@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | t3 | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID | 300 | | 410 | ns | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS | 220 | | 330 | ns | | ts(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | t5(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF COMMAND WORD TRANSFER CYCLE (NOTE 2) | 1.19 | | 1.28 | μs | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF COMMAND WORD TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | μs | | ts t | INCMD FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | tg | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | t11(@12MHz) | NBGRT RISING TO A6 RISING (NOTE 5) | | 3 | | μs | | t <sub>11</sub> (@16MHz) | NBGRT RISING TO A6 RISING (NOTE 5) | | 3 | | μs | | t <sub>12</sub> (@12MHz) | RT RESPONSE TIME | 6.18 | | 6.96 | μs | | t <sub>12</sub> (@16MHz) | RT RESPONSE TIME | 6.0 | | 6.76 | μs | | t13 | MID-SYNC CROSSING OF STATUS RESPONSE TO RTFAIL RISING | | | 100 | ns | | t <sub>14</sub> (@12MHz) | MID-SYNC CROSSING OF STATUS RESPONSE TO WRT RISING | 0.920 | | 1.405 | μs | | | FIGURE 6. RT TO RT (TRANSMIT) TIMING (continued) | | | | | | | | | |--------------------------|--------------------------------------------------------------------------------|-------|-----|-------|-------|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | t <sub>14</sub> (@16MHz) | MID-SYNC CROSSING OF STATUS RESPONSE TO WRT RISING | 0.840 | | 1.305 | μs | | | | | | t <sub>15</sub> (@12MHz) | MID-SYNC CROSSING OF TRANSMITTED DATA TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.700 | | 2.085 | μs | | | | | | t <sub>15</sub> (@16MHz) | MID-SYNC CROSSING OF TRANSMITTED DATA TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.430 | | 1.795 | μs | | | | | | t16 | END OF DATA TRANSFER CYLE TO VALID NEXT WC (NOTE 3) | | | 60 | ns | | | | | | t <sub>17</sub> (@12MHz) | MID-SYNC CROSSING OF LAST DATA WORD TO WRT FALLING | 0.965 | | 1.365 | μs | | | | | | t <sub>17</sub> (@16MHz) | MID-SYNC CROSSING OF LAST DATA WORD TO WRT FALLING | 0.880 | | 1.260 | μs | | | | | | t <sub>18</sub> (@12MHz) | MID-PARTIY CROSSING OF LAST DATA WORD TO INCMO RISING | 1.010 | | 1.470 | μs | | | | | | t <sub>18</sub> (@16MHz) | MID-PARTIY CROSSING OF LAST DATA WORD TO INCMORISING | 0.910 | | 1.350 | μs | | | | | - 1)IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13..A0 WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). - 2)THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND tip ARE DEFINED AS THE FALLING EDGE OF DT REQ. - 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE to ARE DEFINED AS THE RISING EDGE OF DT\_REQ. - 4)DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. - 5)IF THE COMMAND WORD TRANSFER CYCLE IS NOT COMPLETE (i.e., DT\_REQ IS STILL LOGIC LOW) BY THE TIME INDICATED BY THE TRAILING EDGE OF t11, A6 WILL BE HELD LOW UNTIL THE AFTER TRANSFER CYCLE IS COMPLETE (60 ns MAX AFTER THE RISING EDGE OF DT\_REQ). | | FIGURE 7. RT TO RT (RECEIVE) TIMING | | | | | |--------------------------|------------------------------------------------------------------------------------|------|----------|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.87 | | 1.38 | μs | | t <sub>2</sub> (@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | t <sub>2</sub> (@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | t3 | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID, LMC | 300 | | 410 | ns | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS, LMC | 220 | | 330 | ns | | ts(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | t5(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE | 1.19 | | 1.28 | μs | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | μs | | ts | INCMO FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | tg | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | t <sub>11</sub> (@12MHz) | A6 PULSE WIDTH | 820 | | 1205 | ns | | t <sub>11</sub> (@16MHz) | A6 PULSE WIDTH | 720 | <u> </u> | 1025 | ns | | t <sub>12</sub> | END OF DATA TRANSFER CYLE TO VALID NEXT WC (NOTE 3) | | | 60 | ns | | t <sub>13</sub> (@12MHz) | MID-PARITY CROSSING OF RECEIVED DATA WORD TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.52 | | 1.94 | μs | | | FIGURE 7. RT TO RT (RECEIVE) TIMING (continued) | | | | | |--------------------------|------------------------------------------------------------------------------------|------|-----|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>13</sub> (@16MHz) | MID-PARITY CROSSING OF RECEIVED DATA WORD TO START OF DATA TRANSFER CYCLE (NOTE 2) | 1.23 | · | 1.57 | μs | | t <sub>14</sub> (@12MHz) | RT RESPONSE TIME | 6.18 | | 6.96 | μs | | t <sub>14</sub> (@16MHz) | RT RESPONSE TIME | 6.0 | | 6.76 | μs | | t15 | MID-SYNC CROSSING OF STATUS RESPONSE TO RTFAIL RISING | | | 100 | ns | | t <sub>16</sub> (@12MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO INCMD RISING | 3.36 | | 3.57 | μs | | t <sub>16</sub> (@16MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO INCMD RISING | 3.26 | | 3.45 | μs | | t <sub>17</sub> (@12MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO GBR FALLING | 3.23 | | 3.37 | μs | | t <sub>17</sub> (@16MHz) | MID-PARITY CROSSING OF STATUS RESPONSE TO GBR FALLING | 3.17 | | 3,29 | μs | | t <sub>18</sub> (@12MHz) | GBR PULSE WIDTH | 140 | | 190 | ns | | t <sub>18</sub> (@16MHz) | GBR PULSE WIDTH | 100 | | 150 | ns | 1) IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13...40 WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). 2) THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND t13 ARE DEFINED AS THE FALLING EDGE OF DT\_REQ 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE to ARE DEFINED AS THE RISING EDGE OF DT\_REQ. 4)DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. | | FIGURE 8. BC TO RT (RECEIVE) MESSAGE ERROR TIMING | | | | | | | | | | |--------------------------|-------------------------------------------------------------------------|------|-----|-------|-------|--|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | | | | | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.87 | | 1.38 | μs | | | | | | | t2(@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | | | | | | t2(@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | | | | | | t3 | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | | | | | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID, LMC | 300 | | 410 | ns | | | | | | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS, LMC | 220 | | 330 | ns | | | | | | | t5(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | | | | | | ts(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | | | | | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE | 1.19 | | 1.28 | με | | | | | | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | | | | | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | μs | | | | | | | t <sub>8</sub> | INCMD FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | | | | | | t9 | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | | | | | | t <sub>11</sub> (@12MHz) | MID-PARITY CROSSING OF DATA WORD WITH EVEN PARITY TO FALLING EDGE OF ME | 5.95 | | 6.26 | με | | | | | | | t11(@16MHz) | MID-PARITY CROSSING OF DATA WORD WITH EVEN PARITY TO FALLING EDGE OF ME | 5.87 | | 6.245 | μs | | | | | | | | FIGURE 8. BC TO RT (RECEIVE) MESSAGE ERROR TIMING | (continued) | | | · | |--------------------------|---------------------------------------------------|-------------|-----|-----|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>12</sub> | ME FALLING EDGE TO A06 HIGH | | | 45 | ns | | t <sub>13</sub> (@12MHz) | ME FALLING EDGE TO INCMD RISING EDGE | 300 | | 360 | ns | | t <sub>13</sub> (@16MHz) | ME FALLING EDGE TO INCMD RISING EDGE | 220 | | 280 | ns | | t <sub>14</sub> | INCMD RISING EDGE TO WORD COUNT VALID | | | 75 | ns | 1) IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13...40 WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). 2) THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND the DEFINED AS THE FALLING EDGE OF DT\_REG. 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE t12 ARE DEFINED AS THE RISING EDGE OF DT\_REQ. 4)DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. | | FIGURE 9. RT TO RT (RECEIVE) TIMEOUT TIMING | | <u></u> | | | |--------------------------|-------------------------------------------------------------|------|---------|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> (@12MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.97 | | 1.56 | μs | | t <sub>1</sub> (@16MHz) | COMMAND MID-PARITY CROSSING TO FALLING EDGE OF NBGRT | 0.87 | | 1.38 | μs | | t2(@12MHz) | NBGRT PULSE WIDTH | 140 | | 190 | ns | | t <sub>2</sub> (@16MHz) | NBGRT PULSE WIDTH | 100 | | 150 | ns | | t3 | NBGRT RISING EDGE TO A6 FALLING EDGE | | | 45 | ns | | t4(@12MHz) | NBGRT FALLING EDGE TO ADDRESS VALID, LMC | 300 | | 410 | ns | | t4(@16MHz) | NBGRT FALLING EDGE TO VALID ADDRESS, LMC | 220 | | 330 | ns | | ಕ್ರ(@12MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 800 | | 865 | ns | | ts(@16MHz) | NBGRT FALLING EDGE TO INCMD FALLING EDGE | 590 | | 655 | ns | | t <sub>6</sub> (@12MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE | 1.19 | | 1.28 | μs | | t <sub>6</sub> (@16MHz) | NBGRT FALLING EDGE TO START OF DATA TRANSFER CYCLE (NOTE 2) | 0.88 | | 0.97 | μs | | t7 | NBGRT FALLING EDGE TO VALID STATUS INPUTS | | | 4.1 | μs | | t8 | INOMO FALLING EDGE TO CWC VALID | 5 | | 60 | ns | | tg | DATA TRANSFER CYCLE TIME (NOTES 2,3,4) | | | | | | t10 | STATUS INPUTS HOLD TIME | 500 | | | ns | | t <sub>11</sub> (@12MHz) | A6 PULSE WIDTH | 820 | | 1205 | ns | | t <sub>11</sub> (@16MHz) | A6 PULSE WIDTH | 720 | | 1025 | ns | | | FIGURE 9. RT TO RT (RECEIVE) TIMEOUT TIMING | (continued) | | | | |--------------------------|---------------------------------------------|-------------|-----|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>12</sub> | RT-RT NO RESPONSE TIMEOUT (MESSAGE ERROR) | 18.25 | | 19.5 | μs | | t <sub>13</sub> (@12MHz) | ME FALLING EDGE TO INCMD RISING EDGE | 300 | | 360 | ns | | t <sub>13</sub> (@16MHz) | ME FALLING EDGE TO INCMD RISING EDGE | 220 | | 280 | ns | | t <sub>14</sub> | INCMD RISING EDGE TO WORD COUNT VALID | | | 75 | ns | 1)IF ADDR\_ENA IS LOGIC "1", CS, WRT, AND A13...A0 WILL BE IN A HIGH IMPEDANCE STATE EXCEPT FOR WHEN A WORD TRANSFER IS BEING PERFORMED (DT\_ACK = LOGIC "0"). 2) THE LEADING EDGE OF TIME REFERENCE to AND THE TRAILING EDGE OF TIME REFERENCES to AND t13 ARE DEFINED AS THE FALLING EDGE OF DT\_REQ. 3)THE TRAILING EDGE OF REFERENCE to AND THE LEADING EDGE OF TIME REFERENCE t12 ARE DEFINED AS THE RISING EDGE OF DT\_REQ. 4) DATA TRANSFER CYCLE TIMING INFORMATION IS DESCRIBED IN OTHER FIGURES. | | FIGURE 10. DMA WRITE 16-BIT | | | | | | | | | | |--------------------------|------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT (COMMAND WORD) | | | 3.0 | με | | | | | | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT (COMMAND WORD) | | | 3.3 | με | | | | | | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT (DATA WORD) | | | 3.5 | μs | | | | | | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT (DATA WORD) | | | 3.7 | μs | | | | | | | t2 | DMA GRANT PULSE WIDTH | 130 | | | ns | | | | | | | t3 | DMA GRANT DELAY TO DMA ACKNOWLEDGE | | | 130 | ns | | | | | | | t4 | DT_ACK PULSE WIDTH | 485 | | 515 | ns | | | | | | | ts | DT_ACK LOW DELAY TO ADDRESS ENABLED (NOTE 1) | | | 35 | ns | | | | | | | t <sub>6</sub> (@ 12MHz) | DT_ACK LOW DELAY TO RISING EDGE OF CS | 315 | | 365 | ns | | | | | | | t <sub>6</sub> (@ 16MHz) | DT_ACK LOW DELAY TO RISING EDGE OF CS | 360 | | 410 | ns | | | | | | | t7 (@ 12MHz) | DATA VALID SETUP TIME TO RISING EDGE OF CS | 195 | | | ns | | | | | | | t7(@ 16MHz) | DATA VALID SETUP TIME TO RISING EDGE OF CS | 255 | | | ns | | | | | | | ts (@ 12MHz) | CS LOW PULSE WIDTH | 150 | | 185 | ns | | | | | | | ts(@ 16MHz) | CS LOW PULSE WIDTH | 170 | | 205 | ns | | | | | | | to (@ 12MHz) | DATA HOLD TIME FOLLOWING RISING EDGE OF CS | 70 | | | ns | | | | | | | t <sub>9</sub> (@ 16MHz) | DATA HOLD TIME FOLLOWING RISING EDGE OF CS | 50 | | | ns | | | | | | | t10 | DATA TRI-STATE SETUP TIME PRIOR TO RISING EDGE OF DT_REQ, DT_ACK | 10 | | | ns | | | | | | | t <sub>11</sub> | DT_REQ HIGH DELAY TO ADDRESS UPDATE (NOTE 1) | | | 60 | ns | | | | | | | t <sub>12</sub> | DT_ACK HIGH DELAY TO ADDRESS, WRT, CS TRI-STATE (NOTE 1) | | | 45 | ns | | | | | | <sup>1)</sup>Diagram assumes ADDR\_ENA is set to logic "0". If is was set to logic "1", then A13-A00, CS, and WRT would normally be high impedance until activated by DT\_ACK as shown by "ADDR. WINDOW" timing. 65E D | | FIGURE 11. DMA READ 16-BIT | | | | | |--------------------------|----------------------------------------------------------|-----|-----|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT | | | 15.1 | μs | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT | | | 15.3 | με | | t <sub>2</sub> | DMA GRANT PULSE WIDTH | 130 | | | ns | | t3 | DMA GRANT DELAY TO DMA ACKNOWLEDGE | | | 130 | ns | | t4 | DT_ACK PULSE WIDTH | 485 | | 515 | ns | | ts (@ 12MHz) | DT_ACK LOW DELAY TO CS LOW | 70 | | 115 | ns | | t5(@ 16MHz) | DT_ACK LOW DELAY TO CS LOW | 50 | | 95 | ns | | t <sub>6</sub> | DT_ACK LOW DELAY TO ADDRESS, WRT, CS, ENABLED (NOTE 1) | | | 35 | ns | | t <sub>7</sub> (@ 12MHz) | DATA VALID SETUP TIME TO RISING EDGE OF CS | | | 180 | ns | | t <sub>7</sub> (@ 16MHz) | DATA VALID SETUP TIME TO RISING EDGE OF CS | | | 240 | ns | | ts (@ 12MHz) | CS LOW PULSE WIDTH | 315 | | 345 | ns | | ts(@ 16MHz) | CS LOW PULSE WIDTH | 360 | | 390 | ns | | t9 | DATA HOLD TIME FOLLOWING CS HIGH | 0 | | | ns | | t10 | DT_REQ HIGH DELAY TO ADDRESS UPDATE (NOTE 1) | | | 60 | ns | | t11 | DT_ACK HIGH DELAY TO ADDRESS, WRT, CS TRI-STATE (NOTE 1) | | | 45 | ns | <sup>1)</sup>Diagram assumes ADDR\_ENA is set to logic "0". If is was set to logic "1", then A13-A00, CS, and WRT would normally be high impedance until activated by DT\_ACK as shown by "ADDR. WINDOW" timing. | FIGURE 12. DMA WRITE 8-BIT | | | | | | | | | | |----------------------------|---------------------------------------------------------------|-----|-----|------|-------|--|--|--|--| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT (COMMAND WORD) | | | 3.0 | μs | | | | | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT (COMMAND WORD) | | | 3.3 | με | | | | | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT (DATA WORD) | | i | 3.5 | μs | | | | | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT (DATA WORD) | | | 3.7 | με | | | | | | t2 | DMA GRANT PULSE WIDTH | 130 | | | ns | | | | | | t3 | DMA GRANT DELAY TO DMA ACKNOWLEDGE | | | 130 | ns | | | | | | t4 | DT_ACK PULSE WIDTH | 985 | | 1015 | ns | | | | | | t5 | DT_ACK LOW DELAY TO A0 LOW (UPPER BYTE TRANSFER CYCLE TIME) | 485 | | 515 | ns | | | | | | t <sub>6</sub> (@ 12MHz) | START OF BYTE TRANSFER CYCLETO RISING EDGE OF CS | 315 | | 365 | ns | | | | | | t <sub>6</sub> (@ 16MHz) | START OF BYTE TRANSFER CYCLETO RISING EDGE OF CS | 360 | | 410 | ns | | | | | | t <sub>7</sub> | DATA TRI-STATE HOLD TIME FOLLOWING START OF BYTE TRANSFER | 50 | | | | | | | | | t8 | DT_ACK LOW DELAY TO ADDRESS, WRT, CS ENABLED (NOTE 1) | 35 | | | | | | | | | tg (@ 12MHz) | DATA SETUP TIME PRIOR TO RISING EDGE OF CS | 195 | | | ns | | | | | | tg(@ 16MHz) | DATA SETUP TIME PRIOR TO RISING EDGE OF CS | 255 | | | ns | | | | | | t <sub>10</sub> (@ 12MHz) | CS PULSE WIDTH | 150 | | 185 | ns | | | | | | t <sub>10</sub> (@ 16MHz) | CS PULSE WIDTH | 170 | | 205 | ns | | | | | | t <sub>11</sub> (@ 12MHz) | DATA HOLD TIME FOLLOWING RISING EDGE OF CS | 70 | | | ns | | | | | | t <sub>11</sub> (@ 16MHz) | DATA HOLD TIME FOLLOWING RISING EDGE OF CS | 50 | | | ns | | | | | | t <sub>12</sub> | DATA TRI-STATE SETUP TIME PRIOR TO END OF BYTE TRANSFER CYCLE | 10 | | | ns | | | | | | t <sub>13</sub> | DT_REQ, DT_ACK HIGH DELAY TO ADDRESS UPDATE (NOTE 1) | | | 60 | ns | | | | | | t <sub>14</sub> | DT_ACK HIGH DELAY TO ADDRESS, WRT, CS HIGH IMPEDANCE (NOTE 1) | | | 45 | ns | | | | | 1)Diagram assumes ADDR\_ENA is set to logic "0". If is was set to logic "1", then A13-A00, CS, and WRT would normally be high impedance until activated by DT\_ACK as shown by "ADDR. WINDOW" timing. | | FIGURE 13. DMA READ 8-BIT | | | | | |--------------------------|----------------------------------------------------------|-----|-----|------|-------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | t <sub>1</sub> (@12MHz) | DMA REQUEST TO DMA GRANT | | | 15.1 | μs | | t <sub>1</sub> (@16MHz) | DMA REQUEST TO DMA GRANT | | | 15.3 | μs | | .t2 | DMA GRANT PULSE WIDTH | 130 | | | ns | | t3 | DMA GRANT DELAY TO DMA ACKNOWLEDGE | | | 130 | ns | | t4 | DT_ACK PULSE WIDTH | 985 | | 1015 | ns | | t <sub>5</sub> | DT_ACK DELAY TO A0 LOW (UPPER BYTE TRANSFER CYCLE TIME) | 485 | | 515 | ns | | t <sub>6</sub> (@ 12MHz) | START OF BYTE TRANSFER CYCLE TO FALLING EDGE OF CS | 70 | | 115 | ns | | te@ 16MHz) | START OF BYTE TRANSFER CYCLE TO FALLING EDGE OF CS | 50 | | 95 | ns | | t <sub>7</sub> | DT_ACK LOW DELAY TO ADDRESS, WRT, CS ENABLED (NOTE 1) | | | 35 | ns | | ts(@ 12MHz) | CS PULSE WIDTH | 315 | | 345 | ns | | ts(@ 16MHz) | CS PULSE WIDTH | 360 | | 390 | ns | | tg (@ 12MHz) | CS LOW DELAY TO DATA VALID | | | 180 | ns | | t9(@ 16MHz) | CS LOW DELAY TO DATA VALID | | | 240 | ns | | t10 | DATA HOLD TIME FOLLOWING CS HIGH | 0 | | | ns | | t <sub>11</sub> | DT_REQ HIGH DELAY TO ADDRESS UPDATE (NOTE 1) | | | 60 | ns | | t <sub>12</sub> | DT_ACK HIGH DELAY TO ADDRESS, WRT, CS TRI-STATE (NOTE 1) | | | 45 | ns | 1)Diagram assumes ADDR\_ENA is set to logic "0". If is was set to logic "1", then A13-A00, \overline{CS}, and \overline{WRT} would normally be high impedance until activated by \overline{DT\_ACK} as shown by "ADDR. WINDOW" timing. | | FIGURE 14. DMA HANDSHAKE FAILURE | | | | | | | | | |--------------------------|----------------------------------|----------------------------------------------|------|--|------|-------|--|--|--| | SYMBOL | TRANSFER | FER DESCRIPTION | | | MAX | UNITS | | | | | t <sub>1</sub> (@ 12MHz) | COMMAND WORD WRITE | DT_REQ PULSE WIDTH | 3.2 | | 3.3 | με | | | | | t <sub>1</sub> (@ 16MHz) | COMMAND WORD WRITE | DT_REQ PULSE WIDTH | 3.5 | | 3.6 | μs | | | | | t <sub>1</sub> (@ 12MHz) | DATA WORD WRITE | DT_REQ PULSE WIDTH | 3.7 | | 3.8 | μs | | | | | t <sub>1</sub> (@ 16MHz) | DATA WORD WRITE | DT_REQ PULSE WIDTH | 3.9 | | 4.0 | μs | | | | | t <sub>1</sub> (@ 12MHz) | DATA WORD READ | DT_REQ PULSE WIDTH | 15.2 | | 15.3 | μs | | | | | t1(@ 16MHz) | DATA WORD READ | DT_REQ PULSE WIDTH | 15.4 | | 15.5 | μs | | | | | t2 | ALL | DT_GRT HIGH HOLD TIME FROM DT_REQ RISING | -60 | | | ns | | | | | t3 | ALL | HS_FAIL FALLING EDGE FROM DT_REQ RISING EDGE | | | 25 | ns | | | | | t4 | ALL | WORD COUNT VALID FROM DT_REQ RISING EDGE | | | 60 | ns | | | | | ts(@ 12MHz) | DATA WORD READ | DT_REQ RISING EDGE TO WRT LOW | 300 | | 400 | ns | | | | | t5(@ 16MHz) | DATA WORD READ | DT_REQ RISING EDGE TO WRT LOW | 220 | | 310 | ns | | | | <sup>1)</sup>Diagram assumes ADDR\_ENA is set to logic "0". If it was set to logic "1" then A13-A00, CS and WRT would normally be in high impedance until activated by DT\_ACK as shown by "ADDR. WINDOW" timing. <sup>2)</sup>If the transfer requested was a read operation, and a handshake failure occurred, then the WRT signal would return to the write state and the BUS-65153's transmission of the 1553 Bus would terminate at the conclusion of the preset word. FIGURE 15. BUS-65153 TO MIL-STD-1553 INTERFACE ### **INTERFACE TO MIL-STD-1553 BUS** Interfacing the BUS-65153 to a MIL-STD-1553 bus requires a pair of pulse transformers. These transformers, or QPL equivalents, are available from Beta Transformer Technology Corporation, a subsidiary of DDC. The BUS-65153 hybrid and Beta Transformers may be wired for either direct coupled or stub coupled configurations. The recommended transformer for each of the BUS-65153 transceiver options is listed in Table 4. The interface between a BUS-65153 and a MIL-STD-1553 bus is illustrated in Figure 15. | TABLE 4. RECOMMENDED BETA TRANSFORMERS | | | | | | | | |----------------------------------------|------------------------------|--|--|--|--|--|--| | DEVICE | TRANSFORMER | | | | | | | | BUS-65153 | BUS-25679, B-2203, LPB-5002, | | | | | | | | BUS-65163 | LPB-5009, or M21038/27-02 | | | | | | | | BUS-65164 | BUS-29854, B-2204, LPB-5001, | | | | | | | | BUS-65154 | LPB-5008, or M21038/27-03 | | | | | | | ### NOTES: - (1)Shown for one of two redundant buses that interface to the BU65153 hybrid. - (2)Transmitted voltage level on 1553 bus is 6 Vp-p min, 7 Vp-p nominal, 9 Vp-p max. - (3)Required tolerance on isolation resistors is 2%. Instantaneous power dissipation (when transmitting) is approximately 0.5 W (typ), 0.8 W (max). - (4)Transformer pin numbering is correct for DDC BUS-25679 or BUS-29854 transformer. For the Beta transformer (e.g., B-2203) or the QPL-21038-31 transformer (e.g., M21038/27-02), the winding sense and turns ratio are mechanically the same, but the pin numbering is reversed. Therefore, it is necessary to reverse pins 8 and 4 or pins 7 and 5 in the diagram for the Beta or QPL transformers. # SIMPLE SYSTEM INTERFACE Figure 16 illustrates the capability of the STIC to operate in a system with no host processor. A simple linear addressing scheme is used that can be easily decoded to form read and write signals for direct access to data buffers or data latches. A double buffered mechanism may be used on received data in order to maintain data validity and consistency. The latched discrete outputs section of the drawing uses two sets of latches. The first latch is updated when the received data word is transferred from the STIC. The second latch is not updated until the message is validated, as indicated by the signal good block received (GBR). If an error, such as parity or Manchester, occurs on a received data word, all the data associated with that message will be ignored, thus fulfilling the data validity/consistancy requirement. ### DMA INTERFACE The STIC may be interfaced to a host processor by means of a simple DMA interface. The address and control lines may be placed in a three state mode by setting the ADDR\_ENA signal to logic "1". While the STIC is not accessing the RAM (i.e., DT\_ACK is logic "1") the address, data, and control lines (CS, WRT) are held in a high impedance state. The signals CS and WRT require pull-up resistors. The STIC may be programmed to operate in either a 16-bit transfer mode (Figure 17) or an 8-bit transfer mode (Figure 18). In 16-bit mode (DB\_SEL set to logic "0") the signal A0 is not used (always logic "1") and 16-bit transfers are performed on data lines D0..D15. In 8-bit mode (DB\_SEL set to logic "1") the signal A0 is used to indicate whether the upper (MSB) data byte (A0 set to logic "1") or the lower (LSB) data byte (A0 set to logic "0") is being transferred. The upper and lower data bytes are not multiplexed internally, therefore, the signals must be connected externally. D0 must be connected to D8, D1 must be connected to D9, ..., and D7 must be connected to D15. FIGURE 16. BUS-65153 MINIMUM COMPLEXITY SYSTEM FIGURE 17. BUS-65153 16-BIT DMA INTERFACE FIGURE 18. BUS-65153 8-BIT DMA INTERFACE ### P.C. BOARD LAYOUT GUIDELINES ### **Ground Planes** As is the rule in all high speed digital circuits, it is good practice to use ground and power supply planes under the STIC hybrid as well as the associated components. **HOWEVER IT IS VERY IMPORTANT THAT THERE BE NO GROUND AND/OR POWER SUPPLY** PLANES UNDERNEATH ANY OF THE ANALOG BUS SIGNAL TRACES THIS APPLIES TO THE TX/RX SIGNALS RUNNING FROM THE STIC HYBRID TO THE TRANSFORMERS AS WELL AS FROM THE TRANSFORMERS TO ANY CONNECTORS OR CABLES LEAVING THE BOARD. The reason for not using supply or ground planes under the analog signal traces is that the effect of the distributed capacitance will be to lower the input impedance of the terminal, as seen from the 1553 bus. MIL-STD-1553 requires a minimum input impedance of 2000 ohms for direct coupled terminals and 1000 ohms for transformer (stub) coupled terminals. If there are ground planes under the analog bus signal traces, it is likely that the terminal will not meet this requirement. ### **Power and Ground Distribution** Another important consideration is power and ground distribution. Refer to Figure 19. For the STIC hybrid/transformer combination, the high current path when the STIC is transmitting will be from the -15 volt power supply, through the transmitter output stage, through one leg of the isolation transformer to the transformer center tap. It is important to realize that the high current return path is through the transformer center tap and not through the STIC's GND pin. It is an important layout consideration to minimize the power supply distribution impedance along this path. Any resistance will result in voltage drops for the power supply input voltage. and can ultimately lower the transmitter output voltage, possibly below the minimum level required by MIL-STD-1553. ### 1553 Bus Connections The isolation transformers should be placed as physically close as possible to the respective TX/RX pins on the STIC and the distance from the isolation transformers to any connectors or cables leaving the board should be as short as possible. In addition to limiting the voltage drops in the analog signal traces when transmitting, reducing the hybrid-to-transformer and transformer-to-connector spacings serves to minimize crosstalk from other signals on the board. The general practice in connecting the stub side of a transformer (or direct) coupled terminal to an external system connector is to make use of 78 ohm twisted-pair shielded cable. This minimizes impedance discontinuities. The decision of whether to isolate or make connections between the center tap of the isolation transformer's secondary, the stub shield, the bus shield, and/or chassis ground must be made on a system basis, as determined by an analysis of EMI/RFI and lightning considerations. FIGURE 19. POWER/GROUND CURRENT DISTRIBUTION In most systems, it is specified that the 1553 terminal's input impedance must be measured at the system connector. This is despite the fact that the MIL-STD-1553B requirement is for it to be measured looking directly in from the bus side of the isolation transformer. The effect of a relatively long stub cable will be to reduce the measured impedance. In order to keep the impedance above the required level of 1000 ohms (for transformer-coupled stubs), the length of any cable between the 1553 RT and the system connector should be minimized. ### "SIMULATED BUS" (LAB BENCH) INTERCONNEC-**TIONS** For purposes of software development and system integration, it is generally not necessary to integrate the required couplers, terminators, etc., that comprise a complete MIL-STD-1553B bus. In most instances, a simplified electrical configuration will suffice. The three connection methods illustrated in Figure 20 allow the STIC to be interfaced over a "simulated bus" to simulation and test equipment. It is important to note that the termination resistors indicated are necessary in order to ensure reliable communications between the STIC and the simulation/test equipment. FIGURE 20. "SIMULATED BUS" (LAB BENCH) INTERCONNECTIONS (A) DIRECT COUPLED-TO-DIRECT COUPLED (B) TRANSFORMER COUPLED-TO-TRANSFORMER COUPLED (C) DIRECT COUPLED-TO-TRANSFORMER COUPLED # **TABLE 5. BUS-65153 PIN DESCRIPTIONS** | | POWER AND GROUND (4) | | | | | | |---------|----------------------|-----|------------------------------------------------------|--|--|--| | PIN NO. | NAME | 1/0 | DESCRIPTION | | | | | 18 | GND | - | Analog and Digital Ground | | | | | 35 | +5 VA | 1 | Logic and CH. A Transceiver +5V Supply Input | | | | | 70 | +5 VOLTS B | 1 | CH.B Transceiver +5V Supply Input | | | | | 36 | -15 (-12) VOLTS | 1 | CH. A and CH. B Transceiver -15V (-12V) Supply Input | | | | | | | | DATA BUS (16) | |---------|------------|-----|--------------------------------------------------------------------------------------------------------------| | PIN NO. | NAME | 1/0 | DESCRIPTION | | 10 | DB15 (MSB) | 1/0 | 8/16-bit data bus. DB15 through DB00 may be configured as either a 16-bit or an 8-bit data bus. In the 8-bit | | 11 | DB14 | 1/0 | mode, DB15 thru DB8 should be connected directly to DB7 thru DB0, respectively (DB15 to DB7, DB14 to DB6, | | 12 | DB13 | 1/0 | , DB8 to DB0). DB15-DB00 is maintained in a high-impedance state except when the BUS-65153 is performing | | 13 | DB12 | 1/0 | a data write transfer. In the 8-bit mode, the upper byte is transferred first, followed by the lower byte. | | 14 | DB11 | 1/0 | | | 15 | DB10 | 1/0 | | | 16 | DB09 | 1/0 | | | 17 | DB08 | 1/0 | | | 19 | DB07 | 1/0 | | | 20 | DB06 | 1/0 | | | 21 | DB05 | 1/0 | | | 22 | DB04 | 1/0 | | | 23 | DB03 | 1/0 | | | 24 | DB02 | 1/0 | | | 25 | DB01 | 1/0 | | | 26 | DB00 (LSB) | 1/0 | | (TABLE 5 CONTINUES ON THE NEXT PAGE.) ### TABLE 5. BUS-65153 PIN DESCRIPTIONS - continued | | | | ADDRESS BUS (14) | |---------|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NO. | NAME | 1/0 | DESCRIPTION | | 50 | A13 | 0 | Broadcast. Latched output signal that represents the RT Address field of the present Command Word. That is, it was either a broadcast message (all ones in the RT Address Field) or a command addressed explicitly to this terminal (the address field of the command word matches the terminals's RTADD04 to RTADD0 inputs and RTAD4-0, RTADP has an odd parity sum.). It is updated after NBGRT but before INCMD goes active. A logic "1" indicates a broadcast command, a logic "0" indicates a command to the BUS-65153's RT Address. Cleared by RESET. (NOTE 1) | | 52 | A12 | 0 | Transmit/Receive - Latched output signal that represents the latched T/R bit (bit 10) of the present Command Word. It is updated after NBGRT but before INCMD goes active. A logic "1" indicates a transmit command, a logic "0" indicates a receive command. Cleared by RESET. (NOTE 1) | | 53 | A11 (MSB) | 0 | A11 through A07 : Subaddress [4:0] - These outputs are the latched data from the Subaddress field of the | | 54 | A10 | 0 | received Command Word. They are updated after NBGRT but before INCMD goes active. They are cleared by | | 55 | A09 | 0 | RESET. A11 corresponds to SA4 which is the MSB and A07 corresponds to SA0 which is the LSB. (NOTE 1) | | 56 | A08 | 0 | | | 57 | A07 (LSB) | 0 | | | 58 | A06 | 0 | Command Word Transfer - Active low level output signal that is asserted when the 1553 Command Word is being transferred to the subsystem over the parallel data bus. A06 is high during all Data Word transfers. (NOTE 1) | | 59 | A05 (MSB) | 0 | A05 through A01 (LSB):Word Count [4:0] / Current Word Count [4:0]. Multiplexed output signals which is defined | | 60 | A04 | 0 | as follows: these outputs are the latched data from the Word Count field of the received Command Word. They | | 61 | A03 | 0 | are updated after NBGRT but before INCMD goes active. They are cleared by RESET. For the Command Word | | 62 | A02 | 0 | transfer (A06 = 0) of a non-mode code Command Word, A05-A00 will be 00000. For a mode code Command | | 63 | A01 (LSB) | 0 | Word transfer, A05-A00 will reflect the Mode Code field of the Command Word. If the present command is not a mode code and \$\overline{\text{INCMD}}\$ is active then these lines become the output of a current word counter. That is, when \$\overline{\text{INCMD}}\$ goes active, these outputs go to logic "0" and are then incremented after every Data Word transfer or handshake timeout. For a mode code transfer, the single Data Word is accessed at an address location that is offset by a value of 32 above that of the location for the corresponding Command Word. When \$\overline{\text{INCMD}}\$ goes inactive, A05-A01 become the latched Word Count field again. A5 corresponds to WC4 which is the MSB and A1 corresponds to WC0 which is the LSB. (NOTE 1) | | 64 | A00 | 0 | MSB/LSB - Output signal that is used during 8-bit data transfers to indicate which byte of the present 16-bit word is being transferred. A logic "1" indicates the upper byte (MSB) and a logic "0" indicates the lower byte (LSB). The upper byte is transferred first. If a 16-bit data structure is used (DB_SEL = logic "0"), this bit will always be logic "1". (NOTE 1) | | | CLOCK, RESET, AND TRANSMITTER INHIBIT (4) | | | | | |---------|-------------------------------------------|----------|----------------------------------------------------------------------------------------------------|--|--| | PIN NO. | NAME | I/O | DESCRIPTION | | | | 51 | CLOCK IN | <u> </u> | 12 or 16 MHz clock input. | | | | 43 | CLOCKSEL | | Clock Frequency Select. If high, selects 12 Mhz clock input. If low, selects a 16 MHz clock input. | | | | 45 | RESET | ı | Master Reset - Active low input signal (2 clock cycles minimum) used to reset the entire circuit. | | | | 49 | TXINH | ı | Transmitter Inhibit. A low level on this input disables both 1553 transmitters. | | | (TABLE 5 CONTINUES ON THE NEXT PAGE.) ### NOTES 1. A13 through A0, $\overline{CS}$ , and $\overline{WRT}$ will be placed in a high impedance state if $\overline{ADDR}$ \_ENA is high and $\overline{DTACK}$ is inactive (high). 2. The RT Status Word inputs $\overline{ILLCMD}$ , $\overline{SERVREQ}$ , $\overline{SSFLAG}$ , and $\overline{BUSY}$ are sampled approximately 5 $\mu$ s following the mid-parity bit zero crossing of the received Command Word. ### TABLE 5. BUS-65153 PIN DESCRIPTIONS - continued | | | | DMA HANDSHAKE AND TRANSFER CONTROL (8) | |---------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NO. | NAME | I/O | DESCRIPTION | | 69 | DT_REQ | 0 | Data Transfer Request. Active low level output signal used to inform the subsystem that the BUS-65153 needs | | | | 1 | control of the data bus to perform a transfer. Stays low until DT_GRT is received and the transfer is completed or | | | | | until a handshake failure timeout has occurred. | | 1 | DT_GRT | 1 | Data Transfer Grant. Active low level input signal from the subsystem that, in response to a Data Transfer Re- | | | | | quest, passes control of the parallel data bus to the BUS-65153. | | 2 | DTACK | 0 | Data Transfer Acknowledge - Active low level output signal used to inform the subsystem that the BUS-65153 has received DT_GRT in response to DT_REQ. DTACK remains active until the transfer is complete. | | 3 | <del>cs</del> | 0 | Chip Select - Active low level output pulse present in the middle of every data transfer cycle. When the BUS- | | | | | 65153 is writing data to the subsystem, this signal occurs when the data is valid and should be used to latch the | | | | Ì | data (recommend using rising edge). When the BUS-65153 is reading data from the subsystem, this signal is used | | | | | to inform the subsystem when to drive the data bus. (NOTE 1) | | 4 | WRT | 0 | Read/Write - Output signal that controls the direction of the data transfers. The direction is normally outward | | | | | (write = logic "0") and only turns inward (read = logic "1") when the first Data Word is needed from the subsystem. | | | | ļ | The output will return low (write) after the transmission of the last data word on the 1553 bus. (NOTE 1) | | 6 | HS_FAIL | 0 | Handshake Failure - Active low level output used to flag the subsystem that DT_GRT was not received in | | | | ļ | response to DT_REQ in time to perform a data transfer. Latched low and cleared by the next NBGRT or RESET. | | 7 | ADDR_ENA | 1 | Address Enable. Active low level input signal used to control the operation of WRT, CS, and address bus A13 | | | | | through A00. If a logic "0" is applied, the above signals are always active. If a logic "1" is applied, these signals are | | | | ļ | kept in their high impedance state except for when a data transfer is being performed (DT_ACK = logic "0"). | | 8 | DB_SEL | 1 | Data Bus Select - Input signal used to select the data bus structure (8 or 16-bit width). | | | | | Logic "0" selects 16-bit data bus | | | | | Logic "1" selects 8-bit data bus | | | | <u> </u> | NOTE: For 8-bit data bus operation, D15 to D08 should be connected directly to D07 to D00, respectively. | | | INTERFACE TO 1553 PULSE TRANSFORMERS (4) | | | | | |---------|------------------------------------------|-----|------------------------------------------|--|--| | PIN NO. | NAME | 1/0 | DESCRIPTION | | | | 5 | RX/TX B | 1/0 | Channel B Non-Inverted 1553 Serial Data. | | | | 9 | RX/TX B | 1/0 | Channel B Inverted 1553 Serial Data | | | | 40 | RX/TX A | 1/0 | Channel A Non-Inverted 1553 Serial Data | | | | 44 | RX/TX A | 1/0 | Channel A Inverted 1553 Serial Data | | | | | | | RT ADDRESS (8) | |---------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NO. | NAME | I/O | DESCRIPTION | | 27 | RT_ADD_ERR | 0 | Remote Terminal Address Parity Error Output Signal that reflects the parity combination of the RT_AD_[4:0] inputs and RT_AD_P input. High level indicates odd parity, low level indicates even parity. Note, if RT_ADD_ERR is low, then the BUS-65153 will not recognize any valid Command Word directed to its own RT address. | | 28 | RT_ADD_LAT | 1 | Remote Terminal Address Latch. When low, the internal RDAD4-0 and RTADP register tracks whatever is applied to the respective input pins. When RT_ADD_LAT is high, the information that was on RTAD4-0 and RTADP the last time that RT_ADD_LAT was low is latched internally. The internal RTAD4-0 and RTADP are cleared to logic 0 when RESET is low. | | 29 | RT_ADD_P | I | Remote Terminal Address [4:0] - Input signal of the address parity bit. The combination of RT_AD_[0:4], and RT_AD_P must comprise an odd parity sum in order to enable recognition of the terminal's address. | | 30 | RTADD00 (LSB) | 1 | Remote Terminal Address inputs. | | 31 | RTADD01 | 1 | | | 32 | RTADD02 | 1 | | | 33 | RTADD03 | 1 | | | 34 | RTADD04 (MSB) | | | (TABLE 5 CONTINUES ON THE NEXT PAGE.) ### **NOTES** 1. A13 through A0, CS, and WRT will be placed in a high impedance state if ADDR\_ENA is high and DTACK is inactive (high). 2. The RT Status Word inputs ILLCMD, SERVREQ, SSFLAG, and BUSY are sampled approximately 5 µs following the mid-parity bit zero crossing of the received Command Word. ### TABLE 5. BUS-65153 PIN DESCRIPTIONS - continued | | RT STATUS WORD INPUTS (4) | | | | | |---------|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PIN NO. | NAME | 1/0 | DESCRIPTION | | | | 65 | ILLOMD | 1 | Illegal Command Input. Active low Input used to illegalize any command. If low when sampled, the Message Error bit (bit 10) in the Status Word will be set. The response to an illegal transmit command will be a Status Word only. The only effect of illegalizing a receive command will to inhibit GBR. An illegalized mode code will not perform the actual mode functions. (NOTE 2) | | | | 66 | SERVREQ | I | Service Request - Input signal used to control the Service Request bit (bit 8) in the Status Word. If low when sampled, the Service Request bit will be set. If high, it will be logic "0". (NOTE 2) | | | | 67 | SSFLAG | I | Subsystem Flag - Input signal used to control the Subsystem Flag bit (bit 2) in the Status Word. If low when sampled, the Subsystem Flag bit will be set. If high, the Subsystem Flag bit will be logic "0". (NOTE 2) | | | | 68 | BUSY | I | Input signal used to control the Busy bit (bit 3) in the Status Word. If low when sampled, the Busy bit will be set. If high, it will be cleared. Note, if the Busy bit is set and the command was a transmit command, only the Status Word would be transmitted. Has no effect on data received following a receive command. (NOTE 2) | | | | | | | MESSAGE TIMING OUTPUT SIGNALS (5) | |---------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN NO. | NAME | 1/0 | DESCRIPTION | | 37 | GBR | 0 | Good Block Received - Low level output pulse (2 clock cycles wide) that is used to flag the subsystem that a valid, legal, non-mode receive command with the correct number of data words has been received without a message error and successfully transferred to the subsystem. | | 38 | RTFAIL | 0 | Remote Terminal Failure - Latched low level output that goes low if a loopback failure (or transmitter shutdown timeout) has occurred during a transmission cycle. A loopback failure occurs under any of the following conditions: (1) the first transmitted word (Status Word) contains an incorrect RT address field, (2) the received version of any transmitted word is either invalid or contains the incorrect sync type, (3) the received 16-bit data pattern for the last transmitted word does not match that of the transmitted version of the word and/or (4) A transmitter timeout (668µs) has occurred. Reset by the start of the next transmission cycle (Status Word) or a low level on the RESET input. An RTFAIL condition (low level output on RTFAIL) will cause the Terminal Flag bit in the RT Status Register to be set. When this occurs, the RT Flag Status Word bit will be set in response to the next valid non-broadcast command. | | 39 | NBGRT | 0 | New Bus Grant - Low level output pulse (2 clock cycles wide), that is used to indicate the start of a new protocol sequence in response to the Command Word just received from the 1553 bus. | | 41 | INCMD | 0 | In Command - Active low level output signal used to inform the subsystem that the BUS-65153 is presently servicing a command that came in on the 1553 bus. | | 42 | ME | 0 | Message Error - Active low level output signal used to flag the subsystem that there was a message error on the 1553 bus communication (word, gap, or word count error). This output goes low upon detecting the error and is reset at the start of the next NBGRT pulse or master reset. If this output goes low, all further command servicing is aborted. | | | FACTORY TEST INPUTS (3) | | | | | |---------|-------------------------|-----|----------------------|--|--| | PIN NO. | NAME | I/O | DESCRIPTION | | | | 46 | FACTORY TEST<br>POINT | | Connect to +5 volts. | | | | 47 | FACTORY TEST<br>POINT | i | Connect to +5 volts. | | | | 48 | FACTORY TEST<br>POINT | l | Connect to +5 volts. | | | ### **NOTES** 1. A13 through A0, $\overline{CS}$ , and $\overline{WRT}$ will be placed in a high impedance state if $\overline{ADDR\_ENA}$ is high and $\overline{DTACK}$ is inactive (high). 2. The RT Status Word inputs $\overline{ILLCMD}$ , $\overline{SERVREQ}$ , $\overline{SSFLAG}$ , and $\overline{BUSY}$ are sampled approximately 5 µs following the mid-parity bit zero crossing of the received Command Word. ### **ORDERING INFORMATION** BUS-65153 -Reliability Grade: 883B = Full 883B Screening B = 883B Screening without QCI Testing Blank = 0° to 70° C operation. Power Supply and Packaging: 53 = +5V/-15V DIP 54 = +5V/-12V DIP63 = +5V/-15V Flatpack 64 = +5V/-12V Flatpack **Data Bus Transformers:** For BUS-65153/63 use BUS-25679, B-2203, LPB-5002, LPB-5009, or M21038/27-02. For BUS-65154/64 use BUS-29854, B-2204, LPB-5001, LPB-5008, or M21038/27-03 The information provided in this data sheet is believed to be accurate; however, no responsibility is assumed by ILC Data Device Corporation for its use, and no license or rights are granted by implication or otherwise in connection therewith. Specifications are subject to change without notice. # ILC DATA DEVICE CORPORATION® 105 Wilbur Place, Bohemia, New York 11716 For technical support: 1-800-DDC-1772, ext. 7257 (outside N.Y.) 1-800-245-3413, ext. 7257 (in Canada) Headquarters - Tel: (516) 567-5600, ext. 7257 Fax: (516) 567-7358, (516) 563-4331 West Coast - Tel: (714) 895-9777, Fax: (714) 895-4988 Europe - Tel: 44 (635) 40158, Fax: 44 (635) 32264 Asia/Pacific - Tel: 81 (33) 814-7688, Fax: 81 (33) 814-7689