**UAA2072M** #### **FEATURES** - · Low-noise, wide dynamic range amplifier - Very low noise figure - Dual balanced mixer for up to 60 dB on-chip image rejection - Programmable IF I/Q combiner - On-chip programmable quadrature network - Very fast 3-wire control bus - Down-conversion mixer for closed-loop transmitters - Independent TX/RX fast ON/OFF power-down modes - · Very small outline packaging - · Very small application (no image filter). ### **APPLICATIONS** - 900 MHz front-end for GSM hand-portable equipment - · Compact digital mobile communication equipment - TDMA receivers. ### **GENERAL DESCRIPTION** UAA2072M contains both a receiver front-end and a high frequency transmit mixer intended to be used in the GSM (Global System for Mobile communications) cellular telephones. Designed in an advanced BiCMOS process it combines high performance with low power consumption and a high degree of integration, thus reducing external component costs and total front-end size. The main advantage of the UAA2072M is its ability to provide at least 30 dB of image rejection. Consequently, the image filter between the LNA and the mixer is suppressed and the duplexer design is eased, compared with a conventional front-end design. Image rejection is achieved in the internal architecture by two RF mixers in quadrature and two all-pass filters in I and Q IF channels that phase shift the IF by 45° and 135° respectively. The two phase shifted IFs are recombined and buffered to furnish the IF output signal. For instance, signals presented at the RF input at LO + IF frequency are rejected through this signal processing while signals at LO – IF frequency can form the IF signal. An internal switch allows the use of infradyne or supradyne reception. The precision needed for this signal processing is achieved by compensating for process spreads and trimming for the choosen IF frequency and the LO band centre frequency via a 3-wire serial bus interface. The receiver section consists of a low-noise amplifier that drives a quadrature mixer pair. The IF amplifier has on-chip 45° and 135° phase shifting and a combining network for image rejection. The overall phase rotation is programmable for maximum image rejection at a given IF. The IF output drivers have differential open-collector type outputs. The LO part consists of an internal all-pass type phase shifter to provide quadrature LO signals to the receive mixers. The centre frequency of the phase shifter is adjustable for maximum image rejection in a given band. The all-pass filters outputs are buffered before being fed to the receive mixers. The transmit section consists of a down-conversion mixer and a transmit IF driver stage. In the transmit mode an internal LO buffer is used to drive the transmit IF down-conversion mixer. All RF and IF inputs or outputs are balanced, and 200 $\Omega$ is used as standard RF impedance. A 3-pin unidirectional serial interface is used to program the circuits, using 16-bit words. This data bus allows compensation of process spreads, and is used to adjust for maximum image rejection performance at a given IF. It also offers a selection to reject the upper or lower image frequency and control over the different power-down modes. Special care has been taken for fast power-up switching. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-------------------|-------------------------------|------|-------------------------|------|----------| | V <sub>CC</sub> | supply voltage | 4.5 | 4.8 | 5.3 | 1/ | | I <sub>CCRX</sub> | receive supply current | 26 | 31.5 | 38 | mA | | I <sub>CCTX</sub> | transmit supply current | 10 | 12 | 14 | mA | | ICCPD | supply current in power-down | | <del>+<u>:-</u></del> - | 50 | | | T <sub>amb</sub> | operating ambient temperature | -30 | +25 | +85 | μA<br>°C | ### UAA2072M #### ORDERING INFORMATION | | | PACKAGE | | |-------------|--------|-------------------------------------------------------------------|----------| | TYPE NUMBER | NAME | DESCRIPTION | VERSION | | UAA2072M | SSOP20 | plastic shrink small outline package; 20 leads; body width 4.4 mm | SOT266-1 | #### **BLOCK DIAGRAM** **UAA2072M** ### **PINNING** | SYMBOL | PIN | DESCRIPTION | |------------------|-----|-----------------------------------------------------------| | CLK | 1 | serial bus clock | | DATA | 2 | serial bus data | | Ē | 3 | serial bus enable (active LOW) | | V <sub>CC1</sub> | 4 | supply voltage for LNA, IF parts and TX mixer | | RFINA | 5 | RF balance input A | | RFINB | 6 | RF balance input B | | GND1 | 7 | ground for synthesizer buffer and logic | | TXINA | 8 | transmit mixer input A (balanced) | | TXINB | 9 | transmit mixer input B (balanced) | | TEST | 10 | reserved for test purposes, should be connected to ground | | RXON | 11 | hardware power-on for receive parts | | TXON | 12 | hardware power-on for transmit mixer | | TXOIFB | 13 | transmit mixer IF output B (balanced) | | TXOIFA | 14 | transmit mixer IF output A (balanced) | | V <sub>CC2</sub> | 15 | supply voltage for local oscillator parts | | GND2 | 16 | ground for LO parts | | LOINB | 17 | LO input B (balanced) | | LOINA | 18 | LO input A (balanced) | | IFB | 19 | IF output (balanced) | | IFA | 20 | IF output (balanced) | ### **UAA2072M** #### **FUNCTIONAL DESCRIPTION** ### **Receive section** The circuit contains a low-noise amplifier followed by two high dynamic range mixers. These mixers are of the Gilbert-cell type, the whole internal architecture is fully differential. The local oscillator, shifted in phase to 45° and 135°, mixes the amplified RF to create I and Q channels. The two I and Q channels are buffered, phase shifted by 45° and 135° respectively, amplified and recombined internally to realize the image rejection. The serial bus interface is used for tuning to maximum image rejection at a given IF. The contents of registers ip5 to ip0 and qp5 to qp0 (named IF phase adjustment words) are digital-to-analog converted in the DACI and DACQ blocks. The obtained internal voltages control the phase shift in I and Q; thus allowing them to be trimmed precisely to 45° and 135° at any given IF between 30 and 90 MHz. The gain in the I channel is slightly adjustable using the four bits ga3 to ga0 to allow compensation of small gain mismatches between I and Q. One bit (sbs) allows selection between infradyne or supradyne reception. Balanced signal interfaces are used for minimizing crosstalk due to package parasitics. The RF impedance level is 200 $\Omega$ , choosen to minimize current consumption at best noise performance. The IF output is differential and of the open-collector type. Typical application will load the output with a differential 1 k $\Omega$ load; i.e. a 1 k $\Omega$ resistor load at each IF output, plus a 2 k $\Omega$ resistor to x $\Omega$ narrow band matching network (x $\Omega$ being the input impedance of the IF filter). The path to $V_{CC}$ for the DC current is achieved via tuning inductors. The output voltage is limited to $V_{CC}$ + $3V_{be}$ or 3 diode forward voltage drops. In the event of only one output being used, a 1 k $\Omega$ resistive load in parallel with a tuning inductor to V<sub>CC</sub>, provides a matched 1 k $\Omega$ output to the external IF filter. Fast switching, ON/OFF, of the receive section is controlled by the hardware input RXON or via the bus interface by changing the srx-bit in the internal register. **UAA2072M** #### Local oscillator section The local oscillator (LO) input directly drives the two internal all-pass networks to provide quadrature LO to the receive mixers. The centre frequency of the receive band is adjustable by programming via the serial bus. The word 'lo5 to lo0' named LO Quad Centre Frequency Adjustment word is converted to an analog voltage in a digital-to-analog converter (DACL, see Fig.4). This voltage trims the all-pass network to the selected LO frequency range. To obtain the 30 dB specified image rejection the precision required on this trimming remains low. The LO input impedance is $100~\Omega$ differential. Switching from RX to TX or power-down mode has little influence on the LO input impedance. #### Transmit mixer This mixer is used for down-conversion to the transmit IF. Its inputs are coupled to the transmit RF and down-convert it to a modulated transmit IF frequency which is phase locked with the baseband modulation. The transmit mixer provides a differential input at 200 $\Omega$ and a differential output driver buffer for a 1 k $\Omega$ load. The IF outputs are low impedance (common collector type). Fast switching, ON/OFF, of the transmit section is controlled by the hardware input TXON or via the serial bus interface by changing the stx-bit in the internal register. **UAA2072M** #### Serial bus interface The 3-wire serial bus interface allows control over the selective power-up of the transmit, receive and LO buffer circuits, the tuning of the LO quadrature and IF quadrature circuits and the selection of sideband rejection. The interface consists of a 16-bit programming register, three working latches and three DACs which provide the tuning voltages for the image rejection of the receive quadrature circuits. #### **BUS FORMAT** A 3-wire unidirectional bus is used to program the circuit, the 3 wires being: DATA, CLOCK (CLK) AND ENABLE $(\overline{\mathbb{E}})$ . The timing diagram is illustrated in Fig.4. The data sent to the device is loaded in bursts framed by $\overline{\mathbb{E}}$ . Programming clock edges and their corresponding data bits are ignored until $\overline{\mathbb{E}}$ goes active LOW. The programmed information is loaded into the addressed working latch when $\overline{\mathbb{E}}$ returns HIGH. Only the last 16 bits clocked into the device are retained within the programming register. Additional leading bits are ignored, and no check is made on the number of clock pulses. If $\overline{E}$ returns HIGH while CLK is still LOW, the extra clock edge produced will cause data shift. The bus interface will not output any address recognition. Data is entered with the most significant bit first. The leading 12 bits make up the data field, while the trailing 4 bits comprise the address. The first bit entered is p1, the last bit p16. The bits in the programming registers and addresses are arranged as shown in Table 1. **UAA2072M** Table 1 Register bit allocation | REGISTER BIT ALLOCATION | | | | | | | | | | | | | | | | |-------------------------|---------|----------|-------|---------|--------|---------|--------|--------|----------|-------|-----|-----|-----|--------------|------| | FIRST | | | | | | | | | | | | | | | LAST | | p1 | p2 | р3 | p4 | p5 | p6 | p7 | p8 | p9 | p10 | p11 | p12 | p13 | p14 | p15 | p16 | | | | | | D | ATA FI | ELD | | | | | | | AD | DRESS | | | dt11 | dt10 | dt9 | dt8 | dt7 | dt6 | dt5 | dt4 | dt3 | dt2 | dt1 | dt0 | ad3 | ad2 | ad1 | ad0 | | This | registe | r is res | erved | or test | purpos | ses and | should | not be | e progra | ammed | , | 0 | 0 | 0 | 0 | | X | X | X | Х | sbs | Х | Х | X | Х | hpn | srx | stx | 0 | 0 | 0 | | | ga3 | ga2 | ga1 | ga0 | Х | Х | lo5 | lo4 | lo3 | 102 | lo1 | lo0 | 0 | 0 | <del>-</del> | 0 | | ip5 | ip4 | ip3 | ip2 | ip1 | ip0 | qp5 | qp4 | qp3 | qp2 | qp1 | qp0 | 0 | 0 | 1 | 1 | Table 2 Bit allocation description | BIT | REMARKS | LO | PRESET | | |------------|--------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|--------| | stx | software transmit power-on | 1 = power-up | 0 = power-down | 0 | | srx | software receive power-on | 1 = power-up | 0 = power-down | 0 | | hpn | hardware priority not (selects if power status of blocks is controlled via hardware or software) | 1 = soft priority | 0 = hard priority | 0 | | sbs | sideband select | 1 = upper sideband selected | 0 = lower sideband selected | 0 | | ga3 to ga0 | IF I channel gain adjustment | | | 0111 | | lo5 to lo0 | LO quadrature centre frequency adjustment | | | 011111 | | ip5 to ip0 | IF I channel phase adjustment | | | 011111 | | qp5 to qp0 | IF Q channel phase adjustment | | | 011111 | | X | not used | | | 011111 | **UAA2072M** Table 3 details the different power-up modes of the circuit. Attention should be paid to the hpn-bit. This bit enables the RXON and TXON pins to take any logic position when software programming for power-up is used. Table 3 Control of power status (note 1) | REGI | STER BIT ST | ATUS | EXTERNAL | PIN LEVEL | CIRCUITS PO | WER STATUS | |------|-------------|------|----------|-----------|-------------------|-------------------| | hpn | stx | srx | TXON | RXON | TRANSMIT | RECEIVE | | 0 | Х | X | LOW | LOW | off | off | | 0 | X | X | LOW | HIGH | off | on | | 0 | X | х | HIGH | LOW | on | off | | 0 | x | X | HIGH | HIGH | on <sup>(2)</sup> | on <sup>(2)</sup> | | 1 | 0 | 0 | х | х | off | off | | 1 | 0 | 1 | x | x | off | on | | 1 | 1 | 0 | × | × | on | off | | 1 | 1 | 1 | x | x | on <sup>(2)</sup> | on <sup>(2)</sup> | #### **Notes** - 1. X = don't care; x = HIGH or LOW logic voltage level applied at designated pin. - 2. Circuit is operative in this mode but specification is NOT guaranteed. ### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |-----------------------|-------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> | supply voltage | _ | 9 | V | | ΔGND | difference in ground supply voltage applied between GND1 and GND2 | _ | 0.6 | ٧ | | P <sub>I(max)</sub> | maximum power input | - | +20 | dBm | | T <sub>j(max)</sub> | maximum operating junction temperature | _ | +150 | °C | | P <sub>dis(max)</sub> | maximum power dissipation in quiet air | - | 250 | mW | | T <sub>stg</sub> | storage temperature | -65 | +150 | °C | ### THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | VALUE | UNIT | |---------------------|---------------------------------------------------------|-------|------| | R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 120 | K/W | #### **HANDLING** Every pin withstands the ESD test in accordance with MIL-STD-883C class 2 (method 3015.5). **UAA2072M** ### **DC CHARACTERISTICS** $V_{CC}$ = 4.8 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|--------------------------------------|---------------------------------|---------------|----------|------|-------| | Pins: V <sub>CC1</sub> | , V <sub>CC2</sub> , LOINA and LOINB | | | Ļ | | L | | V <sub>CC</sub> | supply voltage | over full temperature range | 4.5 | 4.8 | 5.3 | V | | I <sub>CCRX</sub> | supply current | receive mode active; DC tested | 26 | 31.5 | 38 | mA | | ССТХ | supply current | transmit mode active; DC tested | 10 | 12 | 14 | mA | | ICCPD | supply current in power-down mode | DC tested | _ | <b> </b> | 50 | μА | | Pins: CLK, | DATA, E, RXON, TXON and TEST | | | · | | F = - | | $V_{th}$ | CMOS threshold voltage | note 1 | T- | 1.25 | Ī- | v | | V <sub>IH</sub> | HIGH level input voltage | | 3 | | Vcc | v | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | | 0.8 | V | | l <sup>tH</sup> | HIGH level static input current | pin at V <sub>CC</sub> - 0.4 V | -1 | - | +1 | μА | | l <sub>IL</sub> | LOW level static input current | pin at 0.4 V | -1 | - | +1 | μA | | Pins: RFIN | A and RFINB | | | · | | | | V <sub>t</sub> | DC input voltage level | receive mode enabled | 1.7 | 2.1 | 2.4 | v | | Pins: IFA a | nd IFB | | <del></del> _ | | 1 | | | lo | DC output current | receive mode enabled | 2.0 | 2.5 | 3.5 | mA | | Pins: TXIN | A and TXINB | | <u> </u> | <u> </u> | | | | Vı | DC input voltage level | transmit section enabled | 1.8 | 2.2 | 2.5 | ٧ | | Pins: TXOI | FA and TXOIFB | | <u> </u> | I | L | | | Vo | DC output voltage level | transmit section enabled | 2.5 | 2.9 | 3.4 | V | #### Note <sup>1.</sup> The referenced inputs should be connected to a valid CMOS input level. **UAA2072M** ### **AC CHARACTERISTICS** $V_{CC}$ = 4.8 V; $T_{amb}$ = -30 to +85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------|----------|----------|-------| | Receive sec | ction (receive section enabled) | | | | | | | Z <sub>RFI</sub> | RF input impedance | balanced | - | 200 | - | Ω | | f <sub>RFI</sub> | RF input frequency | | 925 | <b>-</b> | 960 | MHz | | RL <sub>RF</sub> | return loss on matched RF input impedance | note 1 | 15 | 20 | _ | dB | | G <sub>CP</sub> | conversion power gain | RF impedance to 1 IF output matched to 500 $\Omega$ | 20 | 23 | 26 | dB | | | | RF impedance to differential IF outputs matched to 1 $k\Omega$ differential | 23 | 26 | 29 | dB | | Grip | gain ripple as a function of RF frequency | note 2 | - | 0.1 | 0.5 | dB | | ΔG/T | gain variation with temperature | note 2 | -20 | -15 | 10 | mdB/K | | CP1 <sub>RX</sub> | 1 dB input compression point | note 1 | -26 | -24.5 | <u> </u> | dBm | | IP2 <sub>RX</sub> | 2nd order intercept point referenced to the RF input | single-ended output; note 2 | +15 | +22 | | dBm | | IP2D <sub>RX</sub> | 2nd order intercept point<br>referenced to the RF input<br>differential | differential output; note 2 | _ | +32 | _ | dBm | | IP3 <sub>RX</sub> | 3rd order intercept point referenced to the RF input | note 2 | -18 | -15 | _ | dBm | | F <sub>RX</sub> | overall noise figure | RF input to differential IF output; notes 2 and 3 | - | 4 | 5 | dB | | Z <sub>L(IF)</sub> | typical application IF output load impedance | unbalanced | _ | 500 | _ | Ω | | C <sub>L(IF)</sub> | IF output load capacitance | unbalanced | - | _ | 2 | pF | | fie | IF frequency range | RF < LO | 30 | 71 | 90 | MHz | | | | RF > LO | 30 | 45 | 50 | MHz | | f <sub>IR</sub> | image frequency rejection | note 4 | 30 | | - | dB | | f <sub>IRp</sub> | image rejection at preset | superheterodyne; f <sub>IF</sub> = 71 MHz; note 1 | 30 | 35 | _ | dB | | Local osci | llator section (receive section ena | bled) | | | | | | f <sub>LO</sub> | LO input frequency | | 875 | | 1050 | MHz | | Z <sub>LO</sub> | LO input impedance | balanced | _ | 100 | | Ω | | RL <sub>LO</sub> | return loss on matched input (including standby mode) | note 2 | 10 | 15 | - | dB | | P <sub>i(LO)</sub> | LO input power level | | <b>-7</b> | -4 | +3 | dBm | | RI <sub>LO</sub> | reverse isolation | LOIN to RFIN at LO frequency; note 1 | 40 | - | _ | dB | **UAA2072M** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|-----------------------------------|------------------------------------------|----------------|--------------|--------------------------------------------------|------| | Transmit se | ection (transmit section enabled) | <del></del> | | | 1 | | | Z <sub>O</sub> | TX IF output impedance | | | Τ_ | 200 | Ω | | ZL | TX IF load impedance | | | 1000 | - | Ω | | CL | maximum TX IF load capacitance | | 1_ | _ | 2 | pF | | Z <sub>i(RF)</sub> | TX RF input impedance | balanced | <u> </u> | 200 | <del> </del> | Ω | | f <sub>TXmix</sub> | TX mixer input frequency | | 880 | - | 915 | MHz | | RL <sub>TX</sub> | return loss on matched TX input | note 2 | 15 | 20 | - | dB | | G <sub>CP</sub> | conversion power gain | from 200 $\Omega$ to 1 k $\Omega$ output | 8 | 10 | 12 | dB | | f <sub>o(TX)</sub> | TX mixer output frequency | | 40 | | 200 | MHz | | CP1 <sub>TX</sub> | 1 dB input compression point | | -20 | -15 | | dBm | | IP2 <sub>TX</sub> | 2nd order intercept point | | <del> </del> | +20 | <u> </u> | dBm | | IP3 <sub>τχ</sub> | 3rd order intercept point | | -10 | -7 | | dBm | | F <sub>TX</sub> | noise figure | double sideband; note 2 | <del>- </del> | <del> </del> | 12 | dB | | RI <sub>TX</sub> | reverse isolation | TXIN to LOIN; note 2 | 40 | | | dB | | I <sub>TX</sub> | isolation | LOIN to TXIN; note 2 | 40 | <u> </u> | <del></del> | dB | | Timing | | | | L | <u> </u> | Ido | | t <sub>stu</sub> | start-up time of each block | | 1 | 5 | 20 | μs | #### **Notes** - 1. Measured and guaranteed only on UAA2072M demonstration board at $T_{amb}$ = +25 °C. - 2. Measured and guaranteed only on UAA2072M demonstration board. - 3. This value includes printed-circuit board and balun losses. - 4. This value might be dependent upon control values sent by a microcontroller via the serial bus. This performance is maintained over the RF band for a fixed phase rotation control word. **UAA2072M** ### **TIMING CHARACTERISTICS** Typical values measured at $V_{CC}$ = 4.8 V; $T_{amb}$ = 25 °C; maximum value conditions under maximum clock speed; unless otherwise specified. | SYMBOL | PARAMETER | MiN. | TYP. | MAX. | UNIT | |--------------------|-----------------------------------|---------------|------|------|------| | Serial bus inte | rface | | | | | | f <sub>clk</sub> | clock frequency | _ | | 13 | MHz | | Serial program | nming clock (pin CLK) | <del></del> - | | | | | t <sub>r</sub> | rise time | | 10 | 40 | ns | | tı | fall time | - | 10 | 40 | ns | | T <sub>cy</sub> | clock period | 75 | - | | ns | | | mming (pin E) | | | | | | <sup>†</sup> START | delay to rising edge of clock | 30 | - | - | ns | | tend | delay from last edge of clock | 10 | - | _ | ns | | tw | minimum inactive pulse width | 75 | | | ns | | t <sub>NEW</sub> | delay from E inactive to new data | 150 | _ | | ns | | Register seria | l input data (pin DATA) | | | | | | t <sub>su</sub> | input data to CLK set-up time | 20 | - | - | ns | | th | input data to CLK hold time | 20 | - | | ns | **UAA2072M** ### **APPLICATION INFORMATION** Figure 8 illustrates the electrical diagram of the UAA2072M Philips demonstration board. All matching is to 50 $\Omega$ for measurement purposes. Different values will be used in a real application. ### **Component manufacturers** All surface mounted resistors and capacitors are manufactured by Philips Components. The small value capacitors are multi-layer ceramic with NPO dielectric. The inductors are manufactured by Coilcraft UK. ## **UAA2072M** **UAA2072M** ## **UAA2072M** ### **DEMONSTRATION BOARD - PARTS LIST** | COMPONENT | VALUE | SIZE | LOCATION | |------------|--------|------|------------------| | Resistors | | | | | R1 | 180 Ω | 0805 | TXOIF | | R2 | 180 Ω | 0805 | TXOIF | | R3 | 1.2 kΩ | 0805 | IF . | | R4 | 1.2 kΩ | 0805 | IF | | R5 | 560 kΩ | 0805 | CLK | | R6 | 560 kΩ | 0805 | DATA | | R7 | 560 kΩ | 0805 | Ē | | R8 | 680 kΩ | 0805 | RXON | | R9 | 680 kΩ | 0805 | TEST | | R10 | 680 kΩ | 0805 | TXON | | R11 | 120 Ω | 0805 | 5 V BUS | | Capacitors | | | | | C1 | 1.5 pF | 0805 | RFIN | | C2 | 33 pF | 0805 | RFIN | | C3 | 1.5 pF | 0805 | RFIN | | C4 | 33 pF | 0805 | RFIN | | C5 | 1.5 pF | 0805 | TXIN | | C6 | 1.5 pF | 0805 | TXIN | | C7 | 39 pF | 0805 | TXIN | | C8 | 39 pF | 0805 | TXIN | | C9 | 2.7 pF | 0805 | LOIN | | C10 | 2.7 pF | 0805 | LOIN | | C11 | 33 pF | 0805 | LOIN | | C12 | 33 pF | 0805 | LOIN | | C13 | 390 pF | 0805 | TXOIF | | C14 | 390 pF | 0805 | TXOIF | | C15 | 1 nF | 0805 | V <sub>CC2</sub> | | C16 | 120 pF | 0805 | V <sub>CC2</sub> | | C17 | 10 pF | 0805 | IFO | | C18 | 10 pF | 0805 | IFO | | C19 | 1 nF | 0805 | IF/5V | | C20 | 33 pF | 0805 | CLK | | C21 | 33 pF | 0805 | DATA | | C22 | 33 pF | 0805 | Ē | | C23 | 100 pF | 0805 | V <sub>CC1</sub> | | C24 | 1 nF | 0805 | V <sub>CC1</sub> | | C25 | 120 pF | _ | RXON | | C26 | 120 pF | 0805 | TEST | | COMPONENT | VALUE | SIZE | LOCATION | | |------------|--------|------|----------------|--| | Capacitors | | | | | | C27 | 120 pF | 0805 | TXON | | | C28 | 1 nF | 0805 | 5 V | | | C29 | 100 nF | 1206 | 5 V regulator | | | C30 | 100 nF | 1206 | 5 V regulator | | | C31 | 8.2 pF | 0805 | TXOIF | | | C32 | 8.2 pF | 0805 | TXOIF | | | C33 | 33 pF | 0805 | IFO | | | C34 | 33 pF | 0805 | IFO | | | C35 | link | 0805 | IF/NOT USED | | | C36 | link | 0805 | IF/NOT USED | | | Inductors | | | | | | L1 | 15 nH | 0805 | RFIN | | | L2 | 15 nH | 0805 | RFIN | | | L3 | 15 nH | 0805 | RFIN | | | L4 | 15 nH | 0805 | TXIN | | | L5 | 15 nH | 0805 | TXIN | | | L6 | 27 nH | 0805 | TXIN | | | L7 | 8.2 nH | 0805 | LOIN | | | L8 | 8.2 nH | 0805 | LOIN | | | L9 | 12 nH | 0805 | LOIN | | | L10 | 10 μΗ | 1008 | TXOIF/OPTIONAL | | | L11 | 390 nH | 1008 | IFO | | | L12 | 390 nH | 1008 | IFO | | | L13 | 220 nH | 1008 | TXOIF | | | L14 | 220 nH | 1008 | TXOIF | | | L15 | 150 nH | 0805 | IFO | | | L16 | 150 nH | 0805 | IFO | | ### Other components | COMPONENT | DESCRIPTIONS | | |---------------|----------------------------------------|--| | IC1 | UAA2072M | | | IC2 | 5 V regulator; type 78L05 | | | SMA/RIM | sockets for RF and IF inputs/outputs | | | SMB | 5 V socket (optional, in place of IC2) | | | X1, X2 and X3 | various 2.54 mm (0.1 inch) connectors | |