## SERIES UCN-5820A BIMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS #### **FFATURES** - 3.3 MHz Minimum Data Input Rate - CMOS, PMOS, NMOS, TTL Compatible - Internal Pull-Down Resistors - Low-Power CMOS Logic & Latches - High-Voltage Current-Sink Outputs - 16-Pin Dual In-Line Plastic Package A COMBINATION of bipolar and MOS technology gives the Series UCN-5820A an interface flexibility beyond the reach of standard logic buffers and power driver arrays. The three devices in this series each have an eight-bit CMOS shift register and CMOS control circuitry, eight CMOS data latches, and eight bipolar current-sink Darlington output drivers. Except for maximum driver output voltage ratings, the UCN-5821A, UCN-5822A, and UCN-5823A are identical. BiMOS II devices have much higher data-input rates than the original BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz. With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS logic levels. TTL and DTL circuits may require the use of appropriate pull-up resistors. By using the serial data output, the drivers can be cascaded for interface applications requiring additional drive lines. # ABSOLUTE MAXIMUM RATINGS at 25°C Free-Air Temperature and $V_{ss} = 0 \text{ V}$ | Output Voltage, V <sub>OUT</sub> (UCN-5821A) 50 V | |---------------------------------------------------------------------------------------------| | (UCN-5822A) 80 V | | (UCN-5823A) | | Logic Supply Voltage, V <sub>DD</sub> | | Input Voltage Range, $V_{IN} \dots -0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ | | Continuous Output Current, I <sub>OUT</sub> 500 mA | | Package Power Dissipation, P <sub>D</sub> | | Operating Temperature Range, $T_A \cdot \cdot \cdot \cdot = -20^{\circ}C$ to $+85^{\circ}C$ | | Storage Temperature Range, $T_s \dots -55^{\circ}C$ to $+125^{\circ}C$ | <sup>\*</sup>Derate at the rate of 16.7 mW/°C above $T_A = +25$ °C | Number of Outputs ON (I <sub>OUT</sub> = 200 mA | Max. Allowable Duty Cycle at Ambient Temperature of | | | | | | |-------------------------------------------------|-----------------------------------------------------|------|------|------|------|--| | $V_{DD} = 12 \text{ V}$ | 25°C | 40°C | 50°C | 60°C | 70°C | | | 8 | 73% | 62% | 55% | 47% | 40% | | | 7 | 83% | 71% | 62% | 54% | 46% | | | 6 | 97% | 82% | 72% | 63% | 53% | | | 5 | 100% | 98% | 87% | 75% | 63% | | | 4 | 100% | 100% | 100% | 93% | 79% | | | 3 | 100% | 100% | 100% | 100% | 100% | | | 2 | 100% | 100% | 100% | 100% | 100% | | | 1 | 100% | 100% | 100% | 100% | 100% | | ## ELECTRICAL CHARACTERISTICS at $T_A = +25$ °C, $V_{DD} = 5$ V, $V_{SS} = 0$ V (unless otherwise specified) | | | Applicable | | | Limits | | |------------------------|----------------------|------------|------------------------------------------------------------------------|------|--------|-------| | Characteristic | Symbol | Devices | Test Conditions | Min. | Max. | Units | | Output Leakage Current | I <sub>CEX</sub> | UCN-5821A | $V_{OUT} = 50 \text{ V}$ | | 50 | μΑ | | | | | $V_{OUT} = 50 \text{ V}, = +70^{\circ}\text{C}$ | _ | 100 | μΑ | | | | UCN-5822A | V <sub>оит</sub> = 80 V | | 50 | μΑ | | | | | $V_{OUT} = 80 \text{ V}, T_A = +70^{\circ}\text{C}$ | | 100 | μΑ | | | | UCN-5823A | $V_{OUT} = 100 \text{ V}$ | | 50 | μΑ | | | | | $V_{out} = 100 \text{ V}, T_A = +70^{\circ}\text{C}$ | | 100 | μΑ | | Collector-Emitter | V <sub>CE(SAT)</sub> | ALL | $I_{OUT} = 100 \text{ mA}$ | | 1.1 | ٧ | | Saturation Voltage | | | $I_{\text{out}} = 200 \text{ mA}$ | | 1.3 | ٧ | | | | | $I_{DUT} = 350 \text{ mA, } V_{DD} = 7.0 \text{ V}$ | | 1.6 | ٧ | | Input Voltage | V <sub>IN(0)</sub> | ALL | | | 0.8 | ٧ | | | V <sub>IN(1)</sub> | ALL | $V_{DD} = 12 V$ | 10.5 | | ٧ | | | | | $V_{DD} = 10 \text{ V}$ | 8.5 | | ٧ | | | | | $V_{DD} = 5.0 V$ | 3.5 | | ٧ | | Input Resistance | R <sub>IN</sub> | ALL | $V_{DD} = 12 V$ | 50 | | kΩ | | | | | $V_{DD} = 10 \text{ V}$ | 50 | | kΩ | | | | | $V_{DD} = 5.0 \text{ V}$ | 50 | _ | kΩ | | Supply Current | I <sub>DD(ON)</sub> | ALL | One Driver ON, $V_{DD} = 12 \text{ V}$ | | 4.5 | mA | | | | | One Driver ON, V <sub>DD</sub> = 10 V | | 3.9 | mA | | | | | One Driver ON, $V_{DD} = 5.0 \text{ V}$ | | 2.4 | mA | | | I <sub>DD(OFF)</sub> | ALL | $V_{DD} = 5.0 \text{ V}$ , All Drivers OFF, All Inputs $= 0 \text{ V}$ | | 1.6 | mA | | | 1 | | $V_{DD} = 12 \text{ V. All Drivers OFF, All Inputs} = 0 \text{ V}$ | _ | 2.9 | mA | Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges. ### TIMING CONDITIONS $(T_A = +25^{\circ}C, Logic Levels are V_{DD} and V_{SS})$ | | | $V_{DD} = 5.0 V$ | |----|----------------------------------------------------------------|------------------| | A. | Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns | | В. | Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns | | C. | Minimum Data Pulse Width | 150 ns | | D. | Minimum Clock Pulse Width | 150 ns | | E. | Minimum Time Between Clock Activation and Strobe | 300 пѕ | | F. | Minimum Strobe Pulse Width | 100 ns | | G. | Typical Time Between Strobe Activation and Output Transition | 500 ns | SERIAL DATA present at the input is transferred to the shift register on the logic "0" to logic "1" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform. Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con- tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the ENABLE input be high during serial data entry. When the ENABLE input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the ENABLE input low, the outputs are controlled by the state of the latches. ### **SERIES UCN-5820A TRUTH TABLE** | Serial | | Shift Register Contents | Serial | | Latch Contents | | Output Contents | |---------------|----------------|-------------------------------------------------------------|----------------|-----------------|-------------------------------------------------------------|------------------|-------------------------------------------------------------| | Data<br>Input | Clock<br>Input | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>8</sub> | Data<br>Output | Strobe<br>Input | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> | Output<br>Enable | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>8</sub> | | Н | 7 | H R <sub>1</sub> R <sub>2</sub> R <sub>7</sub> | R <sub>7</sub> | | | | | | L | 7 | L R <sub>1</sub> R <sub>2</sub> R <sub>7</sub> | R <sub>7</sub> | | | | | | X | ٦ | $R_1$ $R_2$ $R_3$ $R_8$ | R <sub>8</sub> | | | | | | | | X X X X | Х | L | $R_1 R_2 R_3 \dots R_8$ | | | | | | P <sub>1</sub> P <sub>2</sub> P <sub>3</sub> P <sub>8</sub> | P <sub>8</sub> | Н | P <sub>1</sub> P <sub>2</sub> P <sub>3</sub> P <sub>8</sub> | L | $P_1$ $P_2$ $P_3$ $P_8$ | | | | | | | X X XX | Н | н н нн | L = Low Logic Level #### **TYPICAL INPUT CIRCUITS** Dwg. No. A-12,658 Dwg. No. A-14, 314 H = High Logic Level X = Irrelevant P = Present State R = Previous State