# AND

# UCN5800L **UCN5800A** OUTPUT CLEAR 1 STROBE 2 12 OUT1 OUT<sub>2</sub>

Dwg. No. A-10,499D

9 OUT

COMMON

#### ABSOLUTE MAXIMUM RATINGS at +25°C Free-Air Temperature

GROUND 17

| Output Voltage, V <sub>CE</sub> 50 V             |
|--------------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                  |
| Input Voltage Range,                             |
| V <sub>IN</sub> 0.3 V to V <sub>DD</sub> + 0.3 V |
| Continuous Collector Current,                    |
| l <sub>c</sub>                                   |
| Package Power Dissipation,                       |
| P <sub>D</sub> See Graph                         |
| Operating Temperature Range,                     |
| T <sub>A</sub> 20°C to +85°C                     |
| Storage Temperature Range,                       |
| T <sub>s</sub> 55°C to +150°C                    |

Note that the UCN5800A (dual in-line package) and UCN5800L (small-outline IC package) are electrically identical and share a common pin number assignment.

Caution: CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## **BIMOS II LATCHED DRIVERS**

The UCN5800A/L and UCN5801A/EP latched-input BiMOS ICs merge high-current, high-voltage outputs with CMOS logic. The CMOS input section consists of 4 or 8 data ('D' type) latches with associated common CLEAR, STROBE, and OUTPUT ENABLE circuitry. The power outputs are bipolar non Darlingtons. This merged technology provides versatile, flexible interface. These BiMOS power interface ICs greatly benefit the simplification of computer or microprocessor I/O. The UCN5800A and UCN5800L each contain four latched drivers: the UCN5801A and UCN5801EP contain eight latched drivers.

The UCN5800A/L and UCN5801A/EP supersede the original BiMOS latched-input driver ICS (UCN4400A and UCN4801A). These second-generation devices are capable of much higher data input rates and will typically operate at better than 5 MHz with a 5 V logic supply. Circuit operation at 12 V affords substantial improvement over the 5 MHz figure.

The CMOS inputs are compatible with standard CMOS and NMOS circuits. TTL circuits may mandate the addition of input pull-up resistors. The bipolar Darlington outputs are suitable for directly driving many peripheral/power loads; relays, lamps, solenoids, small dc motors, etc.

All devices have open-collector outputs and integral diodes for inductive load transient suppression. The output transistors are capable of sinking 500 mA and will withstand at least 50 V in the OFF state. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current can only be accomplished by a reduction in duty cycle. Outputs may be paralleled for higher load current capability.

The UCN5800A is furnished in a standard 14-pin DIP; the UCN5800L in a surface-mountable SOIC; the UCN5801A in a 22-pin DIP with 0.400" (10.16 mm) row centers; the UCN5801EP in a 28-lead PLCC. All devices are also available for operation between -40°C and +85°C. To order, change the prefix from 'UCN' to 'UCQ'.

#### **FEATURES**

- 4.4 MHz Minimum Data Input Rate
- High-Voltage, High-Current Outputs
- Output Transient Protection
- CMOS, NMOS, TTL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Latches

Always order by complete part number: **UCN5801EP**.



#### **UCN5801A**



Dwg. No. A-10,498D



Dwg. No. GP-023

# ELECTRICAL CHARACTERISTICS at $T_A = +25^{\circ}C$ , $V_{DD} = 5$ V (unless otherwise noted).

|                                         |                                        |                                                       | Limits   |      |      |       |
|-----------------------------------------|----------------------------------------|-------------------------------------------------------|----------|------|------|-------|
| Characteristic                          | Symbol                                 | Test Conditions                                       | Min.     | Тур. | Max. | Units |
| Output Leakage Current                  | I <sub>CEX</sub>                       | V <sub>CE</sub> = 50 V, T <sub>A</sub> = +25°C        | _        | _    | 50   | μА    |
|                                         |                                        | V <sub>CE</sub> = 50 V, T <sub>A</sub> = +70°C        | <u> </u> | _    | 100  | μА    |
| Collector-Emitter<br>Saturation Voltage | V <sub>CE(SAT)</sub>                   | I <sub>C</sub> = 100 mA                               |          | 0.9  | 1.1  | V     |
|                                         |                                        | I <sub>C</sub> = 200 mA                               |          | 1.1  | 1.3  | ٧     |
|                                         |                                        | I <sub>C</sub> = 350 mA, V <sub>DD</sub> = 7.0 V      | _        | 1.3  | 1.6  | V     |
| Input Voltage                           | V <sub>IN(0)</sub>                     |                                                       | <u>-</u> |      | 1.0  | ٧     |
|                                         | V <sub>IN(1)</sub>                     | V <sub>DD</sub> = 12 V                                | 10.5     | -    |      | ٧     |
|                                         |                                        | V <sub>DD</sub> = 10 V                                | 8.5      |      | _    | ٧     |
|                                         |                                        | V <sub>DD</sub> = 5.0 V (See Note)                    | 3.5      | _    | _    | ٧     |
| Input Resistance                        | R <sub>IN</sub>                        | V <sub>DD</sub> = 12 V                                | 50       | 200  |      | kΩ    |
|                                         |                                        | V <sub>DD</sub> = 10 V                                | 50       | 300  |      | kΩ    |
|                                         |                                        | V <sub>DD</sub> = 5.0 V                               | 50       | 600  | _    | kΩ    |
| Supply Current                          | I <sub>DD(ON)</sub><br>(Each<br>Stage) | V <sub>DD</sub> = 12 V, Outputs Open                  |          | 1.0  | 2.0  | mA    |
|                                         |                                        | V <sub>DD</sub> = 10 V, Outputs Open                  | _        | 0.9  | 1.7  | mA    |
|                                         |                                        | V <sub>DD</sub> = 5.0 V, Outputs Open                 | -        | 0.7  | 1.0  | mA    |
|                                         | I <sub>DD(OFF)</sub>                   | V <sub>DD</sub> = 12 V, Outputs Open, Inputs = 0 V    | -        | _    | 200  | μА    |
|                                         | (Total)                                | $V_{DD} = 5.0 \text{ V}$ , Outputs Open, Inputs = 0 V |          | 50   | 100  | μΑ    |
| Clamp Diode                             | I <sub>R</sub>                         | V <sub>R</sub> = 50 V, T <sub>A</sub> = +25°C         | _        | _    | 50   | μΑ    |
| Leakage Current                         |                                        | V <sub>R</sub> = 50 V, T <sub>A</sub> = +70°C         | _        | _    | 100  | μА    |
| Clamp Diode Forward Voltage             | V <sub>F</sub>                         | I <sub>F</sub> = 350 mA                               | _        | 1.7  | 2.0  | ٧     |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "1".

#### TYPICAL INPUT CIRCUIT



#### UCN5801EP



Dwg. No. A-12,520

Dwg. No. PP-037



Dwg. No. A-10.895A

# TIMING CONDITIONS (Logic Levels are $V_{\rm DD}$ and Ground)

| A. | (Data Set-Up Time) 50 ns                                               | s  |
|----|------------------------------------------------------------------------|----|
| В. | Minimum Data Active Time After Strobe Disabled (Data Hold Time)        | 8  |
| C. | Minimum Strobe Pulse Width                                             | 3  |
| D. | Typical Time Between Strobe Activation and Output On to Off Transition | \$ |
| E. | Minimum Time Between Strobe Activation and Output Off to On Transition | 8  |
| F. | Minimum Clear Pulse Width                                              | 3  |
| G  | Minimum Data Pulse Width 225 no                                        |    |

Information present at an input is transferred to its latch when the STROBE is high. A high CLEAR input will set all latches to the output OFF condition regardless of the data or STROBE input levels. A high OUTPUT ENABLE will set all outputs to the OFF condition, regardless of any other input conditions. When the OUTPUT ENABLE is low, the outputs depend on the state of their respective latches.

#### TRUTH TABLE

|                 |        | E CLEAR | OUTPUT<br>ENABLE | OUT <sub>IN</sub> |     |  |
|-----------------|--------|---------|------------------|-------------------|-----|--|
| IN <sub>N</sub> | STROBE |         |                  | t-1               | t   |  |
| 0               | 1      | 0       | 0                | Х                 | OFF |  |
| 1               | 1      | 0       | 0                | Х                 | ON  |  |
| Х               | Х      | 1       | Х                | Х                 | OFF |  |
| Х               | Х      | Х       | 1                | X                 | OFF |  |
| Х               | 0      | 0       | 0                | ON                | ON  |  |
| Х               | 0      | 0       | 0                | OFF               | OFF |  |

X = irrelevant

t-1 = previous output state

t = present output state

## TYPICAL APPLICATION UNIPOLAR STEPPER-MOTOR DRIVE



Dwg. No. B-1537

#### UNIPOLAR WAVE DRIVE

# 

#### UNIPOLAR 2-PHASE DRIVE



Dwg. No. A-11,446

Dwg. No. A-11,447