

# MOS INTEGRATED CIRCUIT $\mu$ PD23C128040L

# 128M-BIT MASK-PROGRAMMABLE ROM 16M-WORD BY 8-BIT (BYTE MODE) / 8M-WORD BY 16-BIT (WORD MODE) PAGE ACCESS MODE

#### Description

The  $\mu$ PD23C128040L is a 134,217,728 bits mask-programmable ROM. The word organization is selectable (BYTE mode: 16,777,216 words by 8 bits, WORD mode: 8,388,608 words by 16 bits).

The active levels of OE (Output Enable Input) can be selected with mask-option.

The  $\mu$ PD23C128040L is packed in 48-pin plastic TSOP(I).

#### **Features**

• Word organization

16,777,216 words by 8 bits (BYTE mode)

8,388,608 words by 16 bits (WORD mode)

• Page access mode

BYTE mode : 8 byte random page access WORD mode : 4 word random page access

★ • Operating supply voltage : 3.3 V ± 0.3 V

| Operating supply voltage | Access time / Page access time | Power supply current | Standby current    |
|--------------------------|--------------------------------|----------------------|--------------------|
| Vcc                      | ns (MAX.)                      | (Active mode)        | (CMOS level input) |
|                          |                                | mA(MAX.)             | μA(MAX.)           |
| 3.3 V ± 0.3 V            | 100 / 30                       | 70                   | 30                 |

#### **Ordering Information**

| Part Number                  | Package                                          |
|------------------------------|--------------------------------------------------|
| μPD23C128040LGY-xxx-MJH      | 48-pin Plastic TSOP(I)(12 x 18 mm)(Normal bent)  |
| $\mu$ PD23C128040LGY-xxx-MKH | 48-pin Plastic TSOP(I)(12 x 18 mm)(Reverse bent) |

(xxx: ROM code suffix No.)

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

Document No. M13643EJ2V0DS00 (2nd edition) Date Published March 1999 NS CP (K) Printed in Japan The mark ★ shows major revised points.

#### Pin Configuration (Marking Side)

/xxx indicates active low signal.

# 48-pin plastic TSOP(I) (12 x 18 mm) (Normal bent) [μPD23C128040LGY-xxx-MJH]



A0 - A22 : Address inputs
O0 - O7, O8 - O14 : Data outputs

O15, A-1 : Data 15 output(WORD mode),

LSB address input(BYTE mode)

WORD, /BYTE : Mode select
/CE : Chip Enable
/OE, OE : Output Enable
Vcc : Supply voltage
GND : Ground

DC : Don't Care

# 48-pin plastic TSOP(I) (12 x 18 mm) (Reverse bent) $[\mu PD23C128040LGY-xxx-MKH]$



A0 - A22 : Address inputs
O0 - O7, O8 - O14 : Data outputs

O15, A-1 : Data 15 output(WORD mode),

LSB address input(BYTE mode)

WORD, /BYTE : Mode select
/CE : Chip Enable
/OE, OE : Output Enable
Vcc : Supply voltage

GND : Ground DC : Don't Care



# Input/Output Pin Functions

| Pin name            | Input/Output  | Function                                                                            |
|---------------------|---------------|-------------------------------------------------------------------------------------|
| WORD, /BYTE         | Input         | The pin for switching BYTE mode and WORD mode.                                      |
|                     |               | High level: WORD mode (8M-word by 16-bit)                                           |
|                     |               | Low level : BYTE mode (16M-word by 8-bit)                                           |
| A0 to A22           |               | Address bus.                                                                        |
| (Address inputs)    |               | A0 to A22 are used differently in the WORD mode and the BYTE mode.                  |
|                     |               | WORD mode (8M-word by 16-bit)                                                       |
|                     |               | A0 to A22 are used as 23 bits address signals.                                      |
|                     |               | BYTE mode (16M-word by 8-bit)                                                       |
|                     |               | A0 to A22 are used as the upper 23 bits of total 24 bits of address signal.         |
|                     |               | (The least significant bit (A-1) is combined to O15.)                               |
| O0 to O7,           | Output        | Output data bus.                                                                    |
| O8 to O14           |               | O0 to O7, O8 to O14 are used differently in the WORD mode and the BYTE mode.        |
| (Data outputs)      |               | WORD mode (8M-word by 16-bit)                                                       |
|                     |               | The lower 15 bits of 16 bits data outputs to O0 to O14.                             |
|                     |               | (The most significant bit (O15) combined to A–1.)                                   |
|                     |               | BYTE mode (16M-word by 8-bit)                                                       |
|                     |               | 8 bits data outputs to O0 to O7 and also O8 to O14 are high impedance.              |
| O15, A–1            | Output, Input | O15, A-1 are used differently in the WORD mode and the BYTE mode.                   |
| (Data output 15),   |               | WORD mode (8M-word by 16-bit)                                                       |
| (LSB Address input) |               | The most significant output data bus (O15).                                         |
|                     |               | BYTE mode (16M-word by 8-bit)                                                       |
|                     |               | The least significant address bus (A-1).                                            |
| /CE                 | Input         | Chip activating signal.                                                             |
| (Chip Enable)       |               | When the OE is active, output states are following.                                 |
|                     |               | High level : High impedance                                                         |
|                     |               | Low level : Data out                                                                |
| /OE, OE, DC         | Input         | Output enable signal. The active level of OE is mask option. The active level of OE |
| (Output Enable)     |               | can be selected from high active, low active and Don't care at order.               |
| Vcc                 | _             | Supply voltage                                                                      |
| GND                 | -             | Ground                                                                              |



# **Block Diagram**



5



#### **Mask Option**

The active levels of output enable pin (/OE, OE, DC) are mask programmable and optional, and can be selected from among "0" "1" x" shown in the table below.

| Option | /OE, OE, DC | OE active level |
|--------|-------------|-----------------|
| 0      | /OE         | L               |
| 1      | OE          | Н               |
| x      | DC          | Don't care      |

Operation modes for each option are shown in the tables below.

# Operation mode (Option: 0)

| /CE | /OE    | Mode    | Output state   |
|-----|--------|---------|----------------|
| L   | L      | Active  | Data out       |
|     | Н      |         | High impedance |
| Н   | H or L | Standby | High impedance |

#### Operation mode (Option: 1)

| /CE | OE     | Mode    | Output state   |
|-----|--------|---------|----------------|
| L   | L      | Active  | High impedance |
|     | Н      |         | Data out       |
| Н   | H or L | Standby | High impedance |

# Operation mode (Option: x)

| /CE | DC     | Mode    | Output state   |
|-----|--------|---------|----------------|
| L   | H or L | Active  | Data out       |
| Н   | H or L | Standby | High impedance |

Remark L: Low level input
H: High level input



#### **Electrical Specifications**

#### **Absolute Maximum Ratings**

| Parameter                     | Symbol           | Condition | Rating          | Unit |
|-------------------------------|------------------|-----------|-----------------|------|
| Supply voltage                | Vcc              |           | -0.3 to +4.6    | ٧    |
| Input voltage                 | Vı               |           | -0.3 to Vcc+0.3 | ٧    |
| Output voltage                | Vo               |           | -0.3 to Vcc+0.3 | ٧    |
| Operating ambient temperature | Та               |           | -10 to +70      | °C   |
| Storage temperature           | T <sub>stg</sub> |           | -65 to +150     | °C   |

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### Capacitance (T<sub>A</sub> = 25 °C)

| Parameter          | Symbol | Test condition | MIN. | TYP. | MAX. | Unit |
|--------------------|--------|----------------|------|------|------|------|
| Input capacitance  | Cı     | f = 1 MHz      |      |      | 10   | pF   |
| Output capacitance | Co     |                |      |      | 12   | pF   |

# ★ DC Characteristics (T<sub>A</sub> = -10 to +70 °C, Vcc = 3.3 V $\pm$ 0.3 V)

|   | Parameter                 | Symbol           | Test conditions                           | MIN. | TYP. | MAX.      | Unit |
|---|---------------------------|------------------|-------------------------------------------|------|------|-----------|------|
| * | High level input voltage  | Vін              |                                           | 2.2  |      | Vcc + 0.3 | ٧    |
|   | Low level input voltage   | VıL              |                                           | -0.3 |      | +0.8      | ٧    |
|   | High level output voltage | Vон              | Iон = −100 <i>µ</i> A                     | 2.4  |      |           | ٧    |
|   | Low level output voltage  | Vol              | lo <sub>L</sub> = 2.1 mA                  |      |      | 0.4       | ٧    |
|   | Input leakage current     | lu               | V <sub>I</sub> = 0 V to V <sub>CC</sub>   | -10  |      | +10       | μΑ   |
|   | Output leakage current    | lιο              | Vo = 0 V to Vcc, Chip deselected          | -10  |      | +10       | μΑ   |
| * | Power supply current      | Icc <sub>1</sub> | $/CE = V_{IL}$ (Active mode), $lo = 0 mA$ |      |      | 70        | mA   |
|   | Standby current           | Іссз             | /CE = Vcc - 0.2 V (Standby mode)          |      |      | 30        | μΑ   |



# $\bigstar$ AC Characteristics (TA = -10 to +70 °C, Vcc = 3.3 V $\pm$ 0.3 V)

| Parameter                 | Symbol       | Test condition | MIN. | TYP. | MAX. | Unit |
|---------------------------|--------------|----------------|------|------|------|------|
| Address access time       | tacc         |                |      |      | 100  | ns   |
| Page access time          | <b>t</b> PAC |                |      |      | 30   | ns   |
| Chip enable access time   | <b>t</b> ce  |                |      |      | 100  | ns   |
| Output enable access time | <b>t</b> oe  |                |      |      | 30   | ns   |
| Output hold time          | <b>t</b> он  |                | 0    |      |      | ns   |
| Output disable time       | <b>t</b> DF  |                | 0    |      | 25   | ns   |
| WORD, /BYTE access time   | twв          |                |      |      | 100  | ns   |

**Remark** toF is the time from inactivation of /CE or /OE, OE to high-impedance state output.

#### **AC Test Conditions**

Input waveform (Rise/Fall time  $\leq$  5 ns)



#### **Output waveform**



# Output load

1TTL + 100 pF

#### **Read Cycle Timing Chart 1**



Notes 1. During WORD mode, A-1 is O15.

- 2. tDF is specified when one of /CE, /OE, OE is inactivated.
- 3. During BYTE mode, O8 to O14 are high impedance and O15 is A-1.

#### Read Cycle Timing Chart 2 (Page Access Mode)



Notes 1. During WORD mode, A-1 is O15.

- 2. top is specified when one of /CE, /OE, OE is inactivated.
- 3. During BYTE mode, O8 to O14 are high impedance and O15 is A-1.
- 4. The definition of page access time is as follows.

| Page access time | Upper address (A2 to A22) | /CE input condition | /OE, OE input condition    |
|------------------|---------------------------|---------------------|----------------------------|
|                  | inputs condition          |                     |                            |
|                  |                           |                     |                            |
| <b>t</b> PAC     | Before tacc - tpac        | Before toe - tpac   | Before stabilizing of page |

#### WORD, /BYTE Switch Timing Chart



Remark /OE, OE and /CE : Active.

#### **Package Drawings**

# 48 PIN PLASTIC TSOP (I) (12×18)





- 1. Controlling dimension Millimeter.
- 2. Each lead centerline is located within 0.10 mm (0.004 inch) of its true position (T.P.) at maximum material condition.
- "A" excludes mold flash. (Includes mold flash: 12.4 mm MAX. <0.489 inch MAX.>)





| ITEM | MILLIMETERS  | INCHES                    |
|------|--------------|---------------------------|
| Α    | 12.0±0.1     | $0.472^{+0.005}_{-0.004}$ |
| В    | 0.45 MAX.    | 0.018 MAX.                |
| С    | 0.5 (T.P.)   | 0.020 (T.P.)              |
| D    | 0.22±0.05    | $0.009^{+0.002}_{-0.003}$ |
| Е    | 0.1±0.05     | 0.004±0.002               |
| F    | 1.2 MAX.     | 0.048 MAX.                |
| G    | 1.0±0.05     | $0.039^{+0.003}_{-0.002}$ |
| 1    | 16.4±0.1     | $0.646^{+0.004}_{-0.005}$ |
| J    | 0.8±0.2      | $0.031^{+0.009}_{-0.008}$ |
| К    | 0.145±0.05   | $0.006^{+0.002}_{-0.003}$ |
| L    | 0.5          | 0.020                     |
| М    | 0.10         | 0.004                     |
| N    | 0.10         | 0.004                     |
| Р    | 18.0±0.2     | $0.709^{+0.008}_{-0.009}$ |
| Q    | 3°+5°<br>-3° | 3° +5°<br>-3°             |
| R    | 0.25         | 0.010                     |
| s    | 0.60±0.15    | $0.024^{+0.006}_{-0.007}$ |

S48GY-50-MJH1

# **48 PIN PLASTIC TSOP (I) (12×18)**







- 1. Controlling dimension Millimeter.
- Each lead centerline is located within 0.10 mm (0.004 inch) of its true position (T.P.) at maximum material condition.
- 3. "A" excludes mold flash. (Includes mold flash: 12.4 mm MAX. <0.489 inch MAX.>)





| ITEM | MILLIMETERS  | INCHES                    |
|------|--------------|---------------------------|
| Α    | 12.0±0.1     | $0.472^{+0.005}_{-0.004}$ |
| В    | 0.45 MAX.    | 0.018 MAX.                |
| С    | 0.5 (T.P.)   | 0.020 (T.P.)              |
| D    | 0.22±0.05    | $0.009^{+0.002}_{-0.003}$ |
| Е    | 0.1±0.05     | 0.004±0.002               |
| F    | 1.2 MAX.     | 0.048 MAX.                |
| G    | 1.0±0.05     | $0.039^{+0.003}_{-0.002}$ |
| I    | 16.4±0.1     | $0.646^{+0.004}_{-0.005}$ |
| J    | 0.8±0.2      | $0.031^{+0.009}_{-0.008}$ |
| К    | 0.145±0.05   | $0.006^{+0.002}_{-0.003}$ |
| L    | 0.5          | 0.020                     |
| М    | 0.10         | 0.004                     |
| N    | 0.10         | 0.004                     |
| Р    | 18.0±0.2     | $0.709^{+0.008}_{-0.009}$ |
| Q    | 3°+5°<br>-3° | 3° +5°<br>-3°             |
| R    | 0.25         | 0.010                     |
| s    | 0.60±0.15    | $0.024^{+0.006}_{-0.007}$ |

S48GY-50-MKH1



# **Recommended Soldering Conditions**

Please consult with our sales offices for soldering conditions of the  $\mu$ PD23C128040L.

#### **Types of Surface Mount Device**

 $\mu$ PD23C128040LGY-MJH : 48-pin plastic TSOP(I)(12 x 18 mm)(Normal bent)  $\mu$ PD23C128040LGY-MKH : 48-pin plastic TSOP(I)(12 x 18 mm)(Reverse bent)

#### NOTES FOR CMOS DEVICES -

#### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

# (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

Data Sheet M13643EJ2V0DS00



#### [MEMO]

The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written
  consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in
  this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these circuits,
  software, and information in the design of the customer's equipment shall be done under the full responsibility
  of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third
  parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices,
  the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or
  property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety
  measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
  - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.