#### Description The $\mu$ PD42264 is a dual-port graphics buffer equipped with a 64K x 4-bit random access port and a 256 x 4-bit serial read port. The serial read port is connected to an internal 1024-bit data register through a 256 x 4-bit serial read output circuit. The random access port is used by the host CPU to read or write data addressed in any desired order and has a write-per-bit option that allows each of the four data bits to be individually selected or masked for a write cycle. The $\mu$ PD42264 features fully asynchronous dual access, except when transferring stored graphics data from a selected row of the storage array to the data register. During a data transfer, the random access port requires a special timing cycle using a transfer clock, while the serial read port continues to operate normally. Following the clock transition of a data transfer, serial read output data changes from an old line to a new line and the starting location on the new line is addressable in the data transfer cycle. The $\mu$ PD42264 is fabricated with CMOS technology that provides high storage cell density, high performance, and high reliability. Refreshing is accomplished by means of $\overline{\text{RAS}}$ -only refresh cycles or by normal read or write cycles on the 256 address combinations of $A_0$ through $A_7$ during a 4-ms period. Automatic internal refreshing, by means of either hidden refreshing or the $\overline{\text{CAS}}$ before $\overline{\text{RAS}}$ timing and on-chip internal refresh circuitry, is also available. The transfer of a row of data from the storage array to the data register also refreshes that row automatically. All inputs and outputs, including clocks, are TTL-compatible. All address and data-in signals are latched on-chip to simplify system design. Data-out is unlatched to allow greater system flexibility. The $\mu$ PD42264 is available in a 24-pin plastic DIP, 24-pin plastic SOJ, and 24-pin plastic ZIP, and is guaranteed for operation at 0 to $\pm$ 70°C. ### Ordering Information | Part Number | Row Access<br>Time (max) | Serial Access<br>Time (max) | Package | |---------------|--------------------------|-----------------------------|--------------------| | μPD42264C-10 | 100 ns | 25 ns | 24-pin plastic DIP | | μPD42264LA-10 | 100 ns | 25 ns | 24-pin plastic SOJ | | μPD42264V-10 | 100 ns | 25 ns | 24-pin plastic ZIP | #### **Features** - Three functional blocks - 64K x 4-bit random access storage array - 1024-bit data register - 256 x 4-bit serial read output circuit - Two data ports: random access and serial read - Dual-port accessibility except during data transfer - Addressable start of serial read operation - □ Real-time data transfer - □ Single +5-volt ± 10% power supply - □ On-chip substrate bias generator - Random access port - Two main clocks: RAS and CAS - Multiplexed address inputs - Direct connection of I/O and address lines allowed by OE to simplify system design - Refresh interval: 256 cycles/4 ms - Read, early write, late write, read-write/readmodify-write, RAS-only refresh, and page mode capabilities - Automatic internal refreshing by means of the CAS before RAS on-chip address counter - Hidden refreshing by means of CAS-controlled output - Write-per-bit capability - Write bit selection multiplexed on IO<sub>0</sub>-IO<sub>3</sub> - □ RAS-activated data transfer - Same cycle time as for random access - Row data transferred to data register as specified by row address inputs - Starting location of following serial read operation specified by column address inputs - Transfer of 1024 bits of data on one row to the data register, and the starting location of the serial read circuit, activated by a low-to-high transition of DT - Data transfer during real-time operation or standby of serial port - □ Fast serial read operation by means of SC pins - Serial data presented on SO<sub>0</sub>-SO<sub>3</sub> - Direct connection of multiple serial outputs for extension of data length - □ Fully TTL-compatible inputs, outputs, and clocks - □ Three-state outputs for random and serial access - 24-pin plastic DIP, 24-pin plastic SOJ, and 24-pin plastic ZIP packaging 12B - 1 #### Pin Configurations #### 24-Pin Plastic DIP and SOJ #### 24-Pin Plastic ZIP #### Pin Identification | Symbol | Function | |-------------------------------------------------------------------|----------------------------------------------| | A <sub>0</sub> - A <sub>7</sub> | Address inputs | | CAS | Column address strobe | | DT/OE | Data transfer/output enable | | RAS | Row address strobe | | sc | Serial control | | SO <sub>0</sub> - SO <sub>3</sub> | Serial read outputs | | SOE | Serial output enable | | W <sub>0</sub> /IO <sub>0</sub> - W <sub>3</sub> /IO <sub>3</sub> | Write-per-bit inputs/data inputs and outputs | | GND | Ground | | WB/WE | Write-per-bit/write enable | | V <sub>CC</sub> | +5-volt 10% power supply | ### **Absolute Maximum Ratings** | Voltage on any pin except $V_{CC}$ relative to GND, $V_{R1}$ | – 1.0 to +7.0 V | |--------------------------------------------------------------|-------------------| | Voltage on V <sub>CC</sub> relative to GND, V <sub>R2</sub> | - 1.0 V to +7.0 V | | Operating temperature, T <sub>OPR</sub> | 0 to +70°C | | Storage temperature, T <sub>STG</sub> | - 55 to +125°C | | Short-circuit output current, I <sub>OS</sub> | 50 mA | Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics. #### Capacitance $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V} \pm 10\%; f = 1 \text{ MHz}$ | Parameter | Symbol | Max | Unit | Pins Under Test | |--------------------------|-----------------------|-----|------|-------------------------------------------------------------------| | Input capacitance | C <sub>I(A)</sub> | 5 | рF | A <sub>0</sub> - A <sub>7</sub> | | | C <sub>1(DT/OE)</sub> | 8 | рF | DT/OE | | | C <sub>I(WB/WE)</sub> | 8 | рF | WB/WE | | | CI(RAS) | 8 | рF | RAS | | | C <sub>I(CAS)</sub> | 8 | pF | CAS | | | C <sub>I(SOE)</sub> | 8 | pF | SOE | | | C <sub>I(SC)</sub> | 8 | рF | sc | | Input/output capacitance | C <sub>IO(W/IO)</sub> | 7 | pF | W <sub>0</sub> /IO <sub>0</sub> - W <sub>3</sub> /IO <sub>3</sub> | | Output capacitance | C <sub>0 (S0)</sub> | 7 | pF | SO <sub>0</sub> - SO <sub>3</sub> | ### **Recommended Operating Conditions** | Symbol | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Vcc | 4.5 | 5.0 | 5.5 | ٧ | | VIH | 2.4 | | 5.5 | ٧ | | V <sub>IL</sub> | - 1.0 | | 8.0 | ٧ | | TA | 0 | | 70 | °C | | | V <sub>CC</sub><br>V <sub>IH</sub><br>V <sub>IL</sub> | V <sub>CC</sub> 4.5<br>V <sub>IH</sub> 2.4<br>V <sub>IL</sub> -1.0 | V <sub>CC</sub> 4.5 5.0<br>V <sub>IH</sub> 2.4<br>V <sub>IL</sub> -1.0 | V <sub>CC</sub> 4.5 5.0 5.5<br>V <sub>IH</sub> 2.4 5.5<br>V <sub>IL</sub> -1.0 0.8 | #### **Block Diagram** #### **DEVICE OPERATION** The µPD42264 consists of a random access port and a serial read port. The random access port executes standard read and write cycles as well as data transfer cycles, all of which are based on conventional RAS/CAS timing. In a data transfer, data in each storage cell on the selected row is transferred simultaneously through a transfer gate to the corresponding register location. The serial read port shows the contents of the data register in serial order. The random access port and the serial read port can operate asynchronously, except when the transfer gate is turned on during the data transfer period. #### Addressing The storage array is arranged in a 256-row by 1024column matrix. Each of 4 data bits in the random access port corresponds to 65,536 storage cells. Therefore, 16 address bits are required to decode one cell location. Eight row address bits are set up on pins Ao through A7 and latched onto the chip by RAS. Eight column address bits then are set up on pins A<sub>0</sub> through A<sub>7</sub> and latched onto the chip by CAS. All addresses must be stable, on or before the falling edges of RAS and CAS. RAS is similar to a chip enable signal; whenever it is activated, 1024 cells on the selected row are sensed simultaneously and the sense amplifiers automatically restore the data. CAS serves as a chip selection signal to activate the column decoder and the input and output buffers. Through 1 of 256 column decoders, 4 storage cells on the row are connected to 4 data buses, respectively. In the data transfer cycle, 8 row address bits are used to select 1 of the 256 possible rows involved in the transfer of data to the data register. Eight column address bits are then used to select the 1 of 256 possible serial decoders that corresponds to the starting location of the next serial read cycle. In the serial read port, when SC is activated, 4 data bits in the 1024-bit data register are transferred to 4 serial data buses and read out. Activating SC repeatedly causes a serial read cycle (starting from the location specified in the data transfer cycle) to be executed within the 1024 bits in the data register. #### **Random Access Port** An operation in the random access port begins with a negative transition of $\overline{\text{RAS}}$ . Both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ have minimum pulse widths, as specified in the timing table, which must be maintained for proper device operation and data integrity. Once begun, a cycle must meet all specifications, including minimum cycle time. To reduce the number of pins, the following functions are multiplexed in the random access port: - DT/OE - WB/WE - $W_i/IO_i$ (i = 0, 1, 2, 3) The $\overline{\text{OE}}$ , $\overline{\text{WE}}$ and $\text{IO}_i$ functions represent standard operations while $\overline{\text{DT}}$ , $\overline{\text{WB}}$ , and $\text{W}_i$ are special inputs to be applied in the same way as row address inputs, with setup and hold times referenced to the negative transition of $\overline{\text{RAS}}$ . The $\overline{\text{DT}}$ level determines whether a cycle is a random access operation or a data transfer operation. $\overline{\text{WB}}$ affects only write cycles and determines whether or not the write-per-bit option is used. $\text{W}_i$ defines data bits to be written with the write-per-bit capability. In the following discussions, these multiplexed pins are designated as $\overline{\text{DT}}(\overline{\text{OE}})$ , for example, depending on the function being described. To use the $\mu$ PD42264 for random access, $\overline{DT}(\overline{/OE})$ must be high as $\overline{RAS}$ falls. Holding $\overline{DT}(\overline{/OE})$ high disconnects the 1024-bit data register from the corresponding 1024-digit lines of the storage array. Conversely, to execute a data transfer, $\overline{DT}(\overline{/OE})$ must be low as $\overline{RAS}$ falls to open the 1024 data transfer gates and transfer data from one of the rows to the data register. **Read Cycle.** A read cycle is executed by activating $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{OE}$ and maintaining $\overline{(WB/)WE}$ high while $\overline{CAS}$ is active. The $(W_i/)IO_i$ data pin (i = 0, 1, 2, 3) remains in high impedance until valid data appears at the output at access time. Device access time, $t_{ACC}$ , will be the longest of the following three calculated intervals: - t<sub>RAC</sub> - RAS to CAS delay (t<sub>RCD</sub>) + t<sub>CAC</sub> - RAS to OE delay + tofa Access times from $\overline{RAS}$ (t<sub>RAC</sub>), from $\overline{CAS}$ (t<sub>CAC</sub>), and from $\overline{OE}$ (t<sub>OEA</sub>) are device parameters. The $\overline{RAS}$ to $\overline{CAS}$ and $\overline{RAS}$ to $\overline{OE}$ delays are system-dependent timing parameters. Output becomes valid after the access time has elapsed and it remains valid while both $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ high returns the output to high impedance. **Write Cycle.** A write cycle is executed by bringing $\overline{(WB)/WE}$ low during the $\overline{AAS/CAS}$ cycle. The falling edge of $\overline{CAS}$ or $\overline{(WB)/WE}$ strobes the data on $\overline{(W_i/)IO_i}$ into the on-chip data latch. To make use of the write-per-bit capability, $\overline{WB}/\overline{WE}$ must be low as $\overline{AAS}$ falls. In this case, data bits targeted for write operation can be specified by keeping $\overline{W_i/(IO_i)}$ high, with setup and hold times referenced to the negative transition of $\overline{AAS}$ . For those data bits of $W_i(/IO_i)$ that are kept low as $\overline{RAS}$ falls, write operation is inhibited on the chip. If $\overline{WB}(/\overline{WE})$ is high as $\overline{RAS}$ falls, the write-per-bit option is not used and a write cycle is executed for all four data bits. Early Write Cycle. An early write cycle is executed by bringing (WB/)WE low before CAS. Data is strobed by CAS, with setup and hold times referenced to this signal, and the output remains in high impedance for the entire cycle. As RAS falls, (DT/)OE must meet the setup and hold times of a high DT, but otherwise (DT/)OE does not affect any circuit operation while CAS is active. Read-Write/Read-Modify-Write Cycle. Bringing the $\overline{(WB)/WE}$ signal low with $\overline{RAS}$ and $\overline{CAS}$ low executes this cycle. $\overline{(W_i/)IO_i}$ shows read data at access time. Afterward, in preparation for the upcoming write cycle, $\overline{(W_i/)IO_i}$ is returned to high impedance by a high $\overline{(DT/)OE}$ . The data to be written is strobed by $\overline{\overline{(WB/)WE}}$ , with setup and hold times referenced to this signal. Late Write Cycle. This cycle shows the timing flexibility of (\$\overline{\text{DT}}\$)\$\overline{\text{OE}}\$, which can be activated just after (\$\overline{\text{WB}}\$)\$\overline{\text{WE}}\$ falls, even when (\$\overline{\text{WB}}\$)\$\overline{\text{WE}}\$ is brought low after \$\overline{\text{CAS}}\$. **Refresh Cycle.** A cycle at each of the 256 row addresses ( $A_0$ through $A_7$ ) will refresh all storage cells. Any cycle in the random access port (i.e., read, write, refresh, or data transfer) refreshes the 1024 bits selected by the $\overline{RAS}$ addresses or by the on-chip refresh address counter. $\overline{\text{RAS}}$ -only Refresh Cycle. A cycle having only $\overline{\text{RAS}}$ active refreshes one row of the storage array. A high $\overline{\text{CAS}}$ is maintained while $\overline{\text{RAS}}$ is active to keep $(W_i/)IO_i$ in a state of high impedance. This cycle is preferred for refreshing, especially when the host system consists of multiple rows of random access devices. The data outputs may be OR-tied with no bus contention when $\overline{\text{RAS}}$ -only refresh cycles are executed. CAS Before RAS Refresh Cycle. This cycle executes internal refreshing using the on-chip control circuitry. Whenever CAS is low as RAS falls, this circuitry automatically refreshes the row addresses specified by the internal address counter. In this cycle, the circuit operation based on CAS is maintained in a reset state. When internal refreshing is complete, the address counter automatically increments in preparation for the next CAS before RAS cycle. Hidden Refresh Cycle. This function performs hidden refreshing after a read cycle, without disturbing the read data output. Once valid, the data output is controlled by $\overline{CAS}$ and $\overline{OE}$ . After the read cycle, $\overline{CAS}$ is held low while $\overline{RAS}$ goes high for precharging. A $\overline{RAS}$ -only cycle is then executed (except that $\overline{CAS}$ is held low instead of high) and the data output remains valid. Since hidden refreshing is the same as $\overline{CAS}$ before $\overline{RAS}$ refreshing, the data output remains valid during either operation. Fast-Page Cycle. This feature allows faster data access by keeping the same row address while successive column addresses are strobed onto the chip. By maintaining RAS low while successive CAS cycles are executed, data is transferred at a faster rate because RAS addresses are maintained internally and do not have to be reapplied. During this operation, it is also possible to execute read, write and read-write/read-modify-write cycles. Additionally, the write-per-bit control specified in the entry write cycle is maintained through the following fast-page write cycle. Data Transfer Cycle. A data transfer cycle is executed by bringing $\overline{DT}(/\overline{OE})$ low as $\overline{RAS}$ falls. The specified 1 of the possible 256 rows involved in the data transfer, as well as the starting location of the following serial read cycle in the serial read port, are defined by address inputs. $\overline{DT}(/\overline{OE})$ must be low for a specified time, mea- sured from RAS and, CAS, so that the data transfer condition may be satisfied. The low-to-high transition of DT causes two transfer operations through the data transfer gates: column address buffer outputs are transferred to the serial address counters, and storage cell data amplified on digit lines is transferred to the data register. At least one SC cycle is required to hold the data in the register. Otherwise, the beginning of the next transfer cycle destroys the newly transferred data. RAS and CAS must be low during these operations to keep the transferred data in the random access port. #### Serial Read Port The serial read port is used only to read serially the contents of the data register starting from a specified location. The entire operation, therefore, follows a data transfer cycle. Data stored in the serial register remains valid for a minimum of 4 ms after the transfer cycle. The only condition under which the serial read port must synchronize with the random access port is when the positive transition of DT(/OE) must occur within a specified period in an SC cycle. Except for this SC cycle, the serial read port can operate asynchronously with the random access port. The output data appears at SOi after an access time of t<sub>SCA</sub>, measured from SC high, only when SOE is maintained low. The SC cycle that includes the positive transition of $\overline{\text{DT}}(/\overline{\text{OE}})$ shows old data in the data register; subsequent SC cycles show new data transferred to the data register serially and in a looped manner. The serial output is maintained until the next SC signal is activated. SOE controls the impedance of the serial output to allow multiplexing of more than one bank of µPD42264 graphics buffers into the same external circuitry. When SOE is low, SO, is enabled and the proper data is read. When SOE is at a high logic level, SO<sub>i</sub> is disabled and in a state of high impedance. **DC Characteristics** $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = 5.0 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------------|--------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------| | Input leakage current | ادا | -10 | | 10 | μА | $V_{ N} = 0$ to 5.5 V; all other pins not under test = 0 V | | Output leakage current | loL | -10 | | 10 | μА | D <sub>OUT</sub> (IO <sub>i</sub> , SO <sub>i</sub> ) disabled; V <sub>OUT</sub> = 0 to 5.5 V | | Random access port output voltage, high | V <sub>OH(R)</sub> | 2.4 | | | ٧ | $f_{OH(R)} = -2 \text{ mA}$ | | Random access port output voltage, low | V <sub>OL(R)</sub> | | | 0.4 | ٧ | $I_{OL(R)} = 4.2 \text{ mA}$ | | Serial read port output voltage, high | V <sub>OH(S)</sub> | 2.4 | | | ٧ | fон(s) = -2 mA | | Serial read port output voltage, low | V <sub>OL(S)</sub> | | | 0.4 | ٧ | I <sub>OL(S)</sub> = 4.2 mA | **Power Supply Current** $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V} \pm 10\%$ | Random Access Port | Serial Read Port | Symbol | Max | Unit | Test Conditions | |------------------------------|------------------|-------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read/write cycle | Standby | lcc1 | 70 | mA | RAS and CAS cycling; t <sub>RC</sub> = t <sub>RC</sub> min; IO = 0 mA;<br>SC = SOE = V <sub>IH</sub> (Note 1) | | Standby | Standby | lcc2 | 5 | mA | RAS = V <sub>IH</sub> ; D <sub>OUT</sub> = high impedance;<br>SC = SOE = V <sub>IH</sub> | | RAS-only refresh cycle | Standby | lccs | 60 | mA | RAS cycling; CAS = V <sub>IH</sub> ; t <sub>RC</sub> = t <sub>RC</sub> min;<br>SC = SOE = V <sub>IH</sub> | | Page cycle | Standby | I <sub>CC4</sub> | 50 | mA | RAS = V <sub>IL</sub> ; CAS cycling; t <sub>PC</sub> = t <sub>PC</sub> min;<br>SC = SOE = V <sub>IH</sub> (Note 1) | | CAS before RAS refresh cycle | Standby | Iccs | 60 | mA | CAS low as RAS falls; t <sub>RC</sub> = t <sub>RC</sub> min;<br>SC = SOE = V <sub>IH</sub> (Note 1) | | Data transfer | Standby | lcce | 75 | mA | DT low as RAS falls; t <sub>RC</sub> = t <sub>RC</sub> min;<br>SC = SOE = V <sub>IH</sub> | | Read/write cycle | Active | lcc7 | 120 | mA | RAS and CAS cycling; t <sub>RC</sub> = t <sub>RC</sub> min; IO = 0 mA;<br>SOE = V <sub>IL</sub> ; SC cycling; t <sub>SCC</sub> = t <sub>SCC</sub> min (Note 1) | | Standby | Active | lcc8 | 50 | mA | RAS = V <sub>IH</sub> ; D <sub>OUT</sub> = high impedance; $\overline{SOE}$ = V <sub>IL</sub> ;<br>SC cycling; t <sub>SCC</sub> = t <sub>SCC</sub> min (Note 1) | | RAS-only refresh cycle | Active | lcce | 110 | mA | $\overline{RAS}$ cycling; $\overline{CAS} = V_{IH}$ ; $t_{RC} = t_{RC}$ min; $\overline{SOE} = V_{IL}$ ; $SC$ cycling; $t_{SCC} = t_{SCC}$ min (Note 1) | | Page cycle | Active | I <sub>CC10</sub> | 100 | mA | $\overline{RAS} = V_{IL}; \overline{CAS}$ cycling; $t_{PC} = t_{PC} min; \overline{SOE} = V_{IL};$ SC cycling; $t_{SCC} = t_{SCC} min$ (Note 1) | | CAS before RAS refresh cycle | Active | lcc11 | 110 | mA | CAS low as HAS falls; t <sub>RC</sub> = t <sub>RC</sub> min; SOE = V <sub>IL</sub> ;<br>SC cycling; t <sub>SCC</sub> = t <sub>SCC</sub> min (Note 1) | | Data transfer | Active | I <sub>CC12</sub> | 125 | mA | DT low as RAS falls; t <sub>RC</sub> = t <sub>RC</sub> min; SOE = V <sub>IL</sub> ;<br>SC cycling; t <sub>SCC</sub> = t <sub>SCC</sub> min (Note 1) | #### Notes: (1) No load on IO<sub>I</sub> or SO<sub>I</sub>. Except for I<sub>CC2</sub>, I<sub>CC3</sub>, and I<sub>CC6</sub>, real values depend on output loading and cycle rates. #### **AC Characteristics** $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |----------------------------------------|------------------|-----|-----|--------|------|-----------------| | Column address hold time after RAS low | t <sub>AR</sub> | 70 | | | ns | | | Column address setup time | t <sub>ASC</sub> | 0 | | | ns | | | Row address setup time | t <sub>ASR</sub> | 0 | | | ns | | | Access time from CAS | †CAC | | | 50 | ns | (Notes 2, 5) | | Column address hold time | <sup>‡</sup> CAH | 20 | | | ns | | | CAS pulse width | t <sub>CAS</sub> | 50 | | 10,000 | ns | | | DT low hold time after RAS low | <sup>t</sup> CDH | 30 | | | ns | (Note 12) | | CAS before RAS refresh hold time | <sup>‡</sup> CHR | 20 | | | ns | | | CAS precharge time (page cycle only) | t <sub>CP</sub> | 40 | | | ns | | | CAS precharge time (nonpage cycle) | t <sub>CPN</sub> | 20 | | | ns | | | CAS high to RAS low precharge time | t <sub>CRP</sub> | 10 | | | ns | | | SC delay time from CAS | tcsp | 45 | | | ns | (Note 12) | | CAS hold time | tсsн | 100 | | | ns | | | CAS before RAS refresh setup time | t <sub>CSR</sub> | 10 | | | ns | | | AC Cha | racteristics | (cont) | |--------|--------------|--------| |--------|--------------|--------| | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |------------------------------------------------------------|-------------------|-----|-----|--------|------|-----------------| | CAS to WE delay | ‡CWD | 85 | | | ns | (Note 10) | | Write command to CAS lead time | <sup>‡</sup> CWL | 35 | | | ns | | | Data-in hold time | t <sub>DH</sub> | 30 | | | ns | (Note 11) | | OT high hold time | <sup>‡</sup> DHH | 15 | | | ns | | | Data-in hold time after RAS low | <sup>t</sup> DHR | 80 | | | ns | | | OT high setup time | фнѕ | 0 | | | ns | | | OT low setup time | t <sub>DLS</sub> | 0 | | | ns | | | Data-in setup time | t <sub>DS</sub> | 0 | | | ns | (Note 11) | | T high to CAS high delay | <b>t</b> отс | 10 | | | ns | | | T high hold time after RAS high | <sup>†</sup> DT H | 15 | | | ns | | | T high to RAS high delay | t <sub>OTR</sub> | 10 | | | ns | | | DE pulse width | t <sub>OE</sub> | 25 | | | ns | | | Access time from OE | <sup>t</sup> OEA | | | 25 | ns | (Note 2) | | DE to data-in setup delay | t <sub>OED</sub> | 25 | | | ns | | | DE hold time after WE low | <sup>t</sup> OEH | 10 | | | ns | | | OE to RAS inactive setup time | toes | 10 | | | ns | | | Output disable time from OE high | t <sub>OEZ</sub> | 0 | | 25 | ns | (Note 6) | | Output disable time from CAS high | t <sub>OFF</sub> | 0 | | 25 | ns | (Note 6) | | Page cycle time | t <sub>PC</sub> | 100 | | | ns | | | Access time from RAS | t <sub>RAC</sub> | | | 100 | nc | (Notes 2, 4) | | Row address hold time | <sup>t</sup> RAH | 15 | | | ns | | | RAS pulse width | t <sub>RAS</sub> | 100 | | 10,000 | ns | | | Random read or write cycle time | t <sub>RC</sub> | 190 | | | ns | | | RAS to CAS delay time | t <sub>RCD</sub> | 25 | | 50 | ns | (Note 4) | | Read command hold time after CAS high | t <sub>RCH</sub> | 0 | | | ns | (Note 9) | | Read command setup time | t <sub>RCS</sub> | 0 | | | ns | | | DT low hold time after RAS low<br>(serial port active) | <sup>t</sup> RDH | 80 | | | ns | (Note 12) | | DT low hold time after RAS low<br>(serial port in standby) | <sup>†</sup> RDH1 | 15 | | | ns | (Note 12) | | Refresh interval | taer | | | 4 | ms | | | RAS precharge time | t <sub>RP</sub> | 80 | | | ns | | | RAS high to CAS low precharge time | t <sub>RPC</sub> | 0 | | | ns | | | Read command hold after RAS high | t <sub>RRH</sub> | 10 | | | ns | (Note 9) | | SC delay from RAS | t <sub>RSD</sub> | 95 | | | ns | (Note 12) | | RAS hold time | <sup>t</sup> RSH | 50 | | | ns | | | Read-write/read-modify-write cycle time | t <sub>RWC</sub> | 260 | | | ns | | | RAS to WE delay | t <sub>RWD</sub> | 135 | | | ns | (Note 10) | | Write command to RAS lead time | t <sub>RWL</sub> | 35 | | | ns | | | SC pulse width | <sup>t</sup> scн | 10 | | | ns | | | Serial output access time from SC | t <sub>SCA</sub> | | | 30 | ns | (Notes 2, 7) | | Serial clock cycle time | tscc | 30 | | 50,000 | ns | | #### AC Characteristics (cont) | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |------------------------------------------|-------------------|-----|-----|-----|------|-----------------| | SC precharge time | t <sub>SCL</sub> | 10 | | | ns | | | SC high to DT high delay | t <sub>SDD</sub> | 10 | | | ns | | | SC low hold time after DT high | <sup>t</sup> sDH | 10 | | | ns | | | Serial output access time from SOE | <sup>t</sup> soa | | | 25 | ns | | | SOE pulse width | <sup>t</sup> S OE | 10 | | | ns | (Note 13) | | Serial output hold time after SC high | tsон | 5 | | | ns | | | SOE low to serial output setup delay | tsoo | 5 | | | ns | | | SOE precharge time | tsop | 10 | | | ns | (Note 13) | | Serial output disable time from SOE high | tsoz | 0 | | 25 | ns | (Note 6) | | SC setup time to CAS | tssc | 10 | | | ns | (Note 12) | | Rise and fall transition time | t <sub>T</sub> | 3 | | 50 | ns | | | Write-per-bit hold time | t <sub>WBH</sub> | 15 | | | ns | | | Write-per-bit setup time | twas | 0 | | | ns | | | Write command hold time | twcн | 25 | | | ns | | | Write command hold time after RAS low | twcr. | 75 | | | ns | | | Write command setup time | twcs | 0 | | | ns | (Note 10) | | Write bit selection hold time | twн | 15 | | | ns | | | Write command pulse width | ¹₩P | 15 | | | ns | | | Write bit selection setup time | tws | 0 | | | ns | | #### Notes: - (1) See input/output timing waveforms for timing reference voltages. - (2) See figures 1 and 2 for output loads. - (3) An initial pause of 100 µs is required after power-up, followed by any eight RAS cycles (except CAS-before-RAS cycles), before proper device operation is achieved. - (4) Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. The t<sub>RCD</sub> (max) limit is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, access time is controlled exclusively by t<sub>CAC</sub>. - (5) Assumes that $t_{RCD} \ge t_{RCD}$ (max). - (6) An output disable time defines the time at which the output achieves the open-circuit condition and is not referenced to output voltage levels. - (7) Data in the serial output register remains valid for 4 ms (min) after a data transfer cycle. - (8) $V_{lH}$ (min) and $V_{lL}$ (min) are reference levels for measuring the timing of input signals. Additionally, transition times are measured between $V_{lH}$ and $V_{lL}$ . - (9) Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - (10) t<sub>WCS</sub>, t<sub>CWD</sub>, and t<sub>RWD</sub> are restrictive operating parameters in read-write and read-modify-write cycles only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data output will remain open-circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min) and t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min), the cycle is a read-write cycle and the data output will contain data read from the selected cell. If neither of the above conditions is met, the condition of the data output (at access time and until CAS returns to V<sub>IH</sub>) is indeterminate. - (11) These parameters are referenced to the falling edge of CAS in early write cycles and to the falling edge of (WB/)WE in delayed write or read-modify-write cycles. - (12) Use t<sub>RDH</sub> and t<sub>CDH</sub> when the serial port is active and t<sub>RDH1</sub>, t<sub>RSD</sub>, t<sub>CSD</sub> and t<sub>SSC</sub> if it is in standby. - (13) SOE may be tied to GND if the output enable function of the serial port is not needed. Figure 1. Input Timing Figure 2. Output Timing Figure 3. Output Loading in Random Access Port Figure 4. Output Loading in Serial Read Port ### **Timing Waveforms** # Read Cycle Early Write Cycle ### Late Write Cycle ### Read-Write/Read-Modify-Write Cycle ### RAS-Only Refresh Cycle # CAS Before RAS Refresh Cycle Hidden Refresh Cycle # Page Read Cycle ### Page Early Write Cycle # Page Late Write Cycle # Page Read-Modify-Write Cycle # Data Transfer Cycle (Serial Port in Standby) # Data Transfer Cycle (Serial Port Active) ## Serial Read Cycle