# CAT35C202/CAT35C202I # 2K-Bit SERIAL E2PROM ## **FEATURES** - High Speed Operation: 1MHz - Low Power CMOS Technology - Single 5V Supply - 128 x 16 or 256 x 8 Selectable Serial Memory - Self-Timed Write Cycle with Auto-Clear - RDY/BUSY Pin for End-of-Write Detection - Hardware and Software Write Protection - Power-Up Inadvertent Write Protection - 100,000 Program/Erase Cycles - 100 Year Data Retention - Optional High Endurance Device Available ## DESCRIPTION The CAT35C202 and CAT35C202I are 2K bit Serial E<sup>2</sup>PROM memory devices which can be configured as either 128 registers by 16 bits (ORG pin at V<sub>CC</sub>) or 256 registers by 8 bits (ORG pin at GND). Each register can be written (or read) serially by using the DI (or DO) pin. The CAT35C202/CAT35C202I is manufactured using Catalyst's advanced CMOS E<sup>2</sup>PROM floating gate technology. It is designed to endure 100,000 program/erase cycles and has a data retention of 100 years. The device is available in 8 pin DIP or SO packages. ## PIN CONFIGURATION | DIP Package | | | | SO Package K | | | | | |------------------------------------------------|-------------------|------------------|------------------|---------------------------------------|--------|------------------|-------------------------------|--| | CS CLK CDI | •1<br>2<br>3<br>4 | 8<br>7<br>6<br>5 | VCC RDY/BUSY ORG | C C C C C C C C C C C C C C C C C C C | 2<br>3 | 8<br>7<br>6<br>5 | VCC<br>RDY/BUSY<br>ORG<br>GND | | | | | | | | | | 5060 FHD F01 | | ## PIN FUNCTIONS | Pin Name | Function | |----------|---------------------| | cs | Chip Select | | CLK | Clock Input | | DI | Serial Data Input | | DO | Serial Data Output | | Vcc | +5V Power Supply | | GND | Ground | | RDY/BUSY | Ready/Busy Status | | ORG | Memory Organization | Note: When the ORG pin is connected to $V_{\rm CC}$ , the 128 x 16 organization is selected. When it is connected to ground, the 256 x 8 organization is selected. If the ORG pin is left unconnected, then an internal pullup device will select the 128 x 16 organization. ## **BLOCK DIAGRAM** 5062 FHD F02 TD 5062 © 1992 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias55°C to +125°C | |-----------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground <sup>(1)</sup> 2.0V to $+V_{CC} + 2.0V$ | | $V_{\text{CC}}$ with Respect to Ground2.0V to +7.0V | | Package Power Dissipation Capability (Ta = 25°C)1.0W | | Lead Soldering Temperature (10 secs)300°C | | Output Short Circuit Current <sup>(2)</sup> 100mA | ## \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. ## RELIABILITY CHARACTERISTICS | Symbol | Parameter | Min. | Max. | Units | Reference Test Method | |-------------------------|--------------------|---------|------|-------------|-------------------------------| | N <sub>END</sub> (3) | Endurance | 100,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> (3) | Data Retention | 100 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> (3) | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | I <sub>LTH</sub> (3)(4) | Latch-up | 100 | | mA | JEDEC Standard 17 | #### D.C. OPERATING CHARACTERISTICS CAT35C202 $T_A$ = 0°C to +70°C, $V_{CC}$ = +5V ±10%, unless otherwise specified. CAT35C202I $T_A$ = -40°C to +85°C, $V_{CC}$ = +5V ±10%, unless otherwise specified. | | | | Limits | 3 | | | | |--------|----------------------------------------------|-----------|--------|------|--------|------------------------------------------|------------------------------------------------------| | Symbol | Parameter | Parameter | | Typ. | Max. | Units | Test Conditions | | lcc1 | Power Supply Current | Comm. | | | 3 | mA | DI = 0V, CLK = 5.0V | | | (Operating) | Ind. | | | 4 | mA | V <sub>CC</sub> = 5.0V, CS = 5.0V<br>Output Open | | Icc2 | Power Supply Current (Standby) | | | | 100 | μΑ | DI = 0V, CLK = 0V<br>V <sub>CC</sub> = 5.0V, CS = 0V | | lLi | Input Leakage Current | | | | 2 | μА | V <sub>IN</sub> = 5.5V | | llo | Output Leakage Currer<br>(Including ORG Pin) | | | 10 | μА | V <sub>OUT</sub> = 0V to 5.5V,<br>CS = 0 | | | ViH | High Level Input Voltag | e | 2.0 | | Vcc +1 | V | | | VIL | Low Level Input Voltag | -0.1 | | 0.8 | V | | | | Voн | High Level Output Volta | 2.4 | | | V | I <sub>OH</sub> = -400μA | | | Vol | Low Level Output Volta | | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | #### Note <sup>(1)</sup> The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> + 2.0V for periods of less than 20ns. <sup>(2)</sup> Output shorted for no more than one second. No more than one output shorted at a time. <sup>(3)</sup> This parameter is tested initially and after a design or process change that affects the parameter. <sup>(4)</sup> Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. ## **INSTRUCTION SET** | | | | Addı | ress | Data | | | |-------------|-----------|--------|---------|----------|---------|----------|----------------------------------------------| | Instruction | Start Bit | Opcode | 256 x 8 | 128 x 16 | 256 x 8 | 128 x 16 | Comments | | READ | 1 | 1000 | A7-A0 | A6-A0 | | | Read Address A <sub>N</sub> -A <sub>0</sub> | | WRITE | 1 | X100 | A7-A0 | A6-A0 | D7-D0 | D15-D0 | Write Address A <sub>N</sub> -A <sub>0</sub> | | EWEN | 1 | 0011 | xxxxxxx | xxxxxx | | | Write Enable | | EWDS | 1 | 0000 | XXXXXXX | xxxxxx | | | Write Disable | | ERAL | 1 | 0010 | xxxxxxx | xxxxxx | | | Clear All Addresses | | WRAL | 1 | 0001 | xxxxxxx | XXXXXX | D7-D0 | D15-D0 | Write All Addresses | # A.C. CHARACTERISTICS CAT35C202 T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = +5V $\pm$ 10%, unless otherwise specified. CAT35C202I T<sub>A</sub> = -40°C to +85°C, V<sub>CC</sub> = +5V $\pm$ 10%, unless otherwise specified. | | | | Limits | | | | |--------------------|--------------------------------|------|--------|------|-------|-------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | | tcss | CS Setup Time | 50 | | | ns | | | tcsH | CS Hold Time | 50 | | | ns | | | tDIS | DI Setup Time | 100 | | | ns | C <sub>L</sub> = 100pF | | tDIH | DI Hold Time | 100 | | | ns | V <sub>OL</sub> = 0.8V, V <sub>OH</sub> = 2.0V | | t <sub>PD1</sub> | Output Delay to 1 | | | 500 | ns | V <sub>IL</sub> = 0.45V, V <sub>IH</sub> = 2.4V | | t <sub>PD0</sub> | Output Delay to 0 | | | 500 | ns | | | tHZ <sup>(3)</sup> | Output Delay to High-Z | | | 100 | ns | C <sub>L</sub> = 100pF | | tew | Program/Erase Pulse Width | | | 10 | ms | | | tcĸн | Minimum Clock High Time | 250 | | | ns | | | tcĸL | Minimum Clock Low Time | 250 | | | ns | | | tsv | RDY/BUSY Delay to Status Valid | | | 500 | ns | C <sub>L</sub> = 100pF | | fclk | Maximum Clock Frequency | DC | | 1 | MHz | | #### Note: <sup>(3)</sup> This parameter is tested initially and after a design or process change that affects the parameter. ## **DEVICE OPERATION** The CAT35C202/CAT35C202I is a 2048 bit nonvolatile memory intended for use with industry standard microprocessors. The CAT35C202/CAT35C202I can be organized as either 128 registers by 16 bits, or as 256 registers by 8 bits. Six 12 bit instructions (13 bit instruction in 128 x 16 organization) control the reading, writing and erase operations of the device. The CAT35C202/ CAT35C202l operates on a single 5V supply and will generate on chip, the high voltage required during any write operation. Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (CLK). The DO pin is normally in a high impedance state except when reading data from the device. The ready/ busy status can be determined after a write operation by polling the RDY/BUSY pin; a low level on this pin indicates that the write operation is not completed, while a high level indicates that the WRITE, ERAL or WRAL operation has been completed and the device is ready for the next instruction. The format for all instructions sent to the CAT35C202/ CAT35C202l is a logical "1" start bit, a 4 bit opcode, a 7 bit address (8 bit address when organized as 256 x 8), and for write operations a 16 bit data field (8 bit data field when organized as 256 x 8). At power-down, when V<sub>CC</sub> falls below a threshold of approximately 3.5V, the data protection circuitry inhibits all erase and write instructions and a write disable (EWDS) is executed internally. Figure 1. Synchronous Data Timing<sup>(5)</sup> Figure 2. Read Instruction Timing (5) <sup>(5)</sup> The ORG pin is used to configure the device for x8 or x16 operation. When x8 organization is selected, AN = A7 and DN = D7. When x16 organization is selected, AN = A6 and DN = D15. ## Read Upon receiving a READ command and an address (clocked into the DI pin), the DO pin of the CAT35C202/CAT35C202I will come out of the high impedance state and, after sending an initial dummy zero bit (after a delay of tpDo from the positive edge of the Ao clock), will begin shifting out the data addressed. The output data bits will toggle on the rising edge of the clock and are stable after the specified time delay (tpDo or tpD1). DO returns to High-Z after a delay of tHz from the negative going edge of CS. ## Erase/Write Enable and Disable The CAT35C202/CAT35C202l powers up in the write disabled state. Any write after power-up or after a EWDS (write disable) instruction must first be preceded by the EWEN (write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWEN instruction is sent. The EWEN instruction can be used to disable all CAT35C202/ CAT35C202I write and clear instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/disable status. ## Write After receiving a WRITE command, address and data, the RDY/BUSY pin goes low (after a delay of tsv from the negative edge of the Do clock) indicating the self-clocking program/erase cycle is in progress. The program/erase pulse width (tew) is timed from the negative clock edge of the last data bit (Do) and its completion is indicated by the RDY/BUSY pin returning to a high level. The clocking of the CLK pin is not necessary after the device has entered the self clocking mode. Since this device features Auto-Clear before write, it is NOT necessary to erase a memory location before the WRITE command is sent. Figure 4. EWEN/EWDS Instruction Timing<sup>(5)</sup> Note: (5) The ORG pin is used to configure the device for x8 or x16 operation. When x8 organization is selected, AN = A7 and DN = D7. When x16 organization is selected, AN = A6 and DN = D15. ## Erase All After receiving an ERAL command and address the RDY/BUSY pin goes low (after a delay of tsv from the negative edge of the Do clock) indicating the self-clocking program/erase cycle is in progress. The program/erase pulse width (tew) is timed from the negative clock edge of the last don't care bit and its completion is indicated by the RDY/BUSY pin returning to a high level. The clocking of the CLK pin is not necessary after the device has entered the self-clocking mode. Once cleared, the contents of all memory bits return to a logical "1" state. ## Write All Upon receiving a WRAL command, address and data, the RDY/BUSY pin goes low (after a delay of tsv from the negative edge of the Do clock) indicating the self-clocking program/erase cycle is in progress. The program/erase pulse width (tew) is timed from the negative edge of the last data bit (Do) and its completion is indicated by the RDY/BUSY pin returning to a high level. The clocking of the CLK pin is not necessary after the device has entered the self clocking mode. It IS necessary for all memory locations to be cleared before the WRAL command is executed. Figure 5. ERAL Instruction Timing<sup>(5)</sup> Figure 6. WRAL Instruction Timing<sup>(5)</sup> 5062 FHD F08 Note: (5) The ORG pin is used to configure the device for x8 or x16 operation. When x8 organization is selected, AN = A7 and DN = D7. When x16 organization is selected, AN = A6 and DN = D15.