HARRIS SEMICOND SECTOR- \_ High-Reliability Advanced CMOS Logic ICs T-45-23-05 Recent Additions CD54AC163/3A CD54ACT163/3A # **Synchronous Presettable Binary Counters** Synchronous Reset The RCA CD54AC163 and CD54ACT163 are synchronous presettable binary counters that utilize the new RCA ADVANCED CMOS LOGIC technology. The CD54AC/ACT163 devices are reset synchronously with the clock. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A LOW level on the Synchronous Parallel Enable input, $\overline{SPE}$ , disables the counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the setup and hold requirements for $\overline{SPE}$ are met). The counters are reset with a LOW level on the Master Reset input, MR. The requirements for setup and hold time with respect to the clock must be met. Two count enables, PE and TE, in each counter are provided for n-bit cascading. Reset action occurs regardless of the level of the SPE, PE, and TE inputs. The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be HIGH to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count, the terminal count (TC) output goes HIGH for one clock period. This TC pulse is used to enable the next cascaded stage. The CD54AC163 and CD54ACT163 are supplied in 16-lead dual-in-line ceramic packages (F suffix). **FUNCTIONAL DIAGRAM** ## **Package Specifications** (See Section 11, Fig. 11) ### Static Electrical Characteristics (Limits with black dots (•) are tested 100%.) | CHARACTERISTICS | | | | AMBIENT TEMPERATURE (TA) - °C | | | | UNITS | |---------------------------------------|------------------------------|------------------------|------------------------|-------------------------------|------|-------------|------|-------| | | TEST CONDITIONS | | Vcc | +25 | | -55 to +125 | | | | | V <sub>1</sub> (V) | l <sub>o</sub><br>(mA) | V <sub>cc</sub><br>(V) | MIN. | MAX. | MIN. | MAX. | | | Quiescent Supply<br>Current (MSI) Icc | V <sub>CC</sub><br>or<br>GND | 0 | 5.5 | _ | 8• | _ | 160• | μΑ | The complete static electrical test specification consists of the above by-type static tests combined with the standard static tests in the beginning of this section. #### **ACT INPUT LOADING TABLE** | INPUT | UNIT LOAD* | | | |--------|------------|--|--| | Pn | 0.13 | | | | CP | 1<br>0.83 | | | | MR, TE | | | | | SPE | 0.67 | | | | PE | 0.5 | | | \*Unit load is $\Delta l_{CC}$ limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25° C. ### **Burn-In Test-Circuit Connections** Identical to CD54HC/HCT163/3A, page 5-70. 6-97 1659 G-02 The state of s High-Reliability Advanced CMOS Logic ICs. **Recent Additions** CD54AC163/3A CD54ACT163/3A HARRIS SEMICOND SECTOR SWITCHING CHARACTERISTICS: AC Series; $t_r$ , $t_t$ = 3 ns, $C_L$ = 50 pF (Worst Case) | CHARACTERISTICS | SYMBOL | V <sub>cc</sub><br>(V) | -55 to | | | |-----------------------------------------------|--------------------------------------|------------------------|----------------|----------------------|-------| | | | | MIN. | MAX. | UNITS | | Propagation Delays:<br>CP to Qn<br>(SPE HIGH) | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3*<br>5† | 4.3<br>2.8 | 207<br>23.1<br>16.5 | ns | | CP to Qn<br>(SPE LOW) | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3<br>5 | 4.3<br>2.8 | 207<br>23.1<br>16.5• | ns | | CP to TC | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3<br>5 | <br>4.4<br>2.9 | 209<br>23.4<br>16.7• | ns | | TE to TC | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3<br>5 | 2.6<br>1.8 | 129<br>14.4<br>10.3• | ns | | Power Dissipation Capacitance | C <sub>PD</sub> § | | | | pF | | Input Capacitance | Cı | | _ | 10 | pF | ### SWITCHING CHARACTERISTICS: ACT Series; $t_r$ , $t_r$ = 3 ns, $C_L$ = 50 pF (Worst Case) | CHARACTERISTICS | SYMBOL | V <sub>cc</sub><br>(V) | -55 to | | | |-----------------------------------------------|-------------------|------------------------|--------------|-------|-------| | | | | MIN. | MAX. | UNITS | | Propagation Delays:<br>CP to Qn<br>(SPE HIGH) | | 5† | 2.8 | 16.5 | ns | | CP to Qn<br>(SPE LOW) | t <sub>PLH</sub> | 5 | 2.8 | 16.5• | ns | | CP to TC | | 5 | 2.9 | 16.7∙ | ns | | TE to TC | | 5 | 1.8 | 10.8• | ns | | Power Dissipation Capacitance | C <sub>PD</sub> § | _ | | | pF | | Input Capacitance | Cı | _ | <del>-</del> | 10 | pF | \*3.3 V: min. is @ 3.6 V max. is @ 3 V †5 V: min. is @ 5.5 V max. is @ 4.5 V $\ensuremath{\S{C_{PD}}}$ is used to determine the dynamic power consumption per device. For AC, $P_D = C_{PD} V_{CC^2} \, f_i + \Sigma \, (C_L V_{CC^2} \, f_o)$ For ACT, $P_D = C_{PD} V_{CC^2} \, f_i + \Sigma \, (C_L V_{CC^2} \, f_o) \mid V_{CC} \, \Delta I_{CC}$ where $\quad f_i = \text{input frequency}$ fo = output frequency C<sub>L</sub> = output load capacitance Vcc = supply voltage (Limits with black dots (•) are tested 100%.) The second secon