# UT7M628 Radiation-Hardened 8K x 16 ROM Preliminary Data Sheet **April 1992** | FEATURES | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ☐ 70ns maximum address access time | | ☐ Asynchronous operation | | ☐ CMOS-compatible output levels | | ☐ Three-state data bus | | ☐ Low operating and standby current | | ☐ User-defined chip select, byte select, and output enable polarity | | ☐ Full military operating temperature range, -55°C to +125°C, screened to specific test methods listed in Table I MIL-STD-883 Method 5004 for Level S or Level B | | <ul> <li>□ Radiation-hardened process and design; total dose irradiation testing to MIL-STD-883 Method 1019</li> <li>- Total-dose: 1.0E6 rads(Si)</li> <li>- Dose rate upset: 1.0E9 rads(Si)/sec</li> <li>- Dose rate survival: 1.0E-12 rads(Si)/sec</li> </ul> | | ☐ Latchup immune | | ☐ Packaging options: - 40-pin 100-mil center DIP (.610 x 2.0) | | ☐ 5-volt operation | | ☐ High-density 128K-bit CMOS ROM utilizing UTMC's high performance 64K-bit ROM | | Organized 8K x 16, separate control of upper byte (Q15 through Q8) and lower byte (Q7 through Q0) | | ☐ Post-radiation AC/DC performance characteristics | # INTRODUCTION The UT7M628 ROM is a high performance, asynchronous, radiation-hardened, 8K x 16 memory device. The UT7M628 features fully static operation requiring no external clocks or timing strobes. guaranteed to MIL-STD-883 Method 1019 testing Comprised of two 8K x 8 ROMs, the system designer has the flexibility to access either the upper byte or lower byte of any word. The maximum access time is 70ns over the full military temperature range. Advanced CMOS processing along with a device select/de-select function result in a high performance, power saving SRAM. Inputs UB, LB, and CS control this unique feature, negation of UB or LB disables all or segements of the 128K-bit memory. Negation of CS deselects the entire 128K-bit memory. The combination of radiation-hardness, fast access time, and low power consumption make the UT7M628 ideal for high-speed systems designed for operation in radiation environments. Figure 1. ROM Block Diagram Figure 2. ROM Pinout ### **PIN NAMES** | A(12:0) | Address 1 | G | Output Enable <sup>2</sup> | |---------|-------------|-----------------|----------------------------| | Q(15:0) | Data Output | $V_{DD}$ | Power | | LB | Byte Select | V <sub>SS</sub> | Ground | | UB | Byte Select | CS | Chip Select | #### Notes: - 1. A12 most significant bit; A0 least significant bit. - The polarity of the chip select, byte select, and output enable is user-defined. # **DEVICE OPERATION** The UT7M628 has four control inputs called Upper Byte (UB), Lower Byte (LB), Chip Select (CS), and Output Enable (G); thirteen address input, A(12:0); and sixteen data lines, Q(15:0). Inputs LB and UB in conjunction with CS control the selection of the 8K x 8 memory blocks. For byte wide systems (i.e., x 8) inputs LB and UB function as high order address bits. Systems implementing word organization (i.e., x 16) use inputs LB and HB as device selects along with CS. Input CS is a global device select that requires assertion to gain access (read) to the ROM. During a read cycle, assert G to enable the outputs. Asserting CS and either or both UB or LB selects the device, resulting in a rise of I<sub>DD</sub> to its active value, and the decode of address input A(12:0) to select one of 8,192 memory locations. Please note that LB and UB function as device selects, negation of both these inputs disables the entire ROM. **Table 1. Device Operation Truth Table** | G | CS | UB | LB | I/O<br>Mode | Mode | |----------|----------|---------|---------|-------------|--------------| | X 1 | negated | X | X | 3-state | Stand-<br>by | | X | X | negated | negated | 3-state | Stand-<br>by | | negated | asserted | X | X | 3-state | Read 2 | | asserted | asserted | X | X | Data<br>out | Read<br>3 | #### Notes: - 1. "X" is defined as a "don't care." - Device active; outputs disabled. If UB=LB then I/O Mode is 3-state and Mode is stand-by. - Read mode. If UB=LB then I/O Mode is 3-state and Mode is stand-by. #### READ CYCLE A combination of UB and/or LB, CS, and G asserted defines a read cycle. Read access time is measured from the latter assertion of device select, byte select (UB and/or LB), Output Enable, or valid address to valid data output. Read Cycle 1, the Address Access read in figure 3a, is initiated by a change in address inputs while the device is selected and G asserted. Valid eight or sixteen-bit data appears on data outputs after the specific $t_{\rm AVQV}$ is satisfied. Outputs remain active throughout the entire cycle. As long as device selects and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time $(t_{\rm AVAV})$ . Figure 3b shows Read Cycle 2, the Device Select-controlled Access. For this cycle, G remains asserted, and the address bus remains stable for the entire cycle. After the specified t<sub>ETQV</sub> is satisfied, the eight or sixteen-bit word addressed by A(12:0) is accessed and appears at the data outputs. Figure 3c shows Read Cycle 3, the Output Enable-controlled Access. For this cycle assert CS and either or both UB and LB, address inputs are stable before G is enabled. Read access time is t<sub>GLQV</sub> unless t<sub>AVOV</sub> or t<sub>ETOV</sub> have not been satisfied. ## **CHIP SELECT** User-defined chip select, upper and lower byte select, and output enable polarity provides a flexible system interface. Input polarity (i.e., active high vs. active low) is mask defined. Possible combinations include $(\overline{G}, \overline{LB}, \overline{UB}, \overline{CS})$ , \overline{UB}, \overline{CS})$ , $(\overline{G}, \overline{LB}, \overline{UB}, \overline{UB$ ### **RADIATION HARDNESS** The UT7M628 ROM incorporates two UTMC 8K x 8 ROMs designed for operation in high-level radiation environments. UTMC has developed special low-temperature processing techniques designed to enhance the total-dose radiation hardness of both the gate oxide and the field oxide while maintaining the circuit density and reliability. For transient radiation hardness and latchup immunity, UTMC builds all radiation-hardened products on epitaxial wafers using an advanced twin-tub CMOS process. In addition, UTMC pays special attention to power and ground distribution during the design phase, minimizing dose-rate upset caused by rail collapse. Table 2. Radiation Hardness Design Specifications <sup>1</sup> | Total Dose | 1.0E6 | rads(Si) | |--------------------|--------|-----------------------| | Dose Rate Upset | 1.0E9 | rads(Si)/s 20ns pulse | | Dose Rate Survival | 1.0E12 | rads(Si)/s 20ns pulse | | Neutron Fluence | 3.0E14 | n/cm <sup>2</sup> | #### Notes: The ROM will not latchup during radiation exposure under recommended operating conditions. # ABSOLUTE MAXIMUM RATINGS 1 (Referenced to V<sub>SS</sub>) | SYMBOL | PARAMETER | LIMITS | |------------------|--------------------------------------|--------------------------------| | $V_{ m DD}$ | DC supply voltage | -0.5 to 7.0V | | V <sub>I/O</sub> | Voltage on any pin | -0.5V to V <sub>DD</sub> + 0.5 | | $T_{STG}$ | Storage temperature | -65 to +150°C | | $P_{D}$ | Maximum power dissipation | 2W | | $T_{ m J}$ | Maximum junction temperature | +150°C | | $\Theta_{ m JC}$ | Thermal resistance, junction-to-case | 10°C/W | | $I_{LU}$ | Latchup immunity | ± 150 mA | | II | DC input current | ± 10 mA | ### Notes: # RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMITS | |------------------|-------------------------|-----------------------| | $V_{ m DD}$ | Positive supply voltage | 4.5 to 5.5V | | $T_{\mathbf{C}}$ | Case temperature range | -55 to +125°C | | $V_{ m IN}$ | DC input voltage | 0V to V <sub>DD</sub> | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)\* $(VDD = 5.0V \pm 10\%; -55^{\circ}C < Tc < +125^{\circ}C)$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |---------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----------|----------| | $V_{IH}$ | High-level input voltage | | 2.2 | | V | | $V_{\mathrm{IL}}$ | Low-level input voltage | | | 0.8 | V | | $V_{OL}$ | Low-level output voltage | $IOL = 8mA, V_{DD} = 4.5V$ | | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8mA, V_{DD} = 4.5V$ | 2.4 | | V | | C <sub>IN</sub> <sup>1</sup> | Input capacitance | $f = 1$ MHz @ 0V, $V_{DD} = 4.5$ V | | 30 | pF | | Co <sup>1</sup> | Output capacitance | $f = 1 \text{MHz} @ 0 \text{V}, V_{\text{DD}} = 4.5 \text{V}$ | | 40 | pF | | I <sub>IN</sub> | Input leakage current | $V_{IN} = V_{DD}$ and $V_{SS}$ | -20 | 20 | μА | | I <sub>OZ</sub> | Three-state output leakage current TTL outputs | $V_O = V_{DD}$ and $V_{SS}$<br>$V_{DD} = 5.5V$<br>$\overline{G} = 5.5V$ | -10 | 10 | μА | | I <sub>OS</sub> <sup>2,3</sup> | Short-circuit output current | $V_{DD} = 5.5V, V_{O} = V_{DD}$<br>$V_{DD} = 5.5V, V_{O} = 0V$ | -90 | 90 | mA<br>mA | | I <sub>DD</sub> (OP) | Supply current operating @ $f = 1$ MHz (x16) @ $f = 1$ 4MHz (x16) | CMOS inputs (i.e., $I_{OUT} = 0$ )<br>$V_{DD} = 5.5V$<br>$V_{DD} = 5.5V$ | | 80<br>300 | mA<br>mA | | I <sub>DD</sub> (SB)<br>pre-rad<br>post-rad | Supply current standby $@f = 0$ Hz | CMOS inputs (i.e., $I_{OUT} = 0$ )<br>CS = negated $V_{DD} = 5.5V$ or UB<br>and LB negated | | 400<br>6 | μA<br>mA | ### Notes: - Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si). - 1. Measured only for initial qualification, and after process or design changes that could affect input/output capacitance. - 2. Supplied as a design limit but not guaranteed or tested. - 3. Not more than one output may be shorted at a time for maximum duration of one second. # AC CHARACTERISTICS READ CYCLE (Pre/Post-Radiation)\* $(VDD = 5.0V \pm 10\%; -55^{\circ}C < Tc < +125^{\circ}C)$ | SYMBOL | PARAMETER | MIN | MAX | UNIT | |--------------------------------|------------------------------------------------|-----|-----|------| | t <sub>AVAV</sub> | Read cycle time | 70 | | ns | | t <sub>AVQV</sub> | Read access time | | 70 | ns | | t <sub>AXQX</sub> | Output hold time | 5 | | ns | | t <sub>GTQX</sub> | G-controlled output enable time | 0 | | ns | | t <sub>GTQV</sub> | G-controlled output enable time (Read Cycle 3) | | 15 | ns | | t <sub>GFQZ</sub> | G-controlled output three-state time | | 15 | ns | | t <sub>STQX</sub> 1 | Chip Select-controlled output enable time | 0 | | ns | | t <sub>STQV</sub> <sup>2</sup> | Chip Select-controlled access time | | 70 | ns | | t <sub>SFQZ</sub> <sup>2</sup> | Chip Select-controlled output three-state time | | 20 | ns | # Notes: <sup>\*</sup> Post-radiation performance guaranteed at 25°C to meet MIL-STD-883 Method 1019 at 1.0E6 rads(Si). <sup>1.</sup> The ST (select true) notation refers to the rising edge of CS, UB, or LB, whichever comes last. <sup>2.</sup> The SF (select false) notation refers to the negating edge of CS and UB or LB, whichever comes first. Assumptions: - 1. G asserted. - 2. CS and UB and LB asserted, or CS and UB or LB asserted. Figure 3a. ROM Read Cycle 1: Address Access Figure 3b. ROM Read Cycle 2: Chip Select Access Figure 3c. ROM Read Cycle 3: Output Enable Access ### Notes: - 1. 40pF including scope probe and test socket. - 2. Measurement of data output occurs at the low to high or high to low transition mid-point. (i.e., 1.4V) - 3. Or equivalent output load circuit. Figure 4. AC Test Loads and Input Waveforms Figure 5. 40-pin Side-Brazed DIP THE PERSON OF TH #### ORDERING INFORMATION To order the UT7M628 ROM, use the following part number guide: UTMC Main Office 1575 Garden of the Gods Road Colorado Springs, CO 80907-3486 1-800-722-1575 10 Los Angeles Sales Office 101 Columbia Street, Suite 130 Aliso Viejo, CA 92636 1-714-362-2260 Boston Sales Office 1601 Trapelo Rd., Reservoir Place Waltham, MA 02154 1-617-890-8862 United Technologies Microelectronics Center, Inc. (UTMC) reserves the right to make changes to any products and services herein at any time without notice. Consult UTMC or an authorized sales representative to verify that the information in this data sheet is current before using this product. UTMC does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by UTMC; nor does the purchase, lease, or use of a product or service from UTMC convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of UTMC or of third parties. UT7M628-1-4-92-PDS All rights reserved 032508 🛂 🚊