# W83194BR-323 # **Data Sheet Revision History** | | Pages | Dates | Version | Version<br>On Web | Main Contents | |----|-------|-----------|---------|-------------------|-------------------------------------------------------| | 1 | n.a. | | | n.a. | All of the versions before 0.50 are for internal use. | | 2 | n.a. | 13/May | 1.0 | n.a | Change version and version on web site to 1.0 | | 3 | 13 | 02/August | 1.1 | 1.1 | Delete Test mode register. | | 4 | | | | | | | 5 | | | | | | | 6 | | | | | | | 7 | | | | | | | 8 | | | | | | | 9 | | | | | | | 10 | | | | | | Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this data sheet belong to their respective owners. #### LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales. #### **GENERAL DESCRIPTION** The W83194BR-323 is a Clock Synthesizer for Intel Brookdale 845 chipset. W83194BR-323 provides all clocks required for high-speed microprocessor and provides step-less frequency programming and 32 different frequencies of CPU, PCI, and 3V66 clocks setting. All clocks are externally selectable with smooth transitions. The W83194BR-323 provides $^{\circ}$ C serial bus interface to program the registers to enable or disable each clock outputs and provides -0.5% and +/-0.25% center type spread spectrum or programmable S.S.T. scale to reduce EMI. The W83194BR-323 also has watchdog timer and reset output pin to support auto-reset when systems hanging caused by improper frequency setting. The W83194BR-323 accepts a 14.318 MHz reference crystal as its input and runs on a 3.3V supply. High drive PCI CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads. The fixed frequency outputs as REF and 48 MHz provide better than 0.5V /ns slew rate. #### 1. PRODUCT FEATURES - 3 Differential pairs of CPU clock outputs - 4 3V66 clock outputs - 10 PCI synchronous clocks - 24\_48Mhz clock output for super I/O. - 48 MHz clock output for USB. - Skew form CPU to PCI clock 1 to 4 ns, center 2.6 ns - Smooth frequency switch with selections from 66.8 to 200MHz - Step-less frequency programming - I<sup>2</sup>C 2-Wire serial interface and support byte read/write and block read/write. - -0.5% and +/- 0.25% center type spread spectrum - · Programmable S.S.T. scale to reduce EMI - Programmable registers to enable/stop each output and select modes - Watch Dog Timer and RESET# output pins - 48-pin SSOP package #### **BLOCK DIAGRAM** #### 4. PIN CONFIGURATION #### 5. PIN DESCRIPTION IN - Input IN<sub>tp120k</sub> - Latched input at power up, internal 120kO pull up. $IN_{td120k}$ - Latched input at power up, internal 120kO pull down. OUT - Output OD - Open Drain I/O - Bi-directional Pin I/OD - Bi-directional Pin, Open Drain. # - Active Low \* - Internal 120k $\Omega$ pull-up &- Internal 120 k $\Omega$ pull-down ## 5.1. Crystal I/O | PIN | SYMBOL | I/O | FUNCTION | |-----|--------|-----|--------------------------------------------------------------------------------| | 3 | XIN | | Crystal input with internal loading capacitors (18pF) and feedback resistors. | | 4 | XOUT | | Crystal output at 14.318MHz nominally with internal loading capacitors (18pF). | #### 5.2. CPU, 3V66, and PCI Clock Outputs | PIN | SYMBOL | I/O | FUNCTION | |-----------------------|----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 41,38, 40,37<br>45,44 | CPUCLK_T [0:2]<br>CPUCLK_C [0:2] | OUT | Low skew (< 250ps) differential clock outputs for host frequencies of CPU and chipset. | | 31,30,28 | 3V66_0:2 | OUT | 3.3V 66MHz clock outputs. | | 27 | 3V66_3 / 48MHz | OUT | 3V66_3 or 48MHz clock output. | | | *SEL48_66 | IN <sub>tp120k</sub> | Latched input for 48MHz or 66MHz select pin. This is internal 120K pull up default 66MHz. In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. Select by register 16 bit 6. | | 35 | IREF | IN | Deciding the reference current for the CPUCLK pairs. The pin was connected to the precision resistor tied to ground to decide the appropriate current. There are several modes to select different current via power on trapping the Pin 1 & 48 (MULTISEL0, 1). The table is show as follows. | | 20 | RESET# | OD | System reset signal when the watchdog is time out. This pin will generate 250ms low phase when the watchdog timer is timeout. | | 19 | VTTPWRGD# | IN | Power good input signal comes from ACPI with low active. This 3.3V input is level sensitive strobe used to determine FS [4:0] and MULTISEL0, MULTISEL1, input are valid and is ready to sampled. This pin is low active. | | 42 | PD# | IN | Power Down Function. This is power down pin, low active (PD#). Internal 120K pull up | | 6 | PCICLK_F0 | OUT | 3.3V free running PCI clock output. | | | *FS2 | IN <sub>tp120k</sub> | Latched input for FS2 at initial power up for H/W selecting the output frequency, This is internal 120K pull up. | | 7 | PCICLK_F1 | OUT | 3.3V free running PCI clock output. | | | *FS3 | Latched input for FS3 at initial power up for H/W selecting the frequency, This is internal 120K pull up. | | |---------------------------|--------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | 8 | PCICLK_F2 | OUT 3.3V free running PCI clock outputs. | | | | &SEL24_48 | IN <sub>td120k</sub> | Latched input for 24MHz or 48MHz select pin. This is internal 120K pull down default 24MHz. | | 10 | PCICLK0 | OUT Low skew (< 250ps) PCI clock outputs. | | | | *FS4 | | Latched input for FS4 at initial power up for H/W selecting the output frequency, This is internal 120K pull up. | | 11, 12, 14,<br>15, 16, 17 | PCICLK [1:6] | OUT | Low skew (< 250ps) PCI clock outputs. | # 5.3. I<sup>2</sup>C Control Interface | Pin Number | Pin Name | Type | Description | |------------|----------|------|---------------------------------------------------------------------------------| | 25 | SDATA* | I/OD | Serial data of fC 2-wire control interface with internal pull-up resistor. | | 26 | SCLK* | IN | Serial clock of I <sup>2</sup> C 2-wire control interface with internal pull-up | | | | | resistor. | # 5.4. Fixed Frequency Outputs | PIN | SYMBOL | I/O | FUNCTION | |-----|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 48 | 48 REF0 OUT | | 14.318NHz output. | | | MULTSEL0* | IN <sub>tp120k</sub> | Latched input for MULTSEL0 at initial power up, internal 120K pull up | | 1 | REF1 | OUT | 14.318NHz output. | | | MULTSEL1* | IN <sub>tp120k</sub> | Latched input for MULTSEL1 at initial power up, internal 120K pull up | | 22 | 48MHz | OUT | 48MHz clock output for USB. | | | *FS0 | IN <sub>tp120k</sub> | Latched input for FS0 at initial power up for H/W selecting the output frequency. This is internal 120K pull up. | | 23 | 24_48MHz | OUT | 24(default) or 48MHz clock output, In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. Select by register 16 bit 7. | | | *FS1 | IN <sub>tp120k</sub> | Latched input for FS1 at initial power up for H/W selecting the output frequency. This is internal 120K pull up. | #### 5.5. Power Pins | Pin Number | Pin Name | Type | Description | |----------------|----------|------|------------------------------------| | 2 | VDDREF | PWR | 3.3V power supply for REF. | | 9,18 | VDDPCI | PWR | 3.3V power supply for PCI. | | 32 | VDD3V66 | PWR | 3.3V power supply for 3V66. | | 39,46 | VDDCPU | PWR | 3.3V power supply for CPU. | | 34 | VDDCORE | PWR | 3.3V power supply for analog core. | | 24 | VDD48 | PWR | Analog power 3.3V for 48MHz. | | 5, 13, 21, 29, | GND | PWR | Ground pin for 3.3 V | | 33, 36, 43, 47 | | | | Hardware MULTSEL [1:0] selects Function | Multsel1 | Multsel0 | Board Target | Reference R,IREF = | Output | Voh @ Z | |----------|----------|--------------|-----------------------------|------------|------------| | | | trace/Term Z | Vdd/(3*Rr) | Current | | | 0 | 0 | 50 ? | Rr =221 1%<br>IREF = 5.00mA | loh=4*IREF | 1.0V @ 50 | | 0 | 0 | 60 ? | Rr =221 1%<br>IREF = 5.00mA | Ioh=4*IREF | 1.2V @ 60 | | 0 | 1 | 50 ? | Rr =221 1%<br>IREF = 5.00mA | loh=5*IREF | 1.25V @ 50 | | 0 | 1 | 60 ? | Rr =221 1%<br>IREF = 5.00mA | loh=5*IREF | 1.5V @ 60 | | 1 | 0 | 50 ? | Rr =221 1%<br>IREF = 5.00mA | loh=6*IREF | 1.5V @ 50 | | 1 | 0 | 60 ? | Rr =221 1%<br>IREF = 5.00mA | loh=6*IREF | 1.8V @ 60 | | 1 | 1 | 50 ? | Rr =221 1%<br>IREF = 5.00mA | Ioh=7*IREF | 1.75V @ 50 | | 1 | 1 | 60 ? | Rr =221 1%<br>IREF = 5.00mA | Ioh=7*IREF | 2.1V @ 50 | | 0 | 0 | 50 ? | Rr =475 1%<br>IREF = 2.32mA | loh=4*IREF | 0.47V @ 50 | | 0 | 0 | 60 ? | Rr =475 1%<br>IREF = 2.32mA | loh=4*IREF | 0.56V @ 50 | | 0 | 1 | 50 ? | Rr =475 1%<br>IREF = 2.32mA | loh=5*IREF | 0.58V @ 50 | | 0 | 1 | 60 ? | Rr =475 1%<br>IREF = 2.32mA | loh=5*IREF | 0.7V @ 60 | | 1 | 0 | 50 ? | Rr =475 1%<br>IREF = 2.32mA | loh=6*IREF | 0.7V @ 50 | | 1 | 0 | 60 ? | Rr =475 1%<br>IREF = 2.32mA | loh=6*IREF | 0.84V @ 60 | | 1 | 1 | 50 ? | Rr =475 1%<br>IREF = 2.32mA | loh=7*IREF | 0.81V @ 50 | | 1 | 0 | 60 ? | Rr =475 1%<br>IREF = 2.32mA | Ioh=6*IREF | 0.97V @ 60 | ## FREQUENCY SELECTION BY HARDWARE OR SOFTWARE This frequency table is used at power on latched FS [4:0] value or software programming at SSEL [4:0] (Register 1 bit $6 \sim 2$ ). | FS4 | FS3 | FS2 | FS1 | FS0 | CPU (MHZ) | 3V66(MHZ) | PCI (MHz) | Spread % | |-----|-----|-----|-----|-----|-----------|-----------|-----------|----------| | 0 | 0 | 0 | 0 | 0 | 102.0 | 68.0 | 34.0 | +/-0.25% | | 0 | 0 | 0 | 0 | 1 | 105.0 | 70.0 | 35.0 | +/-0.25% | | 0 | 0 | 0 | 1 | 0 | 108.0 | 72.0 | 36.0 | +/-0.25% | | 0 | 0 | 0 | 1 | 1 | 111.0 | 74.0 | 37.0 | +/-0.25% | | 0 | 0 | 1 | 0 | 0 | 114.0 | 76.0 | 38.0 | +/-0.25% | | 0 | 0 | 1 | 0 | 1 | 117.0 | 78.0 | 39.0 | +/-0.25% | | 0 | 0 | 1 | 1 | 0 | 120.0 | 80.0 | 40.0 | +/-0.25% | | 0 | 0 | 1 | 1 | 1 | 123.0 | 82.0 | 41.0 | +/-0.25% | | 0 | 1 | 0 | 0 | 0 | 126.0 | 63.0 | 31.5 | +/-0.25% | | 0 | 1 | 0 | 0 | 1 | 130.0 | 65.0 | 32.5 | +/-0.25% | | 0 | 1 | 0 | 1 | 0 | 136.0 | 68.0 | 34 | +/-0.25% | | 0 | 1 | 0 | 1 | 1 | 140.0 | 70.0 | 35.0 | +/-0.25% | | 0 | 1 | 1 | 0 | 0 | 144.0 | 72.0 | 36.0 | +/-0.25% | | 0 | 1 | 1 | 0 | 1 | 148.0 | 74.0 | 37.0 | +/-0.25% | | 0 | 1 | 1 | 1 | 0 | 152.0 | 76.0 | 38.0 | +/-0.25% | | 0 | 1 | 1 | 1 | 1 | 156.0 | 78.0 | 39.0 | +/-0.25% | | 1 | 0 | 0 | 0 | 0 | 160.0 | 80.0 | 40.0 | +/-0.25% | | 1 | 0 | 0 | 0 | 1 | 164.0 | 82.0 | 41.0 | +/-0.25% | | 1 | 0 | 0 | 1 | 0 | 166.6 | 66.6 | 33.3 | +/-0.25% | | 1 | 0 | 0 | 1 | 1 | 170.0 | 68.0 | 34.0 | +/-0.25% | | 1 | 0 | 1 | 0 | 0 | 175.0 | 70.0 | 35.0 | +/-0.25% | | 1 | 0 | 1 | 0 | 1 | 180.0 | 72.0 | 36.0 | +/-0.25% | | 1 | 0 | 1 | 1 | 0 | 185.0 | 74.0 | 37.0 | +/-0.25% | | 1 | 0 | 1 | 1 | 1 | 190.0 | 76.0 | 38.0 | +/-0.25% | | 1 | 1 | 0 | 0 | 0 | 66.8 | 66.8 | 33.4 | +/-0.25% | | 1 | 1 | 0 | 0 | 1 | 100.2 | 66.8 | 33.4 | +/-0.25% | | 1 | 1 | 0 | 1 | 0 | 133.6 | 66.8 | 33.4 | +/-0.25% | | 1 | 1 | 0 | 1 | 1 | 200.4 | 66.8 | 33.4 | +/-0.25% | | 1 | 1 | 1 | 0 | 0 | 66.6 | 66.6 | 33.3 | -0.5% | | 1 | 1 | 1 | 0 | 1 | 100.0 | 66.6 | 33.3 | -0.5% | | 1 | 1 | 1 | 1 | 0 | 200.0 | 66.6 | 33.3 | -0.5% | | 1 | 1 | 1 | 1 | 1 | 133.3 | 66.6 | 33.3 | -0.5% | ## 6. I'C CONTROL AND STATUS REGISTERS 6.1. Register 0: Frequency Select Register (default = 0) | Bit | Name | PWD | Description | | |-----|--------------|-----|------------------------------------------------------------------|--| | 7 | EN_SPSP | 0 | Enable Spread Spectrum in the frequency table. | | | | | | 0 = Normal | | | | | | 1 = Spread Spectrum enabled | | | 6 | SSEL [4] | 0 | | | | 5 | SSEL [3] | 0 | | | | 4 | SSEL [2] | 0 | Frequency selection by software via I <sup>2</sup> C. | | | 3 | SSEL [1] | 0 | | | | 2 | SSEL [0] | 0 | | | | 1 | EN_SSEL | 0 | Enable software program FS [4:0]. | | | | | | 0 = Select frequency by hardware. | | | | | | 1= Select frequency by software I <sup>2</sup> C - Bit 6 ~ 2. | | | 0 | EN_SAFE_FREQ | 0 | Enable reload safe frequency when the watchdog is timeout. | | | | | | 0 = reload the FS [4:0] latched pins when watchdog time out. | | | | | | 1 = reload the safe frequency bit defined at Register 5 bit 4~0. | | 6.2. Register 1: CPU Clock Register (1 = enable, 0 = Stopped) | Bit | Pin # | PWD | Description | |-----|-------|-----|-------------------| | 7 | 44,45 | 1 | CPUCLK_T2 / C2 | | 6 | 37,38 | 1 | CPUCLK_T1 / C1 | | 5 | 40,41 | 1 | CPUCLK_T0 / C0 | | 4 | - | Х | FS [4] Read back. | | 3 | - | Х | FS [3] Read back | | 2 | - | Х | FS [2] Read back | | 1 | - | Х | FS [1] Read back | | 0 | - | Х | FS [0] Read back | 6.3. Register 2: PCI Clock Register (1 = enable, 0 = Stopped) | Bit | Pin # | PWD | Description | |-----|-------|-----|---------------------------------------| | 7 | 48- | Χ | MULTISEL0 trapping pin data read back | | 6 | 17 | 1 | PCICLK6 | | 5 | 16 | 1 | PCICLK5 | | 4 | 15 | 1 | PCICLK4 | | 3 | 14 | 1 | PCICLK3 | | 2 | 12 | 1 | PCICLK2 | | 1 | 11 | 1 | PCICLK1 | |---|----|---|---------| | 0 | 10 | 1 | PCICLK0 | ## 6.4. Register 3: PCI, 48MHz Clock Register (1 = enable, 0 = Stopped) | Bit | Pin # | PWD | Description | |-----|----------|-----|-------------| | 7 | 22 | 1 | 48MHZ | | 6 | 23 | 1 | 24_48MHz | | 5 | 48 | 1 | REF0 | | 4 | 1 | 1 | REF1 | | 3 | Reserved | 1 | Reserved | | 2 | 8 | 1 | PCICLK_F2 | | 1 | 7 | 1 | PCICLK_F1 | | 0 | 6 | 1 | PCICLK_F0 | # 6.5. Register 4: 3V66 Control Register (1 = enable, 0 = Stopped) | Bit | Pin # | PWD | Description | |-----|-------|-----|----------------| | 7 | - | 1 | Reserved | | 6 | - | 1 | Reserved | | 5 | - | 1 | Reserved | | 4 | - | 1 | Reserved | | 3 | 27 | 1 | 3V66_3 / 48MHz | | 2 | 28 | 1 | 3V66_2 | | 1 | 30 | 1 | 3V66_1 | | 0 | 31 | 1 | 3V66_0 | ## 6.6. Register 5: Watchdog Control Register | Bit | Name | PWD | Description | | | | | |-----|--------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | MULTISEL1 | Χ | MULTISEL1 trapping pin data read back | | | | | | 6 | EN_WD | 0 | Enable Watchdog Timer if set to 1. Set to 0, disable watchdog timer. Read his bit will return a counting state. If timer continues down count, this bit will return 1. Otherwise, this bit will return 0. | | | | | | 5 | WD_TIMEOUT | 0 | Watchdog Timeout Status. If the watchdog is started and timer down counts to this bit will be set to 1. Clear this bit to logic 0, If set to 1, when the watchdorestart in the next time. This bit is Read Only. | | | | | | 4 | SAF_FREQ [4] | 0 | Watchdog safe frequency bits. These bits will be reloaded into FS [4:0], if the | | | | | | 3 | SAF_FREQ [3] | 0 | watchdog is timeout and enable reload safe frequency bits. | | | | | | 2 | SAF_FREQ [2] | 0 | | | | | | | 1 | SAF_FREQ [1] | 0 | | | | | | |--| #### 6.7. Register 6: Watchdog Timer Register | Bit | Name | PWD | Description | | | | | |-----|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | WD_TIME [7] | 0 | | | | | | | 6 | WD_TIME [6] | 0 | | | | | | | 5 | WD_TIME [5] | 0 | | | | | | | 4 | WD_TIME [4] | U | Natchdog timeout time. The bit resolution is 250mS. The default time is 8*250 | | | | | | 3 | WD_TIME [3] | 1.4 | 2.0 seconds. If the watchdog timer is start, this register will be down count. Reac<br>register will return a down count value. | | | | | | 2 | WD_TIME [2] | 0 | | | | | | | 1 | WD_TIME [1] | 0 | | | | | | | 0 | WD_TIME [0] | 0 | | | | | | 6.8. Register 7: M/N Program Register | Bit | Name | PWD | escription | | | | |-----|-----------|-----|----------------------------------------------------------------------|--|--|--| | 7 | N_DIV [8] | 1 | rogrammable N divisor value. Bit 7 ~0 are defined in the Register 8. | | | | | 6 | TEST1 | 1 | Test bit 1. Winbond test bit, do not change them. | | | | | 5 | TEST0 | 0 | st bit 0. Winbond test bit, do not change them. | | | | | 4 | M_DIV [4] | 0 | | | | | | 3 | M_DIV [3] | 1 | | | | | | 2 | M_DIV [2] | 1 | rogrammable M divisor value. | | | | | 1 | M_DIV [1] | 0 | | | | | | 0 | M_DIV [0] | 1 | | | | | 6.9. Register 8: M/N Program Register | Bit | Name | PWD | Description | |-----|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | N_DIV [7] | 0 | | | 6 | N_DIV [6] | 1 | | | 5 | N_DIV [5] | 1 | | | 4 | N_DIV [4] | 0 | Description of the o | | 3 | N_DIV [3] | 0 | Programmable N divisor value bit 7 ~0. The bit 8 is defined in Register 7. | | 2 | N_DIV [2] | 1 | | | 1 | N_DIV [1] | 1 | | | 0 | N_DIV [0] | 1 | | #### 6.10. Register 9: Spread Spectrum Programming Register | | | | _ ' | |------|---------|-------|-------------| | Bit | Name | PWD | Description | | D.1. | Ivaille | · ••• | Description | | 7 | SP_UP [3] | 0 | Spread Spectrum Up Counter bit 3. | |---|-------------|---|------------------------------------| | 6 | SP_UP [2] | 0 | Spread Spectrum Up Counter bit 2. | | 5 | SP_UP [1] | 0 | Spread Spectrum Up Counter bit 1. | | 4 | SP_UP [0] | 1 | Spread Spectrum Up Counter bit 0 | | 3 | SP_DOWN [3] | 1 | Spread Spectrum Down Counter bit 3 | | 2 | SP_DOWN [2] | 1 | Spread Spectrum Down Counter bit 2 | | 1 | SP_DOWN [1] | 1 | Spread Spectrum Down Counter bit 1 | | 0 | SP_DOWN [0] | 1 | Spread Spectrum Down Counter bit 0 | 6.11. Register 10: Divisor and Step-less Enable and Skew Control Register | Bit | Name | PWD | Description | |-----|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN_MN_PROG | 0 | 0: use frequency table | | | | | 1: use M/N register to program frequency | | | | | The equation is <b>VCO freq. = 14.318MHz * (N+4)/ M</b> When the watchdog timer | | | | | is timeout, this will be clear. In this time, the frequency is set to hardware default latched or safe frequency set by EN_SFAE_FREQ (Register 0 bit 0). | | 6 | RATIO_SEL [3] | 0 | | | 5 | RATIO_SEL [2] | 0 | CPU, 3V66, and PCI ratio selection. The ratio is shown as following table. | | 4 | RATIO_SEL [1] | 1 | | | 3 | RATIO_SEL [0] | 0 | | | 2 | CPU_3V66_SKEW [2] | 1 | CPU to 3V66 skew. | | 1 | CPU_3V66_SKEW [1] | 0 | | | 0 | CPU_3V66_SKEW [0] | 0 | | ## Table of CPU, 3V66, and PCI clock selection. #### **I2C Rea10 Definition** | Reg10<br>Bit6 | Reg10<br>Bit5 | Reg10<br>Bit4 | Reg10<br>Bit3 | CPU | 3V66 | PCI | |---------------|---------------|---------------|---------------|-------|-------|-------| | SSEL3 | SSEL2 | SSEL1 | SSEL0 | Ratio | Ratio | Ratio | | 0 | 0 | 0 | 0 | 2 | 5 | 10 | | 0 | 0 | 0 | 1 | 2 | 6 | 12 | | 0 | 0 | 1 | 0 | 3 | 6 | 12 | | 0 | 0 | 1 | 1 | 4 | 6 | 12 | | 0 | 1 | 0 | 0 | 4 | 8 | 16 | | 0 | 1 | 0 | 1 | 6 | 6 | 12 | Register 11: Winbond Chip ID Register (Read Only) | | | | b is itegrater (iteas ciny) | |-----|-------------|-----|----------------------------------------| | Bit | Name | PWD | Description | | 7 | CHPI_ID [7] | 0 | Winbond Chip ID. W83194BR-323 is 0x57. | | 6 | CHPI_ID [6] | 1 | Winbond Chip ID. | | 5 | CHPI_ID [5] | 0 | Winbond Chip ID. | | 4 | CHPI_ID [4] | 1 | Winbond Chip ID. | | 3 | CHPI_ID [3] | 0 | Winbond Chip ID. | | 2 | CHPI_ID [2] | 1 | Winbond Chip ID. | | 1 | CHPI_ID [1] | 1 | Winbond Chip ID. | | 0 | CHPI_ID [0] | 1 | Winbond Chip ID. | 6.12. Register 12: Winbond Chip ID Register (Read Only) | Bit | Name | PWD | escription | | | | | | |-----|------------|-----|---------------------------------------------------------------------------|--|--|--|--|--| | 7 | SUB_ID [3] | 0 | Winbond Sub-Chip ID. The sub-chip ID of W83194BR-323 is defined as 0010b. | | | | | | | 6 | SUB_ID [2] | 0 | Winbond Sub-Chip ID. | | | | | | | 5 | SUB_ID [1] | 1 | Winbond Sub-Chip ID. | | | | | | | 4 | SUB_ID [0] | 0 | Winbond Sub-Chip ID. | | | | | | | 3 | VER_ID [3] | 0 | Winbond Version ID. The Version ID of W83194BR-323 is 0010b. | | | | | | | 2 | VER_ID [2] | 0 | Winbond Version ID. | | | | | | | 1 | VER_ID [1] | 1 | Winbond Version ID. | | | | | | | 0 | VER_ID [0] | 0 | Winbond Version ID. | | | | | | #### 6.13. Register 13: Reserved | Bit | Name | PWD | Description | |-----|----------|-----|-------------| | 7 | Reserved | 0 | Reserved | | 6 | Reserved | 0 | Reserved | | 5 | Reserved | 1 | Reserved | | 4 | Reserved | 0 | Reserved | | 3 | Reserved | 0 | Reserved | | 2 | Reserved | 1 | Reserved | | 1 | Reserved | 1 | Reserved | | 0 | Reserved | 1 | Reserved | ## 6.14. Register 14: CPU to PCI Skew Control | Bit | Name | PWD | Description | |-----|----------|-----|-------------| | 7 | Reserved | 1 | | | 6 | Reserved | 0 | | | 5 | Reserved | 0 | | | 4 | CPU_PCI_SKEW [2] | 1 | CPU to PCI Skew | |---|------------------|---|-----------------| | 3 | CPU_PCI_SKEW [1] | 0 | | | 2 | CPU_PCI_SKEW [0] | 0 | | | 1 | Reserved | 0 | | | 0 | Reserved | 0 | | 6.15. Register 15: SEL24\_48 and SEL48\_66 Control | Bit | Name | PWD | Description | | | | | |-----|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | SEL24_48 | Х | In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. 0-> 24 MHz, 1->48MHz. | | | | | | 6 | SEL_48_66 | Х | n power on reset period, it is a hardware-latched pin, and it can be R/W by 2C control after power on reset period. 0-> 48 MHz, 1->66MHz. | | | | | | 5 | Reserved | 0 | Reserved for winbond internal use, do not change them | | | | | | 4 | Reserved | 0 | Reserved for winbond internal use, do not change them | | | | | | 3 | Reserved | 0 | | | | | | | 2 | Reserved | 0 | | | | | | | 1 | Reserved | 0 | | | | | | | 0 | Reserved | 1 | | | | | | #### 7. ACCESS INTERFACE The W83194BR-323 provides I<sup>2</sup>C Serial Bus for microprocessor to read/write internal registers. In the W83194BR-323 is provided Block Read/Block Write and Byte-Data Read/Write protocol. The I<sup>2</sup>C address is defined at 0xD2. #### 7.1. Block Read and Block Write Protocol #### 7.1 Block Write protocol #### 7.2 Block Read protocol ## In block mode, the command code must filled 8' h00 Publication Release Date: August 2002 Revision 1.1 #### 7.3 Byte Write protocol #### 7.4 Byte Read protocol #### 7.2. The serial bus access timing (c) Serial bus read from a register with the internal address register prefer to desired location Publication Release Date: August 2002 #### 7. ORDERING INFORMATION | Part Number | Package Type | Production Flow | | | |--------------|--------------|--------------------------|--|--| | W83194BR-323 | 48 PIN SSOP | Commercial, 0°C to +70°C | | | #### 8. HOW TO READ THE TOP MARKING 1st line: Winbond logo and the type number: W83194BR-323 2nd line: Tracking code 2 8051234 <u>2</u>: wafers manufactured in Winbond FAB 2 <u>8051234</u>: wafer production series lot number 3rd line: Tracking code 214 G B B 214: packages made in 2002, week 14 $\underline{\textbf{G}}$ : assembly house ID; O means OSE, G means GR A: Internal use code **B**: IC revision All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. Publication Release Date: August 2002 Revision 1.1 #### 9. PACKAGE DRAWING AND DIMENSIONS | 48 PIN SSOP OUTLINE DIMENSIONS | | | | | | | | |--------------------------------|-------|-----------|-------|-------------|-------|-------|--| | | | INCHES | | MILLIMETERS | | | | | SYMBOL | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | - | - | 0.110 | 0 | 0 | 2.79 | | | A <sub>1</sub> | 0.008 | 0.012 | 0.016 | 0.20 | 0.30 | 0.41 | | | A2 | 0.085 | 0.090 | 0.095 | 2.16 | 2.29 | 2.41 | | | р | 0.008 | 0.010 | 0.013 | 0.20 | 0.25 | 0.33 | | | С | 0.006 | 0.008 | 0.010 | 0.15 | 0.20 | 0.25 | | | D | - | 0.625 | 0.637 | - | 15.88 | 16.18 | | | Е | 0.291 | 0.295 | 0.299 | 7.39 | 7.49 | 7.59 | | | е | | 0.025 BS0 | | 0.64 BSC | | | | | Н | 0.395 | 0.408 | 0.420 | 10.03 | 10.36 | 10.67 | | | L | 0.025 | 0.030 | 0.040 | 0.64 | 0.76 | 1.02 | | | а | 0a | 5⁰ | 80 | 00 | 5º | 89 | | #### Headquarters No. 4, Creation Rd. III Science-Based Industrial Park Hsinchu, Taiwan TEL: 886-35-770066 FAX: 886-35-789467 www: http://www.winbond.com.tw/ #### Taipei Office 9F, No. 480, Rueiguang Road, Neihu District, Taipei, 114, Taiwan TEL: 886-2-81777168 FAX: 886-2-87153579 #### Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II 123 Hoi Bun Rd., Kwun Tong Kowloon, Hong Kong TEL: 852-27516023-7 FAX: 852-27552064 Winbond Electronics (North America) Corp. 2727 North First Street San Jose, California 95134 TEL: 1-408-9436666 FAX: 1-408-9436668 Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sale. Publication Release Date: August 2002 Revision 1.1