# ATLAS 603e PERIPHERAL PROCESSOR ADVANCED\* # **FEATURES** - RISC 603e Microprocessor Interface - Clock Frequencies: 25, 33, 40 MHz - Packaging: - 447-pin Ceramic PGA - 484-ball Ceramic BGA - 484-ball Plastic BGA - 5 General UARTs - 4 Programmable Timers 48-bits - Watchdog Timer - 32 Discrete Input/Outputs - 1553B Remote Terminal/Bus Controller Interface - 16 Programmable Chip Selects - Download and Device Configuration Logics - Reset Logic - Commercial, Industrial, and Military Temperature Ranges - Boundary Scan Test Capability - 5V ± 10% Power Supply - Low Power CM OS - \* This data sheet describes a product that may or may not be under development, and is subject to change or cancellation without notice. # LOGIC FUNCTION BLOCK DIAGRAM ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------------|--------|------|------|------| | Storage Temperature | Тѕтс | -65 | +150 | °C | | Junction Temperature | TJ | | +150 | °C | | Supply Voltage | Vcc | -0.5 | +7.0 | ٧ | | Input Signal Voltage Range | Vı | -0.5 | +5.5 | ٧ | | Voltage applied to any output in the high state | Vo | -0.5 | Vcc | ٧ | | Voltage applied to any output in Z or power off state | Voz | -0.5 | +7.0 | ٧ | # **RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Min | Max | Unit | |---------------------------|--------|------|-----------|------| | Operating Temp (Military) | Тамв | -55 | +125 | °C | | (Industrial) | | -40 | +85 | °C | | (Commercial) | | 0 | +70 | ô | | Supply Voltage Range | Vcc | +4.5 | +5.5 | ٧ | | Input High Signal Voltage | ViH | +3.0 | Vcc + 0.3 | ٧ | | Input Low Signal Voltage | VIL | -0.3 | +1.5 | ٧ | ## **CAPACITANCE** $(TA = +25^{\circ}C)$ | Parameter | Symbol | Max | Unit | |--------------|--------|-----|------| | Input | lx | 10 | pF | | Input/Output | IOx | 10 | pF | | Output | Ox | TBD | pF | # **OUTPUT DC CHARACTERISTICS** $(Vcc = 5.0V, Ta = -55^{\circ}C to +125^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Max | Units | |------------------------|--------|---------------------------------------------------|-----|-----|-------| | Output High Voltage | Vон | Vcc = 4.5V; Iон = 4.0m A | 2.0 | | V | | Output Low Voltage | Vol | Vcc = 5.5V; loL = 4.0m A | | 0.5 | ٧ | | Output Leakage Current | loz | Output = Tristate;<br>VoH/L = min/max; Vcc = 5.5V | | +10 | μА | | Von Output Current | Гон | TBD | | 4 | m A | | Vol Output Current | lou | TBD | | 4 | m A | # **INPUT DC CHARACTERISTICS** $(VCC = 5.0V, TA = -55^{\circ}C to +125^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Max | Units | |------------------------|--------|-----------------------------|-----|-----|-------| | Input High Voltage | ViH | Min. condition: Vcc = 4.5V | 2.0 | Vcc | V | | Input Low Voltage | VIL | Max. condition: Vcc = 5.5V | GND | 0.8 | ٧ | | Output Leakage Current | llin | Vcc = 5.5V; ViH/L = min/max | 1 | +10 | μΑ | | Input Clamp Voltage | VcL* | TBD | | | | <sup>\*</sup> The input clamp function is intended for ESD-protection of the inputs in unbiased conditions (component or board handling, assembly, test, and service). Their use for limitation of signal surge or overshoot is not recommended and may impair the function or the useful lifetime of the product. # **ATLAS Data Sheet** # **Table of Contents** | 1 | Functional Description | . 3 | |---|------------------------------------------|-----| | | Reset Logic | 3 | | | Download Configuration Logic | 3 | | | ATLAS Configuration Logic | 3 | | | Processor Interface | 3 | | | UARTs | 5 | | | Discrete I/Os | 5 | | | Watch Dog Timer | 5 | | | Timers | | | | M IL-STD-1553 | | | | ATLAS Typical Application | 8 | | 2 | Initialization of Processor Modules | . 9 | | | Boot Up Sequence | 9 | | | Configuration Memory Download | | | | Program Memory Download | | | 3 | IEEE Standard 1149.1-1990 Implementation | 9 | | | Test Architecture | 9 | | 4 | Packages | 10 | | | Ordering Information | | | _ | | | # 1 Functional Description # **Reset Logic** The Power on Reset is supplied into the ATLAS using the device reset input M RES\_N. The signal is active low. Based on this signal, the device generates the Power on Reset (PRST\_N) for the processor and external devices. All reset inputs are filtered. The reset logic controls two reset output pins. # **Dow nload Configuration Logic** The ATLAS Configuration Logic loads the data of the configuration memory (i.e., EEPROM) to set up the device. The content of the configuration memory modifies the device default parameters. The device external memory map, access rights and port sizes may be modified by the data content of the configuration memory. During normal operation the control registers are locked to prevent damage caused by non-functioning code. If the Configuration Logic detects no valid configuration memory, it will cause the device to boot with its default configuration. The configuration memory can be loaded by setting the AINIT\_N signal active during a Reset. # **ATLAS Configuration Logic** The Device Configuration Logic serves any standard PC serial interface running its protocol using the device's main UART with RS232 drivers interface. The MINIT\_N input signal has to be set active during Reset to enter the device configuration mode. The logic will listen to the connected PCCOM port waiting for download data. The data will be loaded into the specified Configuration Memory address range. To load the Configuration memory and the Program memory in one step, both signals (AINIT\_N & MINIT\_N) must be active during Reset ## **Processor Interface** Device PC(2:0) pins input define the clock speed. All ATLAS functions which use the input clocks as a time base need to be set up accordingly to provide a proper time base. The main UART coupled with a RS232 driver interface will configure itself automatically to interface after power up with 9600 Baud. This baud rate may be changed at any time afterwards. #### **Data Bus Controller** The data bus controller performs the routing of data from and to the processor. Supports either Big-Endian or Little-Endian Mode. ### **Address Controller** The address controller selects internal ATLAS blocks or external functions like program or data, depending on the information stored in the Configuration memory or based on the default values. Read and write signals are also controlled by the address controller. (Data Memory Area is 0 wait state.) # WHITE MICROELECTRONICS There are 16 free programmable Chip Select Areas. The following settings may be performed for all areas: - Start Address - Offset Address - · Wait States: 0-7 or External - · Select or Deselect Area - · Select whether Data or Program - · Select whether Program Memory is read only - Select whether data memory is read only or read and write According to the described settings error messages will appear if: - Read or Write access to undefined / unused area - · Program access to data area - · Write access to write protected area - Illegal Function Code - Time out All settings will be loaded from the configuration memory or defaults will be used. Default size for Chip Selects (memory area) is 64M byte. ## ATLAS INTERNAL ADDRESS MAP | Start Address | End Address | Valid data bits | Selected Block | |---------------------|-------------|-----------------|----------------------| | #040B 0000h | #040B FFFFh | D(15:0) | Reserved | | #040 <b>A</b> 0000h | #040A FFFFh | D(15:0) | Reserved | | #0409 0000h | #0409 FFFFh | D(15:0) | Reserved | | #0407 0000h | #0408 FFFFh | D(15:0) | MIL-STD-1553 | | #0406 0000h | #0406 FFFFh | D(15:0) | Timers 0 - 3 | | #0405 0000h | #0405 FFFFh | D(7:0) | UARTs 0 - 5 | | #0404 0000h | #0404 FFFFh | D(15:0) | Watch Dog Timer | | #0403 0000h | #0403 FFFFh | D(15:0) | Discrete I/O | | #0402 0000h | #0402 FFFFh | D(7:0) | ATLAS BOOT EEPROM | | #0401 0000h | #0401 FFFFh | D(15:0) | Interrupt Controller | | #0400 0000h | #0400 FFFFh | D(15:0) | Address Controller | ## Address Map Address Controller The internal address control registers are read only during normal operation. The contents is either default or overwritten by configuration memory data. The address controller registers define start addresses, size and features of the relevant CS area. ## Start Address/Size Registers - The smallest programmable memory area is 64K. - · The start address may be incremented in steps of 64K. - Overlapping within the defined address space will cause a Bus Error. #### Control Register for External CS(x) With physical memory location bit set, the ATLAS is capable of driving data buffers. #### Error Register The error codes will be set as soon as a bus error occurs. It will show the status of the last bus error until a new error occurs. #### Error Address Register The error address register will hold the address which was valid during occurrence of the bus error. #### Interrupt Controller The interrupt controller provides the required signals. Interrupt functionality is provided for all internal ATLAS blocks. The Interrupt priority level is fully programmable. #### Features: - · Maskable Interrupt-Events - · Programmable interrupt level for every event - · Interrupt reset by writing to specific address - Automatic interrupt reset utilizing interrupt acknowledge cycle - · Support of all three processor interrupt inputs. - Every ATLAS block can generate interrupt events - The pending interrupts are visible by reading the interrupt register - · 32 discrete I/Os are combined to 4 interrupt events #### Address Map Interrupt Controller The port size of the interrupt controller is 16 bits. Within the address space the Interrupt Register, 16 Interrupt Control Registers and 15 Pending Interrupt registers will be found. The 16 Interrupt Control Registers are used to define the processor interrupt priority and the hardware interrupt priority. The same level of processor interrupt priority may be assigned more than once, the device interrupt priority is allowed only once. Each block in the device has to have one unique interrupt priority. The Interrupt Control Registers also allow masking of every interrupt independent of its priority. There is no non-maskable interrupt inside the device. A read access to the Interrupt Status Register will give the processor an overview of all pending interrupts which are waiting at the input of the priority decoder to be selected based on their importance. ## **UARTs** The ATLAS device includes 5 UARTs. One main UART (for download purposes with RS232 transceivers) and 4 other UARTs. All UARTs have the same features. The main UART should be connected to RS 232 drivers to allow easy connection to a PC serial port. #### Features: - A baud rate generator, programmable between 76 Baud and 5 M baud - 5 8 Data bits - 1 2 Stop bits - · Programmable Parity - Receive and Transmit FFO (32x8 bit) - · One interrupt assigned for each UART - Interrupts are caused by Receive, Transmit, Frame and Parity Error, FIFO Overflow and Receiver Write Fail - Receive and Send Interrupts - · Handshake Signals RTS/CTS - · Hello Message following each reset - · Time Tagging for UART interrupt at Interrupt Controller - UART Transfer Clock Output option The default UART settings are: 8 Data bits, 1 Stop bit, no Parity, no Handshake, 9600 Baud. # Address Map UART Starting from the Base Address given in the address controller section the address space of the UART will be 75 Bytes. #### Example: Baud Rate settings running the device with 25 MHz: | UTRH | UTRL | Baud Rate | |-------------------|---------------|-----------| | 02Hex | <b>08</b> Hex | 9600 | | 01 Hex | <b>03</b> Hex | 19K2 | | 00 <sub>Hex</sub> | <b>81</b> Hex | 38K4 | | 00Hex | 2AHex | 115K2 | | 00Hex | <b>00</b> Hex | 5M | | ⊞Hex | ⊞Hex | 76 | ## Discrete I/Os There are 32 Bi-directional I/O Signals. Each can be programmed as Discrete Input, Discrete Output or Interrupt Input. When programmed as Discrete Input/Output, the level of each individual pin can be set/observed via a write/read access to internal registers. When programmed as Interrupt Input, each Interrupt Input can be programmed to be level or edge sensitive. The maximum of 32 Interrupt Inputs are routed as 4 individual Interrupt Signals to the Interrupt Controller. All inputs feature glitch suppression. # Watch Dog Timer The Watch Dog Timer has its own clock input to be fully independent of the rest of the device. The Watch Dog has two functioning modes: Overflow and Window Mode. If programmed in Overflow Mode, the Watch Dog will cause a Watch Dog trigger if the Watch Dog is not triggered during a given time period. In Window Mode the Watch Dog must be triggered at the end of the given Time Period, otherwise a Watch Dog trigger will occur. The Time Period and the length of the window are programmable. #### Features: - . The Watch Dog is a timer which counts down to zero - The Watch Dog will cause a Watch Dog trigger once it reaches zero - It is programmable whether it's possible to set the timer to zero at any time (Overflow Mode) or just during a given window before reaching zero (Window Mode) - · Programmable window length. Setting the WDDIS\_N signal to a zero ('0') level disables the Watch-Dog circuitry. After every reset, the Watch Dog Counter will be reloaded with its time base, which is 64 times the value stored inside the Overflow Register (OPR). Every time the counter reaches zero, the Watch Dog Error Counter will be incremented by one until the Watch Dog Error Counter reaches 15. Only an external or a power on reset can reset the Watch Dog Error Counter. # **Timers** The device includes 4 identical Timers of 16 bits with 32 bits prescaler. #### Features: - · Programmable time base - The timers count back to zero from their set values. - Time base reload is possible at any time. - Interrupt event when reaching zero - Programmable whether the timer generates a one time interrupt or continues interrupts - Programmable whether the timer works as frequency divider or in pulse mode. - · Timer clock is device output - External Trigger Signals ## Programming Modes: #### A. Timer in Frequency Divider M ode Minimum Toggle Time: 2/ Frequency Maximum Toggle Time: (216+1) x (232+1)/ Frequency In frequency divider mode the duty cycle is 50/50. Every edge (falling and rising) will cause an interrupt. #### B. Timer in Pulse Mode Minimum Pulse Width: 1/ Frequency Maximum Pulse Width: (216+1)/ Frequency Minimum Time Period: 2/ Frequency Maximum Time Period: (216+1) x (232+1)/ Frequency The interrupt will occur immediately after the Pulse becomes #### C. Timer in Trigger M ode In trigger mode the timer will run one period, generate one interrupt and stop afterwards. Minimum Pulse Width: 1/ Frequency Maximum Pulse Width: (216+1)/ Frequency Minimum Time Period: 2/ Frequency Maximum Time Period: (216 +1) x (232+1)/ Frequency The pulse gap may only be programmed as a multiple of the pulse width. The interrupt will be set as soon as the pulse width becomes active. ## MIL-STD-1553 The device features a MIL-STD-1553 Bus Controller and Remote Terminal. The function is determined in the feature register as BC, RT or Real Time Clock. #### General MIL-STD-1553B defines a time-multiplexed serial data bus. Using a half-duplex protocol commands and responds are sent over the bus. Up to 32 subsystems and a bus monitor may be connected onto the same bus. One of these subsystems, the Bus Controller (BC), controls as a Master the bus communication. All other 31 subsystems have Slave status and are connected to the bus as Remote Terminals (RT). For bus communication, the BC sends Command Words (CW) over the bus addressing RTs to either transfer 16-bit wide Data Words (DW) to RTs or request data from them. A Command Word (CW) contains the address of the desired RT and the command to be executed. The addressed RT responds under normal conditions with a Status Word (SW). This Status Word contains, beneath its own address. information about the current status of the RT. Dependent on the command sent by the BC, one or more Data Words may follow the RT's Status Word. In addition to the data communication the BC is capable of controlling or debugging an RT by sending so-called Mode-Code Command Words. # WHITE MICROELECTRONICS All transferred data consists of 20 bits. The first 3 bits are used for synchronization, 16 bits contain real information and the last bit is used for parity. The Mil.-Bus parity is defined to be "odd". The Mil.-Bus data rate is 1 Mbit (1 MHz). The Mil.-Bus uses bipolar Manchester II Code for data transmission. M IL-STD-1553B may be used as redundant Bus System. In case of a one time redundant bus system (2 Busses) one bus has to be active, the other one needs to be standby. #### **Bus Protocol** This chapter gives a brief introduction about the M IL-STD-1553B Bus protocol. #### M essage Types The 1553 Bus knows 10 different types of information/message transfers. #### 6 Dedicated Information Transfers - BC to RT - RT to BC - RT to RT - BC to RT (Mode Command) - BC to RT (Mode Command with Data return) - BC to RT (Mode Command with Data) #### 4 Global Information Transfers (Broadcast Messages) - BC to RT - RT to RT - BC to RT (Mode Command without Data Words) - BC to RT (Mode Command with Data Word) #### **Word Formats** The complete 1553 Bus communication uses only three (3) word formats. All words are 20 bits long, comprised of 3 Synchronization bits, 16 Information bits and a final Parity bit. The Synchronization bits violate the Manchester II Code which is used for the rest of the transmission. Manchester II changes its level in the middle of the transferred bit. The Synchronization bits may be seen as three bits where only the middle one acts like it is required by Manchester II. This means during the 3 bit time frame of the Synchronization bits, the Bus will start active low by changing after 1.5 bits to active high for Data Words and start active high by changing to active low after 1.5 bits to active low for Command Words and Status Words. Command Word: The CW is sent only by the BC. Data Word: The Data Word contains only 16 Data bits. Status Word: Status Words are not sent in a Broadcast Cycle. #### Mode Code - Commands The Bus Controller uses Mode Code - Commands to control the RT. By setting the subaddress in a Command Word to either '00000' or '11111' the BC indicates a Mode Code in the following five (5) bits. In addition to the Mode Code the RT has to look at the R/T-bit as well. # **ATLAS Typical Application** ## **Functional Description** The Block Diagram shows the processor connected to program and data memories. All functions which are necessary to boot and run the processor, interface to the memories, are implemented in the device. Additional functions like timers, counters, etc. are also part of the device functionality. The ATLAS also includes the digital functions of the MIL-BUS 1553 Bus Controller/Remote Terminal. The transceiver chips, which are necessary to drive the Mil-Bus transformers, need to be connected externally to the device as well as the transformers. Connected to the ATLAS is its configuration memory. This memory holds the data which tells the device how to configure itself, the module and its environment. Without the configuration memory or without data in it, the device boots with its default configuration. In the default configuration, the device is capable of communicating with a standard PC serial port or any other compatible interface using its main UART with RS232 transceivers. This function must be used to load the configuration memory as well as the program memory. The configuration memory and the program memory may also be loaded using the ATLAS BSCAN capability. # **ATLAS Programming Mode** The ATLAS will boot after reset with the default values if the first bytes of the configuration memory are not loaded with a special sequence . If the ATLAS finds this sequence, it assumes valid data in the configuration memory and will use them. To program the device, the user needs to set two external pins (AINIT\_N & MINIT\_N) telling the ATLAS whether configuration memory, program memory or both shall be loaded. Then the ATLAS RS232 interface must be connected to a PC serial port. Following any Power On Reset the ATLAS will check AINIT\_N and MINIT\_N first before releasing the processor. If one or both of the signals are set, the ATLAS keeps control and waits for download data. The PC needs to run software which supports the protocol. More detail about ATLAS initialization and ATLAS addressing will be found in the device user's manual. # 2 Initialization of Processor Modules # **Boot Up Sequence** After receiving an external reset (RSTIN\_N), the ATLAS will recover from reset first and will hold all other devices connected to its RESOUT signal in reset. The ATLAS will first check the CLKTYPE Pins to configure its Time-Base registers. Then the AINIT\_N and MINIT\_N signal will be checked. If one or both of them are set the configuration memory and/or program memory download will be initiated. As soon as the download and/or configuration process is finished the ATLAS will load the configuration data, send an 'OK' message to the PC and release the reset after 100,000 clock cycles. If AINIT\_N and/or MINIT\_N are not set, the ATLAS will release the processor to boot from memory. The RSTIN\_N -input may be driven by another processor device, a switch or any peripheral circuitry. Depending on the presence of the configuration memory, the ATLAS is reset to its default values or loads its configuration out of the configuration memory. # Configuration Memory Download Having set the AINIT\_N input to zero after reset, the device is in Configuration Memory Download mode. It listens to the main UART interface waiting for data from the host PC. The PC has to send data to the device using a specific protocol. # **Program Memory Download** If the AINIT\_N input is not set after reset but the MINIT\_N is set to zero, the device will be in the Program Download Mode. The device will listen to the main UART interface and wait for data. The data has to be sent using a specific protocol. # 3 IEEE Standard 1149.1-1990 Implementation ## **Test Architecture** Serial test information is conveyed with a 4-wire test bus, or test access port (TAP), that conforms to IEEE Standard 1149.1-1990. Test instructions, test data, and test control signals are all passed along this serial test bus. The TAP controller monitors two signals from the test bus, namely TCK and TMS. The function of the TAP controller is to extract the synchronization (TCK) and state control (TMS) signals from the test bus and generate the appropriate on-chip control signals for the test structures in the device. The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK, and output data changes on the falling edge of TCK. This scheme ensures that data to be captured is valid for fully one-half of the TCK cycle. The device features a 32 bit ID code register and an 8 bit Data Register