### V52C4256 MULTIPORT VIDEO RAM WITH 256K X 4 DRAM AND 512 X 4 SAM | HIGH PERFORMANCE V52C4256 | 80 | 10 | |-----------------------------------------------------|--------|--------| | Max. RAS Access Time, (t <sub>RAC</sub> ) | 80 ns | 100 ns | | Max. CAS Access Time, (t <sub>CAC</sub> ) | 25 ns | 25 ns | | Max. Column Address Access Time, (t <sub>AA</sub> ) | 45 ns | 50 ns | | Min. Fast Page Mode Cycle Time, (t <sub>PC</sub> ) | 50 ns | 55 ns | | Min. Read/Write Cycle Time, (t <sub>RC</sub> ) | 150 ns | 180 ns | | Max. Serial Access Time, (t <sub>SCA</sub> ) | 25 ns | 25 ns | | Min. Serial Port Cycle Time, (t <sub>SCC</sub> ) | 30 ns | 30 ns | #### Features #### ■ Organization RAM Port: 262,144 words x 4 bits SAM Port: 512 words x 4 bits #### ■ RAM Port - Fast Page Mode, Read-Modify-Write, Write-Per-Bit - 512 Refresh Cycles/8 ms - CAS-before-RAS Refresh, Hidden Refresh, RAS-only Refresh #### ■ SAM Port - High Speed Serial Read/Write Capability - 512 Tap Locations - Fully Static Register - RAM-SAM Bidirectional Transfer - Read/Write/Pseudo Write Transfer - Real-Time Read Transfer - Low Power Dissipation - RAM Port Operating Alone 85 mA - SAM Port Operating Alone 50 mA - Low CMOS Standby Current 7 mA - Package - 28 pin 400 mil SOJ - 28 pin 400 mil ZIP #### Description The V52C4256 VRAM is equipped with a 262,144-words by 4-bits dynamic random access memory (RAM) port and a 512-words by 4-bits static serial access memory (SAM) port. The V52C4256 supports three types of operations: random access to and from the RAM port, high speed serial access to and from the SAM port, and bidirectional transfer of data between any selected row in the RAM port and the SAM port. The RAM port and the SAM port can be accessed independently except when data is being transferred between them internally. The V52C4256 is fabricated in CMOS silicon gate process as well as advanced circuit designs to provide low power dissipation and wide operating margins. #### Device Usage Chart | Operating<br>Temperature | Package | Outline | Access Time (ns) | | Power | Temperature | |--------------------------|---------|---------|------------------|-----|-------|-------------| | Range | К | Z | 80 | 100 | Std | Mark | | 0°C-70°C | • | • | • | • | • | Blank | V52C4256 Rev. 01 April 1992 | Description | Pkg. | Pin Count | |-------------|------|-----------| | SOJ | κ | 28 | | ZIP | Z | 28 | ### 28 Lead Pin Configuration #### Pin Names | Name | Description | |---------------|-----------------------------| | A0-A8 | Address Inputs | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | DT/OE | Data Transfer/Output Enable | | WB/WE | Write per Bit/Write Enable | | W1/IO1-W4/IO4 | Write Mask/Data In, Out | | SC | Serial Clock | | SE | Serial Enable | | SIO1-SIO4 | Serial Input/Output | | VDD/VSS | Power (5V)/Ground | | NC | No Connection | ### Absolute Maximum Ratings\* | Ambient Temperature | | |-------------------------------------|----------------| | Under Bias | -10°C to +80°C | | Storage Temperature (plastic) | 55°C to +125°C | | Voltage Relative to V <sub>SS</sub> | 1.0 to +7.0 V | | Short Circuit Out Current | 50 mA | | Power Dissipation | 1 W | \*Note: Operation above Absolute Maximum Ratings can adversely affect device reliability. #### Capacitance\* $T_A = 25$ °C, $V_{DD} = 5 \text{ V} \pm 10$ %, $V_{SS} = 0 \text{ V}$ , f = 1MHz | ^ | 00 | 33 | | | |---------------------|-----------------------------|-----|--------|------| | Symbol | Parameter | Min | . Max. | Unit | | C <sub>IN</sub> | Input Capacitance | | 7 | pF | | C <sub>IN/OUT</sub> | Input/Output<br>Capacitance | | 9 | pF | <sup>\*</sup>Note: Capacitance is sampled and not 100% tested. ### Functional Diagram ## DC and Operating Characteristics $(V_{DD} = 5V \pm 10\%, T_A = 0-70^{\circ}C)$ | | | | V52C4256-80 | | V52C4256-10 | | | | |-------------------|------------------------------------------------------------------------------------------------------|----------|-------------|--------------------|-------------|--------------------|------|------| | Symbol | Parameter (RAM Port) | SAM Port | Min. | Max. | Min. | Max. | Unit | Note | | I <sub>DD1</sub> | Operating Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min. | Standby | 3'1 | 85 | | 70 | mA | 1,2 | | I <sub>DD1A</sub> | | Active | | 125 | | 110 | mA | 1,2 | | I <sub>DD2</sub> | Standby Current<br>RAS, CAS = V <sub>IH</sub> | Standby | | 7 | | 7 | mA | | | DD2A | | Active | | 50 | | 50 | mA | 1,2 | | I <sub>DD3</sub> | RAS-Only Refresh Current RAS Cycling, CAS = V <sub>IH</sub> , t <sub>RC</sub> = t <sub>RC</sub> Min. | Standby | | 85 | | 70 | mA | 1,2 | | I <sub>DD3A</sub> | | Active | | 125 | | 110 | mA | 1,2 | | I <sub>DD4</sub> | Page Mode Current RAS = V <sub>IL</sub> , CAS Cycling, t <sub>PC</sub> = t <sub>PC</sub> Min. | Standby | | 75 | | 60 | mA | 1,2 | | I <sub>DD4A</sub> | | Active | | 115 | | 100 | mA | 1,2 | | I <sub>DD5</sub> | CAS-before-RAS Refresh Current RAS Cycling, CAS before RAS, t <sub>RC</sub> = t <sub>RC</sub> Min. | Standby | | 85 | | 70 | mA | 1,2 | | I <sub>DD5A</sub> | | Active | | 125 | | 110 | mA | 1,2 | | I <sub>DD6</sub> | Data Transfer Current RAS, CAS Cycling, t <sub>RC</sub> = t <sub>RC</sub> Min. | Standby | | 105 | | 90 | mA | 1,2 | | I <sub>DD6A</sub> | | Active | | 145 | | 130 | mA | 1,2 | | l <sub>l(L)</sub> | Input Leakage Current $0V \le V_{IN} \le 5.5V$ , all other pins not under test | = 0V | -10 | 10 | -10 | 10 | μА | | | I <sub>O(L)</sub> | Output Leakage Current<br>0V ≤ V <sub>OUT</sub> ≤ 5.5V, Output Disable | | -10 | 10 | -10 | 10 | μА | | | V <sub>OH</sub> | Output "H" Level Voltage<br>I <sub>OUT</sub> = -2mA | | 2.4 | | 2.4 | | V | | | V <sub>OL</sub> | Output "L" Level Voltage<br>I <sub>OUT</sub> = 2mA | | | 0.4 | | 0.4 | ٧ | - | | V <sub>IH</sub> | Input High Voltage | | 2.4 | V <sub>DD</sub> +1 | 2.4 | V <sub>DD</sub> +1 | V | | | V <sub>IL</sub> | Input Low Voltage | | -1.0 | 0.8 | -1.0 | 0.8 | V | | ### AC Electrical Characteristics Notes: 3, 4, 5 | | | V52C4 | 256-80 | V52C4256-10 | | | | |-------------------|---------------------------------------------|-------|--------|-------------|------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Notes | | t <sub>RC</sub> | Random Read or Write Cycle Time | 150 | | 180 | | ns | | | t <sub>RMW</sub> | Read-Modify-Write Cycle Time | 195 | | 235 | | ns | | | t <sub>PC</sub> | Fast Page Mode Cycle Time | 50 | | 55 | | ns | | | t <sub>PRMW</sub> | Fast Page Mode Read-Modify-Write Cycle Time | 90 | | 100 | | ns | | | t <sub>RAC</sub> | Access Time from RAS | | 80 | | 100 | ns | 6, 12 | | t <sub>AA</sub> | Access Time from Column Address | | 45 | | 50 | ns | 6, 12 | | t <sub>CAC</sub> | Access Time from CAS | | 25 | | 25 | ns | 6, 13 | | t <sub>CPA</sub> | Access Time from CAS Precharge | | 45 | | 50 | ns | 6, 13 | | toff | Output Buffer Turn-Off Delay | 0 | 20 | 0 | 20 | ns | 8 | | t <sub>T</sub> | Transition Time (Rise and Fall) | 3 | 35 | 3 | 35 | ns | 5 | | t <sub>RP</sub> | RAS Precharge Time | 60 | | 70 | | ns | | | t <sub>RAS</sub> | RAS Pulse Width | 80 | 10K | 100 | 10K | ns | | | tRASP | RAS Pulse Width (Fast Page Mode only) | 80 | 100K | 100 | 100K | ns | | | t <sub>RSH</sub> | RAS Hold Time | 25 | | 25 | | ns | | | <sup>t</sup> csн | CAS Hold Time | 80 | | 100 | | ns | | | t <sub>CAS</sub> | CAS Pulse Width | 25 | 10K | 25 | 10K | ns | | | t <sub>RCD</sub> | RAS to CAS Delay Time | 22 | 55 | 25 | 75 | ns | 12 | | t <sub>RAD</sub> | RAS to Column Address Delay Time | 17 | 35 | 20 | 50 | ns | 12 | | t <sub>RAL</sub> | Column Address to RAS Lead Time | 45 | | 50 | | ns | | | t <sub>CRP</sub> | CAS to RAS Precharge Time | 10 | | 10 | | ns | | | t <sub>CPN</sub> | CAS Precharge Time | 10 | | 10 | | ns | | | t <sub>CP</sub> | CAS Precharge Time (Fast Page Mode) | 10 | | 10 | | ns | | | t <sub>ASR</sub> | Row Address Setup Time | 0 | | 0 | | ns | | | t <sub>RAH</sub> | Row Address Hold Time | 12 | | 15 | | ns | | | t <sub>ASC</sub> | Column Address Setup Time | 0 | | 0 | | ns | | | t <sub>CAH</sub> | Column Address Hold Time | 15 | | 15 | | ns | | | t <sub>AR</sub> | Column Address Hold Time referenced to RAS | 55 | | 70 | | ns | | | t <sub>RCS</sub> | Read Command Setup Time | 0 | | 0 | | ns | | | t <sub>RCH</sub> | Read Command Hold Time | 0 | | 0 | | ns | 9 | | t <sub>RRH</sub> | Read Command Hold Time referenced to RAS | 0 | | 0 | | ns | 9 | | twch | Write Command Hold Time | 15 | | 15 | | ns | | | twcn | Write Command Hold Time referenced to RAS | 55 | | 70 | | ns | | | t <sub>WP</sub> | Write Command Pulse Width | 15 | | 15 | | ns | | ### AC Electrical Characteristics (Cont'd) | | | V52C4 | 256-80 | V52C4 | 256-10 | ] | | |------------------|-------------------------------------------------------------------------|-------|--------|-------|--------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Notes | | t <sub>RWL</sub> | Write Command to RAS Lead Time | 20 | | 25 | | ns | | | t <sub>CWL</sub> | Write Command to CAS Lead Time | 20 | | 25 | | ns | | | t <sub>DS</sub> | Data Setup Time | 0 | | 0 | | ns | 10 | | t <sub>DH</sub> | Data Hold Time | 15 | | 15 | | ns | 10 | | t <sub>DHR</sub> | Data Hold Time referenced to RAS | 55 | | 70 | | ns | | | twcs | Write Command Setup Time | 0 | | 0 | | ns | 11 | | t <sub>RWD</sub> | RAS to WE Delay Time | 100 | | 130 | | ns | 11 | | t <sub>AWD</sub> | Column Address to WE Delay Time | 65 | | 80 | | ns | 11 | | t <sub>CWD</sub> | CAS to WE Delay Time | 45 | | 55 | | ns | 11 | | t <sub>DZC</sub> | Data to CAS Delay Time | 0 | | 0 | | ns | | | t <sub>DZO</sub> | Data to OE Delay Time | 0 | | 0 | | ns | | | t <sub>OEA</sub> | Access Time from OE | , | 20 | | 25 | ns | 6 | | t <sub>OEZ</sub> | Output Buffer Turn-Off Delay from OE | 0 | 10 | 0 | 20 | ns | 8 | | t <sub>OED</sub> | OE to Data Delay Time | 10 | | 20 | | ns | | | t <sub>OEH</sub> | OE Command Hold Time | 10 | | 20 | | ns | | | t <sub>ROH</sub> | RAS Hold Time referenced to OE | 15 | | 15 | | ns | | | t <sub>CSR</sub> | CAS Setup Time for CAS-before-RAS Cycle | 10 | | 10 | | ns | | | t <sub>CHR</sub> | CAS Hold Time for CAS-before-RAS Cycle | 15 | | 15 | | ns | | | t <sub>RPC</sub> | RAS Precharge to CAS Active Time | 0 | | 0 | | ns | | | t <sub>REF</sub> | Refresh Period | | 8 | | 8 | ms | | | twsR | WB Setup Time | 0 | | 0 | | ns | | | t <sub>RWH</sub> | WB Hold Time | 15 | | 15 | | ns | | | t <sub>MS</sub> | Write-Per-Bit Mask Data Setup Time | 0 | | 0 | | ns | | | t <sub>MH</sub> | Write-Per-Bit Mask Data Hold Time | 15 | | 15 | | ns | | | t <sub>THS</sub> | DT High Setup Time | 0 | | 0 | | ns | | | t <sub>THH</sub> | DT High Hold Time | 15 | | 15 | | ns | | | t <sub>TLS</sub> | DT Low Setup Time | 0 | | 0 | | ns | | | t <sub>TLH</sub> | DT Low Hold Time | 15 | 10K | 15 | 10K | ns | | | t <sub>RTH</sub> | DT Low Hold Time referenced to RAS (Real Time Read Transfer) | 65 | 10K | 80 | 10K | ns | | | t <sub>ATH</sub> | DT Low Hold Time referenced to Column Address (Real Time Read Transfer) | 30 | | 30 | | ns | | | <sup>t</sup> стн | DT Low Hold Time referenced to CAS (Real Time Read Transfer) | 25 | | 25 | | ns | | ## AC Electrical Characteristics (Cont'd) | | | V52C4 | 256-80 | V52C4 | 256-10 | | | |-------------------|----------------------------------------------------------------------|-------|--------|-------|--------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Notes | | t <sub>ESR</sub> | SE Setup Time referenced to RAS | 0 | | 0 | | ns | | | t <sub>REH</sub> | SE Hold Time referenced to RAS | 15 | | 15 | | ns | | | t <sub>TRP</sub> | DT to RAS Precharge Time | 60 | | 70 | | ns | | | t <sub>TP</sub> | DT Precharge Time | 20 | | 30 | | ns | | | <sup>t</sup> RSD | RAS to First SC Delay Time (Read Transfer) | 80 | | 100 | | ns | | | t <sub>ASD</sub> | Column Address to First SC Delay Time<br>(Read Transfer) | 45 | | 50 | | ns | | | t <sub>CSD</sub> | CAS to First SC Delay Time (Read Transfer) | 25 | | 25 | | ns | | | t <sub>TSL</sub> | Last SC to DT Lead Time<br>(Real Time Read Transfer) | 5 | | 5 | | ns | | | t <sub>TSD</sub> | DT to First SC Delay Time (Read Transfer) | 15 | | 15 | | ns | | | t <sub>SRS</sub> | Last SC to RAS Setup Time (Serial Input) | 30 | | 30 | | ns | | | t <sub>SRD</sub> | RAS to First SC Delay Time (Serial Input) | 25 | | 25 | | ns | | | t <sub>SDD</sub> | RAS to Serial Input Delay Time | 50 | | 50 | | ns | | | tsoz | Serial Output Buffer Turn-Off Delay from RAS (Pseudo Write Transfer) | 10 | 50 | 10 | 50 | ns | 8 | | t <sub>scc</sub> | SC Cycle Time | 30 | | 30 | | ns | | | t <sub>SC</sub> | SC Pulse Width (SC High Time) | 10 | | 10 | | ns | | | t <sub>SCP</sub> | SC Precharge Time (SC Low Time) | 10 | | 10 | | ns | | | t <sub>SCA</sub> | Access Time from SC | | 25 | | 25 | ns | 7 | | t <sub>soн</sub> | Serial Output Hold Time from SC | 5 | | 5 | | ns | | | t <sub>SDS</sub> | Serial Input Setup Time | 0 | | 0 | | ns | | | t <sub>SDH</sub> | Serial Input Hold Time | 15 | | 15 | | ns | | | t <sub>SEA</sub> | Access Time from SE | | 25 | | 25 | ns | 7 | | t <sub>SE</sub> | SE Pulse Width | 25 | | 25 | | ns | | | t <sub>SEP</sub> | SE Precharge Time | 25 | | 25 | | ns | | | t <sub>SEZ</sub> | Serial Output Buffer Turn-Off Delay from SE | 0 | 20 | 0 | 20 | ns | 8 | | t <sub>SZE</sub> | Serial Input to SE Delay Time | 0 | | 0 | | ns | | | tszs | Serial Input to First SC Delay Time | 0 | | 0 | | ns | | | tsws | Serial Write Enable Setup Time | 0 | | 0 | | ns | | | t <sub>swH</sub> | Serial Write Enable Hold Time | 15 | | 15 | | ns | | | t <sub>SWIS</sub> | Serial Write Disable Setup Time | 0 | | 0 | | ns | | | t <sub>SWIH</sub> | Serial Write Disable Hold Time | 15 | | 15 | | ns | | #### Notes - 1. These parameters depend on cycle rate. - 2. These parameters depend on output loading. Specified values are obtained with the output open. - 3. An initial pause of 200µs is required after power-up, followed by any 8 RAS cycles (DT/OE "high") and any 8 SC cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. - 4. AC measurements assume $t_T = 5$ ns. - V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>. - RAM port outputs are measured with a load equivalent to 1 TTL load and 100 pF. D<sub>OUT</sub> reference levels: V<sub>OH</sub>/V<sub>OL</sub> = 2.0V/0.8V. - 7. SAM port outputs are measured with a load equivalent to 1 TTL load and 30 pF. $D_{OUT}$ reference levels: $V_{OH}/V_{OL} = 2.0V/0.8V$ . - 8. t<sub>OFF</sub> (max.), t<sub>OEZ</sub> (max.), t<sub>SDZ</sub> (max.) and t<sub>SEZ</sub> (max.) define the time at which the outputs achieve the open circuit condition and are not referenced to output voltage levels. - 9. Either t<sub>BCH</sub> or t<sub>BBH</sub> must be satisfied for a read cycle. - 10. These parameters are referenced to CAS leading edge of early write cycles and to WB/WE leading edge in OE-controlled write cycles and read-modify-write cycles. - 11. $t_{WCS}$ , $t_{RWD}$ , $t_{CWD}$ and $t_{AWD}$ are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If $t_{WCS} \ge t_{WCS}$ (min.), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle. If $t_{RWD} \ge t_{RWD}$ (min.), $t_{CWD} \ge t_{CWD}$ (min.) and $t_{AWD} \ge t_{AWD}$ (min.), the cycle is a read-modify-write cycle and the data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. - 12. Operation within the t<sub>RCD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RCD</sub> (max.) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.) limit, then access time is controlled by t<sub>CAC</sub>. - 13. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, then access time is controlled by t<sub>AA</sub>. ### **TIMING WAVEFORMS** ## Read Cycle ### Write Cycle (Early Write) | *1 WB/WE | W1/IO1~W4/IO4 | Cycle | |----------|---------------|---------------| | 0 | WM1 data | Write per bit | | 1 | Don't Care | Normal Write | WM1 data: 0: Write Disable 1: Write Enable ## Write Cycle (OE Controlled Write) | *1 WB/WE | W1/IO1~W4/IO4 | Cycle | |----------|---------------|---------------| | 0 | WM1 data | Write per bit | | 1 | Don't Care | Normal Write | WM1 data: 0: Write Disable 1: Write Enable ### Read-Modify-Write Cycle WM1 data: 0: Write Disable 1: Write Enable ### Fast Page Mode Read Cycle ### Fast Page Mode Write Cycle (Early Write) | *1 WB/WE | W1/IO1~W4/IO4 | Cycle | |----------|---------------|---------------| | 0 | WM1 data | Write per bit | | 1 | Don't Care | Normal Write | : "H" OR "L" WM1 data: 0: Write Disable 1: Write Enable ### Fast Page Mode Read-Modify-Write Cycle WM1 data: 0: Write Disable 1: Write Enable V52C4256 ## RAS Only Refresh Cycle ### CAS before RAS Refresh Cycle ### Hidden Refresh Cycle ### Read Transfer Cycle (Previous Transfer is Write Transfer Cycle) ### Real Time Read Transfer Cycle ### Pseudo Write Transfer Cycle ## Write Transfer Cycle TELIC V52C4256 ### Serial Read Cycle ( $\overline{SE} = V_{II}$ ) ### Serial Read Cycle (SE Controlled Outputs) ## Serial Write Cycle ( $\overline{SE} = V_{IL}$ ) ### Serial Write Cycle (SE Controlled Inputs) : "H" OR "L" #### Pin Functions #### Address Inputs: A0-A8 The 18 address bits required to decode 4 bits of the 1,048,576 cell locations within the dynamic RAM memory array of the V52C4256 are multiplexed onto 9 address input pins ( $A_0$ – $A_8$ ). Nine row address bits are latched on the falling edge of the row address strobe ( $\overline{RAS}$ ) and the following nine column address bits are latched on the falling edge of the column address strobe ( $\overline{CAS}$ ). #### **Row Address Strobe: RAS** A random access cycle or a data transfer cycle begins at the falling edge of RAS. RAS is the control input that latches the row address bits and the states of CAS, DT/OE, WB/WE and SE to invoke the various random access and data transfer operating modes shown in Table 2. RAS has minimum and maximum pulse widths and a minimum precharge requirement which must be maintained for proper device operation and data integrity. The RAM port is placed in standby mode when the RAS control is held "high". #### Column Address Strobe: CAS CAS is the control input that latches the column address bits. CAS has minimum and maximum pulse widths and a minimum precharge requirement which must be maintained for proper device operation and data integrity. CAS also acts as an output enable for the output buffers on the RAM port. #### Data Transfer/Output Enable: DT/OE The DT/OE input is a multifunction pin. When DT/OE is "high" at the falling edge of RAS, RAM port operations are performed and DT/OE is used as an output enable control. When the DT/OE is "low" at the falling edge of RAS, a data transfer operation is started between the RAM port and the SAM port. #### Write Per Bit/Write Enable: WB/WE The WB/WE input is also a multifunction pin. When WB/WE is "high" at the falling edge of RAS, during RAM port operations, it is used to write data into the memory array in the same manner as a standard DRAM. When WB/WE is "low" at the falling edge of RAS, during RAM port operations, the write-per-bit function is enabled. The WB/WE input also determines the direction of data transfer between the RAM array and the serial register (SAM). When WB/WE is "high" at the falling edge of RAS, the data is transferred from RAM to SAM (read transfer). When WB/WE is "low" at the falling edge of RAS, the data is transferred from SAM to RAM (write transfer). # Write Mask Data/Data Input and Output: W₁/IO₁-W₄/IO₄ When the write-per-bit function is enabled, the mask data on the W<sub>i</sub>/IO<sub>i</sub> pins is latched into the write mask register (WM1) at the falling edge of RAS. Data is written into the DRAM on data lines where the write-mask data is a logic "1". Writing is inhibited on data lines where the write-mask data is a logic "0". The write-mask data is valid for only one cycle. Data is written into the RAM port during a write or readmodify-write cycle. The input data is latched at the falling edge of either CAS or WB/WE, whichever occurs late. During an early-write cycle, the outputs are in the high-impedance state. Data is read out of the RAM port during a read or read-modify-write cycle. The output data becomes valid on the W:/IO: pins after the specified access times from RAS, CAS, DT/OE and column address are satisfied and will remain valid as long as CAS and DT/OE are kept "low". The outputs will return to the high-impedance state at the rising edge of either CAS or DT/OE, whichever occurs first. #### Serial Clock: SC All operations of the SAM port are synchronized with the serial clock SC. Data is shifted in or out of the SAM registers at the rising edge of SC. In a serial read, the output data becomes valid on the SIO pins after the maximum specified serial access time t<sub>SCA</sub> from the rising edge of SC. The serial clock SC also increments the 9-bits serial pointer which is used to select the SAM address. The pointer address is incremented in a wrap-around mode to select sequential locations after the starting location which is determined by the column address in the normal transfer cycle. When the pointer reaches the most significant address location (decimal 511), the next SC clock will place it at the least significant address location (decimal 0). The serial clock SC must be held at a constant VIH or VII level during read/pseudo write/write transfer operations and should not be clocked while the SAM port is in the standby mode, to prevent the SAM pointer from being incremented. #### Serial Enable: SE The $\overline{SE}$ input is used to enable serial access operation. In a serial read cycle, $\overline{SE}$ is used as an output control. In a serial write cycle, $\overline{SE}$ is used as a write enable control. When $\overline{SE}$ is "high", serial access is disabled, however, the serial address pointer location is still incremented when $\overline{SC}$ is clocked even when $\overline{SE}$ is "high". #### Serial Input/Output: SIO1-SIO4 Serial input and output share common I/O pins. Serial input or output mode is determined by the most recent read, write or pseudo write transfer cycle. When a read transfer cycle is performed, the SAM port is in the output mode. When a write or pseudo write transfer cycle is performed, the SAM port is switched from output mode to input mode. During the subsequent write transfer cycle, the SAM remains in the input mode. #### **Operation Mode** The RAM port and data transfer operating of the V52C4256 are determined by the state of CAS, DT/OE, WB/WE and SE at the falling edge of RAS. Table 1 and Table 2 show the operation truth table and the functional truth table for a listing of all available RAM port and transfer operations, respectively. **Table 1. Operation Truth Table** | | RAS Fal | ling Edge | | | |-----|---------|-----------|----|------------------------| | CAS | DT/OE | WB/WE | SE | Function | | 0 | • | • | • | CAS-before-RAS Refresh | | 1 | 0 | 0 | 0 | Write Transfer | | 1 | 0 | 0 | 1 | Pseudo Write Transfer | | 1 | 0 | 1 | • | Read Transfer | | 1 | 1 | 0 | • | Read/Write per Bit | | 1 | 1 | 1 | • | Read/Write | **Table 2. Functional Truth Table** | | FAS | | | | Address | | W/10 | | Write Mask | | |------------------------|-----|-------|-------|----|---------|--------|------|-------|------------|--| | Function | CAS | DT/OE | WB/WE | SE | RAS | CASĮ | RAS | CAS ₹ | WM1 | | | CAS-before-RAS Refresh | 0 | • | • | • | • | - | • | - | | | | Write Transfer | 1 | 0 | 0 | 0 | Row | TAP | • | • | _ | | | Pseudo Write Transfer | , 1 | 0 | 0 | 1 | Row | TAP | • | • | _ | | | Read Transfer | 1 | 0 | 1 | • | Row | TAP | • | • | - | | | Write per Bit | 1 | 1 | 0 | • | Row | Column | WM1 | DIN | Load use | | | Read/Write | 1 | 1 | 1 | • | Row | Column | • | DIN | _ | | Note: $\bullet$ = "0" or "1", TAP = SAM Start Address, - = not used. #### RAM Port Operation #### **Fast Page Mode Cycle** Fast page mode allows data to be transferred into or out of multiple column locations of the same row by performing multiple CAS cycles during a single active RAS cycle. During a fast page cycle, the RAS signal may be maintained active for a period up to 100 μs. For the initial fast page mode access, the output data is valid after the specified access times from RAS, CAS, column address and DT/OE. For all subsequent fast page mode read operations, the output data is valid after the specified access times from CAS, column address and DT/OE. When the write-per-bit function is enabled, the mask data latched at the falling edge of RAS is maintained throughout the fast page mode write or read-modify-write cycle. #### **RAS-Only Refresh** The data in the DRAM requires periodic refreshing to prevent data loss. Refreshing is accomplished by performing a memory cycle at each of the 512 rows in the DRAM array within the specified 8ms refresh period. Although any normal memory cycle will perform the refresh operation, this function is most easily accomplished with the "RAS-Only" cycle. #### **CAS-before-RAS** Refresh The V52C4256 also offers an internal-refresh function. When $\overline{\text{CAS}}$ is held "low" for a specified period (t<sub>CSR</sub>) before $\overline{\text{RAS}}$ goes "low", an internal refresh address counter and on-chip refresh control clock generators are enabled and an internal refresh operation takes place. When the refresh operation is completed, the internal refresh address counter is automatically incremented in preparation for the next $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ cycle. For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain "low" while cycling $\overline{\text{RAS}}$ . #### **Hidden Refresh** A hidden refresh is a CAS-before-RAS refresh performed by holding CAS "low" from a previous read cycle. This allows for the output data from the previous memory cycle to remain valid while performing a refresh. The internal refresh address counter provides the address and the refresh is accomplished by cycling RAS after the specified RAS-precharge period (refer to Figure 1). #### Write-Per-Bit Function The write-per-bit function selectively controls the internal write-enable circuits of the RAM port. When WB/WE is held "low" at the falling edge of RAS, during a random access operation, the write-mask is enabled. At the same time, the mask data on the W<sub>i</sub>/IO<sub>i</sub> pins is latched into the write-mask register (WM1). When a "0" is sensed on any of the W<sub>i</sub>/IO<sub>i</sub> pins, their corresponding write circuits are disabled and new data will not be written. When an "1" is sensed on any of the W<sub>i</sub>/IO<sub>i</sub> pins, their corresponding write circuits will remain enabled so that new data is written. The truth table of the write-per-bit function is shown in Table 3. | At | the fallir | | | | |-----|------------|-------|---------------------|--------------| | CAS | DT/OE | WB/WE | Wi/IOi<br>(i = 1-4) | Function | | Н | Н | Н | • | Write Enable | | | | | 1 | Write Enable | | Н | H | L | 0 | Write Mask | Table 3. Truth Table for Write-Per-Bit Function Figure 1. Hidden Refresh Cycle An example of the write-per-bit function illustrating its application to displays is shown in Figures 2 and 3. Figure 2. Write-per-bit timing cycle Figure 3. Corresponding bit-map #### **SAM Port Operation** The V52C4256 is provided with a 512 words by 4 bits serial access memory (SAM). High speed serial read or write operations can be performed through the SAM port independent of the RAM port operations, except during read/write/pseudo-write transfer cycles. The preceding transfer operation determines the direction of data flow through the SAM port. If the preceding transfer operation is a read transfer, the SAM port is in the output mode. If the preceding transfer operation is a write or pseudo write transfer, the SAM port is in the input mode. The pseudo write transfer operation only switches the SAM port from output mode to input mode; data is not transferred from SAM to RAM. Serial data can be read out of the SAM port after a read transfer (RAM $\rightarrow$ SAM) has been performed. The data is shifted out of the SAM port starting at any of the 512 bits locations. The TAP location corresponds to the column address selected at the falling edge of $\overline{\text{CAS}}$ during the read transfer cycle. The SAM registers are configured as circular data registers. The data is shifted out sequentially starting from the selected tap location to the most significant bit, and then wraps around to the least significant bit, as illustrated below. Subsequent real-time read transfer may be performed on-the-fly as many times as desired, within the refresh constraints of the DRAM array. Simultaneous serial read operation can be performed with some timing restrictions. A pseudo write transfer cycle is performed to change the SAM port from output mode to input mode, in order to write data into the serial registers through the SAM port. A write transfer cycle must be used subsequently to load the SAM data into the RAM row selected by the row address at the falling edge of RAS. The starting location in the SAM registers for the next serial write is selected by the column address at the falling edge of CAS. The truth table for single register mode SAM operation is shown in Table 4. | SAM Port Operation | DT/OE at the falling edge of RAS | sc | SE | Function | Preceded by a | | |--------------------|----------------------------------|----|----|----------------------|-----------------------|--| | Serial Output Mode | Н | | L | Enable Serial Read | Read Transfer | | | | <b>"</b> | | Н | Disable Serial Read | nead Transler | | | Serial Input Mode | | | L | Enable Serial Write | Write Transfer | | | | H | | Н | Disable Serial Write | | | | Serial Input Mode | | | L | Enable Serial Write | | | | | Н | | Н | Disable Serial Write | Pseudo Write Transfer | | **Table 4. Truth Table for SAM Port Operation** #### Refresh The SAM data registers are static flip-flop, therefore a refresh is not required. #### **Data Transfer Operation** The V52C4256 features the internal bidirectional data transfer capability between RAM and the SAM, as shown in Figure 4. During a normal transfer, 512 wors by 4 bits of data can be loaded from RAM to SAM (Read Transfer) or from SAM to RAM (Write Transfer). Figure 4. Data Transfer As shown in Table 5, the V52C4256 supports three types of transfer operations: read transfer. write transfer, and pseudo write transfer. Data transfer operations between RAM and SAM are invoked by holding the DT/OE signal "low" at the falling edge of RAS. The type of data transfer operation is determined by the state of CAS, WB/ WE and SE which are latched at the falling edge of RAS. During data transfer operations, the SAM port is switched from input to output mode (Read Transfer) or output to input mode (Write Transfer/ Pseudo Write Transfer). During a data transfer cycle, the row address A<sub>0</sub>-A<sub>8</sub> selects one of the 512 rows of the memory array to or from which data will be transferred, and the column address An-An selects one of the tap locations in the serial register. The selected tap location is the start position in the SAM port from which the first serial data will be read out during the subsequent serial read cycle or the start position in the SAM port into which the first serial data will be written during the subsequent serial write cycle. | At t | At the failing edge of RAS | | | | | | | |------|----------------------------|-------|----|-----------------------|--------------------|--------------|----------------| | CAS | DT/OE | WB/WE | SE | Transfer Mode | Transfer Direction | Transfer Bit | SAM Port Mode | | Н | L | н | • | Read Transfer | RAM → SAM | 512 x 4 | Input → Output | | Н | L | L | L | Write Transfer | SAM → RAM | 512 x 4 | Output → Input | | Н | L | L | Н | Pseudo Write Transfer | | _ | Output → Input | Note: • = "H" or "L" **Table 5. Transfer Modes** #### **Read Transfer Cycle** A read transfer cycle consists of loading a selected row of data from the RAM array into the SAM register. A read transfer is invoked by holding CAS "high", DT/OE "low" and WB/WE "high" at the falling edge of RAS. The row address selected at the falling edge of RAS determines the RAM row to be transferred into the SAM. The transfer cycle is completed at the rising edge of DT/OE. When the transfer is completed, the SAM port is set into the output mode. In a read/real time read transfer cycle, the transfer of a new row of data is completed at the rising edge of DT/OE and this data becomes valid on the SIO lines after the specified access time (t<sub>SCA</sub>) from the rising edge of the subsequent serial clock (SC) cycle. The start address of the serial pointer of the SAM is determined by the column address selected at the falling edge of CAS. Figure 5 shows the operation block diagram for the read transfer operation. In a read transfer cycle (which is preceded by a write transfer cycle), the SC clock must be held at a constant $V_{IL}$ or $V_{IH}$ , after the SC high time has been satisfied. A rising edge of the SC clock must not occur until after the specified delay ( $t_{TSD}$ ) from the rising edge of $\overline{DT}/\overline{OE}$ , as shown in Figure 6. Figure 5. Block Diagram for Read Transfer Operation Figure 6. Read Transfer Timing Inhibit Rising Transition In a real time read transfer cycle (which is preceded by another read transfer cycle), the previous row data appears on the SIO lines until the $\overline{\text{DT/OE}}$ signal goes "high" and the serial access time ( $t_{SCA}$ ) for the following serial clock is satisfied. This feature allows for the first bit of the new row of data to appear on the serial output as soon as the last bit of the previous row has been strobed without any timing loss. To make this continuous data flow possible, the rising edge of $\overline{\text{DT/OE}}$ must be synchronized with $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and the subsequent rising edge of $\overline{\text{SC}}$ ( $t_{\text{RTH}}$ , $t_{\text{CTH}}$ , and $t_{\text{TSL}}/t_{\text{TSD}}$ must be satisfied), as shown in Figure 7. SC SIO · The timing restrictions $t_{TSL}/t_{TSD}$ are 5ns min/15ns min. #### Write Transfer Cycle ITSD A write transfer cycle consists of loading the contents of the SAM register into a selected row of the RAM array. If the SAM data to be transferred must first be loaded through the SAM port, a pseudo write transfer operation must precede the write transfer cycles. However, if the SAM port data to be transferred into the RAM was previously loaded into the SAM via a read transfer, the SAM to RAM transfer can be executed simply by performing a write transfer directly. A write transfer is invoked by holding CAS "high", DT/OE "low", WB/WE "low", and SE "low" at the falling edge of RAS. Figures 8 and 9 show the timing diagram and block diagram for write transfer operations, respectively. Figure 7. Real Time Read Transfer V52C4256 Figure 8. Write Transfer Timing Figure 9. Block Diagram for Write Transfer Operation The row address selected at the falling edge of RAS determines the RAM row address into which the data will be transferred. The column address selected at the falling edge of CAS determies the start address of the serial pointer of the SAM. After the write transfer is completed, the SIO lines are set in the input mode so that serial data synchronized with the SC clock can be loaded. When consecutive write transfer operations are performed, new data must not be written into the serial register until the $\overline{RAS}$ cycle of the preceding write transfer is completed. Consequently, the SC clock must be held at a constant $V_{IL}$ or $V_{IH}$ during the $\overline{RAS}$ cycle. A rising edge of the SC clock is only allowed after the specified delay ( $t_{SRD}$ ) from the rising edge of $\overline{RAS}$ , at which time a new row of data can be written in the serial register. #### **Pseudo Write Transfer Cycle** A pseudo write transfer cycle must be performed before loading data into the serial register after a read transfer operation has been executed. The only purpose of a pseudo write transfer is to change the SAM port mode from output mode to input mode (a data transfer from SAM to RAM does not occur). After the serial register is loaded with new data, a write transfer cycle must be performed to transfer the data from SAM to RAM. A pseudo write transfer is invoked by holding CAS "high", DT/OE "low", WB/WE "low" and SE "high" at the falling edge of RAS. The timing conditions are the same as the one for the write transfer cycle except for the state of SE at the falling edge of RAS. #### **Register Operation Sequence - Example** Figure 10 illustrates an example of register operation sequence after device power-up and initialization. After power-up, a minimum of 8 RAS and 8 SC clock cycles must be performed to properly intialize the device. A read transfer is then performed and the column address latched at the falling edge of CAS sets the SAM tap pointer location, which up to that point was in an undefined location. Subsequently, the pointer address is incremented by cycling the serial clock SC from the starting location to the last location in the register (address 511), and wraps around to the least significant address location. The SAM address is incremented as long as SC is clocked. Figure 10. Example of SAM Register Operation Sequence The next operation is a pseudo write transfer which switches the SAM port from output mode to input mode in preparation for write transfers. The column address latched at the falling edge of CAS during the pseudo write transfer sets the serial register tap location. Serial data will be written into the SAM starting from this location. #### **Transfer Operation Without CAS** During all transfer cycles, the CAS input clock must be cycled, so that the column addresses are latched at the falling edge of CAS, to set the SAM tap location. If CAS was maintained at a constant "high" level during a transfer cycle, the SAM pointer location would be undefined. Therefore, a transfer cycle with CAS held "high" is not allowed (refer to the illustration below). #### Read Transfer Cycle After Read Transfer Cycle Another read transfer may be performed following the read transfer provided that a minimum delay of 30 ns from the rising edge of the first clock SC is satisfied (refer to the illustration shown below). #### Power-Up Power must be applied to the $\overline{\text{RAS}}$ and $\overline{\text{DT/OE}}$ input signals to pull them "high" before or at the same time as the $V_{DD}$ supply is turned on. After power-up, a pause of 200 µseconds minimum is required with $\overline{\text{RAS}}$ and $\overline{\text{DT/OE}}$ held "high". After the pause, a minimum of 8 $\overline{\text{RAS}}$ and 8 SC dummy cycles must be performed to stabilize the internal circuitry, before valid read, write or transfer operations can begin. During the initialization period, the $\overline{\text{DT/OE}}$ signal must be held "high". If the internal refresh counter is used, a minimum 8 $\overline{\text{CAS-before-RAS}}$ initialization cycles are required instead of 8 $\overline{\text{RAS}}$ cycles. #### **Initial State After Power-Up** When power is achieved with RAS, CAS, DT/OE and WB/WE held "high", the internal state of the V52C4256 is automatically set as follows. However, the initial state can not be guaranteed for various power-up conditions and input signal levels. Therefore, it is recommended that the initial state be set after the initialization of the device is performed (200 $\mu$ s pause followed by a minimum of 8 $\overline{RAS}$ cycles and 8 SC cycles) and before valid operations begin. | | State after power-up | |--------------|----------------------| | SAM port | Input Mode | | WM1 Register | Write Enable | | TAP pointer | Invalid | ### 400 MIL Width SOJ Outline Drawing for 256Kx4 VRAM's ### 400 MIL Height ZIP Outline Drawing for 256Kx4 VRAM's #### WORLDWIDE VITELIC OFFICES V52C4256 #### U.S.A. VITELIC SEMICONDUCTOR 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0185 #### **TAIWAN** MOS ELectronics TAIWAN INC. VITELIC TAIWAN CORP. 9/F, 180, NAN KING E. RD., SECTION 4 TAIPEI, TAIWAN, R.O.C. PHONE: 011-886-2-740-8283 011-886-2-777-4578 FAX: 011-886-2-740-0659 VITELIC TAIWAN CORP. 1 R&D ROAD I SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 011-886-35-77055 FAX: 011-886-35-776520 #### **JAPAN** VITELIC JAPAN CORP. NIHON SEIMEI KAWASAKI BLDG., 8TH FL. 1-1 MINAMI-CHO KAWASAKI-KU KAWASAKI-SHI KANAGAWA 210 JAPAN PHONE: 011-04-4-248-3021 FAX: 011-04-4-246-3029 HONG KONG VITELIC (HONG KONG) LIMITED 19 DAI FU STREET TAIPO INDUSTRIAL ESTATE TAIPO, NT, HONG KONG PHONE: 011-852-665-4883 FAX: 011-852-664-7535 KOREA VITELIC CORP. RM. 309, BEUK-EUN BLDG. 1339-1 SEOCHO-DONG, SEOCHO-KU SEOUL, KOREA PHONE: 011-82-2-553-3385 FAX: 011-82-2-553-3675 #### VITELIC U.S. SALES OFFICES #### NORTHWESTERN VITELIC SEMICONDUCTOR 3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0185 #### SOUTHWESTERN VITELIC SEMICONDUCTOR SUITE 200 5150 E. PACIFIC COAST HWY. LONG BEACH, CA 90804 PHONE: 310-498-3314 FAX: 310-597-2174 #### **SOUTHEAST & CENTRAL** VITELIC SEMICONDUCTOR 604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 214-690-1402 FAX: 214-690-0341 #### **NORTHEASTERN** VITELIC SEMICONDUCTOR SUITE 306 71 SPITBROOK ROAD NASHUA, NH 03062 PHONE: 603-891-2007 FAX: 603-891-3597 > VICMOS is a trademark of VITELIC © Copyright 1991, Vitelic Corporation 4/92 Printed in U.S.A. The information in this document is subject to change without notice. VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of VITELIC. VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. It such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.