## V53C258A FAMILY HIGH PERFORMANCE, LOW POWER 256K X 1 BIT STATIC COLUMN CMOS DYNAMIC RAM | HIGH PERFORMANCE V53C258A | 60/60L | 70/70L | 80/80L | 10/10L | |-----------------------------------------------------------------------|--------|--------|--------|--------| | Max. RAS Access Time, (t <sub>RAC</sub> ) | 60 ns | 70 ns | 80 ns | 100 ns | | Max. Column Address Access Time, (t <sub>CAA</sub> ) | 30 ns | 35 ns | 40 ns | 45 ns | | Min. Static Column Cycle Time, (t <sub>SWC</sub> , t <sub>SRC</sub> ) | 40 ns | 45 ns | 50 ns | 55 ns | | Min. Read/Write Cycle Time, (t <sub>RC</sub> ) | 115 ns | 130 ns | 145 ns | 175 ns | | LOW POWER V53C258AL | 60L | 70L | 80L | 10L | | Max. CMOS Standby Current, (I <sub>DD6</sub> ) | 1.2 mA | 1.2 mA | 1.2 mA | 1.2 mA | #### Features - Low power dissipation for V53C258A-10 - Operating Current—60 mA max. - TTL Standby Current—4.0 mA max. - Low CMOS Standby Current - V53C258A—3.0 mA max. - V53C258AL—1.2 mA max. - Read-Modify-Write, RAS-Only Refresh, CASbefore-RAS Refresh capability - Static Column Operation continuous data rate greater that 24 MHz - Common I/O capability - 256 Refresh cycles/4 ms - Standard packages are 16-pin Plastic DIP and 18 pin PLCC #### Description The Vitelic V53C258A is a high-speed 262,144 x 1 bit CMOS dynamic random access memory. Fabricated with Vitelic's VICMOS III technology, the V53C258A offers a combination of size and features unattainable with NMOS technology: Static Column decode for high data bandwidth and clock-free page operation, fast usable speed, CMOS standby current and, for the V53C258AL, reduced CMOS standby mode supply current ( $I_{nne}$ ). All inputs and outputs are TTL-compatible. Input and output capacitances are significantly lowered to allow increased system performance. Static Column operation allows random access of up to 512 bits within a row with cycle times as short as 40 ns. Because of static circuitry, CAS is not required either to clock or to gate column addresses. Since CAS is not in the critical access time path, system design is easier, and inherent device speed is more usable. These unique features make the V53C258A ideally suited for computer peripherals, control systems and graphics systems. The V53C258AL (-10) offers a maximum data retention power of 10 mW when operating in CMOS standby mode and performing RAS-only or CAS-before-RAS refresh cycles. For selected V53C258AL devices with Refresh Interval longer than 4 ms, consult the factory. #### Device Usage Chart | Operating Package Outline | | | Access T | ime (ns) | | Po | wer | | | | |---------------------------|---|---|----------|----------|----|-----------------|-----|------|---------------------|--| | Temperature<br>Range | Р | J | 60 | 70 | 80 | 80 100 Low Std. | | Std. | Temperature<br>Mark | | | 0°C to 70°C | • | • | • | • | • | • | • | • | Blank | | V53C258A Rev. 00 June 1990 16 Lead Plastic DIP PIN CONFIGURATION Top View ### 18 Lead PLCC Package PIN CONFIGURATION Top View ## LOGIC SYMBOL ### Absolute Maximum Ratings\* | Ambient Temperature | | |--------------------------------------------------------|-----------------| | Under Bias | 10°C to +80°C | | Storage Temperature (plastic) | 55°C to +125°C | | Voltage on any Pin Except Vpn | | | Relative to Ves | 1.0 V to +7.0 V | | Voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | 1.0 V to +7.0 V | | Data Out Current | 50 mA | | Power Dissipation | 1.0 W | \*Note: Operation above Absolute Maximum Ratings can adversely affect device reliability. ### Capacitance\* $T_A = 25$ °C, $V_{DD} = 5 \text{ V} \pm 10$ %, $V_{SS} = 0 \text{ V}$ | Sym | bol | Parameter | Тур. | Max. | Unit | |-----|------|--------------------------|------|------|------| | CIN | l1 | Address, D <sub>IN</sub> | 3 | 4 | рF | | Civ | 12 | RAS, CAS, WE | 4 | 5 | рF | | COI | UT . | D <sub>OUT</sub> | 4 | 6 | рF | <sup>\*</sup>Note: Capacitance is sampled and not 100% tested ### **Block Diagram** ## DC and Operating Characteristics $T_A = 0$ °C to 70°C, $V_{DD} = 5$ V ±10%, $V_{SS} = 0$ V, unless otherwise specified. | | | | V | 53C25 | ВА | V5 | 3C258 | AL | <b></b> | | | |------------------|------------------------------------------------------------|----------------|------|-------|-----------------------|------|----------|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Symbol | Parameter | Access<br>Time | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | Test Conditions | Notes | | I <sub>LI</sub> | Input Leakage Current<br>(any input pin) | | -10 | | 10 | -10 | | 10 | μА | $V_{SS} \le V_{IN} \le V_{DD}$ | | | l <sub>LO</sub> | Output Leakage Current<br>(for High-Z State) | | -10 | | 10 | -10 | | 10 | μА | $\frac{V_{SS} \le D_{OUT} \le V_{DD}}{RAS, CAS}$ at $V_{IH}$ | | | | | 60 | | | 80 | | | 80 | | | | | I <sub>DD1</sub> | V <sub>DD</sub> Supply Current, | 70 | | | 70 | | | 70 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 1,2 | | 001 | Operating | 80 | | | 65 | | | 65 | | | | | | | 100 | | | 60 | | | 60 | | | | | l <sub>DD2</sub> | V <sub>DD</sub> Supply Current,<br>TTL Standby | | | | 3.5 | | | 2.0 | mA | RAS,CAS at V <sub>IH</sub> other inputs ≥ V <sub>SS</sub> | | | | | 60 | | | 80 | | | 80 | | | | | 1 | V <sub>DD</sub> Supply Current, | 70 | 1 | | 70 | | 1 | 70 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 2 | | I <sub>DD3</sub> | RAS-Only Refresh | 80 | | | 60 | | <b>T</b> | 60 | | nc nc · | | | | | 100 | | | 50 | | | 50 | | | | | | | 60 | | | 50 | | | 50 | | | | | | V <sub>DD</sub> Supply Current, | 70 | - | 1 | 45 | | T | 45 | mA | Minimum Cycle | 1,2 | | I <sub>DD4</sub> | Static Column Mode | 80 | | - | 40 | | + | 40 | 1 | | | | | Caulo Goldinii Modo | 100 | | | 35 | | | 35 | 1 | | | | I <sub>DD5</sub> | V <sub>DD</sub> Supply Current,<br>Standby, Output Enabled | | | | 4 | | | 2.5 | mA | RAS=V <sub>IH</sub> , CAS=V <sub>IL</sub><br>other inputs ≥ V <sub>SS</sub> | 1 | | I <sub>DD6</sub> | V <sub>DD</sub> Supply Current,<br>CMOS Standby | | | | 3 | | | 1.2 | mA | $\overline{\text{RAS}} \ge \text{V}_{\text{DD}} -0.2 \text{ V},$ $\overline{\text{CAS}} = \text{V}_{\text{IH}},$ other inputs $\ge \text{V}_{\text{SS}}$ | | | V <sub>IL</sub> | Input Low Voltage | | -1 | | 0.8 | -1 | | 0.8 | v | | 3 | | V <sub>IH</sub> | Input High Voltage | | 2.4 | | V <sub>DD</sub><br>+1 | 2.4 | | V <sub>DD</sub><br>+1 | ν | | 3 | | V <sub>OL</sub> | Output Low Voltage | | | | 0.4 | | | 0.4 | V | I <sub>OL</sub> = 4.2 mA | | | v <sub>oh</sub> | Output High Voltage | | 2.4 | | | 2.4 | | | ٧ | I <sub>OH</sub> = -5 mA | | ## AC Characteristics $\rm T_A$ = 0°C to 70°C, $\rm V_{DD}$ = 5 V ±10%, $\rm V_{SS}$ = 0 V, unless otherwise noted | # | IEDEC | Sumbal | Poromotor | 60/ | 60L | 70/ | 70L | 80/ | 80L | 10/10L | | Unit | Notes | |----|------------------------|---------------------|-----------------------------------------------|------|------|------|------|------|------|--------|------|------|--------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 1 | t <sub>RL1RH1</sub> | t <sub>RAS</sub> | RAS Pulse Width | 60 | 75K | 70 | 75K | 80 | 75K | 100 | 75K | ns | | | 2 | t <sub>RL2RL</sub> | t <sub>RC</sub> | Read or Write Cycle Time | 115 | | 130 | | 145 | | 175 | | ns | | | 3 | t <sub>RH2RL2</sub> | t <sub>RP</sub> | RAS Precharge Time | 45 | | 50 | | 55 | | 65 | | ns | | | 4 | t <sub>AVRL2</sub> | t <sub>ASR</sub> | Row Address Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 5 | t <sub>RL1AX</sub> | t <sub>RAH</sub> | Row Address Hold Time | 10 | | 15 | | 15 | | 15 | | ns | | | 6 | t <sub>AVRH1</sub> | t <sub>CAR</sub> | Column Address to RAS<br>Setup Time | 30 | | 35 | | 40 | | 45 | | ns | | | 7 | t <sub>RL1AV</sub> | t <sub>RAD</sub> | RAS to Column Address Delay Time | 15 | 30 | 20 | 35 | 20 | 40 | 20 | 55 | ns | 4 | | 8 | t <sub>RH2AX</sub> | t <sub>ARH</sub> | Column Address Hold Time from RAS | 5 | | 5 | | 5 | | 5 | · | ns | | | 9 | t <sub>RL1CL1</sub> | t <sub>RCD</sub> | RAS to CAS Delay | 20 | 45 | 25 | 55 | 25 | 60 | 25 | 75 | ns | 5 | | 10 | t <sub>RL1QV</sub> | t <sub>RAC</sub> | Access Time from RAS | | 60 | | 70 | | 80 | | 100 | ns | 6,7,8 | | 11 | t <sub>AVQV</sub> | t <sub>CAA</sub> | Access Time from Column<br>Address | | 30 | | 35 | | 40 | | 45 | ns | 8,9,16 | | 12 | t <sub>CL1QV</sub> | t <sub>CAC</sub> | Access Time from CAS | | 15 | | 15 | | 20 | | 25 | ns | 8 | | 13 | t <sub>CL1CH1</sub> | t <sub>CAS</sub> | CAS Pulse Width | 15 | | 15 | | 20 | | 25 | | ns | | | 14 | t <sub>CL1RH1(R)</sub> | t <sub>RSH(R)</sub> | RAS Hold Time (Read Cycle) | 15 | | 15 | | 20 | | 25 | | กร | | | 15 | t <sub>WH2CL2</sub> | t <sub>RCS</sub> | Read Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 16 | t <sub>RH2WX</sub> | t <sub>RRH</sub> | Read Command Hold Time<br>Referenced to RAS | 5 | | 5 | · | 5 | | 5 | | ns | 10 | | 17 | t <sub>CH2RL2</sub> | t <sub>CRP</sub> | CAS to RAS Precharge Time | 15 | | 15 | | 15 | | 15 | | ns | | | 18 | t <sub>CH2QX</sub> | t <sub>OFF</sub> | Output Buffer<br>Turn Off Delay | 0 | 10 | 0 | 15 | 0 | 20 | 0 | 25 | ns | 11 | | 19 | t <sub>CH2QV</sub> | t <sub>OH</sub> | Data Hold Time from CAS | 0 | | 0 | | 0 | | 0 | | ns | 11 | | 20 | t <sub>AVWL2</sub> | t <sub>AWS</sub> | Column Address to Write<br>Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | ## AC Characteristics (Cont'd.) | | | | _ | 60 | 60L | 70/ | 70L | 80/ | 80L | 10/ | 10L | | Mete | |----|------------------------------|---------------------|-------------------------------------------------|------|------|------|------|------|------|------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Мах. | Unit | Notes | | 21 | t <sub>WL1AX</sub> | t <sub>AWH</sub> | Column Address to Write<br>Command Hold Time | 10 | | 15 | | 15 | | 205 | | ns | | | 22 | t <sub>RL1AX</sub> | t <sub>ARW</sub> | Column Address Hold Time from RAS (Write) | 50 | | 55 | | 60 | | 70 | | ns | | | 23 | t <sub>CL1CH1(W)</sub> | t <sub>CAS(W)</sub> | CAS Pulse Width (Write) | 15 | | 20 | | 25 | | 30 | | ns | | | 24 | t <sub>CL1RH1(W)</sub> | <sup>t</sup> RSH(W) | RAS Hold Time (Write) | 15 | | 25 | | 25 | | 30 | | ns | | | 25 | t <sub>RL1WH1</sub> | twcn | Write Command Hold Time from RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 26 | t <sub>WL1CL2</sub> | twcs | Write Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 12,13 | | 27 | t <sub>CH2WH1</sub> | <sup>t</sup> whc | Write Command Hold Time<br>Referenced to CAS | 0 | | 0 | | 0 | | 0 | | ns | 12,14 | | 28 | <sup>t</sup> RH2WH1 | twhr | Write Command Hold Time<br>Referenced to RAS | 0 | | 0 | | 0 | | 0 | | ns | 12,14 | | 29 | t <sub>DVWL2</sub> | t <sub>DS</sub> | Data In Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 15 | | 30 | t <sub>WH1DX</sub> | t <sub>DH</sub> | Data In Hold Time | 10 | | 15 | | 15 | | 20 | | ns | 15 | | 31 | t <sub>RL1DX</sub> | t <sub>DHR</sub> | Data In Hold Time<br>Referenced to RAS | 50 | | 55 | | 60 | | 70 | | ns | | | 32 | t <sub>RL2RL2</sub><br>(RMW) | t <sub>RWC</sub> | Read-Modify-Write<br>Cycle Time | 135 | | 155 | | 175 | | 210 | | ns | | | 33 | t <sub>RL1RH1</sub><br>(RMW) | t <sub>RRW</sub> | Read-Modify-Write Cycle<br>RAS Pulse Width | 80 | | 95 | | 110 | | 135 | | ns | | | 34 | t <sub>RL1WL2</sub> | <sup>t</sup> RWD | RAS to WE Delay Time<br>Read-Modify-Write Cycle | 60 | | 70 | | 80 | | 100 | | ns | 12 | | 35 | t <sub>CL1WL2</sub> | tcwd | CAS to WE Delay | 15 | | 15 | | 20 | | 25 | | ns | 12 | | 36 | t <sub>AVWL2</sub> | t <sub>AWD</sub> | Column Address to WE Delay | 30 | | 35 | | 40 | | 45 | | ns | 12 | | 37 | t <sub>RL1AX</sub> | t <sub>ARR</sub> | Column Address Hold Time from RAS (Read) | 60 | | 70 | | 80 | | 100 | | ns | | | 38 | t <sub>CH2WX</sub> | <sup>t</sup> RCH | Read Command Hold Time<br>Referenced to CAS | 5 | | 5 | | 5 | | 5 | | ns | 10 | # AC Characteristics (Cont'd.) | | IEDEO | Comphal | Donomotou | 60/ | 60L | 70/ | 70L | 80/ | 80L | 10/10L | | Unit | Notes | |----|---------------------|-------------------|-----------------------------------------|------|------|------|------|------|------|--------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Мах. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 39 | t <sub>AVAV</sub> | <sup>t</sup> SRC | Static Column Mode<br>Read Cycle | 40 | | 45 | | 50 | | 55 | | ns | | | 40 | t <sub>AXQX</sub> | <sup>t</sup> oha | Output Hold Time from<br>Address Change | 0 | | 0 | | 0 | | 0 | | ns | | | 41 | t <sub>CH2CL2</sub> | t <sub>CP</sub> | CAS Precharge Time | 10 | | 15 | | 20 | | 25 | | ns | | | 42 | t <sub>WL1RH1</sub> | t <sub>RWL</sub> | Write Command to RAS<br>LeadTime | 15 | | 20 | | 25 | | 30 | | ns | | | 43 | twL2WL2 | t <sub>swc</sub> | Static Column Mode<br>Write Cycle Time | 40 | | 45 | | 50 | | 55 | | ns | | | 44 | t <sub>WL1WH1</sub> | t <sub>WP</sub> | Write Pulse Width | 10 | | 15 | | 20 | | 25 | | ns | | | 45 | t <sub>WL1QV</sub> | t <sub>WRA</sub> | Write-Read Access Time | | 70 | | 80 | | 90 | | 100 | ns | 8 | | 46 | t <sub>WH2QV</sub> | t <sub>WPA</sub> | Write Precharge Access Time | | 15 | | 15 | | 20 | | 25 | ns | 8,16 | | 47 | t <sub>WH1QX</sub> | t <sub>wo</sub> н | Output Hold Time from WE | 0 | | 0 | | 0 | | 0 | | ns | | | 48 | t <sub>CL1RL2</sub> | t <sub>CSR</sub> | CAS Setup Time CAS-before-RAS Cycle | 10 | | 10 | | 10 | | 10 | | ns | | | 49 | t <sub>RL1CH1</sub> | t <sub>CHR</sub> | CAS Hold Time CAS-before-RAS Cycle | 15 | | 20 | | 25 | | 30 | | ns | | | 50 | t <sub>RH2CL2</sub> | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | | 0 | | 0 | | 0 | | ns | | | 51 | twL1CH1 | tcwL | Write Command to CAS Lead Time | 15 | | 20 | | 25 | | 30 | | ns | | | 52 | t <sub>RL1CH1</sub> | t <sub>CSH</sub> | CAS Hold Time | 60 | | 70 | | 80 | | 100 | | ns | | | 53 | t <sub>WH2WL2</sub> | t <sub>WCP</sub> | Write Command Precharge<br>Time | 10 | | 15 | | 20 | | 25 | | ns | | | | t <sub>T</sub> | t <sub>T</sub> | Transition Time<br>(Rise and Fall) | 3 | 50 | 3 | 50 | 3 | 50 | 3 | 50 | ns | 17,18 | | | | t <sub>RI</sub> | Refresh Interval<br>(256 Cycles) | | 4 | | 4 | | 4 | | 4 | ms | 19 | #### Notes: - I<sub>DD</sub> is dependent on output loading when the device output is selected. Specified I<sub>DD</sub> (max.) is measured with the output open. - I<sub>DD</sub> is dependent upon the number of address transitions. Specified I<sub>DD</sub> (max.) is measured with a maximum of two transitions per address cycle in Static Column Mode. - Specified V<sub>IL</sub> (min.) is steady state operation. During transitions, V<sub>IL</sub> (min.) may undershoot to −1.0 V for periods not to exceed 20 ns. All AC parameters are measured with V<sub>IL</sub> (min.) ≥ V<sub>SS</sub> and V<sub>IH</sub> (max.) ≤ V<sub>DD</sub>. - 4. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 5. t<sub>RCD</sub> (max.) is specified for reference only. Operation within t<sub>RCD</sub> (max.) and t<sub>RAD</sub> (max.) limits ensure that t<sub>RAC</sub> (max.) and t<sub>CAA</sub> (max.) can be met. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.), the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 6. Assumes that $t_{RAD} \le t_{RAD}$ (max.). If $t_{RAD}$ is greater than $t_{RAD}$ (max.), $t_{RAC}$ will increase by the amount that $t_{RAD}$ exceeds $t_{RAD}$ (max.). - Assumes that t<sub>RCD</sub> ≤t<sub>RCD</sub> (max.). If t<sub>RCD</sub> is greater than t<sub>RCD</sub> (max.), t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds t<sub>RCD</sub> (max.). - 8. Measured with a load equivalent to two TTL loads and 100 pF. - Assumes that t<sub>RAD</sub> ≥ t<sub>RAD</sub> (max.). - 10. Either t<sub>BBH</sub> or t<sub>BCH</sub> must be satisfied for a Read Cycle to occur. - 11. t<sub>OFF</sub> and t<sub>OH</sub> define the time when the output reaches an open circuit condition and are not referenced to the output voltage levels. - 12. $t_{WCS}$ , $t_{WHC}$ , $t_{WHR}$ , $t_{RWD}$ , $t_{AWD}$ and $t_{CWD}$ are not restrictive operating parameters. - 13. twcs (min.) must be satisfied in an Early Write Cycle. - 14. Either t<sub>WHC</sub> (min.) or t<sub>WHR</sub> (min.) must be satisified in an Early Write and Read-Modify-Write cycles. - 15. $t_{DS}$ and $t_{DH}$ are referenced to the later falling edge of $\overline{CAS}$ or $\overline{WE}$ . - Access time is determined by the longer of t<sub>CAA</sub>, or t<sub>WPA</sub>. - 17. $t_T$ is measured between $V_{IH}$ (min.) and $V_{IL}$ (max.). - 18. AC measurements assume $t_{\tau} = 5$ ns. - 19. An initial 200 µs pause and 8 RAS-containing cycles are required when exiting an extended period of bias without clocks. An extended period of time without clocks is defined as one that exceeds the specified Refresh Interval. ### Waveforms of Read Cycle ## Waveforms of Early Write Cycle ## Waveforms of Read-Modify-Write Cycle ## Waveforms of Static Column Mode Read Cycle (CAS-Controlled) ### V53C258A ### Waveforms of Static Column Mode Read-Write Cycle ## Waveforms of Static Column Mode Read-Write Mixed Cycle ## Waveforms of RAS-Only Refresh Cycle # Waveforms of CAS-before-RAS Refresh Cycle ## Waveforms of Hidden Refresh Cycle (Read) # Waveforms of Hidden Refresh Cycle (Write) # Waveforms of CAS-Before-RAS Refresh Counter Test Cycle ### Functional Description The V53C258A is a CMOS dynamic RAM optimized for high data bandwidth, low power applications. It is functionally similar to other dynamic RAMs. The V53C258A reads and writes one data bit at a time by multiplexing an 18-bit address into a 9-bit row and a 9-bit column address. The row address is latched by the Row Address Strobe (RAS). The column address, however, is only latched during a Write cycle by either Column Address Strobe (CAS) or Write Enable (WE), whichever occurs last. During a Read cycle, the column address is not latched and continuously "flows through" the internal input latches. Access time is primarily dependent on a valid column address. CAS acts as an output enable signal in the access path. ### Memory Cycle A memory cycle is initiated by bringing $\overline{\text{RAS}}$ low. Any memory cycle initiated must not be ended or aborted before the minimum $t_{\text{RAS}}$ time specification. This ensures proper device operation and data integrity. Also, a new cycle must not be initiated until the minimum precharge time $t_{\text{RP}}/t_{\text{CP}}$ has elapsed. #### Read Cycle A Read cycle is performed by holding the Write Enable (WE) signal high during a RAS/CAS operation. The column address is not latched and must be held valid until the output becomes valid. This occurs after $t_{RAC}$ , $t_{CAA}$ and $t_{CAA}$ are all satisfied. Consequently, the access time is dependent on the timing relationships among $t_{RAC}$ , $t_{CAC}$ and $t_{CAA}$ . For example, the access time is limited by $t_{CAA}$ when $t_{RAC}$ (min.) and $t_{CAC}$ (min.) are both satisfied. #### Write Cycle A Write cycle is performed by taking WE and CAS low during a RAS operation. The column address is latched by the later of either WE or CAS going low. The input data must be valid at or before the falling edge of WE or CAS, whichever occurs last. Consequently, the Write cycle can be WE-controlled or CAS-controlled. In a CAS-controlled Write cycle where the leading edge of WE occurs prior to or coincident with CAS low transition, the output pin will be in the High-Z state at the beginning of the Write cycle. Terminating the Write cycle with $\overline{CAS}$ going high will maintain the output in the High-Z state. Terminating the Write cycle with $\overline{WE}$ going high allows the output to go active and starts a Read (Read after Write). The V53C258A incorporates a self-timed write feature that simplifies the system interface and optimizes data bandwidth. After the Write has been initiated, the V53C258A internally completes the write action and unlatches the address and data latches to be ready for the next input/output cycle. This eliminates the need for long address and data hold times during write operations and allows a subsequent column address to be applied earlier. The write pulse width, write precharge and hold time are minimized, providing maximum flexibility in system design. #### Refresh Cycle To retain data, 256 Refresh Cycles are required in each 4 ms period. Refresh can be performed in two ways: - By selecting each of the 256 row addresses determined by A0 through A7 at least once every 4 ms. Any Read, Write, Read-Modify-Write or RAS-only cycle refreshes the addressed row. - Using a CAS-before-RAS Refresh Cycle. If CAS is low during the falling edge of RAS, CAS-beforeRAS refresh is activated. The V53C258A will use the output of an internal eight-bit counter as the source of row addresses and ignore external address inputs. CAS-before-RAS is a refresh-only mode and no data access or device selection is allowed. Therefore, the state of the output will remain at High-Z. A CAS-before-RAS counter test mode is provided to ensure reliable operation of the internal refresh counter. The user can use the counter test mode to execute 256 consecutive Write cycles and then verify the written data by applying 256 consecutive Read cycles. In this mode, the V53C258A ignores external row/column addresses and takes the output from the internal counter instead. #### Data Retention Mode The V53C258A offers a CMOS standby mode that is entered by causing the $\overline{\rm RAS}$ clock to swing between a valid V $_{\rm IL}$ and an "extra high" V $_{\rm IH}$ within 0.2 V of V $_{\rm DD}$ . While the $\overline{\rm RAS}$ clock is at the "extra high" level, the V53C258A power consumption is reduced to the low I $_{\rm DD}$ level. Overall I $_{\rm DD}$ consumption when operating in this mode can be calculated as follows: $$1 = \frac{(t_{RC}) \times (I_{DD1}) + (t_{RX} - t_{RC}) \times (I_{DD6})}{t_{RX}}$$ Where $t_{RC}$ = Refresh Cycle Time $t_{RX}$ = Refresh Interval / 256 #### Static Column Mode Operation Static Column Mode operation permits all 512 columns within a selected row of the device to be randomly accessed at a high data rate. Read, Write and Read-Write-Read cycles can be performed during Static Column operation. The row address is internally retained by maintaining RAS active. Following the entry cycle into Static Column mode, data are accessed by simply changing the column address. Because the column address buffer acts as transparent or flow-through latches, access begins from a valid column address. Thus, the V53C258A behaves like a Static RAM for multiple column accesses within a row. CAS acts as an output enable. Static Column mode allows mixed Read and Write cycles. Terminating a Write cycle by taking WE high causes the Data Output lines to assume the Low-Z condition. The user has total control of Read and Write cycles by using different WE timings. Static Column Mode provides a sustained data rate of over 24 MHz for applications that require high data rates. The following equation can be used to calculate the data rate achievable: Data Rate = $$\frac{512}{t_{RC} + 511 \times t_{SRC}}$$ #### **Data Output Operation** The V53C258A data output pin has three-state capability and is controlled by $\overline{CAS}$ . When $\overline{CAS}$ is high( $\overline{CAS}$ at $V_{IH}$ ), the output is in the High-Z state. Table 1 summarizes the output state possible for various memory cycles. #### Power-On After application of the $V_{DD}$ , an initial pause of 200 $\mu s$ is required, followed by a minimum of 8 initialization cycles (any combination of cycles containing a RAS clock). Eight initialization cycles are required after extended periods of bias without clocks (greater than the Refresh Interval). During Power-On, the $\rm V_{DD}$ current requirement of the V53C258A is dependent on the input levels of RAS and CAS. If RAS is low during Power-On, the device will go into an active cycle, and $\rm I_{DD}$ will exhibit current transients. It is recommended that RAS and CAS track with $\rm V_{DD}$ or be held at a valid $\rm V_{IH}$ during Power-On to avoid $\rm I_{DD}$ surges. Table 1. Vitelic V53C258A Data Output Operation for Various Cycle Types | Cycle Type | D <sub>OUT</sub> State | |-------------------------------------------------|------------------------------------| | Read Cycles | Data from Addressed<br>Memory Cell | | CAS-Controlled Write<br>Cycle (Early Write) | High-Z | | WE-Controlled Write<br>Cycle (Late Write) | Active, not valid | | Read-Modify-Write<br>Cycles | Data from Addressed<br>Memory Cell | | Static Column Mode Read<br>Cycle | Data from Addressed<br>Memory Cell | | Static Column Mode Write<br>Cycle (Early Write) | High-Z | | Static Column Mode Read-<br>Modify-Write Cycle | Data from Addressed<br>Memory Cell | | RAS-only Refresh | High-Z | | CAS-before-RAS<br>Refresh Cycle | Data remains as in previous cycle | | CAS-only Cycles | High-Z |