# WD33C92 And WD33C93 T-52-33-27 SCSI-Bus Interface Controller #### **DOCUMENT SCOPE** This document describes both the WD33C92-SBIC and WD33C93-SBIC. The Register File and Commands are identical for both devices. For those areas in which the devices differ, the WD33C92 is referred to first followed by the WD33C93. #### **FEATURES** - Implements full SCSI features: Arbitration, Disconnect Reconnect, Parity, Synchronous data transfers up to 4 Mbytes/Sec with an offset programmable from one to five - Can be used as host adapter or peripheral adapter - Selectable for programmed-I/O DMA transfers, or direct buffer access (DBA) - "Combination" commands greatly reduce interrupt-handling responsibilities - The WD33C92 is available in 48-pin DIP or 44-pin QSM package - The WD33C93 is available in 40-pin DIP or 44-pin QSM package - Full compliance with ANSI SCSI X3T9.2 specifications - Compatible with most microprocessors through an 8-bit data bus, supports both multiplexed and non-multiplexed address/data bus systems - The WD33C92 includes 48-MA drivers for direct connection to the SCSI bus - Programmable timeouts for selection and reselection - Special "translate address" command performs the logical-to-physical address translation - 24-bit transfer counter - Single +5V supply - Low power CMOS design #### **Table of Contents** Page DOCUMENT SCOPE..... Cover FEATURES.. PIN DESIGNATION DIP Diagram WD33C92......1 QSM Diagram WD33C92......1 SIGNAL DESCRIPTION WD33C93......6 ARCHITECTURE......8 Head Number Register......12 Select-Without-ATN 19 Select-And-Transfer 19 i ## T-52-33-27 FIGURE TITLE 1. WD33C92/3-SBIC Block Diagram..... 1. WD33C92/3-SBIC Block Diagram82. Processor/DMA Interface243. Processor Write - Direct Addressing Mode254. Processor Read - Direct Addressing Mode255. Processor Write - Indirect Addressing Mode266. Processor Read - Indirect Addressing Mode267. DMA Write27 9. WD-Bus Buffer Write 28 10. WD-Bus Buffer Read 28 11. INTRQ 29 12. Arbitration WD33C92 29 13. Arbitration WD33C93 30 14. Selection - Initiator WD33C92 31 15. Selection - Initiator WD33C92 32 16. Selection - Target WD33C92 33 17. Selection - Target WD33C93 34 18. Reselection - Initiator WD33C92 35 19. Reselection - Initiator WD33C93 36 20. Reselection - Target WD33C93 36 21. Reselection - Target WD33C93 38 22. Asynchronous Information Transfer In - Initiator WD33C92 39 23. Asynchronous Information Transfer In - Initiator WD33C93 40 24. Asynchronous Information Transfer In - Target WD33C92 41 25. Asynchronous Information Transfer Out - Initiator WD33C92 43 27. Asynchronous Information Transfer Out - Initiator WD33C93 42 28. Asynchronous Information Transfer In - Initiator WD33C93 45 29. Asynchronous Information Transfer In - Initiator WD33C93 45 29. Asynchronous Information Transfer In - Initiator WD33C93 46 30. Synchronous Information Transfer In - Initiator WD33C93 31. Synchronous Information Transfer In - Initiator WD33C93. 48 32. Synchronous Information Transfer In - Target WD33C92. 49 33. Synchronous Information Transfer In - Target WD33C93. 50 34. Synchronous Information Transfer Out - Initiator WD33C92. 51 35. Synchronous Information Transfer Out - Initiator WD33C93. 52 36. Synchronous Information Transfer Out - Target WD33C92. 53 37. Synchronous Information Transfer Out - Target WD33C93. 54 38. Arbitration To Bus Free WD33C92. 55 45. Connected-As-A-Target To Bus Free WD33C93......58 List of Illustrations ## List of Tables T-52-33-27 | | SLE TITLE | Page | |-----------|-------------------------------------------------------------------|------| | 1. | Register Map | 10 | | | Transfer Periods | | | 3. | Offset | 13 | | 4. | SCSI Status Codes, Successful Completion Interrupt. | 14 | | 5. | SCSI Status Codes, Pause Or Aborted Interrupt | 15 | | 6, | SCSI Status Codes, Terminated Interrupt | 15 | | 7. | SCSI Status Codes, Service Required Interrupt | 15 | | 8, | Command List | , 17 | | 9. | Select-And-Transfer Command Phase Codes | 20 | | 10. | Reselect-And-Transfer Command Phase Codes | 21 | | | Wait-For-Select-And-Receive Phase Codes | | | 12. | I/O, C/D, MSG, During Receive | 21 | | 13. | I/O, C/D, MSG, During Send | 22 | | 14. | DC Operating Characteristics | 24 | | 15. | Processor/DMA Interface | 24 | | 16. | Processor Write - Direct Addressing Mode | 25 | | 17. | Processor Read - Direct Addressing Mode | 25 | | 18. | Processor Write - Indirect Addressing Mode | 26 | | 19. | Processor Read - Indirect Addressing Mode | 26 | | 20. | DMA Write | 27 | | 21. | DMA Read | 27 | | 22. | WD-Bus Buffer Write | 28 | | 23. | WD-Bus Buffer Read | 28 | | 24. | INTRQ | 29 | | 25, | Arbitration WD33C92 | 30 | | 20. | Arbitration WD33C93 | 30 | | 27. | Selection - Initiator WD33C92 | 31 | | 28. | Selection - Initiator WD33C93 | 32 | | 29. | Selection - Target WD33C92 | 33 | | 30. | Selection - Target WD33C93 | 34 | | 01,<br>00 | Reselection - Initiator WD33C92 | 35 | | 02.<br>00 | Reselection - Initiator WD33C93 | 36 | | 30.<br>21 | Reselection - Target WD33C93 | 3/ | | 25 | Asynchronous Information Transfer In - Initiator WD33C92 | 38 | | 35. | Asynchronous Information Transfer In - Initiator WD33C92 | 39 | | 30.<br>37 | Asynchronous Information Transfer In - Target WD33C93 | 40 | | QΩ. | Asynchronous Information Transfer In - Target WD33C93 | 41 | | 30. | Asynchronous Information Transfer Out - Initiator WD33C92 | 42 | | 40 | Asynchronous Information Transfer Out - Initiator WD33C93 | 43 | | 41 | Asynchronous Information Transfer Out - Target WD33C92 | 44 | | 42. | Asynchronous Information Transfer Out - Target WD33C93 | 46 | | 43 | Synchronous Information Transfer In - Initiator WD33C92 | 47 | | 44 | Synchronous Information Transfer In - Initiator WD33C93 | 47 | | 45. | Synchronous Information Transfer In - Target WD33C92 | 40 | | 46. | Synchronous Information Transfer In - Target WD33C93 | 50 | | 47. | Synchronous Information Transfer Out - Initiator WD33C92 | 50 | | 48. | Synchronous Information Transfer Out - Initiator WD33C93 | 52 | | 49. | Synchronous Information Transfer Out - Target WD33C92 | 53 | | 50. | Synchronous Information Transfer Out - Target WD33C93 | 54 | | 51. | Arbitration To Bus Free WD33C92 | 55 | | 52. | Arbitration To Bus Free WD33C93 | 55 | | 53. | Selection - Initiator Or Reselection - Target to Rus Free WD33C92 | 56 | | 54. | Selection - Initiator Or Reselection - Target to Rus Free WD33C93 | 56 | | 55. | Connected-As-An-Initiator To Bus Free WD33C92 | 57 | | 56. | Connected-As-An-Initiator To Bus Free WD33C93 | 57 | | 57. | Connected-As-A-Target To Bus Free WD33C92 | 58 | | | Connected-As-A-Target To Bus Free WD33C93 | | WD33C92-SBIC QSM Diagram WD33C93-SBIC QSM Diagram WD33C92-SBIC DIP Diagram WD33C93-SBIC DIP DIAGRAM 51E D ## T-52-33-27 The WD33C92/3 SCSI Bus Interface Controllers are designed to adapt either a Host (Initiator) system or a peripheral controller (Target) system to the SCSI bus. In either environment, the WD33C92/3 operates in any one of three possible states: Disconnected, connected as a Target or connected as an Initiator. The WD33C92 is used in conjunction with external drivers for the differential driver option. The WD33C93-SBIC includes 48 MA drivers, allowing direct connection to the SCSI bus for the single-ended interfacing option. Following is a brief summary of the SCSI protocol between a Host/Initiator and a Target/Controller. - · The Host selects a SCSI controller. - The controller requests a command from the Host specifying the task to be performed, eg. disk read. - The controller interprets the command and executes it by reading data from the disk and then requesting that the Host accept the data. - When all data has been transferred, the controller requests that the Host accept the Status Byte. - After the Host accepts the status from the controller, the controller disconnects from the bus, leaving it free for the next operation. When used in an initiator system, the WD33C92/3-SBIC connects to both the Host (8086/8088 type) bus and the SCSI bus, waits for a command from the Host to select a specific Target, arbitrates for the SCSI bus if necessary, and selects the designated Target. When the bus is busy serving a higher priority Initiator, the WD33C92/3-SBIC waits for the bus to become available, then attempts to select the Target. When successful, the WD33C92/3-SBIC generates an interrupt to the Host to indicate that the selection process has been completed. After the Target device requests a command byte, the WD33C92/3-SBIC interrupts the Host and passes on the request. The Host responds by giving a "Transfer Info" command to the WD33C92/3-SBIC, along with the command byte requested by the Target, and then the command byte is passed on to the Target. This process continues until all command, data, and status bytes have been transferred. During a data transfer phase, the data can be transferred between the WD33C92/3-SBIC and Host memory via DMA. To relieve the Host of some of the interrupt-handling responsibilities, the Select and Transfer Information commands may be chained together by using the special SELECT-AND-TRANSFER commands. When the WD33C92/3-SBIC is used in a peripheral controller system, it communicates with the local processor and SCSI bus in the same way as when used in an initiator system. It is also capable of operating as a busmaster on the controller's local data bus. Therefore, during a data transfer phase, the WD33C92/3-SBIC can issue read and write enables to access an external buffer without requiring DMA or programmed I/O transfers. The WD33C92/3 implements arbitration, parity, and synchronous transfers as well as the full standard SCSI physical path definition for use with either the differential or single-ended interfacing option. The WD33C92/3-SBICs are MOS/VLSI devices implemented in 3 micron high-speed CMOS, operating from a single +5 volt supply. The WD33C92/3-SBIC is available in a 48-pin DIP, while the WD33C93-SBIC is available in a 40-pin DIP. Both devices are available in 44-pin QSM packages. All input and output pins are TTL compatible. #### WD33C92-SBIC SIGNAL DESCRIPTION T-52-33-27 The following table describes the function of the signals serviced by the WD33C92/3-SBIC. The signals that deal with the SCSI bus are presented first, followed by the signals that communicate with the Host/DMA interface. | PIN<br>NUMBER | MNEMONIC | SIGNAL NAME | 1/0 | FUNCTION | |---------------|-------------|---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIP/QSM | | | لستنسا | RFACE | | 1/1 | TGS | TARGET GROUP<br>SELECT | 0 | The WD33C92 asserts TGS when operating as a Target. This enables the SCSI drivers for REQ, MSG C/D, and I/O as output signals. | | 2/2 | IGS | INITIATOR GROUP<br>SELECT | 0 | When in the Idle or Initiator state, TGS is de-asserted and REQ, MSG, C/D, and I/O are enabled for input. The WD33C92 asserts IGS when operating as an Initiator. This enables SCSI drivers for ATN and ACK as output signals. | | | | | | When in the Idle or Target state, IGS is de-asserted and ATN and ACK are enabled for input. | | 3/3 | SDIE | SCSI DATA IN<br>ENABLE | 0 | Enables SCSI data bus receivers. | | 4/4 | SDOE | SCSI DATA OUT<br>ENABLE | 0 | Enables SCSI data bus drivers. | | 5/5 | ARBLD | ARBITRATION<br>LOAD | 0 | Latches the decoded port number into an external register just prior to the SCSI bus arbitration process. | | 8/7 | BSYO | BUSY OUT | 0 | The WD33C92 asserts BSYO to drive the SCSI BSY signal. | | 10/9 | BSYI | BUSY IN | ı | BSYI signals the WD33C92 that the SCSI BSY signal is asserted. | | 9/8 | SELO | SELECT OUT | 0 | The WD33C92 asserts SELO to drive the SCSI SEL signal. | | 11/10 | SELI | SELECT IN | I | When asserted, SELI signals the WD33C92 that the SCSI SEL signal is asserted. | | 30/28 | SDP | SCSI DATA<br>PARITY | 1/0 | SCSI bus data parity | | 31/29<br>thru | SD0<br>thru | SCSI DATA 0<br>thru | 1/0 | SCSI bus data bit 0 thru | | 38/36 | SD7 | SCSI DATA 7 | | SCSI bus data bit 7 | | 42/38 | C/D | CONTROL/DATA | 1/0 | C/D is asserted when there is Control information on the SCSI data bus and de-asserted for data. C/D is an input when the WD33C92 is operating as an Initiator (TGS de-asserted) and an output when operating as a Target (TGS asserted). | | 43/39 | MSG | MESSAGE | I/O | MSG is asserted during a message phase. MSG is an input when the WD33C92 is operating as an Initiator (TGS de-asserted) and an output when operating as a Target (TGS asserted). | | 44/40 | 1/ō | INPUT/OUTPUT | I/O | I/O controls the direction of data movement on the SCSI bus with respect to the Initiator. When asserted, data is input to the Initiator. When de-asserted, data is output from the Initiator. I/O is an input signal when the WD33C92 is operating as an Initiator (TGS de-asserted) and an output signal when operating as a Target (TGS asserted). | | T-52-33-27 | | | | | | | | | |------------------------|------------------|--------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN<br>NUMBER | MNEMONIC | SIGNAL NAME | 1/0 | FUNCTION | | | | | | DIP/QSM | | SCSI IN | ITERFA | CE (cont.) | | | | | | 45/41 | REQ | REQUEST | 1/0 | REQ requests an REQ/ACK data transfer. REQ is an input signal when the WD33C92 is operating as an initiator (TGS de-asserted), and an output signal when operating as a Target (TGS asserted). | | | | | | 46/42 | ACK | ACKNOWLEDGE | 1/0 | ACK acknowledges a REQ/ACK data transfer hand-<br>shake. ACK is an output signal when the WD33C92<br>is operating as an Initiator (IGS asserted), and an input<br>when operating as a Target (IGS de-asserted). | | | | | | 47/34 | ATN | ATTENTION | 1/0 | ATN signals that the Initiator has a message to transfer. ATN is an output signal when the WD33C92 is operating as an Initiator (IGS asserted) and an input signal when connected as a Target (IGS de-asserted). | | | | | | | | PROCESS | OR/DM | A INTERFACE | | | | | | 7/6 | CLK | CLOCK | Î | 10 MHz square wave clock | | | | | | 12/12 | DRQ/DRQ | DATA REQUEST | 0 | DRQ interfaces with an external DMA controller (eg. 8237) and forms the DRQ/DACK handshake for data byte transfers. | | | | | | | | DATA REQUEST | | DRQ interfaces with an external buffer. When asserted, data burst transfers are enabled using Direct Buffer Access (DBA). | | | | | | | | | | This signal is open drain. | | | | | | | | | | DRQ should be pulled up to +5v with a 1K resistor. | | | | | | 13/13 | DACK/RCS | DMA<br>ACKNOWLEDGE | l<br>l | DACK interfaces with an external DMA controller (eg. 8237). When asserted, all bus transfers are to or from the Data Register regardless of the contents of the Address Register. | | | | | | | | RAM CHIP<br>SELECT | 0 | RCS interfaces with an external buffer. When asserted, WE and RE are enabled as output signals making it possible for the WD33C92 to access the buffer directly. | | | | | | | | | | ALE must be low (Ov) during DMA or DBA transfers. CS must be inactive (+5v) during DACK or RCS active (100ns margin). | | | | | | | | | | This signal is open drain. | | | | | | 15/14 | INTRQ | INTERRUPT<br>REQUEST | 0 | INTRQ signals a local microprocessor or Host that a WD33C92 command has terminated or the SCSI interface needs service. | | | | | | 16/15<br>thru<br>23/22 | DO<br>thru<br>D7 | DATA O<br>thru<br>DATA 7 | 1/0 | Local data bus bit 0<br>thru<br>Local Data bus bit 7 | | | | | | 25/24 | A0 | ADDRESS O | 1 | A0 is used to access an internal register during indirect addressing mode of operation. During direct addressing A0 is ignored. | | | | | | | | | | A0 = 0. The address of the desired register is loaded into the Address Register during a write cycle (WE asserted). | | | | | | | | CHIP SELECT | | A0 = 1. The register selected by the Address REgister is accessed. When CS is asserted, WE and RE are enabled as input | | | | | | 26/25 | CS | CHIP SELECT | ' | signals for accessing registers within the WD33C92. | | | | | | PIN | l | | | <del></del> | |-------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | | | | FUNCTION | | DIP/QSM | | PROCESSOR/ | DMA IN | NTERFACE (cont.) | | 27/26 | WE | WRITE ENABLE | 1/0 | WE is an input signal and enables writing to an internal register when used with CS. | | | | | | WE is a an output signal and enables writing to the external buffer when used with RCS. | | | | | ļ | WE is a tri-state signal. | | 28/27 | RE | READ ENABLE | 1/0 | RE is an input signal and enables reading an internal register when used with CS. | | | | | | RE is an output signal and enables reading the external buffer when used with RCS. | | | | | | RE is a tri-state signal. | | 39/37 | MR | MASTER RESET | 1 | When asserted, MR places the WD33C92 into an idle state. All SCSI signals are placed in a passive state. | | 41/11 | ALE | ADDRESS<br>LATCH<br>ENABLE | l | With the trailing edge of ALE, the address on the local Data Bus is latched into the Address Register. When indirect addressing is used, as in non-multiplexed busses, the ALE pin must be grounded. | | | | MIS | CELLA | NEOUS | | 6/<br>14/<br>24/23<br>29/<br>40/<br>48/44 | TEST<br>TEST<br>VSS<br>TEST<br>TEST<br>VCC | FACTORY TEST<br>FACTORY TEST<br>GROUND<br>FACTORY TEST<br>FACTORY TEST<br>+5 VOLTS | | TEST pins are for factory use only and should not be connected. | #### WD33C93-SBIC SIGNAL DESCRIPTION The following table describes the function of the signals serviced by the WD33C93-SBIC. The signals that deal with the SCSI bus are presented first, followed by the signals that communicate with the Host/DMA interface. #### PIN DESCRIPTION | PIN<br>NUMBER | MNEMONIC | SIGNAL NAME | 1/0 | FUNCTION | | | | |---------------|-------------|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | DIP/QSM | SCSI IN | TERFACE - All SCS | 31 pins | have open-drain output drivers | | | | | 1/2 | 1/0 | INPUT/OUTPUT | 1/0 | I/O controls the direction of data movement on the SCSI bus with respect to the Initiator. When asserted, data is input to the Initiator. When de-asserted, data is output from the Initiator. IO is an input signal when the WD33C93 is operating as an Initiator and an output signal when operating as a Target. | | | | | 2/3 | MSG | MESSAGE | 1/0 | MSG is asserted during a message phase. MSG is an input when the WD33C93 is operating as an Initiator and an output when operating as a Target. | | | | | 4/5 | Ĉ/D | CONTROL/DATA | I/O | C/D is asserted when there is Control information on the SCSI data bus and de-asserted for data. C/D is an input when the WD33C93 is operating as an Initiator and an output when operating as a Target. | | | | | 5/6 | BSY | BUSY | 1/0 | BSY is asserted by the WD33C93 as an output when attempting to arbitrate for the SCSI bus or when connected as a target. When the WD33C93 is connected as an Initiator, BSY operates as an input. | | | | | 6/7 | SEL | SELECT | 1/0 | The WD33C93 asserts SEL as an output when trying to select or reselect another SCSI device. The WD33C93 receives SEL as an input when it is being selected. | | | | | 25/28 | DBP | SCSI DATA<br>PARITY | 1/0 | SCSI bus data parity | | | | | 26/29 | DBO | SCSI DATA 0 | 1/0 | SCSI bus data bit 0 | | | | | 27/30 | DB1 | SCSI DATA 1 | 1/0 | SCSI bus data bit 1 | | | | | 29/32<br>thru | DB2<br>thru | SCSI DATA 2<br>thru | 1/0 | SCSI bus data bit 2<br>thru | | | | | 32/35 | DB5 | SCSI DATA 5 | 1/0 | SCSI bus data 5 | | | | | 33/37 | DB6 | SCSI DATA 6 | 1/0 | SCSI bus data bit 6 | | | | | 34/38 | DB7 | SCSI DATA 7 | 1/0 | SCSI bus data bit 7 | | | | | 37/41 | ATN | ATTENTION | 1/0 | ATN signals that the Initiator has a message to transfer. ATN is an output signal when the WD33C93-SBIC is operating as an Initiator and an input signal when connected as a Target. | | | | | 38/42 | ACK | ACKNOWLEDGE | 1/0 | ACK acknowledges a REQ/ACK data transfer hand-<br>shake. ACK is an output signal when the WD33C93<br>is operating as an Initiator and an input when<br>operating as a Target. | | | | | 39/43 | REQ | REQUEST | 1/0 | operating as a Target. REQ requests an REQ/ACK data transfer. REQ is a input signal when the WD33C93 is operating as a Initiator and an output signal when operating as Target. | | | | | | | | <u> </u> | | | | | | PIN<br>NUMBER | MNEMONIC | SIGNAL NAME | 1/0 | FUNCTION | |------------------------|------------------|--------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIP/QSM | MINEMOTIC | <u> </u> | | A INTERFACE | | | CLK | CLOCK | 1 | 10 MHz square wave clock | | 7/8<br>8/9 | DRQ/DRQ | DATA REQUEST | 0 | DRQ interfaces with an external DMA controller (eg. 8237) and forms the DRQ/DACK handshake for data byte transfers. | | * | | DATA REQUEST | l | DRQ interfaces with an external buffer. When asserted, data burst transfers are enabled using Direct Buffer Access (DBA). | | | | | | This signal is open drain. | | [ | | l | | DRQ should be pulled up to +5V with a 1K resistor. | | 9/10 | DACK/RCS | DMA<br>ACKNOWLEDGE | • | DACK interfaces with an external DMA controller (eg. 8237). When asserted, all bus transfers are to or from the Data Register regardless of the contents of the Address Register. | | | | RAM CHIP<br>SELECT | 0 | RCS interfaces with an external buffer. When RCS is asserted, WE and RE are enabled as output signals making it possible for the WD33C93 to access the buffer directly. | | | | | | ALE must be low (Ov) during DMA or DBA transfers. CS must be inactive (+5V) during DACK or RCS active (100ns margin). | | 10/12 | INTRQ | INTERRUPT<br>REQUEST | 0 | This signal is open drain. INTRQ signals a local microprocessor or Host that a WD33C93 command has terminated or the SCSI interface needs service. | | 11/13<br>thru<br>18/20 | D0<br>thru<br>D7 | DATA 0<br>thru<br>DATA 7 | 1/0 | Local data bus bit O<br>thru<br>Local Data bus bit 7 | | 19/21 | A0 | ADDRESS O | ' | A0 is used to access an internal register during the indirect addressing mode of operation. During direct addressing A0 is ignored. | | | | | | A0 = O. The address of the desired register is loaded into the Address Register during a write cycle (WE asserted). | | | | | | A0 = 1. The register selected by the Address Register is accessed. | | 21/24 | CS CS | CHIP SELECT | ı | When CS is asserted, WE and RE are enabled as input signals for accessing registers within the WD33C93. | | 22/25 | WE | WRITE ENABLE | 1/0 | WE is an input signal and enables writing to an internal register when used with CS. | | | | | | WE is an output signal and enables writing to the external buffer when used with RCS. WE is a tri-state signal. | | 23/26 | RE | READ ENABLE | 1/0 | RE is an input signal and enables reading an internal register when used with CS. | | | | | | RE is an output signal and enables reading the external buffer when used with RCS. RE is a tri-state signal. | | 24/07 | ALE. | ADDDESS | | With the trailing edge of ALE, the address on the local | | 24/27 | ALE | ADDRESS | <b>I</b> | data bus is latched into the Address Register. When indirect addressing is used, as in non-multiplexed busses the ALE pin must be grounded. | | 36/40 | MR | MASTER RESET | 1 | When asserted, MR places the WD33C93 into a disconnected state. All SCSI signals are placed in a passive state. | | | <del></del> | г | | 1-52-33-2/ | | | | | | |--------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------|--|--|--|--|--| | PIN<br>NUMBER | MNEMONIC | SIGNAL NAME | 1/0 | FUNCTION | | | | | | | DIP/QSM | MISCELLANEOUS | | | | | | | | | | /1<br>/11<br>3/4<br>20/23<br>28/31<br>35/39<br>/29<br>/36<br>40/44 | TEST TEST VSS VSS VSS VSS TEST TEST VCC | FACTORY TEST FACTORY TEST GROUND GROUND GROUND GROUND FACTORY TEST FACTORY TEST + 5 VOLTS | | TEST pins are for factory use only and should not be connected. | | | | | | FIGURE 1. WD33C92/3-SBIC BLOCK DIAGRAM #### **ARCHITECTURE** As illustrated in Figure 1, the WD33C92/3-SBIC consists of nine major building blocks. #### SCSI ARBITRATION PLA The Programmable Logic Array (PLA) performs the SCSi arbitration process. When a Select or Reselect Command is issued, the PLA waits for the bus free condition (BSY and SEL both false), then outputs the chips's bus ID on the Bus and asserts BSY. #### PARITY GENERATOR AND CHECKER This selection generates the parity for the data placed on the SCSI bus by the WD33C92/3-SBIC and checks the parity received from the SCSI bus. Even parity on a byte received from the SCSI bus indicates an error. #### SCSI REQ AND ACK HANDSHAKE LOGIC This logic performs the high-speed handshaking on the SCSI bus. This state machine operates from the 10 MHz input clock and performs either asynchronous or synchronous handshaking as described in the ANSI SCSI specifications. #### **DATA BUFFER** The Data Buffer is a five-byte FIFO which temporarily holds information until the SCSI bus is ready to accept a transmitted data byte, or the Host is ready to accept a received data byte. #### **REGISTER FILE** This file consists of 28 registers which hold various parameters and information needed by the WD33C92/3-SBIC to execute commands. ### STE D #### **PROCESSOR INTERFACE** Multiplexed or non-multiplexed bus processors are supported by this interface. For non-multiplexed processors, the address of the register to be accessed is first written into the internal Address Register. For multiplexed processors, ALE is used to load the address from the local data bus. #### **ARITHMETIC LOGIC UNIT (ALU)** The ALU performs the division necessary for the logicalto-physical address translation. It is also used by the WD33C92/3-SBIC internal microcontroller to provide several logical and arithmetic functions. #### **BYTE COUNTER** This is a 24-bit counter used by the WD33C92/3-SBIC to keep track of how many data bytes are to be sent or received during a data transfer command. #### MICROCONTROLLER The internal microcontroller performs command interpretation and controls the PLA and handshaking logic. #### **REGISTER FILE** The Register File consists of 28 registers. They function as the logical and physical sector address registers, three ID registers (source device, destination device, and its own), and miscellaneous status and control registers. For indirect addressing, when A0 = 0 and $\overline{WE}$ is asserted, the Address Register is loaded with the address of the desired register. When A0 = 0, and $\overline{RE}$ is asserted, the Auxiliary Status Register is read. See the Address Register and Auxiliary Register description for details. When A0 = 1, all other registers can be written to or read from, depending on the state of WE, RE and and the contents of the Address Register. Table 1 is a map listing all the registers, their addresses, the state of AO, RE or WE. In every instance CS is asserted, therefore it is not listed. For direct addressing, the state of A0 is ignored and ALE is used to load the Address Register during each cycle prior to the assertion of RE or WE. Therefore, this addressing mode requires only one I/O cycle to randomly access any register in the Register File. All unused bits of a defined register are reserved and must be set to zero. Reading an undefined or unavailable register results in an output of all ones to the data bus. #### **ADDRESS REGISTER** The Address Register is a write-only register and counter, used to address a specific register in the Register File. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---|---|------|---|---|---|-----| | 0. | 0 | 0 | .AR4 | | | | AR0 | The address of the first register to be accessed, is written to this register by the local processor/Host data bus (D7 through D0). To write to this register during indirect addressing, A0 must be de-asserted and CS and WE asserted. During direct addressing, A0, WE and RE are ignored and the Address Register is written to by the trailing edge of ALE, prior to asserting WE or RE The content of the Address Register is incremented by one each time a register in the Register File is accessed. Exceptions to this are the Address, Auxiliary Status, Data, and Command registers. The Address Register is reset to zero by MR but is not affected by the Reset Command. | A0 | R/W | REGISTER ACCESSED | | | | | |----|-------|-----------------------|---------|-----|--|--| | 0 | w | ADDRESS | | • • | | | | 0 | R | AUXILIARY STATUS | | • • | | | | 1 | R/W | OWN ID | | 0 0 | | | | 1 | R/W | CONTROL | | 0 1 | | | | 1 | R/W | TIMEOUT PERIOD | | 0 2 | | | | 1 | R/W | TOTAL SECTORS | /CDB 1 | 0 3 | | | | 1 | R/W | TOTAL HEADS | /CDB 2 | 0 4 | | | | 1. | R/W | TOTAL CYLINDERS (MSB) | /CDB 3 | 0 5 | | | | 1 | R/W | TOTAL CYLINDERS (LSB) | /CDB 4 | 0 6 | | | | 1 | R/W | LOGICAL ADDRESS (MSB) | /CDB 5 | 0 7 | | | | 1 | R/W | LOGICAL ADDRESS | /CDB 6 | 0 8 | | | | 1 | R/W | LOGICAL ADDRESS | /CDB 7 | 0 9 | | | | 1 | R/W | LOGICAL ADDRESS (LSB) | /CDB 8 | 0 A | | | | 1 | R/W | SECTOR NUMBER | /CDB 9 | 0 B | | | | 1 | R/W | HEAD NUMBER | /CDB 10 | 0 C | | | | 1 | R/W | CYLINDER NUMBER (MSB) | /CDB 11 | 0 D | | | | 1 | R/W | CYLINDER NUMBER (LSB) | /CDB 12 | 0 E | | | | 1 | R/W | TARGET LUN | | 0 F | | | | 1 | R/W | COMMAND PHASE | | 1 0 | | | | 1 | R/W | SYNCHRONOUS TRANSFER | | 1 1 | | | | 1 | R/W | TRANSFER COUNT (MSB) | | 1 2 | | | | 1 | R/W | TRANSFER COUNT ` | | 1 3 | | | | 1 | l R/W | TRANSFER COUNT (LSB) | | 1 4 | | | | 1 | R/W | DESTINATION ID | | 1 5 | | | | 1 | R/W | SOURCE ID | • | 16 | | | | 1 | R | SCSI STATUS | | 1 7 | | | | 1 | R/W | COMMAND | | 18 | | | | 1 | R/W | DATA | | 1 9 | | | Registers in locations 03 Hex through 10 Hex are used exclusively by the Translate Address and/or Combination Commands, i.e.: Command Codes 08-0C (refer to Table 8). The function of each register is determined by the type of command. When using direct addressing (Multiplexed Bus with ALE), the Auxiliary Status Register is mapped at 1F Hex. #### **AUXILIARY STATUS REGISTER** The Auxiliary Status Register is a read-only register containing general information not directly related to the interrupt condition. When using a multiplexed address/data bus with ALE (direct addressing), this register is mapped at 1F Hex. This register is reset to zero by the Reset Command. The AUX STATUS register cannot be accessed during data phase when either DACK or RCS is active. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|---|---|----|-----| | INT | LCI | BSY | CIP | 0 | 0 | PE | DBR | #### Bit 7 - INT - Interrupt Pending INT indicates that the INTRQ signal is asserted. The Host must read the SCSI Status Register before issuing any command. #### Bit 6 - LCI - Last Command Ignored LCI indicates that a command issued by the host, just prior to or concurrent with a pending interrupt, was ignored. In the case of a reselection interrupt occurring after a select command is issued, but before the selection process begins, the LCI bit will not be set. #### Bit 5 - BSY - BUSY BSY indicates a level II command is being performed. At this time, only the Command Register (whgen CIP = 0), Data Register, and Auxiliary Status Register are accessible by the Host. #### Bit 4 - CIP - Command in Progress CIP indicates that the WD33C92/3-SBIC is interpreting the command just entered into the Command Register. The Command Register is not accessible to the Host at this time. #### Bit 3, 2 Not Used, will be zero #### Bit 1 - PE - Parity Error PE indicates that even parity was detected on the data byte received during a Receive or Transfer Info command. Detection of a parity error sets the PE Status regardless of the state of the Halt On Parity Error (HPE) in the Control Register. PE is reset to zero when a new command is issued. T-52-33-27 • #### Bit 0 - DBR - Data Buffer Ready During Programmed I/O, DBR indicates to the Host that the Data Register is available for reading or During Send or Transfer Commands, data is transmitted over the SCSI bus from the Data Register, DBR = 1 indicates that the Data Register is in need of a data byte from the local processor/Host. DBR = 0 indicates there is a data byte in the Data Register ready for the SCSI bus. During Receive or Transfer Commands, data is received over the SCSI bus into the Data Register. DBR = 1 indicates the Data Register has a Data Byte ready for the local processor/Host to read. DBR = 0 indicates the Data Register is empty and needs to be written to by the SCSI bus. #### OWN ID REGISTER - Address 00 Hex - RE WE The encoded SCSI bus address of the WD33C92/3-SBIC is written to the Own ID Register. This register is sampled and becomes effective only after a Reset Command is issued to the WD33C92/3-SBIC. It is set to zero by the power-up reset (MR) and if any bus ID other than zero is desired it must be loaded with the proper value and sampled with a Reset Command. | Γ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|-----|-----|----| | Γ | Ò | 0 | 0 | 0 | 0 | ID2 | ID1 | DO | #### CONTROL REGISTER - Address 01 Hex - RE/WE The Control Register is used to enable or disable certain halt and select functions. This register is reset to zero upon power-up or by a Reset Command. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|---|---|-----|---|----|-----| | DMA | WDB | 0 | 0 | EDI | D | HA | HPE | #### Bit 7 - DMA - DMA Select DMA must be set when the WD33C92/3-SBIC is interfaced with a DMA controller. The DMA controller transfers data to or from the WD33C92/3-SBIC by asserting DAC and WE or RE in response to DRQ being asserted by the WD33C92/3-SBIC. DMA is valid only during SCSI data transfer, ie: Message, Status, and Command Information require Programmed I/O. #### Bit 6 - WDB - WD-Bus Select WDB must be set when the WD33C92/3-SBIC is operating in the Direct Buffer Access (DBA) mode. This causes the RCS to function as an output signal for selecting an external buffer, enables WE and RE as output signals for the transfer of data, and causes DRQ to function as an input for temporarily halting data transfers. WDB is valid only durng SCSI data transfer, le: Message, Status, and Command Information require Programmed I/O. Bits 4 and 5 are not used and should be set to zero. #### Bit 3 - EDI - Ending Disconnect Interrupt Under normal conditions, when the EDI bit is not set, a select and transfer command will complete with a 16th interrupt followed by an 85h interrupt once the target disconnects. When the EDI bit is set, the SAT complete interrupt (16h) gets delayed until the target disconnects. The disconnect interrupt (85h) is assumed to be included in the 16h interrupt and will not occur. #### Bit 2 - IDI - Intermediate Disconnect Interrupt This bit is used to notify the SBIC microcontroller to generate an interrupt (85h) when the target disconnects temporarily. Normally the SBIC would remain busy and wait for the target to reselect. This feature allows overlapped SCSI transactions. #### Bit 1 - HA - Halt On Attention The HA bit causes the WD33C92/3-SBIC to terminate a Send or Receive Command when the ATN input is asserted. ATN indicates that the initiator has a message for the WD33C92/3-SBIC. During synchronous data transfers the HA bit is ignored, therefore Send or Receive Commands are not terminated by the Attention condition. The HA bit is valid only when the WD33C92/3-SBIC is connected as a Target. #### Bit 0 - HPE - Halt On Parity Error The HPE bit causes the WD33C92/3-SBIC to terminate a Receive or Transfer Command when a Parity Error is detected on an incoming data byte. As the Initiator, termination due to a Parity Error causes the ACK signal to remain in the active state, inhibiting any additional data transfers (REQ) by the Target. During synchronous data transfers the HPE bit is ignored, therefore Receive and Transfer Commands are not terminated by Parity Errors. #### TIMEOUT PERIOD REGISTER -Address 02 Hex - RE/WE The contents of this 1-Byte register controls the timeout period required by the Select and Reselect Commands. The timeout values are in increments of 8 msec (with a 10MHz clock), therefore, a value of FF Hex provides a timeout period of 2.04 seconds. A value of 00 Hex written to this register disables the timeout period. The timeout period specifies the length of time the WD33C92/3-SBIC waits for BSYI/BSY in, following its de-assertion of BSYO/BSY out, before terminating the command presently in progress. This register is reset to zero by the Reset Command. ## TOTAL SECTORS REGISTER or CDB BYTE 1 - Address 03 Hex - RE/WE Prior to issuing a Translate Address Command, this register is to be loaded with the total number of sectors per track. Prior to issuing a Select-And-Transfer Command, this register is to be loaded with the first byte of the Command Descriptor Block. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the first byte of the Command Descriptor Block in this register. This register is set to zero by the Reset Command. #### TOTAL HEADS REGISTER or CDB BYTE 2 -Address 04 Hex - RE/WE Prior to issuing a Translate Address Command, this register is to be loaded with the total number of heads. Prior to issuing a Select-And-Transfer Command, this register is to be loaded with the second byte of the Command Descriptor Block. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the second byte of the Command Descriptor Block in this register. This register is set to zero by the Reset Command. #### TOTAL CYLINDERS REGISTER or CDB BYTES 3, 4 -Addresses 05, 06 Hex - RE/WE Prior to issuing a Translate Address Command, this register is to be loaded with the total number of cylinders. The MS Byte should be loaded in address 05 and the LS byte in address 06 Hex. Prior to issuing a Select-And-Transfer Command, this register is to be loaded with the third byte of the Command Descriptor Block in address 05 and the fourth in address 06 Hex. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the third byte of the Command Descriptor Block into address 05 and the fourth byte into address 06 Hex. This register is set to zero by the Reset Command. #### LOGICAL ADDRESS REGISTER or CDB 5 thru 8 -Address 07 thru 0A Hex - RE/WE Prior to issuing a Translate Address Command, this register is to be loaded with the 4-Byte logical sector address. The MS Byte should be loaded in address 07 and the LS byte in address 0A Hex. SCSI commands requiring a 6-Byte Command Descriptor Block need only have the fifth byte written to address 07 and the sixth to address 08 Hex prior to issuing a Select-And-Transfer Command. It is not necessary to write to addresses 09 or 0A. However, SCSI commands requiring a 10 or 12 byte CDB must have the fifth through eighth bytes written to addresses 07 through 0A Hex. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the appropriate CDB bytes into addresses 07 through 0A Hex. This register is set to zero by the Reset Command. #### **SECTOR NUMBER REGISTER or CDB 9 -**Address 0B Hex - RE/WE The Sector Number resulting from a Translate Address Command is written in this register. SCSI commands requiring a 10 or 12 byte Command Descriptor Block must have CDM 9 written to address 0B Hex prior to issuing a Select-And-Transfer Command. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the ninth CDB byte into this register. This register is set to zero by the Reset Command. #### **HEAD NUMBER REGISTER or CDB 10 -**Address 0C Hex - RE/WE When the WD33C92/3-SBIC is to perform automatic compensation for spare sectors, the number of spare sectors per cylinder must be written into this register before issuing a Translate Address Command. In this case, the maximum number of cylinders allowed is 4096 and the maximum number of heads is 15. These spare sectors may be reserved for use with Bad-Block-Mapping. Writing 00 Hex to this register indicates that automatic compensation for spare sectors is not to be performed. The Translate Address Command writes the resulting Head Number to this register. SCSI commands requiring a 10 or 12 byte Command Descriptor Block must have CDB 10 written to address 0C Hex prior to issuing a Select-And-Transfer Command. For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the tenth CDB byte into this register. This register is set to zero by the Reset Command. #### CYLINDER NUMBER REGISTER or CDB 11, 12 -Address OD, OE Hex - RE/WE A non-zero value in the Head Number Register indicates that automatic compensation is to be performed. The total number of available sectors per cylinder must then be written to this register prior to issuing a Translate Address Command. The total number of available sectors = (number of sectors per track) x (number of cylinders) -(number of spare sectors per cylinder). The Translate Address Command writes the resulting Cylinder Number to this register. SCSI commands requiring a 12 byte Command Descriptor Block must have CDB 11 and CDB 12 written to address 0D and 0E Hex prior to issuing a Select-And-Transfer For the Wait-For-Select-And-Receive Command, the WD33C92/3-SBIC loads the eleventh and twelfth CDB byte into address 0D and 0E Hex. This register is set to zero by the Reset Command. #### **TARGET LUN REGISTER -**Address OF Hex - RE/WE | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | TL2 | TL1 | TL0 | The Target's Logical Unit Number must be written to this register before issuing a Select-And-Transfer or Reselect-And-Transfer command. These commands use this register during the Identify Message Phase. When the Select-And-Transfer Command completes the Receive Status Phase, the WD33C92/3-SBIC stores the Target Status byte in this register. The Host can read the Status upon completion of the command. This register is set to zero when a Wait-For-Select-And-Receive Command is issued and is updated with the received message byte during a Message Phase. This register is set to zero by the Reset Command. ## COMMAND PHASE REGISTER - Address 10 Hex - RE/WE | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----| | 0 | CP6 | CP5 | CP4 | CP3 | CP2 | CP1 | CP0 | #### Bit 7 - Not used, will be zero. ## Bit 6 thru 0 - Command Phase 6 thru Command Phase 0 In this register the Select-And-Transfer, Reselect-And-Transfer, and Wait-For-Select-And-Receive commands indicate which phase has been completed. If one of these multi-phase commands terminates abnormally, the Host can read this register and determine the cause of the termination and how to respond to it. Refer to the description of the specific commands for details regarding the command phases. This register is set to zero by the Reset Command. ## SYNCHRONOUS TRANSFER REGISTER - Address 11 Hex RE/WE The Synchronous Transfer Register serves two functions. First, bits 6 thru 4 establish the minimum transfer cycle time (transfer period) for synchronous SCSI transfers and the pulse width of RE/WE strobes during DBA transfers. Although the selected transfer period determines the maximum rate at which the WD33C92/3 generates REQ/ACK pulses in synchronous mode, REQ/ACK can be input to the WD33C92/3 at any rate providing the specification in Tables 43-50 are satisfied. Second, bits 2 thru 0 (offset) establish the size of the "REQ Burst", ie: the maximum number of REQ's allowed out standing without an ACK in response. Asynchronous transfers occur for information phases other than a data transfer phase, or when the offset is zero. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|---|-----|-----|-----| | 0 | TP2 | TP1 | TP0 | 0 | OF2 | OF1 | OF0 | #### Bit 7 Not used, must be 0 ## Bit 6 - 4 TP2, TP1, TP0 - Transfer Period 2, 1, 0 TP2, 1, and 0 select the transfer period as shown in Table 2. Note: The minimum SCSI bus cycle times apply to DBA mode only. If DMA or Programmed I/O is being used, the resulting minimum cycle time is 1 CLK cycle less than shown in Table 2. #### TABLE 2. TRANSFER PERIODS | | TP2 | TP1 | TP0 | SCS<br>Cyc | SI Bus<br>le Time | DB/<br>RE/ | Mode<br>WE width | |---|-----|-----|-----|------------|-------------------|------------|------------------| | | 0 | 0 | X | 8 C | LK Cycles | 4 C | LK Cycles | | 1 | 0 | 1 | 0 | *2 | # | 1 | н | | | 0 | 1 | 1 | 3 | M | 1. | <b>"</b> | | ļ | 1 | 0 | 0 | 4 | π | 2 | H. | | 1 | 1 | 0 | 1 | 5 | M | 3 | H | | | 1 | 1 | 0 | 6 | Ħ | 4 | n | | | 1 | 1 | 1 | 7 | | 4 | <i>*</i> | \*This setting is only allowed when DBA is selected. #### Bit 2 - 0 OF2, OF1, OF0 - Offset 2, 1, 0 OF2, 1, and 0 select the desired Offset as follows: **TABLE 3. OFFSET** | OF2 | OF1 | OF0 | OFFSET | |-----|-----|-----|----------------------------------| | 0 | 0 | 0 | 0 Selects Asynchronous transfers | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | Х | not valid | This register is set to zero by the Reset Command. ## TRANSFER COUNT REGISTER - Address 12 thru 14 Hex - RE WE The Transfer Count Register is a 24-bit down counter. The number of data bytes to be transferred by a Send, Receive, or Transfer Command must be written into this register prior to issuing the command. As each data byte is transferred the counter is decremented by one. When the counter reaches zero, a "Successful Completion" interrupt is asserted. The function of this counter can be inhibited by presetting it to zero or by setting the Single-Byte transfer bit in the Command Register, prior to or concurrent with issuing the command. When the Transfer Counter is disabled, the Send, Receive, or Transfer Command terminates when a single byte has been transferred. This register is set to zero by the Reset Command. #### DESTINATION ID REGISTER - Address 15 Hex - RE/WE The encoded SCSI ID of the device to be selected or reselected by a Select or Reselect command is written into this register. | 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|-----|-----|-----| | | 0 | 0 | 0 | 0 | 0 | DI2 | DI1 | D(0 | Bits 7 thru 3 - Not used, must be zero. #### Bits 2 thru 0 - The encoded SCSI ID, 0 thru 7. This register is set to zero by the Reset Command. #### SOURCE ID REGISTER - Address 16 Hex - RE/WE The Source ID Register contains the encoded SCSI bus ID of the device that last selected the WD33C92/3-SBIC, providing the Source ID Valid (SIV) bit is set, indicating that it also asserted its ID during the Selection or Reselection Phase. If the SIV bit is not set following a Selected or Reselected interrupt, the Source ID is not valid. This register also provides an enable/disable bit for selecting or reselecting the WD33C92/3-SBIC. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|-----|---|-----|-----|-----|-----| | ER | ES | DSP | 0 | SIV | SI2 | S/1 | SIO | #### Bit 7 - ER - Enable Reselection Bit 6 - ES - Enable Selection. #### Bit 5 - DSP - Disable Select/Resel Parity This bit will cause the SBIC to ignore the SCSI bus parity while an attempt to select or reselect it is being made. This should therefore be used in systems which do not support parity. For systems which support parity on the SCSI bus, bit 5 should be zero. This bit has been added despite the existence of the Halt on Parity Error bit in the CONTROL register (bit 0) in order to provide a separate control for parity during selection or reselection and during data transfers. Since a parity error status is always given in the AUXILIARY STATUS register, in certain situations it may be desirable to not use the HPE feature, despite the fact that parity is supported in the system. In short, the new DSP bit will allow parity support during the sel/resel process independent of the impact of parity errors on data transfers. #### Bit 4 - Not used, must be zero. #### Bit 3 - SIV - Source ID Valid The source device asserted its ID during selection or reselection. #### Bits 2 thru 0 - S12 thru S10 The encoded SCSI ID of the last device to select or reselect the WD33C92/3-SBIC. This register is set to zero by the Reset Command. #### SCSI STATUS REGISTER - Address 17 Hex - RE The SCSI Status Register is a read-only register representing the condition at the time of the last Interrupt (INTRQ). Bits 7 thru 4 each represent one of four major reasons for the INTRQ, bits 3 thru 0 further define the condition within the major group. When a INTRQ has occurred and the status has been placed in this register, the register is not reset until another command is issued. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----| | i | SS7 | SS6 | SS5 | SS4 | SS3 | SS2 | SS1 | SS0 | #### Bit 7 - SS7 - SCSI Status Group Four Another bus device needs service. #### Bit 6 - SS6 - SCSI Status Group Three A WD33C92/3-SBIC command terminated prematurely due to an error or unexpected condition. #### Bit 5 - SCSI Status Group Two A WD33C92/3-SBIC command paused or was aborted. #### Bit 4 - SS4 - SCSI Status Group One A WD33C92/3-SBIC command completed successfully. #### Bit 3 thru 0 - SS3 thru SS0 SS3 thru SS0 further qualify the status within a particular group. This register is set to zero by the Reset Command. #### TABLE. SCSI STATUS CODES, SUCCESSFUL COMPLETION INTERRUPT | \$\$\$ \$ \$\$ \$\$<br>\$\$\$ \$ \$\$ \$\$<br>765 4 32 10 | DEFINITION | |-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Reset by command or power-up (MR—) A Reselect Command completed successfully. A Select Command completed successfully. A Receive, Send, Reselect-And-Transfer, or Wait-For Select-And-Receive Command completed successfully (ATN is not asserted). A Receive, Send, Reselect-And-Transfer, or Wait-For Select-And-Receive Command completed successfully (ATN is asserted). A Translate Address Command completed successfully. A Select-And-Transfer Command completed successfully. A Transfer Command (not a Message-in phase) completed successfully. M C I = Message, C/D, I/O and defines the type of information being requested. See Table 12-13. | | S S S S S S S S 7 6 5 4 | SSSS | DEFINITION T-52-33-27 | |-------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 0 0 1 0<br>0 0 1 0 | 0 0 0 0 0 0 0 0 0 1 | A Transfer Command (Message-In phase) has paused with ACK asserted. A Save Data Pointers message was received during a Select-And-Transfer Command. | | 0 0 1 0 0 0 1 0 | 0 0 1 0 0 0 1 1 | <del></del> | | | 0 1 0 0 | A Receive or Send Command has halted or was aborted (ATN is asserted). A Transfer Command was aborted. | | 0010 | 1 M C 1 | M C I = Message, C/D, I/O and defines the type of information being requested. See Table 12-13. | #### TABLE 6. SCSI STATUS CODES, TERMINATED INTERRUPT | SSSS SSSS<br>SSSS SSSS<br>7654 3210 | DEFINITION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 1 0 0 0 1 0 0 0 0 1 1 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 0 1 1 0 0 0 1 0 0 0 1 1 1 0 0 1 0 0 0 1 1 1 0 0 1 0 0 0 1 M C I | An invalid command was issued. An unexpected disconnect caused a command to terminate. A time-out occurred during a Select or Reselect Command. A Parity Error caused a command to terminate (ATN is not asserted). A Parity Error caused a command to terminate (ATN is asserted). The Logical Address exceeded the disk boundaries. The wrong Target device reselected the WD33C92/3-SBIC. An incorrect message, status, or command byte was received. An unexpected information phase was requested. M C I = Message, C/D, I/O and defines the type of information being requested. See Table 12-13. | #### TABLE 7. SCSI STATUS CODES, SERVICE REQUIRED INTERRUPT | SSSS SSSS<br>SSSS SSSS<br>7654 3210 | DEFINITION | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 0 0 0 0 0 0 0 0 1 0 1 0 0 0 0 1 1 1 1 | The WD33C92/3-SBIC has been reselected. The WD33C92/3-SBIC has been selected (ATN is not asserted). The WD33C92/3-SBIC has been selected (ATN is asserted). The ATN signal has been asserted. A Disconnect has occurred. The REQ signal has been asserted following connection and the information phase type should be examined. M C I = Message, C/D, I/O and defines the type of information being requested. See Table 12-13. | The interrupts that contain the signals MCI to denote the requested SCSI bus phases define them according to logical levels as defined in the ANSI SCSI standard. The MCI definitions are summarized below: | MSG | C/D | 1/0 | BUS PHASE | MSG | C/D | 1/0_ | BUS PHASE | |-----|-----|-----|---------------------|-----|-----|------|------------------------| | 0 | 0 | 0 | Data out to target | 1 | 0 | O | Reserved | | 0 | 0 | 1 | Data in from target | 1 | 0 | 1 - | Reserved | | 0 | 1 | 0 | Command to target | 1 | 1 | 0 | Message out to target | | 0 | 1 | 1 | Status from target | 1 | 1 | 1 | Message in from target | #### \_\_\_\_\_T-52-33-27 #### COMMAND REGISTER - Address 18 Hex - RE/WE | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | SBT | CC6 | CC5 | CC4 | ССЗ | CC2 | CC1 | CC0 | #### Bit 7 - SBT - Single-Byte Transfer The SBT is only used during information transfer type commands. This bit, being set in conjunction with an information transfer command, disables the transfer counter and only one byte is transferred regardless of the value in the Transfer Count Register. ## Bits 6 thru 0 - CC6 thru CC0 - Command Code 6 thru 0 Commands to be performed by the WD33C92/3-SBIC are written into bits 6 thru 0 of the Command Register. The WD33C92/3-SBIC expects the SCSI Status to have been read before the Host issues another command. Therefore, to avoid setting the LCI Status in the Auxiliary Status Register, there must be at least a seven usec. delay between the time the SCSI Status Register is read and the time the next command is loaded into the Command Register. This register is set to zero by the Reset Command. #### DATA REGISTER - Address 19 Hex - RE/WE | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | The Data Register transfers data between the local processor/Host and SCSI bus during SCSI information transfer phases (command, data, status, or message phase). It may be accessed by the local processor/Host during any type of information phase, or via the DMA/WDB interface during a data phase. The local processor/Host accesses the Data Register when the DMA and WDB bits in the Control Register are both zero, or when the information phase involves other than data transfers. The DMA Controller accesses the Data Register when the DMA bit in the Control Register is one. The Data Register is then written to or read from when DACK and WE or RE are asserted in response to WD33C92/3-SBIC asserting DRQ. The WD33C92/3-SBIC accesses the Data Register in the DBA mode when the WDB bit in the Control Register is one. In this mode of operation RCS accesses the external buffer and WE and RE become output signals, allowing automatic data transfers between the Data Register and the external buffer. In this mode, bus control is returned to the local processor/Host or any other device by de-asserting DRQ. The transfer is then terminated by issuing an Abort Command or can be resumed by asserting DRQ. The DBR Status within the Auxiliary Status Register is used by the local processor/Host during programmed I/O to determine when the Data Register is ready for reading or writing. The Data Register is not affected by a Reset Command or by $\overline{\text{MR}}$ #### **COMMAND DESCRIPTION** The WD33C92/3-SBIC commands are divided into two basic categories, Level I and Level II. Level I commands may be issued while a Level II command is being executed, as indicated by BSY = 1 and CIP = 0 in the Auxiliary Status Register. If a second Level II command is issued before the completion of the first, the second Level II command is ignored. Except for the abort and Reset Commands, Level I commands do not produce an Interrupt signal upon their completion while Level II commands always produce an Interrupt signal. The WD33C92/3-SBIC operates in one of three modes: Disconnected, Target mode, or Initiator mode. Some commands are valid only when the WD33C92/3-SBIC is in a particular mode, as indicated in Table 8. Issuing a Level II command that is not valid for the mode in which the WD33C92/3-SBIC is operating at the time, results in an Invalid Command Interrupt (Status 40 Hex in the Status Register). Level I commands issued while the WD33C92/3-SBIC is in an invalid state are ignored. #### **TABLE 8. COMMAND LIST** | COMM<br>CODE<br>(HEX) | COMMAND | VALID<br>STATES | LEVEL | |-----------------------|---------------------------------|-----------------|-----------| | 00 | Reset | DTI | 1 | | 01 | Abort | DTI | 1 | | 02 | Assert ATN | 1 | į. | | 03 | Negate ACK | į. | 1 | | 04 | Disconnect | T·I | 1 | | 05 | Reselect | D ' | | | 06 | Select-With-ATN | D | - 11 | | 07 | Select-Without-ATN | D | . | | 08 | Select-With-ATN-And-Transfer | ם | 11 . | | 09 | Select-Without-ATN-And Transfer | D | H | | 0A | Reselect-And-Receive Data | D | 11 | | 0B | Reselect-And-Send Data | D 1 | 11 | | OC | Wait-For-Select-And-Receive | D | ll ll | | 10 | Receive Command | Т | 11 | | 11 | Receive Data | T | - 11 | | 12 | Receive Message Out | Т | # | | 13 | Receive Unspecified Info Out | Т | H | | 14 | Send Status | T<br>T | ii . | | 15 | Send Data | T | | | 16 | Send Message In | Т | | | 17 | Send Unspecified Info In | T | | | . 18 | Translate Address | DT | <u>!!</u> | | 20 | Transfer Info | | [ [ | | 21 | Transfer Pad | 1 | #1 | #### WD33C92/3-SBIC States: D = Disconnected T = Selected as a Target I = Selected as an Initiator #### RESET - Com. Code 00 - Valid Mode D, T, I - Level I The Reset Command and $\overline{\text{MR}}$ asserted at power-up perform the same functions, with the following exceptions. The Own ID Register is sampled but not changed by the Reset Command while the Address and Data Registers are not initialized by the Reset Command. All other registers are initialized as described in the Register Description Section. The Reset Command is valid in any mode of operation. When issued while another command is being executed, that command is aborted and the WD33C92/3-SBIC is placed in the Disconnected State. Upon completion of the Reset Command an interrupt is generated with a SCSI Status of 00 Hex. #### ABORT - Com. Code 01 - Valid Mode D, T, I - Level I When issued during the disconnected state, Abort halts an active selection or reselection attempt by the WD33C92/3-SBIC. When the WD33C92/3-SBIC has not yet won arbitration, the Select and Reselect Commands are aborted immediately. Otherwise, the Abort Command releases the SCSI bus by removing the Bus ID bits and while still asserting SELO/SEL, checks the BSYI/BSY signal. When BSYI/BSY is asserted before a 200 usec. period has elapsed, the selection or reselection has completed successfully and a Successful Completion Status (10, 11 Hex) is placed in the SCSI Status Register. When the 200 usec. period expires before BSYI/BSY is asserted, a Pausé/Abort Status (22 Hex) is placed in the SCSI Status Register. When the WD33C92/3-SBIC is connected as an Initiator or Target, it is possible to abort the Receive, Send, and Transfer Commands. The WD33C92/3-SBIC remains in its selected mode of operation and the Transfer Counter retains the number of bytes not yet transferred at the time of the abort. Therefore, the aborted command can be restarted simply by reissuing the command. #### ASSERT ATN - Com. Code 02 - Valid Mode I - Level I The Assert ATN Command is used to inform the Target that a message is pending. The Target should respond by performing a Message Out Command which causes the WD33C92/3-SBIC to automatically de-assert ATN upon completion of the message transfer. The Select-With-ATN command causes the WD33C92/3-SBIC to automatically assert ATN during selection, providing the bus arbitration is won. #### NEGATE ACK - Com. Code 03 - Valid Mode I - Level I The Negate ACK command is used following a Message-In transfer or when a Parity Error is detected on any received information, with the HPE bit in the Control Register set. For all other Initiator transfers, ACK is deasserted automatically. During Message-In transfers, the incoming message can be rejected and the Initiator indicate its intent to send either a Message-Reject or Message-Parity-Error by issuing the Assert-ATN command prior to issuing the Negate-ACK command. If the incoming message is to be accepted, only the Negate-ACK command is issued. During other than Message-In transfers, if the Transfer Command is terminated due to a Parity Error, the Assert-ATN is generally issued prior to the Negate-ACK Command, indicating the Initiator's intent to send an Initiator Detected Error Message. #### DISCONNECT - Com. Code 04 - Valid Mode T, I -Level I In the Target Mode, the Disconnect Command is the normal method used to disconnect from the SCSI bus following an Information Transfer Phase. In the Initiator Mode, the Disconnect command is generally used to release WD33C92/3-SBIC from the SCSI bus following a Timout condition. The Disconnect Command immediately releases all SCSI bus signals driven by the WD33C92/3-SBIC. When the Disconnect Command is issued during the execution of a Level II command, the Level II command terminates immediately and the WD33C92/3-SBIC switches to the Disconnected Mode. #### RESELECT - Com. Code 05 - Valid Mode D - Level II The Reselect Command causes the WD33C92/3-SBIC to switch to the Target Mode of operation. Therefore, the SCSI bus ID of the Initiator device must be written into the Destination ID Register before issuing this command. When the Reselect Command is issued, the WD33C92/ 3-SBIC begins bus arbitration. When the WD33C92/3-SBIC completes the arbitration successfully, SELO/SEL and I/O are asserted, the Target and Initiator IDs are placed on the SCSI Data Bus, and BSYO/BSYis de-asserted. The Timeout sequence now starts. The length of the timeout period is determined by the value placed in the Timeout Period Register prior to issuing the Reselect Command. When the Initiator responds before the timeout period has elapsed or before the abort sequence is complete, the WD33C92/3-SBIC asserts the BSYO/BSY and then negates SELO/SEL, putting the WD33C92/3-SBIC in a Target Mode of operation. A Successful Completion Status (10 Hex) is placed in SCSI Status Register, indicating that the command has completed successfully. When the WD33C92/3-SBIC is selected or reselected by another device, the Reselect command is aborted and a Service Required Interrupt Status (80, 82, or 83 Hex) is placed in the SCSI Status Register. When BSYI/BSY is not asserted by the Initiator before the end of the timeout period, the WD33C92/3-SBIC starts aborting the selection as described in the Abort Command. When there is still no response by the Initiator, the Reselect is terminated with a Terminated Interrupt Status (42 Hex) placed in the SCSI Status Register. When the WD33C92/3-SBIC does not complete the arbitration successfully or there is no response from the Initiator and the timeout feature is disabled, the Reselect Command must be aborted with an Abort Command. Upon successful completion of the Abort Command, the WD33C92/3-SBIC disconnects from the bus and a Paused/Abort Status (22 Hex) is placed in the SCSI Status T-52-33-27 #### SELECT-WITH-ATN - Com. Code 06 - Valid Mode D -Level II The Select-With-ATN causes the WD33C92/3-SBIC to switch to the Initiator Mode of operation. Therefore, the SCSI bus ID of the Target device must be written into the Destination ID Register before issuing this command. When the Select-With-ATN Command is issued, the WD33C92/3-SBIC begins bus arbitration. When the WD33C92/3-SBIC completes the arbitration successfully, SELO/ $\overline{\rm SEL}$ and ATN/ $\overline{\rm ATN}$ are asserted, the Target and Initiator IDs are placed on the SCSI Data Bus, and the BSYO/BSY is de-asserted. The Timeout sequence now starts. The length of the timeout period is determined by the value placed in the Timeout Period Register prior to issuing the Select-With-ATN Command. When the Target responds before the timeout period has elapsed or before the abort sequence is complete, the WD33C92/3-SBIC negates SELO/SEL, putting the WD33C92/3-SBIC in an Initiator Mode of operation. A Successful Completion Status (11 Hex) is placed in the SCSI Status Register, indicating that the command has completed successfully. When the WD33C92/3-SBIC is selected or reselected by another device during arbitration, the Select-With-ATN command is aborted and an Service Required Interrupt Status (80, 82, or 83 Hex) is placed in the SCSI Status Register. When BSYI/BSY is not asserted by the Target before the end of the timeout period, the WD33C92/3-SBIC starts aborting the selection as described in the Abort Command. When there is still no response by the Target, the Select-With-ATN is terminated with a Terminated Interrupt Status (42 Hex) placed in the SCSI Status Register. When the WD33C92/3-SBIC does not complete the arbitration successfully or there is no response from the Target and the timeout feature is disabled, the Select-With-ATN must be aborted with an Abort Command. Upon successful completion of the Abort Command, the WD33C92/3-SBIC disconnects from the SCSI bus and a Paused/Abort Status (22 Hex) is placed in the SCSI Status Register. T-52-33-27 #### SELECT-WITHOUT-ATN - Comm. Code 07 -Valid Mode D- Level II Select-Without-ATN is identical to the Select-With-ATN Command, except that ATN is not asserted during the Selection Phase. #### SELECT-AND-TRANSFER - Comm. Codes 08, 09 -Valid Mode D - Level II The Select-And-Transfer Commands greatly reduce the processor interrupt-handling burden by chaining at least four SBIC commands together and creating an interrupt only after the final phase is completed or upon an abnormal condition. Select-And-Transfer Commands cause the transition of a disconnected WD33C92/3-SBIC into the Initiator state, These commands consist of the following phases, Selection of a Target Device, Send a Command, Receive Status Information, and Receive a Command Complete Message, and may optionally include a Data Transfer Phase and several additional Message Transfer Phases. When a Target disconnects during a Select-And-Transfer Command after sending a Disconnect Message, but without sending a Save Data Pointer message, execution is not terminated unless a different device attempts to Select or Reselect the WD33C92/3-SBIC. If the original Target is the first device to Reselect the WD33C92/3-SBIC, the Select-And-Transfer Command continues with the appropriate information transfer phase. Upon the completion or termination of a command, the Command Phase Register can be examined to determine which phase was the last to be completed by the Select-And-Transfer Command. Refer to Table 9 for the possible Command Phase Codes. The Select-And-Transfer Commands differ only by whether or not they assert the ATN signal during the Selection phase. Select-And-Transfer Commands support group 0, 1, and 5 SCSI commands (6, 10, and 12 byte CDBs respectively). The ability to assert the ATN signal during the Selection phase supports the SCSI message protocol requiring an Identify Message Out phase following the During a Select-With-ATN-And-Transfer Command the WD33C92/3-SBIC expects the first Information Request Phase from the Target to be a Message Out Phase. The first Information Request Phase of a Select-Without-ATN-And-Transfer Command is expected to be a Send Command Phase. #### Selection Phase Just as in a Select Command, when either Select-And-Transfer Command is issued, the WD33C92/3-SBIC arbitrates for the bus and selects a Target. When the selection is successful, no interrupt is generated and the Command Phase Register Contains 10 Hex. If the Target does not respond, the Select-And-Transfer Command terminates, a Terminated Interrupt Status (42 Hex) is placed in the SCSI Status Register, and the Command Phase Register contains 00 Hex. #### Information Transfer Phase - Identify Message Out Following the Selection Phase, the WD33C92/3-SBIC starts an Information Transfer Phase. If the ATN has been included in the command, the Target requests a Message Out Phase and the WD33C92/3-SBIC responds by sending an Identify Message. This message consists of 1r00 Ottt. r equals the state of the Enable Reselect bit in the Source ID Register, ttt equals Logical Unit Number from the Target LUN Register. Upon completion of the Identify Message the WD33C92/3-SBIC places 20 Hex in the Command Phase Register. When the first Information Phase Request is anything other than a Message Out request, the WD33C92/3-SBIC terminates the command and places a Terminated Interrupt Status (48 - 4F Hex) in the SCSI Status Register. #### Information Transfer Phase - Send Command The Send Command Phase follows the Selection Phase when ATN has not been included in the command, and follows the Message Out Phase when ATN has been included. The WD33C92/3-SBIC examines the SCSI command located in the internal Command Descriptor Block (CDB 1), Depending on the Group Code of the SCSI command, the WD33C92/3-SBIC sends the 6, 10, or 12 command descriptor bytes required by the SCSI command from the CDB 1 through CDB 12 Registers. The Command Phase Register is set to 30 Hex before the first CDB byte is sent and increments by one each time a byte is transferred. Therefore, the content of the Command Phase Register at the end of this phase will be either 36, 3A, or 3C Hex. As before, and throughout the entire Select-And-Transfer command, if the Target requests an unexpected phase type, the WD33C92/3-SBIC terminates the command and places a Terminated Interrupt Status (48 - 4F Hex) in the SCSI Status Register. #### Information Transfer Phase - Disconnect Message In Following a Send Command Phase the WD33C92/3-SBIC expects either a Receive Data, Send Data, Receive Status, or Message In Phase. When the Target requests a Message In Phase, a pending disconnection is The WD33C92/3-SBIC, therefore, expects to receive either a Save Data Pointer Message (02 Hex) or a Disconnect Message (04 Hex). When a correct Save Data Pointer Message is received, a Paused/Abort Status (21 Hex) is placed in the SCSI Status Register and the Select-And-Transfer Command terminates, allowing the Host to save the SCSI pointers. However, when a Disconnect Message is received, the Command Phase Register is updated to 42 Hex and the command continues. When Target-disconnection does occur, the Command Phase Register is updated to 43 Hex and the WD33C92/3-SBIC switches to the disconnected state until the Target reconnects. 57E D The Save Data Pointer and Disconnect Messages are not normally passed on to the Host, but if either is incorrect, a different message is received, or the Target disconnects before sending the Disconnect Message, a Terminated Interrupt Status (48 - 4F Hex) is placed in the SCSI Status Register to alert the Host and allow the message to be #### Information Transfer Phase - Identify Message In When the original Target Reselects the WD33C92/3-SBIC, no interrupt is generated and the Command Phase Register is updated to 44 Hex. The Target then sends the WD33C92/3-SBIC an Identify Message, and the Command Phase Register is updated to 45 Hex. If the LUN contained in the Identify Message is not equal to that in the Target LUN Register, indicating that a different Target has reselected the WD33C92/3-SBIC (1000 0ttt, ttt = the Target LUN), an interrupt is generated, and a Terminated Interrupt Status (48 - 4F Hex) is placed in the SCSI Status Register. #### Information Transfer Phase - Receive/Send Data A Receive Data, Send Data or Receive Status Phase follows an Identify Message Phase if there had been a disconnect, or a Send Command Phase if no disconnect occurred. When the Transfer Count Register contains a quantity other than zero, the WD33C92/3-SBIC enters a Data Transfer Phase and uses this count to control the number of bytes transferred. The Data Register is accessed via the DMAC or WD local data bus depending on whether the DMA or WDB bit is set in the Control Register. When the Transfer Count Register reaches zero the Data Transfer Phase terminates and the Command Phase Register is updated to 46 Hex. The WD33C92/3-SBIC may disconnect and reconnect any number of times during a Data Transfer Phase, providing the defined message protocol is followed. The Command Phase Register cycles through the disconnect and reconnect phases (41 - 45 Hex) until all data has been transferred and the Data Transfer Phase is completed (46 #### Information Transfer Phase - Receive Status The WD33C92/3-SBIC enters the Receive Status Phase from the Command Phase or the Identify Message Phase if the Transfer Count Register had not been preset to a quantity greater than zero, or from the Data Transfer Phase when it reaches zero if it had been preset. The received status is placed in the Target LUN Register where it can be read by the Host upon completion of the command. When the Receive Status Phase is completed a 50 Hex is placed in the Command Phase Register. #### Information Transfer Phase -**Command Complete Message In** The Target signals the end of the SCSI command by sending a Command Completed Message (00 Hex). Upon receipt of this message the WD33C92/3-SBIC updates the Command Phase Register to 60 Hex, places a Successful Completion Status (16 Hex) in the SCSI Status Register and creates an interrupt. The Host should then examine the Target Status in the Target LUN Register. Under normal circumstances, once the Select-And-Transfer Command has been issued, the only Host intervention required by the WD33C92/3-SBIC is to read the Target Status after the SCSI Command, Message, Data and Status information has been transferred. When the WD33C92/3-SBIC experiences an abnormal or unexpected condition during the execution of the Select-And-Transfer Command, the command terminates, generates an Interrupt, and places the appropriate Terminated Interrupt Status in the SCSI Status Register. Unless the termination is caused by a sudden Target disconnect, the WD33C92/3-SBIC is left in the Initiator mode of operation when the termination occurs during an Information Transfer Phase. Termination during any other phase leaves the WD33C92/3-SBIC in the disconnected state. T-52-33-27 TABLE 9. SELECT-AND-TRANSFER COMMAND PHASE CODES | CODE | DESCRIPTION | |----------|-----------------------------------------------| | 00 | Selection not successful | | 10<br>20 | Selection successful | | 20 | Identify message sent | | 1 30 | Start of CDB transfers | | 36 | 6 CDB transfers made | | 1 3A | 10 CDB transfers made | | 3C<br>41 | 12 CDB transfers made | | 41 | Message, Data or Status Phase is requested | | 42 | Disconnect message received | | 43 | Target disconnected | | 44 | Original Target reselected | | 45 | Correct Identify (right LUN) message received | | 46 | Data transfer completed | | 50 | Status byte received | | 60 | Command Complete message received | #### RESELECT-AND-TRANSFER - Comm. Codes 0A, 0B -Valid Mode D - Level II The Reselect-And-Receive-Data and Reselect-And-Send-Data Commands eliminate the interrupt following the Reselection Phase, and cause the WD33C92/3-SBIC to send an Identify Message to the Initiator, followed by the execution of an implied Receive Data or Send Data Command. Upon successful completion of the command, a Successful Completion Status (13 or 14 Hex) is placed in the SCSI Status Register and an interrupt is generated. A reselection timeout (Status 42 Hex), ATN asserted before data transfers start (Status 84 Hex), or a Parity Error on a received data byte with HPE bit set in the Control Register (Status 43, 44 Hex), causes the command to terminate and place the appropriate status in the SCSI Status Register. The local processor/Host should examine the Command Phase Register to determine the last phase successfully completed. Refer to Table 10 for the possible Command Phase Codes. 10 Hex indicates a successful reselection, 20 Hex indicates the Identify Message was successful and the data transfer started. #### TABLE 10. RESELECT-AND-TRANSFER COMMAND PHASE CODES | CODE | DESCRIPTION | |----------------|-------------------------------------------------------------------------------------------------| | 00<br>10<br>20 | Reselection not successful Reselection successful Identify message sent (data transfer started) | | | | #### WAIT-FOR-SELECT-AND-RECEIVE - Com. Code 0C -Valid Mode D - Level II The Wait-For-Select-And-Receive command eliminates the interrupt that normally occurs following a selection. The WD33C92/3-SBIC is idle until selected by an Initiator, at which time one or two implied Receive Commands are executed to fetch the SCSI command. When the Initiator asserts ATN during the Selection Phase, the WD33C92/3-SBIC must first get the Initiator Identify Message and store it in the Target LUN Register located at address 0F Hex. To do this an implied Receive Message Out Command is executed, prior to the implied Receive Command. The Implied Receive Command fetches the SCSI Command Descriptor Block and writes it into the CDB Registers in location 03 through 0E Hex. The number of bytes transferred by the Receive Command is determined by the Group Code in the first byte of the CDB. Group 0, 1, or 5 will transfer 6, 10, or 12 bytes respectively. The Command Phase Register is preset to 30 Hex at the start of the Message Phase and is incremented by one as each CDB byte is written to the CDB Register. Upon successful completion of the command, the Command Phase Register contains 36, 3A, or 3C depending on the SCSI command, and a Successful Completion Status (13, 14 Hex) is placed in the SCSI Status Register. Refer to Table 11 for the possible Command Phase Codes. When the message or command information is invalid, the implied receive command is terminated and the appropriate status stored in the SCSI Status Register. The local processor/Host should then read the Command Phase Register to determine the last successful phase prior to the error. 10 Hex indicates the WD33C92/3-SBIC was selected successfully. 20 Hex indicates that the message was received from the Initiator and any count from 30 to the valid number of CDB bytes, indicates the number of CDB bytes received before the error. TABLE 11. WAIT-FOR-SELECT-AND-RECEIVE PHASE CODES | ĺ | CODE | DESCRIPTION | |---|------|-----------------------------------------| | į | 00 | WD33C92/3-SBIC is not yet selected | | | 10 | WD33C92/3-SBIC is selected successfully | | | 20 | Identify message received | | | 30 | Start of CDB transfers made | | | 36 | 6 CDB transfers made | | | 3A | 10 CDB transfers made | | | 3C | 12 CDB transfers made | #### RECEIVE - Com. Code 10, 11, 12, 13 -Valid Mode T - Level II The Receive-Command, Receive-Data, Receive-Message-Out, and Receive-Unspecified-Info-Out Commands differ only in the type of information transferred and how they control the SCSI interface signals I/O, C/D and MSG. Table 12 shows the state of each signal as controlled by the respective command. TABLE 12, I/O, C/D, MSG DURING RECEIVE | COMMAND | ٧ | VD33 | C92 | WD33C93 | | | |-----------------------------------------|-----|--------|-----|---------|--------|-----| | COMMAND | 1/0 | C/D | MSG | Ī/O | C/D | MSG | | Receive Command<br>Receive Data | 00 | 1<br>0 | 0 | 1 | 0<br>1 | 1. | | Receive Message Out Receive Unspecified | o | 1 | 1 - | 1 | 0 | 0 | | Info Out | 0 | 0 | 1 | 1 | 1 | 0 | As with all commands involving data transfer, the Receive Data Command uses the DMA and WDB bits in the Control Register to determine which device has access to the Data Register. WDB = 1 for DBA mode, DMA = 1 for a DMA Controller, WDB = 0 and DMA = 0 for the local processor/Host. When the local processor/Host has access to the Data Register, it must monitor the Data Buffer Ready (DBR) in the Auxiliary Status Register to determine when to read the Data Register. DBR is reset when the Receive Command is issued. When the Data Register is written to by the SCSI bus, the DBR bit is set (DBR = 1), indicating to the local processor/Host that a data byte is available. When the local processor/Host reads this data byte from the Data Register, DBR is reset (DBR = 0), indicating that the SCSI bus is required to write another data byte to the Data Register. Data Information Phases may involve synchronous transfers as determined by the contents of the Synchronous Transfer Register. An offset (OF2 - OF0) of 1 through 5 results in that number of "REQ Burst" transfers, and an Offset of 0 specifies asynchronous data transfers. The Transfer Period is determined by the TP bits in the Synchronous Transfer Register. All Information Phases other than Data Transfers are Asynchronous. The completion or termination of a Receive Command may be caused by any of the following events: - MR has been asserted. - A Reset Command has been issued by the local processor/Host. - The Single Byte Transfer (SBT) bit in the Command Register equals one, or the Transfer Count Register has been set to zero, and a byte has been read from the Data Register. - SBT = 0, and the Transfer Counter has decremented to zero, indicating that the desired number of bytes have been transferred. - · During an Asynchronous transfer with the Halt on Parity 37E D T-52-33-27 Error bit (HPE) set in the Control Register, a Parity Error has occurred on the received data byte. - · During an Asynchronous transfer with the Halt on Attention bit (HA) set in the Control Register, the ATN/ATN signal has been asserted. - An Abort Command has been issued. - A Disconnect Command has been issued. When the command terminates as a result of transferring the correct number of bytes, a Successful Completion Status (13, 14 Hex) is placed in the SCSI Status Register. When a Parity Error occurs, a Terminated Interrupt Status is placed in the SCSI Status Register (43, 44 Hex). The last byte read from the Data Register is the one with the Parity Error, and the Transfer Count Register represents the number of remaining bytes to be transferred. Except when terminated by a Disconnect or Reset Command, the WD33C92/3-SBIC remains in the Target Mode of operation upon completion of the Receive Commands. #### SEND - Com. Code 14, 15, 16, 17 - Valid Mode T -Level II The Send-Status, Send-Data, Send-Message-In, and Send-Unspecified-Info-In Commands differ only in the type of information transferred and how they control the SCSI interface signals I/O, C/D, and MSG. Table 13 shows the state of each signal as controlled by the respective command. TABLE 13. I/O, C/D, MSG DURING SEND | COMMAND | ٧ | VD33 | C92 | WD33C93 | | | |---------------------------------------------|-----|-------------|-------------|---------|-------------|-------------| | COMINIAND | I/Ö | C/D | MSG | Ī/O | Ĉ/D | MSG | | Send Status<br>Send Data<br>Send Message In | 1 1 | 1<br>0<br>1 | 0<br>0<br>1 | 0 0 0 | 0<br>1<br>0 | 1<br>1<br>0 | | Send Unspecified<br>Info In | 1 | 0 | 1 | 0 | 1 | 0 | As with all commands involving data transfer, the Send Data Command makes use of the DMA and WDB bits in the Control Register to determine which device has access to the Data Register. WDB = 1 for DBA mode, DMA = 1 for a DMA Controller, WDB = 0 and DMA = 0 for the local processor/Host. When the local processor/Host has access to the Data Register, it must monitor the Data Buffer Ready status (DBR) in the Auxiliary Status Register to determine when to write to the Data Register, DBR is set (DBR = 1) when the Send Command is issued and each time the content of the Data Register is transferred across the SCSI bus, indicating to the local processor/Host that the Data Register is in need of a Data Byte. When the local processor/Host writes a data byte to the Data Register DBR is reset (DBR = 0), indicating that the Data Register has another data byte available for the SCSI bus. Data Information Phases may be synchronous transfers as determined by the content of the Synchronous Transfer Register, An offset (OF2 - OF0) of 1 through 5 results in that number of "REQ Burst" transfers, an Offset of 0 specifies asychronous data transfers. The Transfer Period is determined by the TP bits in the Synchronous Transfer Register, All Information Phases other than Data Transfers are Asynchronous. The completion or termination of a Send Command may be caused by any of the following events: - MR has been asserted. - · A Reset Command has been issued by the local processor/Host. - The Single Byte Transfer (SBT) bit in the Command Register equals one, or the Transfer Count Register has been set to zero, and a byte has been sent over the - SBT = 0, and the Transfer Counter has decremented to zero, indicating that the desired number of bytes have been transferred. - . During an Asynchronous transfer with the Halt on Attention bit (HA) set in the Control Register, the ATN/ATN signal has been asserted. - · An Abort Command has been issued. - · A Disconnect Command has been issued. When the command terminates as a result of transferring the correct number of bytes, a Successful Completion Status (13, 14 Hex) is placed in the SCSI Status Except when terminated by a Disconnect or Reset Command, the WD33C92/3-SBIC remains in the Target Mode of operation upon completion of the Send Commands. #### TRANSLATE ADDRESS - Comm. Code 18 -Valid Mode D, T - Level II The Translate Address Command converts a logical address to the physical sector address. Prior to issuing a Translate Address Command, the disk parameters must be written to the Total Sectors. Total Heads, and Total Cylinder Registers (address 03 - 06 Hex). Also, when the WD33C92/3-SBIC is to perform Bad-Block-Mapping compensation, the number of spare sectors per cylinder must be written in the Head Number Register (address 0C Hex) and the total number of sectors per cylinder in the Cylinder Number Register (address 0D, 0E Hex). When the local processor/Host detects a SCSI command that requires translation, it writes the logical address to the Logical Address Register (address 07 - 0A Hex) and issues a Translate Address Command. Upon detecting a successful completion status, the local processor/Host can read the correct physical address from the Sector Number, Head Number, and Cylinder Number registers (address 0B - 0E Hex). Should an overflow occur as a result of any division during this command, a Terminated Interrupt is generated and a 45 Hex status is placed in the SCSI Status Register. ## TRANSFER - Comm. Codes 20, 21 - Valid Mode I - Level II The Transfer Info Command is used to send and receive command, data, status, and message information. The Transfer Pad Command forces the WD33C92/3-SBIC to maintain SCSI bus handshaking without requiring access of the Data Register. The local processor/Host issues a Transfer Command after first examining the SCSI Status Register to determine the type and direction of transfer requested by the Target. With the first REQ after connection as an Initiator, the WD33C92/3-SBIC generates an Interrupt and places a Service Required Status (1000 1MCI) in the SCSI Status Register. The WD33C92/3-SBIC also generates an interrupt each time the Target device requests a new type of Information Transfer. When the completion of the Transfer Command is dependent upon the Transfer Count Register, this register must be loaded with the number of bytes to be transferred before the Transfer Command is issued. As with all commands involving data transfers, the Transfer Command makes use of the DMA and WDB bits in the Control Register to determine which device has access to the Data Register. WDB = 1 for DBA mode, DMA = 1 for a DMA Controller, WDB = 0 and DMA = 0 for the Host. When the local processor/Host has access to the Data Register, it must monitor the Data Buffer Ready status (DBR) in the Auxiliary Status Register to determine when to write to or read from the Data Register. Whether the local processor/Host writes to or reads from the Data Register is dependent upon the state of the I/O signal. When the transfer is to the Target, I/O is asserted as an output. DBR is set (DBR = 1) when the Transfer Command is issued and each time the content of the Data Register is transferred across the SCSI bus. In this case DBR equal to one indicates to the local processor/Host that the Data Register is in need of a data byte. When the local processor/Host writes a data byte to the Data Register, DBR is reset (DBR = 0), indicating that the Data Register has another data byte available for the SCSI bus. When the transfer is from the Target, I/O is asserted as an input. DBR is reset (DBR = 0) at the time the Transfer Command is issued and each time the content of the Data Register is read by the local processor/Host. When the Target transfers a data byte across the SCSI Bus into the Data Register, DBR is set (DBR = 1), indicating that the Data Register has another data byte available for the Host to read. In summary: Initiator to Target - $I/\overline{O} = 0$ , $\overline{I}/O = 1$ for the WD33C92/3. DBR-1 = Data Register is empty and needs to be written to by the Host. DBR-0 = Data Register is full and needs to be transferred to the Target over the SCSI Bus. Target to Initiator - $I/\overline{O} = 1$ , $\overline{I}/O = 0$ for the WD33C92/3. DBR-1 = Data Register is full and needs to be read by the Host. DBR-0 = Data Register is empty and needs to be written to by the Target over the SCSI Bus. Data Information Phases may be synchronous transfers as determined by the contents of the Synchronous Transfer Register. An offset (OF2 - OF0) of 1 through 5 results in that number of "REQ Burst" transfers, and an Offset of 0 specifies asynchronous data transfers. The Transfer Period is determined by the TP bits in the Synchronous Transfer Register. All Information Phases, other than Data Transfers, are Asynchronous. The completion or termination of a Transfer Info Command may be caused by any of the following events: - MR has been asserted. - A Reset Command issued by the Host. - The Single Byte Transfer (SBT) bit in the Command Register equals one, or the Transfer Count Register has been set to zero, and a byte has been read from the Data Register. - SBT = 0, and the Transfer Counter has decremented to zero, indicating that the desired number of bytes have been transferred. - During an Asynchronous transfer with the Halt on Parity Error bit (HPE) set in the Control Register, a Parity Error occurred on the received data byte. - ror occurred on the received data byte An Abort Command has been issued. - A Disconnect Command has been issued. - BSYI/BSY has been released by the Target, causing transition to the disconnected state. - A change has occured in the I/O, C/D, or MSG signals during a Transfer Command. During Non-Message-In Information Phases, when the number of bytes specified in the Transfer Count Register have been satisfied according to the SBT bit in the Control Register, the WD33C92/3-SBIC generates a Successful Completion Interrupt only after receiving another REQ from the Target. During Message-In Phases, the WD33C92/3-SBIC generates a Pause/Aborted interrupt upon the trailing edge of the last message-byte REQ. This results in the ACK signal remaining asserted and requires the Host to issue a Negate ACK or an Assert ATN followed by a Negate ACK command to accept or reject the message respectively. When a Parity Error is detected on a received byte during asynchronous transfers and HPE = 1, the WD33C92/3-SBIC terminates the command, leaves ACK asserted to halt the Target, generates a Terminated Interrupt, and places a 43 or 44 Hex in the SCSI Status Register. When a Parity Error is detected on a received byte during synchronous transfers or HPE = 0, the WD33C92/3-SBIC sets the Parity Error Status (PE) in the Auxiliary Status Register, but does not terminate the command. Negation of the BSYI/BSY (Target suddenly disconnects) or a transition of I/O, C/D, and/or MSG during a Transfer Command terminates the command and places Terminated Interrupt (41 or 48 - 4F Hex) in the SCSI Status Register. The Transfer Pad Command operates and terminates the same as the Transfer Info Command with the following exceptions: - The first byte written to the Data Register is repeatedly transmitted across the SCSI Bus during an Information Out Phase. - There are no parity checks. - There are no Data Buffer Ready (DBR) indications when receiving data. Therefore, Host intervention is not required to maintain the handshake sequence. #### WD33C92/3-SBIC ELECTRICAL CHARACTERISTICS #### **MAXIMUM RATINGS** Voltage on any pin with respect to VSS (Ground) .....-0.2V to +7.0V | Operating Temperature 0°C (32°F) | to 70°C (158°F) | |----------------------------------|--------------------| | Storage Temperature55°C (-67°F | ) to 125°C (257°F) | | Power Dissipation: WD33C92 | 100mW | | WD33C93 | 500mW | NOTE T-52-33-27 Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics. #### DC OPERATING CHARACTERISTICS $T_A = 0$ °C(32°F) to 70°C(158°F) $V_{CC} = +5V \pm .25V$ $V_{SS} = 0V$ **TABLE 14. DC OPERATING CHARACTERISTICS** | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | CONDITION | |------------------|-------------------------------------|-----|-----|------|------------------------------| | I <sub>I</sub> L | Input Leakage | | 10 | uA | VIN = .4 to V <sub>CC</sub> | | IOL2 | SCSI Output Leakage * (inactive) | | 50 | uA | VOUT = .5 to VCC | | lOL1 | Output Leakage (tri-state) | | 10 | uA | VOUT = .4 to V <sub>CC</sub> | | ViH | Input High Voltage | 2.0 | | V | | | VIL | Input Low Voltage | | 0.8 | V | | | VOH | Output High Voltage | 2.4 | 1 | V | IO = -400 uA | | VOL1 | SCSI Output Low Voltage * | | 0.5 | V | IO = 48.0 mA | | VOL2 | Output Low Voltage * (all others) | | 0.4 | V | IO = 4.0 mA | | V <sub>OL1</sub> | Output Low Voltage ** (TGS and IGS) | | 0.4 | V | IO = 7.0 mA | | V <sub>OL2</sub> | Output Low Voltage ** (all others) | | 0.4 | ٧ | IO = 2.0 mA | | Icc | Supply Current | | 20 | mA | T <sub>A</sub> = +25°C 77°F | <sup>\*</sup> Represents WD33C93 only #### **TIMING CHARACTERISTICS** Timing characteristics are valid over the entire operating temperature, 0°C(32°F) to 70°C(158°F), and voltage range \*\* Represents WD33C92 only (4.75 to 5.25 volts), and are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts. All outputs are assumed to have a load capacitance of 50 pf. FIGURE 2. PROCESSOR/DMA INTERFACE #### TABLE 15. PROCESSOR/DMA INTERFACE | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------|----------------|-----|-----|------| | tCP | Clock Period | 100 | 125 | nsec | | tCH | Clock High | 45 | | nsec | | tCL | Clock Low | 45 | | nsec | | tMR | MR Pulse Width | 1 | | usec | FIGURE 3. PROCESSOR WRITE - DIRECT ADDRESSING MODE TABLE 16. PROCESSOR WRITE - DIRECT ADDRESSING MODE | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-------------------------|-----|-----|------| | tAVAL | ADDR Valid To ALE Low | 40 | | nsec | | t <sub>ALAI</sub> | ALE Low To ADDR Invalid | 10 | | nsec | | tALWL. | ALE Low To WE Low | 100 | | nsec | | tCLWL | CS Low To WE Low | 0 | | nsec | | tWE | WE Pulse Width | 120 | | nsec | | <sup>t</sup> DVWH | Data Valid To WE High | 70 | | nsec | | tWHCH | WE High To CS High | 0 | | nsec | | tWHDI | WE High To Data Invalid | 0 | | nsec | | tWHWL | WE High To WE Or RE Low | 100 | | nsec | FIGURE 4. PROCESSOR READ - DIRECT ADDRESSING MODE TABLE 17. PROCESSOR READ — DIRECT ADDRESSING MODE | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------|--------------------------------------------------------------| | taval talai talar tolar tolar tale tre tre tre tre tre tre tre tre tre tr | ADDR Valid To ALE Low ALE Low To ADDR Invalid ALE Low To RE Low CS Low To RE Low RE Pulse Width RE Low To Data Valid RE High To CS High RE High To Data Invalid RE High To RE Or WE Low | 40<br>10<br>30<br>0<br>180<br>0<br>10<br>100 | 10000<br>175<br>100 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | 57E D FIGURE 5. PROCESSOR WRITE - INDIRECT ADDRESSING #### TABLE 18. PROCESSOR WRITE - INDIRECT ADDRESSING | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------|------------------------------------------------------------------|---------------|-----|----------------------| | tAVWL<br>tCLWL<br>tWE | ADDR Valid To WE Low CS Low To WE Low WE Pulse Width | 0<br>0<br>120 | | nsec<br>nsec<br>nsec | | tDVWH<br>tWHAI<br>tWHCH | Data Valid to WE High WE High to ADDR Invalid WE High To CS High | 70<br>0<br>0 | | nsec<br>nsec<br>nsec | | tWHDI<br>tWHWL | WE High To Data Invalid WE High To WE Or RE Low | 100 | | nsec<br>nsec | FIGURE 6. PROCESSOR READ - INDIRECT ADDRESSING #### TABLE 19. PROCESSOR READ - INDIRECT ADDRESSING | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-------------------------|-----|-------|------| | t <sub>AVRL</sub> | ADDR Valid To RE Low | 0 | | nsec | | tCLRL tCLRL | CS Low To RE Low | 0 | | nsec | | t <sub>RE</sub> | RE Pulse Width | 180 | 10000 | nsec | | tRLDV | RE Low To Data Valid | | 175 | nsec | | tRHAI | RE High To ADDR Invalid | 0 | | nsec | | tRHCH | RE High To CS High | 0 | | nsec | | tRHDI | RE High To Data Invalid | 10 | 100 | nsec | | tRHRL | RE High To RE Or WE Low | 250 | | nsec | FIGURE 7. DMA WRITE #### **TABLE 20. DMA WRITE** | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|----------------------------------------------| | tDLQH<br>tDLWL<br>tWR<br>tDVWH<br>tWHDH<br>tWHDI | DACK, WE Low To DRQ High DACK Low To WE Low WE Pulse Width Data Valid To WE High WE High To DACK High WE High To Data Invalid | 0<br>50<br>25<br>0 | 125 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 8. DMA READ TABLE 21. DMA READ | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|----------------------------------------------| | tDLQH<br>tDLRL<br>tRD<br>tRLDV<br>tRHDH<br>tRHDI | DACK, RE Low To DAQ High DACK Low to RE Low RE Pulse Width RE Low To Data Valid RE High To DACK High RE High To Data Invalid | 0<br>80<br>0<br>10 | 125<br>10000<br>80<br>100 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 9. WD-BUS BUFFER WRITE **TABLE 22. WD-BUS BUFFER WRITE** | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-------------------------|-----|-----|---------| | tQHSL | DRQ High To RCS Low | 0 | | nsec | | tslwv | RCS Low To WE Valid | 0 | 50 | nsec | | two | WE Pulse Width | 1 | | †CP | | 1 | | -20 | | nsec | | tWLDV | WE Low To Data Valid | | 50 | nsec | | twhDl | WE High To Data Invalid | 30 | | nsec | | <sup>†</sup> WHWL | WE High To WE Low | 1 1 | | (CP | | 1. | | -20 | | nsec | | QLSH | DRQ Low to RCS High | 8 | 10 | tCP tCP | | <sup>t</sup> SHWI | RCS High to WE Invalid | 0 | 100 | nsec | | CHWH | CLK High To WE High | 40 | 125 | nsec | | tCHWL | CLK High to WE Low | 40 | 125 | nsec | | <sup>t</sup> DSU | DRQ Setup to CLK High | 1 1 | | tCP | | | | +20 | | nsec | FIGURE 10. WD-BUS BUFFER READ T-52-33-27 TABLE 23. WD-BUS BUFFER READ | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-------------------------|-----|-----|---------| | tsLWV | DRQ High To RCS Low | 0 | | nsec | | †SLRV | RCS Low To RE Valid | 0 | 50 | nsec | | tRO . | RE Pulse Width | 1 1 | | tCP | | | | -20 | | nsec | | <sup>t</sup> DVRH | Data Valid to RE High | 10 | | nsec | | <sup>t</sup> RHDI | RE High To Data Invalid | 10 | | nsec | | tRHRL | RE High To RE Low | 1 | | tCP | | | | -20 | | nsec | | tQLSH | DRQ Low to RCS High | 8 | 10 | tCP tCP | | tshri tshri | RCS High to RE Invalid | 0 | 100 | nsec | | tCHRH | CLK High to RE High | 40 | 125 | nsec | | tCHRL | CLK High to RE Low | 40 | 125 | nsec | | tosu | DRQ Setup to CLK High | 1 | | tCP | | l | | +20 | | nsec | FIGURE 11. INTRQ **TABLE 24. INTRQ** | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------------------------------|---------------------------------------------------------------------------------|----------------------|-----|------------------------------| | tIHRL<br>tRI<br>tRLIL<br>tILIH | INTRQ High To RE Low RE Pulse Width RE Low To INTRQ Low INTRO Low To INTRQ High | 0<br>200<br>0<br>100 | 100 | nsec<br>nsec<br>nsec<br>nsec | #### FIGURE 12. ARBITRATION - WD33C92 NOTE: $I/O^* = I/O$ , C/D, MSG, REQ: ATN\* = ATN, ACK #### TABLE 25. ARBITRATION - WD33C92 | | · | | | | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-------------------------------------------------| | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | | tBLEL<br>tELIO<br>tIOAH<br>tAHDF<br>tDFEH<br>tBLBH<br>tBHEH<br>tBHSH | BSYI, SELI Low To SDIE Low SDIE Low To Bus ID Out Bus ID Out To ARBLD High ARBLD High To Data Float Data Float To SDIE, SDOE High BSYI, SELI Low To BSYO High BSYO High To SDIE High BSYO High To SDIE High BSYO High To SELO High | 4<br>-30<br>1<br>1<br>1<br>1<br>12<br>-0<br>2.2 | 50<br>17<br>200 | tCP<br>tCP<br>tCP<br>tCP<br>tCP<br>nsec<br>usec | FIGURE 13. ARBITRATION - WD33C93 #### TABLE 26. ARBITRATION - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------------------|------------------|----------|-------------| | tBHBL<br>tBLIO<br>tBLSL | BSY, SEL In High to BSY Out Low BSY Out Low To Bus ID Out BSY Out Low To SEL Out Low | 12<br>-50<br>2.2 | 15<br>50 | tCb<br>usec | FIGURE 14. SELECTION - INITIATOR - WD33C92 TABLE 27. SELECTION - INITIATOR - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|---------------------------------|-----|-----|------| | <sup>t</sup> SHEL | SELO High To SDIE Low | 1.2 | | usec | | <sup>t</sup> ELOO | SDIE Low To "ORed" ID Out | 100 | | nsec | | tovgh | "ORed" ID Out Valid To IGS High | 100 | | nsec | | tGHAO | IGS High To ATN, ACK Out | 100 | | nsec | | <sup>t</sup> AVBL | ATN, ACK Valid Out To BSYO Low | 100 | | nsec | | <sup>t</sup> BLBV | BSYO Low To BSYI High Valid | 400 | | nsec | | <sup>t</sup> BHSL | BSYI High To SELO Low | 100 | * | nsec | FIGURE 15. SELECTION - INITIATOR - WD33C93 ## TABLE 28. SELECTION - INITIATOR - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|--------------------------------------| | tSLOO<br>tOVOA<br>tAOBH<br>tBHBV<br>tBLSH | SEL Out Low To "ORed" ID Out "ORed" ID Out Valid To ACK, ATN Out ACK, ATN Out Valid To BSY Out High BSY Out High To BSY In Low Valid BSY In Low To SEL Out High | 1.2<br>100<br>100<br>400<br>100 | | usec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 16. SELECTION - TARGET - WD33C92 NOTE: $I/O^* = I/O$ , C/D, MSG, REQ; SDOE\* = SDOE, ARBLD TABLE 29. SELECTION - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | | MIN | MAX | UNIT | |----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------|-----|----------------------------------------------| | tSHBL<br>tIVBL<br>tBLBH<br>tBHOI<br>tBHSL<br>tAVSL | SELI High To BSYI Low ORed ID Valid In To BSYI Low SELI High, ID Valid, BSYI Low To BSYO High BSYO High To ORed ID Invalid In BSYO High To SELI Low ATN Valid In To SELI Low | , | 0<br>0<br>0.4<br>0<br>0 | 200 | nsec<br>nsec<br>usec<br>nsec<br>nsec<br>nsec | | tslio<br>tivgh | SELI Low TO I/O Out<br>I/O Out Valid To TGS High | l | 100<br>100 | | nsec | FIGURE 17. SELECTION - TARGET - WD33C93 TABLE 30. SELECTION - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|------------------------------------------------------| | tSLHB<br>tIVBH<br>tBHBL<br>tBLOI<br>tBLSH<br>tAVSH<br>tSHIO | SEL In Low To BSY In High ORed ID Valid In To BSY In High SEL Low, ID Valid, BSY High To BSY Low BSY Out Low To ORed ID Invalid In BSY Out Low To SEL In High ATN Valid In To SEL In High SEL In High To I/O Out | 0<br>0<br>0.4<br>0<br>0<br>0 | 200 | nsec<br>nsec<br>usec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 18. RESELECTION - INITIATOR - WD33C92 TABLE 31. RESELECTION - INITIATOR - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|--------------------------------------------------------------| | tSHBL tIVBL tIHBL tBLGH tGHAO tAVBH tBLBH tBHOI tSLBL | SELI High To BSYI Low ORed ID Valid In To BSYI Low I/O In High To BSYI Low SELI High, ID Valid, BSYI Low To IGS High IGS High To ATN Out ATN Valid Out TO BSYO High BSYI Low To BSYO High BSYO High To ORed Invalid In SELI Low To BSYO Low BSYO High To SELI Low | 0<br>0<br>0<br>0<br>100<br>100<br>0.4<br>0<br>0 | 200 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>usec<br>nsec<br>nsec | FIGURE 19. RESELECTION - INITIATOR - WD33C93 TABLE 32. RESELECTION - INTIATOR - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------| | tSLBH<br>tIVBH | SEL In Low To BSY In High<br>ORed ID Valid In To BSY In High | 0 | 000 | nsec | | tILBH.<br>tBHAO<br>tAVBI<br>tBHBL | I/O In Low To BSY In High SEL Low, ID Valid, BSY High To ATN Out ATN Valid Out To BSY Out Low BSY In High To BSY Out Low | 0<br>0<br>100<br>0.4 | | nsec<br>nsec<br>nsec | | tBLOI<br>tBLSH<br>tSHBH | BSY Out Low To ORed Invalid In BSY Out Low To SEL In High SEL In High To BSY Out High | 0.4 | 200 | nsec<br>nsec<br>nsec | FIGURE 20. RESELECTION - TARGET - WD33C92 TABLE 33. RESELECTION - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|--------------------------------------------------------------| | tshel<br>teloo<br>tovgh<br>tghih<br>tivbl<br>tblbv<br>tbhbh<br>tbhbh | SELI High To SDIE Low SDIE Low To ORed ID Out ORed ID Out Valid To TGS High TGS High I/O Out, C/D Out I/O, C/D Out Valid To BSYO Low BSYO Low To BSYI High Valid BSYI High To BSYO High BSYO High To SELO Low | 1.2<br>100<br>0<br>100<br>100<br>400<br>0<br>100 | | usec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>usec<br>nsec | FIGURE 21. RESELECTION - TARGET - WD33C93 #### TABLE 34. RESELECTION - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------|------------------------------------|-----|-----|------| | tSLOO | SEL Out Low To ORed ID Out | 1.2 | | usec | | tOVIO | ORed ID Out Valid To Ī/O Out Valid | 100 | | nsec | | tIOBH | Ī/O Out Valid To BSY Out High | 100 | | nsec | | tBHBV | BSY Out To BSY In Low Valid | 400 | | nsec | | tBLSH | BSY In Low To SEL Out High | 100 | | nsec | FIGURE 22. ASYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD3392 TABLE 35. ASYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD3392 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|--------------------------------------------------------------| | tslpc<br>tihol<br>tdtih<br>tpcrh<br>tdvrh<br>trhah<br>tahrl<br>tahrl<br>talpc<br>trlal | SELI Low To Phase Change In I/O In High To SDOE Low, Data Bus Tri-State Data Bus Tri-State To SDIE High Phase Change In To REQ In High Data Valid In To REQ In High REQ In High To ACK Out High ACK Out High To REQ In Low ACK Out High To Data Invalid In ACK Out Low To Phase Change In REQ In Low To ACK Out Low | 0<br>30<br>400<br>5<br>0<br>0 | 125 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 23. ASYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD3393 TABLE 36. ASYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD3393 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------|--------------------------------------------------------------| | tSHPC tILTD tPCRL tDVRL tRLAL tALDI tALRH tRHAH tAHPC | SEL In High To Phase Change In I/O In Low To Data Bus Tri-State Phase Change In To REQ In Low Data Valid In To REQ In Low REQ In Low To ACK Out Low ACK Out Low To Data Invalid In ACK Out Low To REQ In High REQ In High To ACK Out High ACK Out High To Phase Change In | 0<br>0<br>400<br>5<br>0<br>0 | 125<br>175*<br>175* | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | <sup>\*</sup> All other conditions for ACK signal transition must exist. FIGURE 24. ASYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C92 TABLE 37. ASYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|--------------------------------------------------------------| | tSLPC tIHIL tILOH tPCRH tDVRH tRHAH tAHRL tRLDI tALPC tRLAL | SELI Low To Phase Change Out I/O Out High To SDIE Low SDIE Low To SDOE High, Data Out Phase Change Out To REQ Out High Data Out Valid To REQ Out High REQ Out High To ACK In High ACK In High To REQ Out Low REQ Out Low To Data Out Invalid ACK In Low To Phase Change Out REQ Out Low To ACK In Low | 100<br>0<br>500<br>55<br>0<br>0<br>0<br>100 | | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 25. ASYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C93 TABLE 38. ASYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|----------------------------------|-----|------|------| | tSHPC | SEL In High To Phase Change Out | 100 | | nsec | | ILDO | I/O Out Low To Data Out | 0 | | nsec | | tPCRL | Phase Change Out To REQ Out Low | 500 | • | nsec | | <sup>t</sup> DVRL | Data Out Valid To REQ Out Low | 55 | | nsec | | RLAL | REQ Out Low To ACK In Low | 0 | | nsec | | TALRH | ACK In Low To REQ Out High | 0 | 175* | nsec | | TRHDI | REQ Out High To Data Out Invalid | 0 | | nsec | | TAHPC | ACK In High To Phase Change Out | 100 | | nsec | | TRHAH | REQ Out High To ACK in High | 0 | l | nsec | | tahrl. | ACK In High To REQ Out Low | 0 | 175* | nsec | <sup>\*</sup> All other conditions for ACK signal transition must exist. NOTE: $C/D^* = C/\overline{D}$ , MSG FIGURE 26. ASYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - $\mathtt{WD33C92}$ TABLE 39. ASYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|--------------------------------------------------------------| | SLPC ILIL ILOH PCRH DVAH RHAH AHRL ALDI ALPC RLAL | SELI Low To Phase Change In . I/O In Low To SDIE Low SDIE Low To SDOE High, Data Out Phase Change In To REQ In High Data Out Valid To ACK Out High REQ In High To ACK Out High ACK Out High To REQ In Low ACK Out Low To Data Out Invalid ACK In Low To Phase In Change REQ In Low To ACK Out Low | 0<br>0<br>400<br>55<br>0<br>0<br>0 | | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 27. ASYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C93 TABLE 40. ASYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------|--------------------------------------------------------------| | tshpc<br>tihdo<br>tpcrl<br>tdval<br>trlal<br>talrh<br>tahdi<br>tahpc<br>trhah | SEL In High To Phase Change In Î/O In High To Data Out Phase Change In To REQ In Low Data Out Valid To ACK Out Low REQ In Low To ACK Out Low ACK Out Low To REQ In High ACK Out High To Data Out Invalid ACK Out High To Phase In Change REQ In High To ACK Out High | 0<br>400<br>55<br>0<br>0<br>0 | 175*<br>175* | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | <sup>\*</sup> All other conditions for REQ transition must exist. T-52-33-27 FIGURE 28. ASYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C92 TABLE 41. ASYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|--------------------------------------------------------------| | tSLPC<br>tILOL<br>tDTIH<br>tPCRH<br>tDVAH<br>tRHAH<br>tAHRL<br>tRLDI<br>tALPC<br>tRLAL | SELI Low To Phase Change Out I/O Out To SDOE Low, Data Bus Tri-State Data Bus Tri-State To SDIE High Phase Change To REQ Out High Data In Valid To ACK In High REQ Out High To ACK In High ACK In High To REQ Out Low REQ Out Low To Data In Invalid ACK In Low To Phase Change Out REQ Out Low To ACK In Low | 100<br>0<br>30<br>500<br>5<br>0<br>0<br>0 | 125 | nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec<br>nsec | FIGURE 29. ASYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C93 TABLE 42. ASYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|------------------------------------|-----|------|------| | tSHPC | SEL In High To Phase Change Out | 100 | | nsec | | tiHDT | I/O Out High To Data Bus Tri-State | 0 | 125 | nsec | | tPCRL tPCRL | Phase Change To REQ Out Low | 500 | | nsec | | †DVAL | Data In Valid To ACK In Low | 5 | | nsec | | <sup>t</sup> RLAL | REQ Out Low To ACK In Low | 0 | | nsec | | <sup>t</sup> ALRH | ACK In Low To REQ Out High | 0 | 175* | nsec | | <sup>t</sup> RHDI | REQ Out High To Data In Invalid | 0 | | nsec | | <sup>t</sup> AHPC | ACK in High To Phase Change Out | 0 | | nsec | | TRHAH | REQ Out High To ACK In High | 0 | | nsec | | <sup>t</sup> AHRL | ACK In High To REQ Out Low | 0 | 175* | nsec | <sup>\*</sup> All other conditions for ACK signal transition must exist. FIGURE 30. SYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD33C92 TABLE 43. SYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|---------------------------------------------|-----|-----|------| | tSLPC | SELI Low To Phase Change In | 0 | | nsec | | tiHOL | I/O In High To SDOE Low, Data Bus Tri-State | 0 | 100 | nsec | | <sup>t</sup> DTIH | Data Bus Tri-State to SDIE High | 30 | | nsec | | <sup>t</sup> PCRH | Phase Change in To REQ In High | 400 | | nsec | | <sup>t</sup> DVRH | Data Valid In To REQ In High | 5 | | nsec | | <sup>t</sup> RHDI | REQ In High To Data Invalid In | 45 | | nsec | | <sup>t</sup> RHRL | REQ In High To REQ In Low | 50 | | nsec | | <sup>†</sup> RLRH | REQ In Low To REQ In High | 50 | | nsec | | <sup>t</sup> AHAL | ACK Out High To ACK Out Low | 1 1 | | tCP | | | | 25 | | nsec | | <sup>t</sup> ALAH | ACK Out Low To ACK Out High | 1 | | tCP | | | | -25 | | nsec | | <sup>t</sup> ALPC | ACK Out Low To Phase Change In | 0 | | nsec | <sup>\*</sup> All other conditions for ACK signal transition must exist. FIGURE 31. SYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD33C93 TABLE 44. SYNCHRONOUS INFORMATION TRANSFER IN - INITIATOR - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|----------------------------------|-----|-----|------------------| | tSHPC | SEL In High To Phase Change In | 0 | | -nsec | | tILDT | I/O In Low To Data Bus Tri-State | 0 | 125 | nsec | | <sup>t</sup> PCRL | Phase Change In To REQ in Low | 400 | | nsec | | <sup>†</sup> DVRL | Data Valid In To REQ in Low | 5 | | nsec | | <sup>†</sup> RLDI | REQ in Low To Data Invalid in | 45 | | nsec - | | TRLRH | REQ In Low To REQ In High | 50 | | nsec | | <sup>t</sup> RHRL | REQ In High To REQ In Low | 50 | | nsec | | tALAH | ACK Out Low To ACK Out High | 1 1 | | t <sub>CP</sub> | | | _ | -10 | | nsec | | <sup>t</sup> AHAL | ACK Out High To ACK Out Low | 1 | | t <sub>C</sub> P | | 1 . | | -25 | | nsec | | <sup>t</sup> AHPC | ACK Out High To Phase Change In | 0 | | nsec | <sup>\*</sup> All other conditions for ACK signal transition must exist. FIGURE 32. SYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C92 TABLE 45. SYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|----------------------------------|------|-----|------| | †SLPC | SELI Low To Phase Change Out | 100 | | nsec | | ЧНIL | I/O Out High To SDIE Low | 0 | | nsec | | ILOH | SDIE Low To SDOE High, Data Out | o | | nsec | | PCRH | Phase Change Out To REQ Out High | 500 | | nsec | | DVRH | Data Valid Out To REQ Out High | 55 | | nsec | | RHDI | REQ Out High To Data Invalid Out | 100 | | nsec | | <sup>T</sup> RHRL | REQ Out High To REQ Out Low | 1 | | tCP | | <b>4</b> | | 25 | | nsec | | <sup>t</sup> RLRH | REQ Out Low To REQ Out High | . 1 | | tCP | | <b></b> | | - 25 | | nsec | | AHAL | ACK In High To ACK In Low | 50 | | nsec | | TALAH | ACK In Low To ACK In High | 50 | | nsec | | TALPC | ACK In Low To Phase Change Out | 0 | | nsec | FIGURE 33. SYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C93 TABLE 46. SYNCHRONOUS INFORMATION TRANSFER IN - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|---------------------------------|-----|-----|------| | tSHPC | SEL In High To Phase Change Out | 100 | - | nsec | | ILDO | I/O Out Low To Data Out | lol | | nsec | | <b>PCRL</b> | Phase Change Out To REQ Out Low | 500 | | nsec | | DVRL | Data Valid Out To REQ Out Low | 55 | | nsec | | <sup>t</sup> RLDI | REQ Out Low To Data Invalid Out | 100 | | nsec | | <sup>t</sup> RLRH | REQ Out Low To REQ Out High | 1 | | tCP | | | <u> </u> | -10 | | nsec | | trank. | REQ Out Low To REQ Out Low | 1 1 | | tCP | | <b>4</b> | <u> </u> | -25 | | nsec | | <sup>t</sup> AHAL | ACK In High To ACK In Low | 50 | | nsec | | TALAH | ACK In Low To ACK In High | 50 | | nsec | | TAHPC | ACK In High To Phase Change Out | 0 | | nsec | FIGURE 34. SYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C92 TABLE 47. SYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|----------------------------------|------|-----|------| | tSLPC | SELI Low To Phase Change In | 0 | | nsec | | ILL | I/O In Low To SDIE Low | 0 | | nsec | | ILOH | SDIE Low To SDOE High, Data Out | 0 | | nsec | | PCRH | Phase Change In To REQ In High | 400 | | nsec | | <sup>t</sup> DVAH | Data Valid Out To ACK Out High | 55 | | nsec | | tAHDI | ACK Out High To Data Invalid Out | 100 | | nsec | | RHRL | REQ in High To REQ in Low | 50 | | nsec | | <sup>t</sup> RLRH | REQ In Low To REQ In High | 50 | | nsec | | <sup>t</sup> AHAL | ACK Out High To ACK Out Low | . 1 | | tCP | | 1. | | 25 | | nsec | | <sup>†</sup> ALAH | ACK Out Low To ACK Out High | 1 1 | | tCP | | 1. | | - 25 | | nsec | | †ALPC | ACK Out Low To Phase Change In | 0 | | nsec | FIGURE 35. SYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C93 TABLE 48. SYNCHRONOUS INFORMATION TRANSFER OUT - INITIATOR - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|---------------------------------|-----|-----|------| | tSHPC | SEL In High To Phase Change In | 0 | | nsec | | tIHDO | Ī/O In High To Data Out | 0 | | nsec | | <sup>t</sup> PCRL | Phase Change In To REQ In Low | 400 | | nsec | | <sup>t</sup> DVAL | Data Valid Out To ACK Out Low | 55 | | nsec | | ALDI | ACK Out Low To Data Invalid Out | 100 | | nsec | | <sup>t</sup> RHRL | REQ in High To REQ In Low | 50 | | nsec | | TRLRH | REQ In Low To REQ In High | 50 | | nsec | | <sup>t</sup> AHAL | ACK Out High To ACK Out Low | 1 1 | | tCP | | | | -10 | | nsec | | <sup>t</sup> ALAH | ACK Out Low To ACK Out High | 1 | | tCP | | 1. | <u> </u> | -25 | | nsec | | <sup>t</sup> AHPC | ACK Out High To Phase Change In | 0 | | пѕес | FIGURE 36. SYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C92 TABLE 49. SYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|---------------------------------------------|-------|-----|------| | tSLPC | SELI Low To Phase Change Out | 100 | | nsec | | ILOL | I/O Out Low To SDOE Low, Data Bus Tri-State | 0 | 125 | nsec | | <sup>†</sup> DTIH | Data Bus Tri-State to SDIE High | 30 | | nsec | | <sup>t</sup> PCRH | Phase Change To REQ Out High | 500 | | nsec | | <sup>†</sup> DVAH | Data Valid In To ACK In High | 5 | | nsec | | <sup>t</sup> AHDI | ACK In High To Data Invalid In | 45 | | nsec | | <sup>t</sup> RHRL | REQ Out High To REQ Out Low | · 1 | | tCP | | | <u> </u> | 25 | | nsec | | <sup>t</sup> RLRH | REQ Out Low To REQ Out High | 1 | | tCP | | | | -25 | | nsec | | <sup>t</sup> AHAL | ACK In High To ACK In Low | 50 | | nsec | | <sup>t</sup> ALAH | ACK In Low To ACK In High | 50 | | nsec | | <sup>t</sup> ALPC | ACK In Low To Phase Change Out | 0 | | nsec | FIGURE 37. SYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C93 TABLE 50. SYNCHRONOUS INFORMATION TRANSFER OUT - TARGET - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|------------------------------------|-----|-----|------| | SHPC | SEL in High To Phase Change Out | 100 | | nsec | | TIHDT | I/O Out High To Data Bus Tri-State | 0 | 125 | nsec | | PCRL | Phase Change To REQ Out Low | 500 | | nsec | | <sup>†</sup> DVAL | Data Valid In To ACK In Low | 5 | | nsec | | <sup>t</sup> ALDI | ACK In Low To Data Invalid In | 45 | | nsec | | <sup>t</sup> RHRL | REQ Out High To REQ Out Low | 1 1 | | tCP | | 1. | | -25 | | nsec | | <sup>t</sup> RLRH | REQ Out Low To REQ Out High | 1 1 | | tCP | | | | -10 | | nseç | | TAHAL | ACK In High To ACK In Low | 50 | | nsec | | [ TALAH | ACK in Low To ACK in High | 50 | ē. | nsec | | TAHPC | ACK In Low To Phase Change Out | 0 | | nsec | FIGURE 38. ARBITRATION TO BUS FREE - WD33C92 TABLE 51. ARBITRATION TO BUS FREE - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------|----------------------------------------|-----|-----|------| | tSHBL. | SELI High To BSYO, SDOE, And ARBLD Low | | 9 | tCP | | | | | +75 | nsec | FIGURE 39. ARBITRATION TO BUS FREE - WD33C93 TABLE 52. ARBITRATION TO BUS FREE - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |--------|----------------------------------------|-----|-----|----------| | tSHBL | SEL In Low To BSY High, Data Tri-State | | 9 | tCP | | | | | +75 | l nsec l | FIGURE 40. SELECTION - INITIATOR OR RESELECTION - TARGET TO BUS FREE - WD33C92 TABLE 53. SELECTION - INITIATOR OR RESELECTION - TARGET TO BUS FREE - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-------------------------------------------------------------|-----|----------|-------------| | tDCSL<br>tSLIH | Data Bus Cleared To SELO Low<br>SELO To SDIE High, SDOE Low | 200 | 9 | usec | | tSLDT | SELO Low To Data Bus Tri-State | | +75<br>9 | nsec | | <sup>t</sup> SLGL | SELO Low To gs Low, cntl Tri-State | | +75<br>9 | nsec<br>tCP | | | | | +75 | nsec | FIGURE 41. SELECTION - INITIATOR OR RESELECTION - TARGET TO BUS FREE - WD33C93 TABLE 54, SELECTION - INITIATOR OR RESELECTION - TARGET TO BUS FREE - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------------------------------|-----|------------------------|------------------------------------| | tDCSH<br>tSHDT<br>tSHIH | Data Bus Cleared To SEL Out High<br>SEL Out High To Data Bus Tri-State<br>SEL Out High To cntl Tri-State | 200 | 9<br>+ 75<br>9<br>+ 75 | usec<br>tCP<br>nsec<br>tCP<br>nsec | FIGURE 42. CONNECTED-AS-AN-INITIATOR TO BUS FREE - WD33C92 TABLE 55. CONNECTED-AS-AN-INITIATOR TO BUS FREE - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|------------------------------------|-----|-----------|-------------| | <sup>t</sup> BLIH | BSYI Low To SDIE High, SDOE Low | | 9 | tCP | | <sup>t</sup> BLDT | BSYI Low To Data Bus Tri-State | | +75<br>9. | nsec<br>tCP | | tBLGL | BSYI Low To IGS Low, ATN Tri-State | | +75<br>9 | nsec<br>tCP | | | | | +75 | nsec | FIGURE 43. CONNECTED-AS-AN-INITIATOR TO BUS FREE - WD33C93 TABLE 56. CONNECTED-AS-AN-INITIATOR TO BUS FREE - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|-----------------------------------|-----|-----------------|---------------------| | <sup>t</sup> BHDT | BSY In High To Data Bus Tri-State | | 9 | tCP | | <sup>†</sup> BHAT | BSY Low To ATN Tri-State | | +75<br>9<br>+75 | nsec<br>tCP<br>nsec | FIGURE 44. CONNECTED-AS-A-TARGET TO BUS FREE - WD33C92 TABLE 57. CONNECTED-AS-A-TARGET TO BUS FREE - WD33C92 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|------------------------------------|-----|------------|-------------------------| | <sup>t</sup> BLIH | BSYO Low To SDIE High, SDOE Low | | 9 | tCP | | <sup>t</sup> BLDT | BSYO Low To Data Bus Tri-State | | +75<br>· 9 | tCP | | <sup>t</sup> BLGL | BSYO Low To TGS Low, I/O Tri-State | | +75<br>9 | nsec<br>t <sub>CP</sub> | | | | | + 75 | nsec | FIGURE 45. CONNECTED-AS-A-TARGET TO BUS FREE - WD33C93 TABLE 58. CONNECTED-AS-A-TARGET TO BUS FREE - WD33C93 | SYMBOL | CHARACTERISTIC | MIN | MAX | UNIT | |-------------------|------------------------------------|-----|-----|------| | <sup>t</sup> BHDT | BSY Out High To Data Bus Tri-State | | 9 | tCP | | | | | +75 | nsec | | | BSY Out High To I/O Tri-State | | 9 | tCP | | | | | +75 | nsec | #### PACKAGE DIAGRAMS ### 40 LEAD PLASTIC "PL" WD33C93 44 LEAD PLASTIC "JM" WD33C92 and WD33C93 # DRAWING NOT AVAILABLE AT THIS TIME # 48 LEAD PLASTIC "JN" WD33C92 40 LEAD CERAMIC "AL" WD33C93 T-52-33-27 44 LEAD CERAMIC "DM" WD33C92 and WD33C93 48 LEAD CERAMIC "AN" WD33C92