# COM91C32 Local Area Network Transceiver LANT #### **FEATURES** - ☐ Compatible with the COM9026 and COM90C26 LANCs - ☐ Compatible with the HYC9058 HIT - ☐ Compatible with the HYC9068 LAND - ☐ Functionally compatible with the COM90C32 - ☐ Reduces node chip count - ☐ Built-in 20MHz crystal oscillator - ☐ Internal Power On Reset for COM9026/COM90C26 - ☐ Provides all clocks for COM9026/COM90C26 - □ Low power CMOS technology. - ☐ TTL compatible - □ 5V only power supply ## PIN CONFIGURATION\* PULS2 11 760 V<sub>cc</sub> PULSI 12 150 INHTX RESET OUT (3 141 TX PORIN 14 130 CA 12 DSYNC RESET IN 15 XTAL<sub>2</sub> [6 11 RXOUT XTAL1/TTLCLK [7 101 RXIN GND (18 LANCLK \*Check with factory for SMT package availability #### GENERAL DESCRIPTION The COM91C32 local area network transceiver (LANT) is an improved version of the COM90C32. It reduces both node cost and board real estate. The COM91C32 is a companion chip to either the COM9026 or COM90C26 local area network controller (LANC), the HYC9068 local area network driver (LAND), and the HYC9058 high impedance transceiver (HIT). The COM91C32 contains two circuits not available on the COM90C32. A 20MHz crystal oscillator has been built in to eliminate the need for an external oscillator. In addition, the external power on reset circuit required by the COM9026/COM90C26 has been integrated inside the COM91C32 to reduce the number of components, their related costs, and board real estate. The COM91C32 performs the functions necessary to allow simple interface to the transmission media for ARCNET® local area networks. The COM91C32 produces two 5MHz clocks for the COM9026/COM90C26. The first one (LANCLK) is free running and feeds the clock input (pin 19) of the COM9026/COM90C26. The second one (CA) has start/stop capability controlled by the DSYNC output of the COM9026/COM90C26 as well as the data received from the network. During data reception, the COM91C32 will convert incoming serial receive data from the HIT or LAND circuit to NRZ form which will directly feed the RX input of the COM9026/COM90C26 (pin 38). During transmission, the COM91C32 converts the transmit data from the COM9026/COM90C26 TX, (pin 37) into the Waveforms necessary to drive the HYC9058 or HYC9068 as shown in figure 2. # **DESCRIPTION OF PIN FUNCTIONS (refer to figure 2)** | COM 9026 Interface | | | | | | | | |--------------------|----------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN NO. | NAME | SYMBOL | FUNCTION | | | | | | 2 | PULSE 1 | PULS 1 | PULS1 AND PULS2 carry the transmit data information encoded in pulse format. | | | | | | 1 | PULSE 2 | PULS 2 | III pulso format. | | | | | | 3 | RESET OUT | RESET OUT | This output signal provides a reset signal capable of ensuring proper reset of the COM9026/COM90C26. It is TTL compatible. The RESETOUT pulse width equals 102.4µsec + (RESETIN or PORIN pulse width). | | | | | | 10 | RECEIVE<br>IN | RXiN | This input carries the receive data information from the cable interface circuitry. | | | | | | 11 | RECEIVE<br>OUT | RXOUT | This output provides the NRZ encoded receive data to the COM9026/COM90C26. | | | | | | 12 | DELAYED<br>SYNC | DSYNC | This active low input is asserted by the COM9026 and is used synchronize the CA clock. | | | | | | 13 | CA | CA | This output is a 5 MHz start/stop clock that halts when DSYNC goes active. It is used to synchronize the CA clock output to the RX OUT received data. | | | | | | 14 | TRANSMIT<br>DATA | TX | This input represents the serial data transmitted by the COM9026/COM90C26. | | | | | | 15 | TRANSMIT<br>INHIBIT | INHTX | This active low input inhibits the COM91C32 from transmitting by forcing PULS1 and PULS2 high. | | | | | | System Clo | ck Interface | | | | | | | | 4 | POWER ON<br>RESET IN | PORIN | This input signal, which is controlled by C <sub>1</sub> (fig. 2) on Power up, disables the transmitter portion of the COM91C32 and generates the RESET OUT signal. This pin has a schmitt trigger input. | | | | | | 5 | RESET IN | RESET IN | This input signal disables the transmitter portion of the COM91C32 and generates the RESET OUT signal. This pin has a TTL compatible input. | | | | | | 7<br>6 | CRYSTAL | XTAL1<br>XTAL2 | An external 20 MHz crystal is connected to these pins. If an external 20 MHz TTL clock is used, it should be connected to XTAL1 (pin 7) with a 390 ohm pullup resistor; XTAL2 must be left floating. | | | | | | 9 | LAN<br>CLOCK | LANCLK | This output supplies a 5 MHz free running clock for the COM9026/COM90C26. | | | | | | 8 | GROUND | GND | Ground | | | | | | 16 | +5V<br>SUPPLY | VCC | +5 Volt Power Supply | | | | | ## **FUNCTIONAL DESCRIPTION** The COM9026/COM90C26, when transmitting data on $\overline{TX}$ , will produce a negative pulse of 200 nanoseconds to indicate a logic "1" and no pulse to indicate a logic "0." Referring to figure 4, a 200 nanosecond pulse on $\overline{TX}$ is converted to 2, 100 nanosecond nonoverlapping pulses shown as $\overline{PULS1}$ and $\overline{PULS2}$ . The signals $\overline{PULS1}$ and $\overline{PULS2}$ drive the HYC9058 or the HYC9068 which in turn creates a 200 nanosecond dipulse signal on the cable as shown in figure 2. At the receiving nodes, each dipulse appearing on the cable is coupled through the RF transformer of the HYC9058 or HYC9068 to produce a positive pulse. These pulses are captured by the COM91C32 and are converted to NRZ data. As each byte is received by the COM91C32, the <u>CA clock</u> is stopped by the COM9026/COM90C26 (via <u>DSYNC</u>) until the zero bit of the next byte is received. This will automatically restart the CA clock. The COM9026/COM90C26 uses the CA clock to sample the NRZ data and these samples points are shown in figure 5. Typically, RXIN pulses occur at multiples of 400 nanoseconds. The COM91C32 can tolerate distortion of plus or minus 100 nanoseconds and still correctly capture and convert the RXIN pulses to NRZ format. #### **RESETTING THE COM91C32** The PORIN active low input signal is generated by turning the power on to generate the RESET OUT signal to the COM9026/COM90C26. The recommended capacitor value (C1 in figure 2) required to properly reset the COM9026/COM90C26 on power up is 0.1 µF. The RESET IN active low input signal is provided to generate the RESET OUT signal used to reset the COM9026/COM90C26. The pulse width of the RESET OUT signal is 102.4 microseconds, which is wide enough to properly reset the COM9026/COM90C26 local area network controller device. RESET OUT = RESET IN (pulse width) + 102.4 microseconds RESET OUT = PORIN (pulse width) + 102.4 microseconds In addition to initializing the COM91C32 to an idle state, the RESET IN signal disables the transmitter portion of the COM91C32 during reset. During reset, the COM91C32 output pins are as follows: PULS1 - is inactive (high) PULS2 - is inactive (high) LANCLK - is free running during and after reset CA - is free running during and after reset The minimum RESET IN pulse width is 120 nanoseconds (or 2T + 20 nanoseconds for input clocks different than 20 MHz). For the 20 MHz clocks, T equals 50 nanoseconds. #### **RESET IN/OUT TIMING** The COM91C32 incorporates a digital filter that will suppress glitches on the RESET IN and POR IN pins. The digital filter will filter all RESET IN and PORIN glitches that are narrower than 40ns (1T-10ns). It will allow RESET IN and POR IN pulses that are wider than 120 ns (2T+20ns). The RESET OUT pulse width is equal to the RESET IN pulse width plus 102.4 microseconds. ## THE INTERNAL OSCILLATOR The COM91C32 incorporates on-board circuitry which, in conjunction with an external parallel resonant crystal, forms an oscillator. The oscillator frequency may vary between 8 MHz and 20 MHz to allow for a variable data rate from 1.0 Mbps to 2.5 Mbps. The oscillator input is divided by 4 to produce the CA and the LANCLK output clocks to the COM9026/COM90C26. The COM91C32 XTAL oscillator has been designed to work with a parallel resonant crystal and does not require an external resistor. Only two capacitors are needed (one from each leg of the XTAL to ground.) The values of the capacitors are two times the load capacitance of the crystal. Typical capacitor values are 22 pF. The external crystal must have an accuracy of 0.020% or better. ## TABLE 1 - COM91C32 ELECTRICAL CHARACTERISTICS | MAXIMUM GUAHAN I EED HATINGS" | | |---------------------------------------|-----------------------| | Operating Temperature Range | 0°C to 70°C | | Storage Temperature Range | 55°C to 150°C | | Lead Temperature (soldering, 10 sec.) | 325°C | | Positive Voltage on any Pin | V <sub>cc</sub> + 0.3 | | Negative Voltage on any Pin | | | Maximum V <sub>cc</sub> | + 7.0V | <sup>\*</sup>Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. # DC CHARACTERISTICS ( $T_a$ = 0°C to +70°C, $V_{cc}$ =5V $\pm$ 5%) | PARAMETER | MIN | TYP | MAX | UNIT | COMMENTS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------| | INPUT VOLTAGES VIH1 High Input Voltage VIL1 Low Input Voltage VIH2 High Input Voltage VIL2 Low Input Voltage VIH3 High Input Voltage | 2.7<br>V <sub>cc</sub> -0.5V<br>3.6 | | 0.8 | >>>> | except for TTL CLK and PORIN for TTL CLK IN for PORIN | | V <sub>IL3</sub> Low Input Voltage | | | 1.0 | V | | | OUTPUT VOLTAGES V <sub>OH1</sub> High Output Voltage V <sub>OL1</sub> Low Output Voltage V <sub>OH2</sub> High Output Voltage V <sub>OL2</sub> Low Output Voltage | V <sub>cc</sub> -1.0 | | 0.4 | V<br>V<br>V | IOH = 400 $\mu$ A except for CA, LANCLK IOL = 4.0 mA except for CA, LANCLK IOH = 100 $\mu$ A for CA, LANCLK IOL = 100 $\mu$ A for CA, LANCLK | | INPUT LEAKAGE CURRENT<br>IL | | ±10 | | μΑ | | | INPUT CAPACITANCE<br>C <sub>IN</sub> | | | 15 | pF | | | POWER SUPPLY CURRENT | | | 20 | mA | | # AC CHARACTERISTICS (Ta = 0°C to +70°C, $V_{cc}$ =5V $\pm$ 5%) | FIG<br>NO. | PARAMETER | MIN | ТҮР | MAX | UNIT | COMMENTS | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------|----------|----------------------|-------------------------------------------------------------------------| | Fig. 3 | TTL CLOCK INPUT TIMING t <sub>1</sub> Input Clock High Time t <sub>2</sub> Input Clock Low Time t <sub>3</sub> Input Clock Period | 20<br>20 | 50 | | ns<br>ns<br>ns | @ V <sub>cc</sub> -0.5V<br>@ 1V | | Fig. 3 | CA, LANCLK OUTPUT TIMING t <sub>4</sub> Clock Out Fall Time t <sub>5</sub> Clock Out Rise Time t <sub>6</sub> Clock Out High Time t <sub>7</sub> Clock Out Low Time t <sub>8</sub> Clock Out Period | 75<br>75 | 200 | 20<br>20 | ns<br>ns<br>ns<br>ns | @ 50 pF max<br>@ 50 pF max<br>@ 50 pF max<br>@ 50 pF max<br>@ 50 pF max | | Fig. 4 | TRANSMIT TIMING t <sub>9</sub> TX Setup to CA falling edge t <sub>10</sub> TX Hold after CA falling edge t <sub>11</sub> Xtal rising edge to PULS1/2 t <sub>12</sub> PULS1/2 Pulse Width t <sub>13</sub> INHTX to Pulse inactive | 50<br>10 | 60<br>2 (t <sub>3</sub> ) | 100 | ns<br>ns<br>ns<br>ns | | | Fig. 5 | RECEIVE TIMING t <sub>15</sub> RXIN Pulse Width t <sub>16</sub> RXIN to RXOUT delay t <sub>17</sub> RXOUT Pulse Width t <sub>18</sub> XTAL RISING EDGE TO RXOUT | 10 | 5 (t <sub>3</sub> ) + 70<br>400 | 70 | ns<br>ns<br>ns | | | Fig. 5 | DSYNC, CA TIMING t <sub>19</sub> DSYNC Setup to CA rising edge | | 20 | | ns | | | Fig. 6 | RESET TIMING t <sub>30</sub> RESET IN Pulse Width t <sub>31</sub> RESET IN falling edge to | 120 | | 170 | ns<br>ns | (NOTE 1)<br>(NOTE 2) | | | RESET OUT falling edge t <sub>32</sub> RESET IN rising edge to RESET OUT rising edge t <sub>33</sub> RESET OUT Pulse Width | 102 | 102.4<br>t <sub>30</sub> +t <sub>32</sub> -2t <sub>3</sub> | 103 | us | | | | INPUT CLOCK FREQUENCY | 8.0 | | 20 | MHz | | NOTE 1: For Input clock frequencies of less than 20 MHz, $t_{30}$ = $2t_3$ + 20 ns NOTE 2: For Input clock frequencies of less than 20 MHz, $t_{31}$ = $2t_3$ = 70 ns <sup>\*</sup>ALL TYPICAL VALUES ARE AT $V_{cc}$ = 5.0 V and TEMPERATURE = 25°C Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applications, consequently complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible.