# COP842CMH **Microcontroller Emulator** # **General Description** The COP842CMH hybrid emulator is a member of the COPSTM microcontroller family. The device is a two chip system in a dual cavity 20-pin DIP package. Within the package is the COP842C and a UV-erasable 8k EPROM with port recreation logic. Code executes out of the EPROM. The part contains a transparent window which allows the EPROM to be erased and re-programmed. The COP842CMH is a fully static part, fabricated using doublemetal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/ PLUSTM serial I/O, and a 16-bit timer/counter supporting three modes (PWM generation, External Event counter, and Input Capture). Each I/O pin has software selectable configurations. The COP842CMH operates over a voltage range of 4.5V to 6.0V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 µs per instruction rate. The COP842CMH is primarily intended as a prototyping design tool. The Electrical Performance Characteristics are not tested but are included for reference only. ## **Features** - Form fit and function emulation device for the COP842C/COP822C - Fully static CMOS - 1 µs instruction time (10 MHz clock) - 8191 bytes EPROM/128 bytes RAM - 16-bit read/write timer operates in a variety of modes - Timer with 16-bit auto reload register - 16-bit external event counter - Timer with 16-bit capture register (selectable edge) - Multi-source interrupt - External interrupt with selectable edge - Timer/capture interrupt - Software interrupt - 8-bit stack pointer (stack in RAM) - Powerful instruction set, most instructions are single - BCD arithmetic instructions - MICROWIRE/PLUS serial I/O - 20-pin package - 16 input/output pins - Software selectable I/O options (TRI-STATE®, pushpull, weak pull-up) - Schmitt trigger inputs on Port G - Real time emulation and full program debug offered by National's Development Systems # Ordering Information | Hybrid Emulator | Package Type | Part Emulated | |-----------------|--------------|--------------------------------| | COP842CMHD-x | 20-Pin DIP | COP822C-XXX/N<br>COP842C-XXX/N | - x = 1, 2, or 3. See "Oscillator Circuits". - 1 = Crystal ÷ 10 - 2 = External ÷ 10 - $3 = R/C \div 10$ # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) 7V Reset (V<sub>PP</sub>) and G6 (ME) -0.3V to 14V Voltage at any other Pin -0.3V to $V_{CC} + 0.3V$ Total Current into V<sub>CC</sub> Pin (Source) 50 mA Total Current Out of GND Pin (Sink) 60 mA Storage Temperature Range $-65^{\circ}\text{C to} + 140^{\circ}\text{C}$ Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings. The following AC and DC Electrical Characteristics are not tested but are for reference only. # DC Electrical Characteristics $-0^{\circ}\text{C} < T_{A} < +70^{\circ}\text{C}$ unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|----------------------------|----------------------------| | Operating Voltage<br>Power Supply Ripple<br>(Note 1) | Peak to Peak | 4.5 | | 6.0<br>0.1 V <sub>CC</sub> | V<br>V | | Supply Current CKI = 10 MHz CKI = 5 MHz (Note 2) HALT Current (Note 3) | $V_{CC} = 6.0V, t_{C} = 1 \mu s$ $V_{CC} = 6.0V, t_{C} = 2 \mu s$ $V_{CC} = 6.0V, CKI = 0 MHz$ | | 500 | 19<br>14 | mA<br>mA | | INPUT LEVELS Reset, CKI Logic High Logic Low All Other Inputs Logic High Logic Low | | 0.9 V <sub>CC</sub> | | 0.1 V <sub>CC</sub> | V<br>V<br>V | | Hi-Z Input Leakage<br>Input Puliup Current | $V_{CC} = 6.0V$ $V_{CC} = 6.0V$ | -2<br>40 | | + 2<br>250 | μA<br>μA | | G Port Input Hysteresis | | | 0.05 V <sub>CC</sub> | | v | | Output Current Levels D Outputs Source Sink All Others Source (Weak Pull-up Mode) Source (Push-pull Mode) Sink (Push-pull Mode) TRI-STATE Leakage | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 1.0V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.2V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V | 0.4<br>10<br>10<br>0.4<br>1.6<br>-2.0 | | 110<br>+ 2.0 | mA<br>mA<br>μA<br>mA<br>mA | | Allowable Sink/Source<br>Current Per Pin | | | - | 3 | mA | | Maximum Input Current without Latchup (Note 4) | Room Temp | | | ±100 | mA | | RAM Retention Voltage, V <sub>R</sub> | 500 ns Rise and<br>Fall Time (Min) | 2.0 | | | ٧ | | Input Capacitance | | | | 7 | pF | Note 1: Rate of voltage change must be less than 0.5V/ms. Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open. Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. HALT test conditions: L and G ports are at TRI-STATE and tied to ground, EPROM window covered. Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V. TL/DD/10717-4 | <b>AC Electrical Characteristics</b> | -0°C $<$ T <sub>A</sub> $< +70$ °C unless otherwise specified | |--------------------------------------|---------------------------------------------------------------| | | | | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------|------------------------|-----|-----|-----|-------| | Instruction Cycle Time (tc) Crystal/Resonator | V <sub>CC</sub> ≥ 4.5V | | | DC | | | (Div-by 10) | | ' | | | μs | | R/C Oscillator Mode<br>(div-by 10) | V <sub>CC</sub> ≥ 4.5V | 3 | | DC | μs | | CKI Clock Duty Cycle<br>(Note 5) | | 40 | | 60 | % | | Rise Time (Note 5) | fr = 10 MHz ext clock | | | 12 | ns | | Fall Time (Note 5) | fr = 10 MHz ext clock | | | 8 | ns | | MICROWIRE™ Setup Time (tUWS) | | 20 | | | ns | | MICROWIRE Hold Time (tUWH) MICROWIRE Output Propagation | | 56 | | | ns | | Delay (tUPD) | | | | 220 | ns | | Input Pulse Width | | | | | ٠, | | Interrupt Input High Time | ļ | 1 | | | tC | | Interrupt Input Low Time | | 1 | | | tC | | Timer Input High Time | | 1 | | Į | tC | | Timer Input Low Time | | 1 | | | tC | | Reset Pulse Width | ĺ | 1.0 | | | μs | Note 5: Parameter sampled (not 100% tested). FIGURE 1. MICROWIRE Timing Diagram 63E D # Pin Descriptions ## ON CHIP I/O V<sub>CC</sub> and GND are the power supply pins. CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). RESET is the master reset input. Port L is an 8-bit I/O port. There are two registers associated with the L port: a data register and a configuration register. Therefore, each L I/O bit can be individually configured under software control as shown in the following table: | Configure | Data | Port L Setup | |-----------|------|-----------------------| | 0 | 0 | Hi-Z Input | | | ļ | (TRI-STATE Output) | | 0 | 1 | Input with Pull-Up | | | | (Weak One Output) | | 1 | 0 | Push-Pull Zero Output | | 1 | 1 | Push-Pull One Output | Three RAM data memory locations are allocated for the L port, one for the data register, one for the configuration register and one for the input pins. Port G is an 8-bit port with 6 I/O pins (G0-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs. There are two registers associated with the G port: a data register and a configuration register. Therefore, each G port bit can be individually configured under software control as shown below: | Configure | Data | Port G Setup | |-----------|------|-----------------------| | 0 | 0 | Hi-Z Input | | | | (TRI-STATE Output) | | 0 | 1 | Input with Pull-Up | | | | (Weak One Output) | | 1 | 0 | Push-Pull Zero Output | | 1 | 1 | Push-Pull One Output | Three RAM data memory locations are allocated for the G port, one for the data register, one for the configuration register, and one for the input pins. Since G6 and G7 are input only pins, any attempt by the user to configure them as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will return zeros. Note that the COP842CMH will be placed in the HALT mode by setting the G7 data bit. Six Port G pins have alternate functions: G0 INT (External Interrupt) G3 TIO (Timer/Counter I/O) G4 SO (MICROWIRE Serial Data Output) G5 SK (MICROWIRE Serial Clock) G6 SI (MICROWIRE Serial Data Input) G7 CKO Crystal Oscillator Output (Selected by Mask Option) or HALT Restart Input (General Purpose Input) TABLE I. COP842CMH Pinouts for 20-Pin Package | Port | Туре | Alternate<br>Function | 20-Pin<br>DIP | |-------|-------|-----------------------|---------------| | LO | 1/0 | | 7 | | L1 | 1/0 | | 8 | | L2 | 1/0 | | 9 | | L3 | 1/0 | | 10 | | L4 | 1/0 | | 11 | | L5 | 1/0 | | 12 | | L6 | 1/0 | | 13 | | L7 | 1/0 | | 14 | | G0 | 1/0 | INT | 17 | | G1 | 1/0 | | 18 | | G2 | 1/0 | | 19 | | G3 | 1/0 | TIO | 20 | | G4 | 1/0 | SO | 1 | | G5 | 1/0 | SK | 2 | | G6 | 1 | SI | 3 | | G7 | I/CKO | HALT RESTART | 4 | | vcc | | | 6 | | GND | | | 15 | | CKI | | | 5 | | RESET | | | 16 | # Connection Diagram 20 DIP TL/DD/10717-2 FIGURE 2. COP842CMH Connection Diagram Note: See COP842C datasheet for complete details. # Connection Diagram (Continued) FIGURE 3, COP842CMH Function Diagram FIGURE 4. I/O Port Configurations ## **Oscillator Circuits** ## A. CRYSTAL OSCILLATOR-COP842CMHD-1 By selecting CKO as a clock output, CKI and CKO can be connected to make a crystal controlled oscillator. See Table II for value of R & C. ## B. EXTERNAL OSCILLATOR—COP842CMHD-2 CKI can be driven by an external clock signal provided it meets the specified duty cycle, rise and fall times, and input levels. CKO (G7) is available as a general purpose input and/or Halt Control. ## C. R/C OSCILLATOR-COP842CMHD-3 CKI is configured as a single pin R/C controlled Schmitt trigger oscillator. CKO (G7) is available as a general purpose input and/or HALT restart control. Table III shows the variation in the oscillator frequencies as functions of the component (R and C) values. FIGURE 6. Crystal, External, and R-C Oscillator Diagrams TABLE II. Crystal Oscillator Configuration, TA = 25°C, VCC = 5V | R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq.<br>(MHz) | |------------|------------|------------|------------|--------------------| | 0 | 1 | 30 | 30-36 | 10 | | 0 | 1 | 30 | 30-36 | 4 | | 0 | 1 | 200 | 100-150 | 0.455 | TABLE III. RC Oscillator Configuration, $T_A = 25$ °C, $V_{CC} = 5$ V | R<br>(kΩ) | C<br>(pF) | CKI Freq.<br>(MHz) | Instr. Cycle<br>(μs) | |-----------|-----------|--------------------|----------------------| | 3.3 | 82 | 2.8 to 2.2 | 3.6 to 4.5 | | 5.6 | 100 | 1.5 to 1.1 | 6.7 to 9 | | 6.8 | 100 | 1.1 to 0.8 | 9 to 12.5 | # Programming the COP842CMH Programming the COP842CMH hybrid emulators is accomplished through the duplicator board which is a stand alone programmer capable of supporting different package types. It works in conjunction with a pre-programmed EPROM (either via the development system or a standard programmer) holding the application program. The duplicator board essentially copies the information in the EPROM into the hybrid emulator. P3E D The last byte of program memory (EPROM location 01FFF Hex) must contain the value 0E7 Hex. The device will not function properly if any other value resides in this last byte's location. The following product codes are used by the customer to order the duplicator board. | NSID | Description | Documentation | |---------------|------------------|------------------| | COP8-RRGM-DIP | Duplicator Board | User Instruction | | | for 20-Pin DIP | Manual | The device will also program on a Data I/O Programmer. The following table provides the programming information on a Data I/O Programmer. | COPs Part<br>Number | Package<br>Type | Family<br>Code | Pin | Software<br>Rev | Adapter | |---------------------|-----------------|----------------|-----|-----------------|---------| | COP842CMHD | 20 DIP | 16F | 174 | V3.2 | SITE48 | ## **ERASING THE COP842CMH** Erasure of program memory is achieved by removing the COP842CMH from its socket and exposing the transparent window to an ultra-violet light source. The erasure characteristics of the COP842CMH are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000Å (Angstroms). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the COP842CMH's window to prevent temporary functional failure due to the generation of photo currents or high HALT mode current. The recommended erasure procedure for the COP842CMH is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity X exposure time) for erasure should be a minimum of 30Wsec/cm<sup>2</sup>. The COP842CMH should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table IV shows the minimum COP842CMH erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. Lamps lose intensity as they age. When a lamp has aged, the system should be checked to make certain that full erasure is occurring. **TABLE IV. Minimum COP842CMH Erasure Time** | Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) | |---------------------------------------------------|---------------------------| | 15,000 | 40 | | 10,000 | 50 | | 5,000 | 100 | # **Development Support** **Development Tools Selection Table** | Microcontroller | Order<br>Part Number | Description | Includes | Manual<br>Number | |-----------------|----------------------|----------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------| | COP822C/842C | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 | | | MOLE-COP8-PB1A | Personality Board | COP880 Personality<br>Board Users Manual | 420410806-001 | | | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users<br>Manual and Software Disk<br>PC-DOS Communications<br>Software Users Manual | 424410527-001<br>420040416-001 | | | 420411060-001 | Programmer's Manual | | 420411060-00 | #### DIAL-A-HELPER Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system and additionally, provides the capability of remotely accessing the development system at a customer site. ### INFORMATION SYSTEM The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem. If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use. ## ORDER P/N: MOLE-DIAL-A-HLP Information System Package contains: Dial-A-Helper Users Manual Public Domain Communications Software ### **FACTORY APPLICATIONS SUPPORT** Dial-A-Helper also provides immediate factor applications support. If a user is having difficulty in operating the development system, he can leave messages on our electronic bulletin board, which we will respond to, or under extraordinary circumstances he can arrange for us to actually take control of his system via modem for debugging purposes. Voice: (408) 721-5582 Modem: (408) 739-1162 > 300 or 1200 Baud Baud: Set-up: Lenath: 8-Bit > Parity: None Stop Bit: 1 Operation: 24 Hrs., 7 Days