CS5326 CS5327 CS5328 CS5329 # 16 & 18-Bit, Stereo A/D Converters for Digital Audio # **Features** - Complete CMOS Stereo A/D System Delta-Sigma A/D Converters Digital Anti-Alias Filtering S/H Circuitry and Voltage Reference - Adjustable System Sampling Rates 30 kHz to 50 kHz - Low Noise and Distortion 95 dB dynamic range, 16-Bit 97 dB dynamic range, 18-Bit 100 dB dynamic range, 19-Bit Mono 0.0015% THD - Internal 64X Oversampling - Linear Phase Digital Anti-Alias Filtering 0.001dB Passband Ripple 86dB Stopband Rejection - Low Power Dissipation: 450 mW Power-Down Mode for Portable Applications # **General Description** The CS5326, CS5327, CS5328 & CS5329 are complete analog-to-digital converters for stereo digital audio systems. They perform sampling, analog-to-digital conversion and anti-aliasing filtering, generating 16 or 18-bit values for both left and right inputs in serial form. The output word rate can be up to 50 kHz per channel. The ADCs use delta-sigma modulation with 64X oversampling, followed by digital filtering and decimation, which removes the need for an external anti-alias filter. The CS5326 & CS5327 are 16-bit ADCs, achieving 95 dB dynamic range. The CS5328 & CS5329 are 18-bit ADCs with 97 dB dynamic range in stereo mode and 100 dB dynamic range in mono mode. The CS5326 & CS5328 have digital filters which are compatible with CD requirements. The CS5327 & CS5329 have filters which guarantee no aliasing. The filters have linear phase, 0.001 dB passband ripple, and >86 dB stopband rejection. The ADC's are housed in a 0.6" wide 28-pin plastic DIP. ORDERING INFORMATION: Page 2-143 **ANALOG CHARACTERISTICS** ( $T_A = 25^{\circ}C$ ; $V_A$ +, $V_L$ +, $V_D$ 1+, $V_D$ 2+ = 5V; $V_A$ - = -5V; Full-Scale Input Sinewave, 4kHz; CLKIN = 6.144MHz; SCLK = 3.072 MHz; Source Impedance = 50 $\Omega$ with 10 nF to AGND; Measurement Bandwidth is 10 Hz to 20 kHz; Digital Inputs: Logic 1 = $V_D$ +, Logic 0 = DGND; unless otherwise specified.) | Parameter* | Symbol | Sp.<br>min | ecification<br>typ | n<br>max | Units | | |----------------------------------------------------------------|---------------------------------------------------------|-------------------|--------------------|-----------------------|----------------|------------------------------| | Resolution | CS5326, CS5327<br>CS5328, CS5329 | | 16<br>18 | | - | Bits<br>Bits | | Dynamic Performance | | | | | | | | Dynamic Range<br>(Note 1) | CS5326, CS5327<br>CS5328, CS5329<br>Mono CS5328, CS5329 | | 92.7<br>94.7 | 95.7<br>97.1<br>100.1 | | dB<br>dB<br>dB | | Signal-to-<br>(Noise + Distortion)<br>(Note 1) | CS5326, CS5327<br>CS5328, CS5329<br>Mono CS5328, CS5329 | S/(N+D) | 90.7<br>92.5 | 92.7<br>94.5<br>97 | | dB<br>dB<br>dB | | Total Harmonic Distortion Vin = + FS Vin = -20 dB | | THD | 0.003 | 0.0015<br>0.001 | | %<br>% | | Interchannel Phase Deviat | ion | | | 0.0001 | | Degrees | | Interchannel Isolation (dc | to 20 kHz) | | 100 | 106 | | dB | | dc Accuracy | | | | | | | | Interchannel Gain Mismate | ch | | | 0.01 | 0.05 | dB | | Gain Error | | | | <u>+</u> 1 | ± 5 | % | | Gain Drift | | | | 50 | | ppm/ <sup>O</sup> C | | Bipolar Offset Error<br>(After Calibration) | CS5326, CS5327<br>CS5328, CS5329 | | | ± 5<br>± 20 | ± 15<br>± 60 | LSB (16-bit)<br>LSB (18-bit) | | Analog Input | | | | | | . — — | | Input Voltage Range | ( <u>+</u> Full Scale) | VIN | ± 3.50 | ± 3.68 | | Volts | | Input Impedance | | ZIN | | 65 | | kΩ | | Power Supplies | | | | | | | | Power Supply Current<br>with APD,DPD low<br>(Normal Operation) | (VA+) + (VL+)<br>VA-<br>(VD1+) + (VD2+) | IA+<br>IA-<br>ID+ | | 25<br>25<br>40 | 35<br>35<br>55 | mA<br>mA<br>mA | | Power Supply Current<br>with APD,DPD high<br>(Power-Down Mode) | (VA+) + (VL+)<br>VA-<br>(VD1+) + (VD2+) | IA+<br>IA-<br>ID+ | | 10<br>10<br>5 | 15<br>15<br>7 | uA<br>uA<br>mA | | Power Consumption | (APD, DPD Low)<br>(APD, DPD High) | PDN<br>PDS | | 450<br>25 | 625<br>35 | mW<br>mW | | Power Supply Rejection F | PSRR | | 54<br>100 | | dB<br>dB | | Notes: 1. Mono means connecting AINL & AINR together and adding together the output words from each channe Specifications are subject to change without notice. <sup>\*</sup> Refer to Parameter Definitions at the end of this data sheet. # DIGITAL FILTER CHARACTERISTICS $(T_A = 25 \degree C; VA+, VL+, VD1+, VD2+= 5V \pm 5\%; VA- = -5V \pm 5\%; CLKIN = 6.144MHz)$ | Parameter Parameter | Symbol | Min | Тур | Max | Units | |----------------------------------------------------------|-------------------|----------|------------|--------------|------------| | Passband (-3 dB) CS5326, CS5328 (-3 dB) CS5327, CS5329 | | 0 | | 23.5<br>21.6 | kHz<br>kHz | | (-0.001 dB) CS5326, CS5328<br>(-0.001 dB) CS5327, CS5329 | | 0 | | 21.8<br>20.0 | kHz<br>kHz | | Passband Ripple | | | | 0.001 | dB | | Stopband CS5326, CS5328<br>CS5327, CS5329 | | 26<br>24 | | 3046<br>3052 | kHz<br>kHz | | Stopband Attenuation (Note 2) | | 86 | | | dB | | Group Delay | tgd | | 4274/CLKIN | | s | | Group Delay Variation vs. Frequency | △ t <sub>gd</sub> | | | 0.0 | us | Notes: 2. The analog modulator samples the input at 3.072MHz for a CLKIN of 6.144MHz. There is no rejection of input signals which are multiples of the sampling frequency (that is: there is no rejection for n x 3.072MHz ±21.8kHz for the CS5326 & CS5328, or n x 3.072MHz ±20.0kHz for the CS5327 & CS5329 , where n = 0.1,2,3...). # **DIGITAL CHARACTERISTICS** $(T_A = 25 \text{ °C}; VA+, VL+, VD1+, VD2+= 5V \pm 5\%; VA- = -5V \pm 5\%)$ | Parameter | Symbol Min | | Тур | Max | Units | | |-----------------------------------------|-----------------|-------------|--------------------------------------------------|---------|-------|--| | High-Level Input Voltage (CLKIN) | VIH | (VD+) - 1.0 | | | V | | | Low-Level Input Voltage (CLKIN) | VIL | _ | <del> </del> | 1.0 | V | | | High-Level Input Voltage (except CLKIN) | VIH | 70%VD+ | - | | | | | Low-Level Input Voltage (except CLKIN) | VIL | • | | 30% VD+ | | | | High-Level Output Voltage at lo = -20uA | Voн | 4.4 | | | | | | Low-Level Output Voltage at lo = 20uA | V <sub>OL</sub> | - | | 0.1 | | | | Input Leakage Current | lin | - | 1.0 | | uA | | # RECOMMENDED OPERATING CONDITIONS (AGND, LGND, DGND = 0V; all voltages with respect to ground) | Paramete | er | Symbol | Min | Тур | Max | Units | |----------------------|-------------------------------------------------------------------------|--------|-------------------------------|---------------------------|------------------------------|---------------------------------------| | DC Power Supplies: | Positive Digital Positive Logic Positive Analog Negative Analog VA+ VA- | | 4.75<br>4.75<br>4.75<br>-4.75 | 5.0<br>5.0<br>5.0<br>-5.0 | 5.25<br>VA+<br>5.25<br>-5.25 | V V V V V V V V V V V V V V V V V V V | | Analog Input Voltage | (Note 3) | VAIN | -3.68 | | 3.68 | | | CLKIN Frequency | | f CLK | 3.84 | - | 6.4 | MHz | | SCLK Frequency | | f sclk | f CLK /2 | - | fCLK | Hz | | L/R Frequency | | f LR | f <sub>CLK</sub> /128 | - | f CLK /128 | Hz | Notes: 3. The ADCs accept input voltages up to the analog supplies (VA+, VA-). They will produce a positive full-scale output for inputs above 3.68 V and negative full-scale output for inputs below -3.68 V. These values are subject to the gain error tolerance specification. DS35F1 # **SWITCHING CHARACTERISTICS** $(T_A = 25 \, ^{\circ}C; VA+, VL+, VD1+, VD2+ = 5V \pm 5\%; VA- = -5V \pm 5\%; Inputs: Logic 0 = 0V, Logic 1 = VD+; CL = 20 pF)$ | Parameter | Symbol | Min | Тур | Max | Units | | |-----------------------------------------------------------------------------------------------|-------------------|------------|-----|-----------|-------|--| | CLKIN Period | <sup>t</sup> clkw | 155 | - | 260 | ns | | | CLKIN Low | t ciki | 50 | - | - | ns | | | CLKIN High | <sup>t</sup> clkh | 50 | - | - | ns | | | CLKIN Rising to ACLKA edge (Note 4) | <sup>t</sup> clka | 40 | - | 100 | ns | | | ACLKA Falling to L/R Edge (Note 4) | t acir | -140 | - | 140 | ns | | | CLKIN Rising to L/R Edge (Note 4) ACLKA to CLKIN phase correct ACLKA to CLKIN phase unknown | <sup>†</sup> cir | -10<br>-10 | - | 170<br>30 | ns | | | SCLK Pulse Width Low | t sciki | 60 | - | • | ns | | | SCLK Pulse Width High | t sclkh | 60 | - | - | ns | | | SCLK Period | t scikw | 155 | - | • | ns | | | SCLK Rising to SDATA Valid | t dss | - | • | 45 | ns | | | L/R edge to MSB Valid | t Irdss | - | | 50 | ns | | | SCLK Rising to L/R edge | t scikir | -40 | • | 40 | ns | | | DPD, APD pulse width | t <sub>pd</sub> | 150 | - | - | ns | | | CLKIN Falling to APD Falling | t apdclk | -30 | - | 30 | ns | | Notes: 4. It is recommended that L/R be generated by dividing ACLKA by 64. If CLKIN is used to generate L/R, a longer CLKIN to L/R delay may be tolerated if the phase of ACLKA is determined through the use of the APD pin. When high, the APD pin resets the divide-by-two circuit that generates ACLKA from CLKIN (that is, ACLKA is reset to "0"). APD should be brought low on a falling edge of CLKIN. This falling edge should be chosen such that L/R edges nominally occur at ACLKA falling edges. # ABSOLUTE MAXIMUM RATINGS (AGND, LGND, DGND = 0V, all voltages with respect to ground.) | Parameter | | Symbol | Min | Max | Units | |------------------------------------------|------------------------------------|------------------|----------------------|-----------------------------|--------| | DC Power Supplies: | Positive Analog<br>Negative Analog | VA+<br>VA- | -0.3<br>+0.3<br>-0.3 | +6.0<br>-6.0<br>(VA+) + 0.3 | V<br>V | | | Positive Logic<br>Positive Digital | VL+<br>VD1+,VD2+ | -0.3 | +6.0 | v | | Input Current, Any Pin Except Supplies | | l <sub>in</sub> | - | ± 10 | mA | | Analog Input Voltage (AIN and ZERO pins) | | V <sub>INA</sub> | (VA-)- 0.3 | (VA+ )+ 0.3 | V | | Digital Input Voltage | | V <sub>IND</sub> | -0.3 | (VD+) + 0.3 | V | | Ambient Temperature (power applied) | | T <sub>A</sub> | -55 | +125 | _ •c | | Storage Temperature | | T <sub>stq</sub> | -65 | +150 | °C | WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. # **Serial Data Timing** # Channel Selection Timing Using L/R Derived From CLKIN/128 # Channel Selection Timing Using $L/\overline{R}$ Derived from ACLKA/64 #### **Power Down Timing** **ACLKA Phase Determination using APD** #### GENERAL DESCRIPTION The CS5326, CS5327, CS5328 and CS5329 are 16 & 18-bit, 2-channel A/D converters designed specifically for stereo digital audio applications. The devices use two one-bit delta-sigma modulators which simultaneously sample the analog input signals at a 64× sampling rate. A three-stage digital filter then constructs pairs of 16-bit or 18-bit values. This technique yields nearly ideal conversion performance independent of input frequency and amplitude. The converters do not require difficult-to-design or expensive anti-alias filters, and do not require external sample-and-hold amplifiers or a voltage reference. An on-chip voltage reference provides for an input signal range of $\pm$ 3.68 volts. Any zero offset can be internally calibrated out during a power-up self-calibration cycle. Output data is available in serial form, coded as 2's complement 16 or 18-bit numbers. Typical power consumption of only 450 mW can be further reduced by use of the power-down mode. For more information on delta-sigma modulation and the particular implementation inside these ADCs, see the references at the end of this data sheet. Figure 1. Typical Connection Diagram Figure 2. Data Output Timing # SYSTEM DESIGN WITH THE CS5326/7/8/9 Very few external components are required to support the ADC. Normal power supply decoupling components, voltage reference bypass capacitors and a single resistor and capacitor on each input for anti-aliasing are all that's required. # Clocks and Data Output Format All timing and control inputs to the ADC can be easily generated from a master system clock. This clock, connected to the CLKIN pin on the device, must be exactly equal to 128 times the desired output word rate. Standard digital audio rates are 32 kHz, 44.1 kHz and 48 kHz, requiring master clock rates of 4.096 MHz, 5.6448 MHz and 6.144 MHz, respectively. The CLKIN signal should be greater than 4 volts for a logic one and less than 1 volt for a logic zero. This is to minimize any clock related jitter in the sampling process, which can smear high frequency signals. Indeed, a low jitter (such as a crystal-based) clock is recommended. Data bits are clocked out via the SDATA pin using the SCLK and $L/\overline{R}$ inputs. The rising edge of SCLK causes the part to output each bit, except the MSB, which is clocked out by the $L/\overline{R}$ edge. Even so, a rising SCLK edge must occur coincident (within the timing tolerance) with the L/R edge for internal housekeeping purposes. It is recommended to connect SCLK to ACLKA, as shown in Figure 1. Fourteen or sixteen trailing zero's will be clocked out on SDATA as part of each data word, as shown in Figure 2. ACLKA's frequency is the analog modulator sampling rate, and if a lower frequency is used for SCLK, slight degradation of the ADC dynamic range can occur due to interference effects. Selection of left channel or right channel data is accomplished using the $L/\overline{R}$ input pin. The serial nature of the output data results in the left and right data words being read at different times. However, the words within an $L/\overline{R}$ cycle represent simultaneously sampled inputs. Rising edges of L/R are used to synchronize the digital filter; therefore L/R 's frequency must be CLKIN/128. It is preferable to generate L/R by dividing ACLKA by 64. If CLKIN is used to generate L/R, it is best to determine the phase of ACLKA through the use of the APD pin. (When high, the APD pin resets the internal divide-bytwo circuit that generates ACLKA. See Figure 4 for an example circuit.) If ACLKA phase is left indeterminate, then the CLKIN to L/R delay must be shorter than the smaller delay shown in the Switching Characteristics table (see Note 4.). #### Analog Connections The analog inputs are presented to the modulators via the AINR and AINL pins. The analog input signal range is determined by the internal voltage reference value, which is typically -3.68 volts. The input signal range therefore is typically $\pm 3.68$ volts. The ADC samples the analog inputs at 3.072 MHz for a 6.144 MHz CLKIN. For the CS5326 & CS5328 the digital filter rejects all noise between 26 kHz and (3.072 MHz-26 kHz). For the CS5327 & CS5329 the digital filter rejects all noise between 24 kHz and (3.072 MHz-24 kHz). However, the filter will not reject frequencies right around 3.072 MHz. Most audio signals do not have significant energy at 3.072 MHz. Nevertheless, a 51 $\Omega$ resistor in series with the analog input, and a 10 nF NPO or COG capacitor to ground will attenuate any noise energy at 3.072 MHz, in addition to providing the optimum source impedance for the modulators. The use of capacitors which have a large voltage coefficient (such as general purpose ceramics) should be avoided since these can degrade signal linearity. If active circuitry precedes the ADC, it is recommended that the above RC filter is placed between the active circuitry and the AINR and AINL pins. The on-chip voltage reference output is brought out to the VREF pin. A 10 $\mu$ F electrolytic capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor attached to this pin eliminates the effects of high frequency noise. Note the negative value of VREF when using polarized capacitors. No load current may be taken from the VREF output pin. The analog input level used as zero during the offset calibration period (described later) is input on the ZEROL and ZEROR pins. Typically, these pins are directly attached to AGND. For the ultimate in offset nulling, networks can be attached to ZEROR and ZEROL whose impedances match the impedances present on AINL and AINR. #### Power-Down and Offset Calibration The ADC has a power-down mode wherein typical consumption drops to 20 mW. In addition, exiting the power-down state initiates the offset calibration procedure. This can be important for digital audio applications since any initial offset manifests itself as an audible power-on click. APD and DPD are the analog and digital power-down pins. When high, they place the analog and digital sections in the power-down mode. Bringing these pins low takes the part out of power-down mode. DPD going low initiates a calibration cycle, whereas APD going low sets the phase of the ACLKA signal. If not using the power down feature and if not using APD to set the phase of ACLKA, APD should be tied to ground. When using the power down feature, DPD and APD may be tied together if the capacitor on VREF is not greater than $10~\mu F$ , as stated in the "Power-Up Considerations" section. Figure 3. Initial Calibration Cycle Timing During the offset calibration cycle, the digital section of the part measures and stores the value of the calibration input of each channel in registers. The calibration input value is subtracted from all future outputs. The calibration input may be obtained from either the analog input pins (AINL and AINR) or the zero pins (ZEROL and ZEROR) depending on the state of the ACAL pin. With ACAL low, the analog input pin voltages are measured, and with ACAL high, the zero pin voltages are measured. As shown in Figure 3, the DCAL output is high during calibration, which takes 4096 L/R clock cycles. If DCAL is connected to the ACAL input, the calibration routine will measure the voltage on ZEROR and ZEROL. These should be connected directly to ground or through a network matched to that present on the analog input pins. Internal offsets of each channel will thus be measured and subsequently subtracted. Alternatively, ACAL may be permanently connected low and DCAL utilized to ground the user's front end. In this case, the calibration routine will measure and store not only the internal offsets but also any offsets present on the front end. During calibration, the digital output of both channels is forced to a 2's complement zero. Subtraction of the calibration input from conversions after calibration substantially reduces any power-on click that might otherwise be experienced. A short delay of approximately 100 output words will occur following calibration for the digital filter to begin accurately tracking audio band signals. The transition is simply the natural filter response and is, of course, graceful. #### Power-up Considerations Upon initial application of power to the supply pins, the data in the calibration registers will be indeterminate. A calibration cycle should always be initiated after application of power to replace potentially large values of data in these registers with the correct values. The modulators settle very quickly (a matter of microseconds) after the analog section is powered on, either through the application of power, or by exiting the power-down mode. The voltage reference, however, can take a much longer time to reach a final value due to the presence of large external capacitance on the VREF pin; allow approximately 5 ms/ $\mu$ F. The calibration period is long enough to allow the reference to settle for capacitor values of up to 10 $\mu$ F. If a larger capacitor is used, additional time between APD going low and DPD going low should be allowed for VREF settling before a calibration cycle is initiated. # Grounding and Power Supply Decoupling As with any high resolution converter, the ADC requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 1 shows powering the part from single $\pm\,5$ volt supplies. Analog ground and digital ground should be connected together near to where the supplies are brought onto the printed circuit board. Decoupling capacitors should be as near to the ADC as possible, with the low value ceramic capacitor being the nearest. The VREF decoupling capacitors, particularly the 0.1 $\mu\text{F}$ , must be positioned to minimize the electrical path from VREF to Pin 1 AGND and to minimize the path between VREF and the capacitors. The printed circuit board layout should have separate analog and digital regions and ground planes, with the ADC straddling the boundary. An evaluation board is available which demonstrates the optimum layout and power supply arrangements, as well as allowing fast evaluation of the ADC. To minimize digital noise, connect the ADC digital outputs only to CMOS inputs. #### Multiple ADC's In systems where multiple ADC's are used, care must be taken to ensure that the ACLKA phases are synchronized if simultaneous sampling is desired. In the absence of this synchronization, the sampling difference could be one CLKIN cycle (typically 162 ns). If this difference is unacceptable, the parts may be synchronized to within several nanoseconds by using the circuit shown in Figure 4. This circuit ensures that when the ADC's come out of power-down mode, ACLKA will have the same phase between all ADC's. The APD signal is used to reset the internal divideby-two flip-flop which generates ACLKA. The circuit also ensures that L/R and SCLK occur at the correct time. #### PERFORMANCE #### FFT Tests For FFT based tests, a very pure sine wave is presented to the ADC, and an FFT analysis is performed on the output data. The resulting spectrum is a measure of the performance of the ADC. Figure 5 shows the spectral purity of the CS5326 with a 1 kHz, -10 dB input. Notice the low noise floor, the absence of any harmonic distortion, and the Dynamic Range value of 94.63 dB. Figure 6 shows the CS5326 high frequency performance. The input signal is a -10 dB, 9 kHz sine wave. Notice the small 2nd harmonic at -112 dB. Figure 7 shows the low-level performance of the CS5326. Notice the lack of any distortion components. Traditional R-2R ladder based ADC's can have problems with this test, since differential non-linearities around the zero point become very significant. Figure 8 shows the same very low input amplitude performance, but at 9kHz input frequency. Figure 4. Connections for Synchronization of Multiple CS5326/7/8/9 ADC's. Figure 9 shows the CS5327 FFT plot with an input signal of 1 kHz at -10 dB. This is very similar to the CS5326 plot, but notice the reduction in the noise floor between 22 kHz and Figure 5. CS5326 FFT Plot with -10 dB, 1 kHz Input Figure 7. CS5326 FFT Plot with -80 dB, 1 kHz Input Figure 9. CS5327 FFT Plot with -10 dB, 1 kHz Input 24 kHz. This is caused by the digital filter attenuating the noise in its transition band. Figure 10 shows a plot of Signal to (Noise + Distortion) versus input amplitude relative to full Figure 6. CS5326 FFT Plot with -10 dB, 9 kHz Input Figure 8. CS5326 FFT Plot with -80 dB, 9 kHz Input Figure 10. CS5326, CS5327 Signal to Noise+Distortion Ratio vs. Input Level Figure 11. CS5328 FFT Plot with -10 dB, 1 kHz Input Figure 12. CS5329 FFT Plot with -10 dB, 1 kHz Input Figure 13. CS5328 in Mono Mode FFT Plot with -10 dB, 1 kHz Input Figure 14. CS5328 Signal to Noise+Distortion Ratio vs. Input Level scale. For an ideal ADC, this plot would be a straight line at 45° for all input frequencies between dc and half the output word rate. The measured data from a CS5326 shows both the excellent high frequency performance as well as the maintenance of good performance with low input levels. Figure 11 shows the 18-bit CS 5328 FFT plot. Notice the 2 dB improvement in dynamic range over the CS 5326. Figure 12 shows the 18-bit CS5329 FFT plot. Notice the filter cut-off at 22 kHz, and the 2 dB improvement in dynamic range over the CS5327. Figure 13 shows the CS5328 operated in 19-bit mono mode, with the two inputs joined together, and the output words added. Notice the 3 dB improvement over Figure 11. Figure 14 shows a plot of Signal to Noise + Distortion versus Input Level for the 18-bit CS5328. Notice the improvement in values over Figure 10. #### DNL Tests A Differential Non-Linearity test is also shown. Here, the converter is presented with a linear ramp signal. The resulting output codes are counted to yield a number which is proportional to the codewidth. A plot of codewidth versus code graphically illustrates the uniformity of the Figure 15. CS5326 Differential Non-Linearity Plot codewidths. Figure 15 shows the excellent Differential Non-Linearity of the CS5326. This plot displays the worst case positive and negative errors in each of 512 groups of 128 codes. Codewidths typically are within $\pm$ 0.2 LSB's of ideal. A delta-sigma modulator based ADC has no inherent mechanism for generating DNL errors. The residual small deviations shown in Figure 10 are a result of noise. Nevertheless, the performance shown is extremely good, and is superior to typical R-2R ladder based designs. #### Digital Filter Figures 16 through 21 show the performance of the digital filter included in the ADC. All the plots assume an output word rate of 48 kHz, with a CLKIN frequency of 6.144 MHz. The filter frequency response will scale precisely with changes in CLKIN frequency. The passband ripple is flat to $\pm 0.001\,\mathrm{dB}$ maximum. Stopband rejection is greater than 86 dB. Figures 16,18 &20 show the CS5326 and CS5328 filter characteristics. Figure 20 is an expanded view of the transition band. Figures 17,19 & 21 show the CS5327 and CS5329 filter characteristics. Figure 21 is an expanded view of the transition band. Notice how the filter enters the stopband at exactly 24 kHz, which is half the output word rate, thereby guaranteeing no aliasing. Figure 16. CS5326 /8 Digital Filter Stopband Rejection Figure 17. CS5327/9 Digital Filter Stopband Rejection Figure 18. CS5326/8 Digital Filter Passband Ripple Figure 19. CS5327/9 Digital Filter Passband Ripple Figure 20. CS5326/8 Digital Filter Transition Band Figure 21. CS5327/9 Digital Filter Transition Band #### PIN DESCRIPTIONS | ANALOG GROUND AGNE | ) r | $\overline{}$ | 28 | VREF | VOLTAGE REFERENCE OUTPUT | |--------------------------------|---------------|---------------|------|-------|--------------------------------| | LEFT CHANNEL ANALOG INPUT AINI | | 2 | 27 | AINR | RIGHT CHANNEL ANALOG INPUT | | LEFT CHANNEL ZERO INPUT ZEROL | | 3 | 26 | | RIGHT CHANNEL ZERO INPUT | | POSITIVE ANALOG POWER VA- | - [ | 4 | 25 | VL+ | ANALOG SECTION LOGIC POWER | | NEGATIVE ANALOG POWER VA | . [ | 5 | 24 | LGND | ANALOG SECTION LOGIC GROUND | | ANALOG POWER DOWN INPUT APE | | 6 | 23 | CLKIN | MASTER CLOCK INPUT | | ANALOG CALIBRATE INPUT ACAL | . $\sqsubset$ | 7 | 22 | ACLKA | ANALOG SECTION CLOCK OUTPUT | | NO CONNECT NO | ; [ | 8 | 21 | NC | NO CONNECT | | DIGITAL CALIBRATE OUTPUT DCAL | . 🗆 | 9 | 20 🗖 | DCLKA | DIGITAL SECTION CLOCK INPUT | | DIGITAL POWER DOWN INPUT DPD | | 10 | 19 | DGND | DIGITAL GROUND | | TEST TST1 | | 11 | 18 🗁 | VD2+ | DIGITAL SECTION POSITIVE POWER | | TEST TST2 | ! 🗆 | 12 | 17 | VD1+ | DIGITAL SECTION POSITIVE POWER | | TEST TST | ] [ | 13 | 16 | SDATA | SERIAL DATA OUTPUT | | LEFT/RIGHT SELECT INPUT L/R | | 14 | 15 | SCLK | SERIAL DATA CLOCK INPUT | # **Power Supply Connections** ### VA+ - Positive Analog Power, PIN 4. Positive analog supply. Nominally +5 volts. ### VL+ - Positive Logic Power, PIN 25. Positive logic supply for the analog section. Nominally +5 volts. # VA- - Negative Analog Power, PIN 5. Negative analog supply. Nominally -5 volts. # AGND - Analog Ground, PIN 1. Analog ground reference. # LGND - Logic Ground, PIN 24 Ground for the logic portions of the analog section. # VD1+, VD2+ - Positive Digital Power, PINS 17, 18. Positive supply for the digital section. Nominally +5 volts. # DGND - Digital Ground, PIN 19. Digital ground for the digital section. # Analog Inputs # AINL, AINR - Left and Right Channel Analog Inputs, PINS 2, 27 Analog input connections for the left and right input channels. Nominally ±3.68 volts full scale. #### ZEROL, ZEROR - Zero Level Inputs for Left and Right Channels, PINS 3, 26. Analog zero level inputs for the left and right channels. The levels present on these pins can be used as zero during the offset calibration cycle. Normally connected to AGND, optionally through networks matched to the analog input networks.. # **Analog Outputs** #### VREF - Voltage Reference Output, PIN 28. Nominally -3.68 volts. Normally connected to a $0.1\mu F$ ceramic capacitor in parallel with a $10\mu F$ or larger electrolytic capacitor. Note the negative output polarity. #### Digital Inputs #### CLKIN - Master Input Clock, PIN 23. This clock is internally divided by 2 to set the modulators sample rate. Sampling rates, output rates, and digital filter characteristics scale to CLKIN frequency. CLKIN frequency of 6.144 MHz corresponds to an output word rate of 48 kHz per channel. # DCLKA - Digital Section Input Clock, PIN 20. This clock is used to clock the modulator output data into the digital section. Must be connected to ACLKA. #### SCLK - Serial Output Data Clock, PIN 15. Data bits are output on the rising edge of SCLK. # $L/\overline{R}$ - Left/Right Select, PIN 14. Select the left or right channel for output on SDATA. The rising edge of L/R starts the MSB of the left channel data. Thereafter, CLKIN, SCLK and L/R should run synchronously. L/R must be equal to CLKIN/128. Although the outputs of each channel are transmitted at different times, the two words in a L/R cycle represent simultaneously sampled analog inputs. # APD - Analog Power Down, PIN 6. Analog section power-down command. When high the analog circuitry is in power-down mode. It also causes the analog section to reset the clock output (ACLKA). APD is normally connected to DPD when using the power down feature. # DPD - Digital Power Down, PIN 10 Digital section power-down command. Bringing DPD high puts the digital section into power-down mode. Upon returning low, the ADC starts an offset calibration cycle. This takes 4096 L/R periods (85.33 ms with a 6.144 MHz clock). DCAL is high during the calibrate cycle and goes low upon completion. DPD is normally connected to APD. A calibration cycle should always be initiated after applying power to the supply pins. ### ACAL - Analog Calibrate, PIN 7. Analog section calibration command. When high, causes the left and right channel modulator inputs to be internally connected to ZEROL and ZEROR inputs respectively. May be connected to DCAL. #### **Digital Outputs** #### ACLKA - Analog Section Output Clock, PIN 22. This clock is CLKIN/2. It is used by the digital section to clock in the modulator output data. ACLKA must be connected to DCLKA. The phase of ACLKA may be reset by using APD. ### SDATA - Serial Data Output, PIN 16. Data bits are presented MSB first, in 2's complement format. #### DCAL - Digital Calibrate Output, PIN 9. This pin rises immediately upon entering the power-down state (DPD brought high). It returns low 4096 L/R periods after leaving the power down state (DPD brought low), indicating the end of the offset calibration cycle (which = 85.33 ms with a 6.144 MHz CLKIN). May be connected to ACAL. (See Figure 3) #### Miscellaneous ### NC - No Connection, PINS 8,21. These two pins are bonded out to test outputs. They must not be connected to any external component or any length of PC trace. # TST1, TST2, TST3 -Test Inputs, PINS 11, 12, 13. Allows access to the ADC test modes, which are reserved for factory use. Must be tied to DGND. DS35F1 #### PARAMETER DEFINITIONS - **Resolution** The total number of possible output codes is equal to $2^{N_r}$ , where N = the number of bits in the output word for each channel. - Signal-to-Noise plus Distortion Ratio The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. - **Total Harmonic Distortion** The ratio of the rms sum of all harmonics up to 20 kHz to the rms value of the signal. Units in percent. - **Dynamic Range** Full scale (RMS) signal to broadband noise ratio. The broadband noise is measured over the specified bandwidth, and with an input signal 60dB below full-scale. Units in decibels. - Interchannel Phase Deviation The difference between the left and right channel sampling times. - Interchannel Isolation A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with the input under test grounded and a full-scale signal applied to the other channel. Units in decibels. - Interchannel Gain Mismatch The gain difference between left and right channels. Units in decibels. - Gain Error -The deviation of the gain value from the typical number given in the analog specifications table. - Gain Drift The change in gain value with temperature. Units in ppm/°C. - **Bipolar Offset Error** The deviation of the mid-scale transition (111...111 to 000...000) from the ideal (1/2 LSB below AGND). Units in LSBs. - Differential Non-Linearity The deviation of a code's width from the ideal width. Units in LSB's. # REFERENCES (All reprinted in the back of this data book) - 1) "A Stereo 16-bit Delta-Sigma A/D Converter for Digital Audio" by D.R. Welland, B.P. Del Signore, E.J. Swanson, T. Tanaka, K. Hamashita, S. Hara, K. Takasuka. Paper presented at the 85th Convention of the Audio Engineering Society, November 1988. - 2) "The Effects of Sampling Clock Jitter on Nyquist Sampling Analog-to-Digital Converters, and on Oversampling Delta Sigma ADC's" by Steven Harris. Paper presented at the 87th Convention of the Audio Engineering Society, October 1989. - 3) "An 18-Bit Dual-Channel Oversampling Delta-Sigma A/D Converter, with 19-Bit Mono Application Example" by Clif Sanchez. Paper presented at the 87th Convention of the Audio Engineering Society, October 1989. # **Ordering Guide** | Model | Resolution | Filter Enters Stopband | Temperature | Package | |------------------------------------------|------------|--------------------------------------------------------------------------|--------------|--------------------| | CS5326-KP | 16-bits | 26 kHz | 0°C to 70 °C | 28-pin Plastic DIP | | CS5327-KP | 16-bits | 24 kHz | 0°C to 70 °C | 28-pin Plastic DIP | | CS5328-KP | 18-bits | 26 kHz | 0°C to 70 °C | 28-pin Plastic DIP | | CS5329-KP | 18-bits | 24 kHz | 0°C to 70 °C | 28-pin Plastic DIP | | CDB5326<br>CDB5327<br>CDB5328<br>CDB5329 | CS5327 E | valuation Board<br>valuation Board<br>valuation Board<br>valuation Board | | |