#### **FEATURES** - ☐ 256K x 4 Static RAM with Chip Select Powerdown, Output Enable - ☐ Auto-Powerdown<sup>™</sup> Design - ☐ Advanced CMOS Technology - ☐ High Speed to 17 ns maximum - ☐ Low Power Operation Active: 400 mW typical at 25 ns Standby: 5 mW typical - ☐ Data Retention at 2 V for Battery Backup Operation - ☐ Plug Compatible with Cypress CY7C106 - ☐ Package Styles Available: - 28-pin Plastic DIP - 28-pin Sidebraze, Hermetic DIP - 28-pin Plastic SOJ #### **DESCRIPTION** The L7C106 is a high-performance, low-power CMOS static RAM. The storage circuitry is organized as 262,144 words by 4 bits per word. The 4 Data In and Data Out signals share I/O pins. The L7C106 has an active-low Chip Enable and a separate Output Enable. This device is available in three speeds with maximum access times from 17 ns to 25 ns. Inputs and outputs are TTL compatible. Operation is from a single +5 V power supply. Power consumption is 400 mW (typical) at 25 ns. Dissipation drops to 50 mW (typical) when the memory is deselected. Two standby modes are available. Proprietary Auto-Powerdown<sup>TM</sup> circuitry reduces gower consumption automatically during read or write accesses which are longer than the minimum access time, or when the memory is deselected. In addition, data may be retained in inactive storage with a supply voltage as low as 2 V. The L7C106 consumes only 1.5 mW (typical), at 3 V, allowing effective battery backup operation. The L7C106 provides asynchronous (unclocked) operation with matching access and cycle times. An active-low this Enable and a three state I/O bus with a separate Output Enable control simplify the connection of several chips for increased storage capacity. Memory locations are specified on address pins A0 through A17. Reading from a designated location is accomplished by presenting an address and driving $\overline{CE}$ and $\overline{OE}$ LOW while $\overline{WE}$ remains HIGH. The data in the addressed memory location will then appear on the Data Out pins within one access time. The output pins stay in a high-impedance state when $\overline{CE}$ or $\overline{OE}$ is HIGH, or $\overline{WE}$ is LOW. Writing to an addressed location is accomplished when the active-low $\overline{CE}$ and $\overline{WE}$ inputs are both LOW. Either signal may be used to terminate the write operation. Data In and Data Out signals have the same polarity. Latchup and static discharge protection are provided on-chip. The L7C106 can withstand an injection current of up to 200 mA on any pin without damage. DEVICES INCORPORATED # 256K x 4 Static RAM | MAXIMUM RATINGS Above which useful life may be impaired (Notes 1, 2) | | |----------------------------------------------------------------------|------------------| | Storage temperature | –65°C to +150°C | | Operating ambient temperature | –55°Cto +125°C | | Vcc supply voltage with respect to ground | –0.5 V to +7.0 V | | Input signal with respect to ground | –3.0 V to +7.0 V | | Signal applied to high impedance output | –3.0 V to +7.0 V | | Output current into low outputs | 25 mA | | Latchup current | > > 200 mA | | | / // | | <b>OPERATING CONDITIONS</b> To meet spec | ified electrical and switching character | ristics | |------------------------------------------|------------------------------------------|-------------------------------------------| | Mode | Temperature Range (Ambient) | Supply Voltage | | Active Operation, Commercial | 0°C to +70°C | 4.5 <b>√</b> ≤ <b>V</b> cc ≤ 5.5 <b>√</b> | | Active Operation, Industrial | –40°C to +85°C | /4.5 <b>V</b> cc ≤ 5.5 <b>V</b> | | Data Retention, Commercial | 0°C to +70°C | 2.0 <b>V</b> Cc ≤ 5.5 V | | Data Retention, Industrial | –40°C to +85°C | 2.0 V≤ Vçc ≤ 5.5 V | | | | | L7C106 | | | | |-------------|-----------------------------|--------------------------------------------|--------|-----|---------------------|------| | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | | <b>V</b> OH | Output High Voltage | <b>V</b> CC = 4.5 V, <b>I</b> OH = -4.0 mA | 2.4 | | | V | | <b>V</b> OL | Output Low Voltage | IOL = 8.0 p/A | | | 0.4 | ٧ | | <b>V</b> IH | Input High Voltage | | 2.2 | | <b>V</b> CC<br>+0.3 | ٧ | | <b>V</b> IL | Input Low Voltage | (Note 3) | -3.0 | | 0.8 | V | | lix | Input Leakage Current | GND Vin Vcc | -10 | | +10 | μΑ | | loz | Output Leakage Current | (Note 4) | -10 | | +10 | μΑ | | ICC2 | Vcc Current TTL Inactive | (Ñòte-₹) | | 10 | 20 | mA | | Іссз | Vcc Current CMOS Standby | Note 8) | | 1 | 4.0 | mA | | ICC4 | Vec Current, Data Retention | <b>V</b> CC = 3.0 V (Notes 9, 10) | | 500 | 1000 | μА | | CIN / | nput Capacitance | Ambient Temp = 25°C, <b>V</b> CC = 5.0 V | | | 5 | pF | | Соит | Output Capacitance | Test Frequency = 1 MHz (Note 10) | | | 7 | pF | | | | L7C106- | | | | | | |--------|---------------------|----------------|-----|-----|-----|------|--| | Symbol | Parameter | Test Condition | 25 | 20 | 17 | Unit | | | ICC1 | Vcc Current, Active | (Note 6) | 100 | 125 | 145 | mA | | DEVICES INCORPORATED # 256K x 4 Static RAM ## SWITCHING CHARACTERISTICS Over Operating Range | READ CYCLE Notes 5, 11, 12, 22, 23, 24 (ns) | | | | | | | | | | |---------------------------------------------|----------------------------------------------------|-----|---------|----------|-----|-----|-----|--|--| | | | | L7C106- | | | | | | | | | | 2 | :5 | 2 | 20 | 1 | 7 | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | | | <b>t</b> avav | Read Cycle Time | 25 | | 20 | | 17 | | | | | <b>t</b> AVQV | Address Valid to Output Valid (Notes 13, 14) | | 25 | | 20 | | 17 | | | | <b>t</b> axqx | Address Change to Output Change | 3 | | 3/ | | 3 | | | | | <b>t</b> CLQV | Chip Enable Low to Output Valid (Notes 13, 15) | | 25 | | 20 | | 17 | | | | <b>t</b> CLQZ | Chip Enable Low to Output Low Z (Notes 20, 21) | 3 | | 3 / | | 3 | | | | | <b>t</b> CHQZ | Chip Enable High to Output High Z (Notes 20, 21) | | 18 | $\nabla$ | 8 | | 8 | | | | <b>t</b> olqv | Output Enable Low to Output Valid | | 10 | | 10/ | | 9 | | | | <b>t</b> olqz | Output Enable Low to Output Low Z (Notes 20, 21) | | | 0 | | 0 | | | | | <b>t</b> ohqz | Output Enable High to Output High Z (Notes 20, 21) | | 10 | | 7 | | 6 | | | | <b>t</b> pu | Input Transition to Power Up (Notes 10, 19) | 0 | | 0 | | 0 | | | | | <b>t</b> PD | Power Up to Power Down (Notes 10, 19) | > | 25 | | 20 | | 17 | | | | <b>t</b> CHVL | Chip Enable High to Data Retention (Note 10) | 0 | | 0 | | 0 | | | | 03/05/99-LDS.106-F # 256K x 4 Static RAM ### SWITCHING CHARACTERISTICS Over Operating Range | WRITE CYCLE Notes 5, 11, 12, 22, 23, 24 (ns) | | | | | | | | | | | |----------------------------------------------|--------------------------------------------------|---|-----|---------|-----|-----|-----|-----|--|--| | | | | | L7C106- | | | | | | | | | | | 2 | 5 | 2 | 20 | 1 | 7 | | | | Symbol | Parameter | | Min | Max | Min | Max | Min | Max | | | | <b>t</b> avav | Write Cycle Time | | 20 | | 20 | | 17 | | | | | tCLEW | Chip Enable Low to End of Write Cycle | | 15 | | 15 | | 13 | | | | | <b>t</b> avbw | Address Valid to Beginning of Write Cycle | | 0 | | 9 | | 0 | | | | | <b>t</b> avew | Address Valid to End of Write Cycle | | 15 | | 15 | | 13 | | | | | <b>t</b> EWAX | End of Write Cycle to Address Change | | 0 < | | 0_/ | | 0 | | | | | twlew | Write Enable Low to End of Write Cycle | , | /15 | | 15/ | | 13) | * | | | | <b>t</b> DVEW | Data Valid to End of Write Cycle | | 10 | | 9 | | /8 | | | | | <b>t</b> EWDX | End of Write Cycle to Data Change | | B | | 0 | | 0 | | | | | <b>t</b> whqz | Write Enable High to Output Low Z (Notes 20, 21) | | B | | 0 | | 0 | | | | | <b>t</b> wlqz | Write Enable Low to Output High Z (Notes 20, 21) | / | 1 | 1 | | 7 | | 6 | | | ### 256K x 4 Static RAM #### **NOTES** - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This product provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at $-0.6~\rm V$ . A current in excess of $100~\rm mA$ is required to reach $-2.0~\rm V$ . The device can withstand indefinite operation with inputs as low as $-3~\rm V$ subject only to power dissipation and bond wire fusing constraints. - 4. Tested with GND $\leq$ **V**OUT $\leq$ **V**CC. The device is disabled, i.e., $\overline{CE} = \mathbf{V}$ CC. - 5. A series of normalized curves is available to supply the designer with typical DC and AC parametric information for Logic Devices Static RAMs. These curves may be used to determine device characteristics at various temperatures and voltage levels. - 6. Tested with all address and data inputs changing at the maximum cycle rate. The device is continuously enabled for writing, i.e., $\overline{CE} \leq V_{IL}$ , $\overline{WE} \leq V_{IL}$ . Input pulse levels are 0 to 3.0 V. - 7. Tested with outputs open and all address and data inputs changing at the maximum read cycle rate. The device is continuously disabled, i.e., $\overline{CE} \ge V_{IH}$ . - 8. Tested with outputs open and all address and data inputs stable. The device is continuously disabled i.e., CE = VCC. Input levels are within 0.2 V or VCC or GND. - 9. Data retention operation requires that VCC never drop below 2.0 V. $\overline{\text{CE}}$ must be $\geq$ VCC 0.2 V. All other inputs must meet VIN $\geq$ VCC 0.2 V or VIN $\leq$ 0.2 V to ensure full power lown. For low power version (if applicable), this requirement applies only to $\overline{\text{CE}}$ and $\overline{\text{WE}}$ ; there are no restrictions on data and address. - 10. These parameters are guaranteed but not 100% tested. - 11. Test conditions assume input transition times of less than 3 ns, reference levels of 1.5 V, output loading for specified IOL and IOH plus 30 pF (Fig. 1a), and input pulse levels of 0 to 3.0 V (Fig. 2). - 12. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, tavew is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 13. $\overline{\text{WE}}$ is high for the read cycle. - 14. The chip is continuously selected (CE low). - 15. All address lines are valid prior to or coincident-with the $\overline{CE}$ transition to active. - 16. The internal write cycle of the memory is defined by the overlap of CE active and WE low. All three signals must be active to initiate a write. Any signal can terminate a write by going inactive. The address, data and control input setup and hold times should be referenced to the signal that becomes active last or becomes inactive first. - 17. If WE goes low before or concurrent with the latter of CE going active, the output remains in a high impedance state. - 18. If CE goes inactive before or concurrent with WE going high, the output remains in a high impedance state. - 19. Powerup from ICC2 to ICC1 occurs as a result of any of the following conditions: - a. Falling edge of CE. - b. Falling edge of $\overline{WE}$ ( $\overline{CE}$ active). - c. Transition on any address line ( $\overline{\text{CE}}$ active). - d. Transition on any data line ( $\overline{\text{CE}}$ , and $\overline{\text{WE}}$ active). The device automatically powers down from ICC1 to ICC2 after tPD has elapsed from any of the prior conditions. This means that power dissipation is dependent on only cycle rate, and is not on Chip Select pulse width. 5 - 20. At any given temperature and voltage condition, output disable time is less than output enable time for any given device. - 21. Transition is measured $\pm 200$ mV from steady state voltage with specified loading in Fig. 1b. This parameter is sampled and not 100% tested. - 22. All address timings are referenced from the last valid address line to the first transitioning address line. - 23. $\overline{\text{CE}}$ or $\overline{\text{WE}}$ poust be inactive during address transitions. - 24. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01 µF high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used. DEVICES INCORPORATED ### 256K x 4 Static RAM