# VM7230/VM7230N 2, 4, 6 OR 8-CHANNEL, 5-VOLT, THIN-FILM HEAD, READ/WRITE PREAMPLIFIER July, 1993 #### **FEATURES** - · High Performance - Read Gain = 250 V/V Typical - Input Noise = 0.75nV/√Hz max - Head Inductance Range = 0.2 10 μH - Write Current Range 10 40 mA - Input Capacitance = 23 pF max - Very Low Power Dissipation = 7.5 mW Typical in Sleep Mode - · Power Up/Down Data Protect Circuitry - · Reduced Write-to-Read Recovery Time - Single Power Supply = 5 V ± 10% - Fault Detect Capability - Write Unsafe Detection - VM7230 Schottky Isolated 400 Ω Damping Resistor - VM7230N No Internal Damping Resistor - · Socket Compatible with 2030 Preamp - · Available in 2, 4, 6 or 8-Channel Options # DESCRIPTION The VM7230 is a high-performance, very low-power read/ write preamplifier designed for use with external thin-film recording heads. This circuit will operate on a single 5-volt power supply and is ideally suited for use in battery powered disk drives. The VM7230 is plug compatible with parts using a 1:1 write current gain, while at the same time preserving the head voltage swing/switching speed advantage of VTC's VM7200. The VM7230 provides write current and data protection circuitry, and low noise read functions for up to eight read/write heads. When deactivated, the device enters a *sleep mode* which reduces power dissipation to 7.5 mW. Data protection circuitry is provided to ensure that the write current source is totally disabled during power supply power up/power down conditions. Write-to-read recovery time is minimized by eliminating common mode output voltage swings when switching between modes. The VM7230/VM7230N is available in several different packages. Please consult VTC for package availability. # CONNECTION DIAGRAMS ## **BLOCK DIAGRAM** ## ABSOLUTE MAXIMUM RATINGS | Power Supply: | | |--------------------------------------------------|-----------------| | V <sub>CC</sub> 0 | .3V to +7V | | Write Current lw | 60mA | | Input Voltages: | • | | Digital Input Voltage V <sub>IN</sub> 0.3V to (V | $_{CC} + 0.3)V$ | | Head Port Voltage VH0.3V to (V | $_{CC} + 0.3)V$ | | WUS Pin Voltage Range Vwus0 | .3V to +6V | | Output Current: | | | RDX, RDY: Io | | | WUS: I <sub>WUS</sub> | +12mA | | Junction Temperature | 150°C | | Storage Temperature T <sub>stg</sub> | ° to 150°C | | Thermal Characteristics, $\Theta_{JA}$ : | | | 16-lead SOIC | 100°C/W | | 20-lead SOIC | 80°C/W | | 20-lead SSOP | TBD | | 28-lead SOIC | 75°C/W | | 36-lead SOIC | 60°C/W | # **RECOMMENDED OPERATING CONDITIONS** | Power Supply Voltage: | | |----------------------------------------|-------------| | V <sub>CC</sub> | +5V ± 10% | | Write current (I <sub>W</sub> ) | 10 to 40mA | | Head Inductance (L <sub>H</sub> ) | 0.2 to 10µH | | Junction Temperature (T <sub>J</sub> ) | | # CIRCUIT OPERATION The VM7230 addresses up to eight 2-terminal, thin-film recording heads, providing switched write current in the write mode, or data amplification in the read mode. Head selection and mode control is determined by the head select lines, HS1, HS2 and mode control lines, CS, R/W as shown in Tables 1 and 2. Internal resistor pullups, provided on the CS and R/W lines, will force the device into a non-write condition if either control line opens up. The part's operation over a wide range of inductive loads makes it suitable for non-thin-film two-terminal heads also. ## Write Mode In write mode, the VM7230 acts as a write current switch with the write unsafe (WUS) detection circuitry activated. Write current is toggled between the X and Y side of the selected head on each high to low transition on the Write Data Flip-Flop (WDFF) so that upon switching to the write mode, the write current flows into the "X" side of the head. The write current magnitude is determined by an external resistor ( $R_{WC}$ ) connected between the WC pin and Ground. An internally generated reference voltage is present at the WC pin. The magnitude of the Write Current (0-PK, $\pm$ 8%) is: $$I_W = K_W/R_{WC} = 1.25/R_{WC}$$ Power supply fault protection ensures data security on the disk by disabling the write current source during a power supply voltage fault or by supply power up/down conditions. Additionally, the write unsafe (WUS) detection circuitry will flag any of the conditions listed below, as a high level on the WUS line. Two negative transitions on the WDI pin, after the fault is corrected, is required to clear the WUS line. - · No write current - WDI frequency too low - Read or sleep mode - · Open head detect #### Read Mode In read mode, the VM7230 acts as a low noise differential amplifier for signals coming off the disk. The write current generator and write unsafe circuitry is deactivated. The RDX, RDY pins are emitter follower outputs and are in phase with "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode output voltage is constant, minimizing the transient between read and write mode, thereby, substantially reducing the recovery time in the Pulse Detector circuit connected to these outputs. ## Sleep Mode When $\overline{CS}$ is high, initially all circuitry is shut down so that power dissipation is reduced to 7.5 mW in the *sleep mode*. Switching the $\overline{CS}$ line low "wakes up" the chip and the device will enter the read or write mode, depending on the status of the $\overline{R/W}$ line. ## Diode Connected Damping Resistor (patent pending) The VM7230 has damping resistors isolated by Schottky diodes. The diodes effectively remove the resistor from the circuit during the read mode, however during the write mode with the higher level input signal, the resistor provides damping for the write current waveform. The VM7230N version has the damping network removed. # VM7230/VM7230N # Input Structure: Table 1: Head Select | HS2 | HS1 | HS0 | Head | |-----|-----|-----|------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | 0 | 6 | | 1 | 1 | 1 | 7 | Table 2: Mode Select | <del>c</del> s | R/W | Mode | |----------------|-----|-------------| | 0 | 0 | Write/Awake | | 0 | 1 | Read/Awake | | 1 | Х | Sleep | ## PIN DESCRIPTIONS | | | - | |--------------------|-----|-------------------------------------------------------------------------------------------| | NAME | 10 | DESCRIPTION | | HS0-HS2 | l* | Head Select: selects one of up to 8 heads | | H0X-H7X<br>H0Y-H7Y | I/O | X, Y Head terminals | | WDI | * | Write Data Input: TTL input signal, negative transition toggles direction of head current | | cs | ı | Chip select: high level signal puts chip in sleep mode, low level wakes chip up | | R/W | l* | Read/Write select: High level selects read mode, low-level selects write mode | | wus | 0* | Write unsafe: Open collector output:<br>high level indicates writes unsafe<br>condition | | wc | | Write current adjust: A resistor adjusts level of write current | | RDX-RDY | O* | Read data output: differential output data | | VCC | | +5 volt supply** | | GND | | Ground | <sup>\*</sup> May be wire-OR'ed for multi-chip usage. # DC CHARACTERISTICS Recommended operating conditions apply unless otherwise specified. | PARAMETER | SYM | CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNITS | |-----------------------------------------|-----|-----------------------------------|------|------------------------|-----------------------|-------| | | | Read Mode | | 33 + I <sub>W</sub> /4 | 42 + IW/4 | | | Supply Current | lcc | Write Mode | | 42 + 1.25 lW | 50 + 1.25 lw | mA | | | | Idle Mode | | 1.5 | 3 | | | | | Read Mode | | 210 | 255 | | | Power Dissipation | PD | Write Mode, I <sub>W</sub> = 20mA | | 370 | 415 | mW | | | | Idle Mode | | 7.5 | 17 | | | Input High Voltage | ViH | | 2 | | V <sub>CC</sub> + 0.3 | ٧ | | Input Low Voltage | VIL | | -0.3 | | 8.0 | ٧ | | Input High Current | ۱ін | V <sub>IH</sub> = 2.7V | | | 80 | μА | | Input Low Current | ЫL | V <sub>IL</sub> = 0.4V | -160 | | | μА | | WUS Output Low Voltage | VOL | I <sub>OL</sub> = 4.0mA | | 0.35 | 0.5 | ٧ | | WUS Output High Current | ЮН | V <sub>OH</sub> = 5.0V | | 13 | 100 | μА | | VCC Value for Write<br>Current Turn Off | | I <sub>IH</sub> < 0.2mA | 3.7 | 4.0 | 4.3 | V | Note 1: Typical values are given at $V_{CC} = 5V$ and $T_A = 25$ °C. 2-130 <sup>\*\*</sup> Although both VCC connections are recommended, only one connection is required as both are connected internally. **READ CHARACTERISTICS** Recommended operating conditions apply unless otherwise specified; $C_L$ (RDX, RDY) < 20pF, $R_L$ (RDX, RDY) = $1k\Omega$ . | PARAMETER | SYM | CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNITS | |--------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------|------|----------------------|------|--------------------| | Differential Voltage Gain | ΑV | V <sub>IN</sub> = 1mVrms, 1MHz | 210 | 255 | 290 | V/V | | Bandwidth | D144 | -1dB IZsl < 5Ω, V <sub>IN</sub> = 1mVp-p | 25 | 40 | | MHz | | bandwidth . | BW | -3db Zs $< 5\Omega$ , $V_{IN} = 1 \text{ mVp-p}$ | 35 | 60 | ` | IVITIZ | | Input Noise Voltage | ein | BW = 17MHz, L <sub>H</sub> = 0, R <sub>H</sub> = 0 | | 0.56 | 0.75 | nV/√ <del>Hz</del> | | Differential Input Capacitance | CIN | $V_{IN} = 1 \text{mVp-p}, f = 5 \text{MHz}$ | | 19 | 23 | рF | | Differential Input Resistance | RIN | V <sub>IN</sub> = 1mVp-p, f = 5MHz | 380 | 1000 | | Ω | | Dynamic Range | DR | AC input voltage where the gain falls to 90% of the gain @ 0.2mVrms input, f = 5MHz | 3 | 6 | | mVrms | | Common Mode Rejection Ratio | CMRR | V <sub>IN</sub> = 100mVp-p @5MHz | 50 | 73 | | dВ | | Power Supply Rejection Ratio | PSRR | 100mVp-p @5MHz on VCC | 45 | 70 | | dB | | Channel Separation | cs | Unselected channels driven with 20mVp-p @5MHz Selected Channels V <sub>IN</sub> = 0mVp-p | 45 | 60 | | dB | | Output Offset Voltage | Vos | | -300 | 25 | +300 | mV | | RDX,RDY Common Mode<br>Output Voltage | Vосм | Read Mode | | V <sub>CC</sub> -2.3 | | ٧ | | Read to Write Common Mode<br>Output Voltage Difference | ΔV <sub>OCM</sub> | | -250 | 120 | 250 | mV | | Single-Ended Output Resistance | RSEO | | | 36 | 50 | Ω | | Output Current | lo | AC Coupled Load, RDX to RDY | ±1.5 | | • | mA | Note 1: Typical values are given at $V_{CC} = 5V$ and $T_A = 25$ °C. Figure 1: Write Mode Timing Diagram # VM7230/VM7230N **WRITE CHARACTERISTICS** Recommended operating conditions apply unless otherwise specified; $L_H = 1 \mu H$ , $R_H = 30 \Omega$ , $I_W = 20 mA$ , $I_{DATA} = 5 MHz$ . | PARAMETER | SYM | CONDITIONS | MIN | TYP<br>(Note 1) | MAX | UNITS | |------------------------------------------------|-------------------|-------------------------------|------|----------------------|------|--------| | Write Current Constant | ΚW | | 1.15 | 1.25 | 1.35 | ٧ | | Write Current Range | lw | 31.2 < R <sub>WC</sub> < 125Ω | 10 | | 40 | mA | | Write Current Tolerance | ΔlW | lw range 10mA to 40mA | -8 | 0.5 | +8 | % | | Differential Head Voltage Swing | VDH | Open Head | 4 | 5.2 | | Vp-p | | WDI Transition Frequency for<br>Safe Condition | <sup>f</sup> DATA | WUS = low | 1 | | | MHz | | Differential Output Capacitance | СО | | | | 25 | pF | | Differential Output Resistance | Ro | | 3200 | | | Ω | | Unselected Head Transient<br>Current | luh | IW = 20mA | | 0.15 | 1 | mA(pk) | | RDX, RDY Common Mode<br>Output Voltage | V <sub>СМ</sub> | | | V <sub>CC</sub> -2.3 | | V | Note 1: Typical values are given at $V_{CC}$ = 5V and $T_A$ = 25°C. **SWITCHING CHARACTERISTICS** Recommended operating conditions apply unless otherwise specified; $I_W = 20mA$ , $f_{DATA} = 5MHz$ , $L_H = 1\mu H$ , $R_H = 30\Omega$ , $C_L$ (RDX, RDY) $\leq 20pF$ (see Figure 1). | PARAMETER | SYM | CONDITIONS | CONDITIONS | | TYP<br>(Note 1) | MAX | UNITS | |-----------------------------------------|-------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|--|-----------------|-----|-------| | R/W Read to Write Delay | tRW | R/W to 90% IW | R/W to 90% I <sub>W</sub> | | 0.1 | 1.0 | μs | | R/W Write to Read Delay | twR | R/W to 90% of 100n envelope | nV, 10MHz read signal | | 0.6 | 1.0 | μs | | CS Unselect to Select Delay | tiR | CS to 90% IW or 90 read signal envelope | % of 100mV, 10MHz<br>e | | 0.27 | 0.6 | μs | | CS Select to Unselect Delay | tRI | CS to 10% of IW | CS to 10% of IW | | 0.08 | 0.6 | μs | | HS0, 1 Any Head Delay | tHS | HS0, 1 to 90% of 10 signal envelope | HS0, 1 to 90% of 100mV, 10MHz read signal envelope | | 0.19 | 0.6 | μs | | WUS Safe to Unsafe Delay | t <sub>D1</sub> | | | | 2.2 | 3.6 | μs | | WUS Unsafe to Safe Delay | tD2 | | | | 0.1 | 1.0 | μs | | Head Current Propagation<br>Delay (TD3) | tD3 | L <sub>H</sub> = 0, R <sub>H</sub> = 0, fror | L <sub>H</sub> = 0, R <sub>H</sub> = 0, from 50% points | | 19 | 30 | ns | | Head Current Asymmetry | ASYM | 50% duty cycle on WDI, 1ns rise/fall time; LH = 0, RH = 0 | | | 0.2 | 1 | ns | | Head Current Rise/Fall Time | Γime t <sub>r</sub> /t <sub>f</sub> | 10% to 90% points | L <sub>H</sub> = 0, R <sub>H</sub> = 0 | | 5 | 8 | ns | | Tread Current Mise/Fall Tillie | 1 474 | | $L_{H}$ = 1μH, $R_{H}$ = 30 $\Omega$ | | 16 | 24 | 115 | Note 1: Typical values are given at $V_{CC} = 5V$ and $T_A = 25$ °C.