CY2275

# Pentium II<sup>™</sup> Clock Synthesizer/Driver for 82440LX Chipset with 3 DIMM Support

### **Features**

- · Mixed 2.5V and 3.3V operation
- Clock solution to meet requirements of Pentium II™ motherboards
  - Four CPU clocks at 2.5V
  - Twelve 3.3V SDRAM clocks
  - Seven synchronous PCI clocks
  - -Two 2.5V IOAPIC clocks at 14.318 MHz
  - One 3.3V Ref. clock at 14.318 MHz
- 1 ns—4 ns CPU-PCI delay, factory-EPROM programmable
- I<sup>2</sup>C™ Serial Configuration Interface
- Factory-EPROM programmable output drive and slew rate for optimal EMI control. Improved output drivers are designed for low EMI.
- Factory-EPROM programmable CPU clock frequencies for custom configurations
- Powerdown, CPU stop and PCI stop pins for power management
- Low CPU clock jitter  $\leq$  250 ps cycle-cycle.
- · Low skew outputs
- Intel Test Mode support
- · Available in space-saving 48-pin SSOP package
- CY2030 generates USB, Audio, I/O and Reference clocks

### **Functional Description**

The CY2275 is a Clock Synthesizer/Driver for a Pentium Ilbased PC using an Intel 82440LX or other core-logic chipset.

The CY2275 outputs four CPU clocks at 2.5V. There are seven PCI clocks, running at one half the CPU clock frequency. One of the PCI clocks is free-running. Additionally, the part outputs twelve 3.3V SDRAM clocks, two 2.5V IOAPIC clocks at 14.318 MHz, and one 3.3V reference clock at 14.318 MHz. All output clocks meet Intel's drive strength, rise/fall time, jitter, accuracy, and skew requirements.

The part has power-down, CPU stop, and PCI stop pins for power management control. These inputs are multiplexed with SDRAM clock outputs, and are selected when the MODE pin is driven LOW. Additionally, these inputs are synchronized on-chip, enabling glitch-free output transitions. When the CPU\_STOP input is asserted, the CPU clock outputs are driven LOW. When the PCI\_STOP input is asserted, the PCI clock outputs (except the free-running PCI clock) are driven LOW. Finally, when the PWR\_DWN pin is asserted, the reference oscillator and PLLs are shut down, and all outputs are driven LOW.

The CY2275 clock outputs are designed for low EMI emissions. Controlled rise and fall times, unique output driver circuits, and innovative circuit layout techniques enable the CY2275 to have lower EMI than clock devices from other manufacturers. Additionally, factory-EPROM programmable output drive and slew-rate control enable optimal configurations for EMI control



Intel is a registered trademark of Intel Corporation.
Pentium II is a registered trademark of Intel Corporation.
I<sup>2</sup>C is a trademark of Philips Corporation.



# Pin Summary

| Name                   | Pins                                  | Description                                                                                        |
|------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|
| $V_{DDQ3}$             | 6, 14, 19, 30, 36                     | 3.3V Digital voltage supply                                                                        |
| $V_{\mathrm{DDQ2}}$    | 48                                    | IOAPIC Digital voltage supply, 2.5V                                                                |
| V <sub>DDCPU</sub>     | 42                                    | CPU Digital voltage supply, 2.5V                                                                   |
| AV <sub>DD</sub>       | 1                                     | Analog voltage supply, 3.3V                                                                        |
| V <sub>SS</sub>        | 3, 9, 16, 22, 27, 33,<br>39, 45       | Ground                                                                                             |
| XTALIN <sup>[1]</sup>  | 4                                     | Reference crystal input                                                                            |
| XTALOUT <sup>[1]</sup> | 5                                     | Reference crystal feedback                                                                         |
| SDRAM7/<br>PCI_STOP    | 28                                    | SDRAM clock output. Also, active LOW control input to stop PCI clocks, enabled when MODE is LOW    |
| SDRAM6/<br>CPU_STOP    | 29                                    | SDRAM clock output. Also, active LOW control input to stop CPU clocks, enabled when MODE is LOW.   |
| SDRAM5/<br>PWR_DWN     | 31                                    | SDRAM clock output. Also, active LOW control input to power down device, enabled when MODE is LOW. |
| SDRAM[0:4],[8:11]      | 38, 37, 35, 34, 32,<br>21, 20, 18, 17 | SDRAM clock outputs                                                                                |
| SEL                    | 26                                    | CPU frequency select input (See table below.)                                                      |
| CPUCLK[0:3]            | 44, 43, 41, 40                        | CPU clock outputs                                                                                  |
| PCICLK[0:5]            | 8, 10, 11, 12, 13, 15                 | PCI clock outputs, at one-half the CPU frequency                                                   |
| PCICLK_F               | 7                                     | Free-running PCI clock output                                                                      |
| IOAPIC[0:1]            | 47, 46                                | IOAPIC clock output                                                                                |
| REF0                   | 2                                     | Reference clock outputs, 14.318 MHz, drives 45 pF load                                             |
| SDATA                  | 23                                    | Serial data input for serial configuration port                                                    |
| SCLK                   | 24                                    | Serial clock input for serial configuration port                                                   |
| MODE                   | 25                                    | Mode Select pin for enabling power management features                                             |

### Note:

### **Function Table**

| SEL | XTALIN     | CPUCLK[0:3]<br>SDRAM[0:11] | PCICLK[0:5]<br>PCICLK_F | REF0<br>IOAPIC[0:1] |  |
|-----|------------|----------------------------|-------------------------|---------------------|--|
| 0   | 14.318 MHz | 60.0 MHz                   | 30.0 MHz                | 14.318 MHz          |  |
| 1   | 14.318 MHz | 66.67 MHz                  | 33.33 MHz               | 14.318 MHz          |  |

# **Actual Clock Frequency Values**

| Clock Output | Target<br>Frequency<br>(MHz) | Actual<br>Frequency<br>(MHz) | PPM  |
|--------------|------------------------------|------------------------------|------|
| CPUCLK       | 66.67                        | 66.654                       | -195 |
| CPUCLK       | 60.0                         | 60.0                         | 0    |

# **CPU and PCI Clock Driver Strengths**

- Matched impedances on both rising and falling edges on the output drivers
- Output impedance:  $25\Omega$  (typical) measured at 1.5V.

<sup>1.</sup> For best accuracy, use a parallel-resonant crystal,  $C_{LOAD}$  = 18 pF.



# Power Management Logic - Active when MODE pin is held 'LOW'

| CPU_STOP | PCI_STOP | PWR_DWN | CPUCLK    | PCICLK    | PCICLK_F | Other Clocks | Osc.    | PLLs    |
|----------|----------|---------|-----------|-----------|----------|--------------|---------|---------|
| Х        | Х        | 0       | Low       | Low       | Stopped  | Stopped      | Off     | Off     |
| 0        | 0        | 1       | Low       | Low       | Running  | Running      | Running | Running |
| 0        | 1        | 1       | Low       | 33/30 MHz | Running  | Running      | Running | Running |
| 1        | 0        | 1       | 66/60 MHz | Low       | Running  | Running      | Running | Running |
| 1        | 1        | 1       | 66/60 MHz | 33/30 MHz | Running  | Running      | Running | Running |

### **Serial Configuration Map**

 The Serial bits will be read by the clock driver in the following order:

Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0

- Reserved and unused bits should be programmed to "0".
- I<sup>2</sup>C Address for the CY2275 is:

| <b>A6</b> | <b>A</b> 5 | <b>A</b> 4 | <b>A</b> 3 | <b>A</b> 2 | <b>A</b> 1 | <b>A</b> 0 | R/W |
|-----------|------------|------------|------------|------------|------------|------------|-----|
| 1         | 1          | 0          | 1          | 0          | 0          | 1          |     |

### Byte 0: Functional and Frequency Select Clock Register (1 = Enable, 0 = Disable)

| Bit            | Pin# | Description                                                                   |                         |  |  |
|----------------|------|-------------------------------------------------------------------------------|-------------------------|--|--|
| Bit 7          |      | (Rese                                                                         | rved) drive to '0'      |  |  |
| Bit 6          |      | (Rese                                                                         | rved) drive to '0'      |  |  |
| Bit 5          |      | (Rese                                                                         | rved) drive to '0'      |  |  |
| Bit 4          |      | (Rese                                                                         | (Reserved) drive to '0' |  |  |
| Bit 3          |      | (Reserved) drive to '0'                                                       |                         |  |  |
| Bit 2          |      | (Rese                                                                         | (Reserved) drive to '0' |  |  |
| Bit 1<br>Bit 0 |      | Bit 1 Bit 0 1 1 - Three-State 1 0 - N/A 0 1 - Testmode 0 0 - Normal Operation |                         |  |  |

### **Select Functions**

|                        | Outputs               |            |        |      |        |
|------------------------|-----------------------|------------|--------|------|--------|
| Functional Description | CPU                   | PCI, PCI_F | SDRAM  | Ref  | IOAPIC |
| Three-State            | Hi-Z                  | Hi-Z       | Hi-Z   | Hi-Z | Hi-Z   |
| Test Mode              | TCLK/2 <sup>[2]</sup> | TCLK/4     | TCLK/2 | TCLK | TCLK   |

### Note:

2. TCLK supplied on the XTALIN pin in Test Mode.



Byte 1: CPU Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| •     |      | **                        |
|-------|------|---------------------------|
| Bit   | Pin# | Description               |
| Bit 7 | N/A  | (Reserved) drive to '0'   |
| Bit 6 | N/A  | (Reserved) drive to '0'   |
| Bit 5 | N/A  | (Reserved) drive to '0'   |
| Bit 4 | N/A  | Not used - drive to '0'   |
| Bit 3 | 40   | CPUCLK3 (Active/Inactive) |
| Bit 2 | 41   | CPUCLK2 (Active/Inactive) |
| Bit 1 | 43   | CPUCLK1 (Active/Inactive) |
| Bit 0 | 44   | CPUCLK0 (Active/Inactive) |
|       |      |                           |

Byte 3: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description              |
|-------|------|--------------------------|
| Bit 7 | 28   | SDRAM7 (Active/Inactive) |
| Bit 6 | 29   | SDRAM6 (Active/Inactive) |
| Bit 5 | 31   | SDRAM5 (Active/Inactive) |
| Bit 4 | 32   | SDRAM4 (Active/Inactive) |
| Bit 3 | 34   | SDRAM3 (Active/Inactive) |
| Bit 2 | 35   | SDRAM2 (Active/Inactive) |
| Bit 1 | 37   | SDRAM1 (Active/Inactive) |
| Bit 0 | 38   | SDRAM0 (Active/Inactive) |

Byte 5: Peripheral Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description               |  |
|-------|------|---------------------------|--|
| Bit 7 | N/A  | (Reserved) drive to '0'   |  |
| Bit 6 | N/A  | (Reserved) drive to '0'   |  |
| Bit 5 | 46   | IOAPIC1 (Active/Inactive) |  |
| Bit 4 | 47   | IOAPIC0 (Active/Inactive) |  |
| Bit 3 | N/A  | (Reserved) drive to '0'   |  |
| Bit 2 | N/A  | (Reserved) drive to '0'   |  |
| Bit 1 | N/A  | (Reserved) drive to '0'   |  |
| Bit 0 | 2    | REF0 (Active/Inactive)    |  |

Byte 2: PCI Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin # | Description                |
|-------|-------|----------------------------|
| Bit 7 |       | (Reserved) drive to '0'    |
| Bit 6 | 7     | PCICLK_F (Active/Inactive) |
| Bit 5 | 15    | PCICLK5 (Active/Inactive)  |
| Bit 4 | 14    | PCICLK4 (Active/Inactive)  |
| Bit 3 | 12    | PCICLK3 (Active/Inactive)  |
| Bit 2 | 11    | PCICLK2 (Active/Inactive)  |
| Bit 1 | 10    | PCICLK1 (Active/Inactive)  |
| Bit 0 | 8     | PCICLK0 (Active/Inactive)  |

Byte 4: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin # | Description             |
|-------|-------|-------------------------|
| Bit 7 | N/A   | Not used - drive to '0' |
| Bit 6 | N/A   | Not used - drive to '0' |
| Bit 5 | N/A   | Not used - drive to '0' |
| Bit 4 | N/A   | Not used - drive to '0' |
| Bit 3 | 17    | SDRAM11                 |
| Bit 2 | 18    | SDRAM10                 |
| Bit 1 | 20    | SDRAM9                  |
| Bit 0 | 21    | SDRAM8                  |

Byte 6: Reserved, for future use



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Supply Voltage .....-0.5 to +7.0V Input Voltage ..... -0.5V to V<sub>DD</sub>+0.5

| Storage Temperature (Non-Condensing)65°C to +150°C |
|----------------------------------------------------|
| Max. Soldering Temperature (10 sec)+260°C          |
| Junction Temperature+150°C                         |
| Package Power Dissipation1W                        |
| Static Discharge Voltage>2000V                     |
| (per MIL-STD-883, Method 3015)                     |

# Operating Conditions[3]

| Parameter                            | Description                                                    | Min.               | Max.           | Unit |
|--------------------------------------|----------------------------------------------------------------|--------------------|----------------|------|
| AV <sub>DD</sub> , V <sub>DDQ3</sub> | Analog and Digital Supply Voltage                              | 3.135              | 3.465          | ٧    |
| V <sub>DDCPU</sub>                   | CPU Supply Voltage                                             | 2.375              | 2.9            | ٧    |
| $V_{\mathrm{DDQ2}}$                  | IOAPIC Supply Voltage                                          | 2.375              | 2.9            | ٧    |
| T <sub>A</sub>                       | Operating Temperature, Ambient                                 | 0                  | 70             | °C   |
| C <sub>L</sub>                       | Max. Capacitive Load on CPUCLK, IOAPIC[0:1] PCICLK, SDRAM REF0 | 10<br>30, 20<br>20 | 20<br>30<br>45 | pF   |
| f <sub>(REF)</sub>                   | Reference Frequency, Oscillator Nominal Value                  | 14.318             | 14.318         | MHz  |

### Electrical Characteristics Over the Operating Range

| Parameter        | Description                         | Test Conditions                                                                      |                         |        |     | Max. | Unit |
|------------------|-------------------------------------|--------------------------------------------------------------------------------------|-------------------------|--------|-----|------|------|
| V <sub>IH</sub>  | High-level Input Voltage            | Except Crystal Inputs                                                                |                         |        | 2.0 |      | V    |
| V <sub>IL</sub>  | Low-level Input Voltage             | Except Crystal Inputs                                                                |                         |        |     | 0.8  | V    |
| V <sub>OH</sub>  | High-level Output Voltage           | $V_{DDCPU} = V_{DDQ2} = 2.375V$ $I_{OH} = 16 \text{ mA}$ CPUCLK                      |                         | 2.0    |     | V    |      |
|                  |                                     |                                                                                      | I <sub>OH</sub> = 18 mA | IOAPIC |     |      |      |
| V <sub>OL</sub>  | Low-level Output Voltage            | $V_{DDCPU} = V_{DDQ2} = 2.375V$                                                      | I <sub>OL</sub> = 27 mA | CPUCLK |     | 0.4  | ٧    |
|                  |                                     |                                                                                      | I <sub>OL</sub> = 29 mA | IOAPIC |     |      |      |
| V <sub>OH</sub>  | High-level Output Voltage           | $V_{\rm DDQ3},  AV_{\rm DD} = 3.135V$                                                | I <sub>OH</sub> = 36 mA | SDRAM  | 2.4 |      | V    |
|                  |                                     |                                                                                      | I <sub>OH</sub> = 32 mA | PCICLK |     |      |      |
|                  |                                     |                                                                                      | I <sub>OH</sub> = 36 mA | REF0   |     |      |      |
| V <sub>OL</sub>  | Low-level Output Voltage            | $V_{\rm DDQ3},  AV_{\rm DD} = 3.135V$                                                | I <sub>OL</sub> = 29 mA | SDRAM  |     | 0.4V | ٧    |
|                  |                                     |                                                                                      | I <sub>OL</sub> = 26 mA | PCICLK |     |      |      |
|                  |                                     |                                                                                      | I <sub>OL</sub> = 29 mA | REF0   |     |      |      |
| I <sub>IH</sub>  | Input High Current                  | $V_{IH} = V_{DD}$                                                                    |                         |        | -5  | +5   | μА   |
| I <sub>IL</sub>  | Input Low Current                   | $V_{IL} = 0V$                                                                        |                         |        |     | 5    | μА   |
| loz              | Output Leakage Current              | Three-state                                                                          |                         |        | -10 | +10  | μА   |
| I <sub>DD</sub>  | Power Supply Current <sup>[4]</sup> | $V_{DD}$ = 3.465V, $V_{IN}$ = 0 or $V_{DD}$ , Loaded Outputs, CPU clocks = 66.67 MHz |                         |        |     | 300  | mA   |
| I <sub>DD</sub>  | Power Supply Current <sup>[4]</sup> | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0 or V <sub>DD</sub> , Unloaded Outputs  |                         |        |     | 120  | mA   |
| I <sub>DDS</sub> | Power-down Current                  | Current draw in power-down state                                                     |                         |        |     | 50   | μА   |

### Notes:

Electrical parameters are guaranteed with these operating conditions.
 Power supply current will vary with number of outputs which are running. Therefore, power supply current can be calculated with the following formula: TBD



# Switching Characteristics<sup>[5]</sup>

| Parameter       | Output                      | Description                                             | Test Conditions                                                                                    | Min.         | Тур. | Max. | Unit |
|-----------------|-----------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------|------|------|------|
| t <sub>1</sub>  | All                         | Output Duty Cycle <sup>[6]</sup>                        | $t_1 = t_{1A} \div t_{1B}$                                                                         | 45           | 50   | 55   | %    |
| t <sub>1C</sub> | CPUCLK                      | CPU Clock HIGH Time                                     | Above 2.0V, 66.6 MHz, V <sub>DDCPU</sub> = 2.5V<br>Above 2.0V, 60.0 MHz, V <sub>DDCPU</sub> = 2.5V | 5.2<br>6.0   |      |      | ns   |
| t <sub>1C</sub> | PCICLK                      | PCI Clock HIGH Time                                     | Above 2.4V, 33.3 MHz<br>Above 2.4V, 30.0 MHz                                                       | 12.0<br>13.3 |      |      | ns   |
| t <sub>1D</sub> | CPUCLK                      | CPU Clock LOW Time                                      | Below 0.4V, 66.6 MHz, V <sub>DDCPU</sub> = 2.5V<br>Below 0.4V, 60.0 MHz, V <sub>DDCPU</sub> = 2.5V | 5.0<br>5.8   |      |      | ns   |
| t <sub>1D</sub> | PCICLK                      | PCI Clock LOW Time                                      | Below 0.4V, 33.3 MHz<br>Below 0.4V, 30.0 MHz                                                       | 12.0<br>13.3 |      |      | ns   |
| t <sub>2</sub>  | CPUCLK,<br>IOAPIC           | CPU and IOAPIC Clock<br>Rising and Falling Edge<br>Rate | Between 0.4V and 2.0V                                                                              | 1.0          |      | 4.0  | V/ns |
| t <sub>2</sub>  | PCICLK,<br>REF0             | PCI, REF0 Clock Rising and Falling Edge Rate            | Between 0.4V and 2.4V                                                                              | 1.0          |      | 4.0  | V/ns |
| t <sub>2</sub>  | SDRAM                       | SDRAM Rising and Falling Edge Rate                      | Between 0.4V and 2.4V                                                                              | 1.5          |      | 4.0  | V/ns |
| t <sub>3</sub>  | CPUCLK                      | CPU Clock Rise Time                                     | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V                                                   | 0.4          |      | 1.6  | ns   |
| t <sub>4</sub>  | CPUCLK                      | CPU Clock Fall Time                                     | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V                                                   | 0.4          |      | 1.6  | ns   |
| t <sub>5</sub>  | CPUCLK                      | CPU-CPU Clock Skew                                      | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V                                                       |              | 100  | 250  | ps   |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK           | CPU-PCI Clock Skew                                      | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                     | 1.0          | 2.5  | 4.0  | ns   |
| t <sub>7</sub>  | CPUCLK,<br>SDRAM            | CPU-SDRAM Clock<br>Skew                                 | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                     |              |      | 500  | ps   |
| t <sub>8</sub>  | CPUCLK,<br>SDRAM            | Cycle-Cycle Clock Jitter                                | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                     |              |      | 250  | ps   |
| t <sub>8</sub>  | PCICLK                      | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                                   |              |      | 500  | ps   |
| t <sub>9</sub>  | CPUCLK,<br>PCICLK,<br>SDRAM | Power-up Time                                           | CPU, PCI, and SDRAM clock stabilization from power-up                                              |              |      | 3    | ms   |

### Notes:

 <sup>5.</sup> All parameters specified with loaded outputs.
 6. Duty cycle is measured at 1.5V when V<sub>DD</sub> = 3.3V. When V<sub>DDCPU</sub> = 2.5V, CPUCLK duty cycle is measured at 1.25V.



# Timing Requirement for the $I^2C$ Bus

| Parameter       | Description                                                                      | Min.   | Max. | Unit |
|-----------------|----------------------------------------------------------------------------------|--------|------|------|
| t <sub>10</sub> | SCLK Clock Frequency                                                             | 0      | 100  | kHz  |
| t <sub>11</sub> | Time the bus must be free before a new transmission can start                    | 4.7    |      | μs   |
| t <sub>12</sub> | Hold time start condition. After this period the first clock pulse is generated. | 4      |      | μs   |
| t <sub>13</sub> | The LOW period of the clock.                                                     | 4.7    |      | μs   |
| t <sub>14</sub> | The HIGH period of the clock.                                                    | 4      |      | μs   |
| t <sub>15</sub> | Setup time for start condition. (Only relevant for a repeated start condition.)  | 4.7    |      | μs   |
| t <sub>16</sub> | Hold time DATA for CBUS compatible masters. for I <sup>2</sup> C devices         | 5<br>0 |      | μs   |
| t <sub>17</sub> | DATA input set-up time                                                           | 250    |      | ns   |
| t <sub>18</sub> | Rise time of both SDATA and SCLK inputs                                          |        | 1    | μs   |
| t <sub>19</sub> | Fall time of both SDATA and SCLK inputs                                          |        | 300  | ns   |
| t <sub>20</sub> | Set-up time for stop condition                                                   | 4.0    |      | μs   |

# **Switching Waveforms**

# Duty Cycle Timing

# **CPUCLK Outputs HIGH/LOW Time**



### All Outputs Rise/Fall Time



## **CPU-CPU Clock Skew**





### Switching Waveforms (continued)



### **CPU-PCI Clock Skew**



# **CPU\_STOP**[7, 8]



# **PCI\_STOP** [9, 10]



### Notes:

- 7. CPUCLK on and CPUCLK off latency is 2 or 3 CPUCLK cycles.

  8. CPU\_STOP may be applied asynchronously. It is synchronized internally.

  9. PCICLK on and PCICLK off latency is 1 rising edge of the external PCICLK.

  10. PCI\_STOP may be applied asynchronously. It is synchronized internally.



# Switching Waveforms (continued)

### PWR\_DOWN



Shaded section on the VCO and Crystal waveforms indicates that the VCO and crystal oscillator are active, and there is a valid clock.

### Timing Requirements for the I<sup>2</sup>C Bus





### **Application Information**

Clock traces must be terminated with either series or parallel termination, as they are normally done.

### **Application Circuit**



Cd = DECOUPLING CAPACITORS

Ct = OPTIONAL EMI-REDUCING CAPACITORS

CX = OPTIONAL LOAD MATCHING CAPACITOR

Rs = SERIES TERMINATING RESISTORS

### Summary

- A parallel-resonant crystal should be used as the reference to the clock generator. The operating frequency and C<sub>LOAD</sub> of
  this crystal should be as specified in the data sheet. Optional trimming capacitors may be needed if a crystal with a different
  C<sub>LOAD</sub> is used. Footprints must be laid out for flexibility.
- Surface mount, low-ESR, ceramic capacitors should be used for filtering. Typically, these capacitors have a value of 0.1 μF.
  In some cases, smaller value capacitors may be required.
- The value of the series terminating resistor satisfies the following equation, where R<sub>trace</sub> is the loaded characteristic impedance
  of the trace, R<sub>out</sub> is the output impedance of the clock generator (specified in the data sheet), and R<sub>series</sub> is the series terminating
  resistor.

$$R_{series} \ge R_{trace} - R_{out}$$

- Footprints must be laid out for optional EMI-reducing capacitors, which should be placed as close to the terminating resistor
  as is physically possible. Typical values of these capacitors range from 4.7 pF to 22 pF.
- A Ferrite Bead may be used to isolate the Board V<sub>DD</sub> from the clock generator V<sub>DD</sub> island. Ensure that the Ferrite Bead offers greater than 50Ω impedance at the clock frequency, under loaded DC conditions. Please refer to the application note "Layout and Termination Techniques for Cypress Clock Generators" for more details.
- If a Ferrite Bead is used, a 10 μF- 22 μF tantalum bypass capacitor should be placed close to the Ferrite Bead. This capacitor prevents power supply droop during current surges.



# **Test Circuit**



Note: All capacitors should be placed as close to each pin as possible.

# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type | Operating<br>Range |
|---------------|-----------------|--------------|--------------------|
| CY2275PVC-1   | O48             | 48-Pin SSOP  | Commercial         |

Document #: 38-00551-A



### Package Diagram

### 48-Lead Shrunk Small Outline Package O48



DIMENSIONS IN INCHES MIN. MAX.





<sup>©</sup> Cypress Semiconductor Corporation, 1997. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.