## 3.3V 16K/32K x 36 # FLEx36™ Synchronous Dual-Port Static RAM #### **Features** - True dual-ported memory cells which allow simultaneous access of the same memory location - Two Flow-Through/Pipelined devices - 16K x 36 organization (CY7C09569V) - -32K x 36 organization (CY7C09579V) - 0.25-micron CMOS for optimum speed/power - Three modes - Flow-Through - Pipelined - -Burst - Bus-Matching Capabilities on Right Port (x36 to x18 or x9) - Byte-Select Capabilities on Left Port - 100-MHz Pipelined Operation - · High-speed clock to data access 5/6/8 ns - 3.3V Low operating power - Active = 250 mA (typical) - Standby = 10 $\mu$ A (typical) - · Fully synchronous interface for ease of use - · Burst counters increment addresses internally - -Shorten cycle times - Minimize bus noise - Supported in Flow-Through and Pipelined modes - Counter Address Read Back via I/O lines - Single Chip Enable - Automatic power-down - Commercial and Industrial Temperature Ranges - Compact package - -144-Pin TQFP (20 x 20 x 1.4 mm) - -172-Ball BGA (1.0-mm pitch) (15 x 15 x 0.51 mm) #### Note: 1. A<sub>0</sub>-A<sub>13</sub> for 16K; A<sub>0</sub>-A<sub>14</sub> for 32K devices. #### **Functional Description** The CY7C09569V and CY7C09579V are high-speed 3.3V synchronous CMOS 16K and 32K x 36 dual-port static RAMs. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory. Registers on control, address, and data lines allow for minimal setup and hold times. In pipelined output mode, data is registered for decreased cycle time. Clock to data valid $t_{CD2} = 5$ ns (pipelined). Flow-through mode can also be used to bypass the pipelined output register to eliminate access latency. In flow-through mode data will be available $t_{CD1} = 12.5$ ns after the address is clocked into the device. Pipelined output or flow-through mode is selected via the $\overline{FT}$ /Pipe pin. Each port contains a burst counter on the input address register. The internal write pulse width is independent of the external R/W LOW duration. The internal write pulse is self-timed to allow the shortest possible cycle times. A HIGH on $\overline{\text{CE}}$ for one clock cycle will power down the internal circuitry to reduce the static power consumption. In the pipelined mode, one cycle is required with $\overline{\text{CE}}$ LOW to reactivate the outputs. Counter Enable Inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter will increment on each LOW-to-HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. All parts are available in 144-Pin Thin Quad Plastic Flatpack (TQFP) and 172-Ball Ball Grid Array (BGA) packages. ### **Pin Configurations** ### 144-Pin Thin Quad Flatpack (TQFP) **Top View** - This pin is A14L for CY7C09579V. This pin is A14R for CY7C09579V. ## Pin Configurations (continued) # 172-Ball Ball Grid Array (BGA) Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | |---|----------|-------------------|--------|---------|--------|--------|--------|--------|--------|--------|---------|--------|-------------------|----------| | Α | I/O32L | I/O30L | NC | VSS | I/O13L | VDD | I/O11L | I/O11R | VDD | I/O13R | VSS | NC | I/O30R | I/O32R | | В | A0L | I/O33L | I/O29 | I/O17L | I/O14L | I/O12L | I/O9L | I/09R | I/O12R | I/O14R | I/O17R | I/O29R | I/O33R | A0R | | С | NC | A1L | I/O31L | I/O27L | NC | I/O15L | I/O10L | I/O10R | I/O15R | NC | I/O27R | I/O31R | A1R | NC | | D | A2L | A3L | I/O35L | I/O34L | I/O28L | I/O16L | VSS | VSS | I/O16R | I/O28R | I/O34R | I/O35R | A3R | A2R | | E | A4L | A5L | NC | B0L | NC | NC | | | NC | NC | ВМ | NC | A5R | A4R | | F | VDD | A6L | A7L | B1L | NC | | | | | NC | SIZE | A7R | A6R | VDD | | G | ŌEL | B2L | B3L | CEL | | | | | | | CER | VSS | BE | OER | | н | VSS | R/WL | A8L | CLKL | | | | | | | CLKR | A8R | R/WR | VSS | | J | A9L | A10L | VSS | ADSL | NC | | | | | NC | ADSR | VSS | A10R | A9R | | K | A11L | A12L | NC | CNTRSTL | NC | NC | | | NC | NC | CNTRSTR | NC | A12R | A11R | | L | FT/PIPEL | A13L | CNTENL | I/O26L | I/O25L | I/O19L | VSS | VSS | I/O19R | I/O25R | I/O26R | CNTENR | A13R | FT/PIPER | | М | NC | NC <sup>[2]</sup> | I/O22L | I/O18L | NC | I/O7L | I/O2L | I/O2R | I/O7R | NC | I/O18R | I/O22R | NC <sup>[3]</sup> | NC | | N | I/O24L | I/O20L | I/O8L | I/O6L | I/O5L | I/O3L | I/O0L | I/O0R | I/3R | I/O5R | I/O6R | I/O8R | I/O20R | I/O24R | | Р | I/O23L | I/O21L | NC | VSS | I/O4L | VDD | I/O1L | I/O1R | VDD | I/O4R | VSS | NC | I/O21R | I/O23R | ### **Selection Guide** | | CY7C09569V<br>CY7C09579V<br>-100 | CY7C09569V<br>CY7C09579V<br>-83 | CY7C09569V<br>CY7C09579V<br>-67 | |---------------------------------------------------------------------------|----------------------------------|---------------------------------|---------------------------------| | f <sub>MAX2</sub> (MHz) (Pipelined) | 100 | 83 | 67 | | Max. Access Time (ns) (Clock to Data, Pipelined) | 5 | 6 | 8 | | Typical Operating Current I <sub>CC</sub> (mA) | 250 | 240 | 230 | | Typical Standby Current for I <sub>SB1</sub> (mA) (Both Ports TTL Level) | 30 | 25 | 25 | | Typical Standby Current for I <sub>SB3</sub> (μA) (Both Ports CMOS Level) | 10 μΑ | 10 μΑ | 10 μΑ | ### **Pin Definitions** | Left Port | Right Port | Description | | | | | | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A <sub>0L</sub> -A <sub>13/14L</sub> | A <sub>0R</sub> -A <sub>13/14R</sub> | Address Inputs (A <sub>0</sub> –A <sub>13</sub> for 16K, A <sub>0</sub> –A <sub>14</sub> for 32K devices). | | | | | | | ADS <sub>L</sub> | ADS <sub>R</sub> | Address Strobe Input. Used as an address qualifier. This signal should be asserted LOW to assert the part using the externally supplied address on Address Pins. To load this address into the Burst Address Counter both ADS and CNTEN have to be LOW. ADS is disabled if CNTRST is asserted LOW | | | | | | | CEL | CER | Chip Enable Input. | | | | | | | CLK <sub>L</sub> | CLK <sub>R</sub> | Clock Signal. This input can be free-running or strobed. Maximum clock input rate is f <sub>MAX</sub> . | | | | | | | CNTENL | COUNTEN Counter Enable Input. Asserting this signal LOW increments the burst address cour respective port on each rising edge of CLK. CNTEN is disabled if CNTRST is asser | | | | | | | | CNTRST <sub>L</sub> | CNTRST <sub>R</sub> | NTRST <sub>R</sub> Counter Reset Input. Asserting this signal LOW resets the burst address counter of its retive port to zero. CNTRST is not disabled by asserting ADS or CNTEN. | | | | | | | I/O <sub>0L</sub> –I/O <sub>35L</sub> | I/O <sub>0R</sub> -I/O <sub>35R</sub> | Data Bus Input/Output. | | | | | | | ŌĒL | ŌĒ <sub>R</sub> | Output Enable Input. This signal must be asserted LOW to enable the I/O data pins during read operations. | | | | | | | R/W <sub>L</sub> | R/W <sub>R</sub> | Read/Write Enable Input. This signal is asserted LOW to write to the dual port memory array. For read operations, assert this pin HIGH. | | | | | | | FT/PIPE <sub>L</sub> | FT/PIPE <sub>R</sub> | Flow-Through/Pipelined Select Input. For flow-through mode operation, assert this pin LOW. For pipelined mode operation, assert this pin HIGH. | | | | | | | $\overline{B}_{0L}$ – $\overline{B}_{3L}$ | | Byte Select Inputs. Asserting these signals enable read and write operations to the corresponding bytes of the memory array. | | | | | | | | BM, SIZE | Select Pins for Bus Matching. See Bus Matching for details. | | | | | | | | BE | Big Endian Pin. See Bus Matching for details. | | | | | | | V <sub>SS</sub> | | Ground Input. | | | | | | | $V_{DD}$ | | Power Input. | | | | | | ## **Maximum Ratings** | Output Current into Outputs (LOW) | 20 mA | |-----------------------------------|---------| | Static Discharge Voltage | >2001V | | Latch-Up Current | >200 mA | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | | | |------------|------------------------|----------------------------------|--|--| | Commercial | 0°C to +70°C | $3.3\text{V} \pm 165 \text{ mV}$ | | | | Industrial | –40°C to +85°C | $3.3\text{V} \pm 165 \text{ mV}$ | | | ### **Electrical Characteristics** Over the Operating Range | | | | CY7C09569V<br>CY7C09579V | | | | | | | | | | |------------------|------------------------------------------------------------------------------------------------------------|------------|--------------------------|------|------|------|------|------|------|------|------|------| | | | | | | -83 | | | -67 | | | | | | Parameter | Description | | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage<br>(V <sub>DD</sub> = Min., I <sub>OH</sub> = -4.0 mA) | 2.4 | | | 2.4 | | | 2.4 | | | V | | | V <sub>OL</sub> | Output LOW Voltage<br>(V <sub>DD</sub> = Min., I <sub>OL</sub> = +4.0 mA) | | | 0.4 | | | 0.4 | | | 0.4 | V | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | 2.0 | | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | | | 0.8 | | | 0.8 | V | | I <sub>OZ</sub> | Output Leakage Current | | -10 | | 10 | -10 | | 10 | -10 | | 10 | μΑ | | I <sub>CC</sub> | Operating Current (V <sub>DD</sub> = Max., | Commercial | | 250 | 385 | | 240 | 360 | | 230 | 340 | mA | | | I <sub>OUT</sub> = 0 mA) Outputs Disabled | Industrial | | | • | | 270 | 385 | | | | mA | | I <sub>SB1</sub> | Standby Current (Both Ports TTL | Commercial | | 30 | 75 | | 25 | 70 | | 25 | 65 | mA | | | Level) $\overline{CE}_L$ & $\overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}$ | Industrial | | | • | | 35 | 85 | | | | mA | | I <sub>SB2</sub> | Standby Current (One Port TTL | Commercial | | 170 | 220 | | 160 | 210 | | 150 | 200 | mA | | | Level) $\overline{CE}_L \mid \overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}$ | Industrial | | | • | | 170 | 235 | | | | mA | | I <sub>SB3</sub> | Standby Current (Both Ports | Commercial | | 0.01 | 1 | | 0.01 | 1 | | 0.01 | 1 | mA | | | $\frac{\text{CMOS Level}}{\text{CE}_{L} \& \text{CE}_{R} \ge \text{V}_{DD} - 0.2\text{V}, \text{ f} = 0}$ | Industrial | | | | | 0.01 | 1 | | | | mA | | I <sub>SB4</sub> | Standby Current (One Port | Commercial | | 150 | 200 | | 140 | 190 | | 130 | 180 | mA | | | $\frac{\text{CMOS Level}}{\text{CE}_{L} \mid \text{CE}_{R} \ge \text{V}_{IH}, \text{ f} = \text{f}_{MAX}}$ | Industrial | | | | | 150 | 200 | | | | mA | ### Capacitance | Parameter | Parameter Description | | Max. | Unit | |------------------|-----------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{DD} = 3.3V$ | 10 | pF | <sup>4.</sup> Pulse width < 20 ns. #### **AC Test Load and Waveforms** #### (b) Load Derating Curve - External AC Test Load Capacitance = 10 pF. (Internal I/O pad Capacitance = 10 pF) + AC Test Load. ## Switching Characteristics Over the Operating Range | | | | | | )9569V<br>)9579V | | | | |--------------------------|--------------------------------------------------|------|------|------|------------------|------|------|------| | | | -1 | 00 | -8 | 33 | -( | 67 | | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | f <sub>MAX1</sub> | f <sub>Max</sub> Flow-Through | | 67 | | 45 | | 40 | MHz | | f <sub>MAX2</sub> | f <sub>Max</sub> Pipelined | | 100 | | 83 | | 67 | MHz | | t <sub>CYC1</sub> | Clock Cycle Time - Flow-Through | 15 | | 22 | | 25 | | ns | | t <sub>CYC2</sub> | Clock Cycle Time - Pipelined | 10 | | 12 | | 15 | | ns | | t <sub>CH1</sub> | Clock HIGH Time - Flow-Through | 6.5 | | 7.5 | | 8.5 | | ns | | t <sub>CL1</sub> | Clock LOW Time - Flow-Through | 6.5 | | 7.5 | | 8.5 | | ns | | t <sub>CH2</sub> | Clock HIGH Time - Pipelined | 4 | | 5 | | 6.5 | | ns | | t <sub>CL2</sub> | Clock LOW Time - Pipelined | 4 | | 5 | | 6.5 | | ns | | t <sub>R</sub> | Clock Rise Time | | 3 | | 3 | | 3 | ns | | t <sub>F</sub> | Clock Fall Time | | 3 | | 3 | | 3 | ns | | t <sub>SA</sub> | Address Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HA</sub> | Address Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SB</sub> | Byte Select Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HB</sub> | Byte Select Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SC</sub> | Chip Enable Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HC</sub> | Chip Enable Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SW</sub> | R/W Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HW</sub> | R/W Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SD</sub> | Input Data Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HD</sub> | Input Data Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SAD</sub> | ADS Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HAD</sub> | ADS Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SCN</sub> | CNTEN Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HCN</sub> | CNTEN Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SRST</sub> | CNTRST Set-Up Time | 3.5 | | 4 | | 4 | | ns | | t <sub>HRST</sub> | CNTRST Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>OE</sub> | Output Enable to Data Valid | | 8 | | 9 | | 10 | ns | | t <sub>OLZ</sub> [7, 8] | OE to Low Z | 2 | | 2 | | 2 | | ns | | t <sub>OHZ</sub> [7, 8] | OE to High Z | 1 | 7 | 1 | 7 | 1 | 7 | ns | | t <sub>CD1</sub> | Clock to Data Valid - Flow-Through | | 12.5 | | 18 | | 20 | ns | | t <sub>CD2</sub> | Clock to Data Valid - Pipelined | | 5 | | 6 | | 8 | ns | | t <sub>CA1</sub> | Clock to Counter Address Valid -<br>Flow-Through | | 12.5 | | 18 | | 20 | ns | | t <sub>CA2</sub> | Clock to Counter Address Valid - Pipelined | | 9 | | 10 | | 11 | ns | | t <sub>DC</sub> | Data Output Hold After Clock HIGH | 2 | | 2 | | 2 | | ns | | t <sub>CKHZ</sub> [7, 8] | Clock HIGH to Output High Z | 2 | 6 | 2 | 7 | 2 | 8 | ns | | t <sub>CKLZ</sub> [7, 8] | Clock HIGH to Output Low Z | 2 | | 2 | | 2 | | ns | This parameter is guaranteed by design, but it is not production tested. Test conditions used are Load 2. ## **Switching Characteristics** Over the Operating Range (continued) | | | | | CY7C0 | | | | | | | |-------------------|------------------------------------------|------|------|-------|------|-----------|----|------|--|--| | | | -100 | | -83 | | -67 | | 1 | | | | Parameter | arameter Description | | Max. | Min. | Max. | Min. Max. | | Unit | | | | Port to Por | Port to Port Delays | | | | | | | | | | | t <sub>CWDD</sub> | Write Port Clock HIGH to Read Data Delay | | 30 | | 35 | | 35 | ns | | | | t <sub>CCS</sub> | Clock to Clock Set-Up Time | | 9 | | 10 | | 12 | ns | | | ### **Switching Waveforms** Read Cycle for Flow-Through Output (FT/PIPE = V<sub>IL</sub>)<sup>[9, 10, 11, 12]</sup> Read Cycle for Pipelined Operation (FT/PIPE = $V_{IH}$ )<sup>[9, 10, 11, 12]</sup> - 9. <u>OE</u> is async<u>hronous</u>ly controll<u>ed: all oth</u>er inputs are synchronous to the rising clock edge. 10. ADS = V<sub>IL</sub>, CNTEN = V<sub>IL</sub> and CNTRST = V<sub>IH</sub>. 11. The output is disabled (high-impedance state) by CE=V<sub>IH</sub> following the next rising edge of the clock. 12. Addresses do not have to be accessed sequentially since ADS = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK. Numbers are for reference only. Bus Match Read Cycle for Flow-Through Output $(\overline{\text{FT}}/\text{PIPE} = V_{\text{IL}})^{[9,\ 11,\ 13,\ 14,\ 15]}$ ## Bus Match Read Cycle for Pipelined Operation ( $\overline{\text{FT}}/\text{PIPE} = V_{IH}$ )[9, 11, 13, 14, 15] - 13. Timing shown is for x18 bus matching; x9 bus matching is similar with 4 cycles between address inputs. 14. See table "Right Port Operation"for data output on first and subsequent cycles. 15. CNTEN = V<sub>IL</sub>. In x9 and x18 Bus Matching Burst Mode operations (Write or Read), ADS can toggle on the rising edge of every clock cycle or it can be at V<sub>IH</sub> level all the time except when loading the initial external address (i.e. ADS = V<sub>IL</sub> only required when reading or writing the first Byte or Word). Bank Select Pipelined Read<sup>[16, 17]</sup> ## Left Port Write to Flow-Through Right Port Read<sup>[17, 18, 19, 20, 21]</sup> - In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each Bank consists of one Cypress dual-port device from this data sheet. $\frac{ADDRESS_{(B1)}}{B0} = \frac{ADDRESS_{(B2)}}{B1} = \frac{ADD}{B2} = \frac{ADS}{B3} = \frac{ADS}{B1} \frac{A$ - 18. The same waveforms apply for a right port write to flow-through left port read. 19. CE = B0 = B1 = B2 = B3 = ADS = CNTEN=V<sub>IL</sub>; CNTRST= V<sub>IH</sub>. 20. OE = V<sub>IL</sub> for the right port, which is being read from. OE = V<sub>IH</sub> for the left port, which is being written to. - If t<sub>CCS</sub> ≤ maximum specified, then data from right port READ is not valid until the maximum specified for t<sub>CWDD</sub>. If t<sub>CCS</sub>>maximum specified, then data is not valid until $t_{CCS}$ + $t_{CD1}$ ( $t_{CWDD}$ does not apply in this case). Pipelined Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )<sup>[12, 22, 23, 24]</sup> - Output state (HIGH.LOW, or High-Impedance) is determined by the previous cycle control signals. CE = ADS = CNTEN = V<sub>IL</sub>; CNTRST = V<sub>IH</sub>. During "No Operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Pipelined Read-to-Write-to-Read (OE Controlled)<sup>[11, 22, 23, 24]</sup> Bus Match Pipelined Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )[11, 13, 14, 15, 23, 24, 25] #### Note: 25. BM, SIZE, and BE must be reconfigured 1 cycle before operation is guaranteed. BM, SIZE, and BE should remain static for any particular port configuration. Flow-Through Read-to-Write-to-Read ( $\overline{\rm OE}$ = $\rm V_{IL})^{[10,\ 12,\ 13,\ 14,\ 23,\ 24]}$ Flow-Through Read-to-Write-to-Read (OE Controlled)<sup>[10, 12, 22, 23, 24]</sup> Bus Match Flow-Through Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )[11, 13, 14, 15, 23, 24, 25] #### Pipelined Read with Address Counter Advance<sup>[26]</sup> Flow-Through Read with Address Counter Advance [26] Note: 26. $\overline{CE} = \overline{OE} = V_{IL}$ ; $R/\overline{W} = \overline{CNTRST} = V_{IH}$ . Write with Address Counter Advance (Flow-Through or Pipelined Outputs) $[^{27,\ 28]}$ #### Notes: 27. $\overline{CE} = \overline{B0} = \overline{B1} = \overline{B2} = \overline{B3} = R/\overline{W} = V_{IL}; \overline{CNTRST} = V_{IH}.$ 28. The "Internal Address" is equal to the "External Address" when $\overline{ADS} = \overline{CNTEN} = V_{IL}$ and $\overline{CNTRST} = V_{IH}.$ Counter Reset (Pipelined Outputs)[11, 22, 29, 30, 31] <sup>29.</sup> $\overline{CE} = \overline{B0} = \overline{B1} = \overline{B2} = \overline{B3} = V_{IL}$ . <sup>30.</sup> No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. 31. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals. Ideally, DATA<sub>OUT</sub> should be in the High-Impedance state during a valid WRITE cycle. Counter Reset (Flow-Through Outputs) [22, 24, 29, 30, 31] Pipelined Read of State of Address Counter [32, 33, 34] Flow-Through Read of State of Address Counter [32, 33, 35] - 32. $\overline{CE} = \overline{OE} = V_{IL}$ ; $R/\overline{W} = \overline{CNTRST} = V_{IH}$ . - When reading ADDRESS<sub>OUT</sub> in x9 Bus Match mode, readout of $A_N$ is extended by 1 cycle. 33. - For Pipelined address counter read, signals from address counter operation table from must be valid for 2 consecutive cycles for x36 and x18 mode and for 3 consecutive cycles for x9 mode. For flow-through address counter read, signals from address counter operation table must be valid for consecutive cycles for x36. ### Read/Write and Enable Operation<sup>[36, 37, 38]</sup> | | Inpu | ıts | | Outputs | | |----|------|-----|-----|-------------------------------------|----------------------------| | OE | CLK | CE | R/W | I/O <sub>0</sub> -I/O <sub>35</sub> | Operation | | Х | | Н | Х | High-Z | Deselected <sup>[39]</sup> | | Х | | L | L | D <sub>IN</sub> | Write | | L | | L | Н | D <sub>OUT</sub> | Read <sup>[39]</sup> | | Н | Х | L | Х | High-Z | Outputs Disabled | ## Address Counter Control Operation[36, 40] | Address | Previous<br>Address | CLK | ŌĒ | R/W | ADS | CNTEN | CNTRST | Mode | Operation | |----------------|---------------------|-----|----|-----|-----|-------|--------|----------------|-------------------------------------------------------| | Χ | Х | 4 | Х | Х | Х | Х | L | Reset | Counter Reset | | A <sub>n</sub> | Х | | Х | Х | L | L | Н | Load | Address Load into Counter | | A <sub>n</sub> | A <sub>n</sub> | 4 | L | Н | L | Н | Н | Hold+<br>Read | External Address Blocked -<br>Counter Address Readout | | Χ | A <sub>n</sub> | 4 | Х | Х | Н | Н | Н | Hold | External Address Blocked -<br>Counter Disabled | | Х | A <sub>n</sub> | 7 | Х | Х | Н | L | Н | Incre-<br>ment | Counter Increment | - 36. "X" = "Don't Care," "H" = V<sub>IH</sub>, "L" = V<sub>IL</sub>. 37. <u>ADS</u>, CNTEN, CNTRST = "Don't Care." 38. OE is <u>an</u> asynchronous input signal. 39. When CE changes state In the pipelined mode, deselection and read happen in the following clock cycle. 40. Counter operation is independent of CE. ## **Right Port Configuration**<sup>[25, 41]</sup> | ВМ | SIZE | Configuration | I/O Pins used | | | |----|------|---------------|-----------------------|--|--| | 0 | 0 | x36 | I/O <sub>0R-35R</sub> | | | | 1 | 0 | x18 | I/O <sub>0R-17R</sub> | | | | 1 | 1 | х9 | I/O <sub>0R-8R</sub> | | | ### **Right Port Operation**<sup>[42]</sup> | Configuration | BE | Data on 1st Cycle | Data on 2nd Cycle | Data on 3rd Cycle | Data on 4th Cycle | |---------------|----|-----------------------|-----------------------|-----------------------|-----------------------| | x18 | 0 | DQ <sub>0R-17R</sub> | DQ <sub>18R-35R</sub> | - | - | | x18 | 1 | DQ <sub>18R-35R</sub> | DQ <sub>0R-17R</sub> | - | - | | x9 | 0 | DQ <sub>0R-8R</sub> | DQ <sub>9R-17R</sub> | DQ <sub>18R-26R</sub> | DQ <sub>27R-35R</sub> | | х9 | 1 | DQ <sub>27R-35R</sub> | DQ <sub>18R-26R</sub> | DQ <sub>9R-17R</sub> | DQ <sub>0R-8R</sub> | ### Readout of Internal Address Counter<sup>[43]</sup> | Configuration | Address on 1st Cycle | I/O Pins used on 1st Cycle | Address on 2nd<br>Cycle | I/O Pins used on 2nd<br>Cycle | |----------------|-------------------------|----------------------------|----------------------------|-------------------------------| | Left Port x36 | A <sub>0L-14L</sub> | I/O <sub>3L-17L</sub> | - | - | | Right Port x36 | A <sub>0R-14R</sub> | I/O <sub>3R-17R</sub> | - | - | | Right Port x18 | WA, A <sub>0R-14R</sub> | I/O <sub>2R-17R</sub> | - | - | | Right Port x9 | A <sub>6R-14R</sub> | I/O <sub>0R-8R</sub> | BA, WA, A <sub>0R-5R</sub> | I/O <sub>1R-8R</sub> | ### **Left Port Operation** | Control Pin | Effect | |-------------|-----------------------------------| | <u>B0</u> | I/O <sub>0-8</sub> Byte Control | | B1 | I/O <sub>9-17</sub> Byte Control | | B2 | I/O <sub>18-26</sub> Byte Control | | B3 | I/O <sub>27–35</sub> Byte Control | 41. In x36 mode, BE input is a "Don't Care." 42. DQ represents data output of the chip. 43. x18 and x9 configuration apply to right port only. #### **Counter Operation** The CY7C09569V/09579V Dual-Port RAM (DPRAM) contains on-chip address counters (one for each port) for the synchronous members of the product family. Besides the main x36 format, the right port allows bus matching (x18 or x9, user-selectable). An internal sub-counter provides the extra addresses required to sequence out the 36-bit word in 18-bit or 9-bit increments. The sub-counter counts up in the "Little Endian" mode, and counts down if the user has chosen the "Big Endian" mode. The address counter is required to be in increment mode in order for the sub-counter to sequence out the second word (in x18 mode) or the remaining three bytes (in x9 mode). For a x36 format (the only active format on the left port), each address counter in the CY7C09579V uses addresses $(A_{0-14})$ . For the right port (allowing for the bus-matching feature), a maximum of two address bits (out of a 2-bit sub-counter) are added. - ADS<sub>L/R</sub> (pin #23/86) is a port's address strobe, allowing the loading of that port's burst counters if the corresponding CNTEN<sub>L/R</sub> pin is active as well. - 2. CNTEN<sub>L/R</sub> (pin #25/84) is a port's count enable, provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications; when asserted, the address counter will increment on each positive transition of that port's clock signal. - 3. CNTRST<sub>L/R</sub> (pin #24/85) is a port's burst counter reset. A new read-back (Hold+Read Mode) feature has been added, which is different between the left and right port due to the bus matching feature provided only for the right port. In read-back mode the internal address of the counter will be read from the data I/Os as shown in *Figure 1*. **Figure 1. Counter Operation Diagram** #### **Bus Match Operation** The right port of the CY7C09569V/09579V 16K/32Kx36 dual-port SRAM can be configured in a 36-bit long-word, 18-bit word, or 9-bit byte format for data I/O. The data lines are divided into four lanes, each consisting of 9 bits (byte-size data lines). Figure 2. Bus Match Operation Diagram The Bus Match Select (BM) pin works with Bus Size Select (SIZE) and Big Endian Select (BE) to select the bus width (long-word, word, or byte) and data sequencing arrangement for the right port of the dual-port device. A logic "0" applied to both the Bus Match Select (BM) pin and to the Bus Size Select (SIZE) pin will select long-word (36-bit) operation. A logic "1" level applied to the Bus Match Select (BM) pin will enable whether byte or word bus width operation on the right port I/Os depending on the logic level applied to the SIZE pin. The level of Bus Match Select (BM) must be static throughout normal device operation. The Bus Size Select (SIZE) pin selects either a byte or word data arrangement on the right port when the Bus Match Select (BM) pin is HIGH. A logic "1" on the SIZE pin when the BM pin is HIGH selects a byte bus (9-bit) data arrangement. A logic "0" on the SIZE pin when the BM pin is HIGH selects a word bus (18-bit) data arrangement. The level of the Bus Size Select (SIZE) must also be static throughout normal device operation. The Big Endian Select (BE) pin is a multiple-function pin during word or byte bus selection (BM = 1). BE is used in Big Endian Select mode to determine the order by which bytes (or words) of data are transferred through the right data port. A logic "0" on the BE pin will select Little Endian data sequencing arrangement and a logic "1" on the BE pin will select a Big Endian data sequencing arrangement. Under these circumstances, the level on the BE pin should be static throughout dual-port operation. #### Long-Word (36-bit) Operation Bus Match Select (BM) and Bus Size Select (SIZE) set to a logic "0" will enable standard cycle long-word (36-bit) operation. In this mode, the right port's I/O operates essentially in an identical fashion to the left port of the dual-port SRAM. However no Byte Select control is available. All 36 bits of the longword are shifted into and out of the right port's I/O buffer stages. All read and write timing parameters may be identical with respect to the two data ports. When the right port is configured for a long-word size, Big- Endian Select (BE) pin has no application and their inputs are "Don't Care" [44] for the external user. <sup>44.</sup> Even though a logic level applied to a "Don't Care" input will not change the logical operation of the dual-port, inputs that are temporarily a "Don't Care" (along with unused inputs) must not be allowed to float. They must be forced either HIGH or LOW. #### Word (18-bit) Operation Word (18-bit) bus sizing operation is enabled when Bus Match Select (BM) is set to a logic "1" and the Bus Size Select (SIZE) pin is set to a logic "0." In this mode, 18 bits of data are ported through $I/O_{0R-17R}$ . The level applied to the Big Endian (BE) pin determines the right port data I/O sequencing order (Big Endian or Little Endian). During word (18-bit) bus size operation, a logic LOW applied to the BE pin will select Little Endian operation. In this case, the least significant data word is read from the right port first or written to the right port first. A logic "1" on the BE pin during word (18-bit) bus size operation will select Big Endian operation resulting in the most significant data word being transferred through the right port first. Internally, the data will be stored in the appropriate 36-bit LSB or MSB I/O memory location. Device operation requires a minimum of two clock cycles to read or write during word (18-bit) bus size operation. An internal sub-counter automatically increments the right port multiplexer control when Little or Big Endian operation is in effect. #### Byte (9-bit) Operation Byte (9-bit) bus sizing operation is enabled when Bus Match Select (BM) is set to a logic "1" and the Bus Size Select (SIZE) pin is set to a logic "1." In this mode, 9 bits of data are ported through $I/O_{0R-8R}$ . Big Endian and Little Endian data sequencing is available for dual-port operation. The level applied to the Big Endian pin (BE) under these circumstances will determine the right port data I/O sequencing order (Big or Little Endian). A logic LOW applied to the BE pin during byte (9-bit) bus size operation will select Little Endian operation. In this case, the least significant data byte is read from the right port first or written to the right port first. A logic "1" on the BE pin during byte (9-bit) bus size operation will select Big Endian operation resulting in the most significant data word to be transferred through the right port first. Internally, the data will be stored in the appropriate 36-bit LSB or MSB I/O memory location. Device operation requires a minimum of four clock cycles to read or write during byte (9bit) bus size operation. An internal sub-counter automatically increments the right port multiplexer control when Little or Big Endian operation is in effect. When transferring data in byte (9bit) bus match format, the unused I/O pins (I/O<sub>9RO-35R</sub>) are three-stated. ## **Ordering Information** #### 16K x36 3.3V Synchronous Dual-Port SRAM | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-------------------|-----------------|--------------------------------|--------------------| | 100 | CY7C09569V-100AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09569V-100BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | | 83 | CY7C09569V-83AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09569V-83BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | | 67 | CY7C09569V-67AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09569V-67BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | ### 32K x36 3.3V Synchronous Dual-Port SRAM | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-------------------|-----------------|--------------------------------|--------------------| | 100 | CY7C09579V-100AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09579V-100BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | | 83 | CY7C09579V-83AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09579V-83AI | A144 | 144-Pin Thin Quad Flat Pack | Industrial | | | CY7C09579V-83BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | | | CY7C09579V-83BBI | BB172 | 172-Ball Ball Grid Array (BGA) | Industrial | | 67 | CY7C09579V-67AC | A144 | 144-Pin Thin Quad Flat Pack | Commercial | | | CY7C09579V-67BBC | BB172 | 172-Ball Ball Grid Array (BGA) | Commercial | ### **Package Diagrams** #### 144-Pin Plastic Thin Quad Flat Pack (TQFP) A144 #### Package Diagrams (continued) #### 172-Ball BGA BB172 51-85114 | Document Title: CY7C09569V/CY7C09579V 3.3 16K/ 32K x 36 FLEx36™ Synchronous Dual-Port Static RAM Document Number: 38-06054 | | | | | |----------------------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | ** | 110213 | 12/16/01 | SZV | Change from Spec number: 38-00743 to 38-06054 |