### T-46-13-27 28F512 512K (64K x 8) CMOS FLASH MEMORY - Flash Electrical Chip-Erase — 1 Second Typical Chip-Erase - Quick-Pulse Programming<sup>TM</sup> Algorithm - 10 μs Typical Byte-Program - 1 Second Chip-Program - 10,000 Erase/Program Cycle Minimum - 12.0V ±5% Vpp - **High-Performance Read** 120 ns Maximum Access Time - **CMOS Low Power Consumption** - 30 mA Maximum Active Current - -- 100 μA Maximum Standby Current - Command Register Architecture for Microprocessor/Microcontroller **Compatible Write Interface** - Noise immunity Features - ± 10% V<sub>CC</sub> Tolerance - Maximum Latch-Up Immunity through EPI Processing - ETOX™-II Flash-Memory Technology - EPROM-Compatible Process Base - High-Volume Manufacturing Experience - Compatible with JEDEC-Standard Byte-**Wide EPROM Pinouts** - 32-Pin Cerdip - 32-Lead PLCC (See Packaging Spec., Order #231369) Intel's 28F512 CMOS flash memory offers the most cost-effective and reliable alternative for read/write random access nonvolatile memory. The 28F512 adds electrical chip-erasure and reprogramming to familiar EPROM technology. Memory contents can be rewritten: in a test socket; in a PROM-programmer socket; onboard during subassembly test; in-system during final test; and in-system after-sale. The 28F512 increases memory flexibility, while contributing to time- and cost-savings. The 28F512 is a 512-kilobit nonvolatile memory organized as 65,536 bytes of 8 bits. Intel's 28F512 is offered in 32-pin cerdip or 32-lead PLCC packages. Pin assignments conform to JEDEC standards for byte-wide EPROMs. Extended erase and program cycling capability is designed into Intel's ETOX-II (EPROM Tunnel Oxide) process technology. Advanced oxide processing, an optimized tunneling structure, and lower electric field combine to extend reliable cycling beyond that of traditional EEPROMs. With the 12.0V VPP supply, the 28F512 performs a minimum of 10,000 erase and program cycles well within the time limits of the Quick-Pulse ProgrammingTM and Quick-EraseTM algorithms. Intel's 28F512 employs advanced CMOS circuitry for systems requiring high-performance access speeds, low power consumption, and immunity to noise. Its 120 nanosecond access time provides no-WAIT-state performance for a wide range of microprocessors and microcontrollers. Maximum standby current of 100 µA translates into power savings when the device is deselected. Finally, the highest degree of latch-up protection is achieved through Intel's unique EPI processing. Prevention of latch-up is provided for stresses up to 100 mA on address and data pins, from -1V to $V_{CC} + 1V$ . With Intel's ETOX-II process base, the 28F512 levers years of EPROM experience to yield the highest levels of quality, reliability, and cost-effectiveness. > October 1989 Order Number: 290204-003 5-24 PRELIMINARY Figure 1. 28F512 Block Diagram PRELIMINARY 28F512 Figure 2. 28F512 Pin Configurations Table 1. Pin Description | Symbol | Туре | , Name and Function | |----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>15</sub> | INPUT | ADDRESS INPUTS for memory addresses. Addresses are internally latched during a write cycle. | | DQ <sub>0</sub> -DQ <sub>7</sub> | INPUT/OUTPUT | DATA INPUT/OUTPUT: Inputs data during memory write cycles; outputs data during memory read cycles. The data pins are active high and float to tri-state OFF when the chip is deselected or the outputs are disabled. Data is internally latched during a write cycle. | | CE | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. $\overline{\text{CE}}$ is active low; $\overline{\text{CE}}$ high deselects the memory device and reduces power consumption to standby levels. | | ŌĒ | INPUT | OUTPUT ENABLE: Gates the devices output through the data buffers during a read cycle. $\overline{OE}$ is active low. | | WE | INPUT | WRITE ENABLE: Controls writes to the control register and the array. Write enable is active low. Addresses are latched on the falling edge and data is latched on the rising edge of the $\overline{\text{WE}}$ pulse. Note: With $V_{PP} \leq V_{CC} + 2V$ , memory contents cannot be altered. | | V <sub>PP</sub> | | ERASE/PROGRAM POWER SUPPLY for writing the command register, erasing the entire array, or programming bytes in the array. | | V <sub>CC</sub> | | DEVICE POWER SUPPLY (5V ± 10%) | | V <sub>SS</sub> | | GROUND | | NC | | NO INTERNAL CONNECTION to device. Pin may be driven or left floating. | 28F512 T-46-13-27 PRELIMINARY #### **APPLICATIONS** The 28F512 flash-memory adds electrical chip-erasure and reprogrammability to EPROM non-volatility and ease of use. The 28F512 is ideal for storing code or data-tables in applications where periodic updates are required. With a minimum of 10,000 erase/program cycles the 28F512 also serves as a dense, nonvolatile data acquisition and storage medium. The need for code updates pervades all phases of a system's life—from prototyping to system manufacture to after-sale service. In the factory, during prototyping, revisions to control code necessitate ultraviolet erasure and reprogramming of EPROM-based prototype codes. The 28F512 replaces the 15- to 20-minute ultraviolet erasure with one-second electrical erasure. Electrical chip-erasure and reprogramming occur in the same workstation or PROM-programmer socket. Diagnostics, performed at subassembly or final assembly stages, often require the socketing of EPROMs. Socketed test codes are ultimately replaced with EPROMs containing the final program. With electrical chip-erasure and reprogramming, the 28F512 is soldered to the circuit board. Test codes are programmed into the 28F512 as it resides on the circuit board. Ultimately, the final code can be downloaded to the device. The 28F512's in-circuit alterability eliminates unnecessary handling and less-reliable socketed connections, while adding greater test flexibility. Material and labor costs associated with code changes increase at higher levels of system integration—the most costly being code updates after sale. Code "bugs", or the desire to augment system functionality, prompt after-sale code updates. Field revisions to EPROM-based code require the removal of EPROM components or entire boards. The service technician performs the twenty-minute ultraviolet erasure and reprogramming on-site, or returns boards to the factory for rework. An alternate approach is to use one-time-programmable EPROMs. The service technician removes the "old" devices and replaces them with updated versions. The used components are discarded. Designing with the in-circuit alterable 28F512 eliminates socketed memories, reduces overall material costs, and drastically cuts the labor costs associated with code updates. With the 28F512, code updates are implemented locally via an edge-connector, or remotely over a serial communication link. The 28F512's electrical chip-erasure, byte reprogrammability, and complete nonvolatility fit well with data accumulation needs. Electrical chip-erasure gives the designer a "blank-slate" in which to log data. Data can be periodically off-loaded for analysis—erasing the slate and repeating the cycle. Or, multiple devices can maintain a "rolling window" of accumulated data. With high density, nonvolatility, and extended cycling capability, the 28F512 offers an innovative alternative for mass storage. Integrating main memory and backup storage functions into directly executable flash memory boosts system performance, shrinks system size, and cuts power consumption. Reliability exceeds that of electromechanical media, with greater durability in extreme environmental conditions. A high degree of on-chip feature integration simplifies memory-to-processor interfacing. Figure 3 depicts two 28F512s tied to the 80C186 system bus. The 28F512's architecture minimizes interface circuitry needed for complete in-circuit updates of memory contents. Figure 3. 28F512 in a 80C186 System With cost-effective in-system reprogramming and extended cycling capability, the 28F512 fills the functionality gap between traditional EPROMs and E2PROMs. EPROM-compatible specifications, straightforward interfacing, and in-circuit alterability allows designers to easily augment memory flexibility and satisfy the need for updatable nonvolatile storage in today's designs. #### PRINCIPLES OF OPERATION Flash-memory augments EPROM functionality with in-circuit electrical erasure and reprogramming. The 28F512 introduces a command register to manage this new functionality. The command register allows for: 100% TTL-level control inputs; fixed power supplies during erasure and programming; and maximum EPROM compatibility. In the absence of high voltage on the V<sub>PP</sub> pin, the 28F512 is a read-only memory. Manipulation of the external memory-control pins yields the standard EPROM read, standby, output disable, and inteligent Identifier<sup>TM</sup> operations. The same EPROM read, standby, and output disable operations are available when high voltage is applied to the V<sub>PP</sub> pin. In addition, high voltage on V<sub>PP</sub> enables erasure and programming of the device. All functions associated with altering memory contents—int<sub>e</sub>ligent Identifier, erase, erase verify, program, and program verify—are accessed via the command register. Commands are written to the register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for programming or erase operations. With the appropriate command written to the register, standard microprocessor read timings output array data, access the intelligent Identifier codes, or output data for erase and program verification. The command register is only alterable when V<sub>PP</sub> is at high voltage. Depending upon the application, the system designer may choose to make the V<sub>PP</sub> power supply switchable—available only when memory updates are desired. When high voltage is removed, T-46-13-27 #### Table 2, 28F512 Bus Operations | | Pins | V <sub>PP</sub> (1) | Ao | Ag | CE | ŌĒ | WE | DQ <sub>0</sub> -DQ <sub>7</sub> | |-------------|-------------------------------------|---------------------|-----------------|---------------------|-----------------|-----------------|-----------------|----------------------------------| | | Operation | *pp. | ~0 | ~9 | 0 | | 14. | טעט-טעץ | | | Read | V <sub>PPL</sub> | A <sub>0</sub> | Ag | V <sub>IL</sub> | VIL | VIH | Data Out | | | Output Disable | V <sub>PPL</sub> | Х | Х | ViL | V <sub>IH</sub> | VIH | Tri-State | | READ-ONLY | Standby | V <sub>PPL</sub> | Х | Х | VIH | Х | Х | Tri-State | | | inteligent IdentifierTM (Mfr)(2) | VPPL | VIL | V <sub>ID</sub> (3) | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Data = 89H | | | inteligent IdentifierTM (Device)(2) | V <sub>PPL</sub> | V <sub>IH</sub> | V <sub>ID</sub> (3) | V <sub>IL</sub> | V <sub>IL</sub> | VIH | Data = B8H | | | Read | V <sub>PPH</sub> | A <sub>0</sub> | A <sub>9</sub> | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Data Out(4) | | READ/WRITE | Output Disable | V <sub>PPH</sub> | Х | Х | VIL | VIH | VIH | Tri-State | | NEAD/ WHILE | Standby <sup>(5)</sup> | V <sub>PPH</sub> | Х | Х | ViH | Х | Х | Tri-State | | | Write | V <sub>PPH</sub> | A <sub>0</sub> | A <sub>9</sub> | VIL | ViH | V <sub>IL</sub> | Data In(6) | #### NOTES: - Vppt may be ground, a no-connect with a resistor tied to ground, or ≤ V<sub>CC</sub> + 2.0V. V<sub>PPH</sub> is the programming voltage specified for the device. Refer to D.C. Characteristics, When V<sub>PP</sub> = V<sub>PPL</sub> memory contents can be read but not written or - 2. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 3. All other addresses low. - 3. VID is the inteligent Identifier high voltage. Refer to DC Characteristics. - Read operations with V<sub>PP</sub> = V<sub>PPH</sub> may access array data or the intelligent Identifier™ codes. With V<sub>PP</sub> at high voltage, the standby current equals I<sub>CC</sub> + I<sub>PP</sub> (standby). Refer to Table 3 for valid Data-In during a write operation. - 7. X can be ViL or VIH. the contents of the register default to the read command, making the 28F512 a read-only memory. Memory contents cannot be altered. Or, the system designer may choose to "hardwire" Vpp, making the high voltage supply constantly available. In this instance, all operations are performed in conjunction with the command register. The 28F512 is designed to accommodate either design practice, and to encourage optimization of the processor-memory interface. #### **BUS OPERATIONS** #### Read The 28F512 has two control functions, both of which must be logically active, to obtain data at the outputs. Chip-Enable (CE) is the power control and should be used for device selection. Output-Enable (OE) is the output control and should be used to gate data from the output pins, independent of device selection. Figure 6 illustrates read timing waveforms. When Vpp is high (VppH), the read operation can be used to access array data, to output the inteligent IdentifierTM codes, and to access data for program/ erase verification. When Vpp is low (VppL), the read operation can only access the array data. #### **Output Disable** With Output-Enable at a logic-high level (VIH), output from the device is disabled. Output pins are placed in a high-impedance state. #### Standby With Chip-Enable at a logic-high level, the standby operation disables most of the 28F512's circuitry and substantially reduces device power consumption. The outputs are placed in a high-impedance state, independent of the Output-Enable signal. If the 28F512 is deselected during erasure, programming, or program/erase verification, the device draws active current until the operation is terminated. #### inteligent IdentifierTM Operation The inteligent Identifier operation outputs the manufacturer code (89H) and device code (B8H). Programming equipment automatically matches the device with its proper erase and programming algorithms. 28F512 T-46-13-27 With Chip-Enable and Output-Enable at a logic low level, raising A9 to high voltage V<sub>ID</sub> (see DC Characteristics) activates the operation. Data read from locations 0000H and 0001H represent the manufacturer's code and the device code, respectively. The manufacturer- and device-codes can also be read via the command register, for instances where the 28F512 is erased and reprogrammed in the target system. Following a write of 90H to the command register, a read from address location 0000H outputs the manufacturer code (89H). A read from address 0001H outputs the device code (B8H). #### Write Device erasure and programming are accomplished via the command register, when high voltage is applied to the Vpp pin. The contents of the register serve as input to the internal state-machine. The state-machine outputs dictate the function of the device. The command register itself does not occupy an addressable memory location. The register is a latch used to store the command, along with address and data information needed to execute the command. The command register is written by bringing Write-Enable to a logic-low level (V<sub>IL</sub>), while Chip-Enable is low. Addresses are latched on the falling edge of Write-Enable, while data is latched on the rising edge of the Write-Enable pulse. Standard microprocessor write timings are used. Refer to A.C. Write Characteristics and the Erase/ Programming Waveforms for specific timing parameters. #### **COMMAND DEFINITIONS** When low voltage is applied to the V<sub>PP</sub> pin, the contents of the command register default to 00H, enabling read-only operations. Placing high voltage on the V<sub>PP</sub> pin enables read/ write operations. Device operations are selected by writing specific data patterns into the command register. Table 3 defines these 28F512 register commands. **Table 3. Command Definitions** | | | ic o. comma | | | | | | |--------------------------------------|---------------|--------------|------------|------------------|--------------|------------|---------| | Command | Bus<br>Cycles | First | Bus Cycle | Second Bus Cycle | | | | | | Req'd | Operation(1) | Address(2) | Data(3) | Operation(1) | Address(2) | Data(3) | | Read Memory | 1 | Write | Х | 00H | | | | | Read inteligent IdentifierTM Code(4) | 2 | Write | Х | 90H | Read | IA | ID | | Set-up Erase/Erase(5) | 2 | Write | Х | 20H | Write | Х | 20H | | Erase Verify <sup>(5)</sup> | 2 | Write | EA | AOH | Read | Х | EVD | | Set-up Program/Program(6) | 2 | Write | Х | 40H | Write | PA | PD | | Program Verify <sup>(6)</sup> | 2 | Write | Х | СОН | Read | Х | PVD | | Reset(7) | 2 | Write | Х | FFH | Write | Х | FFH | #### NOTES: 1. Bus operations are defined in Table 2. - 2. IA = Identifier address: 00H for manufacturer code, 01H for device code. - EA = Address of memory location to be read during erase verify. PA = Address of memory location to be programmed. - Addresses are latched on the falling edge of the Write-Enable pulse. - 3. ID = Data read from location IA during device identification (Mfr = 89H, Device = B8H), EVD = Data read from location EA during erase verify. - PD = Data to be programmed at location PA. Data is latched on the rising edge of Write-Enable. - PVD = Data read from location PA during program verify. PA is latched on the Program command. - 4. Following the Read inteligent ID command, two read operations access manufacturer and device codes. Figure 5 illustrates the Quick-Erase™ algorithm. 6. Figure 4 illustrates the Quick-Pulse Programming™ algorithm. 7. The second bus cycle must be followed by the desired command register write. PRELIMINARY T-46-13-27 #### **Read Command** While Vpp is high, for erasure and programming, memory contents can be accessed via the read command. The read operation is initiated by writing 00H into the command register. Microprocessor read cycles retrieve array data. The device remains enabled for reads until the command register contents are altered. The default contents of the register upon Vpp power-up is 00H. This default value ensures that no spurious alteration of memory contents occurs during the Vpp power transition. Where the Vpp supply is hard-wired to the 28F512, the device powers-up and remains enabled for reads until the command-register contents are changed. Refer to the A.C. Read Characteristics and Waveforms for specific timing parameters. #### inteligent IdentifierTM Command Flash-memories are intended for use in applications where the local CPU alters memory contents. As such, manufacturer- and device-codes must be accessible while the device resides in the target system. PROM programmers typically access signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto address lines is not a desired system-design practice. The 28F512 contains an inteligent Identifier operation to supplement traditional PROM-programming methodology. The operation is initiated by writing 90H into the command register. Following the command write, a read cycle from address 0000H retrieves the manufacturer code of 89H. A read cycle from address 0001H returns the device code of B8H. To terminate the operation, it is necessary to write another valid command into the register. #### Set-up Erase/Erase Commands Set-up Erase is a command-only operation that stages the device for electrical erasure of all bytes in the array. The set-up erase operation is performed by writing 20H to the command register. To commence chip-erasure, the erase command (20H) must again be written to the register. The erase operation begins with the rising edge of the Write-Enable pulse and terminates with the rising edge of the next Write-Enable pulse (i.e., Erase-Verify Command). This two-step sequence of set-up followed by execution ensures that memory contents are not accidentally erased. Also, chip-erasure can only occur when high voltage is applied to the V<sub>PP</sub> pin. In the absence of this high voltage, memory contents are protected against erasure. Refer to A.C. Erase Characteristics and Waveforms for specific timing parameters. #### **Erase-Verify Command** The erase command erases all bytes of the array in parallel. After each erase operation, all bytes must be verified. The erase verify operation is initiated by writing AOH into the command register. The address for the byte to be verified must be supplied as it is latched on the falling edge of the Write-Enable pulse. The register write terminates the erase operation with the rising edge of its Write-Enable pulse. The 28F512 applies an internally-generated margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the byte are erased. The erase-verify command must be written to the command register prior to each byte verification to latch its address. The process continues for each byte in the array until a byte does not return FFH data, or the last address is accessed. In the case where the data read is not FFH, another erase operation is performed. (Refer to Set-up Erase/Erase). Verification then resumes from the address of the last-verified byte. Once all bytes in the array have been verified, the erase step is complete. The device can be programmed. At this point, the verify operation is terminated by writing a valid command (e.g. Program Set-up) to the command register. Figure 5, the Quick-EraseTM algorithm, illustrates how commands and bus operations are combined to perform electrical erasure of the 28F512. Refer to A.C. Erase Characteristics and Waveforms for specific timing parameters. #### Set-up Program/Program Commands Set-up program is a command-only operation that stages the device for byte programming. Writing 40H into the command register performs the set-up operation. Once the program set-up operation is performed, the next Write-Enable pulse causes a transition to an active programming operation. Addresses are internally latched on the falling edge of the Write-Enable pulse. Data is internally latched on the rising edge of the Write-Enable pulse. The rising edge of Write-Enable also begins the programming operation. The programming operation. The programming operation terminates with the next rising edge of Write-Enable, used to write the program-verify command. Refer to A.C. Program- 28F512 T-46-13-27 ming Characteristics and Waveforms for specific timing parameters. #### **Program-Verify Command** The 28F512 is programmed on a byte-by-byte basis. Byte programming may occur sequentially or at random. Following each programming operation, the byte just programmed must be verified. The program-verify operation is initiated by writing COH into the command register. The register write terminates the programming operation with the rising edge of its Write-Enable pulse. The program-verify operation stages the device for verification of the byte last programmed. No new address information is latched. The 28F512 applies an internally-generated margin voltage to the byte. A microprocessor read cycle outputs the data. A successful comparison between the programmed byte and true data means that the byte is successfully programmed. Programming then proceeds to the next desired byte location. Figure 4, the 28F512 Quick-Pulse Programming™ algorithm, illustrates how commands are combined with bus operations to perform byte programming. Refer to A.C. Programming Characteristics and Waveforms for specific timing parameters. #### **Reset Command** A reset command is provided as a means to safely abort the erase- or program-command sequences. Following either set-up command (erase or program) with two consecutive writes of FFH will safely abort the operation. Memory contents will not be altered. A valid command must then be written to place the device in the desired state. #### **EXTENDED ERASE/PROGRAM CYCLING** EEPROM cycling failures have always concerned users. The high electrical field required by thin oxide EEPROMs for tunneling can literally tear apart the oxide at defect regions. To combat this, some suppliers have implemented redundancy schemes, reducing cycling failures to insignificant levels. However, redundancy requires that cell size be doubled—an expensive solution. Intel has designed extended cycling capability into its ETOX-II flash memory technology. Resulting improvements in cycling reliability come without increasing memory cell size or complexity. First, an advanced tunnel oxide increases the charge carrying ability ten-fold. Second, the oxide area per cell subjected to the tunneling electric field is one-tenth that of common EEPROMs, minimizing the probabili- ty of oxide defects in the region. Finally, the peak electric field during erasure is approximately 2 MV/cm lower than EEPROM. The lower electric field greatly reduces oxide stress and the probability of failure—increasing time to wearout by a factor of 100,000,000. The 28F512 is specified for a minimum of 10,000 program/erase cycles. The device is programmed and erased using Intel's Quick-Pulse ProgrammingTM and Quick-EraseTM algorithms. Intel's algorithmic approach uses a series of operations (pulses), along with byte verification, to completely and reliably erase and program the device. #### QUICK-PULSE PROGRAMMINGTM ALGORITHM The Quick-Pulse Programming algorithm uses programming operations of 10 $\mu s$ duration. Each operation is followed by a byte verification to determine when the addressed byte has been successfully programmed. The algorithm allows for up to 25 programming operations per byte, although most bytes verify on the first or second operation. The entire sequence of programming and byte verification is performed with Vpp at high voltage. Figure 4 illustrates the Quick-Pulse Programming algorithm. #### QUICK-ERASETM ALGORITHM Intel's Quick-Erase algorithm yields fast and reliable electrical erasure of memory contents. The algorithm employs a closed-loop flow, similar to the Quick-Pulse Programming<sup>TM</sup> algorithm, to simultaneously remove charge from all bits in the array. Erasure begins with a read of memory contents. The 28F512 is erased when shipped from the factory. Reading FFH data from the device would immediately be followed by device programming. For devices being erased and reprogrammed, uniform and reliable erasure is ensured by first programming all bits in the device to their charged state (Data = 00H). This is accomplished, using the Quick-Pulse Programming algorithm, in approximately one second. Erase execution then continues with an initial erase operation. Erase verification (data = FFH) begins at address 0000H and continues through the array to the last address, or until data other than FFH is encountered. With each erase operation, an increasing number of bytes verify to the erased state. Erase efficiency may be improved by storing the address of the last byte verified in a register. Following the next erase operation, verification starts at that stored address location. Erasure typically occurs in one second. Figure 5 illustrates the Quick-Erase algorithm. PRELIMINARY less than V<sub>CC</sub> + 2.0V. Refer to Principles of Operation. vice. ming. A final read/compare may be performed (optional) after the register is written with the Read command. 3. CAUTION: The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the de- Figure 4. 28F512 Quick-Pulse Programming™ Algorithm intal 28F512 50E D PRELIMINARY T-46-13-27 NOTES: 1. See D.C. Characteristics for value of V<sub>PPH</sub>. The V<sub>PP</sub> power supply can be hard-wired to the device or switchable. When V<sub>PP</sub> is switched, V<sub>PPL</sub> may be ground, no-connect with a resistor tied to ground, or less than V<sub>CC</sub> + 2.0V. Refer to Principles of Operation. Erase Verify is performed only after chip-erasure. A final read/compare may be performed (optional) after the register is written with the read command. CAUTION: The algorithm MUST BE FOLLOWED to ensure proper and reliable operation of the de- Figure 5. 28F512 Quick-Erase™ Algorithm PRELIMINARY T-46-13-27 #### **DESIGN CONSIDERATIONS** #### **Two-Line Output Control** Flash-memories are often used in larger memory arrays. Intel provides two read-control inputs to accommodate multiple memory connections. Two-line control provides for: - a. the lowest possible memory power dissipation and. - complete assurance that output bus contention will not occur. To efficiently use these two control inputs, an address-decoder output should drive chip-enable, while the system's read signal controls all flash-memories and other parallel memories. This assures that only enabled memory devices have active outputs, while deselected devices maintain the low power standby condition. #### **Power Supply Decoupling** Flash-memory power-switching characteristics require careful device decoupling. System designers are interested in three supply current (I<sub>CC</sub>) issues—standby, active, and transient current peaks produced by falling and rising edges of chip-enable. The capacitive and inductive loads on the device outputs determine the magnitudes of these peaks. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub>, and between V<sub>PP</sub> and V<sub>SS</sub>. Place the high-frequency, low-inherent-inductance capacitors as close as possible to the devices. Also, for every eight devices, a 4.7 $\mu F$ electrolytic capacitor should be placed at the array's power supply connection, between $V_{CC}$ and $V_{SS}$ . The bulk capacitor will overcome voltage slumps caused by printed-circuit-board trace inductance, and will supply charge to the smaller capacitors as needed. #### **VPP Trace on Printed Circuit Boards** Programming flash-memories, while they reside in the target system, requires that the printed circuit board designer pay attention to the V<sub>PP</sub> power supply trace. The V<sub>PP</sub> pin supplies the memory cell current for programming. Use similar trace widths and layout considerations given the V<sub>CC</sub> power bus. Adequate V<sub>PP</sub> supply traces and decoupling will decrease V<sub>PP</sub> voltage spikes and overshoots. #### Power Up/Down Sequencing The 28F512 is designed to offer protection against accidental erasure or programming, caused by spurious system-level signals that may exist during power transitions. The 28F512 powers-up in its read-only state. Also, with its control register architecture, alteration of memory contents only occurs after successful completion of the two-step command sequences. While these precautions are sufficient for most applications, it is recommended that $V_{\rm CC}$ reach its steady-state value before raising $V_{\rm PP}$ above $V_{\rm CC}+2.0V$ . In addition, upon powering-down, $V_{\rm PP}$ should be below $V_{\rm CC}+2.0V$ , before lowering $V_{\rm CC}$ . T-46-13-27 #### **ABSOLUTE MAXIMUM RATINGS\*** \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. #### NOTES: 1. Operating temperature is for commercial product defined by this specification. 2. Minimum D.C. input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods less than 20 ns. Maximum D.C. voltage on output pins is $V_{CC} + 0.5$ V, which may overshoot to $V_{CC} + 2.0$ V for periods less than 20 ns. 3. Maximum D.C. voltage on A<sub>9</sub> or V<sub>PP</sub> may overshoot to +14.0V for periods less than 20 ns. 4. Output shorted for no more than one second. No more than one output shorted at a time. #### **OPERATING CONDITIONS** | Symbol | Parameter | Lin | nits | Unit | Comments | | |-----------------|--------------------------------|------|------|------|--------------------------------------------|--| | - Jilliot | - aramotor | Min | Max | | Comments | | | TA | Operating Temperature | 0 | 70 | °C | For Read-Only and<br>Read/Write Operations | | | V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage | 4.50 | 5.50 | ٧ | | | #### D.C. CHARACTERISTICS-TTL/NMOS COMPATIBLE | Symbol | Parameter | Li | mits | Unit | Test Conditions | |----------------------|-------------------------------------|---------|------|------|----------------------------------------------------------------------------------------------------------------| | | T di diliotoi | Min Max | | | 1 est Coliditions | | l <u>L</u> l | Input Leakage Current | | ±1.0 | μΑ | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | lιο<br> | Output Leakage Current | | ±10 | μΑ | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | Iccs | V <sub>CC</sub> Standby Current | | 1.0 | mA | V <sub>CC</sub> = V <sub>CC</sub> Max<br>CE = V <sub>IH</sub> | | I <sub>CC1</sub> (1) | V <sub>CC</sub> Active Read Current | | 30 | mA | V <sub>CC</sub> = V <sub>CC</sub> Max, $\overline{CE}$ = V <sub>IL</sub><br>f = 6 MHz, I <sub>OUT</sub> = 0 mA | | I <sub>CC2</sub> (1) | V <sub>CC</sub> Programming Current | | 30 | mA | Programming in Progress | | I <sub>CC3</sub> (1) | V <sub>CC</sub> Erase Current | | 30 | mA | Erasure in Progress | | IPPS | V <sub>PP</sub> Leakage Current | | ±10 | μΑ | V <sub>PP</sub> = V <sub>PPL</sub> | ## D.C. CHARACTERISTICS—TTL/NMOS COMPATIBLE (Continued) | Symbol | Parameter | | Limits | Unit | Test Conditions | |----------------------|-----------------------------------------------------------|-------|------------------------|------|---------------------------------------------------------------| | Syllinoi | Farameter | Min | Max | Onic | | | lpp1 | V <sub>PP</sub> Read Current | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH</sub> | | | | | ±10 | | Vpp = VppL | | lpp2 <sup>(2)</sup> | V <sub>PP</sub> Programming Current | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Programming in Progress | | l <sub>PP3</sub> (2) | V <sub>PP</sub> Erase Current | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Erasure in Progress | | VIL | Input Low Voltage | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | $I_{OL} = 5.8 \text{ mA}$<br>$V_{CC} = V_{CC} \text{ Min}$ | | V <sub>OH1</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -2.5 \text{ mA}$ $V_{CC} = V_{CC} \text{ Min}$ | | V <sub>ID</sub> | A <sub>9</sub> int <sub>e</sub> ligent Identifer™ Voltage | 11.50 | 13.00 | ٧ | | | l <sub>ID</sub> | A <sub>9</sub> inteligent Identifier™ Current | | 500 | μΑ | $A_9 = V_{ID}$ | | V <sub>PPL</sub> | V <sub>PP</sub> during Read-Only Operations | 0.00 | V <sub>CC</sub> + 2.0V | ٧ | NOTE: Erase/Program are Inhibited when Vpp = VppL | | V <sub>PPH</sub> | V <sub>PP</sub> during Read/Write Operations | 11.40 | 12.60 | ٧ | | 28F512 ## D.C. CHARACTERISTICS-CMOS COMPATIBLE | Symbol | Parameter | Limits | | Unit | Test Conditions | | |----------------------|-------------------------------------|--------|------|--------|--------------------------------------------------------------------------------------------------------|--| | ayııındı | raidiletei | Min | Max | O.I.I. | reat ootiditions | | | lu | Input Leakage Current | | ±1.0 | μА | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | ILO | Output Leakage Current | | ±10 | μΑ | V <sub>CC</sub> = V <sub>CC</sub> Max<br>V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | | Iccs | V <sub>CC</sub> Standby Current | | 100 | μΑ | $\begin{array}{c} V_{CC} = V_{CC} \text{Max} \\ \overline{CE} = V_{CC} \pm 0.2 \text{V} \end{array}$ | | | I <sub>CC1</sub> (1) | V <sub>CC</sub> Active Read Current | | 30 | mA | $V_{CC} = V_{CC} \text{ Max, } \overline{CE} = V_{IL}$<br>$f = 6 \text{ MHz, } I_{OUT} = 0 \text{ mA}$ | | | I <sub>CC2</sub> (1) | V <sub>CC</sub> Programming Current | | 30 | mA | Programming in Progress | | | I <sub>CC3</sub> (1) | V <sub>CC</sub> Erase Current | | 30 | mA | Erasure in Progress | | | Ipps | Vpp Leakage Current | | ±10 | μА | Vpp = VppL | | T-46-13-27 ## D.C. CHARACTERISTICS—CMOS COMPATIBLE (Continued) | Symbol | Parameter | Li | mits | Unit | Test Conditions | |----------------------|-----------------------------------------------------------|-----------------------|------------------------|----------------------------------------------|-------------------------------------------------------------------| | | | Min | Max | Oill | 1 est Conditions | | l <sub>PP1</sub> | V <sub>PP</sub> Read Current | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH</sub> | | | | | ±10 | | Vpp = VppL | | I <sub>PP2</sub> (2) | V <sub>PP</sub> Programming Current | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Programming in Progress | | l <sub>PP3</sub> (2) | Vpp Erase Current | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Erasure in Progress | | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | ٧ | | | VIH | Input High Voltage | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | · : | | VOL | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 5.8 mA<br>V <sub>CC</sub> = V <sub>CC</sub> Min | | V <sub>OH1</sub> | Output High Voltage | 0.85 V <sub>CC</sub> | | v | $I_{OH} = -2.5 \text{ mA}, V_{CC} = V_{CC} \text{ Min}$ | | V <sub>OH2</sub> | | V <sub>CC</sub> - 0.4 | | <b> </b> | $I_{OH} = -100 \mu A$ , $V_{CC} = V_{CC} Min$ | | V <sub>ID</sub> | A <sub>9</sub> int <sub>e</sub> ligent Identifer™ Voltage | 11.50 | 13.00 | V | | | liD | A9 inteligent IdentifierTM Current | | 500 | μΑ | $A_9 = V_{ID}$ | | V <sub>PPL</sub> | V <sub>PP</sub> during Read-Only Operations | 0.00 | V <sub>CC</sub> + 2.0V | | NOTE: Erase/Programs are<br>Inhibited when Vpp = VppL | | V <sub>PPH</sub> | Vpp during Read/Write Operations | 11.40 | 12.60 | ٧ | | #### CAPACITANCE(3) TA = 25°C, f = 1.0 MHz | Symbol | Parameter | Lir | nits | Unit | Conditions | | |------------------|-----------------------------|-----|------|------|-----------------------|--| | | | Min | Max | | Conditions | | | C <sub>IN</sub> | Address/Control Capacitance | | 6 | pF | $V_{IN} = 0V$ | | | C <sub>OUT</sub> | Output Capacitance | | 12 | pF | V <sub>OUT</sub> = 0V | | NOTES: 1. Active I<sub>CC</sub> current of a typical device is 12 mA with nominal V<sub>CC</sub> at room temperature. 2. Active I<sub>PP</sub> current of a typical device is 10 mA with nominal V<sub>PP</sub> at room temperature. 3. Sampled, not 100% tested. #### 28F512 30E D # -46-13-27 PRELIMINARY #### A.C. TESTING INPUT/OUTPUT WAVEFORM #### A.C. TESTING LOAD CIRCUIT #### A.C. TEST CONDITIONS | Input Rise and Fall Times (10% to 90%)10 | | |------------------------------------------|-----| | Input Pulse LevelsVoL and Vo | ш. | | Input Timing Reference Level VIL and V | /// | | Output Timing Reference LevelVIL and V | / | A.C. CHARACTERISTICS—Read-Only Operations | Versions | | 28F512 | 120 P1C4 | 28F512- | 150 P1C4 | 28F512- | 200 P1C4 | | |------------------------------------|-----------------------------------------------------|--------|----------|---------|----------|---------|----------|-----| | Symbol | Characteristic | Min | Max | Min | Max | Min | Max | UNN | | AVAV/tRC | Read Cycle Time | 120 | | 150 | | 200 | | ns | | t <sub>ELQV</sub> /t <sub>CE</sub> | Chip Enable<br>Access Time | | 120 | | 150 | | 200 | ns | | tavqv/tacc | Address Access<br>Time | | 120 | | 150 | | 200 | ns | | GLQV/tOE | Output Enable<br>Access Time | | 50 | | 55 | | 60 | ns | | t <sub>ELQX</sub> /t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 0 | | 0 | | 0 | | ns | | tGLQX/tOLZ | Output Enable to<br>Output in Low Z | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> /t <sub>DF</sub> | Output Disable to<br>Output in High Z | | 30 | | 35 | | 40 | ns | | ЮН | Output Hold from<br>Address, CE,<br>or OE Change(1) | 0 | | 0 | | 0 | | ns | | WHGL | Write Recovery Time<br>before Read | 6 | | 6 | | 6 | | μs | #### NOTES: - 1. Whichever occurs first. - 2. Rise/Fall Time ≤ 10 ns. T-46-13-27 Figure 6. A.C. Waveforms for Read Operations PRELIMINARY T-46-13-27 #### A.C. CHARACTERISTICS—Write/Erase/Program Operations(1) | Versions | | 28F512-1 | 20 P1C4 | 28F512-1 | 150 P1C4 | 28F512- | 200 P1C4 | Unit | |------------------------------------|---------------------------------------------------|----------|---------|----------|----------|---------|----------|-------| | Symbol | Characteristic | Min | Max | Min | Max | Min | Max | Ollik | | tavay/twc | Write Cycle Time | 120 | | 150 | | 200 | | ns | | tavwl/tas | Address Set-Up Time | 0 | - | 0 | | 0 | | ns | | twlax/tah | Address Hold Time | 60 | | 60 | | 75 | | ns | | t <sub>DVWH</sub> /t <sub>DS</sub> | Data Set-up Time | 50 | | 50 | | 50 | | ns | | twHDX/tDH | Data Hold Time | 10 | | 10 | | 10 | | ns | | twhGL | Write Recovery Time<br>before Read | 6 | | 6 | | 6 | | μs | | <sup>t</sup> GHWL | Read Recovery Time before Write | 0 - | | 0 | | 0 | | μs | | telwL/tcs | Chip Enable<br>Set-Up Time before Write | 20 | | - 20 | | 20 | | ns | | tWHEH/tCH | Chip Enable<br>Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>WLWH</sub> /t <sub>WP</sub> | Write Pulse Width(2) | 50 | | 50 | | 60 | | ns | | <sup>t</sup> ELEH | Alternative Write(2)<br>Pulse Width | 70 | | 70 | | 80 | | ns | | twhwL/twpH | Write Pulse<br>Width High | 20 | | 20 | | 20 | | ns | | twhwH1 | Duration of<br>Programming Operation | 10 | 25 | 10 | 25 | 10 | 25 | μs | | twнwн2 | Duration of<br>Erase Operation | 9.5 | 10.5 | 9.5 | 10.5 | 9.5 | 10.5 | ms | | t <sub>VPEL</sub> | V <sub>PP</sub> Set-Up<br>Time to Chip Enable Low | 100 | | 100 | | 100 | | ns | #### NOTES: 1. Read timing characteristics during read/write operations are the same as during read-only operations. Refer to A.C. Characteristics for Read-Only Operations. 2. Chip-Enable Controlled Writes: Write operations are driven by the valid combination of Chip-Enable and Write-Enable. In systems where Chip-Enable defines the write pulse width (within a longer Write-Enable timing waveform) all set-up, hold, and inactive Write-Enable times should be measured relative to the Chip-Enable waveform. 3. Rise/Fall time ≤ 10 ns. #### **ERASE AND PROGRAMMING PERFORMANCE** | Parameter | Limits | | | Unit | Comments | |-------------------------|--------|---------|-------|--------|-------------------------------------------| | | Min | Тур | Max | 0,,,, | Comments | | Chip Erase Time | | 0.5(1) | 30 | Sec | Excludes 00H Programming Prior to Erasure | | Chip Program Time | | 1(1) | 12(2) | Sec | Excludes System-Level Overhead | | Erase/Program Cycles(3) | 10,000 | 100,000 | | Cycles | | 1. 25°C, 12.0V Vpp, 10,000 cycles. 1. 25 G, 12.07 Vpp, 10,000 cycles. 2. Minimum byte programming time excluding system overhead is 16 μs (10 μs program + 6 μs write recovery), while maximum is 400 μs/byte (16 μs × 25 loops allowed by algorithm). Max chip programming time is specified lower than the worst case allowed by the programming algorithm since most bytes program significantly faster than the worst case byte. 3. Refer to RR-60 "ETOX™ Flash Memory Reliability Data Summary" for typical cycling data and failure rate calculations. T-46-13-27 Figure 7. 28F512 Typical Programming Time vs. Temperature Figure 8. 28F512 Typical Programming Time vs. Vpp Voltage 290204-16 PRELIMINARY Figure 9. 28F512 Typical Erase Time vs. Temperature 100,000 REWRITE CYCLES 10,000 REWRITE CYCLES 1,000 REWRITE CYCLES 28F512 Figure 10. 28F512 Typical Erase Time vs. V<sub>PP</sub> Voltage 28F512 PRELIMINARY Figure 11. A.C. Waveforms for Programming Operations Figure 12. A.C. Waveforms for Erase Operations PRELIMINARY 28F512 T-46-13-27 **Ordering Information** #### Valid Combinations: D28F512-120P1C4 N28F512-120P1C4 D28F512-150P1C4 N28F512-150P1C4 D28F512-200P1C4 N28F512-200P1C4 #### **ADDITIONAL INFORMATION** Order Number ER-20, "ETOX™ Flash Memory Technology" 294005 ER-23, "The Intel 28F512 Flash Memory" 294007 RR-60, "ETOXTM Flash Memory Reliability Data Summary" 293002 AP-316, "Using Flash Memory for In-System Reprogrammable Nonvolatile Storage" 292046