# **LF441 Low Power JFET Input Operational Amplifier** ### **General Description** The LF441 low power operational amplifier provides many of the same AC characteristics as the industry standard LM741 while greatly improving the DC characteristics of the LM741. The amplifier has the same bandwidth, slew rate, and gain (10 $k\Omega$ load) as the LM741 and only draws one tenth the supply current of the LM741. In addition, the well matched high voltage JFET input devices of the LF441 reduce the input bias and offset currents by a factor of 10,000 over the LM741. A combination of careful layout design and internal trimming guarantees very low input offset voltage and voltage drift. The LF441 also has a very low equivalent input noise voltage for a low power amplifier. The LF441 is pin compatible with the LM741, allowing an immediate 10 times reduction in power drain in many applications. The LF441 should be used where low power dissipation and good electrical characteristics are the major considerations. #### **Features** | ■ 1/10 supply current of a LM741 | 200 μA (max) | |-----------------------------------|----------------| | ■ Low input bias current | 50 pA (max) | | ■ Low input offset voltage | 0.5 mV (max) | | ■ Low input offset voltage drift | 10 µV/°C (max) | | ■ High gain bandwidth | 1 MHz | | ■ High slew rate | 1 V/μs | | ■ Low noise voltage for low power | 35 nV/√ Hz | | ■ Low input noise current | 0.01 pA// Hz | $10^{12}\Omega$ ■ High input impedance $\blacksquare$ High gain $V_O = \pm 10V$ , $R_L = 10k$ 50k (min) ## **Typical Connection** # Ordering Information #### LF441XYZ - indicates electrical grade - indicates temperature range - "M" for military, - "C" for commercial - indicates package type - "H" or "N" # **Connection Diagrams** Metal Can Package Note: Pin 4 connected to case Order Number LF441MH/883 See NS Package Number H08A BI-FET™ is a trademark of National Semiconductor Corporation. **Top View** Order Number LF441ACN, LF441CM or LF441CN See NS Package Number M08A or N08E RRD-B30M115/Printed in U. S. A. © 1995 National Semiconductor Corporation TL/H/9297 95E = 6501124 0101935 640 = | If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | | Input Voltage Range<br>(Note 1) | <b>LF441A</b><br>± 19V | <b>LF441</b><br>± 15V | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------|-------------------------------------------------------------------------|-----------------------|------------------|--|--|--| | Supply Voltage | LF441A LF441 y Voltage ± 22V ± 18V | | Output Short Circuit<br>Duration | Continuous | Continuous | | | | | Differential Input Voltage | ± 38V | ±30V | | | | | | | | | H Paci | kage | N Package | M Package | | | | | | Power Dissipation<br>(Notes 2 and 9) | 670 r | пW | 670 mW | | | | | | | T <sub>j max</sub><br>θ <sub>iA</sub> (Typical) | 150 | •c | 115℃<br>130℃/W | 185°C/W | | | | | | Board Mount in still air<br>Board Mount in 400 LF/<br>min air flow | 165°C | | 100 0711 | 100 07 11 | | | | | | $\theta_{iC}$ | 25°C | /W | | | | | | | | Operating Temp. Range | (Note | ∋ 3) | (Note 3) | | | | | | | Storage Temp. Range | -65°C ≤ T | A ≤ 150°C | $-65^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 150^{\circ}\text{C}$ | | | | | | | Lead Temperature<br>(Soldering, 10 seconds) | 300°C | | 260°C | | | | | | | | LF441A | LF441 | See AN-450 "Surface | | | | | | | Soldering Information Dual-In-Line Package | | | on Product Reliability" for other methods<br>face mount devices. | | of soldering sur | | | | | Soldering (10 sec.) Small Outline Package | 260°C | 260°C | ESD Tolerance (Note 1 | 0) Rating to | be Determine | | | | | Vapor Phase (60 sec.) | 215°C | 215°C | | | | | | | | Infrared (15 sec.) | 220°C | 220°C | | | | | | | # DC Electrical Characteristics (Note 4) | Symbol | Parameter Conditions | | one | LF441A | | | | Units | | | |----------------------|--------------------------------------------------------------------|---------------------------------------------------------|------------------------|--------|------|--------|-----|------------------|--------|-------| | Oyinibo: | r diamotoi | Conditions | | Min | Тур | Max | Min | Тур | Max | 00 | | Vos | Input Offset Voltage R <sub>S</sub> = 10 kΩ, T <sub>A</sub> = 25°C | | = 25°C | | 0.3 | 0.5 | | 1 | 5 | mV | | | | Over Temperatur | Over Temperature | | | | | | 7.5 | m۷ | | ΔV <sub>OS</sub> /ΔT | Average TC of Input<br>Offset Voltage | $R_S = 10 \text{ k}\Omega \text{ (Note 5)}$ | | | 7 | 10 | | 10 | | μV/°C | | los | Input Offset Current | $V_S = \pm 15V$<br>(Notes 4 and 6) | T <sub>j</sub> = 25°C | | 5 | 25 | | 5 | 50 | pΑ | | | | | T <sub>j</sub> = 70°C | | | 1.5 | | | 1.5 | nA | | | ! | | T <sub>j</sub> = 125°C | | | 10 | | | | nA | | l <sub>B</sub> | | V <sub>S</sub> = ±15V<br>(Notes 4 and 6) | T <sub>j</sub> = 25°C | | 10 | 50 | | 10 | 100 | pΑ | | | | | $T_j = 70^{\circ}C$ | | | 3 | | | 3 | nΑ | | | | | T <sub>j</sub> = 125°C | | | 20 | | | | пА | | RIN | Input Resistance | T <sub>j</sub> = 25°C | | | 1012 | | | 10 <sup>12</sup> | | Ω | | Avol | Large Signal Voltage<br>Gain | $V_S = \pm 15V, V_O$<br>$R_L = 10 \text{ k}\Omega, T_A$ | · | 50 | 100 | | 25 | 100 | | V/mV | | | | Over Temperatur | r <b>e</b> | 25 | | | 15 | | | V/mV | | v <sub>o</sub> | Output Voltage Swing | $V_S = \pm 15V, R_L$ | = 10 kΩ | ± 12 | ± 13 | | ±12 | ± 13 | | ٧ | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | | | ± 16 | +18 | . – 17 | ±11 | + 14 | , – 12 | ٧ | | CMRR | Common-Mode<br>Rejection Ratio | $R_S \le 10 \text{ k}\Omega$ | | 80 | 100 | | 70 | 95 | | dB | ### DC Electrical Characteristics (Note 4) (Continued) | Symbol | Parameter | Conditions | | LF441A | \ | | LF441 | | Units | |----------------|-----------------------------------|------------|-----|--------|-----|-----|-------|---------|-------| | Symbol | Min | Min | Тур | Max | Min | Тур | Max | V.III.O | | | PSRR | Supply Voltage<br>Rejection Ratio | (Note 7) | 80 | 100 | | 70 | 90 | | dΒ | | l <sub>S</sub> | Supply Current | | | 150 | 200 | | 150 | 250 | μA | ### **AC Electrical Characteristics** (Note 4) | Symbol | Parameter | Conditions | LF441A | | | LF441 | | | Units | |----------------|--------------------------------|-----------------------------------------------------|--------|------|-----|-------|------|-----|--------------------| | | | | Min | Тур | Max | Min | Тур | Max | Oille | | SR | Slew Rate | $V_S = \pm 15V$ , $T_A = 25^{\circ}C$ | 8.0 | 1 | | 0.6 | 1 | | V/µs | | GBW | Gain-Bandwidth Product | $V_S = \pm 15V, T_A = 25^{\circ}C$ | 0.8 | 1 | | 0.6 | 1 | | MHz | | e <sub>n</sub> | Equivalent Input Noise Voltage | $T_A = 25^{\circ}C, R_S = 100\Omega,$<br>f = 1 kHz | | 35 | | | 35 | | nV/√ <del>Hz</del> | | in | Equivalent Input Noise Current | T <sub>A</sub> = 25°C, f = 1 kHz | | 0.01 | | | 0.01 | | pA/√H <del>z</del> | Note 1: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. Note 2: For operating at elevated temperature, these devices must be derated based on a thermal resistance of $\theta_{jk}$ . Note 3: The temperature range is designated by the position just before the package type in the device number. A "C" indicates the commercial temperature range and an "M" indicates the military temperature range. The military temperature range is available in "H" package only. Note 4: Unless otherwise specified the specifications apply over the full temperature range and for $V_S = \pm 20V$ for the LF441A and for $V_S = \pm 15V$ for the LF441. $V_{OS}$ , $I_B$ , and $I_{OS}$ are measured at $V_{CM} = 0$ . Note 5: The LF441A is 100% tested to this specification. Note 6: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, $T_j$ . Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_D$ . $T_j = T_A + \theta_{jA} P_D$ where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. Note 7: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. From ±15V to ±5V for the LF441 and from ±20V to ±5V for the LF441A. Note 8: Refer to RETS441X for LF441MH military specifications. Note 9: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits. Note 10: Human body model, 1.5 k $\Omega$ in series with 100 pF. ### **Typical Performance Characteristics** TL/H/9297-5 ### **Application Hints** This device is a low power op amp with an internally trimmed input offset voltage and JFET input devices (BI-FET II). These JFETs have large reverse breakdown voltages from gate to source and drain, eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit. Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output, however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. The amplifier will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur. The amplifier is biased to allow normal circuit operation with power supplies of $\pm 3V$ . Supply voltages less than these may degrade the common-mode rejection and restrict the output voltage swing. The amplifier will drive a 10 k $\Omega$ load resistance to $\pm$ 10V over the full temperature range. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket, as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input to AC ground) set the frequency of this pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency, of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency, a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. #### **Detailed Schematic** TL/H/9297-13 #### Physical Dimensions inches (millimeters) (Continued) (2.286) 7 6 5 8 7 Q.092 (2.337) DIA $0.032 \pm 0.005$ (6.813±0.127) 0.250 ± 0.005 PIN NO. 1 IDEN (6.35 ± 0.127) PIN NO. 1 IDENT 1 2 3 0.280 MIN 0.048 (1.016) TYP---0.830 (0.762) MAX 0.039 0.306<u>-0.320</u> (3.683 - 5.080)(7.62 - 8.128)0.130±0.005 (3.302±0.127) 0.125 - 0.140 0.065 (1.651) 0.125 (3.175) DIA NOM 0.020 90°±4° 0.009 - 0.015 (0.229 - 0.361) (0.596) MIN $0.018 \pm 0.003$ (0.457±0.075) <u>-0.015</u> 0.100 ± 0.016 (2.540 ± 0.254) $\left(8.255 + 1.015 \atop -0.381\right)$ 0.045 ± 0.015 (1.143 ± 0.381) (1.278) NOSE (REV P) Molded Dual-In-Line Package (N) Order Number LF441ACN or LF441CN NS Package Number N08E #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tei: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe Fasc (+49) 0-180-530 85 86 Email: onlwge@tevm2.nsc.com Deutsch Tei: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tei: (+49) 0-180-532 93 58 Italiano Tei: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Ro Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1800 Fac: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent iconses are implied and National reserves the right at any time without notice to change said circuitry and specifications. 9