「一般ない」というない。 一定なるないないないないない T-49-12-05 # 80287 MATH COPROCESSOR - High Performance 80-Bit Internal Architecture - Implements Proposed IEEE Floating Point Standard 754 - Expands 80286 Data types to Include 32-, 64-, 80-Bit Floating Point, 32-, 64-Bit Integers and 18-Digit BCD Operands - Object Code Compatible with 8087 - **■** Built-in Exception Handling - Operates in Both Real and Protected Mode 80286 Systems - 8x80-Bit, Individually Addressable, Numeric Register Stack - Protected Mode Operation Completely Conforms to the 80286 Memory Management and Protection Mechanisms - Directly Extends 80286 Instruction Set to Trigonometric, Logarithmic, Exponential and Arithmetic Instructions for All Data types - Operates with 80386 CPU without Software Modification - Available in EXPRESS—Standard Temperature Range - Available in 40 pin-CERDIP package (see Packaging Spec: Order #231369) The Intel 80287 Math CoProcessor is an extension to the Intel 80286 microprocessor architecture. When combined with the 80286 microprocessor the 80287 dramatically increases the processing speed of computer application software which utilize mathematical operations. This makes an ideal computer workstation platform for applications such as financial modeling and spreadsheets, CAD/CAM, or graphics. The 80287 Math CoProcessor adds over seventy mnemonics to the 80286 microprocessor instruction set. Specific 80287 math operations include logarithmic arithmetic, exponential, and trigonometric functions. The 80287 supports integer, extended integer, floating point and BCD data formats, and fully conforms to the ANSI/IEEE floating point standard. The 80286/80287 is object code compatible with the 8086/8087 and 8088/8087. The 80287 is fabricated with HMOS III technology and available in a 40-pin cerdip packages. A CMOS 80C287A math coprocessor is available for higher speed or low power applications. Figure 1. 80287 Block Diagram NOTE: N/C Pins should not be connected Figure 2. 80287 Pin Configuration > September 1989 Order Number: 210920-008 T-49-12-05 # Table 1. 80287 Pin Description | Symbols | Туре | Name and Functon | |------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | CLOCK INPUT: this clock provides the basic timing for internal 80287 operations. Special MOS level inputs are required. The 82284 or 8284A CLK outputs are compatible to this input. | | СКМ | | CLOCK MODE SIGNAL: indicates whether CLK input is to be divided by 3 or used directly. A HIGH input will cause CLK to be used directly. This input must be connected to $V_{\rm CC}$ or $V_{\rm SS}$ as appropriate. This input must be either HIGH or LOW 20 CLK cycles before RESET goes LOW. | | RESET | ı | SYSTEM RESET: causes the 80287 to immediately terminate its present activity and enter a dormant state. RESET is required to be HIGH for more than 4 80287 CLK cycles. For proper initialization the HIGH-LOW transition must occur no sooner than 50 μs after V <sub>CC</sub> and CLK meet their D.C. and A.C. specifications. | | D15-D0 | 1/0 | DATA: 1-bit bidirectional data bus. Inputs to these pins may be applied asynchronous to the 80287 clock. | | BUSY | 0 | BUSY STATUS: asserted by the 80287 to indicate that it is currently executing a command. | | ERROR | 0 | ERROR STATUS: reflects the ES bit of the status word. This signal indicates that an unmasked error condition exists. | | PEREQ | 0 | PROCESSOR EXTENSION DATA CHANNEL OPERAND TRANSFER REQUEST: a HIGH on this output indicates that the 80287 is ready to transfer data. PEREQ will be disabled upon assertion of PEACK or upon actual data transfer, whichever occurs first, if no more transfers are required. | | PEACK | I | PROCESSOR EXTENSION DATA CHANNEL OPERAND tRANSFER ACKNOWLEDGE: acknowledges that the request signal (PEREQ) has been recognized. Will cause the request (PEREQ) to be withdrawn in case there are no more transfers required. PEACK may be asynchronous to the 80287 clock. | | NPRD | I | NUMERIC PROCESSOR READ: Enables transfer of data from the 80287. This input may be asynchronous to the 80287 clock. | | NPWR | i | NUMERIC PROCESSOR READ: Enables transfer of data from the 80287. This input may be asynchronous to the 80287 clock. | | NPS1, NPS2 | 1 | NUMERIC PROCESSOR SELECTS: indicate the CPU is performing an ESCAPE instruction. Concurrent assertion of these signals (i.e., NPS1 is LOW and NPS2 is HIGH) enables the 80287 to perform floating point instrucctions. No data transfers involving the 80287 will occur unless the device is selected via these lines. These inputs may be asynchronous to the 80287 clock. | | CMD1, CMD0 | I | COMMAND LINES: These, along with select inputs, allow the CPU to direct the operation of the 80287. These inputs may be asynchronous to the 80287 clock. | Table 1. 80187 Pin Description (Continued) | Symbols | Туре | Name and Function | |-----------------|------|-------------------------------------------------------| | V <sub>SS</sub> | 1 | System ground, both pins must be connected to ground. | | V <sub>CC</sub> | i | +5V supply | ## **FUNCTIONAL DESCRIPTION** The 80287 Numeric Processor Extension (NPX) provides arithmetic instructions for a variety of numeric data types in 80286/80287 systems. It also executes numerous built-in transcendental functions (e.g., tangent and log functions). The 80287 executes instructions in parallel with an 80286. It effectives tively extends the register and instruction set of an 80286 system for existing 80286 data types and adds several new data types as well. Figure 3 presents the program visible register model of the 80286/80287. Essentially, the 80287 can be treated as an additional resource or an extension to the 80286 that can be used as a single unified system, the 80286/80287. Figure 3. 80286/80287 Architecture The 80287 has two operating modes similar to the two modes of the 80286. When reset, 80287 is in the real address mode. It can be placed in the protected virtual address mode by executing the SETPM ESC instruction. The 80287 cannot be switched back to the real address mode except by reset. In the real address mode, the 80286/80287 is completely software compatible with 8086/8087 and 8088/8087. AMERICA - TO A CONTROL OF THE PROPERTY Once in protected mode, all references to memory for numerics data or status information, obey the 80286 memory management and protection rules giving a fully protected extension of the 80286 CPU. In the protected mode, 80286/80287 numerics software is also completely compatible with 8086/8087 and 8088/8087. T-49-12-05 ## SYSTEM CONFIGURATION WITH 80286 As a processor extension to an 80286, the 80287 can be connected to the CPU as shown in Figure 4A. The data channel control signals (PEREQ, PEACK), the BUSY signal and the NPRD, NPWR signals, allow the NPX to receive instructions and data from the CPU. When in the protected mode, all information received by the NPX is validated by the 80286 memory management and protection unit. Once started, the 80287 can process in parallel with and independent of the host CPU. When the NPX detects an error or exception, it will indicate this to the CPU by asserting the ERROR signal. The NPX uses the processor extension request and acknowledge pins of the 80286 CPU to implement data transfers with memory under the protection model of the CPU. The full virtual and physical address space of the 80286 is available. Data for the 80287 in memory is addressed and represented in the same manner as for an 8087. The 80287 can operate either directly from the CPU clock or with a dedicated clock. For operation with the CPU clock (CKM = 0), the 80287 works at onethird the frequency of the system clock (i.e., for an 8 MHz 80286, the 16 MHz system clock is divided down to 5.3 MHz). The 80287 provides a capability to internally divide the CPU clock by three to produce the required internal clock (33% duty cycle). To use a higher performance 80287 (8 MHz), an 8284A clock driver and appropriate crystal may be used to directly drive the 80287 with a 1/3 duty cycle clock on the CLK input (CKM = 1). The following table describes the relationship between the clock speed and the 287 speed version needed as a function of the CKM state. | 287 Speed | CLK Speed | | | | | | | |-----------|-----------|---------|--|--|--|--|--| | Version | CKM = 0 | CKM = 1 | | | | | | | 5 MHz | 12 MHz | 5 MHz | | | | | | | 6 MHz | 16 MHz | 6 MHz | | | | | | | 8 MHz | 20 MHz | 8 MHz | | | | | | | 10 MHz | 25 MHz | 10 MHz | | | | | | ## SYSTEM CONFIGURATION **WITH 80386** Control of the state sta The 80287 can also be connected as a processor extension to the 80386 CPU as shown in Figure 4b. All software written for 8086/8087 and 80286/ 80287 is object code compatible with 80386/80287 and can benefit from the increased speed of the 80386 CPU. Note that the PEACK input pin is pulled high. This is because the 80287 is not required to keep track of the number of words transferred during an operand transfer when it is connected to the 80386 CPU. Unlike the 80286 CPU, the 80386 CPU knows the exact length of the operand being transferred to/from the 80287. After an ESC instruction has been sent to the 80287, the 80386 processor extension data channel will initiate the data transfer as soon as it receives the PEREQ signal from the 80287. The transfer is automatically terminated by the 80386 CPU as soon as all the words of the operand have been transferred. Because of the very high speed local local bus of the 80386 CPU, the 80287 cannot reside directly on the CPU local bus. A local bus controller logic is used to generate the necessary read and write cycle timings as well as the chip select timings for the 80287. The 80386 CPU uses I/O addresses 800000F8 through 800000FF to communicate with the 80287. This is beyond the normal I/O address space of the CPU and makes it easier to generate the chip select signals using A31 and M/IO. It may also be noted that the 80386 CPU automatically generates 16-bit bus cycles whenever it communicates with the 80287. ## HARDWARE INTERFACE Communication of instructions and data operands between the 80286 and 80287 is handled by the CMD0, CMD1, NPS1, NPS2, NPRD, and NPWR signals. I/O port addresses 00F8H, 00FAH, and 00FCH are used by the 80286 for this communication. When any of these addresses are used, the NPS1 input must be LOW and NPS2 input HIGH. The IORC and IOWC outputs of the 82288 identify I/O space transfers (see Figure 4A). CMD0 should be connected to latched 80286 A1 and CMD1 should be connected to latched 80286 A2. I/O ports 00F8H to 00FFH are reserved for the 80286/80287 interface. To guarantee correct operation of the 80287, programs must not perform any I/O operations to these ports. The PEREQ, PEACK, BUSY, and ERROR signals of the 80287 are connected to the same-named 80286 input. The data pins of the 80287 should be directly connected to the 80286 data bus. Note that all bus drivers connected to the 80286 local bus must be inhibited when the 80286 reads from the 80287. The use of M/IO in the decoder prevents INTA bus cycles from disabling the data transceivers. #### PROGRAMMING INTERFACE Table 2 lists the seven data types the 80287 supports and presents the format for each type. These A CONTRACTOR OF THE PROPERTY O values are stored in memory with the least significant digits at the lowest memory address. Programs retrieve these values by generating the lowest address. All values should start at even addresses for maximum system performance. Internally the 80287 holds all numbers in the temporary real format. Load instructions automatically convert operands represented in memory as 16-, 32-, or 64-bit integers, 32- or 64-bit floating point number or 18-digit packed BCD numbers into temporary real format. Store instructions perform the reverse type conversion. 80287 computations use the processor's register stack. These eight 80-bit registers provide the equivalent capacity of 40 16-bit registers. The 80287 register set can be accessed as a stack, with instructions operating on the top one or two stack elements, or as a fixed register set, with instructions operating on explicitly designated registers. Figure 4A. 80286/80287 System Configuration e de de la deserva de de la companya de la companya de la companya de la companya de la companya de la company La deserva de de la companya del companya de la companya del companya de la del la companya de del la companya de 80287 T-49-12-05 Figure 4B. 80386/80287 System Configuration intal 80287 T-49-12-05 210920-6 Table 2. 80287 Data Type Representation in Memory Most Significant Byte HIGHEST ADDRESSED BYTE Data Range Precision **Formats** 0 0 7 0 Ø 0 Word Integer 10<sup>4</sup> (TWO S COMPLEMENT) 16 Bits 10<sup>9</sup> Short Integer 32 Bits (TWO'S COMPLEMENT) 10<sup>19</sup> Long Integer 64 Bits (TWO'S COMPLEMENT) 10<sup>18</sup> Packed BCD MAGNITUDE 18 Digits S BIASED EXPONENT Short Real 24 Bits SIGNIFICAND 23 10<sup>±308</sup> Long Real 53 Bits BIASED EXPONENT SIGNIFICAND 52 10<sup>±4932</sup> Temporary Real 64 Bits BIASED EXPONENT SIGNIFICAND 64 63 #### NOTES: Company of the second s 1. S = Sign bit (0 = positive, 1 = negative) 2. d<sub>n</sub> = Decimal digit (two per byte) 3. X = Bits have no significance; 8087 ignores when loading, zeros when storing. 4. ▲ = Position of implicit binary point 5.1 = Integer bit of significant; stored in temporary real, implicit in short and long real. 6. Exponent Bias (normalized values): Short Real: 127 (7FH) Long Real: 1023 (3FFH) Temporary Real: 16383 (3FFFH) 7. Packed BCD: (-1)s (D<sub>17</sub>...D<sub>0</sub>) 8. Real: (-1)s (2E-BIAS)(F<sub>0</sub>F<sub>1...</sub>) Table 6 lists the 80287's instructions by class. No special programming tools are necessary to use the 80287 since all new instructions and data types are directly supported by the 80286 assembler and appropriaté high level languages. All 8086/8088 development tools which support the 8087 can also be used to develop software for the 80286/80287 in real address mode. T-49-12-05 # SOFTWARE INTERFACE The 80286/80287 is programmed as a single processor. All communication between the 80286 and the 80287 is transparent to software. The CPU automatically controls the 80287 whenever a numeric instruction is executed. All memory addressing modes, physical memory, and virtual memory of the CPU are available for use by the NPX. Since the NPX operates in parallel with the CPU, any errors detected by the NPX may be reported after the CPU has executed the ESCAPE instruction which caused it. To allow identification of the failing numeric instruction, the NPX contains two pointer registers which identify the address of the failing numeric instruction and the numeric memory operand if appropriate for the instruction encountering this error. # INTERRUPT DESCRIPTION おはおいけんはないないにい、 いいけいにはなるををはることを Several interrupts of the 80286 are used to report exceptional conditions while executing numeric programs in either real or protected mode. The interrupts and their functions are shown in Table 3. # PROCESSOR ARCHITECTURE As shown in Figure 1, the NPX is internally divided into two processing elements, the bus interface unit (BIU) and the numeric execution unit (NEU). The NEU executes all numeric instructions, while the BIU receives and decodes instructions, requests operand transfers to and from memory and executes processor control instructions. The two units are able to operate independently of one another allowing the BIU to maintain asynchronous communication with the CPU while the NEU is busy processing a numeric instruction. ## **BUS INTERFACE UNIT** The BIU decodes the ESC instruction executed by the CPU. If the ESC code defines a math instruction, the BIU transmits the formatted instruction to the NEU. If the ESC code defines an administrative instruction, the BIU executes it independently of the NEU. The parallel operation of the NPX with the CPU is normally transparent to the user. The BIU generates the BUSY and ERROR signals for 80826/80287 processor synchronization and error notification, respectively. The 80287 executes a single numeric instruction at a time. When executing most ESC instructions, the T-49-12-05 Table 3. 80286 Interrupt Vectors Reserved for NPX | Interrupt Number | Interrupt Function | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | An ESC instruction was encountered when EM or TS of the 80286 MSW was set. EM = 1 indicates that software emulation of the instruction is required. When TS is set, either an ESC or WAIT instruction will cause interrupt 7. This indicates that the current NPX context may not belong to the current task. | | 9 | The second or subsequent words of a numeric operand in memory exceeded a segment's limit. This interrupt occurs after executing an ESC instruction. The saved return address will not point at the numeric instruction causing this interrupt. After processing the addressing error, the 80286 program can be restarted at the return address with IRET. The address of the failing numeric instruction and numeric operand and saved in the 80287. An interrupt handler for this interrupt must execute FNINIT before any other ESC or WAIT instruction. | | 13 | The starting address of a numeric operand is not in the segment's limit. The return address will point at the ESC instruction, including prefixes, causing this error. The 80287 has not executed this instruction. The instruction and data address is 80287 refer to a previous, correctly executed, instruction. | | 16 | The previous numeric instruction caused an unmasked numeric error. The address of the faulty numeric instruction or numeric data operand is stored in the 80287. Only ESC or WAIT instructions can cause this interrupt. The 80286 return address will point at a WAIT or ESC instruction, including prefixes, which may be restarted after clearing the error condition in the NPX. | 80286 tests the \$\overline{BUSY}\$ pin and waits until the 80287 indicates that it is not busy before initiating the command. Once initiated, the 80286 continues program execution while the 80287 executes the ESC instruction. In 8086/8087 systems, this synchronization is achieved by placing a WAIT instruction before an ESC instruction. For most ESC instructions, the 80287 does not require a WAIT instruction before the ESC opcode. However, the 80287 will operate correctly with these WAIT instruction. In all cases, a WAIT or ESC instruction should be inserted after any 80287 store to memory (except FSTSW and FSTCW) or load from memory (except FLDENV or FRSTOR) before the 80286 reads or changes the value to be sure the numeric value has already been writen or read by the NPX. Data transfers between memory and the 80287, when needed, are controlled by the PEREQ PEACK, NPRD, NPWR, NPS1, NPS2 signals. The 80286 does the actual data transfer with memory through its processor extension data channel. Numeric data transfers with memory performed by the 80286 use the same timing as any other bus cycle. Control signal for the 80287 are generated by the 80826 as shown in Figure 4a, and meet the timing requirements shown in the AC requirements section. #### NUMERIC EXECUTION UNIT The NEU executes all instructions that involve the register stack; these include arithmetic, logical, transcendental, constant and data transfer instructions. The data path in the NEU is 84 bits wide (68 significand bits, 15 exponent bits and a sign bit) which allows internal operand transfers to be performed at very high speeds. When the NEU begins executing an instruction, it activated the BIU BUSY signal. This signal is used in conjunction with the CPU WAIT instruction or automatically with most of the ESC instructions to synchronize both processors. ## **REGISTER SET** The 80287 register set is shown in Figure 5. Each of the eight data registers in the 8087's register stack Figure 5. 80287 Register Set is 80 bits wide and is divided into "fields" corresponding to the NPX's temporary real data type. At a given point in time the TOP field in the status word identifies the current top-of-stack register. A "push" operation decrements TOP by 1 and loads a value into the new top register. A "pop" operation stores the value from the current top register and then increments TOP by 1. Like 80286 stacks in memory, the 80287 register stack grows "down" toward lower-addressed registers. Instructions may address the data registers either implicitly or explicitly. Many instructions operate on the register at the TOP of the stack. These instructions implicitly address the register pointed by the TOP. Other instructions allow the programmer to explicitly specify the register which is to be used. This explicit register addressing is also "top-relative." #### **STATUS WORD** Contraction of the o The 16-bit status word (in the status register) shown in Figure 6 reflects the overall state of the 80287. It may be read and inspected by CPU code. The busy bit (bit 15) indicates whether the NEU is executing an instruction (B = 1) or is idle (B = 0). The instructions FSTSW, FSTSW AX, FSTENV, and FSAVE which store the status word are executed exclusively by the BIU and do not set the busy bit themselves or require the Busy bit be cleared in order to be executed. The four numeric condition code bits $(C_0-C_3)$ are similar to the flags in a CPU: instructions that perform arithmetic operations update these bits to reflect the outcome of NPX operations. The effect of these instructions on the condition code is summarized in Tables 4a and 4b. Bits 14-12 of the status word point to the 80287 register that is the current top-of-stack (TOP) as described above. Figure 6 shows the six error flags in bits 5-0 of the status word. Bits 5-0 are set to indicate that the NEU has detected an exception while executing an instruction. The section on exception handling explains how they are set and used. Bit 7 is the error summary status bit. This bit is set if any unmasked exception bit is set and cleared otherwise. If this bit is set, the ERROR signal is asserted. T-49-12-05 Figure 6. 80287 Status Word #### TAG WORD The tag word marks the content of each register as shown in Figure 7. The principal function of the tag word is to optimize the NPX's performance. The eight two-bit tags in the tag word can be used, however, to interpret the contents of 80287 registers. # **INSTRUCTION AND DATA POINTERS** The instruction and data pointers (See Figures 8a and 8b) are provided for user-written error handlers. Whenever the 80287 executes a new instruction, the BIU saves the instruction address, the operand address (if present) and the instruction opcode. 80287 instructions can store this data into memory. The instruction and data pointers appear in one of two formats depending on the operating mode of the 80287. In real mode, these values are the 20-bit physical address and 11-bit opcode formatted like the 8087. In protection mode, these values are the 32-bit virtual address used by the program which executed an ESC instruction. The same FLDENV/FSTENV/FSAVE/FRSTOR instructions as those of the 8087 are used to transfer these values between the 80287 registers and memory. The saved instruction address in the 80287 will point at any prefixes which preceded the instruction. This is different than in the 8087 which only pointed at the ESCAPE instruction opcode. #### **CONTROL WORD** The NPX provides several processing options which are selected by loading a word from memory into the control word. Figure 9 shows the format and encoding of fields in the control word. The low order byte of this control word configures the 80287 error and exception masking. Bits 5-0 of the control word contain individual masks for each of the six exceptions that the 80287 recognizes. The high order byte of the control word configures the T-49-12-05 Table 4a. Condition Code Interpretation | Instruction<br>Type | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | Interpretation | |---------------------|----------------|----------------|----------------|----------------|-------------------------------------------------------------------| | Compare, Test | 0 | 0 | X | 0 | ST > Source or 0 (FTST) | | Compare, 1001 | 0 | 0 | X | 1 | ST < Source or 0 (FTST) | | | 1 | 0 | X | 0 | ST = Source or 0 (FTST) | | | 1 | 1 | X | 1 | ST is not comparable | | Remainder | Q <sub>1</sub> | 0 | Q <sub>0</sub> | Q <sub>2</sub> | Complete reduction with three low bits of quotient (See Table 5b) | | | U | 1 | U | U | Incomplete Reduction | | Examine | 0 | 0 | 0 | 0 | Valid, positive unnormalized | | <u> </u> | 0 | 0 | 0 | 1 | Invalid, positive, exponent = 0 | | | 0 | 0 | 1 | 0 | Valid, negative, unnormalized | | | 0 | 0 | 1 | 1 | Invalid, negative, exponent = 0 | | | 0 | 1 | 0 | - 0 | Valid, positive, normalized | | | 0 | 1 | 0 | 1 | Infinity, positive | | | 0 | 1 | 1 | 0 | Valid, negative, normalized | | | 0 | 1 | 1 | 1 | Infinity, negative | | | 1 | 0 | 0 | 0 | Zero, positive | | | 1 | 0 | 0 | 1 | Empty | | | 1 | 0 | 1 | 0 | Zero, Negative | | | 1 | 0 | 1 | 1 | Empty | | | 1 1 | 1 | 0 | 0 | Invalid, positive, exponent = 0 | | | 1 | 1 | 0 | . 1 | Empty | | | 1 1 | 1 | 1 | 0 | Invalid, negative, exponent = 0 | | | 1 | 1 | 11 | 1 | Empty | #### NOTES: 1. ST = Top of Stack 2. X = value is not affected by instruction 3. U = value is undefined following instruction 4. $Q_n$ = Quotient bit n Table 4b. Condition Code Interpretation after FPREM (See Note 1) Instruction as a Function of Dividend Value | Dividend Range | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>0</sub> | |----------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------| | Dividend < 2 * Modulus Dividend < 4 * Modulus Dividend ≥ 4 * Modulus | C <sub>3</sub><br>C <sub>3</sub><br>Q <sub>2</sub> | C <sub>1</sub><br>Q <sub>1</sub><br>Q <sub>1</sub> | Q <sub>0</sub><br>Q <sub>0</sub> | #### NOTE: Barrier Control Contro 1. Previous value of indicated bit, not affected by FPREM instruction execution. 80287 operating mode including precision, rounding, and infinity control. The precision control bits (bits 9-8) can be used to set the 80287 internal operating precision at less than the default of temporary real (80-bit) precision. This can be useful in providing compatibility with the early generation arithmetic processors of smaller precision than the 80287. The rounding control bits (bits 11-10) provide for directed rounding and true chop as well as the unbiased round to nearest even mode specified in the IEEE standard. Control over closure of the number space at infinity is also provided (either affine closure: ±∞, or projective closure: ∞, is treated as unsigned, may be specified). T-49-12-05 Figure 7. 80287 Tag Word Figure 8a. Protected Mode 80287 Instruction and Data Pointer Image in Memory #### **EXCEPTION HANDLING** The 80287 detects six different exception conditions that can occur during instruction execution. Any or all exceptions will cause the assertion of external ERROR signal and ES bit of the Status Word if the appropriate exception masks are not set. The exceptions that the 80287 detects and the 'default' procedures that will be carried out if the exception is masked, are as follows: Invalid Operation: Stack overflow, stack underflow, indeterminate form $(0/0, \infty, -\infty, \text{etc})$ or the use of a Non-Number (NAN) as an operand. An exponent value of all ones and non-zero significand is reserved to identify NANs. If this exception is masked, the 80287 default response is to generate a specific NAN called INDEFINITE, or to propogate already existing NANs as the calculation result. Overflow: The result is too large in magnitude to fit the specified format. The 80287 will generate an encoding for infinity if this exception is masked. **Zero Divisor:** The divisor is zero while the dividend is a non-infinite, non-zero number. Again, the 80287 will generate an encoding for infinity if this exception is masked. **Underflow:** The result in non-zero but too small in magnitude to fit in the specified format. If this exception is masked the 80287 will denormalize (shift right) the fraction until the exponent is in range. The process is called gradual underflow. T-49-12-05 Figure 8b. Real Mode 80287 Instruction and Data Pointer Image in Memory Figure 9. 80287 Control Word # intel 80287 T-49-12-05 **Denormalized Operand:** At least one of the operands is denormalized; it has the smallest exponent but a non-zero significand. Normal processing continues if this exception is masked off. Inexact Result: The true result is not exactly representable in the specified format, the result is rounded according to the rounding mode, and this flag is set. If this exception is masked, processing will simply continue. If the error is not masked, the corresponding error bit and the error status bit (ES) in the control word will be set, and the $\overline{\text{ERROR}}$ output signal will be asserted. If the CPU attempts to execute another ESC or WAIT instruction, exception 7 will occur. The error condition must be resolved via an interrupt service routine. The 80287 saves the address of the floating point instruction causing the error as well as the address of the lowest memory location of any memory operand required by that instruction. ## 8086/8087 COMPATIBILITY: The state of s The 80286/80287 supports portability of 8086/8087 programs when it is in the real address mode. However, because of differences in the numeric error handling techniques, error handling routines *may* need to be changed. The differences between an 80286/80287 and 8086/8087 are: The NPX error signal does not pass through an interrupt controller (8087 INT signal does). Therefore, any interrupt controller oriented instructions for the 8086/8087 may have to be deleted. - Interrupt vector 16 must point at the numeric error handler routine. - The saved floating point instruction address in the 80287 includes any leading prefixes before the ESCAPE opcode. The corresponding saved address of the 8087 does not include leading prefixes - 4. In protected mode, the format of the saved instruction and operand pointers is different than for the 8087. The instruction opcode is not saved—it must be read from memory if needed. - Interrupt 7 will occur when executing ESC instructions with either TS or EM or MSW = 1. If TS of MSW = 1 then WAIT will also cause interrupt 7. An interrupt handler should be added to handle this situation. - 6. Interrupt 9 will occur if the second or subsequent words of a floating point operand fall outside a segment's size. Interrupt 13 will occur if the starting address of a numeric operand falls outside a segment's size. An interrupt handler should be added to report these programming errors. In the protected mode, 8086/8087 application code can be directly ported via recompilation if the 80286 memory protection rules are not violated. T-49-12-05 ## **ABSOLUTE MAXIMUM RATINGS\*** | Ambient Temperature Under Bias0°C to 70°C | |-------------------------------------------| | Storage Temperature65°C to +150°C | | Case Temperature0°C to 85°C | | Voltage on any Pin with | | Respect to Ground1.0 to +7\ | | Power Dissipation | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # D.C. CHARACTERISTICS $T_A = 0$ °C to 70°C, $T_C = 0$ °C to 85°C, $V_{CC} = 5V \pm 5$ % # **ALL SPEEDS SELECTIONS** | Symbol | Parameter | Min | Max | Unit | Test Conditions | |------------------|--------------------------------------------------|--------------|------------------------------------------|----------------|------------------------------------------------------------------------| | V <sub>IL</sub> | Input LOW Voltage | -0.5 | 0.8 | > | | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | V <sub>CC</sub> +0.5 | ٧ | | | V <sub>IHC</sub> | Clock Input HIGH Voltage<br>CKM = 1:<br>CKM = 0: | 2.0<br>3.8 | V <sub>CC</sub> +1<br>V <sub>CC</sub> +1 | <b>V</b> | | | V <sub>ILC</sub> | Clock Input LOW Voltage CKM = 1 CKM = 0 | -0.5<br>-0.5 | 0.8<br>0.6 | <b>V</b> | , | | V <sub>OL</sub> | Output LOW Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 3.0 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | V | $I_{OH} = -400 \mu A$ | | ILI | Input Leakage Current | • | ±10 | μΑ | $OV \le V_{IN} \le V_{CC}$ | | l <sub>L</sub> O | Output Leakage Current | • | ±10 | μΑ | 0.45V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | Icc | Power Supply Current | • | 600<br>475<br>375 | mA<br>mA<br>mA | T <sub>A</sub> = 0°C<br>T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 70°C | | C <sub>IN</sub> | Input Capacitance | • | 10 | pF | F <sub>C</sub> = MHz | | Co | Input/Output Capacitance (D0-D15) | • | - 20 | рF | V <sub>C</sub> = 1 MHz | | C <sub>CLK</sub> | CLK Capacitance | • | 12 | pF | F <sub>C</sub> = 1 MHz | # intel Charles and the second of 80287 T-49-12-05 A.C. CHARACTERISTICS $T_A = 0$ °C to 70°C, $T_{CASE} = 0$ °C to 85°C, $V_{CC} = 5V \pm 5\%$ # TIMING REQUIREMENTS A.C. timings are referenced to 0.8V and 2.0V points on signals unless otherwise noted. | Symbol | Parameter | 80287-6<br>6 MHz | | | 80287-8<br>8 MHz | | 80287-10<br>10 MHz | | Test | | |----------------------------------------|------------------------------------------------------|------------------|------------|-----------|------------------|-----|--------------------|----------|---------------------------|--| | <u> </u> | <del> </del> | Min | Max | Min | Max | Min | Max | Units | Conditions | | | TCLCL | CLK Period<br>CKM = 1:<br>CKM = 0: | 166<br>62.5 | 500<br>166 | 125<br>50 | 500<br>166 | 100 | 500<br>166 | ns | | | | Тссн | CLK LOW Time<br>CKM = 1:<br>CKM = 0: | 100<br>15 | 343<br>146 | 68<br>15 | 343<br>146 | 62 | 343<br>146 | ns<br>ns | At 0.8V | | | TCHCL | CLK HIGH Time<br>CKM = 1:<br>CKM = 0: | 50<br>20 | 230<br>151 | 43<br>20 | 230<br>151 | 28 | 230<br>151 | ns | At 2.0V | | | T <sub>CH1CH2</sub> | CLK Rise Time | | 10 | | 10 | | 10 | ns<br>ns | 1.0V to 3.6V | | | T <sub>CL2CL1</sub> | CLK Fall Time | | 10 | | 10 | | 10 | ns | if CKM = 0 $3.6V to 1.0V$ | | | T <sub>DYWH</sub> | Data Setup to<br>NPWR inactive | 75 | | 75 | | 75 | | пѕ | if CKM = 0 | | | T <sub>WHDX</sub> | Data Hold from NPWR Inactive | 30 | | 18 | | 18 | | ns | <del> </del> | | | T <sub>WLWH</sub><br>T <sub>RLRH</sub> | NPWR NPRD<br>Active Time | 95 | | 90 | | 90 | | ns | At 0.8V | | | T <sub>AVWL</sub><br>T <sub>AVRL</sub> | Command Valid<br>to NPWR or<br>NPROActive | 0 | | 0 | | 0 | | ns | | | | T <sub>MHRL</sub> | Minimum Delay<br>from PEREQ Active<br>to NPRD Active | 130 | | 130 | | 100 | | ns | | | | T <sub>KLKH</sub> | PEAK Active Time | 85 | | 85 | | 60 | | | 410.01/ | | | TKHKL | PEAK Inactive Time | 250 | | 250 | | 200 | | ns | At 0.8V | | | T <sub>KHCH</sub> | PEAK Inactive to<br>NPWR, NPRD<br>Inactive | 50 | | 40 | | 40 | | ns<br>ns | At 2.0V | | | T <sub>CHKL</sub> | NPWR, NPRD<br>Inactive to<br>PEAK Active | -30 | | -30 | | -30 | | ns | | | | T <sub>WHAX</sub><br>T <sub>RHAX</sub> | Command Hold<br>from NPWR,<br>NPRD Inactive | 30 | | 30 | | 22 | | ns | | | | TKLCL | PEAK Active<br>Setup to NPWR<br>NPRD Active | 50 | | 40 | | 40 | | ns | | | T-49-12-05 # A.C. CHARACTERISTICS $T_A = 0$ °C to 70°C, $T_{CASE} = 0$ °C to 85°C, $V_{CC} = 5V \pm 5\%$ (Continued) # TIMING REQUIREMENTS (Continued) A.C. timings are referenced to 0.8V and 2.0V points on signals unless otherwise noted. | Symbol | Parameter | 80287-6<br>6 MHz | | 80287-8<br>8 MHz | | 80287-10<br>10 MHz | | Units | Test<br>Conditions | | |-------------------|----------------------------------|------------------|-----|------------------|-----|--------------------|-----|-------|--------------------|--| | •, | | Min | Max | Min | Max | Min | Max | | | | | T <sub>IVCL</sub> | NPWR, NPRD<br>to CLK Setup Time | 70 | | 70 | | 53 | | ns | (Note 1) | | | T <sub>CLIH</sub> | NPWR, NPRD<br>from CLK Hold Time | 45 | | 45 | | 37 | | ns | (Note 1) | | | TRSCL | RESET to CLK<br>Setup Time | 20 | | 20 | | 20 | | ns | (Note 1) | | | T <sub>CLRS</sub> | RESET from CLK<br>Hold Time | 20 | | 20 | | 20 | | ns | (Note 1) | | #### TIMING DECDONGES | Symbol | Parameter | 80287-6<br>6 MHz | | 80287-8<br>8 MHz | | 80287-10<br>10 MHz | | Units | Test<br>Conditions | | |-------------------|-------------------------------------------------------------------------------|----------------------|------|----------------------|-----|----------------------|-----|----------------------|------------------------------------------|--| | | | Min | Max | Min | Max | Min | Max | | | | | T <sub>RHQZ</sub> | NPRD Inactive to<br>Data Float | | 37.5 | | 35 | | 21 | ns | (Note 2) | | | T <sub>RLOV</sub> | NPRD Active to<br>Data Valid | | 60 | | 60 | | 60 | ns | (Note 3) | | | TILBH | ERROR Active to BUSY Inactive | 100 | | 100 | | 100 | | ns | (Note 4) | | | T <sub>WLBV</sub> | NPWR Active to BUSY Active | | 100 | | 100 | | 100 | ns | (Note 5) | | | T <sub>KLML</sub> | PEAK Active to PEREQ Inactive | | 127 | | 127 | | 100 | ns | (Note 6) | | | TCMDI | Command Inactive Time Write-to-Write Read-to-Read Write-to-Read Read-to-Write | 95<br>95<br>95<br>95 | | 95<br>95<br>95<br>95 | | 75<br>75<br>75<br>75 | | ns<br>ns<br>ns<br>ns | At 2.0V<br>At 2.0V<br>At 2.0V<br>At 2.0V | | | T <sub>RHQH</sub> | Data Hold from NPRD Inactive | 3 | | 3 | | 3 | | ns | (Note 7) | | ## NOTES: And the state of t <sup>1.</sup> This is an asynchronous input. This specification is given for testing purposes only, to assure recognition at a specific CLK edge. 2. Float condition occurs when output current is less than I<sub>LO</sub> on D0-D15. 3. D0-D15 loSINF¢: XL = 100 pF. 4. BUSY loading: CL = 100 pF. 5. BUSY loading: CL = 100 pF. 6. On last data transfer on numeric instruction. 7. D0-D15 loading: CL = 100 pF. T-49-12-05 # **WAVEFORMS** DATA TRANSFER TIMING (Initiated by 80286) Commence of the control contr 80287 T-49-12-05 # WAVEFORMS (Continued) **NOTE:**Reset, NPWR, NPRD are inputs asynchronous to CLK. Timing requirements on this page are given for testing purposes only, to assure recognition at a specific CLK edge. intel 80287 T-49-12-05 # WAVEFORMS (Continued) CLK, NPRD, NPWR TIMING (CKM = 1) CLK, RESET TIMING (CKM = 0) CLK, $\overline{NPRD}$ , $\overline{NPWR}$ TIMING (CKM = 0) Belleville and the second of the second of the second seco intel 80287 Table 6. 80287 Extensions to the 80286 Instruction Set | | | Optional | Clock Count Rang | | | je<br>i i 16 Bit | | |--------------------------------------------------|------------------------------|--------------------------|------------------|-------------------|----------------|------------------|--| | Data Transfer | | 8,16 Bit<br>Displacement | 32 Bit<br>Resi | 32 Bit<br>Integer | 64 Bit<br>Real | Integer | | | FLD = LOAD | MF = | | 00 | 01 | 10 | 11 | | | nteger/Real Memory to ST(0) | ESCAPE MF 1 MOD 0 0 0 R/M | DISP | 38-56 | 52-60 | 40-60 | 46-54 | | | | | DISP ! | 60 | -68 | | | | | Long integer Memory to ST(0) | | | | | | | | | Temporary Real Memory to<br>ST(0) | ESCAPE 0 1 1 MOD 1 0 1 R/M | DISP | | -65 | | - | | | BCD Memory to ST(0) | ESCAPE 1 1 1 MOD 1 0 0 R/M | DISP | 290 | )-310 | | | | | ST(i) to ST(0) | ESCAPE 0 0 1 1 1 0 0 0 ST(i) | | 13 | 7-22 | ٠ | | | | FST = STORE | | | · 84-90 | 82-92 | 96-104 | 80-90 | | | ST(0) to Integer/Real Memory | ESCAPE MF 1 MOD 0 1 0 R/M | DISP | | | 30-10-7 | | | | ST(0) to ST(i) | ESCAPE 1 0 1 1 1 0 1 0 ST(i) | | 1 | 5-22 | | | | | FSTP = STORE AND POP | | DISP | 86-92 | 84-94 | 98–106 | 82-92 | | | ST(0) to Integer/Real Memory | ESCAPE MF 1 MOD 0 1 1 R/M | | | 4-105 | | | | | ST(0) to Long Integer Memory | ESCAPE 1 1 1 MOD 1 1 1 R/M | DISP | | | | | | | ST(0) to Temporary Real<br>Memory | ESCAPE 0 1 1 MOD 1 1 1 R/M | DISP | | 2-58 | | | | | ST(0) to BCD Memory | ESCAPE 1 1 1 MOD 1 1 0 R/M | DISP | 52 | 20-540 | | | | | ST(0) to ST(i) | ESCAPE 1 0 1 1 1 0 1 1 ST(i) | | 1 | 7-24 | | | | | FXCH = Exchange ST(i) and ST(0) | ESCAPE 0 0 1 1 1 0 0 1 ST(i) | | 1 | 10-15 | | | | | Comparison | | | | | | | | | FCOM = Compare<br>Integer/Real Memory to ST(0) | ESCAPE MF 0 MOD 0 1 0 R/M | DISP | 60-7 | 0 78-91 | 65-75 | 72-86 | | | ST(i) to ST (0) | ESCAPE 0 0 0 1 1 0 1 0 ST(i) | ] | | 40-50 | | | | | FCOMP = Compare and Pop | | | | | | | | | Integer/Real Memory to ST(0) | ESCAPE MF 0 MOD 0 1 1 R/M | DISP | 63-7 | - | 67-77 | 74-8 | | | ST(i) to ST(0) | ESCAPE 0 0 0 1 1 0 1 1 ST(i) | | | 45-52 | | | | | FCOMPP = Compare ST(1) to<br>ST(0) and Pop Twice | ESCAPE 1 1 0 1 1 0 1 1 0 0 | 1 | | 45-55 | | | | | FTST = Test ST(0) | ESCAPE 0 0 1 1 1 1 0 0 1 0 | 0 | | 38-48 | | | | | FXAM = Examine ST(0) | ESCAPE 0 0 1 1 1 1 0 0 1 0 | 1 . | | 12-23 | | | | | | | | | | | 210920- | | Control of the contro 80287 T-49-12-05 AC Drive and Measurement Points—CLK Input AC Setup, Hold and Delay Time Measurement—General **AC Test Loading on Outputs** intel T-49-12-05 Table 6. 80287 Extensions to the 80286 Instruction Set (Continued) | Constants | | Optional<br>8,16 Bit<br>Dispiscement | 1 02 011 02 011 01 011 | | 16 Bit<br>Integer | | |---------------------------------------------------|------------------------------|--------------------------------------|----------------------------|------------|-------------------|----------| | | MF = | | 90 | 01 | 10 | 11 | | FLDZ = LOAD + 0.0 into ST(0) | ESCAPE 0 0 1 1 1 1 0 1 1 1 0 | <u> </u> | 11 | -17 | | | | FLD1 = LOAD + 1 0 into ST(0) | ESCAPE 0 0 1 1 1 1 0 1 0 0 | 0 | 15 | i-21 | | | | FLDPI = LOAD π into ST(0) | ESCAPE 0 0 1 1 1 1 0 1 0 1 | 1 | 16 | 5-22 | | | | FLDL2T = LOAD log <sub>2</sub> 10 into { | ESCAPE 0 0 1 1 1 1 0 1 0 0 | 1 | | 6-22 | | | | FLDL2E = LOAD log <sub>2</sub> e into ST(0) | ESCAPE 0 0 1 1 1 1 0 1 0 1 | 0 | 11 | 5-21 | | | | FLDLG2 = LOAD log <sub>10</sub> 2 into<br>ST(0) | ESCAPE 0 0 1 1 1 1 0 1 1 0 | 0 | 14 | 8-24 | | | | FLDLN2 = LOAD log <sub>e</sub> 2 into<br>ST(0) | ESCAPE 0 0 1 1 1 1 0 1 1 0 | 1 | . 1 | 7-23 | | | | Arithmetic | | | | | | | | FADD = Addition | | DISP | o∩_1?# | 0 108-14 | 3 95-125 | 102-13 | | Integer/Real Memory with ST(0) | ESCAPE MF 0 MOD 0 0 0 R/M | j | 5U-12( | , 100-14v | IEU | , 56 10 | | ST(1) and ST(0) | ESCAPE d P 0 1 1 0 0 0 ST(i) | | 70 | -100 (Note | e 1) | | | FSUB = Subtraction | | | | 0 108-14 | 2 05 105 | 102_12 | | Integer/Real Memory with ST(0) | ESCAPE MF 0 MOD 1 0 R R/M | DISP | 90-12 | V 108-14 | 3 93-120 | 102-13 | | ST(i) and ST(0) | ESCAPE d P 0 1 1 1 0 R R/M | | 70 | -100 (Not | e 1) | | | FMUL = Multiplication | 200 | DISP | 110_1 | 25 130-14 | 4 112-16 | 3 124-13 | | Integer/Real Memory with ST(0) | ESCAPE MF 0 MOD 0 0 1 R/M | | 110-11 | 20 100 14 | | | | ST(i) and ST(0) | ESCAPE d P 0 1 1 0 0 1 R/M | | 90 | )-145 (Not | e 1) | | | FDIV = Division<br>Integer/Real Memory with ST(0) | ESCAPE MF 0 MOD 1 1 R R/M | DISP | 215-2 | 25 230-24 | 13 220-23 | 0 224-23 | | ST(i) and ST(0) | ESCAPE d P 0 1 1 1 1 R R/M | | 19 | 3-203 (No | te 1) | | | FSQRT = Square Root of ST(0) | ESCAPE 0 0 1 1 1 1 1 0 1 | 0 | | 180-186 | | | | FSCALE = Scale ST(0) by ST(1) | ESCAPE 0 0 1 1 1 1 1 1 0 | 1 | | 32-38 | | | | FPREM = Partial Remainder of ST(0) ÷ST(1) | ESCAPE 0 0 1 1 1 1 1 1 0 0 | 0 | | 15-190 | | | | FRNDINT = Round ST(0) to<br>Integer | ESCAPE 0 0 1 1 1 1 1 1 0 | 0 | | 16-50 | | | | | | - | | | | 210920-2 | **NOTE:** 1. If P = 1 then add 5 clocks. T-49-12-05 Table 6. 80287 Extensions to the 80286 Instruction Set (Continued) | | Optional<br>6,16 Bit<br>Displacement | Clock Count Range | |-------------------------------------------------|--------------------------------------|-------------------| | FXTRACT - Extract<br>Components of St(0) | ESCAPE 0 0 1 1 1 1 1 0 1 0 0 | 27-55 | | FABS = Absolute Value of ST(0) | ESCAPE 0 0 1 1 1 1 0 0 0 0 1 | 10-17 | | FCHS - Change Sign of ST(0) | ESCAPE 0 0 1 1 1 1 0 0 0 0 0 | 10-17 | | Transcendental | | | | FPTAN = Partial Tangent of ST(0) | ESCAPE 0 0 1 1 1 1 1 0 0 1 0 | 30-540 | | FPATAN = Partial Arctangent of ST(0) ÷ST(1) | ESCAPE 0 0 1 1 1 1 1 0 0 1 1 | 250-800 | | F2XM1 = 2 <sup>ST(0)</sup> -1 | ESCAPE 0 0 1 1 1 1 1 0 0 0 0 | 310-630 | | FYL2X = ST(1) · Log <sub>2</sub><br> ST(0) | ESCAPE 0 0 1 1 1 1 1 0 0 0 1 | 900-1100 | | FYL2XP1 = ST(1) • Log <sub>2</sub><br> ST(0) +1 | ESCAPE 0 0 1 1 1 1 1 0 0 1 | 700~1000 | | Processor Control | | | | FINIT = Initialize NPX | ESCAPE 0 1 1 1 1 1 0 0 0 1 1 | 2-8 | | FSETPM = Enter Protected<br>Mode | ESCAPE 0 1 1 1 1 1 0 0 1 0 0 | 2-8 | | FSTSW AX = Store Control<br>Word | ESCAPE 1 1 1 1 1 0 0 0 0 0 | 10-16 | | FLDCW = Load Control Word | ESCAPE 0 0 1 MOD 1 0 1 R/M DISP | 7–14 | | FSTCW = Store Control Word | ESCAPE 0 0 1 MOD 1 1 1 R/M DISP | 12-18 | | FSTSW = Store Status Word | ESCAPE 1 0 1 MOD 1 1 1 R/M DISP | 12-18 | | FCLEX = Clear Exceptions | ESCAPE 0 1 1 1 1 0 0 0 1 0 | 2-8 | | FSTENV = Store Environment | ESCAPE 0 0 1 MOD 1 1 0 R/M DISP | 40-50 | | FLDENV = Load Environment | ESCAPE 0 0 1 MOD 1 0 0 R/M DISP | 35-45 | | FSAVE = Save State | ESCAPE 1 0 1 MOD 1 1 0 R/M DISP | 205-215 | | FRSTOR = Restore State | ESCAPE 1 0 1 MOD 1 0 0 R/M DISP | 205-215 | | FINCSTP = Increment Stack<br>Pointer | ESCAPE 0 0 1 1 1 1 1 0 1 1 1 | 6-12 | | FDECSTP = Decrement Stack | ESCAPE 0 0 1 1 1 1 1 0 1 1 0 | 6-12 | Table 6. 80287 Extensions to the 80286 Instruction Set (Continued) ``` Clock Count Range 9-16 FFREE = Free ST(i) ESCAPE 1 0 1 1 1 0 0 0 ST(i) ESCAPE 0 0 1 1 1 0 1 0 0 0 0 FNOP = No Operation 210920-22 ``` ``` NOTES: 1. if mod = 00 then DISP = 0*, disp-low and disp-high are absent if mod = 01 then DISP = disp-low sign-extended to 16-bits, disp-high is absent if mod = 10 then DISP = disp-high; disp-low if mod = 11 then r/m is treated as an ST(i) field 2. if r/m = 000 then EA = (BX) + (SI) + DISP if r/m = 001 then EA = (BX) + (DI) + DISP if r/m = 010 then EA = (BP) + (SI) + DISP if r/m = 011 then EA = (BP) + (DI) + DISP if r/m = 100 then EA = (SI) + DISP if r/m = 101 then EA = (DI) + DISP if r/m = 110 then EA = (BP) + DISP if r/m = 111 then EA = (BX) + DISP *except if mod = 000 and r/m = 110 then EA = disp-high; disp-low. 3. MF = Memory Format 00-32-bit Real 01—32-bit Integer 10—64-bit Real 11---16-bit Integer 4. ST(0) = Current stack top ST(i) = ith register below stack top 5. d = Destination 0-Destination is ST(0) 1—Destination is ST(i) 6. P = Pop 0—No pop 1—Pop ST(0) 7. R = Reverse: When d = 1 reverse the sense of R 0—Destination (op) Source 1—Source (op) Destination -0 \le ST(0) \le +\infty -2^{15} \le ST(1) < +2^{15} and ST(1) integer 8. For FSQRT: For FSCALE: 0 \le ST(0) \le 2^{-1} 0 < ST(0) < \infty For F2XM1: For FYL2X: -∞ < ST(1) < +∞ 0 \le IST(0)I < (2 - 1/2)/2 For FYL2XP1: -∞ < ST(1) < ∞ 0 \le ST(0) \le \pi/4 For FPTAN: For FPATAN: 0 \le ST(0) < ST(1) < +\infty 9. ESCAPE bit pattern is 11011. ```