

# LM111/LH2111 Voltage Comparators

#### **Features**

- Low input offset current 4 nA
- Low input bias current 60 nA
- Operates from a single +5V supply
- Response Time 200 ns

# **Description**

These low input current voltage comparators are designed to operate over a wide range of supply voltages, including +15V and single +5V supplies. Their outputs are compatible with DTL, RTL, TTL and MOS devices, and can be connected in "wire-OR" configuration. The LH2111 consists of two LM111 ICs packaged in a 16-lead DIP. The LH2111 is available with MIL-STD 883B screening.

# **Pin Assignments**





# **Absolute Maximum Ratings**

| Parameter                               | Min. | Max.  | Unit       |
|-----------------------------------------|------|-------|------------|
| Supply Voltage                          | -18  | +18   | V          |
| Output to -Vs                           |      | 50    | V          |
| Ground to -Vs                           |      | 30    | V          |
| Differential Input Voltage              |      | 30    | V          |
| Input Voltage <sup>1</sup>              | -15  | +15   | V          |
| Power Dissipation <sup>2</sup>          |      | 500   | m <b>W</b> |
| Output Short Circuit Duration           |      | 10    | seconds    |
| Storage Temperature Range               | -65  | +150  | °C         |
| Operating Temperature Range             | -55  | +125  | •C         |
| Voltage at Strobe Pin                   |      | +Vs-5 | V          |
| Lead Soldering Temperature (60 seconds) |      | +300  | °C         |

- 1. For supply voltages other than  $\pm 15$ V, the maximum input is equal to the supply voltage.
- 2. Observe package thermal characteristics.

## **Thermal Characteristics**

| Parameter                           | 8-Lead Metal Can | 8-Lead Ceramic DIP | 16-Lead Ceramic DIP |
|-------------------------------------|------------------|--------------------|---------------------|
| Maximum Junction Temperature        | +175°C           | +175°C             | +175°C              |
| Maximum PD TA <50°C                 | 658 mW           | 833 mW             | 1042 m <b>W</b>     |
| Thermal Resistance, θJC             | 50°C/W           | 45°C/W             | 60°C/W              |
| Thermal Resistance, θJA             | 190°C/W          | 150°C/W            | 120°C/W             |
| For T <sub>A</sub> > 50°C Derate at | 5.26 mW/°C       | 8.33 mW/°C         | 8.38 mW/°C          |

## **Electrical Characteristics**

 $V_S = \pm 15V^1$  and  $-55^{\circ}C \le T_A \le +125^{\circ}C$  unless otherwise noted.

| Parameters                                | Test Conditions                                                                                      | Min.  | Тур.       | Max. | Units    |
|-------------------------------------------|------------------------------------------------------------------------------------------------------|-------|------------|------|----------|
| Input Offset Voltage <sup>2</sup>         | T <sub>A</sub> = +25°C, R <sub>S</sub> 50 kΩ                                                         |       | 0.7        | 3.0  | mV       |
| Input Offset Current <sup>2</sup>         | TA = +25°C                                                                                           |       | 4.0        | 10   | nA       |
| Input Bias Current                        | TA = +25°C                                                                                           |       | 60         | 100  | nA       |
| Large Signal Voltage Gain                 | TA = +25°C                                                                                           | 40    | 200        |      | V/mV     |
| Response Time<br>Output Voltage Low (VOL) | $T_A = +25$ °C, 100 mV step, 5 mV overdrive $V_{IN} \le 5$ mV, $I_L = 50$ mA, $T_A = +25$ °C         |       | 200<br>3.0 |      | ns<br>mA |
| Output Leakage current                    | V <sub>IN</sub> 25 mV, V <sub>OUT</sub> = 35V,<br>T <sub>A</sub> = +25°C, I <sub>STROBE</sub> = 3 mA |       | 0.2        | 10   | nA       |
| Input Offset Voltage <sup>2</sup>         | R <sub>S</sub> ≤ 50 KΩ                                                                               |       | 1.5        | 4.0  | mV       |
| Input Offset Current <sup>2</sup>         |                                                                                                      |       | 5.0        | 20   | nA       |
| Input Bias Current                        |                                                                                                      |       | 100        | 150  | nA       |
| Input Voltage Range                       | Pin 7 pull up may go to +5V                                                                          | -14.5 |            | 13.0 | V        |
| Output Voltage Low (VOL)                  | $+V_S = 4.5V, -V_S = 0V, V_{IN} \le -6 \text{ mV}, \\ I_{OUT} = 8.0 \text{ mA}$                      |       | 0.23       | 0.4  | V        |
| Output Leakage Current                    | V <sub>IN</sub> ≥ 5 mV, V <sub>OUT</sub> = 35V                                                       |       | 100        | 500  | nA       |
| Positive Supply Current                   | T <sub>A</sub> = +25°C, each amplifier                                                               |       | 5.1        | 6.0  | mA       |
| Negative Supply Current                   | T <sub>A</sub> = +25°C, each amplifier                                                               |       | 4.1        | 5.0  | mA       |

- 1. Vos, los and lB specifications apply for  $V_S = \pm 5V$  to  $V_S = \pm 15V$ .
- 2. Vos and los are maximum values required to drive the output to within 1V of either supply with a 1 mA load.
- 3. Do not short circuit the strobe pin to ground—drive it with a 3 to 5 mA current Instead.
- 4. If the strobe and balance pins are unused, short them together for maximum AC stability.

# **Typical Performance Characteristics**



\* Pin numbers are for 8-lead packages

Figure 1. Input Bias Current vs. Temperature



Figure 3. Equivalent Input Offset Voltage vs. Input Resistance



Figure 5. Common Mode Limits vs. Temperature



\* Pin numbers are for 8-lead packages

Figure 2. Input Offset Current vs. Temperature



Figure 4. Input Bias Current vs. Differential Input Voltage



Figure 6. Output Voltage vs. Differential Input Voltage

# **Typical Performance Characteristics** (continued)







Figure 8. Input Overdrive vs. Response Times



Figure 9. Input Overdrive vs. Response Times



Figure 10. Input Overdrive vs. Response Times



Figure 11. OpenSaturation Voltage vs. Output Current



Figure 12. Short Circuit Current, Power Dissipation vs. Output Voltage

# **Typical Performance Characteristics** (continued)





Figure 13. Supply Current vs. Supply Voltage

Figure 14. Supply Current vs. Temperature



Figure 15. Leakage Current vs. Temperature

### **Mechanical Dimensions**

#### 8-Lead Ceramic DIP

| Symbol | Inches |      | Millimeters |       | Notes |  |
|--------|--------|------|-------------|-------|-------|--|
| Symbol | Min.   | Max. | Min.        | Max.  | Notes |  |
| Α      | _      | .200 | _           | 5.08  |       |  |
| b1     | .014   | .023 | .36         | .58   | 8     |  |
| b2     | .045   | .065 | 1.14        | 1.65  | 2, 8  |  |
| c1     | .008   | .015 | .20         | .38   | 8     |  |
| D      | -      | .405 | 1           | 10.29 | 4     |  |
| E      | .220   | .310 | 5.59        | 7.87  | 4     |  |
| е      | .100   | BSC  | 2.54 BSC    |       | 5, 9  |  |
| eA     | .300   | BSC  | 7.62 BSC    |       | 7     |  |
| L      | .125   | .200 | 3.18        | 5.08  |       |  |
| Q      | .015   | .060 | .38         | 1.52  | 3     |  |
| s1     | .005   | _    | .13         | _     | 6     |  |
| α      | 90°    | 105° | 90°         | 105°  |       |  |





- Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
- 2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 4, 5 and 8 only.
- 3. Dimension "Q" shall be measured from the seating plane to the base plane.
- 4. This dimension allows for off-center lid, meniscus and glass overrun.
- The basic pin spacing is .100 (2.54mm) between centerlines. Each pin centerline shall be located within ±.010 (.25mm) of its exact longitudinal position relative to pins 1 and 8.
- 6. Applies to all four corners (leads number 1, 4, 5, and 8).
- 7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is 90°.
- 8. All leads Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied.
- 9. Six spaces.



# Mechanical Dimensions (continued)

#### 16-Lead Ceramic DIP

| Symbol   | Inches |      | Millimeters |       | Notes |  |
|----------|--------|------|-------------|-------|-------|--|
| Syllibol | Min.   | Max. | Min.        | Max.  | Notes |  |
| Α        |        | .200 |             | 5.08  |       |  |
| b1       | .014   | .023 | .36         | .58   | 8     |  |
| b2       | .050   | .065 | 1.27        | 1.65  | 2     |  |
| c1       | .008   | .015 | .20         | .38   | 8     |  |
| D        | .745   | .840 | 18.92       | 21.33 | 4     |  |
| E        | .220   | .310 | 5.59        | 7.87  | 4     |  |
| е        | .100   | BSC  | 2.54 BSC    |       | 5, 9  |  |
| eA       | .300   | BSC  | 7.62 BSC    |       | 7     |  |
| L        | .115   | .160 | 2.92        | 4.06  |       |  |
| Ø        | .015   | .060 | .38         | 1.52  | 3     |  |
| s1       | .005   | _    | .13         |       | 6     |  |
| α        | 90°    | 105° | 90°         | 105°  |       |  |





- Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
- 2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 8, 9 and 16 only.
- 3. Dimension "Q" shall be measured from the seating plane to the base plane.
- 4. This dimension allows for off-center lid, meniscus and glass overrun.
- The basic pin spacing is .100 (2.54mm) between centerlines. Each pin centerline shall be located within ±.010 (.25mm) of its exact longitudinal position relative to pins 1 and 16.
- 6. Applies to all four corners (leads number 1, 8, 9, and 16).
- 7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is 90°.
- All leads Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied.
- 9. Fourteen spaces.



# **Mechanical Dimensions** (continued)

## 8-Lead Metal Can (TO-99)





|        | Inches   |      | Millimeters |       |       |  |
|--------|----------|------|-------------|-------|-------|--|
| Symbol | Min.     | Max. | Min.        | Max.  | Notes |  |
| Α      | .165     | .185 | 4.19        | 4.70  |       |  |
| øb     | .016     | .019 | .41         | .48   | 1, 5  |  |
| øb1    | .016     | .021 | .41         | .53   | 1, 5  |  |
| øD     | .335     | .375 | 8.51        | 9.52  |       |  |
| øD1    | .305     | .335 | 7.75        | 8.51  |       |  |
| øD2    | .110     | .160 | 2.79        | 4.06  |       |  |
| е      | .200 BSC |      | 5.08 BSC    |       |       |  |
| e1     | .100     | BSC  | 2.54 BSC    |       |       |  |
| F      |          | .040 | _           | 1.02  |       |  |
| k      | .027     | .034 | .69         | .86   |       |  |
| k1     | .027     | .045 | .69         | 1.14  | 2     |  |
| L      | .500     | .750 | 12.70       | 19.05 | 1     |  |
| L1     | _        | .050 | _           | 1.27  | 1     |  |
| L2     | .250     |      | 6.35        |       | 1     |  |
| Q      | .010     | .045 | .25         | 1.14  |       |  |
| α      | 45° BSC  |      | 45°         | BSC   |       |  |

- (All leads) øb applies between L1 & L2. øb1 applies between L2 & .500 (12.70mm) from the reference plane. Diameter is uncontrolled in L1 & beyond .500 (12.70mm) from the reference plane.
- 2. Measured from the maximum diameter of the product.
- 3. Leads having a maximum diameter .019 (.48mm) measured in gauging plane, .054 (1.37mm) +.001 (.03mm) -.000 (.00mm) below the reference plane of the product shall be within .007 (.18mm) of their true position relative to a maximum width tab.
- 4. The product may be measured by direct methods or by gauge.
- 5. All leads increase maximum limit by .003 (.08mm) when lead finish is applied.

## **Ordering Information**

| Part Number  | Package                  | Operating Temperature Range |  |
|--------------|--------------------------|-----------------------------|--|
| LM111T/883B  | 8-Lead Metal Can (TO-99) | -55°C to +125°C             |  |
| LM111D/883B  | 8-Lead Ceramic DIP       | -55°C to +125°C             |  |
| LH2111D      | 16-Lead Ceramic DIP      | -55°C to +125°C             |  |
| LH2111D/883B | 16-Lead Ceramic DIP      | -55°C to +125°C             |  |

#### Note:

1. /883 B suflix denotes MIL-STD-883, Level B processing

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

5/20/98 0.0m 001 Stock#DS3000111 © 1998 Fairchild Semiconductor Corporation